blob: a528572349bde55a06575ea5da7662ec6f3a6ce9 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
54 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +000055 ARMII::AddrMode AddrMode);
Jim Grosbach1355cf12011-07-26 17:10:22 +000056 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
57 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
58 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000059 MCSymbolRefExpr::VariantKind Variant);
60
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000061
Jim Grosbach1355cf12011-07-26 17:10:22 +000062 bool parseMemoryOffsetReg(bool &Negative,
Kevin Enderby9c41fa82009-10-30 22:55:57 +000063 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +000064 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +000065 const MCExpr *&ShiftAmount,
66 const MCExpr *&Offset,
67 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +000068 int &OffsetRegNum,
69 SMLoc &E);
Jim Grosbach1355cf12011-07-26 17:10:22 +000070 bool parseShift(enum ARM_AM::ShiftOpc &St,
Owen Anderson00828302011-03-18 22:50:18 +000071 const MCExpr *&ShiftAmount, SMLoc &E);
Jim Grosbach1355cf12011-07-26 17:10:22 +000072 bool parseDirectiveWord(unsigned Size, SMLoc L);
73 bool parseDirectiveThumb(SMLoc L);
74 bool parseDirectiveThumbFunc(SMLoc L);
75 bool parseDirectiveCode(SMLoc L);
76 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000077
Jim Grosbach1355cf12011-07-26 17:10:22 +000078 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000079 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000080 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000081 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000082
Evan Chengebdeeab2011-07-08 01:53:10 +000083 bool isThumb() const {
84 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000085 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000086 }
Evan Chengebdeeab2011-07-08 01:53:10 +000087 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000088 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000089 }
Evan Cheng32869202011-07-08 22:36:29 +000090 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000091 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
92 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000093 }
Evan Chengebdeeab2011-07-08 01:53:10 +000094
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000095 /// @name Auto-generated Match Functions
96 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000097
Chris Lattner0692ee62010-09-06 19:11:01 +000098#define GET_ASSEMBLER_HEADER
99#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000100
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000101 /// }
102
Jim Grosbach43904292011-07-25 20:14:50 +0000103 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000104 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000105 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000106 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000107 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000108 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000109 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000110 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000111 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000112 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000113 OperandMatchResultTy parseMemMode2Operand(
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000114 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000115 OperandMatchResultTy parseMemMode3Operand(
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000116 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000117 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
118 StringRef Op, int Low, int High);
119 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
120 return parsePKHImm(O, "lsl", 0, 31);
121 }
122 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
123 return parsePKHImm(O, "asr", 1, 32);
124 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000125 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000126 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000127 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000128 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000129
130 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000131 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000132 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000133 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000134 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000135 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000136 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000137 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000138 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachf922c472011-02-12 01:34:40 +0000139
Jim Grosbach189610f2011-07-26 18:25:39 +0000140
141 bool validateInstruction(MCInst &Inst,
142 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
143
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000144public:
Evan Chengffc0e732011-07-09 05:47:46 +0000145 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000146 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000147 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000148
Evan Chengebdeeab2011-07-08 01:53:10 +0000149 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000150 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000151 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000152
Jim Grosbach1355cf12011-07-26 17:10:22 +0000153 // Implementation of the MCTargetAsmParser interface:
154 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
155 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000156 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000157 bool ParseDirective(AsmToken DirectiveID);
158
159 bool MatchAndEmitInstruction(SMLoc IDLoc,
160 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
161 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000162};
Jim Grosbach16c74252010-10-29 14:46:02 +0000163} // end anonymous namespace
164
Chris Lattner3a697562010-10-28 17:20:03 +0000165namespace {
166
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000167/// ARMOperand - Instances of this class represent a parsed ARM machine
168/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000169class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000170 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000171 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000172 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000173 CoprocNum,
174 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000175 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000176 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000177 Memory,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000178 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000179 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000180 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000181 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000182 DPRRegisterList,
183 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000184 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000185 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000186 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000187 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000188 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000189 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000190 } Kind;
191
Sean Callanan76264762010-04-02 22:27:05 +0000192 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000193 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000194
195 union {
196 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000197 ARMCC::CondCodes Val;
198 } CC;
199
200 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000201 ARM_MB::MemBOpt Val;
202 } MBOpt;
203
204 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000205 unsigned Val;
206 } Cop;
207
208 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000209 ARM_PROC::IFlags Val;
210 } IFlags;
211
212 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000213 unsigned Val;
214 } MMask;
215
216 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000217 const char *Data;
218 unsigned Length;
219 } Tok;
220
221 struct {
222 unsigned RegNum;
223 } Reg;
224
Bill Wendling8155e5b2010-11-06 22:19:43 +0000225 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000226 const MCExpr *Val;
227 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000228
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000229 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000230 struct {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000231 ARMII::AddrMode AddrMode;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000232 unsigned BaseRegNum;
Daniel Dunbar2637dc92011-01-18 05:55:15 +0000233 union {
234 unsigned RegNum; ///< Offset register num, when OffsetIsReg.
235 const MCExpr *Value; ///< Offset value, when !OffsetIsReg.
236 } Offset;
Bill Wendling146018f2010-11-06 21:42:12 +0000237 const MCExpr *ShiftAmount; // used when OffsetRegShifted is true
Owen Anderson00828302011-03-18 22:50:18 +0000238 enum ARM_AM::ShiftOpc ShiftType; // used when OffsetRegShifted is true
Bill Wendling146018f2010-11-06 21:42:12 +0000239 unsigned OffsetRegShifted : 1; // only used when OffsetIsReg is true
Bill Wendling50d0f582010-11-18 23:43:05 +0000240 unsigned Preindexed : 1;
241 unsigned Postindexed : 1;
242 unsigned OffsetIsReg : 1;
243 unsigned Negative : 1; // only used when OffsetIsReg is true
244 unsigned Writeback : 1;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000245 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000246
247 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000248 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000249 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000250 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000251 struct {
252 ARM_AM::ShiftOpc ShiftTy;
253 unsigned SrcReg;
254 unsigned ShiftReg;
255 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000256 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000257 struct {
258 ARM_AM::ShiftOpc ShiftTy;
259 unsigned SrcReg;
260 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000261 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000262 struct {
263 unsigned Imm;
264 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000265 struct {
266 unsigned LSB;
267 unsigned Width;
268 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000269 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000270
Bill Wendling146018f2010-11-06 21:42:12 +0000271 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
272public:
Sean Callanan76264762010-04-02 22:27:05 +0000273 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
274 Kind = o.Kind;
275 StartLoc = o.StartLoc;
276 EndLoc = o.EndLoc;
277 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000278 case CondCode:
279 CC = o.CC;
280 break;
Sean Callanan76264762010-04-02 22:27:05 +0000281 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000282 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000283 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000284 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000285 case Register:
286 Reg = o.Reg;
287 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000288 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000289 case DPRRegisterList:
290 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000291 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000292 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000293 case CoprocNum:
294 case CoprocReg:
295 Cop = o.Cop;
296 break;
Sean Callanan76264762010-04-02 22:27:05 +0000297 case Immediate:
298 Imm = o.Imm;
299 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000300 case MemBarrierOpt:
301 MBOpt = o.MBOpt;
302 break;
Sean Callanan76264762010-04-02 22:27:05 +0000303 case Memory:
304 Mem = o.Mem;
305 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000306 case MSRMask:
307 MMask = o.MMask;
308 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000309 case ProcIFlags:
310 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000311 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000312 case ShifterImmediate:
313 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000314 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000315 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000316 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000317 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000318 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000319 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000320 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000321 case RotateImmediate:
322 RotImm = o.RotImm;
323 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000324 case BitfieldDescriptor:
325 Bitfield = o.Bitfield;
326 break;
Sean Callanan76264762010-04-02 22:27:05 +0000327 }
328 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000329
Sean Callanan76264762010-04-02 22:27:05 +0000330 /// getStartLoc - Get the location of the first token of this operand.
331 SMLoc getStartLoc() const { return StartLoc; }
332 /// getEndLoc - Get the location of the last token of this operand.
333 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000334
Daniel Dunbar8462b302010-08-11 06:36:53 +0000335 ARMCC::CondCodes getCondCode() const {
336 assert(Kind == CondCode && "Invalid access!");
337 return CC.Val;
338 }
339
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000340 unsigned getCoproc() const {
341 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
342 return Cop.Val;
343 }
344
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000345 StringRef getToken() const {
346 assert(Kind == Token && "Invalid access!");
347 return StringRef(Tok.Data, Tok.Length);
348 }
349
350 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000351 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000352 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000353 }
354
Bill Wendling5fa22a12010-11-09 23:28:44 +0000355 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000356 assert((Kind == RegisterList || Kind == DPRRegisterList ||
357 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000358 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000359 }
360
Kevin Enderbycfe07242009-10-13 22:19:02 +0000361 const MCExpr *getImm() const {
362 assert(Kind == Immediate && "Invalid access!");
363 return Imm.Val;
364 }
365
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000366 ARM_MB::MemBOpt getMemBarrierOpt() const {
367 assert(Kind == MemBarrierOpt && "Invalid access!");
368 return MBOpt.Val;
369 }
370
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000371 ARM_PROC::IFlags getProcIFlags() const {
372 assert(Kind == ProcIFlags && "Invalid access!");
373 return IFlags.Val;
374 }
375
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000376 unsigned getMSRMask() const {
377 assert(Kind == MSRMask && "Invalid access!");
378 return MMask.Val;
379 }
380
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000381 /// @name Memory Operand Accessors
382 /// @{
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000383 ARMII::AddrMode getMemAddrMode() const {
384 return Mem.AddrMode;
385 }
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000386 unsigned getMemBaseRegNum() const {
387 return Mem.BaseRegNum;
388 }
389 unsigned getMemOffsetRegNum() const {
390 assert(Mem.OffsetIsReg && "Invalid access!");
391 return Mem.Offset.RegNum;
392 }
393 const MCExpr *getMemOffset() const {
394 assert(!Mem.OffsetIsReg && "Invalid access!");
395 return Mem.Offset.Value;
396 }
397 unsigned getMemOffsetRegShifted() const {
398 assert(Mem.OffsetIsReg && "Invalid access!");
399 return Mem.OffsetRegShifted;
400 }
401 const MCExpr *getMemShiftAmount() const {
402 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
403 return Mem.ShiftAmount;
404 }
Owen Anderson00828302011-03-18 22:50:18 +0000405 enum ARM_AM::ShiftOpc getMemShiftType() const {
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000406 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
407 return Mem.ShiftType;
408 }
409 bool getMemPreindexed() const { return Mem.Preindexed; }
410 bool getMemPostindexed() const { return Mem.Postindexed; }
411 bool getMemOffsetIsReg() const { return Mem.OffsetIsReg; }
412 bool getMemNegative() const { return Mem.Negative; }
413 bool getMemWriteback() const { return Mem.Writeback; }
414
415 /// @}
416
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000417 bool isCoprocNum() const { return Kind == CoprocNum; }
418 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000419 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000420 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000421 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000422 bool isImm0_255() const {
423 if (Kind != Immediate)
424 return false;
425 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
426 if (!CE) return false;
427 int64_t Value = CE->getValue();
428 return Value >= 0 && Value < 256;
429 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000430 bool isImm0_7() const {
431 if (Kind != Immediate)
432 return false;
433 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
434 if (!CE) return false;
435 int64_t Value = CE->getValue();
436 return Value >= 0 && Value < 8;
437 }
438 bool isImm0_15() const {
439 if (Kind != Immediate)
440 return false;
441 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
442 if (!CE) return false;
443 int64_t Value = CE->getValue();
444 return Value >= 0 && Value < 16;
445 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000446 bool isImm0_31() const {
447 if (Kind != Immediate)
448 return false;
449 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
450 if (!CE) return false;
451 int64_t Value = CE->getValue();
452 return Value >= 0 && Value < 32;
453 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000454 bool isImm1_16() const {
455 if (Kind != Immediate)
456 return false;
457 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
458 if (!CE) return false;
459 int64_t Value = CE->getValue();
460 return Value > 0 && Value < 17;
461 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000462 bool isImm1_32() const {
463 if (Kind != Immediate)
464 return false;
465 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
466 if (!CE) return false;
467 int64_t Value = CE->getValue();
468 return Value > 0 && Value < 33;
469 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000470 bool isImm0_65535() const {
471 if (Kind != Immediate)
472 return false;
473 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
474 if (!CE) return false;
475 int64_t Value = CE->getValue();
476 return Value >= 0 && Value < 65536;
477 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000478 bool isImm0_65535Expr() const {
479 if (Kind != Immediate)
480 return false;
481 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
482 // If it's not a constant expression, it'll generate a fixup and be
483 // handled later.
484 if (!CE) return true;
485 int64_t Value = CE->getValue();
486 return Value >= 0 && Value < 65536;
487 }
Jim Grosbached838482011-07-26 16:24:27 +0000488 bool isImm24bit() const {
489 if (Kind != Immediate)
490 return false;
491 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
492 if (!CE) return false;
493 int64_t Value = CE->getValue();
494 return Value >= 0 && Value <= 0xffffff;
495 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000496 bool isPKHLSLImm() const {
497 if (Kind != Immediate)
498 return false;
499 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
500 if (!CE) return false;
501 int64_t Value = CE->getValue();
502 return Value >= 0 && Value < 32;
503 }
504 bool isPKHASRImm() const {
505 if (Kind != Immediate)
506 return false;
507 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
508 if (!CE) return false;
509 int64_t Value = CE->getValue();
510 return Value > 0 && Value <= 32;
511 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000512 bool isARMSOImm() const {
513 if (Kind != Immediate)
514 return false;
515 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
516 if (!CE) return false;
517 int64_t Value = CE->getValue();
518 return ARM_AM::getSOImmVal(Value) != -1;
519 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000520 bool isT2SOImm() const {
521 if (Kind != Immediate)
522 return false;
523 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
524 if (!CE) return false;
525 int64_t Value = CE->getValue();
526 return ARM_AM::getT2SOImmVal(Value) != -1;
527 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000528 bool isSetEndImm() const {
529 if (Kind != Immediate)
530 return false;
531 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
532 if (!CE) return false;
533 int64_t Value = CE->getValue();
534 return Value == 1 || Value == 0;
535 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000536 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000537 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000538 bool isDPRRegList() const { return Kind == DPRRegisterList; }
539 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000540 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000541 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000542 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000543 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000544 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
545 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000546 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000547 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000548 bool isMemMode2() const {
549 if (getMemAddrMode() != ARMII::AddrMode2)
550 return false;
551
552 if (getMemOffsetIsReg())
553 return true;
554
555 if (getMemNegative() &&
556 !(getMemPostindexed() || getMemPreindexed()))
557 return false;
558
559 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
560 if (!CE) return false;
561 int64_t Value = CE->getValue();
562
563 // The offset must be in the range 0-4095 (imm12).
564 if (Value > 4095 || Value < -4095)
565 return false;
566
567 return true;
568 }
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000569 bool isMemMode3() const {
570 if (getMemAddrMode() != ARMII::AddrMode3)
571 return false;
572
573 if (getMemOffsetIsReg()) {
574 if (getMemOffsetRegShifted())
575 return false; // No shift with offset reg allowed
576 return true;
577 }
578
579 if (getMemNegative() &&
580 !(getMemPostindexed() || getMemPreindexed()))
581 return false;
582
583 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
584 if (!CE) return false;
585 int64_t Value = CE->getValue();
586
587 // The offset must be in the range 0-255 (imm8).
588 if (Value > 255 || Value < -255)
589 return false;
590
591 return true;
592 }
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000593 bool isMemMode5() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000594 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback() ||
595 getMemNegative())
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000596 return false;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000597
Daniel Dunbar4b462672011-01-18 05:55:27 +0000598 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000599 if (!CE) return false;
600
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000601 // The offset must be a multiple of 4 in the range 0-1020.
602 int64_t Value = CE->getValue();
603 return ((Value & 0x3) == 0 && Value <= 1020 && Value >= -1020);
604 }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000605 bool isMemMode7() const {
606 if (!isMemory() ||
607 getMemPreindexed() ||
608 getMemPostindexed() ||
609 getMemOffsetIsReg() ||
610 getMemNegative() ||
611 getMemWriteback())
612 return false;
613
614 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
615 if (!CE) return false;
616
617 if (CE->getValue())
618 return false;
619
620 return true;
621 }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000622 bool isMemModeRegThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000623 if (!isMemory() || !getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingf4caf692010-12-14 03:36:38 +0000624 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000625 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000626 }
627 bool isMemModeImmThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000628 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000629 return false;
630
Daniel Dunbar4b462672011-01-18 05:55:27 +0000631 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000632 if (!CE) return false;
633
634 // The offset must be a multiple of 4 in the range 0-124.
635 uint64_t Value = CE->getValue();
636 return ((Value & 0x3) == 0 && Value <= 124);
637 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000638 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000639 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000640
641 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000642 // Add as immediates when possible. Null MCExpr = 0.
643 if (Expr == 0)
644 Inst.addOperand(MCOperand::CreateImm(0));
645 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000646 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
647 else
648 Inst.addOperand(MCOperand::CreateExpr(Expr));
649 }
650
Daniel Dunbar8462b302010-08-11 06:36:53 +0000651 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000652 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000653 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000654 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
655 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000656 }
657
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000658 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
659 assert(N == 1 && "Invalid number of operands!");
660 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
661 }
662
663 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
664 assert(N == 1 && "Invalid number of operands!");
665 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
666 }
667
Jim Grosbachd67641b2010-12-06 18:21:12 +0000668 void addCCOutOperands(MCInst &Inst, unsigned N) const {
669 assert(N == 1 && "Invalid number of operands!");
670 Inst.addOperand(MCOperand::CreateReg(getReg()));
671 }
672
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000673 void addRegOperands(MCInst &Inst, unsigned N) const {
674 assert(N == 1 && "Invalid number of operands!");
675 Inst.addOperand(MCOperand::CreateReg(getReg()));
676 }
677
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000678 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000679 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000680 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
681 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
682 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000683 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000684 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000685 }
686
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000687 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000688 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000689 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
690 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000691 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000692 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000693 }
694
695
Jim Grosbach580f4a92011-07-25 22:20:28 +0000696 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000697 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000698 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
699 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000700 }
701
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000702 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000703 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000704 const SmallVectorImpl<unsigned> &RegList = getRegList();
705 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000706 I = RegList.begin(), E = RegList.end(); I != E; ++I)
707 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000708 }
709
Bill Wendling0f630752010-11-17 04:32:08 +0000710 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
711 addRegListOperands(Inst, N);
712 }
713
714 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
715 addRegListOperands(Inst, N);
716 }
717
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000718 void addRotImmOperands(MCInst &Inst, unsigned N) const {
719 assert(N == 1 && "Invalid number of operands!");
720 // Encoded as val>>3. The printer handles display as 8, 16, 24.
721 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
722 }
723
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000724 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
725 assert(N == 1 && "Invalid number of operands!");
726 // Munge the lsb/width into a bitfield mask.
727 unsigned lsb = Bitfield.LSB;
728 unsigned width = Bitfield.Width;
729 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
730 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
731 (32 - (lsb + width)));
732 Inst.addOperand(MCOperand::CreateImm(Mask));
733 }
734
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000735 void addImmOperands(MCInst &Inst, unsigned N) const {
736 assert(N == 1 && "Invalid number of operands!");
737 addExpr(Inst, getImm());
738 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000739
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000740 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
741 assert(N == 1 && "Invalid number of operands!");
742 addExpr(Inst, getImm());
743 }
744
Jim Grosbach83ab0702011-07-13 22:01:08 +0000745 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
746 assert(N == 1 && "Invalid number of operands!");
747 addExpr(Inst, getImm());
748 }
749
750 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
751 assert(N == 1 && "Invalid number of operands!");
752 addExpr(Inst, getImm());
753 }
754
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000755 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
756 assert(N == 1 && "Invalid number of operands!");
757 addExpr(Inst, getImm());
758 }
759
Jim Grosbachf4943352011-07-25 23:09:14 +0000760 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
761 assert(N == 1 && "Invalid number of operands!");
762 // The constant encodes as the immediate-1, and we store in the instruction
763 // the bits as encoded, so subtract off one here.
764 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
765 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
766 }
767
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000768 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
769 assert(N == 1 && "Invalid number of operands!");
770 // The constant encodes as the immediate-1, and we store in the instruction
771 // the bits as encoded, so subtract off one here.
772 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
773 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
774 }
775
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000776 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
777 assert(N == 1 && "Invalid number of operands!");
778 addExpr(Inst, getImm());
779 }
780
Jim Grosbachffa32252011-07-19 19:13:28 +0000781 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
782 assert(N == 1 && "Invalid number of operands!");
783 addExpr(Inst, getImm());
784 }
785
Jim Grosbached838482011-07-26 16:24:27 +0000786 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
787 assert(N == 1 && "Invalid number of operands!");
788 addExpr(Inst, getImm());
789 }
790
Jim Grosbachf6c05252011-07-21 17:23:04 +0000791 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
792 assert(N == 1 && "Invalid number of operands!");
793 addExpr(Inst, getImm());
794 }
795
796 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
797 assert(N == 1 && "Invalid number of operands!");
798 // An ASR value of 32 encodes as 0, so that's how we want to add it to
799 // the instruction as well.
800 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
801 int Val = CE->getValue();
802 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
803 }
804
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000805 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
806 assert(N == 1 && "Invalid number of operands!");
807 addExpr(Inst, getImm());
808 }
809
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000810 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
811 assert(N == 1 && "Invalid number of operands!");
812 addExpr(Inst, getImm());
813 }
814
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000815 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
816 assert(N == 1 && "Invalid number of operands!");
817 addExpr(Inst, getImm());
818 }
819
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000820 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
821 assert(N == 1 && "Invalid number of operands!");
822 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
823 }
824
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000825 void addMemMode7Operands(MCInst &Inst, unsigned N) const {
826 assert(N == 1 && isMemMode7() && "Invalid number of operands!");
827 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
828
829 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Matt Beaumont-Gay1866af42011-03-24 22:05:48 +0000830 (void)CE;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000831 assert((CE || CE->getValue() == 0) &&
832 "No offset operand support in mode 7");
833 }
834
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000835 void addMemMode2Operands(MCInst &Inst, unsigned N) const {
836 assert(isMemMode2() && "Invalid mode or number of operands!");
837 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
838 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
839
840 if (getMemOffsetIsReg()) {
841 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
842
843 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
844 ARM_AM::ShiftOpc ShOpc = ARM_AM::no_shift;
845 int64_t ShiftAmount = 0;
846
847 if (getMemOffsetRegShifted()) {
848 ShOpc = getMemShiftType();
849 const MCConstantExpr *CE =
850 dyn_cast<MCConstantExpr>(getMemShiftAmount());
851 ShiftAmount = CE->getValue();
852 }
853
854 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(AMOpc, ShiftAmount,
855 ShOpc, IdxMode)));
856 return;
857 }
858
859 // Create a operand placeholder to always yield the same number of operands.
860 Inst.addOperand(MCOperand::CreateReg(0));
861
862 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
863 // the difference?
864 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
865 assert(CE && "Non-constant mode 2 offset operand!");
866 int64_t Offset = CE->getValue();
867
868 if (Offset >= 0)
869 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::add,
870 Offset, ARM_AM::no_shift, IdxMode)));
871 else
872 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::sub,
873 -Offset, ARM_AM::no_shift, IdxMode)));
874 }
875
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000876 void addMemMode3Operands(MCInst &Inst, unsigned N) const {
877 assert(isMemMode3() && "Invalid mode or number of operands!");
878 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
879 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
880
881 if (getMemOffsetIsReg()) {
882 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
883
884 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
885 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(AMOpc, 0,
886 IdxMode)));
887 return;
888 }
889
890 // Create a operand placeholder to always yield the same number of operands.
891 Inst.addOperand(MCOperand::CreateReg(0));
892
893 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
894 // the difference?
895 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
896 assert(CE && "Non-constant mode 3 offset operand!");
897 int64_t Offset = CE->getValue();
898
899 if (Offset >= 0)
900 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::add,
901 Offset, IdxMode)));
902 else
903 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::sub,
904 -Offset, IdxMode)));
905 }
906
Chris Lattner14b93852010-10-29 00:27:31 +0000907 void addMemMode5Operands(MCInst &Inst, unsigned N) const {
908 assert(N == 2 && isMemMode5() && "Invalid number of operands!");
Jim Grosbach16c74252010-10-29 14:46:02 +0000909
Daniel Dunbar4b462672011-01-18 05:55:27 +0000910 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
911 assert(!getMemOffsetIsReg() && "Invalid mode 5 operand");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000912
Jim Grosbach80eb2332010-10-29 17:41:25 +0000913 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
914 // the difference?
Daniel Dunbar4b462672011-01-18 05:55:27 +0000915 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000916 assert(CE && "Non-constant mode 5 offset operand!");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000917
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000918 // The MCInst offset operand doesn't include the low two bits (like
919 // the instruction encoding).
920 int64_t Offset = CE->getValue() / 4;
921 if (Offset >= 0)
922 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add,
923 Offset)));
924 else
925 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub,
926 -Offset)));
Chris Lattner14b93852010-10-29 00:27:31 +0000927 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000928
Bill Wendlingf4caf692010-12-14 03:36:38 +0000929 void addMemModeRegThumbOperands(MCInst &Inst, unsigned N) const {
930 assert(N == 2 && isMemModeRegThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000931 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
932 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000933 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000934
Bill Wendlingf4caf692010-12-14 03:36:38 +0000935 void addMemModeImmThumbOperands(MCInst &Inst, unsigned N) const {
936 assert(N == 2 && isMemModeImmThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000937 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
938 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingf4caf692010-12-14 03:36:38 +0000939 assert(CE && "Non-constant mode offset operand!");
940 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000941 }
942
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000943 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
944 assert(N == 1 && "Invalid number of operands!");
945 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
946 }
947
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000948 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
949 assert(N == 1 && "Invalid number of operands!");
950 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
951 }
952
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000953 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000954
Chris Lattner3a697562010-10-28 17:20:03 +0000955 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
956 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000957 Op->CC.Val = CC;
958 Op->StartLoc = S;
959 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000960 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000961 }
962
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000963 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
964 ARMOperand *Op = new ARMOperand(CoprocNum);
965 Op->Cop.Val = CopVal;
966 Op->StartLoc = S;
967 Op->EndLoc = S;
968 return Op;
969 }
970
971 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
972 ARMOperand *Op = new ARMOperand(CoprocReg);
973 Op->Cop.Val = CopVal;
974 Op->StartLoc = S;
975 Op->EndLoc = S;
976 return Op;
977 }
978
Jim Grosbachd67641b2010-12-06 18:21:12 +0000979 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
980 ARMOperand *Op = new ARMOperand(CCOut);
981 Op->Reg.RegNum = RegNum;
982 Op->StartLoc = S;
983 Op->EndLoc = S;
984 return Op;
985 }
986
Chris Lattner3a697562010-10-28 17:20:03 +0000987 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
988 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +0000989 Op->Tok.Data = Str.data();
990 Op->Tok.Length = Str.size();
991 Op->StartLoc = S;
992 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000993 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000994 }
995
Bill Wendling50d0f582010-11-18 23:43:05 +0000996 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +0000997 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +0000998 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +0000999 Op->StartLoc = S;
1000 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001001 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001002 }
1003
Jim Grosbache8606dc2011-07-13 17:50:29 +00001004 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1005 unsigned SrcReg,
1006 unsigned ShiftReg,
1007 unsigned ShiftImm,
1008 SMLoc S, SMLoc E) {
1009 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001010 Op->RegShiftedReg.ShiftTy = ShTy;
1011 Op->RegShiftedReg.SrcReg = SrcReg;
1012 Op->RegShiftedReg.ShiftReg = ShiftReg;
1013 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001014 Op->StartLoc = S;
1015 Op->EndLoc = E;
1016 return Op;
1017 }
1018
Owen Anderson92a20222011-07-21 18:54:16 +00001019 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1020 unsigned SrcReg,
1021 unsigned ShiftImm,
1022 SMLoc S, SMLoc E) {
1023 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001024 Op->RegShiftedImm.ShiftTy = ShTy;
1025 Op->RegShiftedImm.SrcReg = SrcReg;
1026 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001027 Op->StartLoc = S;
1028 Op->EndLoc = E;
1029 return Op;
1030 }
1031
Jim Grosbach580f4a92011-07-25 22:20:28 +00001032 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001033 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001034 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1035 Op->ShifterImm.isASR = isASR;
1036 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001037 Op->StartLoc = S;
1038 Op->EndLoc = E;
1039 return Op;
1040 }
1041
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001042 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1043 ARMOperand *Op = new ARMOperand(RotateImmediate);
1044 Op->RotImm.Imm = Imm;
1045 Op->StartLoc = S;
1046 Op->EndLoc = E;
1047 return Op;
1048 }
1049
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001050 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1051 SMLoc S, SMLoc E) {
1052 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1053 Op->Bitfield.LSB = LSB;
1054 Op->Bitfield.Width = Width;
1055 Op->StartLoc = S;
1056 Op->EndLoc = E;
1057 return Op;
1058 }
1059
Bill Wendling7729e062010-11-09 22:44:22 +00001060 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001061 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001062 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001063 KindTy Kind = RegisterList;
1064
Evan Cheng275944a2011-07-25 21:32:49 +00001065 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1066 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001067 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001068 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1069 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001070 Kind = SPRRegisterList;
1071
1072 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001073 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001074 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001075 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001076 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001077 Op->StartLoc = StartLoc;
1078 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001079 return Op;
1080 }
1081
Chris Lattner3a697562010-10-28 17:20:03 +00001082 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1083 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001084 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001085 Op->StartLoc = S;
1086 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001087 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001088 }
1089
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001090 static ARMOperand *CreateMem(ARMII::AddrMode AddrMode, unsigned BaseRegNum,
1091 bool OffsetIsReg, const MCExpr *Offset,
1092 int OffsetRegNum, bool OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +00001093 enum ARM_AM::ShiftOpc ShiftType,
Chris Lattner3a697562010-10-28 17:20:03 +00001094 const MCExpr *ShiftAmount, bool Preindexed,
1095 bool Postindexed, bool Negative, bool Writeback,
1096 SMLoc S, SMLoc E) {
Daniel Dunbar023835d2011-01-18 05:34:05 +00001097 assert((OffsetRegNum == -1 || OffsetIsReg) &&
1098 "OffsetRegNum must imply OffsetIsReg!");
1099 assert((!OffsetRegShifted || OffsetIsReg) &&
1100 "OffsetRegShifted must imply OffsetIsReg!");
Daniel Dunbard3df5f32011-01-18 05:34:11 +00001101 assert((Offset || OffsetIsReg) &&
1102 "Offset must exists unless register offset is used!");
Daniel Dunbar023835d2011-01-18 05:34:05 +00001103 assert((!ShiftAmount || (OffsetIsReg && OffsetRegShifted)) &&
1104 "Cannot have shift amount without shifted register offset!");
1105 assert((!Offset || !OffsetIsReg) &&
1106 "Cannot have expression offset and register offset!");
1107
Chris Lattner3a697562010-10-28 17:20:03 +00001108 ARMOperand *Op = new ARMOperand(Memory);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001109 Op->Mem.AddrMode = AddrMode;
Sean Callanan76264762010-04-02 22:27:05 +00001110 Op->Mem.BaseRegNum = BaseRegNum;
1111 Op->Mem.OffsetIsReg = OffsetIsReg;
Daniel Dunbar2637dc92011-01-18 05:55:15 +00001112 if (OffsetIsReg)
1113 Op->Mem.Offset.RegNum = OffsetRegNum;
1114 else
1115 Op->Mem.Offset.Value = Offset;
Sean Callanan76264762010-04-02 22:27:05 +00001116 Op->Mem.OffsetRegShifted = OffsetRegShifted;
1117 Op->Mem.ShiftType = ShiftType;
1118 Op->Mem.ShiftAmount = ShiftAmount;
1119 Op->Mem.Preindexed = Preindexed;
1120 Op->Mem.Postindexed = Postindexed;
1121 Op->Mem.Negative = Negative;
1122 Op->Mem.Writeback = Writeback;
Jim Grosbach16c74252010-10-29 14:46:02 +00001123
Sean Callanan76264762010-04-02 22:27:05 +00001124 Op->StartLoc = S;
1125 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001126 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001127 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001128
1129 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1130 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1131 Op->MBOpt.Val = Opt;
1132 Op->StartLoc = S;
1133 Op->EndLoc = S;
1134 return Op;
1135 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001136
1137 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1138 ARMOperand *Op = new ARMOperand(ProcIFlags);
1139 Op->IFlags.Val = IFlags;
1140 Op->StartLoc = S;
1141 Op->EndLoc = S;
1142 return Op;
1143 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001144
1145 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1146 ARMOperand *Op = new ARMOperand(MSRMask);
1147 Op->MMask.Val = MMask;
1148 Op->StartLoc = S;
1149 Op->EndLoc = S;
1150 return Op;
1151 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001152};
1153
1154} // end anonymous namespace.
1155
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001156void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001157 switch (Kind) {
1158 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001159 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001160 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001161 case CCOut:
1162 OS << "<ccout " << getReg() << ">";
1163 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001164 case CoprocNum:
1165 OS << "<coprocessor number: " << getCoproc() << ">";
1166 break;
1167 case CoprocReg:
1168 OS << "<coprocessor register: " << getCoproc() << ">";
1169 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001170 case MSRMask:
1171 OS << "<mask: " << getMSRMask() << ">";
1172 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001173 case Immediate:
1174 getImm()->print(OS);
1175 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001176 case MemBarrierOpt:
1177 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1178 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001179 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001180 OS << "<memory "
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001181 << "am:" << ARMII::AddrModeToString(getMemAddrMode())
1182 << " base:" << getMemBaseRegNum();
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001183 if (getMemOffsetIsReg()) {
1184 OS << " offset:<register " << getMemOffsetRegNum();
1185 if (getMemOffsetRegShifted()) {
1186 OS << " offset-shift-type:" << getMemShiftType();
1187 OS << " offset-shift-amount:" << *getMemShiftAmount();
1188 }
1189 } else {
1190 OS << " offset:" << *getMemOffset();
1191 }
1192 if (getMemOffsetIsReg())
1193 OS << " (offset-is-reg)";
1194 if (getMemPreindexed())
1195 OS << " (pre-indexed)";
1196 if (getMemPostindexed())
1197 OS << " (post-indexed)";
1198 if (getMemNegative())
1199 OS << " (negative)";
1200 if (getMemWriteback())
1201 OS << " (writeback)";
1202 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001203 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001204 case ProcIFlags: {
1205 OS << "<ARM_PROC::";
1206 unsigned IFlags = getProcIFlags();
1207 for (int i=2; i >= 0; --i)
1208 if (IFlags & (1 << i))
1209 OS << ARM_PROC::IFlagsToString(1 << i);
1210 OS << ">";
1211 break;
1212 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001213 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001214 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001215 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001216 case ShifterImmediate:
1217 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1218 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001219 break;
1220 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001221 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001222 << RegShiftedReg.SrcReg
1223 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1224 << ", " << RegShiftedReg.ShiftReg << ", "
1225 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001226 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001227 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001228 case ShiftedImmediate:
1229 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001230 << RegShiftedImm.SrcReg
1231 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1232 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001233 << ">";
1234 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001235 case RotateImmediate:
1236 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1237 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001238 case BitfieldDescriptor:
1239 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1240 << ", width: " << Bitfield.Width << ">";
1241 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001242 case RegisterList:
1243 case DPRRegisterList:
1244 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001245 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001246
Bill Wendling5fa22a12010-11-09 23:28:44 +00001247 const SmallVectorImpl<unsigned> &RegList = getRegList();
1248 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001249 I = RegList.begin(), E = RegList.end(); I != E; ) {
1250 OS << *I;
1251 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001252 }
1253
1254 OS << ">";
1255 break;
1256 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001257 case Token:
1258 OS << "'" << getToken() << "'";
1259 break;
1260 }
1261}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001262
1263/// @name Auto-generated Match Functions
1264/// {
1265
1266static unsigned MatchRegisterName(StringRef Name);
1267
1268/// }
1269
Bob Wilson69df7232011-02-03 21:46:10 +00001270bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1271 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001272 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001273
1274 return (RegNo == (unsigned)-1);
1275}
1276
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001277/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001278/// and if it is a register name the token is eaten and the register number is
1279/// returned. Otherwise return -1.
1280///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001281int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001282 const AsmToken &Tok = Parser.getTok();
1283 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
Jim Grosbachd4462a52010-11-01 16:44:21 +00001284
Chris Lattnere5658fa2010-10-30 04:09:10 +00001285 // FIXME: Validate register for the current architecture; we have to do
1286 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001287 std::string upperCase = Tok.getString().str();
1288 std::string lowerCase = LowercaseString(upperCase);
1289 unsigned RegNum = MatchRegisterName(lowerCase);
1290 if (!RegNum) {
1291 RegNum = StringSwitch<unsigned>(lowerCase)
1292 .Case("r13", ARM::SP)
1293 .Case("r14", ARM::LR)
1294 .Case("r15", ARM::PC)
1295 .Case("ip", ARM::R12)
1296 .Default(0);
1297 }
1298 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001299
Chris Lattnere5658fa2010-10-30 04:09:10 +00001300 Parser.Lex(); // Eat identifier token.
1301 return RegNum;
1302}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001303
Jim Grosbach19906722011-07-13 18:49:30 +00001304// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1305// If a recoverable error occurs, return 1. If an irrecoverable error
1306// occurs, return -1. An irrecoverable error is one where tokens have been
1307// consumed in the process of trying to parse the shifter (i.e., when it is
1308// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001309int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001310 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1311 SMLoc S = Parser.getTok().getLoc();
1312 const AsmToken &Tok = Parser.getTok();
1313 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1314
1315 std::string upperCase = Tok.getString().str();
1316 std::string lowerCase = LowercaseString(upperCase);
1317 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1318 .Case("lsl", ARM_AM::lsl)
1319 .Case("lsr", ARM_AM::lsr)
1320 .Case("asr", ARM_AM::asr)
1321 .Case("ror", ARM_AM::ror)
1322 .Case("rrx", ARM_AM::rrx)
1323 .Default(ARM_AM::no_shift);
1324
1325 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001326 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001327
Jim Grosbache8606dc2011-07-13 17:50:29 +00001328 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001329
Jim Grosbache8606dc2011-07-13 17:50:29 +00001330 // The source register for the shift has already been added to the
1331 // operand list, so we need to pop it off and combine it into the shifted
1332 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001333 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001334 if (!PrevOp->isReg())
1335 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1336 int SrcReg = PrevOp->getReg();
1337 int64_t Imm = 0;
1338 int ShiftReg = 0;
1339 if (ShiftTy == ARM_AM::rrx) {
1340 // RRX Doesn't have an explicit shift amount. The encoder expects
1341 // the shift register to be the same as the source register. Seems odd,
1342 // but OK.
1343 ShiftReg = SrcReg;
1344 } else {
1345 // Figure out if this is shifted by a constant or a register (for non-RRX).
1346 if (Parser.getTok().is(AsmToken::Hash)) {
1347 Parser.Lex(); // Eat hash.
1348 SMLoc ImmLoc = Parser.getTok().getLoc();
1349 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001350 if (getParser().ParseExpression(ShiftExpr)) {
1351 Error(ImmLoc, "invalid immediate shift value");
1352 return -1;
1353 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001354 // The expression must be evaluatable as an immediate.
1355 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001356 if (!CE) {
1357 Error(ImmLoc, "invalid immediate shift value");
1358 return -1;
1359 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001360 // Range check the immediate.
1361 // lsl, ror: 0 <= imm <= 31
1362 // lsr, asr: 0 <= imm <= 32
1363 Imm = CE->getValue();
1364 if (Imm < 0 ||
1365 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1366 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001367 Error(ImmLoc, "immediate shift value out of range");
1368 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001369 }
1370 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001371 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001372 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001373 if (ShiftReg == -1) {
1374 Error (L, "expected immediate or register in shift operand");
1375 return -1;
1376 }
1377 } else {
1378 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001379 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001380 return -1;
1381 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001382 }
1383
Owen Anderson92a20222011-07-21 18:54:16 +00001384 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1385 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001386 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001387 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001388 else
1389 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1390 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001391
Jim Grosbach19906722011-07-13 18:49:30 +00001392 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001393}
1394
1395
Bill Wendling50d0f582010-11-18 23:43:05 +00001396/// Try to parse a register name. The token must be an Identifier when called.
1397/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1398/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001399///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001400/// TODO this is likely to change to allow different register types and or to
1401/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001402bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001403tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001404 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001405 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001406 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001407 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001408
Bill Wendling50d0f582010-11-18 23:43:05 +00001409 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001410
Chris Lattnere5658fa2010-10-30 04:09:10 +00001411 const AsmToken &ExclaimTok = Parser.getTok();
1412 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001413 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1414 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001415 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001416 }
1417
Bill Wendling50d0f582010-11-18 23:43:05 +00001418 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001419}
1420
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001421/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1422/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1423/// "c5", ...
1424static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001425 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1426 // but efficient.
1427 switch (Name.size()) {
1428 default: break;
1429 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001430 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001431 return -1;
1432 switch (Name[1]) {
1433 default: return -1;
1434 case '0': return 0;
1435 case '1': return 1;
1436 case '2': return 2;
1437 case '3': return 3;
1438 case '4': return 4;
1439 case '5': return 5;
1440 case '6': return 6;
1441 case '7': return 7;
1442 case '8': return 8;
1443 case '9': return 9;
1444 }
1445 break;
1446 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001447 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001448 return -1;
1449 switch (Name[2]) {
1450 default: return -1;
1451 case '0': return 10;
1452 case '1': return 11;
1453 case '2': return 12;
1454 case '3': return 13;
1455 case '4': return 14;
1456 case '5': return 15;
1457 }
1458 break;
1459 }
1460
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001461 return -1;
1462}
1463
Jim Grosbach43904292011-07-25 20:14:50 +00001464/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001465/// token must be an Identifier when called, and if it is a coprocessor
1466/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001467ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001468parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001469 SMLoc S = Parser.getTok().getLoc();
1470 const AsmToken &Tok = Parser.getTok();
1471 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1472
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001473 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001474 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001475 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001476
1477 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001478 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001479 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001480}
1481
Jim Grosbach43904292011-07-25 20:14:50 +00001482/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001483/// token must be an Identifier when called, and if it is a coprocessor
1484/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001485ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001486parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001487 SMLoc S = Parser.getTok().getLoc();
1488 const AsmToken &Tok = Parser.getTok();
1489 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1490
1491 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1492 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001493 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001494
1495 Parser.Lex(); // Eat identifier token.
1496 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001497 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001498}
1499
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001500/// Parse a register list, return it if successful else return null. The first
1501/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001502bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001503parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001504 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001505 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001506 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001507
Bill Wendling7729e062010-11-09 22:44:22 +00001508 // Read the rest of the registers in the list.
1509 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001510 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001511
Bill Wendling7729e062010-11-09 22:44:22 +00001512 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001513 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001514 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001515
Sean Callanan18b83232010-01-19 21:44:56 +00001516 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001517 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001518 if (RegTok.isNot(AsmToken::Identifier)) {
1519 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001520 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001521 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001522
Jim Grosbach1355cf12011-07-26 17:10:22 +00001523 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001524 if (RegNum == -1) {
1525 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001526 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001527 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001528
Bill Wendlinge7176102010-11-06 22:36:58 +00001529 if (IsRange) {
1530 int Reg = PrevRegNum;
1531 do {
1532 ++Reg;
1533 Registers.push_back(std::make_pair(Reg, RegLoc));
1534 } while (Reg != RegNum);
1535 } else {
1536 Registers.push_back(std::make_pair(RegNum, RegLoc));
1537 }
1538
1539 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001540 } while (Parser.getTok().is(AsmToken::Comma) ||
1541 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001542
1543 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001544 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001545 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1546 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001547 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001548 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001549
Bill Wendlinge7176102010-11-06 22:36:58 +00001550 SMLoc E = RCurlyTok.getLoc();
1551 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001552
Bill Wendlinge7176102010-11-06 22:36:58 +00001553 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001554 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001555 RI = Registers.begin(), RE = Registers.end();
1556
Bill Wendling7caebff2011-01-12 21:20:59 +00001557 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001558 bool EmittedWarning = false;
1559
Bill Wendling7caebff2011-01-12 21:20:59 +00001560 DenseMap<unsigned, bool> RegMap;
1561 RegMap[HighRegNum] = true;
1562
Bill Wendlinge7176102010-11-06 22:36:58 +00001563 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001564 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001565 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001566
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001567 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001568 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001569 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001570 }
1571
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001572 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001573 Warning(RegInfo.second,
1574 "register not in ascending order in register list");
1575
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001576 RegMap[Reg] = true;
1577 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001578 }
1579
Bill Wendling50d0f582010-11-18 23:43:05 +00001580 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1581 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001582}
1583
Jim Grosbach43904292011-07-25 20:14:50 +00001584/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001585ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001586parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001587 SMLoc S = Parser.getTok().getLoc();
1588 const AsmToken &Tok = Parser.getTok();
1589 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1590 StringRef OptStr = Tok.getString();
1591
1592 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1593 .Case("sy", ARM_MB::SY)
1594 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001595 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001596 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001597 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001598 .Case("ishst", ARM_MB::ISHST)
1599 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001600 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001601 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001602 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001603 .Case("osh", ARM_MB::OSH)
1604 .Case("oshst", ARM_MB::OSHST)
1605 .Default(~0U);
1606
1607 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001608 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001609
1610 Parser.Lex(); // Eat identifier token.
1611 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001612 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001613}
1614
Jim Grosbach43904292011-07-25 20:14:50 +00001615/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001616ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001617parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001618 SMLoc S = Parser.getTok().getLoc();
1619 const AsmToken &Tok = Parser.getTok();
1620 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1621 StringRef IFlagsStr = Tok.getString();
1622
1623 unsigned IFlags = 0;
1624 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1625 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1626 .Case("a", ARM_PROC::A)
1627 .Case("i", ARM_PROC::I)
1628 .Case("f", ARM_PROC::F)
1629 .Default(~0U);
1630
1631 // If some specific iflag is already set, it means that some letter is
1632 // present more than once, this is not acceptable.
1633 if (Flag == ~0U || (IFlags & Flag))
1634 return MatchOperand_NoMatch;
1635
1636 IFlags |= Flag;
1637 }
1638
1639 Parser.Lex(); // Eat identifier token.
1640 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1641 return MatchOperand_Success;
1642}
1643
Jim Grosbach43904292011-07-25 20:14:50 +00001644/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001645ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001646parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001647 SMLoc S = Parser.getTok().getLoc();
1648 const AsmToken &Tok = Parser.getTok();
1649 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1650 StringRef Mask = Tok.getString();
1651
1652 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1653 size_t Start = 0, Next = Mask.find('_');
1654 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001655 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001656 if (Next != StringRef::npos)
1657 Flags = Mask.slice(Next+1, Mask.size());
1658
1659 // FlagsVal contains the complete mask:
1660 // 3-0: Mask
1661 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1662 unsigned FlagsVal = 0;
1663
1664 if (SpecReg == "apsr") {
1665 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001666 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001667 .Case("g", 0x4) // same as CPSR_s
1668 .Case("nzcvqg", 0xc) // same as CPSR_fs
1669 .Default(~0U);
1670
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001671 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001672 if (!Flags.empty())
1673 return MatchOperand_NoMatch;
1674 else
1675 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001676 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001677 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001678 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1679 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001680 for (int i = 0, e = Flags.size(); i != e; ++i) {
1681 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1682 .Case("c", 1)
1683 .Case("x", 2)
1684 .Case("s", 4)
1685 .Case("f", 8)
1686 .Default(~0U);
1687
1688 // If some specific flag is already set, it means that some letter is
1689 // present more than once, this is not acceptable.
1690 if (FlagsVal == ~0U || (FlagsVal & Flag))
1691 return MatchOperand_NoMatch;
1692 FlagsVal |= Flag;
1693 }
1694 } else // No match for special register.
1695 return MatchOperand_NoMatch;
1696
1697 // Special register without flags are equivalent to "fc" flags.
1698 if (!FlagsVal)
1699 FlagsVal = 0x9;
1700
1701 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1702 if (SpecReg == "spsr")
1703 FlagsVal |= 16;
1704
1705 Parser.Lex(); // Eat identifier token.
1706 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1707 return MatchOperand_Success;
1708}
1709
Jim Grosbach43904292011-07-25 20:14:50 +00001710/// parseMemMode2Operand - Try to parse memory addressing mode 2 operand.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001711ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001712parseMemMode2Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Matt Beaumont-Gaye3662cc2011-04-01 00:06:01 +00001713 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001714
Jim Grosbach1355cf12011-07-26 17:10:22 +00001715 if (parseMemory(Operands, ARMII::AddrMode2))
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001716 return MatchOperand_NoMatch;
1717
1718 return MatchOperand_Success;
1719}
1720
Jim Grosbach43904292011-07-25 20:14:50 +00001721/// parseMemMode3Operand - Try to parse memory addressing mode 3 operand.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001722ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001723parseMemMode3Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001724 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
1725
Jim Grosbach1355cf12011-07-26 17:10:22 +00001726 if (parseMemory(Operands, ARMII::AddrMode3))
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001727 return MatchOperand_NoMatch;
1728
1729 return MatchOperand_Success;
1730}
1731
Jim Grosbachf6c05252011-07-21 17:23:04 +00001732ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1733parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1734 int Low, int High) {
1735 const AsmToken &Tok = Parser.getTok();
1736 if (Tok.isNot(AsmToken::Identifier)) {
1737 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1738 return MatchOperand_ParseFail;
1739 }
1740 StringRef ShiftName = Tok.getString();
1741 std::string LowerOp = LowercaseString(Op);
1742 std::string UpperOp = UppercaseString(Op);
1743 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1744 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1745 return MatchOperand_ParseFail;
1746 }
1747 Parser.Lex(); // Eat shift type token.
1748
1749 // There must be a '#' and a shift amount.
1750 if (Parser.getTok().isNot(AsmToken::Hash)) {
1751 Error(Parser.getTok().getLoc(), "'#' expected");
1752 return MatchOperand_ParseFail;
1753 }
1754 Parser.Lex(); // Eat hash token.
1755
1756 const MCExpr *ShiftAmount;
1757 SMLoc Loc = Parser.getTok().getLoc();
1758 if (getParser().ParseExpression(ShiftAmount)) {
1759 Error(Loc, "illegal expression");
1760 return MatchOperand_ParseFail;
1761 }
1762 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1763 if (!CE) {
1764 Error(Loc, "constant expression expected");
1765 return MatchOperand_ParseFail;
1766 }
1767 int Val = CE->getValue();
1768 if (Val < Low || Val > High) {
1769 Error(Loc, "immediate value out of range");
1770 return MatchOperand_ParseFail;
1771 }
1772
1773 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1774
1775 return MatchOperand_Success;
1776}
1777
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001778ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1779parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1780 const AsmToken &Tok = Parser.getTok();
1781 SMLoc S = Tok.getLoc();
1782 if (Tok.isNot(AsmToken::Identifier)) {
1783 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1784 return MatchOperand_ParseFail;
1785 }
1786 int Val = StringSwitch<int>(Tok.getString())
1787 .Case("be", 1)
1788 .Case("le", 0)
1789 .Default(-1);
1790 Parser.Lex(); // Eat the token.
1791
1792 if (Val == -1) {
1793 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1794 return MatchOperand_ParseFail;
1795 }
1796 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1797 getContext()),
1798 S, Parser.getTok().getLoc()));
1799 return MatchOperand_Success;
1800}
1801
Jim Grosbach580f4a92011-07-25 22:20:28 +00001802/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1803/// instructions. Legal values are:
1804/// lsl #n 'n' in [0,31]
1805/// asr #n 'n' in [1,32]
1806/// n == 32 encoded as n == 0.
1807ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1808parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1809 const AsmToken &Tok = Parser.getTok();
1810 SMLoc S = Tok.getLoc();
1811 if (Tok.isNot(AsmToken::Identifier)) {
1812 Error(S, "shift operator 'asr' or 'lsl' expected");
1813 return MatchOperand_ParseFail;
1814 }
1815 StringRef ShiftName = Tok.getString();
1816 bool isASR;
1817 if (ShiftName == "lsl" || ShiftName == "LSL")
1818 isASR = false;
1819 else if (ShiftName == "asr" || ShiftName == "ASR")
1820 isASR = true;
1821 else {
1822 Error(S, "shift operator 'asr' or 'lsl' expected");
1823 return MatchOperand_ParseFail;
1824 }
1825 Parser.Lex(); // Eat the operator.
1826
1827 // A '#' and a shift amount.
1828 if (Parser.getTok().isNot(AsmToken::Hash)) {
1829 Error(Parser.getTok().getLoc(), "'#' expected");
1830 return MatchOperand_ParseFail;
1831 }
1832 Parser.Lex(); // Eat hash token.
1833
1834 const MCExpr *ShiftAmount;
1835 SMLoc E = Parser.getTok().getLoc();
1836 if (getParser().ParseExpression(ShiftAmount)) {
1837 Error(E, "malformed shift expression");
1838 return MatchOperand_ParseFail;
1839 }
1840 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1841 if (!CE) {
1842 Error(E, "shift amount must be an immediate");
1843 return MatchOperand_ParseFail;
1844 }
1845
1846 int64_t Val = CE->getValue();
1847 if (isASR) {
1848 // Shift amount must be in [1,32]
1849 if (Val < 1 || Val > 32) {
1850 Error(E, "'asr' shift amount must be in range [1,32]");
1851 return MatchOperand_ParseFail;
1852 }
1853 // asr #32 encoded as asr #0.
1854 if (Val == 32) Val = 0;
1855 } else {
1856 // Shift amount must be in [1,32]
1857 if (Val < 0 || Val > 31) {
1858 Error(E, "'lsr' shift amount must be in range [0,31]");
1859 return MatchOperand_ParseFail;
1860 }
1861 }
1862
1863 E = Parser.getTok().getLoc();
1864 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1865
1866 return MatchOperand_Success;
1867}
1868
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001869/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1870/// of instructions. Legal values are:
1871/// ror #n 'n' in {0, 8, 16, 24}
1872ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1873parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1874 const AsmToken &Tok = Parser.getTok();
1875 SMLoc S = Tok.getLoc();
1876 if (Tok.isNot(AsmToken::Identifier)) {
1877 Error(S, "rotate operator 'ror' expected");
1878 return MatchOperand_ParseFail;
1879 }
1880 StringRef ShiftName = Tok.getString();
1881 if (ShiftName != "ror" && ShiftName != "ROR") {
1882 Error(S, "rotate operator 'ror' expected");
1883 return MatchOperand_ParseFail;
1884 }
1885 Parser.Lex(); // Eat the operator.
1886
1887 // A '#' and a rotate amount.
1888 if (Parser.getTok().isNot(AsmToken::Hash)) {
1889 Error(Parser.getTok().getLoc(), "'#' expected");
1890 return MatchOperand_ParseFail;
1891 }
1892 Parser.Lex(); // Eat hash token.
1893
1894 const MCExpr *ShiftAmount;
1895 SMLoc E = Parser.getTok().getLoc();
1896 if (getParser().ParseExpression(ShiftAmount)) {
1897 Error(E, "malformed rotate expression");
1898 return MatchOperand_ParseFail;
1899 }
1900 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1901 if (!CE) {
1902 Error(E, "rotate amount must be an immediate");
1903 return MatchOperand_ParseFail;
1904 }
1905
1906 int64_t Val = CE->getValue();
1907 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1908 // normally, zero is represented in asm by omitting the rotate operand
1909 // entirely.
1910 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1911 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1912 return MatchOperand_ParseFail;
1913 }
1914
1915 E = Parser.getTok().getLoc();
1916 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1917
1918 return MatchOperand_Success;
1919}
1920
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001921ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1922parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1923 SMLoc S = Parser.getTok().getLoc();
1924 // The bitfield descriptor is really two operands, the LSB and the width.
1925 if (Parser.getTok().isNot(AsmToken::Hash)) {
1926 Error(Parser.getTok().getLoc(), "'#' expected");
1927 return MatchOperand_ParseFail;
1928 }
1929 Parser.Lex(); // Eat hash token.
1930
1931 const MCExpr *LSBExpr;
1932 SMLoc E = Parser.getTok().getLoc();
1933 if (getParser().ParseExpression(LSBExpr)) {
1934 Error(E, "malformed immediate expression");
1935 return MatchOperand_ParseFail;
1936 }
1937 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
1938 if (!CE) {
1939 Error(E, "'lsb' operand must be an immediate");
1940 return MatchOperand_ParseFail;
1941 }
1942
1943 int64_t LSB = CE->getValue();
1944 // The LSB must be in the range [0,31]
1945 if (LSB < 0 || LSB > 31) {
1946 Error(E, "'lsb' operand must be in the range [0,31]");
1947 return MatchOperand_ParseFail;
1948 }
1949 E = Parser.getTok().getLoc();
1950
1951 // Expect another immediate operand.
1952 if (Parser.getTok().isNot(AsmToken::Comma)) {
1953 Error(Parser.getTok().getLoc(), "too few operands");
1954 return MatchOperand_ParseFail;
1955 }
1956 Parser.Lex(); // Eat hash token.
1957 if (Parser.getTok().isNot(AsmToken::Hash)) {
1958 Error(Parser.getTok().getLoc(), "'#' expected");
1959 return MatchOperand_ParseFail;
1960 }
1961 Parser.Lex(); // Eat hash token.
1962
1963 const MCExpr *WidthExpr;
1964 if (getParser().ParseExpression(WidthExpr)) {
1965 Error(E, "malformed immediate expression");
1966 return MatchOperand_ParseFail;
1967 }
1968 CE = dyn_cast<MCConstantExpr>(WidthExpr);
1969 if (!CE) {
1970 Error(E, "'width' operand must be an immediate");
1971 return MatchOperand_ParseFail;
1972 }
1973
1974 int64_t Width = CE->getValue();
1975 // The LSB must be in the range [1,32-lsb]
1976 if (Width < 1 || Width > 32 - LSB) {
1977 Error(E, "'width' operand must be in the range [1,32-lsb]");
1978 return MatchOperand_ParseFail;
1979 }
1980 E = Parser.getTok().getLoc();
1981
1982 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
1983
1984 return MatchOperand_Success;
1985}
1986
Jim Grosbach1355cf12011-07-26 17:10:22 +00001987/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001988/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1989/// when they refer multiple MIOperands inside a single one.
1990bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001991cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001992 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1993 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1994
1995 // Create a writeback register dummy placeholder.
1996 Inst.addOperand(MCOperand::CreateImm(0));
1997
1998 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
1999 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2000 return true;
2001}
2002
Jim Grosbach1355cf12011-07-26 17:10:22 +00002003/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002004/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2005/// when they refer multiple MIOperands inside a single one.
2006bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002007cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002008 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2009 // Create a writeback register dummy placeholder.
2010 Inst.addOperand(MCOperand::CreateImm(0));
2011 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2012 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
2013 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2014 return true;
2015}
2016
Jim Grosbach1355cf12011-07-26 17:10:22 +00002017/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002018/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2019/// when they refer multiple MIOperands inside a single one.
2020bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002021cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002022 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersonaa3402e2011-07-28 17:18:57 +00002023 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2024
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002025 // Create a writeback register dummy placeholder.
2026 Inst.addOperand(MCOperand::CreateImm(0));
Owen Andersonaa3402e2011-07-28 17:18:57 +00002027
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002028 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
2029 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2030 return true;
2031}
2032
Jim Grosbach1355cf12011-07-26 17:10:22 +00002033/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002034/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2035/// when they refer multiple MIOperands inside a single one.
2036bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002037cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002038 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2039 // Create a writeback register dummy placeholder.
2040 Inst.addOperand(MCOperand::CreateImm(0));
2041 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2042 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
2043 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2044 return true;
2045}
2046
Bill Wendlinge7176102010-11-06 22:36:58 +00002047/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002048/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002049///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002050/// TODO Only preindexing and postindexing addressing are started, unindexed
2051/// with option, etc are still to do.
Bill Wendling50d0f582010-11-18 23:43:05 +00002052bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002053parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002054 ARMII::AddrMode AddrMode = ARMII::AddrModeNone) {
Sean Callanan76264762010-04-02 22:27:05 +00002055 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002056 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002057 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002058 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002059 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002060
Sean Callanan18b83232010-01-19 21:44:56 +00002061 const AsmToken &BaseRegTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00002062 if (BaseRegTok.isNot(AsmToken::Identifier)) {
2063 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00002064 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00002065 }
Jim Grosbach1355cf12011-07-26 17:10:22 +00002066 int BaseRegNum = tryParseRegister();
Chris Lattnere5658fa2010-10-30 04:09:10 +00002067 if (BaseRegNum == -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00002068 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00002069 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00002070 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002071
Daniel Dunbar05710932011-01-18 05:34:17 +00002072 // The next token must either be a comma or a closing bracket.
2073 const AsmToken &Tok = Parser.getTok();
2074 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
2075 return true;
2076
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002077 bool Preindexed = false;
2078 bool Postindexed = false;
2079 bool OffsetIsReg = false;
2080 bool Negative = false;
2081 bool Writeback = false;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002082 ARMOperand *WBOp = 0;
2083 int OffsetRegNum = -1;
2084 bool OffsetRegShifted = false;
Owen Anderson00828302011-03-18 22:50:18 +00002085 enum ARM_AM::ShiftOpc ShiftType = ARM_AM::lsl;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002086 const MCExpr *ShiftAmount = 0;
2087 const MCExpr *Offset = 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002088
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002089 // First look for preindexed address forms, that is after the "[Rn" we now
2090 // have to see if the next token is a comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002091 if (Tok.is(AsmToken::Comma)) {
2092 Preindexed = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00002093 Parser.Lex(); // Eat comma token.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002094
Jim Grosbach1355cf12011-07-26 17:10:22 +00002095 if (parseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, ShiftAmount,
Chris Lattner550276e2010-10-28 20:52:15 +00002096 Offset, OffsetIsReg, OffsetRegNum, E))
Bill Wendling50d0f582010-11-18 23:43:05 +00002097 return true;
Sean Callanan18b83232010-01-19 21:44:56 +00002098 const AsmToken &RBracTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00002099 if (RBracTok.isNot(AsmToken::RBrac)) {
2100 Error(RBracTok.getLoc(), "']' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00002101 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00002102 }
Sean Callanan76264762010-04-02 22:27:05 +00002103 E = RBracTok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002104 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002105
Sean Callanan18b83232010-01-19 21:44:56 +00002106 const AsmToken &ExclaimTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002107 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002108 // None of addrmode3 instruction uses "!"
2109 if (AddrMode == ARMII::AddrMode3)
2110 return true;
2111
Bill Wendling50d0f582010-11-18 23:43:05 +00002112 WBOp = ARMOperand::CreateToken(ExclaimTok.getString(),
2113 ExclaimTok.getLoc());
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002114 Writeback = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00002115 Parser.Lex(); // Eat exclaim token
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002116 } else { // In addressing mode 2, pre-indexed mode always end with "!"
2117 if (AddrMode == ARMII::AddrMode2)
2118 Preindexed = false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002119 }
Daniel Dunbar05710932011-01-18 05:34:17 +00002120 } else {
2121 // The "[Rn" we have so far was not followed by a comma.
2122
Jim Grosbach80eb2332010-10-29 17:41:25 +00002123 // If there's anything other than the right brace, this is a post indexing
2124 // addressing form.
Sean Callanan76264762010-04-02 22:27:05 +00002125 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002126 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002127
Sean Callanan18b83232010-01-19 21:44:56 +00002128 const AsmToken &NextTok = Parser.getTok();
Jim Grosbach03f44a02010-11-29 23:18:01 +00002129
Kevin Enderbye2a98dd2009-10-15 21:42:45 +00002130 if (NextTok.isNot(AsmToken::EndOfStatement)) {
Jim Grosbach80eb2332010-10-29 17:41:25 +00002131 Postindexed = true;
2132 Writeback = true;
Bill Wendling50d0f582010-11-18 23:43:05 +00002133
Chris Lattner550276e2010-10-28 20:52:15 +00002134 if (NextTok.isNot(AsmToken::Comma)) {
2135 Error(NextTok.getLoc(), "',' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00002136 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00002137 }
Bill Wendling50d0f582010-11-18 23:43:05 +00002138
Sean Callananb9a25b72010-01-19 20:27:46 +00002139 Parser.Lex(); // Eat comma token.
Bill Wendling50d0f582010-11-18 23:43:05 +00002140
Jim Grosbach1355cf12011-07-26 17:10:22 +00002141 if (parseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType,
Jim Grosbach16c74252010-10-29 14:46:02 +00002142 ShiftAmount, Offset, OffsetIsReg, OffsetRegNum,
Chris Lattner550276e2010-10-28 20:52:15 +00002143 E))
Bill Wendling50d0f582010-11-18 23:43:05 +00002144 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002145 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002146 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002147
2148 // Force Offset to exist if used.
2149 if (!OffsetIsReg) {
2150 if (!Offset)
2151 Offset = MCConstantExpr::Create(0, getContext());
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002152 } else {
2153 if (AddrMode == ARMII::AddrMode3 && OffsetRegShifted) {
2154 Error(E, "shift amount not supported");
2155 return true;
2156 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002157 }
2158
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002159 Operands.push_back(ARMOperand::CreateMem(AddrMode, BaseRegNum, OffsetIsReg,
2160 Offset, OffsetRegNum, OffsetRegShifted,
2161 ShiftType, ShiftAmount, Preindexed,
2162 Postindexed, Negative, Writeback, S, E));
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002163 if (WBOp)
2164 Operands.push_back(WBOp);
2165
2166 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002167}
2168
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002169/// Parse the offset of a memory operand after we have seen "[Rn," or "[Rn],"
2170/// we will parse the following (were +/- means that a plus or minus is
2171/// optional):
2172/// +/-Rm
2173/// +/-Rm, shift
2174/// #offset
2175/// we return false on success or an error otherwise.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002176bool ARMAsmParser::parseMemoryOffsetReg(bool &Negative,
Sean Callanan76264762010-04-02 22:27:05 +00002177 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +00002178 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002179 const MCExpr *&ShiftAmount,
2180 const MCExpr *&Offset,
2181 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +00002182 int &OffsetRegNum,
2183 SMLoc &E) {
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002184 Negative = false;
2185 OffsetRegShifted = false;
2186 OffsetIsReg = false;
2187 OffsetRegNum = -1;
Sean Callanan18b83232010-01-19 21:44:56 +00002188 const AsmToken &NextTok = Parser.getTok();
Sean Callanan76264762010-04-02 22:27:05 +00002189 E = NextTok.getLoc();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002190 if (NextTok.is(AsmToken::Plus))
Sean Callananb9a25b72010-01-19 20:27:46 +00002191 Parser.Lex(); // Eat plus token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002192 else if (NextTok.is(AsmToken::Minus)) {
2193 Negative = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00002194 Parser.Lex(); // Eat minus token
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002195 }
2196 // See if there is a register following the "[Rn," or "[Rn]," we have so far.
Sean Callanan18b83232010-01-19 21:44:56 +00002197 const AsmToken &OffsetRegTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002198 if (OffsetRegTok.is(AsmToken::Identifier)) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00002199 SMLoc CurLoc = OffsetRegTok.getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002200 OffsetRegNum = tryParseRegister();
Chris Lattnere5658fa2010-10-30 04:09:10 +00002201 if (OffsetRegNum != -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00002202 OffsetIsReg = true;
Chris Lattnere5658fa2010-10-30 04:09:10 +00002203 E = CurLoc;
Sean Callanan76264762010-04-02 22:27:05 +00002204 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002205 }
Jim Grosbachd4462a52010-11-01 16:44:21 +00002206
Bill Wendling12f40e92010-11-06 10:51:53 +00002207 // If we parsed a register as the offset then there can be a shift after that.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002208 if (OffsetRegNum != -1) {
2209 // Look for a comma then a shift
Sean Callanan18b83232010-01-19 21:44:56 +00002210 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002211 if (Tok.is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002212 Parser.Lex(); // Eat comma token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002213
Sean Callanan18b83232010-01-19 21:44:56 +00002214 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002215 if (parseShift(ShiftType, ShiftAmount, E))
Duncan Sands34727662010-07-12 08:16:59 +00002216 return Error(Tok.getLoc(), "shift expected");
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002217 OffsetRegShifted = true;
2218 }
2219 }
2220 else { // the "[Rn," or "[Rn,]" we have so far was not followed by "Rm"
2221 // Look for #offset following the "[Rn," or "[Rn],"
Sean Callanan18b83232010-01-19 21:44:56 +00002222 const AsmToken &HashTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002223 if (HashTok.isNot(AsmToken::Hash))
2224 return Error(HashTok.getLoc(), "'#' expected");
Jim Grosbach16c74252010-10-29 14:46:02 +00002225
Sean Callananb9a25b72010-01-19 20:27:46 +00002226 Parser.Lex(); // Eat hash token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002227
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002228 if (getParser().ParseExpression(Offset))
2229 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002230 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002231 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002232 return false;
2233}
2234
Jim Grosbach1355cf12011-07-26 17:10:22 +00002235/// parseShift as one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002236/// ( lsl | lsr | asr | ror ) , # shift_amount
2237/// rrx
2238/// and returns true if it parses a shift otherwise it returns false.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002239bool ARMAsmParser::parseShift(ARM_AM::ShiftOpc &St,
Owen Anderson00828302011-03-18 22:50:18 +00002240 const MCExpr *&ShiftAmount, SMLoc &E) {
Sean Callanan18b83232010-01-19 21:44:56 +00002241 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002242 if (Tok.isNot(AsmToken::Identifier))
2243 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002244 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002245 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002246 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002247 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002248 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002249 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002250 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002251 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002252 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002253 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002254 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002255 else
2256 return true;
Sean Callananb9a25b72010-01-19 20:27:46 +00002257 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002258
2259 // Rrx stands alone.
Owen Anderson00828302011-03-18 22:50:18 +00002260 if (St == ARM_AM::rrx)
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002261 return false;
2262
2263 // Otherwise, there must be a '#' and a shift amount.
Sean Callanan18b83232010-01-19 21:44:56 +00002264 const AsmToken &HashTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002265 if (HashTok.isNot(AsmToken::Hash))
2266 return Error(HashTok.getLoc(), "'#' expected");
Sean Callananb9a25b72010-01-19 20:27:46 +00002267 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002268
2269 if (getParser().ParseExpression(ShiftAmount))
2270 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002271
2272 return false;
2273}
2274
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002275/// Parse a arm instruction operand. For now this parses the operand regardless
2276/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002277bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002278 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002279 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002280
2281 // Check if the current operand has a custom associated parser, if so, try to
2282 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002283 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2284 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002285 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002286 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2287 // there was a match, but an error occurred, in which case, just return that
2288 // the operand parsing failed.
2289 if (ResTy == MatchOperand_ParseFail)
2290 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002291
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002292 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002293 default:
2294 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002295 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002296 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002297 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002298 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002299 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002300 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002301 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002302 else if (Res == -1) // irrecoverable error
2303 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002304
2305 // Fall though for the Identifier case that is not a register or a
2306 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002307 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002308 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2309 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002310 // This was not a register so parse other operands that start with an
2311 // identifier (like labels) as expressions and create them as immediates.
2312 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002313 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002314 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002315 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002316 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002317 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2318 return false;
2319 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002320 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002321 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002322 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002323 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002324 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002325 // #42 -> immediate.
2326 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002327 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002328 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002329 const MCExpr *ImmVal;
2330 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002331 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002332 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002333 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2334 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002335 case AsmToken::Colon: {
2336 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002337 // FIXME: Check it's an expression prefix,
2338 // e.g. (FOO - :lower16:BAR) isn't legal.
2339 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002340 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002341 return true;
2342
Evan Cheng75972122011-01-13 07:58:56 +00002343 const MCExpr *SubExprVal;
2344 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002345 return true;
2346
Evan Cheng75972122011-01-13 07:58:56 +00002347 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2348 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002349 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002350 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002351 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002352 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002353 }
2354}
2355
Jim Grosbach1355cf12011-07-26 17:10:22 +00002356// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002357// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002358bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002359 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002360
2361 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002362 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002363 Parser.Lex(); // Eat ':'
2364
2365 if (getLexer().isNot(AsmToken::Identifier)) {
2366 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2367 return true;
2368 }
2369
2370 StringRef IDVal = Parser.getTok().getIdentifier();
2371 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002372 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002373 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002374 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002375 } else {
2376 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2377 return true;
2378 }
2379 Parser.Lex();
2380
2381 if (getLexer().isNot(AsmToken::Colon)) {
2382 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2383 return true;
2384 }
2385 Parser.Lex(); // Eat the last ':'
2386 return false;
2387}
2388
2389const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002390ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002391 MCSymbolRefExpr::VariantKind Variant) {
2392 // Recurse over the given expression, rebuilding it to apply the given variant
2393 // to the leftmost symbol.
2394 if (Variant == MCSymbolRefExpr::VK_None)
2395 return E;
2396
2397 switch (E->getKind()) {
2398 case MCExpr::Target:
2399 llvm_unreachable("Can't handle target expr yet");
2400 case MCExpr::Constant:
2401 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2402
2403 case MCExpr::SymbolRef: {
2404 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2405
2406 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2407 return 0;
2408
2409 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2410 }
2411
2412 case MCExpr::Unary:
2413 llvm_unreachable("Can't handle unary expressions yet");
2414
2415 case MCExpr::Binary: {
2416 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002417 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002418 const MCExpr *RHS = BE->getRHS();
2419 if (!LHS)
2420 return 0;
2421
2422 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2423 }
2424 }
2425
2426 assert(0 && "Invalid expression kind!");
2427 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002428}
2429
Daniel Dunbar352e1482011-01-11 15:59:50 +00002430/// \brief Given a mnemonic, split out possible predication code and carry
2431/// setting letters to form a canonical mnemonic and flags.
2432//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002433// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002434StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002435 unsigned &PredicationCode,
2436 bool &CarrySetting,
2437 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002438 PredicationCode = ARMCC::AL;
2439 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002440 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002441
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002442 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002443 //
2444 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002445 if ((Mnemonic == "movs" && isThumb()) ||
2446 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2447 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2448 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2449 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2450 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2451 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2452 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002453 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002454
Jim Grosbach3f00e312011-07-11 17:09:57 +00002455 // First, split out any predication code. Ignore mnemonics we know aren't
2456 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002457 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002458 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach49f2ced2011-07-27 22:01:42 +00002459 Mnemonic != "umlals" && Mnemonic != "umulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002460 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2461 .Case("eq", ARMCC::EQ)
2462 .Case("ne", ARMCC::NE)
2463 .Case("hs", ARMCC::HS)
2464 .Case("cs", ARMCC::HS)
2465 .Case("lo", ARMCC::LO)
2466 .Case("cc", ARMCC::LO)
2467 .Case("mi", ARMCC::MI)
2468 .Case("pl", ARMCC::PL)
2469 .Case("vs", ARMCC::VS)
2470 .Case("vc", ARMCC::VC)
2471 .Case("hi", ARMCC::HI)
2472 .Case("ls", ARMCC::LS)
2473 .Case("ge", ARMCC::GE)
2474 .Case("lt", ARMCC::LT)
2475 .Case("gt", ARMCC::GT)
2476 .Case("le", ARMCC::LE)
2477 .Case("al", ARMCC::AL)
2478 .Default(~0U);
2479 if (CC != ~0U) {
2480 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2481 PredicationCode = CC;
2482 }
Bill Wendling52925b62010-10-29 23:50:21 +00002483 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002484
Daniel Dunbar352e1482011-01-11 15:59:50 +00002485 // Next, determine if we have a carry setting bit. We explicitly ignore all
2486 // the instructions we know end in 's'.
2487 if (Mnemonic.endswith("s") &&
2488 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002489 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2490 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2491 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
2492 Mnemonic == "vrsqrts" || (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002493 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2494 CarrySetting = true;
2495 }
2496
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002497 // The "cps" instruction can have a interrupt mode operand which is glued into
2498 // the mnemonic. Check if this is the case, split it and parse the imod op
2499 if (Mnemonic.startswith("cps")) {
2500 // Split out any imod code.
2501 unsigned IMod =
2502 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2503 .Case("ie", ARM_PROC::IE)
2504 .Case("id", ARM_PROC::ID)
2505 .Default(~0U);
2506 if (IMod != ~0U) {
2507 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2508 ProcessorIMod = IMod;
2509 }
2510 }
2511
Daniel Dunbar352e1482011-01-11 15:59:50 +00002512 return Mnemonic;
2513}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002514
2515/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2516/// inclusion of carry set or predication code operands.
2517//
2518// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002519void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002520getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002521 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002522 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2523 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2524 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2525 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002526 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002527 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2528 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002529 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002530 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002531 CanAcceptCarrySet = true;
2532 } else {
2533 CanAcceptCarrySet = false;
2534 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002535
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002536 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2537 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2538 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2539 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002540 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002541 Mnemonic == "setend" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002542 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002543 CanAcceptPredicationCode = false;
2544 } else {
2545 CanAcceptPredicationCode = true;
2546 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002547
Evan Chengebdeeab2011-07-08 01:53:10 +00002548 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002549 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002550 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002551 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002552}
2553
2554/// Parse an arm instruction mnemonic followed by its operands.
2555bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2556 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2557 // Create the leading tokens for the mnemonic, split by '.' characters.
2558 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002559 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002560
Daniel Dunbar352e1482011-01-11 15:59:50 +00002561 // Split out the predication code and carry setting flag from the mnemonic.
2562 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002563 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002564 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002565 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002566 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002567
Jim Grosbachffa32252011-07-19 19:13:28 +00002568 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2569
2570 // FIXME: This is all a pretty gross hack. We should automatically handle
2571 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002572
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002573 // Next, add the CCOut and ConditionCode operands, if needed.
2574 //
2575 // For mnemonics which can ever incorporate a carry setting bit or predication
2576 // code, our matching model involves us always generating CCOut and
2577 // ConditionCode operands to match the mnemonic "as written" and then we let
2578 // the matcher deal with finding the right instruction or generating an
2579 // appropriate error.
2580 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002581 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002582
Jim Grosbach33c16a22011-07-14 22:04:21 +00002583 // If we had a carry-set on an instruction that can't do that, issue an
2584 // error.
2585 if (!CanAcceptCarrySet && CarrySetting) {
2586 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002587 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002588 "' can not set flags, but 's' suffix specified");
2589 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002590 // If we had a predication code on an instruction that can't do that, issue an
2591 // error.
2592 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2593 Parser.EatToEndOfStatement();
2594 return Error(NameLoc, "instruction '" + Mnemonic +
2595 "' is not predicable, but condition code specified");
2596 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002597
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002598 // Add the carry setting operand, if necessary.
2599 //
2600 // FIXME: It would be awesome if we could somehow invent a location such that
2601 // match errors on this operand would print a nice diagnostic about how the
2602 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002603 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002604 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2605 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002606
2607 // Add the predication code operand, if necessary.
2608 if (CanAcceptPredicationCode) {
2609 Operands.push_back(ARMOperand::CreateCondCode(
2610 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002611 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002612
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002613 // Add the processor imod operand, if necessary.
2614 if (ProcessorIMod) {
2615 Operands.push_back(ARMOperand::CreateImm(
2616 MCConstantExpr::Create(ProcessorIMod, getContext()),
2617 NameLoc, NameLoc));
2618 } else {
2619 // This mnemonic can't ever accept a imod, but the user wrote
2620 // one (or misspelled another mnemonic).
2621
2622 // FIXME: Issue a nice error.
2623 }
2624
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002625 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002626 while (Next != StringRef::npos) {
2627 Start = Next;
2628 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002629 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002630
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002631 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002632 }
2633
2634 // Read the remaining operands.
2635 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002636 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002637 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002638 Parser.EatToEndOfStatement();
2639 return true;
2640 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002641
2642 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002643 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002644
2645 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002646 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002647 Parser.EatToEndOfStatement();
2648 return true;
2649 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002650 }
2651 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002652
Chris Lattnercbf8a982010-09-11 16:18:25 +00002653 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2654 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002655 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002656 }
Bill Wendling146018f2010-11-06 21:42:12 +00002657
Chris Lattner34e53142010-09-08 05:10:46 +00002658 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002659
2660
2661 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2662 // another does not. Specifically, the MOVW instruction does not. So we
2663 // special case it here and remove the defaulted (non-setting) cc_out
2664 // operand if that's the instruction we're trying to match.
2665 //
2666 // We do this post-processing of the explicit operands rather than just
2667 // conditionally adding the cc_out in the first place because we need
2668 // to check the type of the parsed immediate operand.
2669 if (Mnemonic == "mov" && Operands.size() > 4 &&
2670 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002671 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2672 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002673 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2674 Operands.erase(Operands.begin() + 1);
2675 delete Op;
2676 }
2677
Chris Lattner98986712010-01-14 22:21:20 +00002678 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002679}
2680
Jim Grosbach189610f2011-07-26 18:25:39 +00002681// Validate context-sensitive operand constraints.
2682// FIXME: We would really like to be able to tablegen'erate this.
2683bool ARMAsmParser::
2684validateInstruction(MCInst &Inst,
2685 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2686 switch (Inst.getOpcode()) {
2687 case ARM::LDREXD: {
2688 // Rt2 must be Rt + 1.
2689 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2690 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2691 if (Rt2 != Rt + 1)
2692 return Error(Operands[3]->getStartLoc(),
2693 "destination operands must be sequential");
2694 return false;
2695 }
2696 case ARM::STREXD: {
2697 // Rt2 must be Rt + 1.
2698 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2699 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
2700 if (Rt2 != Rt + 1)
2701 return Error(Operands[4]->getStartLoc(),
2702 "source operands must be sequential");
2703 return false;
2704 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002705 case ARM::SBFX:
2706 case ARM::UBFX: {
2707 // width must be in range [1, 32-lsb]
2708 unsigned lsb = Inst.getOperand(2).getImm();
2709 unsigned widthm1 = Inst.getOperand(3).getImm();
2710 if (widthm1 >= 32 - lsb)
2711 return Error(Operands[5]->getStartLoc(),
2712 "bitfield width must be in range [1,32-lsb]");
2713 }
Jim Grosbach189610f2011-07-26 18:25:39 +00002714 }
2715
2716 return false;
2717}
2718
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002719bool ARMAsmParser::
2720MatchAndEmitInstruction(SMLoc IDLoc,
2721 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2722 MCStreamer &Out) {
2723 MCInst Inst;
2724 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002725 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002726 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002727 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002728 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00002729 // Context sensitive operand constraints aren't handled by the matcher,
2730 // so check them here.
2731 if (validateInstruction(Inst, Operands))
2732 return true;
2733
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002734 Out.EmitInstruction(Inst);
2735 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002736 case Match_MissingFeature:
2737 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2738 return true;
2739 case Match_InvalidOperand: {
2740 SMLoc ErrorLoc = IDLoc;
2741 if (ErrorInfo != ~0U) {
2742 if (ErrorInfo >= Operands.size())
2743 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002744
Chris Lattnere73d4f82010-10-28 21:41:58 +00002745 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2746 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2747 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002748
Chris Lattnere73d4f82010-10-28 21:41:58 +00002749 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002750 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002751 case Match_MnemonicFail:
2752 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00002753 case Match_ConversionFail:
2754 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00002755 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002756
Eric Christopherc223e2b2010-10-29 09:26:59 +00002757 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00002758 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002759}
2760
Jim Grosbach1355cf12011-07-26 17:10:22 +00002761/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002762bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
2763 StringRef IDVal = DirectiveID.getIdentifier();
2764 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002765 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002766 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002767 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002768 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002769 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002770 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002771 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002772 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002773 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002774 return true;
2775}
2776
Jim Grosbach1355cf12011-07-26 17:10:22 +00002777/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002778/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00002779bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002780 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2781 for (;;) {
2782 const MCExpr *Value;
2783 if (getParser().ParseExpression(Value))
2784 return true;
2785
Chris Lattneraaec2052010-01-19 19:46:13 +00002786 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002787
2788 if (getLexer().is(AsmToken::EndOfStatement))
2789 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00002790
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002791 // FIXME: Improve diagnostic.
2792 if (getLexer().isNot(AsmToken::Comma))
2793 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002794 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002795 }
2796 }
2797
Sean Callananb9a25b72010-01-19 20:27:46 +00002798 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002799 return false;
2800}
2801
Jim Grosbach1355cf12011-07-26 17:10:22 +00002802/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00002803/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00002804bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00002805 if (getLexer().isNot(AsmToken::EndOfStatement))
2806 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002807 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002808
2809 // TODO: set thumb mode
2810 // TODO: tell the MC streamer the mode
2811 // getParser().getStreamer().Emit???();
2812 return false;
2813}
2814
Jim Grosbach1355cf12011-07-26 17:10:22 +00002815/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00002816/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00002817bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00002818 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
2819 bool isMachO = MAI.hasSubsectionsViaSymbols();
2820 StringRef Name;
2821
2822 // Darwin asm has function name after .thumb_func direction
2823 // ELF doesn't
2824 if (isMachO) {
2825 const AsmToken &Tok = Parser.getTok();
2826 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
2827 return Error(L, "unexpected token in .thumb_func directive");
2828 Name = Tok.getString();
2829 Parser.Lex(); // Consume the identifier token.
2830 }
2831
Kevin Enderby515d5092009-10-15 20:48:48 +00002832 if (getLexer().isNot(AsmToken::EndOfStatement))
2833 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002834 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002835
Rafael Espindola64695402011-05-16 16:17:21 +00002836 // FIXME: assuming function name will be the line following .thumb_func
2837 if (!isMachO) {
2838 Name = Parser.getTok().getString();
2839 }
2840
Jim Grosbach642fc9c2010-11-05 22:33:53 +00002841 // Mark symbol as a thumb symbol.
2842 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
2843 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00002844 return false;
2845}
2846
Jim Grosbach1355cf12011-07-26 17:10:22 +00002847/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00002848/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00002849bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002850 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002851 if (Tok.isNot(AsmToken::Identifier))
2852 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00002853 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00002854 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00002855 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002856 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00002857 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00002858 else
2859 return Error(L, "unrecognized syntax mode in .syntax directive");
2860
2861 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002862 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002863 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002864
2865 // TODO tell the MC streamer the mode
2866 // getParser().getStreamer().Emit???();
2867 return false;
2868}
2869
Jim Grosbach1355cf12011-07-26 17:10:22 +00002870/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00002871/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00002872bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002873 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002874 if (Tok.isNot(AsmToken::Integer))
2875 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00002876 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00002877 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00002878 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002879 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00002880 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002881 else
2882 return Error(L, "invalid operand to .code directive");
2883
2884 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002885 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002886 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002887
Evan Cheng32869202011-07-08 22:36:29 +00002888 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002889 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002890 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002891 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
2892 }
Evan Cheng32869202011-07-08 22:36:29 +00002893 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002894 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002895 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002896 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
2897 }
Evan Chengeb0caa12011-07-08 22:49:55 +00002898 }
Jim Grosbach2a301702010-11-05 22:40:53 +00002899
Kevin Enderby515d5092009-10-15 20:48:48 +00002900 return false;
2901}
2902
Sean Callanan90b70972010-04-07 20:29:34 +00002903extern "C" void LLVMInitializeARMAsmLexer();
2904
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002905/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002906extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00002907 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
2908 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00002909 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002910}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002911
Chris Lattner0692ee62010-09-06 19:11:01 +00002912#define GET_REGISTER_MATCHER
2913#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002914#include "ARMGenAsmMatcher.inc"