Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1 | //===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 10 | #include "MCTargetDesc/ARMBaseInfo.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 11 | #include "MCTargetDesc/ARMAddressingModes.h" |
| 12 | #include "MCTargetDesc/ARMMCExpr.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 13 | #include "llvm/MC/MCParser/MCAsmLexer.h" |
| 14 | #include "llvm/MC/MCParser/MCAsmParser.h" |
| 15 | #include "llvm/MC/MCParser/MCParsedAsmOperand.h" |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 16 | #include "llvm/MC/MCAsmInfo.h" |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCContext.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCStreamer.h" |
| 19 | #include "llvm/MC/MCExpr.h" |
| 20 | #include "llvm/MC/MCInst.h" |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCRegisterInfo.h" |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCSubtargetInfo.h" |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCTargetAsmParser.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 24 | #include "llvm/Target/TargetRegistry.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 25 | #include "llvm/Support/SourceMgr.h" |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 26 | #include "llvm/Support/raw_ostream.h" |
Benjamin Kramer | 75ca4b9 | 2011-07-08 21:06:23 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/OwningPtr.h" |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 28 | #include "llvm/ADT/STLExtras.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 29 | #include "llvm/ADT/SmallVector.h" |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 30 | #include "llvm/ADT/StringExtras.h" |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 31 | #include "llvm/ADT/StringSwitch.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 32 | #include "llvm/ADT/Twine.h" |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 33 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 34 | using namespace llvm; |
| 35 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 36 | namespace { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 37 | |
| 38 | class ARMOperand; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 39 | |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 40 | class ARMAsmParser : public MCTargetAsmParser { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 41 | MCSubtargetInfo &STI; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 42 | MCAsmParser &Parser; |
| 43 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 44 | MCAsmParser &getParser() const { return Parser; } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 45 | MCAsmLexer &getLexer() const { return Parser.getLexer(); } |
| 46 | |
| 47 | void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 48 | bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); } |
| 49 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 50 | int tryParseRegister(); |
| 51 | bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 0d87ec2 | 2011-07-26 20:41:24 +0000 | [diff] [blame] | 52 | int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 53 | bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &); |
| 54 | bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 55 | ARMII::AddrMode AddrMode); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 56 | bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic); |
| 57 | bool parsePrefix(ARMMCExpr::VariantKind &RefKind); |
| 58 | const MCExpr *applyPrefixToExpr(const MCExpr *E, |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 59 | MCSymbolRefExpr::VariantKind Variant); |
| 60 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 61 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 62 | bool parseMemoryOffsetReg(bool &Negative, |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 63 | bool &OffsetRegShifted, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 64 | enum ARM_AM::ShiftOpc &ShiftType, |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 65 | const MCExpr *&ShiftAmount, |
| 66 | const MCExpr *&Offset, |
| 67 | bool &OffsetIsReg, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 68 | int &OffsetRegNum, |
| 69 | SMLoc &E); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 70 | bool parseShift(enum ARM_AM::ShiftOpc &St, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 71 | const MCExpr *&ShiftAmount, SMLoc &E); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 72 | bool parseDirectiveWord(unsigned Size, SMLoc L); |
| 73 | bool parseDirectiveThumb(SMLoc L); |
| 74 | bool parseDirectiveThumbFunc(SMLoc L); |
| 75 | bool parseDirectiveCode(SMLoc L); |
| 76 | bool parseDirectiveSyntax(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 77 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 78 | StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode, |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 79 | bool &CarrySetting, unsigned &ProcessorIMod); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 80 | void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 81 | bool &CanAcceptPredicationCode); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 82 | |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 83 | bool isThumb() const { |
| 84 | // FIXME: Can tablegen auto-generate this? |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 85 | return (STI.getFeatureBits() & ARM::ModeThumb) != 0; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 86 | } |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 87 | bool isThumbOne() const { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 88 | return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 89 | } |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 90 | void SwitchMode() { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 91 | unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb)); |
| 92 | setAvailableFeatures(FB); |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 93 | } |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 94 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 95 | /// @name Auto-generated Match Functions |
| 96 | /// { |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 97 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 98 | #define GET_ASSEMBLER_HEADER |
| 99 | #include "ARMGenAsmMatcher.inc" |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 100 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 101 | /// } |
| 102 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 103 | OperandMatchResultTy parseCoprocNumOperand( |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 104 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 105 | OperandMatchResultTy parseCoprocRegOperand( |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 106 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 107 | OperandMatchResultTy parseMemBarrierOptOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 108 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 109 | OperandMatchResultTy parseProcIFlagsOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 110 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 111 | OperandMatchResultTy parseMSRMaskOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 112 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 113 | OperandMatchResultTy parseMemMode2Operand( |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 114 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 115 | OperandMatchResultTy parseMemMode3Operand( |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 116 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 117 | OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O, |
| 118 | StringRef Op, int Low, int High); |
| 119 | OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) { |
| 120 | return parsePKHImm(O, "lsl", 0, 31); |
| 121 | } |
| 122 | OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) { |
| 123 | return parsePKHImm(O, "asr", 1, 32); |
| 124 | } |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 125 | OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 126 | OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 127 | OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame^] | 128 | OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 129 | |
| 130 | // Asm Match Converter Methods |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 131 | bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 132 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 133 | bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 134 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 135 | bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 136 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 137 | bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 138 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 139 | |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 140 | |
| 141 | bool validateInstruction(MCInst &Inst, |
| 142 | const SmallVectorImpl<MCParsedAsmOperand*> &Ops); |
| 143 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 144 | public: |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 145 | ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser) |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 146 | : MCTargetAsmParser(), STI(_STI), Parser(_Parser) { |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 147 | MCAsmParserExtension::Initialize(_Parser); |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 148 | |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 149 | // Initialize the set of available features. |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 150 | setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits())); |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 151 | } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 152 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 153 | // Implementation of the MCTargetAsmParser interface: |
| 154 | bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc); |
| 155 | bool ParseInstruction(StringRef Name, SMLoc NameLoc, |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 156 | SmallVectorImpl<MCParsedAsmOperand*> &Operands); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 157 | bool ParseDirective(AsmToken DirectiveID); |
| 158 | |
| 159 | bool MatchAndEmitInstruction(SMLoc IDLoc, |
| 160 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 161 | MCStreamer &Out); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 162 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 163 | } // end anonymous namespace |
| 164 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 165 | namespace { |
| 166 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 167 | /// ARMOperand - Instances of this class represent a parsed ARM machine |
| 168 | /// instruction. |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 169 | class ARMOperand : public MCParsedAsmOperand { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 170 | enum KindTy { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 171 | CondCode, |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 172 | CCOut, |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 173 | CoprocNum, |
| 174 | CoprocReg, |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 175 | Immediate, |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 176 | MemBarrierOpt, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 177 | Memory, |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 178 | MSRMask, |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 179 | ProcIFlags, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 180 | Register, |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 181 | RegisterList, |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 182 | DPRRegisterList, |
| 183 | SPRRegisterList, |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 184 | ShiftedRegister, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 185 | ShiftedImmediate, |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 186 | ShifterImmediate, |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 187 | RotateImmediate, |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame^] | 188 | BitfieldDescriptor, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 189 | Token |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 190 | } Kind; |
| 191 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 192 | SMLoc StartLoc, EndLoc; |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 193 | SmallVector<unsigned, 8> Registers; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 194 | |
| 195 | union { |
| 196 | struct { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 197 | ARMCC::CondCodes Val; |
| 198 | } CC; |
| 199 | |
| 200 | struct { |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 201 | ARM_MB::MemBOpt Val; |
| 202 | } MBOpt; |
| 203 | |
| 204 | struct { |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 205 | unsigned Val; |
| 206 | } Cop; |
| 207 | |
| 208 | struct { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 209 | ARM_PROC::IFlags Val; |
| 210 | } IFlags; |
| 211 | |
| 212 | struct { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 213 | unsigned Val; |
| 214 | } MMask; |
| 215 | |
| 216 | struct { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 217 | const char *Data; |
| 218 | unsigned Length; |
| 219 | } Tok; |
| 220 | |
| 221 | struct { |
| 222 | unsigned RegNum; |
| 223 | } Reg; |
| 224 | |
Bill Wendling | 8155e5b | 2010-11-06 22:19:43 +0000 | [diff] [blame] | 225 | struct { |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 226 | const MCExpr *Val; |
| 227 | } Imm; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 228 | |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 229 | /// Combined record for all forms of ARM address expressions. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 230 | struct { |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 231 | ARMII::AddrMode AddrMode; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 232 | unsigned BaseRegNum; |
Daniel Dunbar | 2637dc9 | 2011-01-18 05:55:15 +0000 | [diff] [blame] | 233 | union { |
| 234 | unsigned RegNum; ///< Offset register num, when OffsetIsReg. |
| 235 | const MCExpr *Value; ///< Offset value, when !OffsetIsReg. |
| 236 | } Offset; |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 237 | const MCExpr *ShiftAmount; // used when OffsetRegShifted is true |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 238 | enum ARM_AM::ShiftOpc ShiftType; // used when OffsetRegShifted is true |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 239 | unsigned OffsetRegShifted : 1; // only used when OffsetIsReg is true |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 240 | unsigned Preindexed : 1; |
| 241 | unsigned Postindexed : 1; |
| 242 | unsigned OffsetIsReg : 1; |
| 243 | unsigned Negative : 1; // only used when OffsetIsReg is true |
| 244 | unsigned Writeback : 1; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 245 | } Mem; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 246 | |
| 247 | struct { |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 248 | bool isASR; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 249 | unsigned Imm; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 250 | } ShifterImm; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 251 | struct { |
| 252 | ARM_AM::ShiftOpc ShiftTy; |
| 253 | unsigned SrcReg; |
| 254 | unsigned ShiftReg; |
| 255 | unsigned ShiftImm; |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 256 | } RegShiftedReg; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 257 | struct { |
| 258 | ARM_AM::ShiftOpc ShiftTy; |
| 259 | unsigned SrcReg; |
| 260 | unsigned ShiftImm; |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 261 | } RegShiftedImm; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 262 | struct { |
| 263 | unsigned Imm; |
| 264 | } RotImm; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame^] | 265 | struct { |
| 266 | unsigned LSB; |
| 267 | unsigned Width; |
| 268 | } Bitfield; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 269 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 270 | |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 271 | ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {} |
| 272 | public: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 273 | ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() { |
| 274 | Kind = o.Kind; |
| 275 | StartLoc = o.StartLoc; |
| 276 | EndLoc = o.EndLoc; |
| 277 | switch (Kind) { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 278 | case CondCode: |
| 279 | CC = o.CC; |
| 280 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 281 | case Token: |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 282 | Tok = o.Tok; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 283 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 284 | case CCOut: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 285 | case Register: |
| 286 | Reg = o.Reg; |
| 287 | break; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 288 | case RegisterList: |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 289 | case DPRRegisterList: |
| 290 | case SPRRegisterList: |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 291 | Registers = o.Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 292 | break; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 293 | case CoprocNum: |
| 294 | case CoprocReg: |
| 295 | Cop = o.Cop; |
| 296 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 297 | case Immediate: |
| 298 | Imm = o.Imm; |
| 299 | break; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 300 | case MemBarrierOpt: |
| 301 | MBOpt = o.MBOpt; |
| 302 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 303 | case Memory: |
| 304 | Mem = o.Mem; |
| 305 | break; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 306 | case MSRMask: |
| 307 | MMask = o.MMask; |
| 308 | break; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 309 | case ProcIFlags: |
| 310 | IFlags = o.IFlags; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 311 | break; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 312 | case ShifterImmediate: |
| 313 | ShifterImm = o.ShifterImm; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 314 | break; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 315 | case ShiftedRegister: |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 316 | RegShiftedReg = o.RegShiftedReg; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 317 | break; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 318 | case ShiftedImmediate: |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 319 | RegShiftedImm = o.RegShiftedImm; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 320 | break; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 321 | case RotateImmediate: |
| 322 | RotImm = o.RotImm; |
| 323 | break; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame^] | 324 | case BitfieldDescriptor: |
| 325 | Bitfield = o.Bitfield; |
| 326 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 327 | } |
| 328 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 329 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 330 | /// getStartLoc - Get the location of the first token of this operand. |
| 331 | SMLoc getStartLoc() const { return StartLoc; } |
| 332 | /// getEndLoc - Get the location of the last token of this operand. |
| 333 | SMLoc getEndLoc() const { return EndLoc; } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 334 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 335 | ARMCC::CondCodes getCondCode() const { |
| 336 | assert(Kind == CondCode && "Invalid access!"); |
| 337 | return CC.Val; |
| 338 | } |
| 339 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 340 | unsigned getCoproc() const { |
| 341 | assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!"); |
| 342 | return Cop.Val; |
| 343 | } |
| 344 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 345 | StringRef getToken() const { |
| 346 | assert(Kind == Token && "Invalid access!"); |
| 347 | return StringRef(Tok.Data, Tok.Length); |
| 348 | } |
| 349 | |
| 350 | unsigned getReg() const { |
Benjamin Kramer | 6aa4943 | 2010-12-07 15:50:35 +0000 | [diff] [blame] | 351 | assert((Kind == Register || Kind == CCOut) && "Invalid access!"); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 352 | return Reg.RegNum; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 353 | } |
| 354 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 355 | const SmallVectorImpl<unsigned> &getRegList() const { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 356 | assert((Kind == RegisterList || Kind == DPRRegisterList || |
| 357 | Kind == SPRRegisterList) && "Invalid access!"); |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 358 | return Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 359 | } |
| 360 | |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 361 | const MCExpr *getImm() const { |
| 362 | assert(Kind == Immediate && "Invalid access!"); |
| 363 | return Imm.Val; |
| 364 | } |
| 365 | |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 366 | ARM_MB::MemBOpt getMemBarrierOpt() const { |
| 367 | assert(Kind == MemBarrierOpt && "Invalid access!"); |
| 368 | return MBOpt.Val; |
| 369 | } |
| 370 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 371 | ARM_PROC::IFlags getProcIFlags() const { |
| 372 | assert(Kind == ProcIFlags && "Invalid access!"); |
| 373 | return IFlags.Val; |
| 374 | } |
| 375 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 376 | unsigned getMSRMask() const { |
| 377 | assert(Kind == MSRMask && "Invalid access!"); |
| 378 | return MMask.Val; |
| 379 | } |
| 380 | |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 381 | /// @name Memory Operand Accessors |
| 382 | /// @{ |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 383 | ARMII::AddrMode getMemAddrMode() const { |
| 384 | return Mem.AddrMode; |
| 385 | } |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 386 | unsigned getMemBaseRegNum() const { |
| 387 | return Mem.BaseRegNum; |
| 388 | } |
| 389 | unsigned getMemOffsetRegNum() const { |
| 390 | assert(Mem.OffsetIsReg && "Invalid access!"); |
| 391 | return Mem.Offset.RegNum; |
| 392 | } |
| 393 | const MCExpr *getMemOffset() const { |
| 394 | assert(!Mem.OffsetIsReg && "Invalid access!"); |
| 395 | return Mem.Offset.Value; |
| 396 | } |
| 397 | unsigned getMemOffsetRegShifted() const { |
| 398 | assert(Mem.OffsetIsReg && "Invalid access!"); |
| 399 | return Mem.OffsetRegShifted; |
| 400 | } |
| 401 | const MCExpr *getMemShiftAmount() const { |
| 402 | assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!"); |
| 403 | return Mem.ShiftAmount; |
| 404 | } |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 405 | enum ARM_AM::ShiftOpc getMemShiftType() const { |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 406 | assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!"); |
| 407 | return Mem.ShiftType; |
| 408 | } |
| 409 | bool getMemPreindexed() const { return Mem.Preindexed; } |
| 410 | bool getMemPostindexed() const { return Mem.Postindexed; } |
| 411 | bool getMemOffsetIsReg() const { return Mem.OffsetIsReg; } |
| 412 | bool getMemNegative() const { return Mem.Negative; } |
| 413 | bool getMemWriteback() const { return Mem.Writeback; } |
| 414 | |
| 415 | /// @} |
| 416 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 417 | bool isCoprocNum() const { return Kind == CoprocNum; } |
| 418 | bool isCoprocReg() const { return Kind == CoprocReg; } |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 419 | bool isCondCode() const { return Kind == CondCode; } |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 420 | bool isCCOut() const { return Kind == CCOut; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 421 | bool isImm() const { return Kind == Immediate; } |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 422 | bool isImm0_255() const { |
| 423 | if (Kind != Immediate) |
| 424 | return false; |
| 425 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 426 | if (!CE) return false; |
| 427 | int64_t Value = CE->getValue(); |
| 428 | return Value >= 0 && Value < 256; |
| 429 | } |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 430 | bool isImm0_7() const { |
| 431 | if (Kind != Immediate) |
| 432 | return false; |
| 433 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 434 | if (!CE) return false; |
| 435 | int64_t Value = CE->getValue(); |
| 436 | return Value >= 0 && Value < 8; |
| 437 | } |
| 438 | bool isImm0_15() const { |
| 439 | if (Kind != Immediate) |
| 440 | return false; |
| 441 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 442 | if (!CE) return false; |
| 443 | int64_t Value = CE->getValue(); |
| 444 | return Value >= 0 && Value < 16; |
| 445 | } |
Jim Grosbach | 7c6e42e | 2011-07-21 23:26:25 +0000 | [diff] [blame] | 446 | bool isImm0_31() const { |
| 447 | if (Kind != Immediate) |
| 448 | return false; |
| 449 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 450 | if (!CE) return false; |
| 451 | int64_t Value = CE->getValue(); |
| 452 | return Value >= 0 && Value < 32; |
| 453 | } |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 454 | bool isImm1_16() const { |
| 455 | if (Kind != Immediate) |
| 456 | return false; |
| 457 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 458 | if (!CE) return false; |
| 459 | int64_t Value = CE->getValue(); |
| 460 | return Value > 0 && Value < 17; |
| 461 | } |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 462 | bool isImm1_32() const { |
| 463 | if (Kind != Immediate) |
| 464 | return false; |
| 465 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 466 | if (!CE) return false; |
| 467 | int64_t Value = CE->getValue(); |
| 468 | return Value > 0 && Value < 33; |
| 469 | } |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 470 | bool isImm0_65535() const { |
| 471 | if (Kind != Immediate) |
| 472 | return false; |
| 473 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 474 | if (!CE) return false; |
| 475 | int64_t Value = CE->getValue(); |
| 476 | return Value >= 0 && Value < 65536; |
| 477 | } |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 478 | bool isImm0_65535Expr() const { |
| 479 | if (Kind != Immediate) |
| 480 | return false; |
| 481 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 482 | // If it's not a constant expression, it'll generate a fixup and be |
| 483 | // handled later. |
| 484 | if (!CE) return true; |
| 485 | int64_t Value = CE->getValue(); |
| 486 | return Value >= 0 && Value < 65536; |
| 487 | } |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 488 | bool isImm24bit() const { |
| 489 | if (Kind != Immediate) |
| 490 | return false; |
| 491 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 492 | if (!CE) return false; |
| 493 | int64_t Value = CE->getValue(); |
| 494 | return Value >= 0 && Value <= 0xffffff; |
| 495 | } |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 496 | bool isPKHLSLImm() const { |
| 497 | if (Kind != Immediate) |
| 498 | return false; |
| 499 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 500 | if (!CE) return false; |
| 501 | int64_t Value = CE->getValue(); |
| 502 | return Value >= 0 && Value < 32; |
| 503 | } |
| 504 | bool isPKHASRImm() const { |
| 505 | if (Kind != Immediate) |
| 506 | return false; |
| 507 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 508 | if (!CE) return false; |
| 509 | int64_t Value = CE->getValue(); |
| 510 | return Value > 0 && Value <= 32; |
| 511 | } |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 512 | bool isARMSOImm() const { |
| 513 | if (Kind != Immediate) |
| 514 | return false; |
| 515 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 516 | if (!CE) return false; |
| 517 | int64_t Value = CE->getValue(); |
| 518 | return ARM_AM::getSOImmVal(Value) != -1; |
| 519 | } |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 520 | bool isT2SOImm() const { |
| 521 | if (Kind != Immediate) |
| 522 | return false; |
| 523 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 524 | if (!CE) return false; |
| 525 | int64_t Value = CE->getValue(); |
| 526 | return ARM_AM::getT2SOImmVal(Value) != -1; |
| 527 | } |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 528 | bool isSetEndImm() const { |
| 529 | if (Kind != Immediate) |
| 530 | return false; |
| 531 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 532 | if (!CE) return false; |
| 533 | int64_t Value = CE->getValue(); |
| 534 | return Value == 1 || Value == 0; |
| 535 | } |
Bill Wendling | b32e784 | 2010-11-08 00:32:40 +0000 | [diff] [blame] | 536 | bool isReg() const { return Kind == Register; } |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 537 | bool isRegList() const { return Kind == RegisterList; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 538 | bool isDPRRegList() const { return Kind == DPRRegisterList; } |
| 539 | bool isSPRRegList() const { return Kind == SPRRegisterList; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 540 | bool isToken() const { return Kind == Token; } |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 541 | bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 542 | bool isMemory() const { return Kind == Memory; } |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 543 | bool isShifterImm() const { return Kind == ShifterImmediate; } |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 544 | bool isRegShiftedReg() const { return Kind == ShiftedRegister; } |
| 545 | bool isRegShiftedImm() const { return Kind == ShiftedImmediate; } |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 546 | bool isRotImm() const { return Kind == RotateImmediate; } |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame^] | 547 | bool isBitfield() const { return Kind == BitfieldDescriptor; } |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 548 | bool isMemMode2() const { |
| 549 | if (getMemAddrMode() != ARMII::AddrMode2) |
| 550 | return false; |
| 551 | |
| 552 | if (getMemOffsetIsReg()) |
| 553 | return true; |
| 554 | |
| 555 | if (getMemNegative() && |
| 556 | !(getMemPostindexed() || getMemPreindexed())) |
| 557 | return false; |
| 558 | |
| 559 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
| 560 | if (!CE) return false; |
| 561 | int64_t Value = CE->getValue(); |
| 562 | |
| 563 | // The offset must be in the range 0-4095 (imm12). |
| 564 | if (Value > 4095 || Value < -4095) |
| 565 | return false; |
| 566 | |
| 567 | return true; |
| 568 | } |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 569 | bool isMemMode3() const { |
| 570 | if (getMemAddrMode() != ARMII::AddrMode3) |
| 571 | return false; |
| 572 | |
| 573 | if (getMemOffsetIsReg()) { |
| 574 | if (getMemOffsetRegShifted()) |
| 575 | return false; // No shift with offset reg allowed |
| 576 | return true; |
| 577 | } |
| 578 | |
| 579 | if (getMemNegative() && |
| 580 | !(getMemPostindexed() || getMemPreindexed())) |
| 581 | return false; |
| 582 | |
| 583 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
| 584 | if (!CE) return false; |
| 585 | int64_t Value = CE->getValue(); |
| 586 | |
| 587 | // The offset must be in the range 0-255 (imm8). |
| 588 | if (Value > 255 || Value < -255) |
| 589 | return false; |
| 590 | |
| 591 | return true; |
| 592 | } |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 593 | bool isMemMode5() const { |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 594 | if (!isMemory() || getMemOffsetIsReg() || getMemWriteback() || |
| 595 | getMemNegative()) |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 596 | return false; |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 597 | |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 598 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 599 | if (!CE) return false; |
| 600 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 601 | // The offset must be a multiple of 4 in the range 0-1020. |
| 602 | int64_t Value = CE->getValue(); |
| 603 | return ((Value & 0x3) == 0 && Value <= 1020 && Value >= -1020); |
| 604 | } |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 605 | bool isMemMode7() const { |
| 606 | if (!isMemory() || |
| 607 | getMemPreindexed() || |
| 608 | getMemPostindexed() || |
| 609 | getMemOffsetIsReg() || |
| 610 | getMemNegative() || |
| 611 | getMemWriteback()) |
| 612 | return false; |
| 613 | |
| 614 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
| 615 | if (!CE) return false; |
| 616 | |
| 617 | if (CE->getValue()) |
| 618 | return false; |
| 619 | |
| 620 | return true; |
| 621 | } |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 622 | bool isMemModeRegThumb() const { |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 623 | if (!isMemory() || !getMemOffsetIsReg() || getMemWriteback()) |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 624 | return false; |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 625 | return true; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 626 | } |
| 627 | bool isMemModeImmThumb() const { |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 628 | if (!isMemory() || getMemOffsetIsReg() || getMemWriteback()) |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 629 | return false; |
| 630 | |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 631 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 632 | if (!CE) return false; |
| 633 | |
| 634 | // The offset must be a multiple of 4 in the range 0-124. |
| 635 | uint64_t Value = CE->getValue(); |
| 636 | return ((Value & 0x3) == 0 && Value <= 124); |
| 637 | } |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 638 | bool isMSRMask() const { return Kind == MSRMask; } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 639 | bool isProcIFlags() const { return Kind == ProcIFlags; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 640 | |
| 641 | void addExpr(MCInst &Inst, const MCExpr *Expr) const { |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 642 | // Add as immediates when possible. Null MCExpr = 0. |
| 643 | if (Expr == 0) |
| 644 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 645 | else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 646 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
| 647 | else |
| 648 | Inst.addOperand(MCOperand::CreateExpr(Expr)); |
| 649 | } |
| 650 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 651 | void addCondCodeOperands(MCInst &Inst, unsigned N) const { |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 652 | assert(N == 2 && "Invalid number of operands!"); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 653 | Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode()))); |
Jim Grosbach | 04f7494 | 2010-12-06 18:30:57 +0000 | [diff] [blame] | 654 | unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR; |
| 655 | Inst.addOperand(MCOperand::CreateReg(RegNum)); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 656 | } |
| 657 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 658 | void addCoprocNumOperands(MCInst &Inst, unsigned N) const { |
| 659 | assert(N == 1 && "Invalid number of operands!"); |
| 660 | Inst.addOperand(MCOperand::CreateImm(getCoproc())); |
| 661 | } |
| 662 | |
| 663 | void addCoprocRegOperands(MCInst &Inst, unsigned N) const { |
| 664 | assert(N == 1 && "Invalid number of operands!"); |
| 665 | Inst.addOperand(MCOperand::CreateImm(getCoproc())); |
| 666 | } |
| 667 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 668 | void addCCOutOperands(MCInst &Inst, unsigned N) const { |
| 669 | assert(N == 1 && "Invalid number of operands!"); |
| 670 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 671 | } |
| 672 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 673 | void addRegOperands(MCInst &Inst, unsigned N) const { |
| 674 | assert(N == 1 && "Invalid number of operands!"); |
| 675 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 676 | } |
| 677 | |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 678 | void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const { |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 679 | assert(N == 3 && "Invalid number of operands!"); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 680 | assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!"); |
| 681 | Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg)); |
| 682 | Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg)); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 683 | Inst.addOperand(MCOperand::CreateImm( |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 684 | ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm))); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 685 | } |
| 686 | |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 687 | void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 688 | assert(N == 2 && "Invalid number of operands!"); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 689 | assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!"); |
| 690 | Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg)); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 691 | Inst.addOperand(MCOperand::CreateImm( |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 692 | ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm))); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 693 | } |
| 694 | |
| 695 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 696 | void addShifterImmOperands(MCInst &Inst, unsigned N) const { |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 697 | assert(N == 1 && "Invalid number of operands!"); |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 698 | Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) | |
| 699 | ShifterImm.Imm)); |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 700 | } |
| 701 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 702 | void addRegListOperands(MCInst &Inst, unsigned N) const { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 703 | assert(N == 1 && "Invalid number of operands!"); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 704 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 705 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 706 | I = RegList.begin(), E = RegList.end(); I != E; ++I) |
| 707 | Inst.addOperand(MCOperand::CreateReg(*I)); |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 708 | } |
| 709 | |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 710 | void addDPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 711 | addRegListOperands(Inst, N); |
| 712 | } |
| 713 | |
| 714 | void addSPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 715 | addRegListOperands(Inst, N); |
| 716 | } |
| 717 | |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 718 | void addRotImmOperands(MCInst &Inst, unsigned N) const { |
| 719 | assert(N == 1 && "Invalid number of operands!"); |
| 720 | // Encoded as val>>3. The printer handles display as 8, 16, 24. |
| 721 | Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3)); |
| 722 | } |
| 723 | |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame^] | 724 | void addBitfieldOperands(MCInst &Inst, unsigned N) const { |
| 725 | assert(N == 1 && "Invalid number of operands!"); |
| 726 | // Munge the lsb/width into a bitfield mask. |
| 727 | unsigned lsb = Bitfield.LSB; |
| 728 | unsigned width = Bitfield.Width; |
| 729 | // Make a 32-bit mask w/ the referenced bits clear and all other bits set. |
| 730 | uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >> |
| 731 | (32 - (lsb + width))); |
| 732 | Inst.addOperand(MCOperand::CreateImm(Mask)); |
| 733 | } |
| 734 | |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 735 | void addImmOperands(MCInst &Inst, unsigned N) const { |
| 736 | assert(N == 1 && "Invalid number of operands!"); |
| 737 | addExpr(Inst, getImm()); |
| 738 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 739 | |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 740 | void addImm0_255Operands(MCInst &Inst, unsigned N) const { |
| 741 | assert(N == 1 && "Invalid number of operands!"); |
| 742 | addExpr(Inst, getImm()); |
| 743 | } |
| 744 | |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 745 | void addImm0_7Operands(MCInst &Inst, unsigned N) const { |
| 746 | assert(N == 1 && "Invalid number of operands!"); |
| 747 | addExpr(Inst, getImm()); |
| 748 | } |
| 749 | |
| 750 | void addImm0_15Operands(MCInst &Inst, unsigned N) const { |
| 751 | assert(N == 1 && "Invalid number of operands!"); |
| 752 | addExpr(Inst, getImm()); |
| 753 | } |
| 754 | |
Jim Grosbach | 7c6e42e | 2011-07-21 23:26:25 +0000 | [diff] [blame] | 755 | void addImm0_31Operands(MCInst &Inst, unsigned N) const { |
| 756 | assert(N == 1 && "Invalid number of operands!"); |
| 757 | addExpr(Inst, getImm()); |
| 758 | } |
| 759 | |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 760 | void addImm1_16Operands(MCInst &Inst, unsigned N) const { |
| 761 | assert(N == 1 && "Invalid number of operands!"); |
| 762 | // The constant encodes as the immediate-1, and we store in the instruction |
| 763 | // the bits as encoded, so subtract off one here. |
| 764 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 765 | Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1)); |
| 766 | } |
| 767 | |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 768 | void addImm1_32Operands(MCInst &Inst, unsigned N) const { |
| 769 | assert(N == 1 && "Invalid number of operands!"); |
| 770 | // The constant encodes as the immediate-1, and we store in the instruction |
| 771 | // the bits as encoded, so subtract off one here. |
| 772 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 773 | Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1)); |
| 774 | } |
| 775 | |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 776 | void addImm0_65535Operands(MCInst &Inst, unsigned N) const { |
| 777 | assert(N == 1 && "Invalid number of operands!"); |
| 778 | addExpr(Inst, getImm()); |
| 779 | } |
| 780 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 781 | void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const { |
| 782 | assert(N == 1 && "Invalid number of operands!"); |
| 783 | addExpr(Inst, getImm()); |
| 784 | } |
| 785 | |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 786 | void addImm24bitOperands(MCInst &Inst, unsigned N) const { |
| 787 | assert(N == 1 && "Invalid number of operands!"); |
| 788 | addExpr(Inst, getImm()); |
| 789 | } |
| 790 | |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 791 | void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const { |
| 792 | assert(N == 1 && "Invalid number of operands!"); |
| 793 | addExpr(Inst, getImm()); |
| 794 | } |
| 795 | |
| 796 | void addPKHASRImmOperands(MCInst &Inst, unsigned N) const { |
| 797 | assert(N == 1 && "Invalid number of operands!"); |
| 798 | // An ASR value of 32 encodes as 0, so that's how we want to add it to |
| 799 | // the instruction as well. |
| 800 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 801 | int Val = CE->getValue(); |
| 802 | Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val)); |
| 803 | } |
| 804 | |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 805 | void addARMSOImmOperands(MCInst &Inst, unsigned N) const { |
| 806 | assert(N == 1 && "Invalid number of operands!"); |
| 807 | addExpr(Inst, getImm()); |
| 808 | } |
| 809 | |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 810 | void addT2SOImmOperands(MCInst &Inst, unsigned N) const { |
| 811 | assert(N == 1 && "Invalid number of operands!"); |
| 812 | addExpr(Inst, getImm()); |
| 813 | } |
| 814 | |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 815 | void addSetEndImmOperands(MCInst &Inst, unsigned N) const { |
| 816 | assert(N == 1 && "Invalid number of operands!"); |
| 817 | addExpr(Inst, getImm()); |
| 818 | } |
| 819 | |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 820 | void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const { |
| 821 | assert(N == 1 && "Invalid number of operands!"); |
| 822 | Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt()))); |
| 823 | } |
| 824 | |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 825 | void addMemMode7Operands(MCInst &Inst, unsigned N) const { |
| 826 | assert(N == 1 && isMemMode7() && "Invalid number of operands!"); |
| 827 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 828 | |
| 829 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Matt Beaumont-Gay | 1866af4 | 2011-03-24 22:05:48 +0000 | [diff] [blame] | 830 | (void)CE; |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 831 | assert((CE || CE->getValue() == 0) && |
| 832 | "No offset operand support in mode 7"); |
| 833 | } |
| 834 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 835 | void addMemMode2Operands(MCInst &Inst, unsigned N) const { |
| 836 | assert(isMemMode2() && "Invalid mode or number of operands!"); |
| 837 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 838 | unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1); |
| 839 | |
| 840 | if (getMemOffsetIsReg()) { |
| 841 | Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum())); |
| 842 | |
| 843 | ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add; |
| 844 | ARM_AM::ShiftOpc ShOpc = ARM_AM::no_shift; |
| 845 | int64_t ShiftAmount = 0; |
| 846 | |
| 847 | if (getMemOffsetRegShifted()) { |
| 848 | ShOpc = getMemShiftType(); |
| 849 | const MCConstantExpr *CE = |
| 850 | dyn_cast<MCConstantExpr>(getMemShiftAmount()); |
| 851 | ShiftAmount = CE->getValue(); |
| 852 | } |
| 853 | |
| 854 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(AMOpc, ShiftAmount, |
| 855 | ShOpc, IdxMode))); |
| 856 | return; |
| 857 | } |
| 858 | |
| 859 | // Create a operand placeholder to always yield the same number of operands. |
| 860 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 861 | |
| 862 | // FIXME: #-0 is encoded differently than #0. Does the parser preserve |
| 863 | // the difference? |
| 864 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
| 865 | assert(CE && "Non-constant mode 2 offset operand!"); |
| 866 | int64_t Offset = CE->getValue(); |
| 867 | |
| 868 | if (Offset >= 0) |
| 869 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::add, |
| 870 | Offset, ARM_AM::no_shift, IdxMode))); |
| 871 | else |
| 872 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::sub, |
| 873 | -Offset, ARM_AM::no_shift, IdxMode))); |
| 874 | } |
| 875 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 876 | void addMemMode3Operands(MCInst &Inst, unsigned N) const { |
| 877 | assert(isMemMode3() && "Invalid mode or number of operands!"); |
| 878 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 879 | unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1); |
| 880 | |
| 881 | if (getMemOffsetIsReg()) { |
| 882 | Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum())); |
| 883 | |
| 884 | ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add; |
| 885 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(AMOpc, 0, |
| 886 | IdxMode))); |
| 887 | return; |
| 888 | } |
| 889 | |
| 890 | // Create a operand placeholder to always yield the same number of operands. |
| 891 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 892 | |
| 893 | // FIXME: #-0 is encoded differently than #0. Does the parser preserve |
| 894 | // the difference? |
| 895 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
| 896 | assert(CE && "Non-constant mode 3 offset operand!"); |
| 897 | int64_t Offset = CE->getValue(); |
| 898 | |
| 899 | if (Offset >= 0) |
| 900 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::add, |
| 901 | Offset, IdxMode))); |
| 902 | else |
| 903 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::sub, |
| 904 | -Offset, IdxMode))); |
| 905 | } |
| 906 | |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 907 | void addMemMode5Operands(MCInst &Inst, unsigned N) const { |
| 908 | assert(N == 2 && isMemMode5() && "Invalid number of operands!"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 909 | |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 910 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 911 | assert(!getMemOffsetIsReg() && "Invalid mode 5 operand"); |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 912 | |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 913 | // FIXME: #-0 is encoded differently than #0. Does the parser preserve |
| 914 | // the difference? |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 915 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 916 | assert(CE && "Non-constant mode 5 offset operand!"); |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 917 | |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 918 | // The MCInst offset operand doesn't include the low two bits (like |
| 919 | // the instruction encoding). |
| 920 | int64_t Offset = CE->getValue() / 4; |
| 921 | if (Offset >= 0) |
| 922 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, |
| 923 | Offset))); |
| 924 | else |
| 925 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, |
| 926 | -Offset))); |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 927 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 928 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 929 | void addMemModeRegThumbOperands(MCInst &Inst, unsigned N) const { |
| 930 | assert(N == 2 && isMemModeRegThumb() && "Invalid number of operands!"); |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 931 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 932 | Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum())); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 933 | } |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 934 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 935 | void addMemModeImmThumbOperands(MCInst &Inst, unsigned N) const { |
| 936 | assert(N == 2 && isMemModeImmThumb() && "Invalid number of operands!"); |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 937 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 938 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 939 | assert(CE && "Non-constant mode offset operand!"); |
| 940 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 941 | } |
| 942 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 943 | void addMSRMaskOperands(MCInst &Inst, unsigned N) const { |
| 944 | assert(N == 1 && "Invalid number of operands!"); |
| 945 | Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask()))); |
| 946 | } |
| 947 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 948 | void addProcIFlagsOperands(MCInst &Inst, unsigned N) const { |
| 949 | assert(N == 1 && "Invalid number of operands!"); |
| 950 | Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags()))); |
| 951 | } |
| 952 | |
Jim Grosbach | b7f689b | 2011-07-13 15:34:57 +0000 | [diff] [blame] | 953 | virtual void print(raw_ostream &OS) const; |
Daniel Dunbar | b3cb696 | 2010-08-11 06:37:04 +0000 | [diff] [blame] | 954 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 955 | static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) { |
| 956 | ARMOperand *Op = new ARMOperand(CondCode); |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 957 | Op->CC.Val = CC; |
| 958 | Op->StartLoc = S; |
| 959 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 960 | return Op; |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 961 | } |
| 962 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 963 | static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) { |
| 964 | ARMOperand *Op = new ARMOperand(CoprocNum); |
| 965 | Op->Cop.Val = CopVal; |
| 966 | Op->StartLoc = S; |
| 967 | Op->EndLoc = S; |
| 968 | return Op; |
| 969 | } |
| 970 | |
| 971 | static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) { |
| 972 | ARMOperand *Op = new ARMOperand(CoprocReg); |
| 973 | Op->Cop.Val = CopVal; |
| 974 | Op->StartLoc = S; |
| 975 | Op->EndLoc = S; |
| 976 | return Op; |
| 977 | } |
| 978 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 979 | static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) { |
| 980 | ARMOperand *Op = new ARMOperand(CCOut); |
| 981 | Op->Reg.RegNum = RegNum; |
| 982 | Op->StartLoc = S; |
| 983 | Op->EndLoc = S; |
| 984 | return Op; |
| 985 | } |
| 986 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 987 | static ARMOperand *CreateToken(StringRef Str, SMLoc S) { |
| 988 | ARMOperand *Op = new ARMOperand(Token); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 989 | Op->Tok.Data = Str.data(); |
| 990 | Op->Tok.Length = Str.size(); |
| 991 | Op->StartLoc = S; |
| 992 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 993 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 994 | } |
| 995 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 996 | static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) { |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 997 | ARMOperand *Op = new ARMOperand(Register); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 998 | Op->Reg.RegNum = RegNum; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 999 | Op->StartLoc = S; |
| 1000 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1001 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1002 | } |
| 1003 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1004 | static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy, |
| 1005 | unsigned SrcReg, |
| 1006 | unsigned ShiftReg, |
| 1007 | unsigned ShiftImm, |
| 1008 | SMLoc S, SMLoc E) { |
| 1009 | ARMOperand *Op = new ARMOperand(ShiftedRegister); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1010 | Op->RegShiftedReg.ShiftTy = ShTy; |
| 1011 | Op->RegShiftedReg.SrcReg = SrcReg; |
| 1012 | Op->RegShiftedReg.ShiftReg = ShiftReg; |
| 1013 | Op->RegShiftedReg.ShiftImm = ShiftImm; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1014 | Op->StartLoc = S; |
| 1015 | Op->EndLoc = E; |
| 1016 | return Op; |
| 1017 | } |
| 1018 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1019 | static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy, |
| 1020 | unsigned SrcReg, |
| 1021 | unsigned ShiftImm, |
| 1022 | SMLoc S, SMLoc E) { |
| 1023 | ARMOperand *Op = new ARMOperand(ShiftedImmediate); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1024 | Op->RegShiftedImm.ShiftTy = ShTy; |
| 1025 | Op->RegShiftedImm.SrcReg = SrcReg; |
| 1026 | Op->RegShiftedImm.ShiftImm = ShiftImm; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1027 | Op->StartLoc = S; |
| 1028 | Op->EndLoc = E; |
| 1029 | return Op; |
| 1030 | } |
| 1031 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1032 | static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1033 | SMLoc S, SMLoc E) { |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1034 | ARMOperand *Op = new ARMOperand(ShifterImmediate); |
| 1035 | Op->ShifterImm.isASR = isASR; |
| 1036 | Op->ShifterImm.Imm = Imm; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1037 | Op->StartLoc = S; |
| 1038 | Op->EndLoc = E; |
| 1039 | return Op; |
| 1040 | } |
| 1041 | |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 1042 | static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) { |
| 1043 | ARMOperand *Op = new ARMOperand(RotateImmediate); |
| 1044 | Op->RotImm.Imm = Imm; |
| 1045 | Op->StartLoc = S; |
| 1046 | Op->EndLoc = E; |
| 1047 | return Op; |
| 1048 | } |
| 1049 | |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame^] | 1050 | static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width, |
| 1051 | SMLoc S, SMLoc E) { |
| 1052 | ARMOperand *Op = new ARMOperand(BitfieldDescriptor); |
| 1053 | Op->Bitfield.LSB = LSB; |
| 1054 | Op->Bitfield.Width = Width; |
| 1055 | Op->StartLoc = S; |
| 1056 | Op->EndLoc = E; |
| 1057 | return Op; |
| 1058 | } |
| 1059 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1060 | static ARMOperand * |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1061 | CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs, |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 1062 | SMLoc StartLoc, SMLoc EndLoc) { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1063 | KindTy Kind = RegisterList; |
| 1064 | |
Evan Cheng | 275944a | 2011-07-25 21:32:49 +0000 | [diff] [blame] | 1065 | if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID]. |
| 1066 | contains(Regs.front().first)) |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1067 | Kind = DPRRegisterList; |
Evan Cheng | 275944a | 2011-07-25 21:32:49 +0000 | [diff] [blame] | 1068 | else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID]. |
| 1069 | contains(Regs.front().first)) |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1070 | Kind = SPRRegisterList; |
| 1071 | |
| 1072 | ARMOperand *Op = new ARMOperand(Kind); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1073 | for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1074 | I = Regs.begin(), E = Regs.end(); I != E; ++I) |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 1075 | Op->Registers.push_back(I->first); |
Bill Wendling | cb21d1c | 2010-11-19 00:38:19 +0000 | [diff] [blame] | 1076 | array_pod_sort(Op->Registers.begin(), Op->Registers.end()); |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 1077 | Op->StartLoc = StartLoc; |
| 1078 | Op->EndLoc = EndLoc; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1079 | return Op; |
| 1080 | } |
| 1081 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1082 | static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) { |
| 1083 | ARMOperand *Op = new ARMOperand(Immediate); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1084 | Op->Imm.Val = Val; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1085 | Op->StartLoc = S; |
| 1086 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1087 | return Op; |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 1088 | } |
| 1089 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1090 | static ARMOperand *CreateMem(ARMII::AddrMode AddrMode, unsigned BaseRegNum, |
| 1091 | bool OffsetIsReg, const MCExpr *Offset, |
| 1092 | int OffsetRegNum, bool OffsetRegShifted, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1093 | enum ARM_AM::ShiftOpc ShiftType, |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1094 | const MCExpr *ShiftAmount, bool Preindexed, |
| 1095 | bool Postindexed, bool Negative, bool Writeback, |
| 1096 | SMLoc S, SMLoc E) { |
Daniel Dunbar | 023835d | 2011-01-18 05:34:05 +0000 | [diff] [blame] | 1097 | assert((OffsetRegNum == -1 || OffsetIsReg) && |
| 1098 | "OffsetRegNum must imply OffsetIsReg!"); |
| 1099 | assert((!OffsetRegShifted || OffsetIsReg) && |
| 1100 | "OffsetRegShifted must imply OffsetIsReg!"); |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 1101 | assert((Offset || OffsetIsReg) && |
| 1102 | "Offset must exists unless register offset is used!"); |
Daniel Dunbar | 023835d | 2011-01-18 05:34:05 +0000 | [diff] [blame] | 1103 | assert((!ShiftAmount || (OffsetIsReg && OffsetRegShifted)) && |
| 1104 | "Cannot have shift amount without shifted register offset!"); |
| 1105 | assert((!Offset || !OffsetIsReg) && |
| 1106 | "Cannot have expression offset and register offset!"); |
| 1107 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1108 | ARMOperand *Op = new ARMOperand(Memory); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1109 | Op->Mem.AddrMode = AddrMode; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1110 | Op->Mem.BaseRegNum = BaseRegNum; |
| 1111 | Op->Mem.OffsetIsReg = OffsetIsReg; |
Daniel Dunbar | 2637dc9 | 2011-01-18 05:55:15 +0000 | [diff] [blame] | 1112 | if (OffsetIsReg) |
| 1113 | Op->Mem.Offset.RegNum = OffsetRegNum; |
| 1114 | else |
| 1115 | Op->Mem.Offset.Value = Offset; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1116 | Op->Mem.OffsetRegShifted = OffsetRegShifted; |
| 1117 | Op->Mem.ShiftType = ShiftType; |
| 1118 | Op->Mem.ShiftAmount = ShiftAmount; |
| 1119 | Op->Mem.Preindexed = Preindexed; |
| 1120 | Op->Mem.Postindexed = Postindexed; |
| 1121 | Op->Mem.Negative = Negative; |
| 1122 | Op->Mem.Writeback = Writeback; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1123 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1124 | Op->StartLoc = S; |
| 1125 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1126 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1127 | } |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1128 | |
| 1129 | static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) { |
| 1130 | ARMOperand *Op = new ARMOperand(MemBarrierOpt); |
| 1131 | Op->MBOpt.Val = Opt; |
| 1132 | Op->StartLoc = S; |
| 1133 | Op->EndLoc = S; |
| 1134 | return Op; |
| 1135 | } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1136 | |
| 1137 | static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) { |
| 1138 | ARMOperand *Op = new ARMOperand(ProcIFlags); |
| 1139 | Op->IFlags.Val = IFlags; |
| 1140 | Op->StartLoc = S; |
| 1141 | Op->EndLoc = S; |
| 1142 | return Op; |
| 1143 | } |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1144 | |
| 1145 | static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) { |
| 1146 | ARMOperand *Op = new ARMOperand(MSRMask); |
| 1147 | Op->MMask.Val = MMask; |
| 1148 | Op->StartLoc = S; |
| 1149 | Op->EndLoc = S; |
| 1150 | return Op; |
| 1151 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1152 | }; |
| 1153 | |
| 1154 | } // end anonymous namespace. |
| 1155 | |
Jim Grosbach | b7f689b | 2011-07-13 15:34:57 +0000 | [diff] [blame] | 1156 | void ARMOperand::print(raw_ostream &OS) const { |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1157 | switch (Kind) { |
| 1158 | case CondCode: |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 1159 | OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1160 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 1161 | case CCOut: |
| 1162 | OS << "<ccout " << getReg() << ">"; |
| 1163 | break; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1164 | case CoprocNum: |
| 1165 | OS << "<coprocessor number: " << getCoproc() << ">"; |
| 1166 | break; |
| 1167 | case CoprocReg: |
| 1168 | OS << "<coprocessor register: " << getCoproc() << ">"; |
| 1169 | break; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1170 | case MSRMask: |
| 1171 | OS << "<mask: " << getMSRMask() << ">"; |
| 1172 | break; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1173 | case Immediate: |
| 1174 | getImm()->print(OS); |
| 1175 | break; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1176 | case MemBarrierOpt: |
| 1177 | OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">"; |
| 1178 | break; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1179 | case Memory: |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 1180 | OS << "<memory " |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1181 | << "am:" << ARMII::AddrModeToString(getMemAddrMode()) |
| 1182 | << " base:" << getMemBaseRegNum(); |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 1183 | if (getMemOffsetIsReg()) { |
| 1184 | OS << " offset:<register " << getMemOffsetRegNum(); |
| 1185 | if (getMemOffsetRegShifted()) { |
| 1186 | OS << " offset-shift-type:" << getMemShiftType(); |
| 1187 | OS << " offset-shift-amount:" << *getMemShiftAmount(); |
| 1188 | } |
| 1189 | } else { |
| 1190 | OS << " offset:" << *getMemOffset(); |
| 1191 | } |
| 1192 | if (getMemOffsetIsReg()) |
| 1193 | OS << " (offset-is-reg)"; |
| 1194 | if (getMemPreindexed()) |
| 1195 | OS << " (pre-indexed)"; |
| 1196 | if (getMemPostindexed()) |
| 1197 | OS << " (post-indexed)"; |
| 1198 | if (getMemNegative()) |
| 1199 | OS << " (negative)"; |
| 1200 | if (getMemWriteback()) |
| 1201 | OS << " (writeback)"; |
| 1202 | OS << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1203 | break; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1204 | case ProcIFlags: { |
| 1205 | OS << "<ARM_PROC::"; |
| 1206 | unsigned IFlags = getProcIFlags(); |
| 1207 | for (int i=2; i >= 0; --i) |
| 1208 | if (IFlags & (1 << i)) |
| 1209 | OS << ARM_PROC::IFlagsToString(1 << i); |
| 1210 | OS << ">"; |
| 1211 | break; |
| 1212 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1213 | case Register: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1214 | OS << "<register " << getReg() << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1215 | break; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1216 | case ShifterImmediate: |
| 1217 | OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl") |
| 1218 | << " #" << ShifterImm.Imm << ">"; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1219 | break; |
| 1220 | case ShiftedRegister: |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1221 | OS << "<so_reg_reg " |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1222 | << RegShiftedReg.SrcReg |
| 1223 | << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm)) |
| 1224 | << ", " << RegShiftedReg.ShiftReg << ", " |
| 1225 | << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm) |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1226 | << ">"; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1227 | break; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1228 | case ShiftedImmediate: |
| 1229 | OS << "<so_reg_imm " |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1230 | << RegShiftedImm.SrcReg |
| 1231 | << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm)) |
| 1232 | << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm) |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1233 | << ">"; |
| 1234 | break; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 1235 | case RotateImmediate: |
| 1236 | OS << "<ror " << " #" << (RotImm.Imm * 8) << ">"; |
| 1237 | break; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame^] | 1238 | case BitfieldDescriptor: |
| 1239 | OS << "<bitfield " << "lsb: " << Bitfield.LSB |
| 1240 | << ", width: " << Bitfield.Width << ">"; |
| 1241 | break; |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1242 | case RegisterList: |
| 1243 | case DPRRegisterList: |
| 1244 | case SPRRegisterList: { |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1245 | OS << "<register_list "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1246 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1247 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 1248 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1249 | I = RegList.begin(), E = RegList.end(); I != E; ) { |
| 1250 | OS << *I; |
| 1251 | if (++I < E) OS << ", "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1252 | } |
| 1253 | |
| 1254 | OS << ">"; |
| 1255 | break; |
| 1256 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1257 | case Token: |
| 1258 | OS << "'" << getToken() << "'"; |
| 1259 | break; |
| 1260 | } |
| 1261 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 1262 | |
| 1263 | /// @name Auto-generated Match Functions |
| 1264 | /// { |
| 1265 | |
| 1266 | static unsigned MatchRegisterName(StringRef Name); |
| 1267 | |
| 1268 | /// } |
| 1269 | |
Bob Wilson | 69df723 | 2011-02-03 21:46:10 +0000 | [diff] [blame] | 1270 | bool ARMAsmParser::ParseRegister(unsigned &RegNo, |
| 1271 | SMLoc &StartLoc, SMLoc &EndLoc) { |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1272 | RegNo = tryParseRegister(); |
Roman Divacky | bf75532 | 2011-01-27 17:14:22 +0000 | [diff] [blame] | 1273 | |
| 1274 | return (RegNo == (unsigned)-1); |
| 1275 | } |
| 1276 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1277 | /// Try to parse a register name. The token must be an Identifier when called, |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1278 | /// and if it is a register name the token is eaten and the register number is |
| 1279 | /// returned. Otherwise return -1. |
| 1280 | /// |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1281 | int ARMAsmParser::tryParseRegister() { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1282 | const AsmToken &Tok = Parser.getTok(); |
| 1283 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 1284 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1285 | // FIXME: Validate register for the current architecture; we have to do |
| 1286 | // validation later, so maybe there is no need for this here. |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 1287 | std::string upperCase = Tok.getString().str(); |
| 1288 | std::string lowerCase = LowercaseString(upperCase); |
| 1289 | unsigned RegNum = MatchRegisterName(lowerCase); |
| 1290 | if (!RegNum) { |
| 1291 | RegNum = StringSwitch<unsigned>(lowerCase) |
| 1292 | .Case("r13", ARM::SP) |
| 1293 | .Case("r14", ARM::LR) |
| 1294 | .Case("r15", ARM::PC) |
| 1295 | .Case("ip", ARM::R12) |
| 1296 | .Default(0); |
| 1297 | } |
| 1298 | if (!RegNum) return -1; |
Bob Wilson | 69df723 | 2011-02-03 21:46:10 +0000 | [diff] [blame] | 1299 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1300 | Parser.Lex(); // Eat identifier token. |
| 1301 | return RegNum; |
| 1302 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 1303 | |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1304 | // Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0. |
| 1305 | // If a recoverable error occurs, return 1. If an irrecoverable error |
| 1306 | // occurs, return -1. An irrecoverable error is one where tokens have been |
| 1307 | // consumed in the process of trying to parse the shifter (i.e., when it is |
| 1308 | // indeed a shifter operand, but malformed). |
Jim Grosbach | 0d87ec2 | 2011-07-26 20:41:24 +0000 | [diff] [blame] | 1309 | int ARMAsmParser::tryParseShiftRegister( |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1310 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1311 | SMLoc S = Parser.getTok().getLoc(); |
| 1312 | const AsmToken &Tok = Parser.getTok(); |
| 1313 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1314 | |
| 1315 | std::string upperCase = Tok.getString().str(); |
| 1316 | std::string lowerCase = LowercaseString(upperCase); |
| 1317 | ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase) |
| 1318 | .Case("lsl", ARM_AM::lsl) |
| 1319 | .Case("lsr", ARM_AM::lsr) |
| 1320 | .Case("asr", ARM_AM::asr) |
| 1321 | .Case("ror", ARM_AM::ror) |
| 1322 | .Case("rrx", ARM_AM::rrx) |
| 1323 | .Default(ARM_AM::no_shift); |
| 1324 | |
| 1325 | if (ShiftTy == ARM_AM::no_shift) |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1326 | return 1; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1327 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1328 | Parser.Lex(); // Eat the operator. |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1329 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1330 | // The source register for the shift has already been added to the |
| 1331 | // operand list, so we need to pop it off and combine it into the shifted |
| 1332 | // register operand instead. |
Benjamin Kramer | eac0796 | 2011-07-14 18:41:22 +0000 | [diff] [blame] | 1333 | OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val()); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1334 | if (!PrevOp->isReg()) |
| 1335 | return Error(PrevOp->getStartLoc(), "shift must be of a register"); |
| 1336 | int SrcReg = PrevOp->getReg(); |
| 1337 | int64_t Imm = 0; |
| 1338 | int ShiftReg = 0; |
| 1339 | if (ShiftTy == ARM_AM::rrx) { |
| 1340 | // RRX Doesn't have an explicit shift amount. The encoder expects |
| 1341 | // the shift register to be the same as the source register. Seems odd, |
| 1342 | // but OK. |
| 1343 | ShiftReg = SrcReg; |
| 1344 | } else { |
| 1345 | // Figure out if this is shifted by a constant or a register (for non-RRX). |
| 1346 | if (Parser.getTok().is(AsmToken::Hash)) { |
| 1347 | Parser.Lex(); // Eat hash. |
| 1348 | SMLoc ImmLoc = Parser.getTok().getLoc(); |
| 1349 | const MCExpr *ShiftExpr = 0; |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1350 | if (getParser().ParseExpression(ShiftExpr)) { |
| 1351 | Error(ImmLoc, "invalid immediate shift value"); |
| 1352 | return -1; |
| 1353 | } |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1354 | // The expression must be evaluatable as an immediate. |
| 1355 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1356 | if (!CE) { |
| 1357 | Error(ImmLoc, "invalid immediate shift value"); |
| 1358 | return -1; |
| 1359 | } |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1360 | // Range check the immediate. |
| 1361 | // lsl, ror: 0 <= imm <= 31 |
| 1362 | // lsr, asr: 0 <= imm <= 32 |
| 1363 | Imm = CE->getValue(); |
| 1364 | if (Imm < 0 || |
| 1365 | ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) || |
| 1366 | ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) { |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1367 | Error(ImmLoc, "immediate shift value out of range"); |
| 1368 | return -1; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1369 | } |
| 1370 | } else if (Parser.getTok().is(AsmToken::Identifier)) { |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1371 | ShiftReg = tryParseRegister(); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1372 | SMLoc L = Parser.getTok().getLoc(); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1373 | if (ShiftReg == -1) { |
| 1374 | Error (L, "expected immediate or register in shift operand"); |
| 1375 | return -1; |
| 1376 | } |
| 1377 | } else { |
| 1378 | Error (Parser.getTok().getLoc(), |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1379 | "expected immediate or register in shift operand"); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1380 | return -1; |
| 1381 | } |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1382 | } |
| 1383 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1384 | if (ShiftReg && ShiftTy != ARM_AM::rrx) |
| 1385 | Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg, |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1386 | ShiftReg, Imm, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1387 | S, Parser.getTok().getLoc())); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1388 | else |
| 1389 | Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm, |
| 1390 | S, Parser.getTok().getLoc())); |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1391 | |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1392 | return 0; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1393 | } |
| 1394 | |
| 1395 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1396 | /// Try to parse a register name. The token must be an Identifier when called. |
| 1397 | /// If it's a register, an AsmOperand is created. Another AsmOperand is created |
| 1398 | /// if there is a "writeback". 'true' if it's not a register. |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1399 | /// |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1400 | /// TODO this is likely to change to allow different register types and or to |
| 1401 | /// parse for a specific register type. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1402 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1403 | tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1404 | SMLoc S = Parser.getTok().getLoc(); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1405 | int RegNo = tryParseRegister(); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1406 | if (RegNo == -1) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1407 | return true; |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 1408 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1409 | Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc())); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1410 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1411 | const AsmToken &ExclaimTok = Parser.getTok(); |
| 1412 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1413 | Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(), |
| 1414 | ExclaimTok.getLoc())); |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1415 | Parser.Lex(); // Eat exclaim token |
Kevin Enderby | 99e6d4e | 2009-10-07 18:01:35 +0000 | [diff] [blame] | 1416 | } |
| 1417 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1418 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1419 | } |
| 1420 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1421 | /// MatchCoprocessorOperandName - Try to parse an coprocessor related |
| 1422 | /// instruction with a symbolic operand name. Example: "p1", "p7", "c3", |
| 1423 | /// "c5", ... |
| 1424 | static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1425 | // Use the same layout as the tablegen'erated register name matcher. Ugly, |
| 1426 | // but efficient. |
| 1427 | switch (Name.size()) { |
| 1428 | default: break; |
| 1429 | case 2: |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1430 | if (Name[0] != CoprocOp) |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1431 | return -1; |
| 1432 | switch (Name[1]) { |
| 1433 | default: return -1; |
| 1434 | case '0': return 0; |
| 1435 | case '1': return 1; |
| 1436 | case '2': return 2; |
| 1437 | case '3': return 3; |
| 1438 | case '4': return 4; |
| 1439 | case '5': return 5; |
| 1440 | case '6': return 6; |
| 1441 | case '7': return 7; |
| 1442 | case '8': return 8; |
| 1443 | case '9': return 9; |
| 1444 | } |
| 1445 | break; |
| 1446 | case 3: |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1447 | if (Name[0] != CoprocOp || Name[1] != '1') |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1448 | return -1; |
| 1449 | switch (Name[2]) { |
| 1450 | default: return -1; |
| 1451 | case '0': return 10; |
| 1452 | case '1': return 11; |
| 1453 | case '2': return 12; |
| 1454 | case '3': return 13; |
| 1455 | case '4': return 14; |
| 1456 | case '5': return 15; |
| 1457 | } |
| 1458 | break; |
| 1459 | } |
| 1460 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1461 | return -1; |
| 1462 | } |
| 1463 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1464 | /// parseCoprocNumOperand - Try to parse an coprocessor number operand. The |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1465 | /// token must be an Identifier when called, and if it is a coprocessor |
| 1466 | /// number, the token is eaten and the operand is added to the operand list. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1467 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1468 | parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1469 | SMLoc S = Parser.getTok().getLoc(); |
| 1470 | const AsmToken &Tok = Parser.getTok(); |
| 1471 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1472 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1473 | int Num = MatchCoprocessorOperandName(Tok.getString(), 'p'); |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1474 | if (Num == -1) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1475 | return MatchOperand_NoMatch; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1476 | |
| 1477 | Parser.Lex(); // Eat identifier token. |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1478 | Operands.push_back(ARMOperand::CreateCoprocNum(Num, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1479 | return MatchOperand_Success; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1480 | } |
| 1481 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1482 | /// parseCoprocRegOperand - Try to parse an coprocessor register operand. The |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1483 | /// token must be an Identifier when called, and if it is a coprocessor |
| 1484 | /// number, the token is eaten and the operand is added to the operand list. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1485 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1486 | parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1487 | SMLoc S = Parser.getTok().getLoc(); |
| 1488 | const AsmToken &Tok = Parser.getTok(); |
| 1489 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1490 | |
| 1491 | int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c'); |
| 1492 | if (Reg == -1) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1493 | return MatchOperand_NoMatch; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1494 | |
| 1495 | Parser.Lex(); // Eat identifier token. |
| 1496 | Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1497 | return MatchOperand_Success; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1498 | } |
| 1499 | |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1500 | /// Parse a register list, return it if successful else return null. The first |
| 1501 | /// token must be a '{' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1502 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1503 | parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1504 | assert(Parser.getTok().is(AsmToken::LCurly) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 1505 | "Token is not a Left Curly Brace"); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1506 | SMLoc S = Parser.getTok().getLoc(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1507 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1508 | // Read the rest of the registers in the list. |
| 1509 | unsigned PrevRegNum = 0; |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1510 | SmallVector<std::pair<unsigned, SMLoc>, 32> Registers; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1511 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1512 | do { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1513 | bool IsRange = Parser.getTok().is(AsmToken::Minus); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1514 | Parser.Lex(); // Eat non-identifier token. |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1515 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1516 | const AsmToken &RegTok = Parser.getTok(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1517 | SMLoc RegLoc = RegTok.getLoc(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1518 | if (RegTok.isNot(AsmToken::Identifier)) { |
| 1519 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1520 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1521 | } |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1522 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1523 | int RegNum = tryParseRegister(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1524 | if (RegNum == -1) { |
| 1525 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1526 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1527 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1528 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1529 | if (IsRange) { |
| 1530 | int Reg = PrevRegNum; |
| 1531 | do { |
| 1532 | ++Reg; |
| 1533 | Registers.push_back(std::make_pair(Reg, RegLoc)); |
| 1534 | } while (Reg != RegNum); |
| 1535 | } else { |
| 1536 | Registers.push_back(std::make_pair(RegNum, RegLoc)); |
| 1537 | } |
| 1538 | |
| 1539 | PrevRegNum = RegNum; |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1540 | } while (Parser.getTok().is(AsmToken::Comma) || |
| 1541 | Parser.getTok().is(AsmToken::Minus)); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1542 | |
| 1543 | // Process the right curly brace of the list. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1544 | const AsmToken &RCurlyTok = Parser.getTok(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1545 | if (RCurlyTok.isNot(AsmToken::RCurly)) { |
| 1546 | Error(RCurlyTok.getLoc(), "'}' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1547 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1548 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1549 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1550 | SMLoc E = RCurlyTok.getLoc(); |
| 1551 | Parser.Lex(); // Eat right curly brace token. |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 1552 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1553 | // Verify the register list. |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1554 | SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1555 | RI = Registers.begin(), RE = Registers.end(); |
| 1556 | |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 1557 | unsigned HighRegNum = getARMRegisterNumbering(RI->first); |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1558 | bool EmittedWarning = false; |
| 1559 | |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 1560 | DenseMap<unsigned, bool> RegMap; |
| 1561 | RegMap[HighRegNum] = true; |
| 1562 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1563 | for (++RI; RI != RE; ++RI) { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1564 | const std::pair<unsigned, SMLoc> &RegInfo = *RI; |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 1565 | unsigned Reg = getARMRegisterNumbering(RegInfo.first); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1566 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1567 | if (RegMap[Reg]) { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1568 | Error(RegInfo.second, "register duplicated in register list"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1569 | return true; |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1570 | } |
| 1571 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1572 | if (!EmittedWarning && Reg < HighRegNum) |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1573 | Warning(RegInfo.second, |
| 1574 | "register not in ascending order in register list"); |
| 1575 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1576 | RegMap[Reg] = true; |
| 1577 | HighRegNum = std::max(Reg, HighRegNum); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1578 | } |
| 1579 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1580 | Operands.push_back(ARMOperand::CreateRegList(Registers, S, E)); |
| 1581 | return false; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1582 | } |
| 1583 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1584 | /// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1585 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1586 | parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1587 | SMLoc S = Parser.getTok().getLoc(); |
| 1588 | const AsmToken &Tok = Parser.getTok(); |
| 1589 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1590 | StringRef OptStr = Tok.getString(); |
| 1591 | |
| 1592 | unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size())) |
| 1593 | .Case("sy", ARM_MB::SY) |
| 1594 | .Case("st", ARM_MB::ST) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 1595 | .Case("sh", ARM_MB::ISH) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1596 | .Case("ish", ARM_MB::ISH) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 1597 | .Case("shst", ARM_MB::ISHST) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1598 | .Case("ishst", ARM_MB::ISHST) |
| 1599 | .Case("nsh", ARM_MB::NSH) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 1600 | .Case("un", ARM_MB::NSH) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1601 | .Case("nshst", ARM_MB::NSHST) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 1602 | .Case("unst", ARM_MB::NSHST) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1603 | .Case("osh", ARM_MB::OSH) |
| 1604 | .Case("oshst", ARM_MB::OSHST) |
| 1605 | .Default(~0U); |
| 1606 | |
| 1607 | if (Opt == ~0U) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1608 | return MatchOperand_NoMatch; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1609 | |
| 1610 | Parser.Lex(); // Eat identifier token. |
| 1611 | Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1612 | return MatchOperand_Success; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1613 | } |
| 1614 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1615 | /// parseProcIFlagsOperand - Try to parse iflags from CPS instruction. |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1616 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1617 | parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1618 | SMLoc S = Parser.getTok().getLoc(); |
| 1619 | const AsmToken &Tok = Parser.getTok(); |
| 1620 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1621 | StringRef IFlagsStr = Tok.getString(); |
| 1622 | |
| 1623 | unsigned IFlags = 0; |
| 1624 | for (int i = 0, e = IFlagsStr.size(); i != e; ++i) { |
| 1625 | unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1)) |
| 1626 | .Case("a", ARM_PROC::A) |
| 1627 | .Case("i", ARM_PROC::I) |
| 1628 | .Case("f", ARM_PROC::F) |
| 1629 | .Default(~0U); |
| 1630 | |
| 1631 | // If some specific iflag is already set, it means that some letter is |
| 1632 | // present more than once, this is not acceptable. |
| 1633 | if (Flag == ~0U || (IFlags & Flag)) |
| 1634 | return MatchOperand_NoMatch; |
| 1635 | |
| 1636 | IFlags |= Flag; |
| 1637 | } |
| 1638 | |
| 1639 | Parser.Lex(); // Eat identifier token. |
| 1640 | Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S)); |
| 1641 | return MatchOperand_Success; |
| 1642 | } |
| 1643 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1644 | /// parseMSRMaskOperand - Try to parse mask flags from MSR instruction. |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1645 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1646 | parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1647 | SMLoc S = Parser.getTok().getLoc(); |
| 1648 | const AsmToken &Tok = Parser.getTok(); |
| 1649 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1650 | StringRef Mask = Tok.getString(); |
| 1651 | |
| 1652 | // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf" |
| 1653 | size_t Start = 0, Next = Mask.find('_'); |
| 1654 | StringRef Flags = ""; |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 1655 | std::string SpecReg = LowercaseString(Mask.slice(Start, Next)); |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1656 | if (Next != StringRef::npos) |
| 1657 | Flags = Mask.slice(Next+1, Mask.size()); |
| 1658 | |
| 1659 | // FlagsVal contains the complete mask: |
| 1660 | // 3-0: Mask |
| 1661 | // 4: Special Reg (cpsr, apsr => 0; spsr => 1) |
| 1662 | unsigned FlagsVal = 0; |
| 1663 | |
| 1664 | if (SpecReg == "apsr") { |
| 1665 | FlagsVal = StringSwitch<unsigned>(Flags) |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 1666 | .Case("nzcvq", 0x8) // same as CPSR_f |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1667 | .Case("g", 0x4) // same as CPSR_s |
| 1668 | .Case("nzcvqg", 0xc) // same as CPSR_fs |
| 1669 | .Default(~0U); |
| 1670 | |
Joerg Sonnenberger | 4b19c98 | 2011-02-19 00:43:45 +0000 | [diff] [blame] | 1671 | if (FlagsVal == ~0U) { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1672 | if (!Flags.empty()) |
| 1673 | return MatchOperand_NoMatch; |
| 1674 | else |
| 1675 | FlagsVal = 0; // No flag |
Joerg Sonnenberger | 4b19c98 | 2011-02-19 00:43:45 +0000 | [diff] [blame] | 1676 | } |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1677 | } else if (SpecReg == "cpsr" || SpecReg == "spsr") { |
Bruno Cardoso Lopes | 56926a3 | 2011-05-25 00:35:03 +0000 | [diff] [blame] | 1678 | if (Flags == "all") // cpsr_all is an alias for cpsr_fc |
| 1679 | Flags = "fc"; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1680 | for (int i = 0, e = Flags.size(); i != e; ++i) { |
| 1681 | unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1)) |
| 1682 | .Case("c", 1) |
| 1683 | .Case("x", 2) |
| 1684 | .Case("s", 4) |
| 1685 | .Case("f", 8) |
| 1686 | .Default(~0U); |
| 1687 | |
| 1688 | // If some specific flag is already set, it means that some letter is |
| 1689 | // present more than once, this is not acceptable. |
| 1690 | if (FlagsVal == ~0U || (FlagsVal & Flag)) |
| 1691 | return MatchOperand_NoMatch; |
| 1692 | FlagsVal |= Flag; |
| 1693 | } |
| 1694 | } else // No match for special register. |
| 1695 | return MatchOperand_NoMatch; |
| 1696 | |
| 1697 | // Special register without flags are equivalent to "fc" flags. |
| 1698 | if (!FlagsVal) |
| 1699 | FlagsVal = 0x9; |
| 1700 | |
| 1701 | // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1) |
| 1702 | if (SpecReg == "spsr") |
| 1703 | FlagsVal |= 16; |
| 1704 | |
| 1705 | Parser.Lex(); // Eat identifier token. |
| 1706 | Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S)); |
| 1707 | return MatchOperand_Success; |
| 1708 | } |
| 1709 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1710 | /// parseMemMode2Operand - Try to parse memory addressing mode 2 operand. |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1711 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1712 | parseMemMode2Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Matt Beaumont-Gay | e3662cc | 2011-04-01 00:06:01 +0000 | [diff] [blame] | 1713 | assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\""); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1714 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1715 | if (parseMemory(Operands, ARMII::AddrMode2)) |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1716 | return MatchOperand_NoMatch; |
| 1717 | |
| 1718 | return MatchOperand_Success; |
| 1719 | } |
| 1720 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1721 | /// parseMemMode3Operand - Try to parse memory addressing mode 3 operand. |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1722 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1723 | parseMemMode3Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1724 | assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\""); |
| 1725 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1726 | if (parseMemory(Operands, ARMII::AddrMode3)) |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1727 | return MatchOperand_NoMatch; |
| 1728 | |
| 1729 | return MatchOperand_Success; |
| 1730 | } |
| 1731 | |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 1732 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1733 | parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op, |
| 1734 | int Low, int High) { |
| 1735 | const AsmToken &Tok = Parser.getTok(); |
| 1736 | if (Tok.isNot(AsmToken::Identifier)) { |
| 1737 | Error(Parser.getTok().getLoc(), Op + " operand expected."); |
| 1738 | return MatchOperand_ParseFail; |
| 1739 | } |
| 1740 | StringRef ShiftName = Tok.getString(); |
| 1741 | std::string LowerOp = LowercaseString(Op); |
| 1742 | std::string UpperOp = UppercaseString(Op); |
| 1743 | if (ShiftName != LowerOp && ShiftName != UpperOp) { |
| 1744 | Error(Parser.getTok().getLoc(), Op + " operand expected."); |
| 1745 | return MatchOperand_ParseFail; |
| 1746 | } |
| 1747 | Parser.Lex(); // Eat shift type token. |
| 1748 | |
| 1749 | // There must be a '#' and a shift amount. |
| 1750 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 1751 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 1752 | return MatchOperand_ParseFail; |
| 1753 | } |
| 1754 | Parser.Lex(); // Eat hash token. |
| 1755 | |
| 1756 | const MCExpr *ShiftAmount; |
| 1757 | SMLoc Loc = Parser.getTok().getLoc(); |
| 1758 | if (getParser().ParseExpression(ShiftAmount)) { |
| 1759 | Error(Loc, "illegal expression"); |
| 1760 | return MatchOperand_ParseFail; |
| 1761 | } |
| 1762 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); |
| 1763 | if (!CE) { |
| 1764 | Error(Loc, "constant expression expected"); |
| 1765 | return MatchOperand_ParseFail; |
| 1766 | } |
| 1767 | int Val = CE->getValue(); |
| 1768 | if (Val < Low || Val > High) { |
| 1769 | Error(Loc, "immediate value out of range"); |
| 1770 | return MatchOperand_ParseFail; |
| 1771 | } |
| 1772 | |
| 1773 | Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc())); |
| 1774 | |
| 1775 | return MatchOperand_Success; |
| 1776 | } |
| 1777 | |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 1778 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1779 | parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1780 | const AsmToken &Tok = Parser.getTok(); |
| 1781 | SMLoc S = Tok.getLoc(); |
| 1782 | if (Tok.isNot(AsmToken::Identifier)) { |
| 1783 | Error(Tok.getLoc(), "'be' or 'le' operand expected"); |
| 1784 | return MatchOperand_ParseFail; |
| 1785 | } |
| 1786 | int Val = StringSwitch<int>(Tok.getString()) |
| 1787 | .Case("be", 1) |
| 1788 | .Case("le", 0) |
| 1789 | .Default(-1); |
| 1790 | Parser.Lex(); // Eat the token. |
| 1791 | |
| 1792 | if (Val == -1) { |
| 1793 | Error(Tok.getLoc(), "'be' or 'le' operand expected"); |
| 1794 | return MatchOperand_ParseFail; |
| 1795 | } |
| 1796 | Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val, |
| 1797 | getContext()), |
| 1798 | S, Parser.getTok().getLoc())); |
| 1799 | return MatchOperand_Success; |
| 1800 | } |
| 1801 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1802 | /// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT |
| 1803 | /// instructions. Legal values are: |
| 1804 | /// lsl #n 'n' in [0,31] |
| 1805 | /// asr #n 'n' in [1,32] |
| 1806 | /// n == 32 encoded as n == 0. |
| 1807 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1808 | parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1809 | const AsmToken &Tok = Parser.getTok(); |
| 1810 | SMLoc S = Tok.getLoc(); |
| 1811 | if (Tok.isNot(AsmToken::Identifier)) { |
| 1812 | Error(S, "shift operator 'asr' or 'lsl' expected"); |
| 1813 | return MatchOperand_ParseFail; |
| 1814 | } |
| 1815 | StringRef ShiftName = Tok.getString(); |
| 1816 | bool isASR; |
| 1817 | if (ShiftName == "lsl" || ShiftName == "LSL") |
| 1818 | isASR = false; |
| 1819 | else if (ShiftName == "asr" || ShiftName == "ASR") |
| 1820 | isASR = true; |
| 1821 | else { |
| 1822 | Error(S, "shift operator 'asr' or 'lsl' expected"); |
| 1823 | return MatchOperand_ParseFail; |
| 1824 | } |
| 1825 | Parser.Lex(); // Eat the operator. |
| 1826 | |
| 1827 | // A '#' and a shift amount. |
| 1828 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 1829 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 1830 | return MatchOperand_ParseFail; |
| 1831 | } |
| 1832 | Parser.Lex(); // Eat hash token. |
| 1833 | |
| 1834 | const MCExpr *ShiftAmount; |
| 1835 | SMLoc E = Parser.getTok().getLoc(); |
| 1836 | if (getParser().ParseExpression(ShiftAmount)) { |
| 1837 | Error(E, "malformed shift expression"); |
| 1838 | return MatchOperand_ParseFail; |
| 1839 | } |
| 1840 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); |
| 1841 | if (!CE) { |
| 1842 | Error(E, "shift amount must be an immediate"); |
| 1843 | return MatchOperand_ParseFail; |
| 1844 | } |
| 1845 | |
| 1846 | int64_t Val = CE->getValue(); |
| 1847 | if (isASR) { |
| 1848 | // Shift amount must be in [1,32] |
| 1849 | if (Val < 1 || Val > 32) { |
| 1850 | Error(E, "'asr' shift amount must be in range [1,32]"); |
| 1851 | return MatchOperand_ParseFail; |
| 1852 | } |
| 1853 | // asr #32 encoded as asr #0. |
| 1854 | if (Val == 32) Val = 0; |
| 1855 | } else { |
| 1856 | // Shift amount must be in [1,32] |
| 1857 | if (Val < 0 || Val > 31) { |
| 1858 | Error(E, "'lsr' shift amount must be in range [0,31]"); |
| 1859 | return MatchOperand_ParseFail; |
| 1860 | } |
| 1861 | } |
| 1862 | |
| 1863 | E = Parser.getTok().getLoc(); |
| 1864 | Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E)); |
| 1865 | |
| 1866 | return MatchOperand_Success; |
| 1867 | } |
| 1868 | |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 1869 | /// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family |
| 1870 | /// of instructions. Legal values are: |
| 1871 | /// ror #n 'n' in {0, 8, 16, 24} |
| 1872 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1873 | parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1874 | const AsmToken &Tok = Parser.getTok(); |
| 1875 | SMLoc S = Tok.getLoc(); |
| 1876 | if (Tok.isNot(AsmToken::Identifier)) { |
| 1877 | Error(S, "rotate operator 'ror' expected"); |
| 1878 | return MatchOperand_ParseFail; |
| 1879 | } |
| 1880 | StringRef ShiftName = Tok.getString(); |
| 1881 | if (ShiftName != "ror" && ShiftName != "ROR") { |
| 1882 | Error(S, "rotate operator 'ror' expected"); |
| 1883 | return MatchOperand_ParseFail; |
| 1884 | } |
| 1885 | Parser.Lex(); // Eat the operator. |
| 1886 | |
| 1887 | // A '#' and a rotate amount. |
| 1888 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 1889 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 1890 | return MatchOperand_ParseFail; |
| 1891 | } |
| 1892 | Parser.Lex(); // Eat hash token. |
| 1893 | |
| 1894 | const MCExpr *ShiftAmount; |
| 1895 | SMLoc E = Parser.getTok().getLoc(); |
| 1896 | if (getParser().ParseExpression(ShiftAmount)) { |
| 1897 | Error(E, "malformed rotate expression"); |
| 1898 | return MatchOperand_ParseFail; |
| 1899 | } |
| 1900 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); |
| 1901 | if (!CE) { |
| 1902 | Error(E, "rotate amount must be an immediate"); |
| 1903 | return MatchOperand_ParseFail; |
| 1904 | } |
| 1905 | |
| 1906 | int64_t Val = CE->getValue(); |
| 1907 | // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension) |
| 1908 | // normally, zero is represented in asm by omitting the rotate operand |
| 1909 | // entirely. |
| 1910 | if (Val != 8 && Val != 16 && Val != 24 && Val != 0) { |
| 1911 | Error(E, "'ror' rotate amount must be 8, 16, or 24"); |
| 1912 | return MatchOperand_ParseFail; |
| 1913 | } |
| 1914 | |
| 1915 | E = Parser.getTok().getLoc(); |
| 1916 | Operands.push_back(ARMOperand::CreateRotImm(Val, S, E)); |
| 1917 | |
| 1918 | return MatchOperand_Success; |
| 1919 | } |
| 1920 | |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame^] | 1921 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1922 | parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1923 | SMLoc S = Parser.getTok().getLoc(); |
| 1924 | // The bitfield descriptor is really two operands, the LSB and the width. |
| 1925 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 1926 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 1927 | return MatchOperand_ParseFail; |
| 1928 | } |
| 1929 | Parser.Lex(); // Eat hash token. |
| 1930 | |
| 1931 | const MCExpr *LSBExpr; |
| 1932 | SMLoc E = Parser.getTok().getLoc(); |
| 1933 | if (getParser().ParseExpression(LSBExpr)) { |
| 1934 | Error(E, "malformed immediate expression"); |
| 1935 | return MatchOperand_ParseFail; |
| 1936 | } |
| 1937 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr); |
| 1938 | if (!CE) { |
| 1939 | Error(E, "'lsb' operand must be an immediate"); |
| 1940 | return MatchOperand_ParseFail; |
| 1941 | } |
| 1942 | |
| 1943 | int64_t LSB = CE->getValue(); |
| 1944 | // The LSB must be in the range [0,31] |
| 1945 | if (LSB < 0 || LSB > 31) { |
| 1946 | Error(E, "'lsb' operand must be in the range [0,31]"); |
| 1947 | return MatchOperand_ParseFail; |
| 1948 | } |
| 1949 | E = Parser.getTok().getLoc(); |
| 1950 | |
| 1951 | // Expect another immediate operand. |
| 1952 | if (Parser.getTok().isNot(AsmToken::Comma)) { |
| 1953 | Error(Parser.getTok().getLoc(), "too few operands"); |
| 1954 | return MatchOperand_ParseFail; |
| 1955 | } |
| 1956 | Parser.Lex(); // Eat hash token. |
| 1957 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 1958 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 1959 | return MatchOperand_ParseFail; |
| 1960 | } |
| 1961 | Parser.Lex(); // Eat hash token. |
| 1962 | |
| 1963 | const MCExpr *WidthExpr; |
| 1964 | if (getParser().ParseExpression(WidthExpr)) { |
| 1965 | Error(E, "malformed immediate expression"); |
| 1966 | return MatchOperand_ParseFail; |
| 1967 | } |
| 1968 | CE = dyn_cast<MCConstantExpr>(WidthExpr); |
| 1969 | if (!CE) { |
| 1970 | Error(E, "'width' operand must be an immediate"); |
| 1971 | return MatchOperand_ParseFail; |
| 1972 | } |
| 1973 | |
| 1974 | int64_t Width = CE->getValue(); |
| 1975 | // The LSB must be in the range [1,32-lsb] |
| 1976 | if (Width < 1 || Width > 32 - LSB) { |
| 1977 | Error(E, "'width' operand must be in the range [1,32-lsb]"); |
| 1978 | return MatchOperand_ParseFail; |
| 1979 | } |
| 1980 | E = Parser.getTok().getLoc(); |
| 1981 | |
| 1982 | Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E)); |
| 1983 | |
| 1984 | return MatchOperand_Success; |
| 1985 | } |
| 1986 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1987 | /// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1988 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 1989 | /// when they refer multiple MIOperands inside a single one. |
| 1990 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1991 | cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1992 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1993 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 1994 | |
| 1995 | // Create a writeback register dummy placeholder. |
| 1996 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 1997 | |
| 1998 | ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3); |
| 1999 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2000 | return true; |
| 2001 | } |
| 2002 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2003 | /// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2004 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2005 | /// when they refer multiple MIOperands inside a single one. |
| 2006 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2007 | cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2008 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2009 | // Create a writeback register dummy placeholder. |
| 2010 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2011 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2012 | ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3); |
| 2013 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2014 | return true; |
| 2015 | } |
| 2016 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2017 | /// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2018 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2019 | /// when they refer multiple MIOperands inside a single one. |
| 2020 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2021 | cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2022 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Owen Anderson | aa3402e | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 2023 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2024 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2025 | // Create a writeback register dummy placeholder. |
| 2026 | Inst.addOperand(MCOperand::CreateImm(0)); |
Owen Anderson | aa3402e | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 2027 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2028 | ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3); |
| 2029 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2030 | return true; |
| 2031 | } |
| 2032 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2033 | /// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2034 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2035 | /// when they refer multiple MIOperands inside a single one. |
| 2036 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2037 | cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2038 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2039 | // Create a writeback register dummy placeholder. |
| 2040 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2041 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2042 | ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3); |
| 2043 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2044 | return true; |
| 2045 | } |
| 2046 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 2047 | /// Parse an ARM memory expression, return false if successful else return true |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2048 | /// or an error. The first token must be a '[' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2049 | /// |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2050 | /// TODO Only preindexing and postindexing addressing are started, unindexed |
| 2051 | /// with option, etc are still to do. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2052 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2053 | parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2054 | ARMII::AddrMode AddrMode = ARMII::AddrModeNone) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2055 | SMLoc S, E; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2056 | assert(Parser.getTok().is(AsmToken::LBrac) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 2057 | "Token is not a Left Bracket"); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2058 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2059 | Parser.Lex(); // Eat left bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2060 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2061 | const AsmToken &BaseRegTok = Parser.getTok(); |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 2062 | if (BaseRegTok.isNot(AsmToken::Identifier)) { |
| 2063 | Error(BaseRegTok.getLoc(), "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2064 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 2065 | } |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2066 | int BaseRegNum = tryParseRegister(); |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 2067 | if (BaseRegNum == -1) { |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 2068 | Error(BaseRegTok.getLoc(), "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2069 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 2070 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2071 | |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 2072 | // The next token must either be a comma or a closing bracket. |
| 2073 | const AsmToken &Tok = Parser.getTok(); |
| 2074 | if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac)) |
| 2075 | return true; |
| 2076 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2077 | bool Preindexed = false; |
| 2078 | bool Postindexed = false; |
| 2079 | bool OffsetIsReg = false; |
| 2080 | bool Negative = false; |
| 2081 | bool Writeback = false; |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2082 | ARMOperand *WBOp = 0; |
| 2083 | int OffsetRegNum = -1; |
| 2084 | bool OffsetRegShifted = false; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2085 | enum ARM_AM::ShiftOpc ShiftType = ARM_AM::lsl; |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2086 | const MCExpr *ShiftAmount = 0; |
| 2087 | const MCExpr *Offset = 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2088 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2089 | // First look for preindexed address forms, that is after the "[Rn" we now |
| 2090 | // have to see if the next token is a comma. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2091 | if (Tok.is(AsmToken::Comma)) { |
| 2092 | Preindexed = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2093 | Parser.Lex(); // Eat comma token. |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2094 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2095 | if (parseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, ShiftAmount, |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 2096 | Offset, OffsetIsReg, OffsetRegNum, E)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2097 | return true; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2098 | const AsmToken &RBracTok = Parser.getTok(); |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 2099 | if (RBracTok.isNot(AsmToken::RBrac)) { |
| 2100 | Error(RBracTok.getLoc(), "']' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2101 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 2102 | } |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2103 | E = RBracTok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2104 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2105 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2106 | const AsmToken &ExclaimTok = Parser.getTok(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2107 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2108 | // None of addrmode3 instruction uses "!" |
| 2109 | if (AddrMode == ARMII::AddrMode3) |
| 2110 | return true; |
| 2111 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2112 | WBOp = ARMOperand::CreateToken(ExclaimTok.getString(), |
| 2113 | ExclaimTok.getLoc()); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2114 | Writeback = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2115 | Parser.Lex(); // Eat exclaim token |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2116 | } else { // In addressing mode 2, pre-indexed mode always end with "!" |
| 2117 | if (AddrMode == ARMII::AddrMode2) |
| 2118 | Preindexed = false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2119 | } |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 2120 | } else { |
| 2121 | // The "[Rn" we have so far was not followed by a comma. |
| 2122 | |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 2123 | // If there's anything other than the right brace, this is a post indexing |
| 2124 | // addressing form. |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2125 | E = Tok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2126 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2127 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2128 | const AsmToken &NextTok = Parser.getTok(); |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 2129 | |
Kevin Enderby | e2a98dd | 2009-10-15 21:42:45 +0000 | [diff] [blame] | 2130 | if (NextTok.isNot(AsmToken::EndOfStatement)) { |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 2131 | Postindexed = true; |
| 2132 | Writeback = true; |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2133 | |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 2134 | if (NextTok.isNot(AsmToken::Comma)) { |
| 2135 | Error(NextTok.getLoc(), "',' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2136 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 2137 | } |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2138 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2139 | Parser.Lex(); // Eat comma token. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2140 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2141 | if (parseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 2142 | ShiftAmount, Offset, OffsetIsReg, OffsetRegNum, |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 2143 | E)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2144 | return true; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2145 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2146 | } |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2147 | |
| 2148 | // Force Offset to exist if used. |
| 2149 | if (!OffsetIsReg) { |
| 2150 | if (!Offset) |
| 2151 | Offset = MCConstantExpr::Create(0, getContext()); |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2152 | } else { |
| 2153 | if (AddrMode == ARMII::AddrMode3 && OffsetRegShifted) { |
| 2154 | Error(E, "shift amount not supported"); |
| 2155 | return true; |
| 2156 | } |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2157 | } |
| 2158 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2159 | Operands.push_back(ARMOperand::CreateMem(AddrMode, BaseRegNum, OffsetIsReg, |
| 2160 | Offset, OffsetRegNum, OffsetRegShifted, |
| 2161 | ShiftType, ShiftAmount, Preindexed, |
| 2162 | Postindexed, Negative, Writeback, S, E)); |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2163 | if (WBOp) |
| 2164 | Operands.push_back(WBOp); |
| 2165 | |
| 2166 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2167 | } |
| 2168 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2169 | /// Parse the offset of a memory operand after we have seen "[Rn," or "[Rn]," |
| 2170 | /// we will parse the following (were +/- means that a plus or minus is |
| 2171 | /// optional): |
| 2172 | /// +/-Rm |
| 2173 | /// +/-Rm, shift |
| 2174 | /// #offset |
| 2175 | /// we return false on success or an error otherwise. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2176 | bool ARMAsmParser::parseMemoryOffsetReg(bool &Negative, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2177 | bool &OffsetRegShifted, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2178 | enum ARM_AM::ShiftOpc &ShiftType, |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2179 | const MCExpr *&ShiftAmount, |
| 2180 | const MCExpr *&Offset, |
| 2181 | bool &OffsetIsReg, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2182 | int &OffsetRegNum, |
| 2183 | SMLoc &E) { |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2184 | Negative = false; |
| 2185 | OffsetRegShifted = false; |
| 2186 | OffsetIsReg = false; |
| 2187 | OffsetRegNum = -1; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2188 | const AsmToken &NextTok = Parser.getTok(); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2189 | E = NextTok.getLoc(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2190 | if (NextTok.is(AsmToken::Plus)) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2191 | Parser.Lex(); // Eat plus token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2192 | else if (NextTok.is(AsmToken::Minus)) { |
| 2193 | Negative = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2194 | Parser.Lex(); // Eat minus token |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2195 | } |
| 2196 | // See if there is a register following the "[Rn," or "[Rn]," we have so far. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2197 | const AsmToken &OffsetRegTok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2198 | if (OffsetRegTok.is(AsmToken::Identifier)) { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 2199 | SMLoc CurLoc = OffsetRegTok.getLoc(); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2200 | OffsetRegNum = tryParseRegister(); |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 2201 | if (OffsetRegNum != -1) { |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 2202 | OffsetIsReg = true; |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 2203 | E = CurLoc; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2204 | } |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2205 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 2206 | |
Bill Wendling | 12f40e9 | 2010-11-06 10:51:53 +0000 | [diff] [blame] | 2207 | // If we parsed a register as the offset then there can be a shift after that. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2208 | if (OffsetRegNum != -1) { |
| 2209 | // Look for a comma then a shift |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2210 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2211 | if (Tok.is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2212 | Parser.Lex(); // Eat comma token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2213 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2214 | const AsmToken &Tok = Parser.getTok(); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2215 | if (parseShift(ShiftType, ShiftAmount, E)) |
Duncan Sands | 3472766 | 2010-07-12 08:16:59 +0000 | [diff] [blame] | 2216 | return Error(Tok.getLoc(), "shift expected"); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2217 | OffsetRegShifted = true; |
| 2218 | } |
| 2219 | } |
| 2220 | else { // the "[Rn," or "[Rn,]" we have so far was not followed by "Rm" |
| 2221 | // Look for #offset following the "[Rn," or "[Rn]," |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2222 | const AsmToken &HashTok = Parser.getTok(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2223 | if (HashTok.isNot(AsmToken::Hash)) |
| 2224 | return Error(HashTok.getLoc(), "'#' expected"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 2225 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2226 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2227 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2228 | if (getParser().ParseExpression(Offset)) |
| 2229 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2230 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2231 | } |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2232 | return false; |
| 2233 | } |
| 2234 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2235 | /// parseShift as one of these two: |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2236 | /// ( lsl | lsr | asr | ror ) , # shift_amount |
| 2237 | /// rrx |
| 2238 | /// and returns true if it parses a shift otherwise it returns false. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2239 | bool ARMAsmParser::parseShift(ARM_AM::ShiftOpc &St, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2240 | const MCExpr *&ShiftAmount, SMLoc &E) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2241 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2242 | if (Tok.isNot(AsmToken::Identifier)) |
| 2243 | return true; |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 2244 | StringRef ShiftName = Tok.getString(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2245 | if (ShiftName == "lsl" || ShiftName == "LSL") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2246 | St = ARM_AM::lsl; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2247 | else if (ShiftName == "lsr" || ShiftName == "LSR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2248 | St = ARM_AM::lsr; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2249 | else if (ShiftName == "asr" || ShiftName == "ASR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2250 | St = ARM_AM::asr; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2251 | else if (ShiftName == "ror" || ShiftName == "ROR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2252 | St = ARM_AM::ror; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2253 | else if (ShiftName == "rrx" || ShiftName == "RRX") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2254 | St = ARM_AM::rrx; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2255 | else |
| 2256 | return true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2257 | Parser.Lex(); // Eat shift type token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2258 | |
| 2259 | // Rrx stands alone. |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2260 | if (St == ARM_AM::rrx) |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2261 | return false; |
| 2262 | |
| 2263 | // Otherwise, there must be a '#' and a shift amount. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2264 | const AsmToken &HashTok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2265 | if (HashTok.isNot(AsmToken::Hash)) |
| 2266 | return Error(HashTok.getLoc(), "'#' expected"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2267 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2268 | |
| 2269 | if (getParser().ParseExpression(ShiftAmount)) |
| 2270 | return true; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2271 | |
| 2272 | return false; |
| 2273 | } |
| 2274 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2275 | /// Parse a arm instruction operand. For now this parses the operand regardless |
| 2276 | /// of the mnemonic. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2277 | bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2278 | StringRef Mnemonic) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2279 | SMLoc S, E; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2280 | |
| 2281 | // Check if the current operand has a custom associated parser, if so, try to |
| 2282 | // custom parse the operand, or fallback to the general approach. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 2283 | OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic); |
| 2284 | if (ResTy == MatchOperand_Success) |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2285 | return false; |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 2286 | // If there wasn't a custom match, try the generic matcher below. Otherwise, |
| 2287 | // there was a match, but an error occurred, in which case, just return that |
| 2288 | // the operand parsing failed. |
| 2289 | if (ResTy == MatchOperand_ParseFail) |
| 2290 | return true; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2291 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2292 | switch (getLexer().getKind()) { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 2293 | default: |
| 2294 | Error(Parser.getTok().getLoc(), "unexpected token in operand"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2295 | return true; |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2296 | case AsmToken::Identifier: { |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2297 | if (!tryParseRegisterWithWriteBack(Operands)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2298 | return false; |
Jim Grosbach | 0d87ec2 | 2011-07-26 20:41:24 +0000 | [diff] [blame] | 2299 | int Res = tryParseShiftRegister(Operands); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2300 | if (Res == 0) // success |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2301 | return false; |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2302 | else if (Res == -1) // irrecoverable error |
| 2303 | return true; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 2304 | |
| 2305 | // Fall though for the Identifier case that is not a register or a |
| 2306 | // special name. |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2307 | } |
Kevin Enderby | 67b212e | 2011-01-13 20:32:36 +0000 | [diff] [blame] | 2308 | case AsmToken::Integer: // things like 1f and 2b as a branch targets |
| 2309 | case AsmToken::Dot: { // . as a branch target |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2310 | // This was not a register so parse other operands that start with an |
| 2311 | // identifier (like labels) as expressions and create them as immediates. |
| 2312 | const MCExpr *IdVal; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2313 | S = Parser.getTok().getLoc(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2314 | if (getParser().ParseExpression(IdVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2315 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2316 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2317 | Operands.push_back(ARMOperand::CreateImm(IdVal, S, E)); |
| 2318 | return false; |
| 2319 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2320 | case AsmToken::LBrac: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2321 | return parseMemory(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 2322 | case AsmToken::LCurly: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2323 | return parseRegisterList(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 2324 | case AsmToken::Hash: |
Kevin Enderby | 079469f | 2009-10-13 23:33:38 +0000 | [diff] [blame] | 2325 | // #42 -> immediate. |
| 2326 | // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2327 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2328 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2329 | const MCExpr *ImmVal; |
| 2330 | if (getParser().ParseExpression(ImmVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2331 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2332 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2333 | Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E)); |
| 2334 | return false; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2335 | case AsmToken::Colon: { |
| 2336 | // ":lower16:" and ":upper16:" expression prefixes |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2337 | // FIXME: Check it's an expression prefix, |
| 2338 | // e.g. (FOO - :lower16:BAR) isn't legal. |
| 2339 | ARMMCExpr::VariantKind RefKind; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2340 | if (parsePrefix(RefKind)) |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2341 | return true; |
| 2342 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2343 | const MCExpr *SubExprVal; |
| 2344 | if (getParser().ParseExpression(SubExprVal)) |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2345 | return true; |
| 2346 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2347 | const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal, |
| 2348 | getContext()); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2349 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2350 | Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E)); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2351 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2352 | } |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2353 | } |
| 2354 | } |
| 2355 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2356 | // parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e. |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2357 | // :lower16: and :upper16:. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2358 | bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2359 | RefKind = ARMMCExpr::VK_ARM_None; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2360 | |
| 2361 | // :lower16: and :upper16: modifiers |
Jason W Kim | 8a8696d | 2011-01-13 00:27:00 +0000 | [diff] [blame] | 2362 | assert(getLexer().is(AsmToken::Colon) && "expected a :"); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2363 | Parser.Lex(); // Eat ':' |
| 2364 | |
| 2365 | if (getLexer().isNot(AsmToken::Identifier)) { |
| 2366 | Error(Parser.getTok().getLoc(), "expected prefix identifier in operand"); |
| 2367 | return true; |
| 2368 | } |
| 2369 | |
| 2370 | StringRef IDVal = Parser.getTok().getIdentifier(); |
| 2371 | if (IDVal == "lower16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2372 | RefKind = ARMMCExpr::VK_ARM_LO16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2373 | } else if (IDVal == "upper16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2374 | RefKind = ARMMCExpr::VK_ARM_HI16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2375 | } else { |
| 2376 | Error(Parser.getTok().getLoc(), "unexpected prefix in operand"); |
| 2377 | return true; |
| 2378 | } |
| 2379 | Parser.Lex(); |
| 2380 | |
| 2381 | if (getLexer().isNot(AsmToken::Colon)) { |
| 2382 | Error(Parser.getTok().getLoc(), "unexpected token after prefix"); |
| 2383 | return true; |
| 2384 | } |
| 2385 | Parser.Lex(); // Eat the last ':' |
| 2386 | return false; |
| 2387 | } |
| 2388 | |
| 2389 | const MCExpr * |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2390 | ARMAsmParser::applyPrefixToExpr(const MCExpr *E, |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2391 | MCSymbolRefExpr::VariantKind Variant) { |
| 2392 | // Recurse over the given expression, rebuilding it to apply the given variant |
| 2393 | // to the leftmost symbol. |
| 2394 | if (Variant == MCSymbolRefExpr::VK_None) |
| 2395 | return E; |
| 2396 | |
| 2397 | switch (E->getKind()) { |
| 2398 | case MCExpr::Target: |
| 2399 | llvm_unreachable("Can't handle target expr yet"); |
| 2400 | case MCExpr::Constant: |
| 2401 | llvm_unreachable("Can't handle lower16/upper16 of constant yet"); |
| 2402 | |
| 2403 | case MCExpr::SymbolRef: { |
| 2404 | const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E); |
| 2405 | |
| 2406 | if (SRE->getKind() != MCSymbolRefExpr::VK_None) |
| 2407 | return 0; |
| 2408 | |
| 2409 | return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext()); |
| 2410 | } |
| 2411 | |
| 2412 | case MCExpr::Unary: |
| 2413 | llvm_unreachable("Can't handle unary expressions yet"); |
| 2414 | |
| 2415 | case MCExpr::Binary: { |
| 2416 | const MCBinaryExpr *BE = cast<MCBinaryExpr>(E); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2417 | const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2418 | const MCExpr *RHS = BE->getRHS(); |
| 2419 | if (!LHS) |
| 2420 | return 0; |
| 2421 | |
| 2422 | return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext()); |
| 2423 | } |
| 2424 | } |
| 2425 | |
| 2426 | assert(0 && "Invalid expression kind!"); |
| 2427 | return 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2428 | } |
| 2429 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2430 | /// \brief Given a mnemonic, split out possible predication code and carry |
| 2431 | /// setting letters to form a canonical mnemonic and flags. |
| 2432 | // |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2433 | // FIXME: Would be nice to autogen this. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2434 | StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic, |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2435 | unsigned &PredicationCode, |
| 2436 | bool &CarrySetting, |
| 2437 | unsigned &ProcessorIMod) { |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2438 | PredicationCode = ARMCC::AL; |
| 2439 | CarrySetting = false; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2440 | ProcessorIMod = 0; |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2441 | |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2442 | // Ignore some mnemonics we know aren't predicated forms. |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2443 | // |
| 2444 | // FIXME: Would be nice to autogen this. |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2445 | if ((Mnemonic == "movs" && isThumb()) || |
| 2446 | Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" || |
| 2447 | Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" || |
| 2448 | Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" || |
| 2449 | Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" || |
| 2450 | Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" || |
| 2451 | Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" || |
| 2452 | Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal") |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2453 | return Mnemonic; |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 2454 | |
Jim Grosbach | 3f00e31 | 2011-07-11 17:09:57 +0000 | [diff] [blame] | 2455 | // First, split out any predication code. Ignore mnemonics we know aren't |
| 2456 | // predicated but do have a carry-set and so weren't caught above. |
Jim Grosbach | ab40f4b | 2011-07-20 18:20:31 +0000 | [diff] [blame] | 2457 | if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" && |
Jim Grosbach | 71725a0 | 2011-07-27 21:58:11 +0000 | [diff] [blame] | 2458 | Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" && |
Jim Grosbach | 49f2ced | 2011-07-27 22:01:42 +0000 | [diff] [blame] | 2459 | Mnemonic != "umlals" && Mnemonic != "umulls") { |
Jim Grosbach | 3f00e31 | 2011-07-11 17:09:57 +0000 | [diff] [blame] | 2460 | unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2)) |
| 2461 | .Case("eq", ARMCC::EQ) |
| 2462 | .Case("ne", ARMCC::NE) |
| 2463 | .Case("hs", ARMCC::HS) |
| 2464 | .Case("cs", ARMCC::HS) |
| 2465 | .Case("lo", ARMCC::LO) |
| 2466 | .Case("cc", ARMCC::LO) |
| 2467 | .Case("mi", ARMCC::MI) |
| 2468 | .Case("pl", ARMCC::PL) |
| 2469 | .Case("vs", ARMCC::VS) |
| 2470 | .Case("vc", ARMCC::VC) |
| 2471 | .Case("hi", ARMCC::HI) |
| 2472 | .Case("ls", ARMCC::LS) |
| 2473 | .Case("ge", ARMCC::GE) |
| 2474 | .Case("lt", ARMCC::LT) |
| 2475 | .Case("gt", ARMCC::GT) |
| 2476 | .Case("le", ARMCC::LE) |
| 2477 | .Case("al", ARMCC::AL) |
| 2478 | .Default(~0U); |
| 2479 | if (CC != ~0U) { |
| 2480 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2); |
| 2481 | PredicationCode = CC; |
| 2482 | } |
Bill Wendling | 52925b6 | 2010-10-29 23:50:21 +0000 | [diff] [blame] | 2483 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 2484 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2485 | // Next, determine if we have a carry setting bit. We explicitly ignore all |
| 2486 | // the instructions we know end in 's'. |
| 2487 | if (Mnemonic.endswith("s") && |
| 2488 | !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" || |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2489 | Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" || |
| 2490 | Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" || |
| 2491 | Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" || |
| 2492 | Mnemonic == "vrsqrts" || (Mnemonic == "movs" && isThumb()))) { |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2493 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1); |
| 2494 | CarrySetting = true; |
| 2495 | } |
| 2496 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2497 | // The "cps" instruction can have a interrupt mode operand which is glued into |
| 2498 | // the mnemonic. Check if this is the case, split it and parse the imod op |
| 2499 | if (Mnemonic.startswith("cps")) { |
| 2500 | // Split out any imod code. |
| 2501 | unsigned IMod = |
| 2502 | StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2)) |
| 2503 | .Case("ie", ARM_PROC::IE) |
| 2504 | .Case("id", ARM_PROC::ID) |
| 2505 | .Default(~0U); |
| 2506 | if (IMod != ~0U) { |
| 2507 | Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2); |
| 2508 | ProcessorIMod = IMod; |
| 2509 | } |
| 2510 | } |
| 2511 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2512 | return Mnemonic; |
| 2513 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2514 | |
| 2515 | /// \brief Given a canonical mnemonic, determine if the instruction ever allows |
| 2516 | /// inclusion of carry set or predication code operands. |
| 2517 | // |
| 2518 | // FIXME: It would be nice to autogen this. |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 2519 | void ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2520 | getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 2521 | bool &CanAcceptPredicationCode) { |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 2522 | if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" || |
| 2523 | Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" || |
| 2524 | Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" || |
| 2525 | Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" || |
Bruno Cardoso Lopes | be64b39 | 2011-05-27 23:46:09 +0000 | [diff] [blame] | 2526 | Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" || |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 2527 | Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" || |
| 2528 | Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" || |
Bruno Cardoso Lopes | be64b39 | 2011-05-27 23:46:09 +0000 | [diff] [blame] | 2529 | Mnemonic == "eor" || Mnemonic == "smlal" || |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 2530 | (Mnemonic == "mov" && !isThumbOne())) { |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 2531 | CanAcceptCarrySet = true; |
| 2532 | } else { |
| 2533 | CanAcceptCarrySet = false; |
| 2534 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2535 | |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 2536 | if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" || |
| 2537 | Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" || |
| 2538 | Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" || |
| 2539 | Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" || |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2540 | Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" || |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 2541 | Mnemonic == "setend" || |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2542 | Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) { |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2543 | CanAcceptPredicationCode = false; |
| 2544 | } else { |
| 2545 | CanAcceptPredicationCode = true; |
| 2546 | } |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 2547 | |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 2548 | if (isThumb()) |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 2549 | if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" || |
Jim Grosbach | 63b46fa | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 2550 | Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp") |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 2551 | CanAcceptPredicationCode = false; |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2552 | } |
| 2553 | |
| 2554 | /// Parse an arm instruction mnemonic followed by its operands. |
| 2555 | bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc, |
| 2556 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2557 | // Create the leading tokens for the mnemonic, split by '.' characters. |
| 2558 | size_t Start = 0, Next = Name.find('.'); |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2559 | StringRef Mnemonic = Name.slice(Start, Next); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2560 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2561 | // Split out the predication code and carry setting flag from the mnemonic. |
| 2562 | unsigned PredicationCode; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2563 | unsigned ProcessorIMod; |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2564 | bool CarrySetting; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2565 | Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting, |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 2566 | ProcessorIMod); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2567 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2568 | Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc)); |
| 2569 | |
| 2570 | // FIXME: This is all a pretty gross hack. We should automatically handle |
| 2571 | // optional operands like this via tblgen. |
Bill Wendling | 9717fa9 | 2010-11-21 10:56:05 +0000 | [diff] [blame] | 2572 | |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2573 | // Next, add the CCOut and ConditionCode operands, if needed. |
| 2574 | // |
| 2575 | // For mnemonics which can ever incorporate a carry setting bit or predication |
| 2576 | // code, our matching model involves us always generating CCOut and |
| 2577 | // ConditionCode operands to match the mnemonic "as written" and then we let |
| 2578 | // the matcher deal with finding the right instruction or generating an |
| 2579 | // appropriate error. |
| 2580 | bool CanAcceptCarrySet, CanAcceptPredicationCode; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2581 | getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode); |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2582 | |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 2583 | // If we had a carry-set on an instruction that can't do that, issue an |
| 2584 | // error. |
| 2585 | if (!CanAcceptCarrySet && CarrySetting) { |
| 2586 | Parser.EatToEndOfStatement(); |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2587 | return Error(NameLoc, "instruction '" + Mnemonic + |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 2588 | "' can not set flags, but 's' suffix specified"); |
| 2589 | } |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 2590 | // If we had a predication code on an instruction that can't do that, issue an |
| 2591 | // error. |
| 2592 | if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) { |
| 2593 | Parser.EatToEndOfStatement(); |
| 2594 | return Error(NameLoc, "instruction '" + Mnemonic + |
| 2595 | "' is not predicable, but condition code specified"); |
| 2596 | } |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 2597 | |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2598 | // Add the carry setting operand, if necessary. |
| 2599 | // |
| 2600 | // FIXME: It would be awesome if we could somehow invent a location such that |
| 2601 | // match errors on this operand would print a nice diagnostic about how the |
| 2602 | // 's' character in the mnemonic resulted in a CCOut operand. |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 2603 | if (CanAcceptCarrySet) |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2604 | Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0, |
| 2605 | NameLoc)); |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2606 | |
| 2607 | // Add the predication code operand, if necessary. |
| 2608 | if (CanAcceptPredicationCode) { |
| 2609 | Operands.push_back(ARMOperand::CreateCondCode( |
| 2610 | ARMCC::CondCodes(PredicationCode), NameLoc)); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2611 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 2612 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2613 | // Add the processor imod operand, if necessary. |
| 2614 | if (ProcessorIMod) { |
| 2615 | Operands.push_back(ARMOperand::CreateImm( |
| 2616 | MCConstantExpr::Create(ProcessorIMod, getContext()), |
| 2617 | NameLoc, NameLoc)); |
| 2618 | } else { |
| 2619 | // This mnemonic can't ever accept a imod, but the user wrote |
| 2620 | // one (or misspelled another mnemonic). |
| 2621 | |
| 2622 | // FIXME: Issue a nice error. |
| 2623 | } |
| 2624 | |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 2625 | // Add the remaining tokens in the mnemonic. |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 2626 | while (Next != StringRef::npos) { |
| 2627 | Start = Next; |
| 2628 | Next = Name.find('.', Start + 1); |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2629 | StringRef ExtraToken = Name.slice(Start, Next); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2630 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2631 | Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc)); |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 2632 | } |
| 2633 | |
| 2634 | // Read the remaining operands. |
| 2635 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2636 | // Read the first operand. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2637 | if (parseOperand(Operands, Mnemonic)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 2638 | Parser.EatToEndOfStatement(); |
| 2639 | return true; |
| 2640 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2641 | |
| 2642 | while (getLexer().is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2643 | Parser.Lex(); // Eat the comma. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2644 | |
| 2645 | // Parse and remember the operand. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2646 | if (parseOperand(Operands, Mnemonic)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 2647 | Parser.EatToEndOfStatement(); |
| 2648 | return true; |
| 2649 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2650 | } |
| 2651 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 2652 | |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 2653 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 2654 | Parser.EatToEndOfStatement(); |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 2655 | return TokError("unexpected token in argument list"); |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 2656 | } |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 2657 | |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 2658 | Parser.Lex(); // Consume the EndOfStatement |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2659 | |
| 2660 | |
| 2661 | // The 'mov' mnemonic is special. One variant has a cc_out operand, while |
| 2662 | // another does not. Specifically, the MOVW instruction does not. So we |
| 2663 | // special case it here and remove the defaulted (non-setting) cc_out |
| 2664 | // operand if that's the instruction we're trying to match. |
| 2665 | // |
| 2666 | // We do this post-processing of the explicit operands rather than just |
| 2667 | // conditionally adding the cc_out in the first place because we need |
| 2668 | // to check the type of the parsed immediate operand. |
| 2669 | if (Mnemonic == "mov" && Operands.size() > 4 && |
| 2670 | !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() && |
Jim Grosbach | 731f209 | 2011-07-19 19:45:44 +0000 | [diff] [blame] | 2671 | static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() && |
| 2672 | static_cast<ARMOperand*>(Operands[1])->getReg() == 0) { |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2673 | ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]); |
| 2674 | Operands.erase(Operands.begin() + 1); |
| 2675 | delete Op; |
| 2676 | } |
| 2677 | |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 2678 | return false; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2679 | } |
| 2680 | |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 2681 | // Validate context-sensitive operand constraints. |
| 2682 | // FIXME: We would really like to be able to tablegen'erate this. |
| 2683 | bool ARMAsmParser:: |
| 2684 | validateInstruction(MCInst &Inst, |
| 2685 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2686 | switch (Inst.getOpcode()) { |
| 2687 | case ARM::LDREXD: { |
| 2688 | // Rt2 must be Rt + 1. |
| 2689 | unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg()); |
| 2690 | unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg()); |
| 2691 | if (Rt2 != Rt + 1) |
| 2692 | return Error(Operands[3]->getStartLoc(), |
| 2693 | "destination operands must be sequential"); |
| 2694 | return false; |
| 2695 | } |
| 2696 | case ARM::STREXD: { |
| 2697 | // Rt2 must be Rt + 1. |
| 2698 | unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg()); |
| 2699 | unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg()); |
| 2700 | if (Rt2 != Rt + 1) |
| 2701 | return Error(Operands[4]->getStartLoc(), |
| 2702 | "source operands must be sequential"); |
| 2703 | return false; |
| 2704 | } |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 2705 | case ARM::SBFX: |
| 2706 | case ARM::UBFX: { |
| 2707 | // width must be in range [1, 32-lsb] |
| 2708 | unsigned lsb = Inst.getOperand(2).getImm(); |
| 2709 | unsigned widthm1 = Inst.getOperand(3).getImm(); |
| 2710 | if (widthm1 >= 32 - lsb) |
| 2711 | return Error(Operands[5]->getStartLoc(), |
| 2712 | "bitfield width must be in range [1,32-lsb]"); |
| 2713 | } |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 2714 | } |
| 2715 | |
| 2716 | return false; |
| 2717 | } |
| 2718 | |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 2719 | bool ARMAsmParser:: |
| 2720 | MatchAndEmitInstruction(SMLoc IDLoc, |
| 2721 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 2722 | MCStreamer &Out) { |
| 2723 | MCInst Inst; |
| 2724 | unsigned ErrorInfo; |
Jim Grosbach | 5a18700 | 2011-07-19 18:32:48 +0000 | [diff] [blame] | 2725 | MatchResultTy MatchResult; |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 2726 | MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 2727 | switch (MatchResult) { |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2728 | case Match_Success: |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 2729 | // Context sensitive operand constraints aren't handled by the matcher, |
| 2730 | // so check them here. |
| 2731 | if (validateInstruction(Inst, Operands)) |
| 2732 | return true; |
| 2733 | |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 2734 | Out.EmitInstruction(Inst); |
| 2735 | return false; |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2736 | case Match_MissingFeature: |
| 2737 | Error(IDLoc, "instruction requires a CPU feature not currently enabled"); |
| 2738 | return true; |
| 2739 | case Match_InvalidOperand: { |
| 2740 | SMLoc ErrorLoc = IDLoc; |
| 2741 | if (ErrorInfo != ~0U) { |
| 2742 | if (ErrorInfo >= Operands.size()) |
| 2743 | return Error(IDLoc, "too few operands for instruction"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 2744 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2745 | ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc(); |
| 2746 | if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc; |
| 2747 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 2748 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2749 | return Error(ErrorLoc, "invalid operand for instruction"); |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 2750 | } |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2751 | case Match_MnemonicFail: |
| 2752 | return Error(IDLoc, "unrecognized instruction mnemonic"); |
Daniel Dunbar | b412915 | 2011-02-04 17:12:23 +0000 | [diff] [blame] | 2753 | case Match_ConversionFail: |
| 2754 | return Error(IDLoc, "unable to convert operands to instruction"); |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2755 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 2756 | |
Eric Christopher | c223e2b | 2010-10-29 09:26:59 +0000 | [diff] [blame] | 2757 | llvm_unreachable("Implement any new match types added!"); |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 2758 | return true; |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 2759 | } |
| 2760 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2761 | /// parseDirective parses the arm specific directives |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2762 | bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) { |
| 2763 | StringRef IDVal = DirectiveID.getIdentifier(); |
| 2764 | if (IDVal == ".word") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2765 | return parseDirectiveWord(4, DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2766 | else if (IDVal == ".thumb") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2767 | return parseDirectiveThumb(DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2768 | else if (IDVal == ".thumb_func") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2769 | return parseDirectiveThumbFunc(DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2770 | else if (IDVal == ".code") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2771 | return parseDirectiveCode(DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2772 | else if (IDVal == ".syntax") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2773 | return parseDirectiveSyntax(DirectiveID.getLoc()); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2774 | return true; |
| 2775 | } |
| 2776 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2777 | /// parseDirectiveWord |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2778 | /// ::= .word [ expression (, expression)* ] |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2779 | bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) { |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2780 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 2781 | for (;;) { |
| 2782 | const MCExpr *Value; |
| 2783 | if (getParser().ParseExpression(Value)) |
| 2784 | return true; |
| 2785 | |
Chris Lattner | aaec205 | 2010-01-19 19:46:13 +0000 | [diff] [blame] | 2786 | getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2787 | |
| 2788 | if (getLexer().is(AsmToken::EndOfStatement)) |
| 2789 | break; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 2790 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2791 | // FIXME: Improve diagnostic. |
| 2792 | if (getLexer().isNot(AsmToken::Comma)) |
| 2793 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2794 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2795 | } |
| 2796 | } |
| 2797 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2798 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2799 | return false; |
| 2800 | } |
| 2801 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2802 | /// parseDirectiveThumb |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2803 | /// ::= .thumb |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2804 | bool ARMAsmParser::parseDirectiveThumb(SMLoc L) { |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2805 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 2806 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2807 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2808 | |
| 2809 | // TODO: set thumb mode |
| 2810 | // TODO: tell the MC streamer the mode |
| 2811 | // getParser().getStreamer().Emit???(); |
| 2812 | return false; |
| 2813 | } |
| 2814 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2815 | /// parseDirectiveThumbFunc |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2816 | /// ::= .thumbfunc symbol_name |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2817 | bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) { |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 2818 | const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo(); |
| 2819 | bool isMachO = MAI.hasSubsectionsViaSymbols(); |
| 2820 | StringRef Name; |
| 2821 | |
| 2822 | // Darwin asm has function name after .thumb_func direction |
| 2823 | // ELF doesn't |
| 2824 | if (isMachO) { |
| 2825 | const AsmToken &Tok = Parser.getTok(); |
| 2826 | if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) |
| 2827 | return Error(L, "unexpected token in .thumb_func directive"); |
| 2828 | Name = Tok.getString(); |
| 2829 | Parser.Lex(); // Consume the identifier token. |
| 2830 | } |
| 2831 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2832 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 2833 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2834 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2835 | |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 2836 | // FIXME: assuming function name will be the line following .thumb_func |
| 2837 | if (!isMachO) { |
| 2838 | Name = Parser.getTok().getString(); |
| 2839 | } |
| 2840 | |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 2841 | // Mark symbol as a thumb symbol. |
| 2842 | MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name); |
| 2843 | getParser().getStreamer().EmitThumbFunc(Func); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2844 | return false; |
| 2845 | } |
| 2846 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2847 | /// parseDirectiveSyntax |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2848 | /// ::= .syntax unified | divided |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2849 | bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2850 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2851 | if (Tok.isNot(AsmToken::Identifier)) |
| 2852 | return Error(L, "unexpected token in .syntax directive"); |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 2853 | StringRef Mode = Tok.getString(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 2854 | if (Mode == "unified" || Mode == "UNIFIED") |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2855 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 2856 | else if (Mode == "divided" || Mode == "DIVIDED") |
Kevin Enderby | 9e56fb1 | 2011-01-27 23:22:36 +0000 | [diff] [blame] | 2857 | return Error(L, "'.syntax divided' arm asssembly not supported"); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2858 | else |
| 2859 | return Error(L, "unrecognized syntax mode in .syntax directive"); |
| 2860 | |
| 2861 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2862 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2863 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2864 | |
| 2865 | // TODO tell the MC streamer the mode |
| 2866 | // getParser().getStreamer().Emit???(); |
| 2867 | return false; |
| 2868 | } |
| 2869 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2870 | /// parseDirectiveCode |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2871 | /// ::= .code 16 | 32 |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2872 | bool ARMAsmParser::parseDirectiveCode(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2873 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2874 | if (Tok.isNot(AsmToken::Integer)) |
| 2875 | return Error(L, "unexpected token in .code directive"); |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2876 | int64_t Val = Parser.getTok().getIntVal(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 2877 | if (Val == 16) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2878 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 2879 | else if (Val == 32) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2880 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2881 | else |
| 2882 | return Error(L, "invalid operand to .code directive"); |
| 2883 | |
| 2884 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2885 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2886 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2887 | |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 2888 | if (Val == 16) { |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 2889 | if (!isThumb()) { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 2890 | SwitchMode(); |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 2891 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16); |
| 2892 | } |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 2893 | } else { |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 2894 | if (isThumb()) { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 2895 | SwitchMode(); |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 2896 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32); |
| 2897 | } |
Evan Cheng | eb0caa1 | 2011-07-08 22:49:55 +0000 | [diff] [blame] | 2898 | } |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 2899 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2900 | return false; |
| 2901 | } |
| 2902 | |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 2903 | extern "C" void LLVMInitializeARMAsmLexer(); |
| 2904 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2905 | /// Force static initialization. |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2906 | extern "C" void LLVMInitializeARMAsmParser() { |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 2907 | RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget); |
| 2908 | RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget); |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 2909 | LLVMInitializeARMAsmLexer(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2910 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 2911 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 2912 | #define GET_REGISTER_MATCHER |
| 2913 | #define GET_MATCHER_IMPLEMENTATION |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 2914 | #include "ARMGenAsmMatcher.inc" |