blob: be78200c3098faf77272b75d6a857e9fbad9b4ea [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000031#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
50static cl::opt<bool> DisableReMat("disable-rematerialization",
51 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Dan Gohman4c8f8702008-07-25 15:08:37 +000053static cl::opt<bool> EnableAggressiveRemat("aggressive-remat", cl::Hidden);
54
Owen Andersonae339ba2008-08-19 00:17:30 +000055static cl::opt<bool> EnableFastSpilling("fast-spill",
56 cl::init(false), cl::Hidden);
57
Evan Cheng752195e2009-09-14 21:33:42 +000058static cl::opt<bool> EarlyCoalescing("early-coalescing", cl::init(false));
59
60static cl::opt<int> CoalescingLimit("early-coalescing-limit",
61 cl::init(-1), cl::Hidden);
62
63STATISTIC(numIntervals , "Number of original intervals");
64STATISTIC(numFolds , "Number of loads/stores folded into instructions");
65STATISTIC(numSplits , "Number of intervals split");
66STATISTIC(numCoalescing, "Number of early coalescing performed");
Chris Lattnercd3245a2006-12-19 22:41:21 +000067
Devang Patel19974732007-05-03 01:11:54 +000068char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000069static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000070
Chris Lattnerf7da2c72006-08-24 22:43:55 +000071void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000072 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000073 AU.addRequired<AliasAnalysis>();
74 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000075 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000076 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000077 AU.addPreservedID(MachineLoopInfoID);
78 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000079
80 if (!StrongPHIElim) {
81 AU.addPreservedID(PHIEliminationID);
82 AU.addRequiredID(PHIEliminationID);
83 }
84
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000085 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000086 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000087}
88
Chris Lattnerf7da2c72006-08-24 22:43:55 +000089void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000090 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000091 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000092 E = r2iMap_.end(); I != E; ++I)
93 delete I->second;
94
Evan Cheng3f32d652008-06-04 09:18:41 +000095 MBB2IdxMap.clear();
Evan Cheng4ca980e2007-10-17 02:10:22 +000096 Idx2MBBMap.clear();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000097 mi2iMap_.clear();
98 i2miMap_.clear();
99 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +0000100 terminatorGaps.clear();
Evan Cheng752195e2009-09-14 21:33:42 +0000101 phiJoinCopies.clear();
Lang Hamesffd13262009-07-09 03:57:02 +0000102
Evan Chengdd199d22007-09-06 01:07:24 +0000103 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
104 VNInfoAllocator.Reset();
Evan Cheng752195e2009-09-14 21:33:42 +0000105 while (!CloneMIs.empty()) {
106 MachineInstr *MI = CloneMIs.back();
107 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +0000108 mf_->DeleteMachineInstr(MI);
109 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000110}
111
Evan Cheng6ade93b2009-08-05 03:53:14 +0000112static bool CanTurnIntoImplicitDef(MachineInstr *MI, unsigned Reg,
Evan Chengb0f59732009-09-21 04:32:32 +0000113 unsigned OpIdx, const TargetInstrInfo *tii_){
Evan Cheng6ade93b2009-08-05 03:53:14 +0000114 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
115 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
116 Reg == SrcReg)
117 return true;
118
Evan Chengb0f59732009-09-21 04:32:32 +0000119 if (OpIdx == 2 && MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG)
Evan Cheng6ade93b2009-08-05 03:53:14 +0000120 return true;
Evan Chengb0f59732009-09-21 04:32:32 +0000121 if (OpIdx == 1 && MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)
Evan Cheng6ade93b2009-08-05 03:53:14 +0000122 return true;
123 return false;
124}
125
Evan Cheng2578ba22009-07-01 01:59:31 +0000126/// processImplicitDefs - Process IMPLICIT_DEF instructions and make sure
127/// there is one implicit_def for each use. Add isUndef marker to
128/// implicit_def defs and their uses.
129void LiveIntervals::processImplicitDefs() {
130 SmallSet<unsigned, 8> ImpDefRegs;
131 SmallVector<MachineInstr*, 8> ImpDefMIs;
132 MachineBasicBlock *Entry = mf_->begin();
133 SmallPtrSet<MachineBasicBlock*,16> Visited;
134 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
135 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
136 DFI != E; ++DFI) {
137 MachineBasicBlock *MBB = *DFI;
138 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
139 I != E; ) {
140 MachineInstr *MI = &*I;
141 ++I;
142 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
143 unsigned Reg = MI->getOperand(0).getReg();
Evan Cheng2578ba22009-07-01 01:59:31 +0000144 ImpDefRegs.insert(Reg);
Evan Cheng296925d2009-09-23 06:28:31 +0000145 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
146 for (const unsigned *SS = tri_->getSubRegisters(Reg); *SS; ++SS)
147 ImpDefRegs.insert(*SS);
148 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000149 ImpDefMIs.push_back(MI);
150 continue;
151 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000152
Evan Chengb0f59732009-09-21 04:32:32 +0000153 if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) {
154 MachineOperand &MO = MI->getOperand(2);
155 if (ImpDefRegs.count(MO.getReg())) {
156 // %reg1032<def> = INSERT_SUBREG %reg1032, undef, 2
157 // This is an identity copy, eliminate it now.
158 if (MO.isKill()) {
159 LiveVariables::VarInfo& vi = lv_->getVarInfo(MO.getReg());
160 vi.removeKill(MI);
161 }
162 MI->eraseFromParent();
163 continue;
164 }
165 }
166
Evan Cheng459a7c62009-07-01 08:19:36 +0000167 bool ChangedToImpDef = false;
168 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng2578ba22009-07-01 01:59:31 +0000169 MachineOperand& MO = MI->getOperand(i);
Evan Cheng6ade93b2009-08-05 03:53:14 +0000170 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng2578ba22009-07-01 01:59:31 +0000171 continue;
172 unsigned Reg = MO.getReg();
173 if (!Reg)
174 continue;
175 if (!ImpDefRegs.count(Reg))
176 continue;
Evan Cheng459a7c62009-07-01 08:19:36 +0000177 // Use is a copy, just turn it into an implicit_def.
Evan Chengb0f59732009-09-21 04:32:32 +0000178 if (CanTurnIntoImplicitDef(MI, Reg, i, tii_)) {
Evan Cheng459a7c62009-07-01 08:19:36 +0000179 bool isKill = MO.isKill();
180 MI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF));
181 for (int j = MI->getNumOperands() - 1, ee = 0; j > ee; --j)
182 MI->RemoveOperand(j);
Evan Chengb0f59732009-09-21 04:32:32 +0000183 if (isKill) {
Evan Cheng459a7c62009-07-01 08:19:36 +0000184 ImpDefRegs.erase(Reg);
Evan Chengb0f59732009-09-21 04:32:32 +0000185 LiveVariables::VarInfo& vi = lv_->getVarInfo(Reg);
186 vi.removeKill(MI);
187 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000188 ChangedToImpDef = true;
189 break;
190 }
191
Evan Cheng2578ba22009-07-01 01:59:31 +0000192 MO.setIsUndef();
Evan Cheng6ade93b2009-08-05 03:53:14 +0000193 if (MO.isKill() || MI->isRegTiedToDefOperand(i)) {
194 // Make sure other uses of
195 for (unsigned j = i+1; j != e; ++j) {
196 MachineOperand &MOJ = MI->getOperand(j);
197 if (MOJ.isReg() && MOJ.isUse() && MOJ.getReg() == Reg)
198 MOJ.setIsUndef();
199 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000200 ImpDefRegs.erase(Reg);
Evan Cheng6ade93b2009-08-05 03:53:14 +0000201 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000202 }
203
Evan Cheng459a7c62009-07-01 08:19:36 +0000204 if (ChangedToImpDef) {
205 // Backtrack to process this new implicit_def.
206 --I;
207 } else {
208 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
209 MachineOperand& MO = MI->getOperand(i);
210 if (!MO.isReg() || !MO.isDef())
211 continue;
212 ImpDefRegs.erase(MO.getReg());
213 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000214 }
215 }
216
217 // Any outstanding liveout implicit_def's?
218 for (unsigned i = 0, e = ImpDefMIs.size(); i != e; ++i) {
219 MachineInstr *MI = ImpDefMIs[i];
220 unsigned Reg = MI->getOperand(0).getReg();
Evan Chengd129d732009-07-17 19:43:40 +0000221 if (TargetRegisterInfo::isPhysicalRegister(Reg) ||
222 !ImpDefRegs.count(Reg)) {
223 // Delete all "local" implicit_def's. That include those which define
224 // physical registers since they cannot be liveout.
225 MI->eraseFromParent();
Evan Cheng2578ba22009-07-01 01:59:31 +0000226 continue;
Evan Chengd129d732009-07-17 19:43:40 +0000227 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000228
229 // If there are multiple defs of the same register and at least one
230 // is not an implicit_def, do not insert implicit_def's before the
231 // uses.
232 bool Skip = false;
233 for (MachineRegisterInfo::def_iterator DI = mri_->def_begin(Reg),
234 DE = mri_->def_end(); DI != DE; ++DI) {
235 if (DI->getOpcode() != TargetInstrInfo::IMPLICIT_DEF) {
236 Skip = true;
237 break;
Evan Cheng2578ba22009-07-01 01:59:31 +0000238 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000239 }
240 if (Skip)
241 continue;
242
Evan Chengd129d732009-07-17 19:43:40 +0000243 // The only implicit_def which we want to keep are those that are live
244 // out of its block.
245 MI->eraseFromParent();
246
Evan Cheng459a7c62009-07-01 08:19:36 +0000247 for (MachineRegisterInfo::use_iterator UI = mri_->use_begin(Reg),
248 UE = mri_->use_end(); UI != UE; ) {
249 MachineOperand &RMO = UI.getOperand();
250 MachineInstr *RMI = &*UI;
251 ++UI;
Evan Cheng2578ba22009-07-01 01:59:31 +0000252 MachineBasicBlock *RMBB = RMI->getParent();
Evan Cheng459a7c62009-07-01 08:19:36 +0000253 if (RMBB == MBB)
Evan Cheng2578ba22009-07-01 01:59:31 +0000254 continue;
Evan Chengd129d732009-07-17 19:43:40 +0000255
256 // Turn a copy use into an implicit_def.
257 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
258 if (tii_->isMoveInstr(*RMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
259 Reg == SrcReg) {
260 RMI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF));
261 for (int j = RMI->getNumOperands() - 1, ee = 0; j > ee; --j)
262 RMI->RemoveOperand(j);
263 continue;
264 }
265
Evan Cheng2578ba22009-07-01 01:59:31 +0000266 const TargetRegisterClass* RC = mri_->getRegClass(Reg);
267 unsigned NewVReg = mri_->createVirtualRegister(RC);
Evan Cheng2578ba22009-07-01 01:59:31 +0000268 RMO.setReg(NewVReg);
269 RMO.setIsUndef();
270 RMO.setIsKill();
271 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000272 }
273 ImpDefRegs.clear();
274 ImpDefMIs.clear();
275 }
276}
277
Lang Hames86511252009-09-04 20:41:11 +0000278
Owen Anderson80b3ce62008-05-28 20:54:50 +0000279void LiveIntervals::computeNumbering() {
280 Index2MiMap OldI2MI = i2miMap_;
Owen Anderson7fbad272008-07-23 21:37:49 +0000281 std::vector<IdxMBBPair> OldI2MBB = Idx2MBBMap;
Owen Anderson80b3ce62008-05-28 20:54:50 +0000282
283 Idx2MBBMap.clear();
284 MBB2IdxMap.clear();
285 mi2iMap_.clear();
286 i2miMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +0000287 terminatorGaps.clear();
Evan Cheng752195e2009-09-14 21:33:42 +0000288 phiJoinCopies.clear();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000289
Owen Andersona1566f22008-07-22 22:46:49 +0000290 FunctionSize = 0;
291
Chris Lattner428b92e2006-09-15 03:57:23 +0000292 // Number MachineInstrs and MachineBasicBlocks.
293 // Initialize MBB indexes to a sentinal.
Lang Hames86511252009-09-04 20:41:11 +0000294 MBB2IdxMap.resize(mf_->getNumBlockIDs(),
295 std::make_pair(MachineInstrIndex(),MachineInstrIndex()));
Chris Lattner428b92e2006-09-15 03:57:23 +0000296
Lang Hames86511252009-09-04 20:41:11 +0000297 MachineInstrIndex MIIndex;
Chris Lattner428b92e2006-09-15 03:57:23 +0000298 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
299 MBB != E; ++MBB) {
Lang Hames86511252009-09-04 20:41:11 +0000300 MachineInstrIndex StartIdx = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000301
Owen Anderson7fbad272008-07-23 21:37:49 +0000302 // Insert an empty slot at the beginning of each block.
Lang Hames35f291d2009-09-12 03:34:03 +0000303 MIIndex = getNextIndex(MIIndex);
Owen Anderson7fbad272008-07-23 21:37:49 +0000304 i2miMap_.push_back(0);
305
Chris Lattner428b92e2006-09-15 03:57:23 +0000306 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
307 I != E; ++I) {
Lang Hamesffd13262009-07-09 03:57:02 +0000308
309 if (I == MBB->getFirstTerminator()) {
310 // Leave a gap for before terminators, this is where we will point
311 // PHI kills.
Lang Hames86511252009-09-04 20:41:11 +0000312 MachineInstrIndex tGap(true, MIIndex);
Lang Hamesffd13262009-07-09 03:57:02 +0000313 bool inserted =
Lang Hames86511252009-09-04 20:41:11 +0000314 terminatorGaps.insert(std::make_pair(&*MBB, tGap)).second;
Lang Hamesffd13262009-07-09 03:57:02 +0000315 assert(inserted &&
316 "Multiple 'first' terminators encountered during numbering.");
Duncan Sands413a15e2009-07-10 20:07:07 +0000317 inserted = inserted; // Avoid compiler warning if assertions turned off.
Lang Hamesffd13262009-07-09 03:57:02 +0000318 i2miMap_.push_back(0);
319
Lang Hames35f291d2009-09-12 03:34:03 +0000320 MIIndex = getNextIndex(MIIndex);
Lang Hamesffd13262009-07-09 03:57:02 +0000321 }
322
Chris Lattner428b92e2006-09-15 03:57:23 +0000323 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000324 assert(inserted && "multiple MachineInstr -> index mappings");
Devang Patel59500c82008-11-21 20:00:59 +0000325 inserted = true;
Chris Lattner428b92e2006-09-15 03:57:23 +0000326 i2miMap_.push_back(I);
Lang Hames35f291d2009-09-12 03:34:03 +0000327 MIIndex = getNextIndex(MIIndex);
Owen Andersona1566f22008-07-22 22:46:49 +0000328 FunctionSize++;
Owen Anderson7fbad272008-07-23 21:37:49 +0000329
Evan Cheng4ed43292008-10-18 05:21:37 +0000330 // Insert max(1, numdefs) empty slots after every instruction.
Evan Cheng99fe34b2008-10-18 05:18:55 +0000331 unsigned Slots = I->getDesc().getNumDefs();
332 if (Slots == 0)
333 Slots = 1;
Lang Hames86511252009-09-04 20:41:11 +0000334 while (Slots--) {
Lang Hames35f291d2009-09-12 03:34:03 +0000335 MIIndex = getNextIndex(MIIndex);
Evan Cheng99fe34b2008-10-18 05:18:55 +0000336 i2miMap_.push_back(0);
Lang Hames86511252009-09-04 20:41:11 +0000337 }
338
Owen Anderson35578012008-06-16 07:10:49 +0000339 }
Lang Hamesffd13262009-07-09 03:57:02 +0000340
341 if (MBB->getFirstTerminator() == MBB->end()) {
342 // Leave a gap for before terminators, this is where we will point
343 // PHI kills.
Lang Hames86511252009-09-04 20:41:11 +0000344 MachineInstrIndex tGap(true, MIIndex);
Lang Hamesffd13262009-07-09 03:57:02 +0000345 bool inserted =
Lang Hames86511252009-09-04 20:41:11 +0000346 terminatorGaps.insert(std::make_pair(&*MBB, tGap)).second;
Lang Hamesffd13262009-07-09 03:57:02 +0000347 assert(inserted &&
348 "Multiple 'first' terminators encountered during numbering.");
Duncan Sands413a15e2009-07-10 20:07:07 +0000349 inserted = inserted; // Avoid compiler warning if assertions turned off.
Lang Hamesffd13262009-07-09 03:57:02 +0000350 i2miMap_.push_back(0);
351
Lang Hames35f291d2009-09-12 03:34:03 +0000352 MIIndex = getNextIndex(MIIndex);
Lang Hamesffd13262009-07-09 03:57:02 +0000353 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000354
Owen Anderson1fbb4542008-06-16 16:58:24 +0000355 // Set the MBB2IdxMap entry for this MBB.
Lang Hames35f291d2009-09-12 03:34:03 +0000356 MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, getPrevSlot(MIIndex));
Owen Anderson1fbb4542008-06-16 16:58:24 +0000357 Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB));
Chris Lattner428b92e2006-09-15 03:57:23 +0000358 }
Lang Hamesffd13262009-07-09 03:57:02 +0000359
Evan Cheng4ca980e2007-10-17 02:10:22 +0000360 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
Owen Anderson80b3ce62008-05-28 20:54:50 +0000361
362 if (!OldI2MI.empty())
Owen Anderson788d0412008-08-06 18:35:45 +0000363 for (iterator OI = begin(), OE = end(); OI != OE; ++OI) {
Owen Anderson03857b22008-08-13 21:49:13 +0000364 for (LiveInterval::iterator LI = OI->second->begin(),
365 LE = OI->second->end(); LI != LE; ++LI) {
Owen Anderson4b5b2092008-05-29 18:15:49 +0000366
Owen Anderson7eec0c22008-05-29 23:01:22 +0000367 // Remap the start index of the live range to the corresponding new
368 // number, or our best guess at what it _should_ correspond to if the
369 // original instruction has been erased. This is either the following
370 // instruction or its predecessor.
Lang Hames86511252009-09-04 20:41:11 +0000371 unsigned index = LI->start.getVecIndex();
372 MachineInstrIndex::Slot offset = LI->start.getSlot();
373 if (LI->start.isLoad()) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000374 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000375 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->start);
Owen Anderson7fbad272008-07-23 21:37:49 +0000376 // Take the pair containing the index
377 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000378 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000379
Owen Anderson7fbad272008-07-23 21:37:49 +0000380 LI->start = getMBBStartIdx(J->second);
381 } else {
Lang Hames86511252009-09-04 20:41:11 +0000382 LI->start = MachineInstrIndex(
383 MachineInstrIndex(mi2iMap_[OldI2MI[index]]),
384 (MachineInstrIndex::Slot)offset);
Owen Anderson7eec0c22008-05-29 23:01:22 +0000385 }
386
387 // Remap the ending index in the same way that we remapped the start,
388 // except for the final step where we always map to the immediately
389 // following instruction.
Lang Hames35f291d2009-09-12 03:34:03 +0000390 index = (getPrevSlot(LI->end)).getVecIndex();
Lang Hames86511252009-09-04 20:41:11 +0000391 offset = LI->end.getSlot();
392 if (LI->end.isLoad()) {
Owen Anderson9382b932008-07-30 00:22:56 +0000393 // VReg dies at end of block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000394 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000395 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->end);
Owen Anderson9382b932008-07-30 00:22:56 +0000396 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000397
Lang Hames35f291d2009-09-12 03:34:03 +0000398 LI->end = getNextSlot(getMBBEndIdx(I->second));
Owen Anderson4b5b2092008-05-29 18:15:49 +0000399 } else {
Owen Andersond7dcbec2008-07-25 19:50:48 +0000400 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000401 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
402
403 if (index != OldI2MI.size())
Lang Hames86511252009-09-04 20:41:11 +0000404 LI->end =
405 MachineInstrIndex(mi2iMap_[OldI2MI[index]],
406 (idx == index ? offset : MachineInstrIndex::LOAD));
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000407 else
Lang Hames86511252009-09-04 20:41:11 +0000408 LI->end =
409 MachineInstrIndex(MachineInstrIndex::NUM * i2miMap_.size());
Owen Anderson4b5b2092008-05-29 18:15:49 +0000410 }
Owen Anderson788d0412008-08-06 18:35:45 +0000411 }
412
Owen Anderson03857b22008-08-13 21:49:13 +0000413 for (LiveInterval::vni_iterator VNI = OI->second->vni_begin(),
414 VNE = OI->second->vni_end(); VNI != VNE; ++VNI) {
Owen Anderson788d0412008-08-06 18:35:45 +0000415 VNInfo* vni = *VNI;
Owen Anderson745825f42008-05-28 22:40:08 +0000416
Owen Anderson7eec0c22008-05-29 23:01:22 +0000417 // Remap the VNInfo def index, which works the same as the
Owen Anderson788d0412008-08-06 18:35:45 +0000418 // start indices above. VN's with special sentinel defs
419 // don't need to be remapped.
Lang Hames857c4e02009-06-17 21:01:20 +0000420 if (vni->isDefAccurate() && !vni->isUnused()) {
Lang Hames86511252009-09-04 20:41:11 +0000421 unsigned index = vni->def.getVecIndex();
422 MachineInstrIndex::Slot offset = vni->def.getSlot();
423 if (vni->def.isLoad()) {
Owen Anderson91292392008-07-30 17:42:47 +0000424 std::vector<IdxMBBPair>::const_iterator I =
Owen Anderson0a7615a2008-07-25 23:06:59 +0000425 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->def);
Owen Anderson91292392008-07-30 17:42:47 +0000426 // Take the pair containing the index
427 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000428 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000429
Owen Anderson91292392008-07-30 17:42:47 +0000430 vni->def = getMBBStartIdx(J->second);
431 } else {
Lang Hames86511252009-09-04 20:41:11 +0000432 vni->def = MachineInstrIndex(mi2iMap_[OldI2MI[index]], offset);
Owen Anderson91292392008-07-30 17:42:47 +0000433 }
Owen Anderson7eec0c22008-05-29 23:01:22 +0000434 }
Owen Anderson745825f42008-05-28 22:40:08 +0000435
Owen Anderson7eec0c22008-05-29 23:01:22 +0000436 // Remap the VNInfo kill indices, which works the same as
437 // the end indices above.
Owen Anderson4b5b2092008-05-29 18:15:49 +0000438 for (size_t i = 0; i < vni->kills.size(); ++i) {
Lang Hames35f291d2009-09-12 03:34:03 +0000439 unsigned index = getPrevSlot(vni->kills[i]).getVecIndex();
Lang Hames86511252009-09-04 20:41:11 +0000440 MachineInstrIndex::Slot offset = vni->kills[i].getSlot();
Lang Hamesffd13262009-07-09 03:57:02 +0000441
Lang Hames86511252009-09-04 20:41:11 +0000442 if (vni->kills[i].isLoad()) {
Lang Hamesffd13262009-07-09 03:57:02 +0000443 assert("Value killed at a load slot.");
444 /*std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000445 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]);
Owen Anderson9382b932008-07-30 00:22:56 +0000446 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000447
Lang Hamesffd13262009-07-09 03:57:02 +0000448 vni->kills[i] = getMBBEndIdx(I->second);*/
Owen Anderson7fbad272008-07-23 21:37:49 +0000449 } else {
Lang Hames86511252009-09-04 20:41:11 +0000450 if (vni->kills[i].isPHIIndex()) {
Lang Hamesffd13262009-07-09 03:57:02 +0000451 std::vector<IdxMBBPair>::const_iterator I =
Lang Hames86511252009-09-04 20:41:11 +0000452 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]);
Lang Hamesffd13262009-07-09 03:57:02 +0000453 --I;
Lang Hames86511252009-09-04 20:41:11 +0000454 vni->kills[i] = terminatorGaps[I->second];
Lang Hamesffd13262009-07-09 03:57:02 +0000455 } else {
456 assert(OldI2MI[index] != 0 &&
457 "Kill refers to instruction not present in index maps.");
Lang Hames86511252009-09-04 20:41:11 +0000458 vni->kills[i] = MachineInstrIndex(mi2iMap_[OldI2MI[index]], offset);
Lang Hamesffd13262009-07-09 03:57:02 +0000459 }
460
461 /*
Owen Andersond7dcbec2008-07-25 19:50:48 +0000462 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000463 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
464
465 if (index != OldI2MI.size())
466 vni->kills[i] = mi2iMap_[OldI2MI[index]] +
467 (idx == index ? offset : 0);
468 else
469 vni->kills[i] = InstrSlots::NUM * i2miMap_.size();
Lang Hamesffd13262009-07-09 03:57:02 +0000470 */
Owen Anderson7eec0c22008-05-29 23:01:22 +0000471 }
Owen Anderson4b5b2092008-05-29 18:15:49 +0000472 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000473 }
Owen Anderson788d0412008-08-06 18:35:45 +0000474 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000475}
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000476
Lang Hamesf41538d2009-06-02 16:53:25 +0000477void LiveIntervals::scaleNumbering(int factor) {
478 // Need to
479 // * scale MBB begin and end points
480 // * scale all ranges.
481 // * Update VNI structures.
482 // * Scale instruction numberings
483
484 // Scale the MBB indices.
485 Idx2MBBMap.clear();
486 for (MachineFunction::iterator MBB = mf_->begin(), MBBE = mf_->end();
487 MBB != MBBE; ++MBB) {
Lang Hames86511252009-09-04 20:41:11 +0000488 std::pair<MachineInstrIndex, MachineInstrIndex> &mbbIndices = MBB2IdxMap[MBB->getNumber()];
489 mbbIndices.first = mbbIndices.first.scale(factor);
490 mbbIndices.second = mbbIndices.second.scale(factor);
Lang Hamesf41538d2009-06-02 16:53:25 +0000491 Idx2MBBMap.push_back(std::make_pair(mbbIndices.first, MBB));
492 }
493 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
494
Lang Hamesffd13262009-07-09 03:57:02 +0000495 // Scale terminator gaps.
Lang Hames86511252009-09-04 20:41:11 +0000496 for (DenseMap<MachineBasicBlock*, MachineInstrIndex>::iterator
Lang Hamesffd13262009-07-09 03:57:02 +0000497 TGI = terminatorGaps.begin(), TGE = terminatorGaps.end();
498 TGI != TGE; ++TGI) {
Lang Hames86511252009-09-04 20:41:11 +0000499 terminatorGaps[TGI->first] = TGI->second.scale(factor);
Lang Hamesffd13262009-07-09 03:57:02 +0000500 }
501
Lang Hamesf41538d2009-06-02 16:53:25 +0000502 // Scale the intervals.
503 for (iterator LI = begin(), LE = end(); LI != LE; ++LI) {
504 LI->second->scaleNumbering(factor);
505 }
506
507 // Scale MachineInstrs.
508 Mi2IndexMap oldmi2iMap = mi2iMap_;
Lang Hames86511252009-09-04 20:41:11 +0000509 MachineInstrIndex highestSlot;
Lang Hamesf41538d2009-06-02 16:53:25 +0000510 for (Mi2IndexMap::iterator MI = oldmi2iMap.begin(), ME = oldmi2iMap.end();
511 MI != ME; ++MI) {
Lang Hames86511252009-09-04 20:41:11 +0000512 MachineInstrIndex newSlot = MI->second.scale(factor);
Lang Hamesf41538d2009-06-02 16:53:25 +0000513 mi2iMap_[MI->first] = newSlot;
514 highestSlot = std::max(highestSlot, newSlot);
515 }
516
Lang Hames86511252009-09-04 20:41:11 +0000517 unsigned highestVIndex = highestSlot.getVecIndex();
Lang Hamesf41538d2009-06-02 16:53:25 +0000518 i2miMap_.clear();
Lang Hames86511252009-09-04 20:41:11 +0000519 i2miMap_.resize(highestVIndex + 1);
Lang Hamesf41538d2009-06-02 16:53:25 +0000520 for (Mi2IndexMap::iterator MI = mi2iMap_.begin(), ME = mi2iMap_.end();
521 MI != ME; ++MI) {
Lang Hames86511252009-09-04 20:41:11 +0000522 i2miMap_[MI->second.getVecIndex()] = const_cast<MachineInstr *>(MI->first);
Lang Hamesf41538d2009-06-02 16:53:25 +0000523 }
524
525}
526
527
Owen Anderson80b3ce62008-05-28 20:54:50 +0000528/// runOnMachineFunction - Register allocate the whole function
529///
530bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
531 mf_ = &fn;
532 mri_ = &mf_->getRegInfo();
533 tm_ = &fn.getTarget();
534 tri_ = tm_->getRegisterInfo();
535 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000536 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000537 lv_ = &getAnalysis<LiveVariables>();
538 allocatableRegs_ = tri_->getAllocatableSet(fn);
539
Evan Cheng2578ba22009-07-01 01:59:31 +0000540 processImplicitDefs();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000541 computeNumbering();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000542 computeIntervals();
Evan Cheng752195e2009-09-14 21:33:42 +0000543 performEarlyCoalescing();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000544
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000545 numIntervals += getNumIntervals();
546
Chris Lattner70ca3582004-09-30 15:59:17 +0000547 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000548 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000549}
550
Chris Lattner70ca3582004-09-30 15:59:17 +0000551/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000552void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000553 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000554 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000555 I->second->print(OS, tri_);
556 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000557 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000558
Evan Cheng752195e2009-09-14 21:33:42 +0000559 printInstrs(OS);
560}
561
562void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000563 OS << "********** MACHINEINSTRS **********\n";
564
Chris Lattner3380d5c2009-07-21 21:12:58 +0000565 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
566 mbbi != mbbe; ++mbbi) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000567 OS << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000568 for (MachineBasicBlock::iterator mii = mbbi->begin(),
569 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000570 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000571 }
572 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000573}
574
Evan Cheng752195e2009-09-14 21:33:42 +0000575void LiveIntervals::dumpInstrs() const {
576 printInstrs(errs());
577}
578
Evan Chengc92da382007-11-03 07:20:12 +0000579/// conflictsWithPhysRegDef - Returns true if the specified register
580/// is defined during the duration of the specified interval.
581bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li,
582 VirtRegMap &vrm, unsigned reg) {
583 for (LiveInterval::Ranges::const_iterator
584 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames86511252009-09-04 20:41:11 +0000585 for (MachineInstrIndex index = getBaseIndex(I->start),
Lang Hames35f291d2009-09-12 03:34:03 +0000586 end = getNextIndex(getBaseIndex(getPrevSlot(I->end))); index != end;
587 index = getNextIndex(index)) {
Evan Chengc92da382007-11-03 07:20:12 +0000588 // skip deleted instructions
589 while (index != end && !getInstructionFromIndex(index))
Lang Hames35f291d2009-09-12 03:34:03 +0000590 index = getNextIndex(index);
Evan Chengc92da382007-11-03 07:20:12 +0000591 if (index == end) break;
592
593 MachineInstr *MI = getInstructionFromIndex(index);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000594 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
595 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Cheng5d446262007-11-15 08:13:29 +0000596 if (SrcReg == li.reg || DstReg == li.reg)
597 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000598 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
599 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000600 if (!mop.isReg())
Evan Chengc92da382007-11-03 07:20:12 +0000601 continue;
602 unsigned PhysReg = mop.getReg();
Evan Cheng5d446262007-11-15 08:13:29 +0000603 if (PhysReg == 0 || PhysReg == li.reg)
Evan Chengc92da382007-11-03 07:20:12 +0000604 continue;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000605 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
Evan Cheng5d446262007-11-15 08:13:29 +0000606 if (!vrm.hasPhys(PhysReg))
607 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000608 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng5d446262007-11-15 08:13:29 +0000609 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000610 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
Evan Chengc92da382007-11-03 07:20:12 +0000611 return true;
612 }
613 }
614 }
615
616 return false;
617}
618
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000619/// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
620/// it can check use as well.
621bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li,
622 unsigned Reg, bool CheckUse,
623 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
624 for (LiveInterval::Ranges::const_iterator
625 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames86511252009-09-04 20:41:11 +0000626 for (MachineInstrIndex index = getBaseIndex(I->start),
Lang Hames35f291d2009-09-12 03:34:03 +0000627 end = getNextIndex(getBaseIndex(getPrevSlot(I->end))); index != end;
628 index = getNextIndex(index)) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000629 // Skip deleted instructions.
630 MachineInstr *MI = 0;
631 while (index != end) {
632 MI = getInstructionFromIndex(index);
633 if (MI)
634 break;
Lang Hames35f291d2009-09-12 03:34:03 +0000635 index = getNextIndex(index);
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000636 }
637 if (index == end) break;
638
639 if (JoinedCopies.count(MI))
640 continue;
641 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
642 MachineOperand& MO = MI->getOperand(i);
643 if (!MO.isReg())
644 continue;
645 if (MO.isUse() && !CheckUse)
646 continue;
647 unsigned PhysReg = MO.getReg();
648 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
649 continue;
650 if (tri_->isSubRegister(Reg, PhysReg))
651 return true;
652 }
653 }
654 }
655
656 return false;
657}
658
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000659#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000660static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000661 if (TargetRegisterInfo::isPhysicalRegister(reg))
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000662 errs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000663 else
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000664 errs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000665}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000666#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000667
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000668void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000669 MachineBasicBlock::iterator mi,
Lang Hames86511252009-09-04 20:41:11 +0000670 MachineInstrIndex MIIdx,
671 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000672 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000673 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000674 DEBUG({
675 errs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000676 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000677 });
Evan Cheng419852c2008-04-03 16:39:43 +0000678
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000679 // Virtual registers may be defined multiple times (due to phi
680 // elimination and 2-addr elimination). Much of what we do only has to be
681 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000682 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000683 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000684 if (interval.empty()) {
685 // Get the Idx of the defining instructions.
Lang Hames86511252009-09-04 20:41:11 +0000686 MachineInstrIndex defIndex = getDefIndex(MIIdx);
Dale Johannesen39faac22009-09-20 00:36:41 +0000687 // Earlyclobbers move back one, so that they overlap the live range
688 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000689 if (MO.isEarlyClobber())
690 defIndex = getUseIndex(MIIdx);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000691 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000692 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000693 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000694 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000695 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000696 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000697 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000698 CopyMI = mi;
Evan Cheng5379f412008-12-19 20:58:01 +0000699 // Earlyclobbers move back one.
Lang Hames857c4e02009-06-17 21:01:20 +0000700 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000701
702 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000703
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000704 // Loop over all of the blocks that the vreg is defined in. There are
705 // two cases we have to handle here. The most common case is a vreg
706 // whose lifetime is contained within a basic block. In this case there
707 // will be a single kill, in MBB, which comes after the definition.
708 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
709 // FIXME: what about dead vars?
Lang Hames86511252009-09-04 20:41:11 +0000710 MachineInstrIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000711 if (vi.Kills[0] != mi)
Lang Hames35f291d2009-09-12 03:34:03 +0000712 killIdx = getNextSlot(getUseIndex(getInstructionIndex(vi.Kills[0])));
Dale Johannesen39faac22009-09-20 00:36:41 +0000713 else if (MO.isEarlyClobber())
714 // Earlyclobbers that die in this instruction move up one extra, to
715 // compensate for having the starting point moved back one. This
716 // gets them to overlap the live range of other outputs.
717 killIdx = getNextSlot(getNextSlot(defIndex));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000718 else
Lang Hames35f291d2009-09-12 03:34:03 +0000719 killIdx = getNextSlot(defIndex);
Chris Lattner6097d132004-07-19 02:15:56 +0000720
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000721 // If the kill happens after the definition, we have an intra-block
722 // live range.
723 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000724 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000725 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000726 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000727 interval.addRange(LR);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000728 DEBUG(errs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000729 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000730 return;
731 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000732 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000733
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000734 // The other case we handle is when a virtual register lives to the end
735 // of the defining block, potentially live across some blocks, then is
736 // live into some number of blocks, but gets killed. Start by adding a
737 // range that goes from this definition to the end of the defining block.
Lang Hames35f291d2009-09-12 03:34:03 +0000738 LiveRange NewLR(defIndex, getNextSlot(getMBBEndIdx(mbb)), ValNo);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000739 DEBUG(errs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000740 interval.addRange(NewLR);
741
742 // Iterate over all of the blocks that the variable is completely
743 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
744 // live interval.
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000745 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
746 E = vi.AliveBlocks.end(); I != E; ++I) {
747 LiveRange LR(getMBBStartIdx(*I),
Lang Hames35f291d2009-09-12 03:34:03 +0000748 getNextSlot(getMBBEndIdx(*I)), // MBB ends at -1.
Dan Gohman4a829ec2008-11-13 16:31:27 +0000749 ValNo);
750 interval.addRange(LR);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000751 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000752 }
753
754 // Finally, this virtual register is live from the start of any killing
755 // block to the 'use' slot of the killing instruction.
756 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
757 MachineInstr *Kill = vi.Kills[i];
Evan Cheng21731112009-09-12 02:01:07 +0000758 MachineInstrIndex killIdx =
Lang Hames35f291d2009-09-12 03:34:03 +0000759 getNextSlot(getUseIndex(getInstructionIndex(Kill)));
Evan Chengb0f59732009-09-21 04:32:32 +0000760 LiveRange LR(getMBBStartIdx(Kill->getParent()), killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000761 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000762 ValNo->addKill(killIdx);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000763 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000764 }
765
766 } else {
767 // If this is the second time we see a virtual register definition, it
768 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000769 // the result of two address elimination, then the vreg is one of the
770 // def-and-use register operand.
Bob Wilsond9df5012009-04-09 17:16:43 +0000771 if (mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000772 // If this is a two-address definition, then we have already processed
773 // the live range. The only problem is that we didn't realize there
774 // are actually two values in the live interval. Because of this we
775 // need to take the LiveRegion that defines this register and split it
776 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000777 assert(interval.containsOneValue());
Lang Hames86511252009-09-04 20:41:11 +0000778 MachineInstrIndex DefIndex = getDefIndex(interval.getValNumInfo(0)->def);
779 MachineInstrIndex RedefIndex = getDefIndex(MIIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000780 if (MO.isEarlyClobber())
781 RedefIndex = getUseIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000782
Lang Hames35f291d2009-09-12 03:34:03 +0000783 const LiveRange *OldLR =
784 interval.getLiveRangeContaining(getPrevSlot(RedefIndex));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000785 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000786
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000787 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000788 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000789 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000790
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000791 // Two-address vregs should always only be redefined once. This means
792 // that at this point, there should be exactly one value number in it.
793 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
794
Chris Lattner91725b72006-08-31 05:54:43 +0000795 // The new value number (#1) is defined by the instruction we claimed
796 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000797 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000798 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000799 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000800 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
801
Chris Lattner91725b72006-08-31 05:54:43 +0000802 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000803 OldValNo->def = RedefIndex;
Lang Hames52c1afc2009-08-10 23:43:28 +0000804 OldValNo->setCopy(0);
Evan Chengfb112882009-03-23 08:01:15 +0000805 if (MO.isEarlyClobber())
Lang Hames857c4e02009-06-17 21:01:20 +0000806 OldValNo->setHasRedefByEC(true);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000807
808 // Add the new live interval which replaces the range for the input copy.
809 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000810 DEBUG(errs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000811 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000812 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000813
814 // If this redefinition is dead, we need to add a dummy unit live
815 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000816 if (MO.isDead())
Lang Hames35f291d2009-09-12 03:34:03 +0000817 interval.addRange(
Dale Johannesen39faac22009-09-20 00:36:41 +0000818 LiveRange(RedefIndex, MO.isEarlyClobber() ?
819 getNextSlot(getNextSlot(RedefIndex)) :
820 getNextSlot(RedefIndex), OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000821
Bill Wendling8e6179f2009-08-22 20:18:03 +0000822 DEBUG({
823 errs() << " RESULT: ";
824 interval.print(errs(), tri_);
825 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000826 } else {
827 // Otherwise, this must be because of phi elimination. If this is the
828 // first redefinition of the vreg that we have seen, go back and change
829 // the live range in the PHI block to be a different value number.
830 if (interval.containsOneValue()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000831 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000832 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000833 MachineInstr *Killer = vi.Kills[0];
Evan Cheng752195e2009-09-14 21:33:42 +0000834 phiJoinCopies.push_back(Killer);
Lang Hames86511252009-09-04 20:41:11 +0000835 MachineInstrIndex Start = getMBBStartIdx(Killer->getParent());
Evan Cheng21731112009-09-12 02:01:07 +0000836 MachineInstrIndex End =
Lang Hames35f291d2009-09-12 03:34:03 +0000837 getNextSlot(getUseIndex(getInstructionIndex(Killer)));
Bill Wendling8e6179f2009-08-22 20:18:03 +0000838 DEBUG({
839 errs() << " Removing [" << Start << "," << End << "] from: ";
840 interval.print(errs(), tri_);
841 errs() << "\n";
842 });
Lang Hamesffd13262009-07-09 03:57:02 +0000843 interval.removeRange(Start, End);
844 assert(interval.ranges.size() == 1 &&
Evan Cheng752195e2009-09-14 21:33:42 +0000845 "Newly discovered PHI interval has >1 ranges.");
Lang Hames86511252009-09-04 20:41:11 +0000846 MachineBasicBlock *killMBB = getMBBFromIndex(interval.endIndex());
847 VNI->addKill(terminatorGaps[killMBB]);
Lang Hames857c4e02009-06-17 21:01:20 +0000848 VNI->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000849 DEBUG({
850 errs() << " RESULT: ";
851 interval.print(errs(), tri_);
852 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000853
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000854 // Replace the interval with one of a NEW value number. Note that this
855 // value number isn't actually defined by an instruction, weird huh? :)
Lang Hames10382fb2009-06-19 02:17:53 +0000856 LiveRange LR(Start, End,
Lang Hames86511252009-09-04 20:41:11 +0000857 interval.getNextValue(MachineInstrIndex(mbb->getNumber()),
858 0, false, VNInfoAllocator));
Lang Hames857c4e02009-06-17 21:01:20 +0000859 LR.valno->setIsPHIDef(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000860 DEBUG(errs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000861 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000862 LR.valno->addKill(End);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000863 DEBUG({
864 errs() << " RESULT: ";
865 interval.print(errs(), tri_);
866 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000867 }
868
869 // In the case of PHI elimination, each variable definition is only
870 // live until the end of the block. We've already taken care of the
871 // rest of the live range.
Lang Hames86511252009-09-04 20:41:11 +0000872 MachineInstrIndex defIndex = getDefIndex(MIIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000873 if (MO.isEarlyClobber())
874 defIndex = getUseIndex(MIIdx);
Evan Cheng752195e2009-09-14 21:33:42 +0000875
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000876 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000877 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000878 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000879 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000880 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000881 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000882 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000883 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000884 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000885
Lang Hames35f291d2009-09-12 03:34:03 +0000886 MachineInstrIndex killIndex = getNextSlot(getMBBEndIdx(mbb));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000887 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000888 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000889 ValNo->addKill(terminatorGaps[mbb]);
Lang Hames857c4e02009-06-17 21:01:20 +0000890 ValNo->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000891 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000892 }
893 }
894
Bill Wendling8e6179f2009-08-22 20:18:03 +0000895 DEBUG(errs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000896}
897
Chris Lattnerf35fef72004-07-23 21:24:19 +0000898void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000899 MachineBasicBlock::iterator mi,
Lang Hames86511252009-09-04 20:41:11 +0000900 MachineInstrIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000901 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000902 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000903 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000904 // A physical register cannot be live across basic block, so its
905 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000906 DEBUG({
907 errs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000908 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000909 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000910
Lang Hames86511252009-09-04 20:41:11 +0000911 MachineInstrIndex baseIndex = MIIdx;
912 MachineInstrIndex start = getDefIndex(baseIndex);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000913 // Earlyclobbers move back one.
914 if (MO.isEarlyClobber())
915 start = getUseIndex(MIIdx);
Lang Hames86511252009-09-04 20:41:11 +0000916 MachineInstrIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000917
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000918 // If it is not used after definition, it is considered dead at
919 // the instruction defining it. Hence its interval is:
920 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000921 // For earlyclobbers, the defSlot was pushed back one; the extra
922 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000923 if (MO.isDead()) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000924 DEBUG(errs() << " dead");
Dale Johannesen39faac22009-09-20 00:36:41 +0000925 if (MO.isEarlyClobber())
926 end = getNextSlot(getNextSlot(start));
927 else
928 end = getNextSlot(start);
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000929 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000930 }
931
932 // If it is not dead on definition, it must be killed by a
933 // subsequent instruction. Hence its interval is:
934 // [defSlot(def), useSlot(kill)+1)
Lang Hames35f291d2009-09-12 03:34:03 +0000935 baseIndex = getNextIndex(baseIndex);
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000936 while (++mi != MBB->end()) {
Lang Hames86511252009-09-04 20:41:11 +0000937 while (baseIndex.getVecIndex() < i2miMap_.size() &&
Owen Anderson7fbad272008-07-23 21:37:49 +0000938 getInstructionFromIndex(baseIndex) == 0)
Lang Hames35f291d2009-09-12 03:34:03 +0000939 baseIndex = getNextIndex(baseIndex);
Evan Cheng6130f662008-03-05 00:59:57 +0000940 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000941 DEBUG(errs() << " killed");
Lang Hames35f291d2009-09-12 03:34:03 +0000942 end = getNextSlot(getUseIndex(baseIndex));
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000943 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000944 } else {
945 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
946 if (DefIdx != -1) {
947 if (mi->isRegTiedToUseOperand(DefIdx)) {
948 // Two-address instruction.
949 end = getDefIndex(baseIndex);
950 if (mi->getOperand(DefIdx).isEarlyClobber())
951 end = getUseIndex(baseIndex);
952 } else {
953 // Another instruction redefines the register before it is ever read.
954 // Then the register is essentially dead at the instruction that defines
955 // it. Hence its interval is:
956 // [defSlot(def), defSlot(def)+1)
Bill Wendling8e6179f2009-08-22 20:18:03 +0000957 DEBUG(errs() << " dead");
Lang Hames35f291d2009-09-12 03:34:03 +0000958 end = getNextSlot(start);
Evan Chengc45288e2009-04-27 20:42:46 +0000959 }
960 goto exit;
961 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000962 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000963
Lang Hames35f291d2009-09-12 03:34:03 +0000964 baseIndex = getNextIndex(baseIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000965 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000966
967 // The only case we should have a dead physreg here without a killing or
968 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000969 // and never used. Another possible case is the implicit use of the
970 // physical register has been deleted by two-address pass.
Lang Hames35f291d2009-09-12 03:34:03 +0000971 end = getNextSlot(start);
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000972
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000973exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000974 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000975
Evan Cheng24a3cc42007-04-25 07:30:23 +0000976 // Already exists? Extend old live interval.
977 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000978 bool Extend = OldLR != interval.end();
979 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000980 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000981 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000982 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000983 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000984 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000985 LR.valno->addKill(end);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000986 DEBUG(errs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000987}
988
Chris Lattnerf35fef72004-07-23 21:24:19 +0000989void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
990 MachineBasicBlock::iterator MI,
Lang Hames86511252009-09-04 20:41:11 +0000991 MachineInstrIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000992 MachineOperand& MO,
993 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000994 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000995 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000996 getOrCreateInterval(MO.getReg()));
997 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000998 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000999 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +00001000 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +00001001 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +00001002 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +00001003 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +00001004 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +00001005 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +00001006 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +00001007 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +00001008 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +00001009 // If MI also modifies the sub-register explicitly, avoid processing it
1010 // more than once. Do not pass in TRI here so it checks for exact match.
1011 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +00001012 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +00001013 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +00001014 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +00001015}
1016
Evan Chengb371f452007-02-19 21:49:54 +00001017void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames86511252009-09-04 20:41:11 +00001018 MachineInstrIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +00001019 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001020 DEBUG({
1021 errs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +00001022 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +00001023 });
Evan Chengb371f452007-02-19 21:49:54 +00001024
1025 // Look for kills, if it reaches a def before it's killed, then it shouldn't
1026 // be considered a livein.
1027 MachineBasicBlock::iterator mi = MBB->begin();
Lang Hames86511252009-09-04 20:41:11 +00001028 MachineInstrIndex baseIndex = MIIdx;
1029 MachineInstrIndex start = baseIndex;
1030 while (baseIndex.getVecIndex() < i2miMap_.size() &&
Owen Anderson99500ae2008-09-15 22:00:38 +00001031 getInstructionFromIndex(baseIndex) == 0)
Lang Hames35f291d2009-09-12 03:34:03 +00001032 baseIndex = getNextIndex(baseIndex);
Lang Hames86511252009-09-04 20:41:11 +00001033 MachineInstrIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +00001034 bool SeenDefUse = false;
Owen Anderson99500ae2008-09-15 22:00:38 +00001035
Evan Chengb371f452007-02-19 21:49:54 +00001036 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +00001037 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001038 DEBUG(errs() << " killed");
Lang Hames35f291d2009-09-12 03:34:03 +00001039 end = getNextSlot(getUseIndex(baseIndex));
Evan Cheng0076c612009-03-05 03:34:26 +00001040 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +00001041 break;
Evan Cheng6130f662008-03-05 00:59:57 +00001042 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +00001043 // Another instruction redefines the register before it is ever read.
1044 // Then the register is essentially dead at the instruction that defines
1045 // it. Hence its interval is:
1046 // [defSlot(def), defSlot(def)+1)
Bill Wendling8e6179f2009-08-22 20:18:03 +00001047 DEBUG(errs() << " dead");
Lang Hames35f291d2009-09-12 03:34:03 +00001048 end = getNextSlot(getDefIndex(start));
Evan Cheng0076c612009-03-05 03:34:26 +00001049 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +00001050 break;
Evan Chengb371f452007-02-19 21:49:54 +00001051 }
1052
Lang Hames35f291d2009-09-12 03:34:03 +00001053 baseIndex = getNextIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +00001054 ++mi;
Evan Cheng0076c612009-03-05 03:34:26 +00001055 if (mi != MBB->end()) {
Lang Hames86511252009-09-04 20:41:11 +00001056 while (baseIndex.getVecIndex() < i2miMap_.size() &&
Evan Cheng0076c612009-03-05 03:34:26 +00001057 getInstructionFromIndex(baseIndex) == 0)
Lang Hames35f291d2009-09-12 03:34:03 +00001058 baseIndex = getNextIndex(baseIndex);
Evan Cheng0076c612009-03-05 03:34:26 +00001059 }
Evan Chengb371f452007-02-19 21:49:54 +00001060 }
1061
Evan Cheng75611fb2007-06-27 01:16:36 +00001062 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +00001063 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +00001064 if (isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001065 DEBUG(errs() << " dead");
Lang Hames35f291d2009-09-12 03:34:03 +00001066 end = getNextSlot(getDefIndex(MIIdx));
Evan Cheng292da942007-06-27 18:47:28 +00001067 } else {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001068 DEBUG(errs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +00001069 end = baseIndex;
1070 }
Evan Cheng24a3cc42007-04-25 07:30:23 +00001071 }
1072
Lang Hames10382fb2009-06-19 02:17:53 +00001073 VNInfo *vni =
Lang Hames86511252009-09-04 20:41:11 +00001074 interval.getNextValue(MachineInstrIndex(MBB->getNumber()),
1075 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +00001076 vni->setIsPHIDef(true);
1077 LiveRange LR(start, end, vni);
1078
Jim Laskey9b25b8c2007-02-21 22:41:17 +00001079 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +00001080 LR.valno->addKill(end);
Bill Wendling8e6179f2009-08-22 20:18:03 +00001081 DEBUG(errs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +00001082}
1083
Evan Cheng752195e2009-09-14 21:33:42 +00001084bool
1085LiveIntervals::isProfitableToCoalesce(LiveInterval &DstInt, LiveInterval &SrcInt,
1086 SmallVector<MachineInstr*,16> &IdentCopies,
Evan Cheng3f855492009-09-15 06:45:16 +00001087 SmallVector<MachineInstr*,16> &OtherCopies) {
1088 bool HaveConflict = false;
Evan Cheng752195e2009-09-14 21:33:42 +00001089 unsigned NumIdent = 0;
Dan Gohman2bf06492009-09-25 22:26:13 +00001090 for (MachineRegisterInfo::def_iterator ri = mri_->def_begin(SrcInt.reg),
1091 re = mri_->def_end(); ri != re; ++ri) {
Evan Cheng752195e2009-09-14 21:33:42 +00001092 MachineOperand &O = ri.getOperand();
Evan Cheng752195e2009-09-14 21:33:42 +00001093
Evan Cheng752195e2009-09-14 21:33:42 +00001094 MachineInstr *MI = &*ri;
1095 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
1096 if (!tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Cheng3f855492009-09-15 06:45:16 +00001097 return false;
Evan Cheng752195e2009-09-14 21:33:42 +00001098 if (SrcReg != DstInt.reg) {
1099 OtherCopies.push_back(MI);
1100 HaveConflict |= DstInt.liveAt(getInstructionIndex(MI));
1101 } else {
1102 IdentCopies.push_back(MI);
1103 ++NumIdent;
1104 }
1105 }
1106
Evan Cheng3f855492009-09-15 06:45:16 +00001107 if (!HaveConflict)
1108 return false; // Let coalescer handle it
1109 return IdentCopies.size() > OtherCopies.size();
Evan Cheng752195e2009-09-14 21:33:42 +00001110}
1111
1112void LiveIntervals::performEarlyCoalescing() {
1113 if (!EarlyCoalescing)
1114 return;
1115
1116 /// Perform early coalescing: eliminate copies which feed into phi joins
1117 /// and whose sources are defined by the phi joins.
1118 for (unsigned i = 0, e = phiJoinCopies.size(); i != e; ++i) {
1119 MachineInstr *Join = phiJoinCopies[i];
1120 if (CoalescingLimit != -1 && (int)numCoalescing == CoalescingLimit)
1121 break;
1122
1123 unsigned PHISrc, PHIDst, SrcSubReg, DstSubReg;
1124 bool isMove= tii_->isMoveInstr(*Join, PHISrc, PHIDst, SrcSubReg, DstSubReg);
1125#ifndef NDEBUG
1126 assert(isMove && "PHI join instruction must be a move!");
1127#else
1128 isMove = isMove;
1129#endif
1130
1131 LiveInterval &DstInt = getInterval(PHIDst);
1132 LiveInterval &SrcInt = getInterval(PHISrc);
1133 SmallVector<MachineInstr*, 16> IdentCopies;
1134 SmallVector<MachineInstr*, 16> OtherCopies;
Evan Cheng3f855492009-09-15 06:45:16 +00001135 if (!isProfitableToCoalesce(DstInt, SrcInt, IdentCopies, OtherCopies))
Evan Cheng752195e2009-09-14 21:33:42 +00001136 continue;
1137
1138 DEBUG(errs() << "PHI Join: " << *Join);
1139 assert(DstInt.containsOneValue() && "PHI join should have just one val#!");
1140 VNInfo *VNI = DstInt.getValNumInfo(0);
Evan Cheng752195e2009-09-14 21:33:42 +00001141
Evan Cheng3f855492009-09-15 06:45:16 +00001142 // Change the non-identity copies to directly target the phi destination.
1143 for (unsigned i = 0, e = OtherCopies.size(); i != e; ++i) {
1144 MachineInstr *PHICopy = OtherCopies[i];
1145 DEBUG(errs() << "Moving: " << *PHICopy);
1146
Evan Cheng752195e2009-09-14 21:33:42 +00001147 MachineInstrIndex MIIndex = getInstructionIndex(PHICopy);
1148 MachineInstrIndex DefIndex = getDefIndex(MIIndex);
1149 LiveRange *SLR = SrcInt.getLiveRangeContaining(DefIndex);
Evan Cheng3f855492009-09-15 06:45:16 +00001150 MachineInstrIndex StartIndex = SLR->start;
Evan Cheng752195e2009-09-14 21:33:42 +00001151 MachineInstrIndex EndIndex = SLR->end;
1152
1153 // Delete val# defined by the now identity copy and add the range from
1154 // beginning of the mbb to the end of the range.
1155 SrcInt.removeValNo(SLR->valno);
Evan Cheng3f855492009-09-15 06:45:16 +00001156 DEBUG(errs() << " added range [" << StartIndex << ','
1157 << EndIndex << "] to reg" << DstInt.reg << '\n');
1158 if (DstInt.liveAt(StartIndex))
Evan Cheng752195e2009-09-14 21:33:42 +00001159 DstInt.removeRange(StartIndex, EndIndex);
Evan Cheng3f855492009-09-15 06:45:16 +00001160 VNInfo *NewVNI = DstInt.getNextValue(DefIndex, PHICopy, true,
1161 VNInfoAllocator);
1162 NewVNI->setHasPHIKill(true);
1163 DstInt.addRange(LiveRange(StartIndex, EndIndex, NewVNI));
1164 for (unsigned j = 0, ee = PHICopy->getNumOperands(); j != ee; ++j) {
1165 MachineOperand &MO = PHICopy->getOperand(j);
1166 if (!MO.isReg() || MO.getReg() != PHISrc)
1167 continue;
1168 MO.setReg(PHIDst);
Evan Cheng752195e2009-09-14 21:33:42 +00001169 }
Evan Cheng3f855492009-09-15 06:45:16 +00001170 }
1171
1172 // Now let's eliminate all the would-be identity copies.
1173 for (unsigned i = 0, e = IdentCopies.size(); i != e; ++i) {
1174 MachineInstr *PHICopy = IdentCopies[i];
1175 DEBUG(errs() << "Coalescing: " << *PHICopy);
1176
1177 MachineInstrIndex MIIndex = getInstructionIndex(PHICopy);
1178 MachineInstrIndex DefIndex = getDefIndex(MIIndex);
1179 LiveRange *SLR = SrcInt.getLiveRangeContaining(DefIndex);
1180 MachineInstrIndex StartIndex = SLR->start;
1181 MachineInstrIndex EndIndex = SLR->end;
1182
1183 // Delete val# defined by the now identity copy and add the range from
1184 // beginning of the mbb to the end of the range.
1185 SrcInt.removeValNo(SLR->valno);
Evan Cheng752195e2009-09-14 21:33:42 +00001186 RemoveMachineInstrFromMaps(PHICopy);
1187 PHICopy->eraseFromParent();
Evan Cheng3f855492009-09-15 06:45:16 +00001188 DEBUG(errs() << " added range [" << StartIndex << ','
1189 << EndIndex << "] to reg" << DstInt.reg << '\n');
1190 DstInt.addRange(LiveRange(StartIndex, EndIndex, VNI));
Evan Cheng752195e2009-09-14 21:33:42 +00001191 }
Evan Cheng752195e2009-09-14 21:33:42 +00001192
Evan Cheng3f855492009-09-15 06:45:16 +00001193 // Remove the phi join and update the phi block liveness.
1194 MachineInstrIndex MIIndex = getInstructionIndex(Join);
1195 MachineInstrIndex UseIndex = getUseIndex(MIIndex);
1196 MachineInstrIndex DefIndex = getDefIndex(MIIndex);
1197 LiveRange *SLR = SrcInt.getLiveRangeContaining(UseIndex);
1198 LiveRange *DLR = DstInt.getLiveRangeContaining(DefIndex);
1199 DLR->valno->setCopy(0);
1200 DLR->valno->setIsDefAccurate(false);
1201 DstInt.addRange(LiveRange(SLR->start, SLR->end, DLR->valno));
1202 SrcInt.removeRange(SLR->start, SLR->end);
1203 assert(SrcInt.empty());
1204 removeInterval(PHISrc);
1205 RemoveMachineInstrFromMaps(Join);
1206 Join->eraseFromParent();
Evan Cheng752195e2009-09-14 21:33:42 +00001207
1208 ++numCoalescing;
1209 }
1210}
1211
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001212/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +00001213/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +00001214/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001215/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +00001216void LiveIntervals::computeIntervals() {
Daniel Dunbarce63ffb2009-07-25 00:23:56 +00001217 DEBUG(errs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +00001218 << "********** Function: "
1219 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +00001220
1221 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +00001222 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
1223 MBBI != E; ++MBBI) {
1224 MachineBasicBlock *MBB = MBBI;
Owen Anderson134eb732008-09-21 20:43:24 +00001225 // Track the index of the current machine instr.
Lang Hames86511252009-09-04 20:41:11 +00001226 MachineInstrIndex MIIndex = getMBBStartIdx(MBB);
Daniel Dunbarce63ffb2009-07-25 00:23:56 +00001227 DEBUG(errs() << ((Value*)MBB->getBasicBlock())->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +00001228
Chris Lattner428b92e2006-09-15 03:57:23 +00001229 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +00001230
Dan Gohmancb406c22007-10-03 19:26:29 +00001231 // Create intervals for live-ins to this BB first.
1232 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
1233 LE = MBB->livein_end(); LI != LE; ++LI) {
1234 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
1235 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001236 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +00001237 if (!hasInterval(*AS))
1238 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
1239 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +00001240 }
1241
Owen Anderson99500ae2008-09-15 22:00:38 +00001242 // Skip over empty initial indices.
Lang Hames86511252009-09-04 20:41:11 +00001243 while (MIIndex.getVecIndex() < i2miMap_.size() &&
Owen Anderson99500ae2008-09-15 22:00:38 +00001244 getInstructionFromIndex(MIIndex) == 0)
Lang Hames35f291d2009-09-12 03:34:03 +00001245 MIIndex = getNextIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +00001246
Chris Lattner428b92e2006-09-15 03:57:23 +00001247 for (; MI != miEnd; ++MI) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001248 DEBUG(errs() << MIIndex << "\t" << *MI);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001249
Evan Cheng438f7bc2006-11-10 08:43:01 +00001250 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +00001251 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
1252 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +00001253 if (!MO.isReg() || !MO.getReg())
1254 continue;
1255
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001256 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +00001257 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +00001258 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +00001259 else if (MO.isUndef())
1260 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001261 }
Evan Cheng99fe34b2008-10-18 05:18:55 +00001262
1263 // Skip over the empty slots after each instruction.
1264 unsigned Slots = MI->getDesc().getNumDefs();
1265 if (Slots == 0)
1266 Slots = 1;
Lang Hames86511252009-09-04 20:41:11 +00001267
1268 while (Slots--)
Lang Hames35f291d2009-09-12 03:34:03 +00001269 MIIndex = getNextIndex(MIIndex);
Owen Anderson7fbad272008-07-23 21:37:49 +00001270
1271 // Skip over empty indices.
Lang Hames86511252009-09-04 20:41:11 +00001272 while (MIIndex.getVecIndex() < i2miMap_.size() &&
Owen Anderson7fbad272008-07-23 21:37:49 +00001273 getInstructionFromIndex(MIIndex) == 0)
Lang Hames35f291d2009-09-12 03:34:03 +00001274 MIIndex = getNextIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001275 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001276 }
Evan Chengd129d732009-07-17 19:43:40 +00001277
1278 // Create empty intervals for registers defined by implicit_def's (except
1279 // for those implicit_def that define values which are liveout of their
1280 // blocks.
1281 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
1282 unsigned UndefReg = UndefUses[i];
1283 (void)getOrCreateInterval(UndefReg);
1284 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001285}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +00001286
Lang Hames86511252009-09-04 20:41:11 +00001287bool LiveIntervals::findLiveInMBBs(
1288 MachineInstrIndex Start, MachineInstrIndex End,
Evan Chenga5bfc972007-10-17 06:53:44 +00001289 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
Evan Cheng4ca980e2007-10-17 02:10:22 +00001290 std::vector<IdxMBBPair>::const_iterator I =
Evan Chengd0e32c52008-10-29 05:06:14 +00001291 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
Evan Cheng4ca980e2007-10-17 02:10:22 +00001292
1293 bool ResVal = false;
1294 while (I != Idx2MBBMap.end()) {
Dan Gohman2ad82452008-11-26 05:50:31 +00001295 if (I->first >= End)
Evan Cheng4ca980e2007-10-17 02:10:22 +00001296 break;
1297 MBBs.push_back(I->second);
1298 ResVal = true;
1299 ++I;
1300 }
1301 return ResVal;
1302}
1303
Lang Hames86511252009-09-04 20:41:11 +00001304bool LiveIntervals::findReachableMBBs(
1305 MachineInstrIndex Start, MachineInstrIndex End,
Evan Chengd0e32c52008-10-29 05:06:14 +00001306 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
1307 std::vector<IdxMBBPair>::const_iterator I =
1308 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
1309
1310 bool ResVal = false;
1311 while (I != Idx2MBBMap.end()) {
1312 if (I->first > End)
1313 break;
1314 MachineBasicBlock *MBB = I->second;
1315 if (getMBBEndIdx(MBB) > End)
1316 break;
1317 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
1318 SE = MBB->succ_end(); SI != SE; ++SI)
1319 MBBs.push_back(*SI);
1320 ResVal = true;
1321 ++I;
1322 }
1323 return ResVal;
1324}
1325
Owen Anderson03857b22008-08-13 21:49:13 +00001326LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001327 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +00001328 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +00001329}
Evan Chengf2fbca62007-11-12 06:35:08 +00001330
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001331/// dupInterval - Duplicate a live interval. The caller is responsible for
1332/// managing the allocated memory.
1333LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
1334 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +00001335 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001336 return NewLI;
1337}
1338
Evan Chengc8d044e2008-02-15 18:24:29 +00001339/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
1340/// copy field and returns the source register that defines it.
1341unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +00001342 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +00001343 return 0;
1344
Lang Hames52c1afc2009-08-10 23:43:28 +00001345 if (VNI->getCopy()->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001346 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +00001347 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001348 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Lang Hames52c1afc2009-08-10 23:43:28 +00001349 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001350 return Reg;
Lang Hames52c1afc2009-08-10 23:43:28 +00001351 } else if (VNI->getCopy()->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
1352 VNI->getCopy()->getOpcode() == TargetInstrInfo::SUBREG_TO_REG)
1353 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001354
Evan Cheng04ee5a12009-01-20 19:12:24 +00001355 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +00001356 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +00001357 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +00001358 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +00001359 return 0;
1360}
Evan Chengf2fbca62007-11-12 06:35:08 +00001361
1362//===----------------------------------------------------------------------===//
1363// Register allocator hooks.
1364//
1365
Evan Chengd70dbb52008-02-22 09:24:50 +00001366/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
1367/// allow one) virtual register operand, then its uses are implicitly using
1368/// the register. Returns the virtual register.
1369unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
1370 MachineInstr *MI) const {
1371 unsigned RegOp = 0;
1372 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1373 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001374 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +00001375 continue;
1376 unsigned Reg = MO.getReg();
1377 if (Reg == 0 || Reg == li.reg)
1378 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +00001379
1380 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
1381 !allocatableRegs_[Reg])
1382 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +00001383 // FIXME: For now, only remat MI with at most one register operand.
1384 assert(!RegOp &&
1385 "Can't rematerialize instruction with multiple register operand!");
1386 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +00001387#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +00001388 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001389#endif
Evan Chengd70dbb52008-02-22 09:24:50 +00001390 }
1391 return RegOp;
1392}
1393
1394/// isValNoAvailableAt - Return true if the val# of the specified interval
1395/// which reaches the given instruction also reaches the specified use index.
1396bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames86511252009-09-04 20:41:11 +00001397 MachineInstrIndex UseIdx) const {
1398 MachineInstrIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001399 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
1400 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
1401 return UI != li.end() && UI->valno == ValNo;
1402}
1403
Evan Chengf2fbca62007-11-12 06:35:08 +00001404/// isReMaterializable - Returns true if the definition MI of the specified
1405/// val# of the specified interval is re-materializable.
1406bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +00001407 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +00001408 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +00001409 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001410 if (DisableReMat)
1411 return false;
1412
Evan Cheng20ccded2008-03-15 00:19:36 +00001413 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF)
Evan Chengd70dbb52008-02-22 09:24:50 +00001414 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +00001415
1416 int FrameIdx = 0;
1417 if (tii_->isLoadFromStackSlot(MI, FrameIdx) &&
Evan Cheng249ded32008-02-23 03:38:34 +00001418 mf_->getFrameInfo()->isImmutableObjectIndex(FrameIdx))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001419 // FIXME: Let target specific isReallyTriviallyReMaterializable determines
1420 // this but remember this is not safe to fold into a two-address
1421 // instruction.
Evan Cheng249ded32008-02-23 03:38:34 +00001422 // This is a load from fixed stack slot. It can be rematerialized.
Evan Chengdd3465e2008-02-23 01:44:27 +00001423 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +00001424
Dan Gohman6d69ba82008-07-25 00:02:30 +00001425 // If the target-specific rules don't identify an instruction as
1426 // being trivially rematerializable, use some target-independent
1427 // rules.
1428 if (!MI->getDesc().isRematerializable() ||
1429 !tii_->isTriviallyReMaterializable(MI)) {
Dan Gohman4c8f8702008-07-25 15:08:37 +00001430 if (!EnableAggressiveRemat)
1431 return false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001432
Dan Gohman0471a792008-07-28 18:43:51 +00001433 // If the instruction accesses memory but the memoperands have been lost,
Dan Gohman6d69ba82008-07-25 00:02:30 +00001434 // we can't analyze it.
1435 const TargetInstrDesc &TID = MI->getDesc();
1436 if ((TID.mayLoad() || TID.mayStore()) && MI->memoperands_empty())
1437 return false;
1438
1439 // Avoid instructions obviously unsafe for remat.
1440 if (TID.hasUnmodeledSideEffects() || TID.isNotDuplicable())
1441 return false;
1442
1443 // If the instruction accesses memory and the memory could be non-constant,
1444 // assume the instruction is not rematerializable.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001445 for (MachineInstr::mmo_iterator I = MI->memoperands_begin(),
1446 E = MI->memoperands_end(); I != E; ++I){
1447 const MachineMemOperand *MMO = *I;
1448 if (MMO->isVolatile() || MMO->isStore())
Dan Gohman6d69ba82008-07-25 00:02:30 +00001449 return false;
Dan Gohmanc76909a2009-09-25 20:36:54 +00001450 const Value *V = MMO->getValue();
Dan Gohman6d69ba82008-07-25 00:02:30 +00001451 if (!V)
1452 return false;
1453 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
1454 if (!PSV->isConstant(mf_->getFrameInfo()))
Evan Chengd70dbb52008-02-22 09:24:50 +00001455 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001456 } else if (!aa_->pointsToConstantMemory(V))
1457 return false;
1458 }
1459
1460 // If any of the registers accessed are non-constant, conservatively assume
1461 // the instruction is not rematerializable.
1462 unsigned ImpUse = 0;
1463 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1464 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001465 if (MO.isReg()) {
Dan Gohman6d69ba82008-07-25 00:02:30 +00001466 unsigned Reg = MO.getReg();
1467 if (Reg == 0)
1468 continue;
1469 if (TargetRegisterInfo::isPhysicalRegister(Reg))
1470 return false;
1471
1472 // Only allow one def, and that in the first operand.
1473 if (MO.isDef() != (i == 0))
1474 return false;
1475
1476 // Only allow constant-valued registers.
1477 bool IsLiveIn = mri_->isLiveIn(Reg);
1478 MachineRegisterInfo::def_iterator I = mri_->def_begin(Reg),
1479 E = mri_->def_end();
1480
Dan Gohmanc93ced5b2008-12-08 04:53:23 +00001481 // For the def, it should be the only def of that register.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001482 if (MO.isDef() && (next(I) != E || IsLiveIn))
1483 return false;
1484
1485 if (MO.isUse()) {
1486 // Only allow one use other register use, as that's all the
1487 // remat mechanisms support currently.
1488 if (Reg != li.reg) {
1489 if (ImpUse == 0)
1490 ImpUse = Reg;
1491 else if (Reg != ImpUse)
1492 return false;
1493 }
Dan Gohmanc93ced5b2008-12-08 04:53:23 +00001494 // For the use, there should be only one associated def.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001495 if (I != E && (next(I) != E || IsLiveIn))
1496 return false;
1497 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001498 }
1499 }
Evan Cheng5ef3a042007-12-06 00:01:56 +00001500 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001501
Dan Gohman6d69ba82008-07-25 00:02:30 +00001502 unsigned ImpUse = getReMatImplicitUse(li, MI);
1503 if (ImpUse) {
1504 const LiveInterval &ImpLi = getInterval(ImpUse);
1505 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
1506 re = mri_->use_end(); ri != re; ++ri) {
1507 MachineInstr *UseMI = &*ri;
Lang Hames86511252009-09-04 20:41:11 +00001508 MachineInstrIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +00001509 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
1510 continue;
1511 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
1512 return false;
1513 }
Evan Chengdc377862008-09-30 15:44:16 +00001514
1515 // If a register operand of the re-materialized instruction is going to
1516 // be spilled next, then it's not legal to re-materialize this instruction.
1517 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
1518 if (ImpUse == SpillIs[i]->reg)
1519 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001520 }
1521 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001522}
1523
Evan Cheng06587492008-10-24 02:05:00 +00001524/// isReMaterializable - Returns true if the definition MI of the specified
1525/// val# of the specified interval is re-materializable.
1526bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1527 const VNInfo *ValNo, MachineInstr *MI) {
1528 SmallVector<LiveInterval*, 4> Dummy1;
1529 bool Dummy2;
1530 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
1531}
1532
Evan Cheng5ef3a042007-12-06 00:01:56 +00001533/// isReMaterializable - Returns true if every definition of MI of every
1534/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +00001535bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1536 SmallVectorImpl<LiveInterval*> &SpillIs,
1537 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +00001538 isLoad = false;
1539 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1540 i != e; ++i) {
1541 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +00001542 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +00001543 continue; // Dead val#.
1544 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001545 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +00001546 return false;
Lang Hames857c4e02009-06-17 21:01:20 +00001547 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001548 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001549 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +00001550 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +00001551 return false;
1552 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +00001553 }
1554 return true;
1555}
1556
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001557/// FilterFoldedOps - Filter out two-address use operands. Return
1558/// true if it finds any issue with the operands that ought to prevent
1559/// folding.
1560static bool FilterFoldedOps(MachineInstr *MI,
1561 SmallVector<unsigned, 2> &Ops,
1562 unsigned &MRInfo,
1563 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001564 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +00001565 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
1566 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +00001567 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +00001568 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +00001569 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001570 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +00001571 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +00001572 MRInfo |= (unsigned)VirtRegMap::isMod;
1573 else {
1574 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +00001575 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +00001576 MRInfo = VirtRegMap::isModRef;
1577 continue;
1578 }
1579 MRInfo |= (unsigned)VirtRegMap::isRef;
1580 }
1581 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +00001582 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001583 return false;
1584}
1585
1586
1587/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
1588/// slot / to reg or any rematerialized load into ith operand of specified
1589/// MI. If it is successul, MI is updated with the newly created MI and
1590/// returns true.
1591bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
1592 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames86511252009-09-04 20:41:11 +00001593 MachineInstrIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001594 SmallVector<unsigned, 2> &Ops,
1595 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001596 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +00001597 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001598 RemoveMachineInstrFromMaps(MI);
1599 vrm.RemoveMachineInstrFromMaps(MI);
1600 MI->eraseFromParent();
1601 ++numFolds;
1602 return true;
1603 }
1604
1605 // Filter the list of operand indexes that are to be folded. Abort if
1606 // any operand will prevent folding.
1607 unsigned MRInfo = 0;
1608 SmallVector<unsigned, 2> FoldOps;
1609 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1610 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +00001611
Evan Cheng427f4c12008-03-31 23:19:51 +00001612 // The only time it's safe to fold into a two address instruction is when
1613 // it's folding reload and spill from / into a spill stack slot.
1614 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +00001615 return false;
1616
Evan Chengf2f8c2a2008-02-08 22:05:27 +00001617 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
1618 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001619 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +00001620 // Remember this instruction uses the spill slot.
1621 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
1622
Evan Chengf2fbca62007-11-12 06:35:08 +00001623 // Attempt to fold the memory reference into the instruction. If
1624 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +00001625 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +00001626 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +00001627 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +00001628 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001629 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +00001630 vrm.transferEmergencySpills(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +00001631 mi2iMap_.erase(MI);
Lang Hames86511252009-09-04 20:41:11 +00001632 i2miMap_[InstrIdx.getVecIndex()] = fmi;
Evan Chengcddbb832007-11-30 21:23:43 +00001633 mi2iMap_[fmi] = InstrIdx;
Evan Chengf2fbca62007-11-12 06:35:08 +00001634 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001635 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +00001636 return true;
1637 }
1638 return false;
1639}
1640
Evan Cheng018f9b02007-12-05 03:22:34 +00001641/// canFoldMemoryOperand - Returns true if the specified load / store
1642/// folding is possible.
1643bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001644 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001645 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001646 // Filter the list of operand indexes that are to be folded. Abort if
1647 // any operand will prevent folding.
1648 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001649 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001650 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1651 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001652
Evan Cheng3c75ba82008-04-01 21:37:32 +00001653 // It's only legal to remat for a use, not a def.
1654 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001655 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001656
Evan Chengd70dbb52008-02-22 09:24:50 +00001657 return tii_->canFoldMemoryOperand(MI, FoldOps);
1658}
1659
Evan Cheng81a03822007-11-17 00:40:40 +00001660bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
1661 SmallPtrSet<MachineBasicBlock*, 4> MBBs;
1662 for (LiveInterval::Ranges::const_iterator
1663 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1664 std::vector<IdxMBBPair>::const_iterator II =
1665 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start);
1666 if (II == Idx2MBBMap.end())
1667 continue;
1668 if (I->end > II->first) // crossing a MBB.
1669 return false;
1670 MBBs.insert(II->second);
1671 if (MBBs.size() > 1)
1672 return false;
1673 }
1674 return true;
1675}
1676
Evan Chengd70dbb52008-02-22 09:24:50 +00001677/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1678/// interval on to-be re-materialized operands of MI) with new register.
1679void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1680 MachineInstr *MI, unsigned NewVReg,
1681 VirtRegMap &vrm) {
1682 // There is an implicit use. That means one of the other operand is
1683 // being remat'ed and the remat'ed instruction has li.reg as an
1684 // use operand. Make sure we rewrite that as well.
1685 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1686 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001687 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001688 continue;
1689 unsigned Reg = MO.getReg();
1690 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1691 continue;
1692 if (!vrm.isReMaterialized(Reg))
1693 continue;
1694 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001695 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1696 if (UseMO)
1697 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001698 }
1699}
1700
Evan Chengf2fbca62007-11-12 06:35:08 +00001701/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1702/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001703bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001704rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001705 bool TrySplit, MachineInstrIndex index, MachineInstrIndex end,
1706 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001707 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001708 unsigned Slot, int LdSlot,
1709 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001710 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001711 const TargetRegisterClass* rc,
1712 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001713 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001714 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001715 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001716 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001717 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001718 RestartInstruction:
1719 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1720 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001721 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001722 continue;
1723 unsigned Reg = mop.getReg();
1724 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001725 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001726 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001727 if (Reg != li.reg)
1728 continue;
1729
1730 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001731 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001732 int FoldSlot = Slot;
1733 if (DefIsReMat) {
1734 // If this is the rematerializable definition MI itself and
1735 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001736 if (MI == ReMatOrigDefMI && CanDelete) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001737 DEBUG(errs() << "\t\t\t\tErasing re-materlizable def: "
1738 << MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001739 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001740 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001741 MI->eraseFromParent();
1742 break;
1743 }
1744
1745 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001746 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001747 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001748 if (isLoad) {
1749 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1750 FoldSS = isLoadSS;
1751 FoldSlot = LdSlot;
1752 }
1753 }
1754
Evan Chengf2fbca62007-11-12 06:35:08 +00001755 // Scan all of the operands of this instruction rewriting operands
1756 // to use NewVReg instead of li.reg as appropriate. We do this for
1757 // two reasons:
1758 //
1759 // 1. If the instr reads the same spilled vreg multiple times, we
1760 // want to reuse the NewVReg.
1761 // 2. If the instr is a two-addr instruction, we are required to
1762 // keep the src/dst regs pinned.
1763 //
1764 // Keep track of whether we replace a use and/or def so that we can
1765 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001766
Evan Cheng81a03822007-11-17 00:40:40 +00001767 HasUse = mop.isUse();
1768 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001769 SmallVector<unsigned, 2> Ops;
1770 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001771 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001772 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001773 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001774 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001775 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001776 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001777 continue;
1778 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001779 Ops.push_back(j);
Evan Chengd129d732009-07-17 19:43:40 +00001780 if (!MOj.isUndef()) {
1781 HasUse |= MOj.isUse();
1782 HasDef |= MOj.isDef();
1783 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001784 }
1785 }
1786
David Greene26b86a02008-10-27 17:38:59 +00001787 // Create a new virtual register for the spill interval.
1788 // Create the new register now so we can map the fold instruction
1789 // to the new register so when it is unfolded we get the correct
1790 // answer.
1791 bool CreatedNewVReg = false;
1792 if (NewVReg == 0) {
1793 NewVReg = mri_->createVirtualRegister(rc);
1794 vrm.grow();
1795 CreatedNewVReg = true;
1796 }
1797
Evan Cheng9c3c2212008-06-06 07:54:39 +00001798 if (!TryFold)
1799 CanFold = false;
1800 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001801 // Do not fold load / store here if we are splitting. We'll find an
1802 // optimal point to insert a load / store later.
1803 if (!TrySplit) {
1804 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001805 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001806 // Folding the load/store can completely change the instruction in
1807 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001808
1809 if (FoldSS) {
1810 // We need to give the new vreg the same stack slot as the
1811 // spilled interval.
1812 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1813 }
1814
Evan Cheng018f9b02007-12-05 03:22:34 +00001815 HasUse = false;
1816 HasDef = false;
1817 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001818 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001819 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001820 goto RestartInstruction;
1821 }
1822 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001823 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001824 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001825 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001826 }
Evan Chengcddbb832007-11-30 21:23:43 +00001827
Evan Chengcddbb832007-11-30 21:23:43 +00001828 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001829 if (mop.isImplicit())
1830 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001831
1832 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001833 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1834 MachineOperand &mopj = MI->getOperand(Ops[j]);
1835 mopj.setReg(NewVReg);
1836 if (mopj.isImplicit())
1837 rewriteImplicitOps(li, MI, NewVReg, vrm);
1838 }
Evan Chengcddbb832007-11-30 21:23:43 +00001839
Evan Cheng81a03822007-11-17 00:40:40 +00001840 if (CreatedNewVReg) {
1841 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001842 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001843 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001844 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001845 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001846 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001847 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001848 }
1849 if (!CanDelete || (HasUse && HasDef)) {
1850 // If this is a two-addr instruction then its use operands are
1851 // rematerializable but its def is not. It should be assigned a
1852 // stack slot.
1853 vrm.assignVirt2StackSlot(NewVReg, Slot);
1854 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001855 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001856 vrm.assignVirt2StackSlot(NewVReg, Slot);
1857 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001858 } else if (HasUse && HasDef &&
1859 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1860 // If this interval hasn't been assigned a stack slot (because earlier
1861 // def is a deleted remat def), do it now.
1862 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1863 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001864 }
1865
Evan Cheng313d4b82008-02-23 00:33:04 +00001866 // Re-matting an instruction with virtual register use. Add the
1867 // register as an implicit use on the use MI.
1868 if (DefIsReMat && ImpUse)
1869 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1870
Evan Cheng5b69eba2009-04-21 22:46:52 +00001871 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001872 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001873 if (CreatedNewVReg) {
1874 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001875 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001876 if (TrySplit)
1877 vrm.setIsSplitFromReg(NewVReg, li.reg);
1878 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001879
1880 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001881 if (CreatedNewVReg) {
Lang Hames35f291d2009-09-12 03:34:03 +00001882 LiveRange LR(getLoadIndex(index), getNextSlot(getUseIndex(index)),
Lang Hames86511252009-09-04 20:41:11 +00001883 nI.getNextValue(MachineInstrIndex(), 0, false,
1884 VNInfoAllocator));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001885 DEBUG(errs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001886 nI.addRange(LR);
1887 } else {
1888 // Extend the split live interval to this def / use.
Lang Hames35f291d2009-09-12 03:34:03 +00001889 MachineInstrIndex End = getNextSlot(getUseIndex(index));
Evan Cheng81a03822007-11-17 00:40:40 +00001890 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1891 nI.getValNumInfo(nI.getNumValNums()-1));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001892 DEBUG(errs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001893 nI.addRange(LR);
1894 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001895 }
1896 if (HasDef) {
1897 LiveRange LR(getDefIndex(index), getStoreIndex(index),
Lang Hames86511252009-09-04 20:41:11 +00001898 nI.getNextValue(MachineInstrIndex(), 0, false,
1899 VNInfoAllocator));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001900 DEBUG(errs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001901 nI.addRange(LR);
1902 }
Evan Cheng81a03822007-11-17 00:40:40 +00001903
Bill Wendling8e6179f2009-08-22 20:18:03 +00001904 DEBUG({
1905 errs() << "\t\t\t\tAdded new interval: ";
1906 nI.print(errs(), tri_);
1907 errs() << '\n';
1908 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001909 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001910 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001911}
Evan Cheng81a03822007-11-17 00:40:40 +00001912bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001913 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001914 MachineBasicBlock *MBB,
1915 MachineInstrIndex Idx) const {
1916 MachineInstrIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001917 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames86511252009-09-04 20:41:11 +00001918 if (VNI->kills[j].isPHIIndex())
Lang Hamesffd13262009-07-09 03:57:02 +00001919 continue;
1920
Lang Hames86511252009-09-04 20:41:11 +00001921 MachineInstrIndex KillIdx = VNI->kills[j];
Evan Cheng0cbb1162007-11-29 01:06:25 +00001922 if (KillIdx > Idx && KillIdx < End)
1923 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001924 }
1925 return false;
1926}
1927
Evan Cheng063284c2008-02-21 00:34:19 +00001928/// RewriteInfo - Keep track of machine instrs that will be rewritten
1929/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001930namespace {
1931 struct RewriteInfo {
Lang Hames86511252009-09-04 20:41:11 +00001932 MachineInstrIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001933 MachineInstr *MI;
1934 bool HasUse;
1935 bool HasDef;
Lang Hames86511252009-09-04 20:41:11 +00001936 RewriteInfo(MachineInstrIndex i, MachineInstr *mi, bool u, bool d)
Dan Gohman844731a2008-05-13 00:00:25 +00001937 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1938 };
Evan Cheng063284c2008-02-21 00:34:19 +00001939
Dan Gohman844731a2008-05-13 00:00:25 +00001940 struct RewriteInfoCompare {
1941 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1942 return LHS.Index < RHS.Index;
1943 }
1944 };
1945}
Evan Cheng063284c2008-02-21 00:34:19 +00001946
Evan Chengf2fbca62007-11-12 06:35:08 +00001947void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001948rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001949 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001950 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001951 unsigned Slot, int LdSlot,
1952 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001953 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001954 const TargetRegisterClass* rc,
1955 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001956 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001957 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001958 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001959 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001960 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1961 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001962 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001963 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001964 unsigned NewVReg = 0;
Lang Hames86511252009-09-04 20:41:11 +00001965 MachineInstrIndex start = getBaseIndex(I->start);
Lang Hames35f291d2009-09-12 03:34:03 +00001966 MachineInstrIndex end = getNextIndex(getBaseIndex(getPrevSlot(I->end)));
Evan Chengf2fbca62007-11-12 06:35:08 +00001967
Evan Cheng063284c2008-02-21 00:34:19 +00001968 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001969 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001970 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001971 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1972 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001973 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001974 MachineOperand &O = ri.getOperand();
1975 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001976 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Lang Hames86511252009-09-04 20:41:11 +00001977 MachineInstrIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001978 if (index < start || index >= end)
1979 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001980
1981 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001982 // Must be defined by an implicit def. It should not be spilled. Note,
1983 // this is for correctness reason. e.g.
1984 // 8 %reg1024<def> = IMPLICIT_DEF
1985 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1986 // The live range [12, 14) are not part of the r1024 live interval since
1987 // it's defined by an implicit def. It will not conflicts with live
1988 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001989 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001990 // the INSERT_SUBREG and both target registers that would overlap.
1991 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001992 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1993 }
1994 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1995
Evan Cheng313d4b82008-02-23 00:33:04 +00001996 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001997 // Now rewrite the defs and uses.
1998 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1999 RewriteInfo &rwi = RewriteMIs[i];
2000 ++i;
Lang Hames86511252009-09-04 20:41:11 +00002001 MachineInstrIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00002002 bool MIHasUse = rwi.HasUse;
2003 bool MIHasDef = rwi.HasDef;
2004 MachineInstr *MI = rwi.MI;
2005 // If MI def and/or use the same register multiple times, then there
2006 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00002007 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00002008 while (i != e && RewriteMIs[i].MI == MI) {
2009 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00002010 bool isUse = RewriteMIs[i].HasUse;
2011 if (isUse) ++NumUses;
2012 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00002013 MIHasDef |= RewriteMIs[i].HasDef;
2014 ++i;
2015 }
Evan Cheng81a03822007-11-17 00:40:40 +00002016 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00002017
Evan Cheng0a891ed2008-05-23 23:00:04 +00002018 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00002019 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00002020 // register interval's spill weight to HUGE_VALF to prevent it from
2021 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00002022 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00002023 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00002024 }
2025
Evan Cheng063284c2008-02-21 00:34:19 +00002026 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00002027 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00002028 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00002029 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00002030 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00002031 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00002032 // One common case:
2033 // x = use
2034 // ...
2035 // ...
2036 // def = ...
2037 // = use
2038 // It's better to start a new interval to avoid artifically
2039 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00002040 if (MIHasDef && !MIHasUse) {
2041 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00002042 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00002043 }
2044 }
Evan Chengcada2452007-11-28 01:28:46 +00002045 }
Evan Cheng018f9b02007-12-05 03:22:34 +00002046
2047 bool IsNew = ThisVReg == 0;
2048 if (IsNew) {
2049 // This ends the previous live interval. If all of its def / use
2050 // can be folded, give it a low spill weight.
2051 if (NewVReg && TrySplit && AllCanFold) {
2052 LiveInterval &nI = getOrCreateInterval(NewVReg);
2053 nI.weight /= 10.0F;
2054 }
2055 AllCanFold = true;
2056 }
2057 NewVReg = ThisVReg;
2058
Evan Cheng81a03822007-11-17 00:40:40 +00002059 bool HasDef = false;
2060 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00002061 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00002062 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
2063 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
2064 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00002065 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002066 if (!HasDef && !HasUse)
2067 continue;
2068
Evan Cheng018f9b02007-12-05 03:22:34 +00002069 AllCanFold &= CanFold;
2070
Evan Cheng81a03822007-11-17 00:40:40 +00002071 // Update weight of spill interval.
2072 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00002073 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00002074 // The spill weight is now infinity as it cannot be spilled again.
2075 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002076 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00002077 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002078
2079 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00002080 if (HasDef) {
2081 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00002082 bool HasKill = false;
2083 if (!HasUse)
2084 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index));
2085 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00002086 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames86511252009-09-04 20:41:11 +00002087 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(getDefIndex(index));
Evan Cheng0cbb1162007-11-29 01:06:25 +00002088 if (VNI)
2089 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index));
2090 }
Owen Anderson28998312008-08-13 22:28:50 +00002091 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00002092 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002093 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00002094 if (SII == SpillIdxes.end()) {
2095 std::vector<SRInfo> S;
2096 S.push_back(SRInfo(index, NewVReg, true));
2097 SpillIdxes.insert(std::make_pair(MBBId, S));
2098 } else if (SII->second.back().vreg != NewVReg) {
2099 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00002100 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00002101 // If there is an earlier def and this is a two-address
2102 // instruction, then it's not possible to fold the store (which
2103 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00002104 SRInfo &Info = SII->second.back();
2105 Info.index = index;
2106 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002107 }
2108 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00002109 } else if (SII != SpillIdxes.end() &&
2110 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00002111 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00002112 // There is an earlier def that's not killed (must be two-address).
2113 // The spill is no longer needed.
2114 SII->second.pop_back();
2115 if (SII->second.empty()) {
2116 SpillIdxes.erase(MBBId);
2117 SpillMBBs.reset(MBBId);
2118 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002119 }
2120 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002121 }
2122
2123 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00002124 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00002125 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00002126 if (SII != SpillIdxes.end() &&
2127 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00002128 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00002129 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00002130 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00002131 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00002132 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00002133 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00002134 // If we are splitting live intervals, only fold if it's the first
2135 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00002136 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002137 else if (IsNew) {
2138 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00002139 if (RII == RestoreIdxes.end()) {
2140 std::vector<SRInfo> Infos;
2141 Infos.push_back(SRInfo(index, NewVReg, true));
2142 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
2143 } else {
2144 RII->second.push_back(SRInfo(index, NewVReg, true));
2145 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002146 RestoreMBBs.set(MBBId);
2147 }
2148 }
2149
2150 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00002151 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00002152 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00002153 }
Evan Cheng018f9b02007-12-05 03:22:34 +00002154
2155 if (NewVReg && TrySplit && AllCanFold) {
2156 // If all of its def / use can be folded, give it a low spill weight.
2157 LiveInterval &nI = getOrCreateInterval(NewVReg);
2158 nI.weight /= 10.0F;
2159 }
Evan Chengf2fbca62007-11-12 06:35:08 +00002160}
2161
Lang Hames86511252009-09-04 20:41:11 +00002162bool LiveIntervals::alsoFoldARestore(int Id, MachineInstrIndex index,
2163 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00002164 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00002165 if (!RestoreMBBs[Id])
2166 return false;
2167 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
2168 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
2169 if (Restores[i].index == index &&
2170 Restores[i].vreg == vr &&
2171 Restores[i].canFold)
2172 return true;
2173 return false;
2174}
2175
Lang Hames86511252009-09-04 20:41:11 +00002176void LiveIntervals::eraseRestoreInfo(int Id, MachineInstrIndex index,
2177 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00002178 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00002179 if (!RestoreMBBs[Id])
2180 return;
2181 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
2182 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
2183 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames86511252009-09-04 20:41:11 +00002184 Restores[i].index = MachineInstrIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00002185}
Evan Cheng81a03822007-11-17 00:40:40 +00002186
Evan Cheng4cce6b42008-04-11 17:53:36 +00002187/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
2188/// spilled and create empty intervals for their uses.
2189void
2190LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
2191 const TargetRegisterClass* rc,
2192 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00002193 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
2194 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00002195 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00002196 MachineInstr *MI = &*ri;
2197 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00002198 if (O.isDef()) {
2199 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
2200 "Register def was not rewritten?");
2201 RemoveMachineInstrFromMaps(MI);
2202 vrm.RemoveMachineInstrFromMaps(MI);
2203 MI->eraseFromParent();
2204 } else {
2205 // This must be an use of an implicit_def so it's not part of the live
2206 // interval. Create a new empty live interval for it.
2207 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
2208 unsigned NewVReg = mri_->createVirtualRegister(rc);
2209 vrm.grow();
2210 vrm.setIsImplicitlyDefined(NewVReg);
2211 NewLIs.push_back(&getOrCreateInterval(NewVReg));
2212 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2213 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00002214 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00002215 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00002216 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00002217 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00002218 }
2219 }
Evan Cheng419852c2008-04-03 16:39:43 +00002220 }
2221}
2222
Evan Chengf2fbca62007-11-12 06:35:08 +00002223std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00002224addIntervalsForSpillsFast(const LiveInterval &li,
2225 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00002226 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00002227 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00002228
2229 std::vector<LiveInterval*> added;
2230
2231 assert(li.weight != HUGE_VALF &&
2232 "attempt to spill already spilled interval!");
2233
Bill Wendling8e6179f2009-08-22 20:18:03 +00002234 DEBUG({
2235 errs() << "\t\t\t\tadding intervals for spills for interval: ";
2236 li.dump();
2237 errs() << '\n';
2238 });
Owen Andersond6664312008-08-18 18:05:32 +00002239
2240 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
2241
Owen Andersona41e47a2008-08-19 22:12:11 +00002242 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
2243 while (RI != mri_->reg_end()) {
2244 MachineInstr* MI = &*RI;
2245
2246 SmallVector<unsigned, 2> Indices;
2247 bool HasUse = false;
2248 bool HasDef = false;
2249
2250 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
2251 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002252 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00002253
2254 HasUse |= MI->getOperand(i).isUse();
2255 HasDef |= MI->getOperand(i).isDef();
2256
2257 Indices.push_back(i);
2258 }
2259
2260 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
2261 Indices, true, slot, li.reg)) {
2262 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00002263 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00002264 vrm.assignVirt2StackSlot(NewVReg, slot);
2265
Owen Andersona41e47a2008-08-19 22:12:11 +00002266 // create a new register for this spill
2267 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Andersond6664312008-08-18 18:05:32 +00002268
Owen Andersona41e47a2008-08-19 22:12:11 +00002269 // the spill weight is now infinity as it
2270 // cannot be spilled again
2271 nI.weight = HUGE_VALF;
2272
2273 // Rewrite register operands to use the new vreg.
2274 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
2275 E = Indices.end(); I != E; ++I) {
2276 MI->getOperand(*I).setReg(NewVReg);
2277
2278 if (MI->getOperand(*I).isUse())
2279 MI->getOperand(*I).setIsKill(true);
2280 }
2281
2282 // Fill in the new live interval.
Lang Hames86511252009-09-04 20:41:11 +00002283 MachineInstrIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00002284 if (HasUse) {
2285 LiveRange LR(getLoadIndex(index), getUseIndex(index),
Lang Hames86511252009-09-04 20:41:11 +00002286 nI.getNextValue(MachineInstrIndex(), 0, false,
2287 getVNInfoAllocator()));
Bill Wendling8e6179f2009-08-22 20:18:03 +00002288 DEBUG(errs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00002289 nI.addRange(LR);
2290 vrm.addRestorePoint(NewVReg, MI);
2291 }
2292 if (HasDef) {
2293 LiveRange LR(getDefIndex(index), getStoreIndex(index),
Lang Hames86511252009-09-04 20:41:11 +00002294 nI.getNextValue(MachineInstrIndex(), 0, false,
2295 getVNInfoAllocator()));
Bill Wendling8e6179f2009-08-22 20:18:03 +00002296 DEBUG(errs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00002297 nI.addRange(LR);
2298 vrm.addSpillPoint(NewVReg, true, MI);
2299 }
2300
Owen Anderson17197312008-08-18 23:41:04 +00002301 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00002302
Bill Wendling8e6179f2009-08-22 20:18:03 +00002303 DEBUG({
2304 errs() << "\t\t\t\tadded new interval: ";
2305 nI.dump();
2306 errs() << '\n';
2307 });
Owen Andersona41e47a2008-08-19 22:12:11 +00002308 }
Owen Anderson9a032932008-08-18 21:20:32 +00002309
Owen Anderson9a032932008-08-18 21:20:32 +00002310
Owen Andersona41e47a2008-08-19 22:12:11 +00002311 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00002312 }
Owen Andersond6664312008-08-18 18:05:32 +00002313
2314 return added;
2315}
2316
2317std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00002318addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00002319 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00002320 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00002321
2322 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00002323 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00002324
Evan Chengf2fbca62007-11-12 06:35:08 +00002325 assert(li.weight != HUGE_VALF &&
2326 "attempt to spill already spilled interval!");
2327
Bill Wendling8e6179f2009-08-22 20:18:03 +00002328 DEBUG({
2329 errs() << "\t\t\t\tadding intervals for spills for interval: ";
2330 li.print(errs(), tri_);
2331 errs() << '\n';
2332 });
Evan Chengf2fbca62007-11-12 06:35:08 +00002333
Evan Cheng72eeb942008-12-05 17:00:16 +00002334 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00002335 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00002336 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002337 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00002338 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
2339 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00002340 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00002341 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00002342
2343 unsigned NumValNums = li.getNumValNums();
2344 SmallVector<MachineInstr*, 4> ReMatDefs;
2345 ReMatDefs.resize(NumValNums, NULL);
2346 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
2347 ReMatOrigDefs.resize(NumValNums, NULL);
2348 SmallVector<int, 4> ReMatIds;
2349 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
2350 BitVector ReMatDelete(NumValNums);
2351 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
2352
Evan Cheng81a03822007-11-17 00:40:40 +00002353 // Spilling a split live interval. It cannot be split any further. Also,
2354 // it's also guaranteed to be a single val# / range interval.
2355 if (vrm.getPreSplitReg(li.reg)) {
2356 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00002357 // Unset the split kill marker on the last use.
Lang Hames86511252009-09-04 20:41:11 +00002358 MachineInstrIndex KillIdx = vrm.getKillPoint(li.reg);
2359 if (KillIdx != MachineInstrIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00002360 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
2361 assert(KillMI && "Last use disappeared?");
2362 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
2363 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00002364 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00002365 }
Evan Chengadf85902007-12-05 09:51:10 +00002366 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00002367 bool DefIsReMat = vrm.isReMaterialized(li.reg);
2368 Slot = vrm.getStackSlot(li.reg);
2369 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
2370 MachineInstr *ReMatDefMI = DefIsReMat ?
2371 vrm.getReMaterializedMI(li.reg) : NULL;
2372 int LdSlot = 0;
2373 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2374 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00002375 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00002376 bool IsFirstRange = true;
2377 for (LiveInterval::Ranges::const_iterator
2378 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
2379 // If this is a split live interval with multiple ranges, it means there
2380 // are two-address instructions that re-defined the value. Only the
2381 // first def can be rematerialized!
2382 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00002383 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00002384 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
2385 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00002386 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002387 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002388 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002389 } else {
2390 rewriteInstructionsForSpills(li, false, I, NULL, 0,
2391 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00002392 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002393 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002394 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002395 }
2396 IsFirstRange = false;
2397 }
Evan Cheng419852c2008-04-03 16:39:43 +00002398
Evan Cheng4cce6b42008-04-11 17:53:36 +00002399 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002400 return NewLIs;
2401 }
2402
Evan Cheng752195e2009-09-14 21:33:42 +00002403 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002404 if (TrySplit)
2405 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00002406 bool NeedStackSlot = false;
2407 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
2408 i != e; ++i) {
2409 const VNInfo *VNI = *i;
2410 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00002411 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00002412 continue; // Dead val#.
2413 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00002414 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
2415 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00002416 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00002417 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00002418 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00002419 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00002420 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00002421 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00002422 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00002423 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00002424
2425 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00002426 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00002427 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00002428 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00002429 CanDelete = false;
2430 // Need a stack slot if there is any live range where uses cannot be
2431 // rematerialized.
2432 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00002433 }
Evan Chengf2fbca62007-11-12 06:35:08 +00002434 if (CanDelete)
2435 ReMatDelete.set(VN);
2436 } else {
2437 // Need a stack slot if there is any live range where uses cannot be
2438 // rematerialized.
2439 NeedStackSlot = true;
2440 }
2441 }
2442
2443 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00002444 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
2445 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
2446 Slot = vrm.assignVirt2StackSlot(li.reg);
2447
2448 // This case only occurs when the prealloc splitter has already assigned
2449 // a stack slot to this vreg.
2450 else
2451 Slot = vrm.getStackSlot(li.reg);
2452 }
Evan Chengf2fbca62007-11-12 06:35:08 +00002453
2454 // Create new intervals and rewrite defs and uses.
2455 for (LiveInterval::Ranges::const_iterator
2456 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00002457 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
2458 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
2459 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00002460 bool CanDelete = ReMatDelete[I->valno->id];
2461 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00002462 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00002463 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00002464 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00002465 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002466 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00002467 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002468 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002469 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00002470 }
2471
Evan Cheng0cbb1162007-11-29 01:06:25 +00002472 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00002473 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00002474 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00002475 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00002476 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002477
Evan Chengb50bb8c2007-12-05 08:16:32 +00002478 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00002479 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00002480 if (NeedStackSlot) {
2481 int Id = SpillMBBs.find_first();
2482 while (Id != -1) {
2483 std::vector<SRInfo> &spills = SpillIdxes[Id];
2484 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames86511252009-09-04 20:41:11 +00002485 MachineInstrIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00002486 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002487 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002488 bool isReMat = vrm.isReMaterialized(VReg);
2489 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002490 bool CanFold = false;
2491 bool FoundUse = false;
2492 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002493 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002494 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002495 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2496 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002497 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00002498 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002499
2500 Ops.push_back(j);
2501 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00002502 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002503 if (isReMat ||
2504 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
2505 RestoreMBBs, RestoreIdxes))) {
2506 // MI has two-address uses of the same register. If the use
2507 // isn't the first and only use in the BB, then we can't fold
2508 // it. FIXME: Move this to rewriteInstructionsForSpills.
2509 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00002510 break;
2511 }
Evan Chengaee4af62007-12-02 08:30:39 +00002512 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002513 }
2514 }
2515 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002516 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002517 if (CanFold && !Ops.empty()) {
2518 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00002519 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00002520 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00002521 // Also folded uses, do not issue a load.
2522 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames35f291d2009-09-12 03:34:03 +00002523 nI.removeRange(getLoadIndex(index), getNextSlot(getUseIndex(index)));
Evan Chengf38d14f2007-12-05 09:05:34 +00002524 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002525 nI.removeRange(getDefIndex(index), getStoreIndex(index));
Evan Chengcddbb832007-11-30 21:23:43 +00002526 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002527 }
2528
Evan Cheng7e073ba2008-04-09 20:57:25 +00002529 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00002530 if (!Folded) {
2531 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
2532 bool isKill = LR->end == getStoreIndex(index);
Evan Chengb0a6f622008-05-20 08:10:37 +00002533 if (!MI->registerDefIsDead(nI.reg))
2534 // No need to spill a dead def.
2535 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002536 if (isKill)
2537 AddedKill.insert(&nI);
2538 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002539 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002540 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002541 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002542 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002543
Evan Cheng1953d0c2007-11-29 10:12:14 +00002544 int Id = RestoreMBBs.find_first();
2545 while (Id != -1) {
2546 std::vector<SRInfo> &restores = RestoreIdxes[Id];
2547 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames86511252009-09-04 20:41:11 +00002548 MachineInstrIndex index = restores[i].index;
2549 if (index == MachineInstrIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00002550 continue;
2551 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002552 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00002553 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00002554 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002555 bool CanFold = false;
2556 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002557 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002558 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00002559 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2560 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002561 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00002562 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002563
Evan Cheng0cbb1162007-11-29 01:06:25 +00002564 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00002565 // If this restore were to be folded, it would have been folded
2566 // already.
2567 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00002568 break;
2569 }
Evan Chengaee4af62007-12-02 08:30:39 +00002570 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00002571 }
2572 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002573
2574 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002575 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002576 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00002577 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00002578 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
2579 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00002580 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
2581 int LdSlot = 0;
2582 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2583 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00002584 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00002585 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
2586 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00002587 if (!Folded) {
2588 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
2589 if (ImpUse) {
2590 // Re-matting an instruction with virtual register use. Add the
2591 // register as an implicit use on the use MI and update the register
2592 // interval's spill weight to HUGE_VALF to prevent it from being
2593 // spilled.
2594 LiveInterval &ImpLi = getInterval(ImpUse);
2595 ImpLi.weight = HUGE_VALF;
2596 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
2597 }
Evan Chengd70dbb52008-02-22 09:24:50 +00002598 }
Evan Chengaee4af62007-12-02 08:30:39 +00002599 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002600 }
2601 // If folding is not possible / failed, then tell the spiller to issue a
2602 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00002603 if (Folded)
Lang Hames35f291d2009-09-12 03:34:03 +00002604 nI.removeRange(getLoadIndex(index), getNextSlot(getUseIndex(index)));
Evan Chengb50bb8c2007-12-05 08:16:32 +00002605 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00002606 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00002607 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002608 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00002609 }
2610
Evan Chengb50bb8c2007-12-05 08:16:32 +00002611 // Finalize intervals: add kills, finalize spill weights, and filter out
2612 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00002613 std::vector<LiveInterval*> RetNewLIs;
2614 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2615 LiveInterval *LI = NewLIs[i];
2616 if (!LI->empty()) {
Owen Anderson496bac52008-07-23 19:47:27 +00002617 LI->weight /= InstrSlots::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002618 if (!AddedKill.count(LI)) {
2619 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames86511252009-09-04 20:41:11 +00002620 MachineInstrIndex LastUseIdx = getBaseIndex(LR->end);
Evan Chengd120ffd2007-12-05 10:24:35 +00002621 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002622 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002623 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00002624 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00002625 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002626 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002627 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002628 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002629 RetNewLIs.push_back(LI);
2630 }
2631 }
Evan Cheng81a03822007-11-17 00:40:40 +00002632
Evan Cheng4cce6b42008-04-11 17:53:36 +00002633 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002634 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002635}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002636
2637/// hasAllocatableSuperReg - Return true if the specified physical register has
2638/// any super register that's allocatable.
2639bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2640 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2641 if (allocatableRegs_[*AS] && hasInterval(*AS))
2642 return true;
2643 return false;
2644}
2645
2646/// getRepresentativeReg - Find the largest super register of the specified
2647/// physical register.
2648unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
2649 // Find the largest super-register that is allocatable.
2650 unsigned BestReg = Reg;
2651 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2652 unsigned SuperReg = *AS;
2653 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2654 BestReg = SuperReg;
2655 break;
2656 }
2657 }
2658 return BestReg;
2659}
2660
2661/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2662/// specified interval that conflicts with the specified physical register.
2663unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2664 unsigned PhysReg) const {
2665 unsigned NumConflicts = 0;
2666 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2667 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2668 E = mri_->reg_end(); I != E; ++I) {
2669 MachineOperand &O = I.getOperand();
2670 MachineInstr *MI = O.getParent();
Lang Hames86511252009-09-04 20:41:11 +00002671 MachineInstrIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002672 if (pli.liveAt(Index))
2673 ++NumConflicts;
2674 }
2675 return NumConflicts;
2676}
2677
2678/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002679/// around all defs and uses of the specified interval. Return true if it
2680/// was able to cut its interval.
2681bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002682 unsigned PhysReg, VirtRegMap &vrm) {
2683 unsigned SpillReg = getRepresentativeReg(PhysReg);
2684
2685 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2686 // If there are registers which alias PhysReg, but which are not a
2687 // sub-register of the chosen representative super register. Assert
2688 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002689 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002690 tri_->isSuperRegister(*AS, SpillReg));
2691
Evan Cheng2824a652009-03-23 18:24:37 +00002692 bool Cut = false;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002693 LiveInterval &pli = getInterval(SpillReg);
2694 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2695 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2696 E = mri_->reg_end(); I != E; ++I) {
2697 MachineOperand &O = I.getOperand();
2698 MachineInstr *MI = O.getParent();
2699 if (SeenMIs.count(MI))
2700 continue;
2701 SeenMIs.insert(MI);
Lang Hames86511252009-09-04 20:41:11 +00002702 MachineInstrIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002703 if (pli.liveAt(Index)) {
2704 vrm.addEmergencySpill(SpillReg, MI);
Lang Hames86511252009-09-04 20:41:11 +00002705 MachineInstrIndex StartIdx = getLoadIndex(Index);
Lang Hames35f291d2009-09-12 03:34:03 +00002706 MachineInstrIndex EndIdx = getNextSlot(getStoreIndex(Index));
Evan Cheng2824a652009-03-23 18:24:37 +00002707 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002708 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002709 Cut = true;
2710 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002711 std::string msg;
2712 raw_string_ostream Msg(msg);
2713 Msg << "Ran out of registers during register allocation!";
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002714 if (MI->getOpcode() == TargetInstrInfo::INLINEASM) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002715 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002716 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002717 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002718 }
Torok Edwin7d696d82009-07-11 13:10:19 +00002719 llvm_report_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002720 }
Evan Cheng676dd7c2008-03-11 07:19:34 +00002721 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) {
2722 if (!hasInterval(*AS))
2723 continue;
2724 LiveInterval &spli = getInterval(*AS);
2725 if (spli.liveAt(Index))
Lang Hames35f291d2009-09-12 03:34:03 +00002726 spli.removeRange(getLoadIndex(Index), getNextSlot(getStoreIndex(Index)));
Evan Cheng676dd7c2008-03-11 07:19:34 +00002727 }
2728 }
2729 }
Evan Cheng2824a652009-03-23 18:24:37 +00002730 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002731}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002732
2733LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002734 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002735 LiveInterval& Interval = getOrCreateInterval(reg);
2736 VNInfo* VN = Interval.getNextValue(
Lang Hames86511252009-09-04 20:41:11 +00002737 MachineInstrIndex(getInstructionIndex(startInst), MachineInstrIndex::DEF),
2738 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002739 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +00002740 VN->kills.push_back(terminatorGaps[startInst->getParent()]);
2741 LiveRange LR(
2742 MachineInstrIndex(getInstructionIndex(startInst), MachineInstrIndex::DEF),
Lang Hames35f291d2009-09-12 03:34:03 +00002743 getNextSlot(getMBBEndIdx(startInst->getParent())), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002744 Interval.addRange(LR);
2745
2746 return LR;
2747}
David Greeneb5257662009-08-03 21:55:09 +00002748