blob: cdf8d0d40f8c261192b66cdd6a718036626b3365 [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86InstrBuilder.h"
17#include "X86ISelLowering.h"
18#include "X86MachineFunctionInfo.h"
19#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
21#include "llvm/Constants.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/Function.h"
25#include "llvm/Intrinsics.h"
Evan Cheng75184a92007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038#include "llvm/Target/TargetOptions.h"
Evan Cheng75184a92007-12-11 01:46:18 +000039#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include "llvm/ADT/StringExtras.h"
Mon P Wang1f292322008-11-23 04:37:22 +000041#include "llvm/Support/CommandLine.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000042using namespace llvm;
43
Mon P Wang1f292322008-11-23 04:37:22 +000044static cl::opt<bool>
Mon P Wangba7e48e2008-11-24 02:10:43 +000045DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang1f292322008-11-23 04:37:22 +000046
Evan Cheng2aea0b42008-04-25 19:11:04 +000047// Forward declarations.
Dale Johannesence0805b2009-02-03 19:33:06 +000048static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG, DebugLoc dl);
Evan Cheng2aea0b42008-04-25 19:11:04 +000049
Dan Gohmanb41dfba2008-05-14 01:58:56 +000050X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 : TargetLowering(TM) {
52 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000053 X86ScalarSSEf64 = Subtarget->hasSSE2();
54 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000056
Chris Lattnerdec9cb52008-01-24 08:07:48 +000057 bool Fast = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058
59 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000060 TD = getTargetData();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061
62 // Set up the TargetLowering object.
63
64 // X86 is weird, it always uses i8 for shift amounts and setcc results.
65 setShiftAmountType(MVT::i8);
Duncan Sands8cf4a822008-11-23 15:47:28 +000066 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067 setSchedulingPreference(SchedulingForRegPressure);
68 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
69 setStackPointerRegisterToSaveRestore(X86StackPtr);
70
71 if (Subtarget->isTargetDarwin()) {
72 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
73 setUseUnderscoreSetJmp(false);
74 setUseUnderscoreLongJmp(false);
75 } else if (Subtarget->isTargetMingw()) {
76 // MS runtime is weird: it exports _setjmp, but longjmp!
77 setUseUnderscoreSetJmp(true);
78 setUseUnderscoreLongJmp(false);
79 } else {
80 setUseUnderscoreSetJmp(true);
81 setUseUnderscoreLongJmp(true);
82 }
Scott Michel91099d62009-02-17 22:15:04 +000083
Dan Gohmanf17a25c2007-07-18 16:29:46 +000084 // Set up the register classes.
85 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
86 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
87 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
88 if (Subtarget->is64Bit())
89 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
90
Evan Cheng08c171a2008-10-14 21:26:46 +000091 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092
Scott Michel91099d62009-02-17 22:15:04 +000093 // We don't accept any truncstore of integer registers.
Chris Lattner3bc08502008-01-17 19:59:44 +000094 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
95 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
96 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
97 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
98 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng71343822008-10-15 02:05:31 +000099 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
100
101 // SETOEQ and SETUNE require checking two conditions.
102 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
103 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
104 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
105 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
107 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattner3bc08502008-01-17 19:59:44 +0000108
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
110 // operation.
111 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
112 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
113 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
114
115 if (Subtarget->is64Bit()) {
116 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
117 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
118 } else {
Dale Johannesena359b8b2008-10-21 20:50:01 +0000119 if (X86ScalarSSEf64) {
120 // We have an impenetrably clever algorithm for ui64->double only.
121 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling14a30ef2009-01-17 03:56:04 +0000122
123 // We have faster algorithm for ui32->single only.
124 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Dale Johannesena359b8b2008-10-21 20:50:01 +0000125 } else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
127 }
128
129 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
130 // this operation.
131 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
132 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
133 // SSE has no i16 to fp conversion, only i32
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000134 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000136 // f32 and f64 cases are Legal, f80 case is not
137 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
138 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
140 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
141 }
142
Dale Johannesen958b08b2007-09-19 23:55:34 +0000143 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
144 // are Legal, f80 is custom lowered.
145 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
146 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000147
148 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
149 // this operation.
150 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
151 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
152
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000153 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000155 // f32 and f64 cases are Legal, f80 case is not
156 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000157 } else {
158 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
159 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
160 }
161
162 // Handle FP_TO_UINT by promoting the destination to a larger signed
163 // conversion.
164 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
165 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
166 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
167
168 if (Subtarget->is64Bit()) {
169 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
170 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
171 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000172 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000173 // Expand FP_TO_UINT into a select.
174 // FIXME: We would like to use a Custom expander here eventually to do
175 // the optimal thing for SSE vs. the default expansion in the legalizer.
176 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
177 else
178 // With SSE3 we can use fisttpll to convert to a signed i64.
179 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
180 }
181
182 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000183 if (!X86ScalarSSEf64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
185 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
186 }
187
Dan Gohman8450d862008-02-18 19:34:53 +0000188 // Scalar integer divide and remainder are lowered to use operations that
189 // produce two results, to match the available instructions. This exposes
190 // the two-result form to trivial CSE, which is able to combine x/y and x%y
191 // into a single instruction.
192 //
193 // Scalar integer multiply-high is also lowered to use two-result
194 // operations, to match the available instructions. However, plain multiply
195 // (low) operations are left as Legal, as there are single-result
196 // instructions for this in x86. Using the two-result multiply instructions
197 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman5a199552007-10-08 18:33:35 +0000198 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
199 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
200 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
201 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
202 setOperationAction(ISD::SREM , MVT::i8 , Expand);
203 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000204 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
205 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
206 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
207 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
208 setOperationAction(ISD::SREM , MVT::i16 , Expand);
209 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000210 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
211 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
212 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
213 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
214 setOperationAction(ISD::SREM , MVT::i32 , Expand);
215 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000216 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
217 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
218 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
219 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
220 setOperationAction(ISD::SREM , MVT::i64 , Expand);
221 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000222
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
224 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
225 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
226 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227 if (Subtarget->is64Bit())
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000228 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
229 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
230 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
232 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000233 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000235 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman819574c2008-01-31 00:41:03 +0000236 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000237
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000239 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
240 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000242 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
243 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000245 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
246 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000247 if (Subtarget->is64Bit()) {
248 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000249 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
250 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000251 }
252
253 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
254 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
255
256 // These should be promoted to a larger select which is supported.
257 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
258 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
259 // X86 wants to expand cmov itself.
260 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
261 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
262 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
263 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000264 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
266 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
267 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
268 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
269 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000270 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271 if (Subtarget->is64Bit()) {
272 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
273 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
274 }
275 // X86 ret instruction may pop stack.
276 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000277 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278
279 // Darwin ABI issue.
280 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
281 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
282 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
283 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000284 if (Subtarget->is64Bit())
285 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000286 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 if (Subtarget->is64Bit()) {
288 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
289 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
290 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000291 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292 }
293 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
294 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
295 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
296 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000297 if (Subtarget->is64Bit()) {
298 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
299 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
300 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
301 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302
Evan Cheng8d51ab32008-03-10 19:38:10 +0000303 if (Subtarget->hasSSE1())
304 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000305
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000306 if (!Subtarget->hasSSE2())
307 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
308
Mon P Wang078a62d2008-05-05 19:05:59 +0000309 // Expand certain atomics
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000310 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
311 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
312 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
313 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000314
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000315 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
316 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
317 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
318 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000319
Dale Johannesenf160d802008-10-02 18:53:47 +0000320 if (!Subtarget->is64Bit()) {
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000321 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
322 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
323 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
324 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
325 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
326 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
327 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesenf160d802008-10-02 18:53:47 +0000328 }
329
Dan Gohman472d12c2008-06-30 20:59:49 +0000330 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
331 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 // FIXME - use subtarget debug flags
333 if (!Subtarget->isTargetDarwin() &&
334 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000335 !Subtarget->isTargetCygMing()) {
336 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
337 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
338 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339
340 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
341 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
342 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
343 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
344 if (Subtarget->is64Bit()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345 setExceptionPointerRegister(X86::RAX);
346 setExceptionSelectorRegister(X86::RDX);
347 } else {
348 setExceptionPointerRegister(X86::EAX);
349 setExceptionSelectorRegister(X86::EDX);
350 }
Anton Korobeynikov23ca9c52007-09-03 00:36:06 +0000351 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000352 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
353
Duncan Sands7407a9f2007-09-11 14:10:23 +0000354 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000355
Chris Lattner56b941f2008-01-15 21:58:22 +0000356 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000357
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000358 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
359 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000361 if (Subtarget->is64Bit()) {
362 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000364 } else {
365 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000367 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000368
369 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
370 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
371 if (Subtarget->is64Bit())
372 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
373 if (Subtarget->isTargetCygMing())
374 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
375 else
376 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
377
Evan Cheng0b84fe12009-02-13 22:36:38 +0000378 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000379 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380 // Set up the FP register classes.
381 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
382 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
383
384 // Use ANDPD to simulate FABS.
385 setOperationAction(ISD::FABS , MVT::f64, Custom);
386 setOperationAction(ISD::FABS , MVT::f32, Custom);
387
388 // Use XORP to simulate FNEG.
389 setOperationAction(ISD::FNEG , MVT::f64, Custom);
390 setOperationAction(ISD::FNEG , MVT::f32, Custom);
391
392 // Use ANDPD and ORPD to simulate FCOPYSIGN.
393 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
394 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
395
396 // We don't support sin/cos/fmod
397 setOperationAction(ISD::FSIN , MVT::f64, Expand);
398 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 setOperationAction(ISD::FSIN , MVT::f32, Expand);
400 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000401
402 // Expand FP immediates into loads from the stack, except for the special
403 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000404 addLegalFPImmediate(APFloat(+0.0)); // xorpd
405 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000406
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000407 // Floating truncations from f80 and extensions to f80 go through memory.
408 // If optimizing, we lie about this though and handle it in
409 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
410 if (Fast) {
411 setConvertAction(MVT::f32, MVT::f80, Expand);
412 setConvertAction(MVT::f64, MVT::f80, Expand);
413 setConvertAction(MVT::f80, MVT::f32, Expand);
414 setConvertAction(MVT::f80, MVT::f64, Expand);
415 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000416 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000417 // Use SSE for f32, x87 for f64.
418 // Set up the FP register classes.
419 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
420 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
421
422 // Use ANDPS to simulate FABS.
423 setOperationAction(ISD::FABS , MVT::f32, Custom);
424
425 // Use XORP to simulate FNEG.
426 setOperationAction(ISD::FNEG , MVT::f32, Custom);
427
428 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
429
430 // Use ANDPS and ORPS to simulate FCOPYSIGN.
431 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
432 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
433
434 // We don't support sin/cos/fmod
435 setOperationAction(ISD::FSIN , MVT::f32, Expand);
436 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000437
Nate Begemane2ba64f2008-02-14 08:57:00 +0000438 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000439 addLegalFPImmediate(APFloat(+0.0f)); // xorps
440 addLegalFPImmediate(APFloat(+0.0)); // FLD0
441 addLegalFPImmediate(APFloat(+1.0)); // FLD1
442 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
443 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
444
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000445 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
446 // this though and handle it in InstructionSelectPreprocess so that
447 // dagcombine2 can hack on these.
448 if (Fast) {
449 setConvertAction(MVT::f32, MVT::f64, Expand);
450 setConvertAction(MVT::f32, MVT::f80, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000451 setConvertAction(MVT::f80, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000452 setConvertAction(MVT::f64, MVT::f32, Expand);
453 // And x87->x87 truncations also.
454 setConvertAction(MVT::f80, MVT::f64, Expand);
455 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000456
457 if (!UnsafeFPMath) {
458 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
459 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
460 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000461 } else if (!UseSoftFloat) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000462 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000463 // Set up the FP register classes.
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
465 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
466
467 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
468 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
469 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
470 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000471
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000472 // Floating truncations go through memory. If optimizing, we lie about
473 // this though and handle it in InstructionSelectPreprocess so that
474 // dagcombine2 can hack on these.
475 if (Fast) {
Scott Michel91099d62009-02-17 22:15:04 +0000476 setConvertAction(MVT::f80, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000477 setConvertAction(MVT::f64, MVT::f32, Expand);
478 setConvertAction(MVT::f80, MVT::f64, Expand);
479 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480
481 if (!UnsafeFPMath) {
482 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
483 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
484 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000485 addLegalFPImmediate(APFloat(+0.0)); // FLD0
486 addLegalFPImmediate(APFloat(+1.0)); // FLD1
487 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
488 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000489 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
490 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
491 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
492 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 }
494
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000495 // Long double always uses X87.
Evan Cheng0b84fe12009-02-13 22:36:38 +0000496 if (!UseSoftFloat) {
497 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
498 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
500 {
501 bool ignored;
502 APFloat TmpFlt(+0.0);
503 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
504 &ignored);
505 addLegalFPImmediate(TmpFlt); // FLD0
506 TmpFlt.changeSign();
507 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
508 APFloat TmpFlt2(+1.0);
509 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
510 &ignored);
511 addLegalFPImmediate(TmpFlt2); // FLD1
512 TmpFlt2.changeSign();
513 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
514 }
Scott Michel91099d62009-02-17 22:15:04 +0000515
Evan Cheng0b84fe12009-02-13 22:36:38 +0000516 if (!UnsafeFPMath) {
517 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
518 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
519 }
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000520 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000521
Dan Gohman2f7b1982007-10-11 23:21:31 +0000522 // Always use a library call for pow.
523 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
524 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
525 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
526
Dale Johannesen92b33082008-09-04 00:47:13 +0000527 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000528 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000529 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000530 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000531 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
532
Mon P Wanga5a239f2008-11-06 05:31:54 +0000533 // First set operation action for all vector types to either promote
Mon P Wang1448aad2008-10-30 08:01:45 +0000534 // (for widening) or expand (for scalarization). Then we will selectively
535 // turn on ones that can be effectively codegen'd.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
537 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands92c43912008-06-06 12:08:01 +0000538 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif825aa892008-08-28 23:19:51 +0000551 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
553 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands92c43912008-06-06 12:08:01 +0000554 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesen177edff2008-09-10 17:31:40 +0000576 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 }
582
Evan Cheng0b84fe12009-02-13 22:36:38 +0000583 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
584 // with -msoft-float, disable use of MMX as well.
585 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
587 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
588 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena585daf2008-06-24 22:01:44 +0000589 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000590 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
591
592 // FIXME: add MMX packed arithmetics
593
594 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
595 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
596 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
597 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
598
599 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
600 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
601 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6b65c332007-10-30 01:18:38 +0000602 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000603
604 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
605 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
606
607 setOperationAction(ISD::AND, MVT::v8i8, Promote);
608 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
609 setOperationAction(ISD::AND, MVT::v4i16, Promote);
610 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
611 setOperationAction(ISD::AND, MVT::v2i32, Promote);
612 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
613 setOperationAction(ISD::AND, MVT::v1i64, Legal);
614
615 setOperationAction(ISD::OR, MVT::v8i8, Promote);
616 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
617 setOperationAction(ISD::OR, MVT::v4i16, Promote);
618 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
619 setOperationAction(ISD::OR, MVT::v2i32, Promote);
620 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
621 setOperationAction(ISD::OR, MVT::v1i64, Legal);
622
623 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
624 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
625 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
626 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
627 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
628 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
629 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
630
631 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
632 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
633 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
634 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
635 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
636 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena585daf2008-06-24 22:01:44 +0000637 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
638 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000639 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
640
641 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
642 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
643 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena585daf2008-06-24 22:01:44 +0000644 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000645 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
646
647 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
648 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
649 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
650 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
651
Evan Cheng759fe022008-07-22 18:39:19 +0000652 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
654 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000656
657 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang83edba52008-12-12 01:25:51 +0000658
659 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
660 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
661 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
662 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
663 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
664 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665 }
666
Evan Cheng0b84fe12009-02-13 22:36:38 +0000667 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000668 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
669
670 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
671 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
672 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
673 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
674 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
675 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
678 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
679 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
680 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000681 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682 }
683
Evan Cheng0b84fe12009-02-13 22:36:38 +0000684 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Cheng0b84fe12009-02-13 22:36:38 +0000686
687 // FIXME: Unfortunately -soft-float means XMM registers cannot be used even
688 // for integer operations.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000689 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
690 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
691 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
692 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
693
694 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
695 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
696 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
697 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wang14edb092008-12-18 21:42:19 +0000698 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
700 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
701 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
702 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
703 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
704 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
705 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
706 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
707 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
708 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
709 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710
Nate Begeman03605a02008-07-17 16:51:19 +0000711 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
712 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
714 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000715
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
717 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
718 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
719 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
721
722 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands92c43912008-06-06 12:08:01 +0000723 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
724 MVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000725 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000726 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000727 continue;
Duncan Sands92c43912008-06-06 12:08:01 +0000728 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
729 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731 }
732 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
733 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
734 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
735 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000736 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000737 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000738 if (Subtarget->is64Bit()) {
739 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen2ff963d2007-10-31 00:32:36 +0000740 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000741 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742
743 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
744 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands92c43912008-06-06 12:08:01 +0000745 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
746 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
747 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
748 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
749 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
750 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
751 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
752 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
753 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
754 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000755 }
756
Chris Lattner3bc08502008-01-17 19:59:44 +0000757 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000758
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000759 // Custom lower v2i64 and v2f64 selects.
760 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
761 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
762 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
763 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000764
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000765 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000766
Nate Begemand77e59e2008-02-11 04:19:36 +0000767 if (Subtarget->hasSSE41()) {
768 // FIXME: Do we need to handle scalar-to-vector here?
769 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
770
771 // i8 and i16 vectors are custom , because the source register and source
772 // source memory operand types are not the same width. f32 vectors are
773 // custom since the immediate controlling the insert encodes additional
774 // information.
775 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
776 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangac2a3c52009-01-15 21:10:20 +0000777 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000778 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
779
780 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
781 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangac2a3c52009-01-15 21:10:20 +0000782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng6c249332008-03-24 21:52:23 +0000783 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000784
785 if (Subtarget->is64Bit()) {
Nate Begeman4294c1f2008-02-12 22:51:28 +0000786 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
787 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000788 }
789 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000790
Nate Begeman03605a02008-07-17 16:51:19 +0000791 if (Subtarget->hasSSE42()) {
792 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
793 }
Scott Michel91099d62009-02-17 22:15:04 +0000794
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000795 // We want to custom lower some of our intrinsics.
796 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
797
Bill Wendling7e04be62008-12-09 22:08:41 +0000798 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling4c134df2008-11-24 19:21:46 +0000799 setOperationAction(ISD::SADDO, MVT::i32, Custom);
800 setOperationAction(ISD::SADDO, MVT::i64, Custom);
801 setOperationAction(ISD::UADDO, MVT::i32, Custom);
802 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling7e04be62008-12-09 22:08:41 +0000803 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
804 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
805 setOperationAction(ISD::USUBO, MVT::i32, Custom);
806 setOperationAction(ISD::USUBO, MVT::i64, Custom);
807 setOperationAction(ISD::SMULO, MVT::i32, Custom);
808 setOperationAction(ISD::SMULO, MVT::i64, Custom);
809 setOperationAction(ISD::UMULO, MVT::i32, Custom);
810 setOperationAction(ISD::UMULO, MVT::i64, Custom);
Bill Wendling4c134df2008-11-24 19:21:46 +0000811
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812 // We have target-specific dag combine patterns for the following nodes:
813 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000814 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000815 setTargetDAGCombine(ISD::SELECT);
sampo025b75c2009-01-26 00:52:55 +0000816 setTargetDAGCombine(ISD::SHL);
817 setTargetDAGCombine(ISD::SRA);
818 setTargetDAGCombine(ISD::SRL);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000819 setTargetDAGCombine(ISD::STORE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820
821 computeRegisterProperties();
822
823 // FIXME: These should be based on subtarget info. Plus, the values should
824 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +0000825 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
826 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
827 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Cheng45c1edb2008-02-28 00:43:03 +0000829 setPrefLoopAlignment(16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000830}
831
Scott Michel502151f2008-03-10 15:42:14 +0000832
Duncan Sands4a361272009-01-01 15:52:00 +0000833MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel502151f2008-03-10 15:42:14 +0000834 return MVT::i8;
835}
836
837
Evan Cheng5a67b812008-01-23 23:17:41 +0000838/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
839/// the desired ByVal argument alignment.
840static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
841 if (MaxAlign == 16)
842 return;
843 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
844 if (VTy->getBitWidth() == 128)
845 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +0000846 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
847 unsigned EltAlign = 0;
848 getMaxByValAlign(ATy->getElementType(), EltAlign);
849 if (EltAlign > MaxAlign)
850 MaxAlign = EltAlign;
851 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
852 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
853 unsigned EltAlign = 0;
854 getMaxByValAlign(STy->getElementType(i), EltAlign);
855 if (EltAlign > MaxAlign)
856 MaxAlign = EltAlign;
857 if (MaxAlign == 16)
858 break;
859 }
860 }
861 return;
862}
863
864/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
865/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +0000866/// that contain SSE vectors are placed at 16-byte boundaries while the rest
867/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +0000868unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000869 if (Subtarget->is64Bit()) {
870 // Max of 8 and alignment of type.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +0000871 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000872 if (TyAlign > 8)
873 return TyAlign;
874 return 8;
875 }
876
Evan Cheng5a67b812008-01-23 23:17:41 +0000877 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +0000878 if (Subtarget->hasSSE1())
879 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +0000880 return Align;
881}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882
Evan Cheng8c590372008-05-15 08:39:06 +0000883/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000884/// and store operations as a result of memset, memcpy, and memmove
885/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000886/// determining it.
Duncan Sands92c43912008-06-06 12:08:01 +0000887MVT
Evan Cheng8c590372008-05-15 08:39:06 +0000888X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
889 bool isSrcConst, bool isSrcStr) const {
Chris Lattnerf0bf1062008-10-28 05:49:35 +0000890 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
891 // linux. This is because the stack realignment code can't handle certain
892 // cases like PR2962. This should be removed when PR2962 is fixed.
893 if (Subtarget->getStackAlignment() >= 16) {
894 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
895 return MVT::v4i32;
896 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
897 return MVT::v4f32;
898 }
Evan Cheng8c590372008-05-15 08:39:06 +0000899 if (Subtarget->is64Bit() && Size >= 8)
900 return MVT::i64;
901 return MVT::i32;
902}
903
904
Evan Cheng6fb06762007-11-09 01:32:10 +0000905/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
906/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +0000907SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Cheng6fb06762007-11-09 01:32:10 +0000908 SelectionDAG &DAG) const {
909 if (usesGlobalOffsetTable())
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000910 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Cheng6fb06762007-11-09 01:32:10 +0000911 if (!Subtarget->isPICStyleRIPRel())
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000912 // This doesn't have DebugLoc associated with it, but is not really the
913 // same as a Register.
914 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
915 getPointerTy());
Evan Cheng6fb06762007-11-09 01:32:10 +0000916 return Table;
917}
918
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000919//===----------------------------------------------------------------------===//
920// Return Value Calling Convention Implementation
921//===----------------------------------------------------------------------===//
922
923#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000924
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000925/// LowerRET - Lower an ISD::RET node.
Dan Gohman8181bd12008-07-27 21:46:04 +0000926SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +0000927 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michel91099d62009-02-17 22:15:04 +0000929
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000930 SmallVector<CCValAssign, 16> RVLocs;
931 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
932 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
933 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +0000934 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michel91099d62009-02-17 22:15:04 +0000935
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936 // If this is the first return lowered for this function, add the regs to the
937 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +0000938 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939 for (unsigned i = 0; i != RVLocs.size(); ++i)
940 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +0000941 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000943 SDValue Chain = Op.getOperand(0);
Scott Michel91099d62009-02-17 22:15:04 +0000944
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000945 // Handle tail call return.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000946 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000947 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000948 SDValue TailCall = Chain;
949 SDValue TargetAddress = TailCall.getOperand(1);
950 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerf8decf52008-01-16 05:52:18 +0000951 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +0000952 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000953 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
Bill Wendlingfef06052008-09-16 21:48:12 +0000954 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michel91099d62009-02-17 22:15:04 +0000955 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000956 "Expecting an global address, external symbol, or register");
Chris Lattnerf8decf52008-01-16 05:52:18 +0000957 assert(StackAdjustment.getOpcode() == ISD::Constant &&
958 "Expecting a const value");
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000959
Dan Gohman8181bd12008-07-27 21:46:04 +0000960 SmallVector<SDValue,8> Operands;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000961 Operands.push_back(Chain.getOperand(0));
962 Operands.push_back(TargetAddress);
963 Operands.push_back(StackAdjustment);
964 // Copy registers used by the call. Last operand is a flag so it is not
965 // copied.
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000966 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000967 Operands.push_back(Chain.getOperand(i));
968 }
Scott Michel91099d62009-02-17 22:15:04 +0000969 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000970 Operands.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000971 }
Scott Michel91099d62009-02-17 22:15:04 +0000972
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000973 // Regular return.
Dan Gohman8181bd12008-07-27 21:46:04 +0000974 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000975
Dan Gohman8181bd12008-07-27 21:46:04 +0000976 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000977 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
978 // Operand #1 = Bytes To Pop
979 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michel91099d62009-02-17 22:15:04 +0000980
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000982 for (unsigned i = 0; i != RVLocs.size(); ++i) {
983 CCValAssign &VA = RVLocs[i];
984 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000985 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michel91099d62009-02-17 22:15:04 +0000986
Chris Lattnerb56cc342008-03-11 03:23:40 +0000987 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
988 // the RET instruction and handled by the FP Stackifier.
Dan Gohman6c4be722009-02-04 17:28:58 +0000989 if (VA.getLocReg() == X86::ST0 ||
990 VA.getLocReg() == X86::ST1) {
Chris Lattnerb56cc342008-03-11 03:23:40 +0000991 // If this is a copy from an xmm register to ST(0), use an FPExtend to
992 // change the value to the FP stack register class.
Dan Gohman6c4be722009-02-04 17:28:58 +0000993 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesence0805b2009-02-03 19:33:06 +0000994 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattnerb56cc342008-03-11 03:23:40 +0000995 RetOps.push_back(ValToCopy);
996 // Don't emit a copytoreg.
997 continue;
998 }
Dale Johannesena585daf2008-06-24 22:01:44 +0000999
Evan Chenge8db6e02009-02-22 08:05:12 +00001000 // 64-bit vector (MMX) values are returned in RAX.
1001 if (Subtarget->is64Bit()) {
1002 MVT ValVT = ValToCopy.getValueType();
1003 if (VA.getLocReg() == X86::RAX &&
1004 ValVT.isVector() && ValVT.getSizeInBits() == 64)
1005 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
1006 }
1007
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001008 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009 Flag = Chain.getValue(1);
1010 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001011
1012 // The x86-64 ABI for returning structs by value requires that we copy
1013 // the sret argument into %rax for the return. We saved the argument into
1014 // a virtual register in the entry block, so now we copy the value out
1015 // and into %rax.
1016 if (Subtarget->is64Bit() &&
1017 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1018 MachineFunction &MF = DAG.getMachineFunction();
1019 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1020 unsigned Reg = FuncInfo->getSRetReturnReg();
1021 if (!Reg) {
1022 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1023 FuncInfo->setSRetReturnReg(Reg);
1024 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001025 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001026
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001027 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001028 Flag = Chain.getValue(1);
1029 }
Scott Michel91099d62009-02-17 22:15:04 +00001030
Chris Lattnerb56cc342008-03-11 03:23:40 +00001031 RetOps[0] = Chain; // Update chain.
1032
1033 // Add the flag if we have it.
Gabor Greif1c80d112008-08-28 21:40:38 +00001034 if (Flag.getNode())
Chris Lattnerb56cc342008-03-11 03:23:40 +00001035 RetOps.push_back(Flag);
Scott Michel91099d62009-02-17 22:15:04 +00001036
1037 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00001038 MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039}
1040
1041
1042/// LowerCallResult - Lower the result values of an ISD::CALL into the
1043/// appropriate copies out of appropriate physical registers. This assumes that
1044/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1045/// being lowered. The returns a SDNode with the same number of values as the
1046/// ISD::CALL.
1047SDNode *X86TargetLowering::
Scott Michel91099d62009-02-17 22:15:04 +00001048LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesence0805b2009-02-03 19:33:06 +00001050
Scott Michel91099d62009-02-17 22:15:04 +00001051 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001052 // Assign locations to each value returned by this call.
1053 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman705e3f72008-09-13 01:54:27 +00001054 bool isVarArg = TheCall->isVarArg();
Edwin Törökaf8e1332009-02-01 18:15:56 +00001055 bool Is64Bit = Subtarget->is64Bit();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
1057 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1058
Dan Gohman8181bd12008-07-27 21:46:04 +00001059 SmallVector<SDValue, 8> ResultVals;
Scott Michel91099d62009-02-17 22:15:04 +00001060
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001061 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001062 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman6c4be722009-02-04 17:28:58 +00001063 CCValAssign &VA = RVLocs[i];
1064 MVT CopyVT = VA.getValVT();
Scott Michel91099d62009-02-17 22:15:04 +00001065
Edwin Törökaf8e1332009-02-01 18:15:56 +00001066 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michel91099d62009-02-17 22:15:04 +00001067 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Edwin Törökaf8e1332009-02-01 18:15:56 +00001068 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
1069 cerr << "SSE register return with SSE disabled\n";
1070 exit(1);
1071 }
1072
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001073 // If this is a call to a function that returns an fp value on the floating
1074 // point stack, but where we prefer to use the value in xmm registers, copy
1075 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman6c4be722009-02-04 17:28:58 +00001076 if ((VA.getLocReg() == X86::ST0 ||
1077 VA.getLocReg() == X86::ST1) &&
1078 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001079 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080 }
Scott Michel91099d62009-02-17 22:15:04 +00001081
Evan Cheng9cc600e2009-02-20 20:43:02 +00001082 SDValue Val;
1083 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Chenge8db6e02009-02-22 08:05:12 +00001084 // For x86-64, MMX values are returned in RAX.
Evan Cheng9cc600e2009-02-20 20:43:02 +00001085 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Evan Chenge8db6e02009-02-22 08:05:12 +00001086 MVT::i64, InFlag).getValue(1);
Evan Cheng9cc600e2009-02-20 20:43:02 +00001087 Val = Chain.getValue(0);
Evan Cheng9cc600e2009-02-20 20:43:02 +00001088 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1089 } else {
1090 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1091 CopyVT, InFlag).getValue(1);
1092 Val = Chain.getValue(0);
1093 }
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001094 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +00001095
Dan Gohman6c4be722009-02-04 17:28:58 +00001096 if (CopyVT != VA.getValVT()) {
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001097 // Round the F80 the right size, which also moves to the appropriate xmm
1098 // register.
Dan Gohman6c4be722009-02-04 17:28:58 +00001099 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001100 // This truncation won't change the value.
1101 DAG.getIntPtrConstant(1));
1102 }
Scott Michel91099d62009-02-17 22:15:04 +00001103
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001104 ResultVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001105 }
Duncan Sands698842f2008-07-02 17:40:58 +00001106
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001107 // Merge everything together with a MERGE_VALUES node.
1108 ResultVals.push_back(Chain);
Dale Johannesence0805b2009-02-03 19:33:06 +00001109 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1110 &ResultVals[0], ResultVals.size()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111}
1112
1113
1114//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001115// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001116//===----------------------------------------------------------------------===//
1117// StdCall calling convention seems to be standard for many Windows' API
1118// routines and around. It differs from C calling convention just a little:
1119// callee should clean up the stack, not caller. Symbols should be also
1120// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001121// For info on fast calling convention see Fast Calling Convention (tail call)
1122// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001123
1124/// AddLiveIn - This helper function adds the specified physical register to the
1125/// MachineFunction as a live in value. It also creates a corresponding virtual
1126/// register for it.
1127static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
1128 const TargetRegisterClass *RC) {
1129 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +00001130 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1131 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001132 return VReg;
1133}
1134
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001135/// CallIsStructReturn - Determines whether a CALL node uses struct return
1136/// semantics.
Dan Gohman705e3f72008-09-13 01:54:27 +00001137static bool CallIsStructReturn(CallSDNode *TheCall) {
1138 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001139 if (!NumOps)
1140 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001141
Dan Gohman705e3f72008-09-13 01:54:27 +00001142 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001143}
1144
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001145/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1146/// return semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001147static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001148 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001149 if (!NumArgs)
1150 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001151
1152 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001153}
1154
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001155/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1156/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001157/// calls.
Dan Gohman705e3f72008-09-13 01:54:27 +00001158bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001159 if (IsVarArg)
1160 return false;
1161
Dan Gohman705e3f72008-09-13 01:54:27 +00001162 switch (CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001163 default:
1164 return false;
1165 case CallingConv::X86_StdCall:
1166 return !Subtarget->is64Bit();
1167 case CallingConv::X86_FastCall:
1168 return !Subtarget->is64Bit();
1169 case CallingConv::Fast:
1170 return PerformTailCallOpt;
1171 }
1172}
1173
Dan Gohman705e3f72008-09-13 01:54:27 +00001174/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1175/// given CallingConvention value.
1176CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001177 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001178 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001179 return CC_X86_Win64_C;
Evan Chengded8f902008-09-07 09:07:23 +00001180 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1181 return CC_X86_64_TailCall;
1182 else
1183 return CC_X86_64_C;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001184 }
1185
Gordon Henriksen18ace102008-01-05 16:56:59 +00001186 if (CC == CallingConv::X86_FastCall)
1187 return CC_X86_32_FastCall;
Evan Chenga9d15b92008-09-10 18:25:29 +00001188 else if (CC == CallingConv::Fast)
1189 return CC_X86_32_FastCC;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001190 else
1191 return CC_X86_32_C;
1192}
1193
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001194/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1195/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001196NameDecorationStyle
Dan Gohman8181bd12008-07-27 21:46:04 +00001197X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001198 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001199 if (CC == CallingConv::X86_FastCall)
1200 return FastCall;
1201 else if (CC == CallingConv::X86_StdCall)
1202 return StdCall;
1203 return None;
1204}
1205
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001206
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001207/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1208/// in a register before calling.
1209bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1210 return !IsTailCall && !Is64Bit &&
1211 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1212 Subtarget->isPICStyleGOT();
1213}
1214
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001215/// CallRequiresFnAddressInReg - Check whether the call requires the function
1216/// address to be loaded in a register.
Scott Michel91099d62009-02-17 22:15:04 +00001217bool
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001218X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
Scott Michel91099d62009-02-17 22:15:04 +00001219 return !Is64Bit && IsTailCall &&
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001220 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1221 Subtarget->isPICStyleGOT();
1222}
1223
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001224/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1225/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001226/// the specific parameter attribute. The copy will be passed as a byval
1227/// function parameter.
Scott Michel91099d62009-02-17 22:15:04 +00001228static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +00001229CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001230 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1231 DebugLoc dl) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001232 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001233 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001234 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001235}
1236
Dan Gohman8181bd12008-07-27 21:46:04 +00001237SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001238 const CCValAssign &VA,
1239 MachineFrameInfo *MFI,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001240 unsigned CC,
Dan Gohman8181bd12008-07-27 21:46:04 +00001241 SDValue Root, unsigned i) {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001242 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001243 ISD::ArgFlagsTy Flags =
1244 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001245 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001246 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Cheng3e42a522008-01-10 02:24:25 +00001247
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001248 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michel91099d62009-02-17 22:15:04 +00001249 // changed with more analysis.
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001250 // In case of tail call optimization mark all arguments mutable. Since they
1251 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands92c43912008-06-06 12:08:01 +00001252 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001253 VA.getLocMemOffset(), isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00001254 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001255 if (Flags.isByVal())
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001256 return FIN;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001257 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001258 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001259}
1260
Dan Gohman8181bd12008-07-27 21:46:04 +00001261SDValue
1262X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001263 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001264 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001265 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00001266
Gordon Henriksen18ace102008-01-05 16:56:59 +00001267 const Function* Fn = MF.getFunction();
1268 if (Fn->hasExternalLinkage() &&
1269 Subtarget->isTargetCygMing() &&
1270 Fn->getName() == "main")
1271 FuncInfo->setForceFramePointer(true);
1272
1273 // Decorate the function name.
1274 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michel91099d62009-02-17 22:15:04 +00001275
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001276 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +00001277 SDValue Root = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001278 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001279 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001280 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001281 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001282
1283 assert(!(isVarArg && CC == CallingConv::Fast) &&
1284 "Var args not supported with calling convention fastcc");
1285
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001286 // Assign locations to all of the incoming arguments.
1287 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001288 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001289 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michel91099d62009-02-17 22:15:04 +00001290
Dan Gohman8181bd12008-07-27 21:46:04 +00001291 SmallVector<SDValue, 8> ArgValues;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292 unsigned LastVal = ~0U;
1293 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1294 CCValAssign &VA = ArgLocs[i];
1295 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1296 // places.
1297 assert(VA.getValNo() != LastVal &&
1298 "Don't support value assigned to multiple locs yet");
1299 LastVal = VA.getValNo();
Scott Michel91099d62009-02-17 22:15:04 +00001300
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301 if (VA.isRegLoc()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001302 MVT RegVT = VA.getLocVT();
Devang Patelf3707e82009-01-05 17:31:22 +00001303 TargetRegisterClass *RC = NULL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001304 if (RegVT == MVT::i32)
1305 RC = X86::GR32RegisterClass;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001306 else if (Is64Bit && RegVT == MVT::i64)
1307 RC = X86::GR64RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001308 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001309 RC = X86::FR32RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001310 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001311 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001312 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001313 RC = X86::VR128RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001314 else if (RegVT.isVector()) {
1315 assert(RegVT.getSizeInBits() == 64);
Evan Chengf5af6fe2008-04-25 07:56:45 +00001316 if (!Is64Bit)
1317 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1318 else {
1319 // Darwin calling convention passes MMX values in either GPRs or
1320 // XMMs in x86-64. Other targets pass them in memory.
1321 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1322 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1323 RegVT = MVT::v2i64;
1324 } else {
1325 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1326 RegVT = MVT::i64;
1327 }
1328 }
1329 } else {
1330 assert(0 && "Unknown argument type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001331 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001332
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001333 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001334 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michel91099d62009-02-17 22:15:04 +00001335
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001336 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1337 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1338 // right size.
1339 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesence0805b2009-02-03 19:33:06 +00001340 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001341 DAG.getValueType(VA.getValVT()));
1342 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesence0805b2009-02-03 19:33:06 +00001343 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001344 DAG.getValueType(VA.getValVT()));
Scott Michel91099d62009-02-17 22:15:04 +00001345
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001346 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesence0805b2009-02-03 19:33:06 +00001347 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michel91099d62009-02-17 22:15:04 +00001348
Gordon Henriksen18ace102008-01-05 16:56:59 +00001349 // Handle MMX values passed in GPRs.
Evan Chengad6980b2008-04-25 20:13:28 +00001350 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001351 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesence0805b2009-02-03 19:33:06 +00001352 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Chengad6980b2008-04-25 20:13:28 +00001353 else if (RC == X86::VR128RegisterClass) {
Dale Johannesence0805b2009-02-03 19:33:06 +00001354 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1355 ArgValue, DAG.getConstant(0, MVT::i64));
1356 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Chengad6980b2008-04-25 20:13:28 +00001357 }
1358 }
Scott Michel91099d62009-02-17 22:15:04 +00001359
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001360 ArgValues.push_back(ArgValue);
1361 } else {
1362 assert(VA.isMemLoc());
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001363 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001364 }
1365 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001366
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001367 // The x86-64 ABI for returning structs by value requires that we copy
1368 // the sret argument into %rax for the return. Save the argument into
1369 // a virtual register so that we can access it from the return points.
1370 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1371 MachineFunction &MF = DAG.getMachineFunction();
1372 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1373 unsigned Reg = FuncInfo->getSRetReturnReg();
1374 if (!Reg) {
1375 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1376 FuncInfo->setSRetReturnReg(Reg);
1377 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001378 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesence0805b2009-02-03 19:33:06 +00001379 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001380 }
1381
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001382 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001383 // align stack specially for tail calls
Evan Chengded8f902008-09-07 09:07:23 +00001384 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001385 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001386
1387 // If the function takes variable number of arguments, make a frame index for
1388 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001389 if (isVarArg) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001390 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1391 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1392 }
1393 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001394 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1395
1396 // FIXME: We should really autogenerate these arrays
1397 static const unsigned GPR64ArgRegsWin64[] = {
1398 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001399 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001400 static const unsigned XMMArgRegsWin64[] = {
1401 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1402 };
1403 static const unsigned GPR64ArgRegs64Bit[] = {
1404 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1405 };
1406 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001407 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1408 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1409 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001410 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1411
1412 if (IsWin64) {
1413 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1414 GPR64ArgRegs = GPR64ArgRegsWin64;
1415 XMMArgRegs = XMMArgRegsWin64;
1416 } else {
1417 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1418 GPR64ArgRegs = GPR64ArgRegs64Bit;
1419 XMMArgRegs = XMMArgRegs64Bit;
1420 }
1421 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1422 TotalNumIntRegs);
1423 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1424 TotalNumXMMRegs);
1425
Evan Cheng0b84fe12009-02-13 22:36:38 +00001426 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Edwin Törökaf8e1332009-02-01 18:15:56 +00001427 "SSE register cannot be used when SSE is disabled!");
Evan Cheng0b84fe12009-02-13 22:36:38 +00001428 assert(!(NumXMMRegs && UseSoftFloat) &&
1429 "SSE register cannot be used when SSE is disabled!");
1430 if (UseSoftFloat || !Subtarget->hasSSE1()) {
Edwin Törökaf8e1332009-02-01 18:15:56 +00001431 // Kernel mode asks for SSE to be disabled, so don't push them
1432 // on the stack.
1433 TotalNumXMMRegs = 0;
1434 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001435 // For X86-64, if there are vararg parameters that are passed via
1436 // registers, then we must store them to their spots on the stack so they
1437 // may be loaded by deferencing the result of va_next.
1438 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001439 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1440 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1441 TotalNumXMMRegs * 16, 16);
1442
Gordon Henriksen18ace102008-01-05 16:56:59 +00001443 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001444 SmallVector<SDValue, 8> MemOps;
1445 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00001446 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001447 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001448 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001449 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1450 X86::GR64RegisterClass);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001451 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman8181bd12008-07-27 21:46:04 +00001452 SDValue Store =
Dale Johannesence0805b2009-02-03 19:33:06 +00001453 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001454 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001455 MemOps.push_back(Store);
Dale Johannesence0805b2009-02-03 19:33:06 +00001456 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001457 DAG.getIntPtrConstant(8));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001458 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001459
Gordon Henriksen18ace102008-01-05 16:56:59 +00001460 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesence0805b2009-02-03 19:33:06 +00001461 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001462 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001463 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001464 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1465 X86::VR128RegisterClass);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001466 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman8181bd12008-07-27 21:46:04 +00001467 SDValue Store =
Dale Johannesence0805b2009-02-03 19:33:06 +00001468 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001469 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001470 MemOps.push_back(Store);
Dale Johannesence0805b2009-02-03 19:33:06 +00001471 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001472 DAG.getIntPtrConstant(16));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001473 }
1474 if (!MemOps.empty())
Dale Johannesence0805b2009-02-03 19:33:06 +00001475 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen18ace102008-01-05 16:56:59 +00001476 &MemOps[0], MemOps.size());
1477 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001478 }
Scott Michel91099d62009-02-17 22:15:04 +00001479
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001480 ArgValues.push_back(Root);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001481
Gordon Henriksen18ace102008-01-05 16:56:59 +00001482 // Some CCs need callee pop.
Dan Gohman705e3f72008-09-13 01:54:27 +00001483 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001484 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485 BytesCallerReserves = 0;
1486 } else {
1487 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488 // If this is an sret function, the return should pop the hidden pointer.
Evan Chenga9d15b92008-09-10 18:25:29 +00001489 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michel91099d62009-02-17 22:15:04 +00001490 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001491 BytesCallerReserves = StackSize;
1492 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001493
Gordon Henriksen18ace102008-01-05 16:56:59 +00001494 if (!Is64Bit) {
1495 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1496 if (CC == CallingConv::X86_FastCall)
1497 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1498 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001499
Anton Korobeynikove844e472007-08-15 17:12:32 +00001500 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001501
1502 // Return the new list of results.
Dale Johannesence0805b2009-02-03 19:33:06 +00001503 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sands42d7bb82008-12-01 11:41:29 +00001504 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001505}
1506
Dan Gohman8181bd12008-07-27 21:46:04 +00001507SDValue
Dan Gohman705e3f72008-09-13 01:54:27 +00001508X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001509 const SDValue &StackPtr,
Evan Chengbc077bf2008-01-10 00:09:10 +00001510 const CCValAssign &VA,
Dan Gohman8181bd12008-07-27 21:46:04 +00001511 SDValue Chain,
Dan Gohman705e3f72008-09-13 01:54:27 +00001512 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesence0805b2009-02-03 19:33:06 +00001513 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman1190f3a2008-02-07 16:28:05 +00001514 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001515 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesence0805b2009-02-03 19:33:06 +00001516 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001517 if (Flags.isByVal()) {
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001518 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengbc077bf2008-01-10 00:09:10 +00001519 }
Dale Johannesence0805b2009-02-03 19:33:06 +00001520 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001521 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001522}
1523
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001524/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001525/// optimization is performed and it is required.
Scott Michel91099d62009-02-17 22:15:04 +00001526SDValue
1527X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001528 SDValue &OutRetAddr,
Scott Michel91099d62009-02-17 22:15:04 +00001529 SDValue Chain,
1530 bool IsTailCall,
1531 bool Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +00001532 int FPDiff,
1533 DebugLoc dl) {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001534 if (!IsTailCall || FPDiff==0) return Chain;
1535
1536 // Adjust the Return address stack slot.
Duncan Sands92c43912008-06-06 12:08:01 +00001537 MVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001538 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001539
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001540 // Load the "old" Return address.
Dale Johannesence0805b2009-02-03 19:33:06 +00001541 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001542 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001543}
1544
1545/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1546/// optimization is performed and it is required (FPDiff!=0).
Scott Michel91099d62009-02-17 22:15:04 +00001547static SDValue
1548EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001549 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesence0805b2009-02-03 19:33:06 +00001550 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001551 // Store the return address to the appropriate stack slot.
1552 if (!FPDiff) return Chain;
1553 // Calculate the new stack slot for the return address.
1554 int SlotSize = Is64Bit ? 8 : 4;
Scott Michel91099d62009-02-17 22:15:04 +00001555 int NewReturnAddrFI =
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001556 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands92c43912008-06-06 12:08:01 +00001557 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001558 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michel91099d62009-02-17 22:15:04 +00001559 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001560 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001561 return Chain;
1562}
1563
Dan Gohman8181bd12008-07-27 21:46:04 +00001564SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001565 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman705e3f72008-09-13 01:54:27 +00001566 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1567 SDValue Chain = TheCall->getChain();
1568 unsigned CC = TheCall->getCallingConv();
1569 bool isVarArg = TheCall->isVarArg();
1570 bool IsTailCall = TheCall->isTailCall() &&
1571 CC == CallingConv::Fast && PerformTailCallOpt;
1572 SDValue Callee = TheCall->getCallee();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001573 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman705e3f72008-09-13 01:54:27 +00001574 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesence0805b2009-02-03 19:33:06 +00001575 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001576
1577 assert(!(isVarArg && CC == CallingConv::Fast) &&
1578 "Var args not supported with calling convention fastcc");
1579
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001580 // Analyze operands of the call, assigning locations to each operand.
1581 SmallVector<CCValAssign, 16> ArgLocs;
1582 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001583 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michel91099d62009-02-17 22:15:04 +00001584
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001585 // Get a count of how many bytes are to be pushed on the stack.
1586 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofere91fdbf2008-09-11 20:28:43 +00001587 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001588 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001589
Gordon Henriksen18ace102008-01-05 16:56:59 +00001590 int FPDiff = 0;
1591 if (IsTailCall) {
1592 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michel91099d62009-02-17 22:15:04 +00001593 unsigned NumBytesCallerPushed =
Gordon Henriksen18ace102008-01-05 16:56:59 +00001594 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1595 FPDiff = NumBytesCallerPushed - NumBytes;
1596
1597 // Set the delta of movement of the returnaddr stackslot.
1598 // But only set if delta is greater than previous delta.
1599 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1600 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1601 }
1602
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001603 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001604
Dan Gohman8181bd12008-07-27 21:46:04 +00001605 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001606 // Load return adress for tail calls.
1607 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +00001608 FPDiff, dl);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001609
Dan Gohman8181bd12008-07-27 21:46:04 +00001610 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1611 SmallVector<SDValue, 8> MemOpChains;
1612 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001613
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001614 // Walk the register/memloc assignments, inserting copies/loads. In the case
1615 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001616 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1617 CCValAssign &VA = ArgLocs[i];
Dan Gohman705e3f72008-09-13 01:54:27 +00001618 SDValue Arg = TheCall->getArg(i);
1619 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1620 bool isByVal = Flags.isByVal();
Scott Michel91099d62009-02-17 22:15:04 +00001621
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001622 // Promote the value if needed.
1623 switch (VA.getLocInfo()) {
1624 default: assert(0 && "Unknown loc info!");
1625 case CCValAssign::Full: break;
1626 case CCValAssign::SExt:
Dale Johannesence0805b2009-02-03 19:33:06 +00001627 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001628 break;
1629 case CCValAssign::ZExt:
Dale Johannesence0805b2009-02-03 19:33:06 +00001630 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001631 break;
1632 case CCValAssign::AExt:
Dale Johannesence0805b2009-02-03 19:33:06 +00001633 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001634 break;
1635 }
Scott Michel91099d62009-02-17 22:15:04 +00001636
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001637 if (VA.isRegLoc()) {
Evan Cheng2aea0b42008-04-25 19:11:04 +00001638 if (Is64Bit) {
Duncan Sands92c43912008-06-06 12:08:01 +00001639 MVT RegVT = VA.getLocVT();
1640 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng2aea0b42008-04-25 19:11:04 +00001641 switch (VA.getLocReg()) {
1642 default:
1643 break;
1644 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1645 case X86::R8: {
1646 // Special case: passing MMX values in GPR registers.
Dale Johannesence0805b2009-02-03 19:33:06 +00001647 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng2aea0b42008-04-25 19:11:04 +00001648 break;
1649 }
1650 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1651 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1652 // Special case: passing MMX values in XMM registers.
Dale Johannesence0805b2009-02-03 19:33:06 +00001653 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1654 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1655 Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2i64,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00001656 DAG.getUNDEF(MVT::v2i64), Arg,
Dale Johannesence0805b2009-02-03 19:33:06 +00001657 getMOVLMask(2, DAG, dl));
Evan Cheng2aea0b42008-04-25 19:11:04 +00001658 break;
1659 }
1660 }
1661 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001662 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1663 } else {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001664 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001665 assert(VA.isMemLoc());
Gabor Greif1c80d112008-08-28 21:40:38 +00001666 if (StackPtr.getNode() == 0)
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001667 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michel91099d62009-02-17 22:15:04 +00001668
Dan Gohman705e3f72008-09-13 01:54:27 +00001669 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1670 Chain, Arg, Flags));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001671 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001672 }
1673 }
Scott Michel91099d62009-02-17 22:15:04 +00001674
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001675 if (!MemOpChains.empty())
Dale Johannesence0805b2009-02-03 19:33:06 +00001676 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001677 &MemOpChains[0], MemOpChains.size());
1678
1679 // Build a sequence of copy-to-reg nodes chained together with token chain
1680 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001681 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001682 // Tail call byval lowering might overwrite argument registers so in case of
1683 // tail call optimization the copies to registers are lowered later.
1684 if (!IsTailCall)
1685 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00001686 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001687 RegsToPass[i].second, InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001688 InFlag = Chain.getValue(1);
1689 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001690
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001691 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Scott Michel91099d62009-02-17 22:15:04 +00001692 // GOT pointer.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001693 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001694 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
Scott Michel91099d62009-02-17 22:15:04 +00001695 DAG.getNode(X86ISD::GlobalBaseReg,
1696 DebugLoc::getUnknownLoc(),
Dale Johannesen24dd9a52009-02-07 00:55:49 +00001697 getPointerTy()),
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001698 InFlag);
1699 InFlag = Chain.getValue(1);
1700 }
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001701 // If we are tail calling and generating PIC/GOT style code load the address
1702 // of the callee into ecx. The value in ecx is used as target of the tail
1703 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1704 // calls on PIC/GOT architectures. Normally we would just put the address of
1705 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1706 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001707 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001708 // Note: The actual moving to ecx is done further down.
1709 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
Evan Cheng7f250d62008-09-24 00:05:32 +00001710 if (G && !G->getGlobal()->hasHiddenVisibility() &&
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001711 !G->getGlobal()->hasProtectedVisibility())
1712 Callee = LowerGlobalAddress(Callee, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00001713 else if (isa<ExternalSymbolSDNode>(Callee))
1714 Callee = LowerExternalSymbol(Callee,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001715 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001716
Gordon Henriksen18ace102008-01-05 16:56:59 +00001717 if (Is64Bit && isVarArg) {
1718 // From AMD64 ABI document:
1719 // For calls that may call functions that use varargs or stdargs
1720 // (prototype-less calls or calls to functions containing ellipsis (...) in
1721 // the declaration) %al is used as hidden argument to specify the number
1722 // of SSE registers used. The contents of %al do not need to match exactly
1723 // the number of registers, but must be an ubound on the number of SSE
1724 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001725
1726 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001727 // Count the number of XMM registers allocated.
1728 static const unsigned XMMArgRegs[] = {
1729 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1730 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1731 };
1732 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michel91099d62009-02-17 22:15:04 +00001733 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Edwin Törökaf8e1332009-02-01 18:15:56 +00001734 && "SSE registers cannot be used when SSE is disabled");
Scott Michel91099d62009-02-17 22:15:04 +00001735
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001736 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen18ace102008-01-05 16:56:59 +00001737 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1738 InFlag = Chain.getValue(1);
1739 }
1740
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001741
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001742 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001743 if (IsTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001744 SmallVector<SDValue, 8> MemOpChains2;
1745 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001746 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001747 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00001748 InFlag = SDValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001749 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1750 CCValAssign &VA = ArgLocs[i];
1751 if (!VA.isRegLoc()) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001752 assert(VA.isMemLoc());
Dan Gohman705e3f72008-09-13 01:54:27 +00001753 SDValue Arg = TheCall->getArg(i);
1754 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001755 // Create frame index.
1756 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001757 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001758 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001759 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001760
Duncan Sandsc93fae32008-03-21 09:14:45 +00001761 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001762 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00001763 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greif1c80d112008-08-28 21:40:38 +00001764 if (StackPtr.getNode() == 0)
Scott Michel91099d62009-02-17 22:15:04 +00001765 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001766 getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00001767 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001768
1769 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001770 Flags, DAG, dl));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001771 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001772 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00001773 MemOpChains2.push_back(
Dale Johannesence0805b2009-02-03 19:33:06 +00001774 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001775 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michel91099d62009-02-17 22:15:04 +00001776 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001777 }
1778 }
1779
1780 if (!MemOpChains2.empty())
Dale Johannesence0805b2009-02-03 19:33:06 +00001781 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00001782 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001783
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001784 // Copy arguments to their registers.
1785 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00001786 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001787 RegsToPass[i].second, InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001788 InFlag = Chain.getValue(1);
1789 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001790 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001791
Gordon Henriksen18ace102008-01-05 16:56:59 +00001792 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001793 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +00001794 FPDiff, dl);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001795 }
1796
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001797 // If the callee is a GlobalAddress node (quite common, every direct call is)
1798 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1799 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1800 // We should use extra load for direct calls to dllimported functions in
1801 // non-JIT mode.
Evan Cheng1f282202008-07-16 01:34:02 +00001802 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1803 getTargetMachine(), true))
Dan Gohman36322c72008-10-18 02:06:02 +00001804 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(),
1805 G->getOffset());
Bill Wendlingfef06052008-09-16 21:48:12 +00001806 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1807 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001808 } else if (IsTailCall) {
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +00001809 unsigned Opc = Is64Bit ? X86::R9 : X86::EAX;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001810
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001811 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michel91099d62009-02-17 22:15:04 +00001812 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00001813 Callee,InFlag);
1814 Callee = DAG.getRegister(Opc, getPointerTy());
1815 // Add register as live out.
1816 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001817 }
Scott Michel91099d62009-02-17 22:15:04 +00001818
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001819 // Returns a chain & a flag for retval copy to use.
1820 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00001821 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001822
1823 if (IsTailCall) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00001824 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1825 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001826 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00001827
Gordon Henriksen18ace102008-01-05 16:56:59 +00001828 // Returns a chain & a flag for retval copy to use.
1829 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1830 Ops.clear();
1831 }
Scott Michel91099d62009-02-17 22:15:04 +00001832
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001833 Ops.push_back(Chain);
1834 Ops.push_back(Callee);
1835
Gordon Henriksen18ace102008-01-05 16:56:59 +00001836 if (IsTailCall)
1837 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001838
Gordon Henriksen18ace102008-01-05 16:56:59 +00001839 // Add argument registers to the end of the list so that they are known live
1840 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00001841 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1842 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1843 RegsToPass[i].second.getValueType()));
Scott Michel91099d62009-02-17 22:15:04 +00001844
Evan Cheng8ba45e62008-03-18 23:36:35 +00001845 // Add an implicit use GOT pointer in EBX.
1846 if (!IsTailCall && !Is64Bit &&
1847 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1848 Subtarget->isPICStyleGOT())
1849 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1850
1851 // Add an implicit use of AL for x86 vararg functions.
1852 if (Is64Bit && isVarArg)
1853 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1854
Gabor Greif1c80d112008-08-28 21:40:38 +00001855 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001856 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001857
Gordon Henriksen18ace102008-01-05 16:56:59 +00001858 if (IsTailCall) {
Scott Michel91099d62009-02-17 22:15:04 +00001859 assert(InFlag.getNode() &&
Gordon Henriksen18ace102008-01-05 16:56:59 +00001860 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesence0805b2009-02-03 19:33:06 +00001861 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman705e3f72008-09-13 01:54:27 +00001862 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michel91099d62009-02-17 22:15:04 +00001863
Gabor Greif1c80d112008-08-28 21:40:38 +00001864 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001865 }
1866
Dale Johannesence0805b2009-02-03 19:33:06 +00001867 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001868 InFlag = Chain.getValue(1);
1869
1870 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001871 unsigned NumBytesForCalleeToPush;
Dan Gohman705e3f72008-09-13 01:54:27 +00001872 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen18ace102008-01-05 16:56:59 +00001873 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chenga9d15b92008-09-10 18:25:29 +00001874 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001875 // If this is is a call to a struct-return function, the callee
1876 // pops the hidden struct pointer, so we have to push it back.
1877 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001878 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001879 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001880 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michel91099d62009-02-17 22:15:04 +00001881
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001882 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00001883 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001884 DAG.getIntPtrConstant(NumBytes, true),
1885 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
1886 true),
Bill Wendling22f8deb2007-11-13 00:44:25 +00001887 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001888 InFlag = Chain.getValue(1);
1889
1890 // Handle result values, copying them out of physregs into vregs that we
1891 // return.
Dan Gohman705e3f72008-09-13 01:54:27 +00001892 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif825aa892008-08-28 23:19:51 +00001893 Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001894}
1895
1896
1897//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001898// Fast Calling Convention (tail call) implementation
1899//===----------------------------------------------------------------------===//
1900
1901// Like std call, callee cleans arguments, convention except that ECX is
1902// reserved for storing the tail called function address. Only 2 registers are
1903// free for argument passing (inreg). Tail call optimization is performed
1904// provided:
1905// * tailcallopt is enabled
1906// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001907// On X86_64 architecture with GOT-style position independent code only local
1908// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001909// To keep the stack aligned according to platform abi the function
1910// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1911// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001912// If a tail called function callee has more arguments than the caller the
1913// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001914// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001915// original REtADDR, but before the saved framepointer or the spilled registers
1916// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1917// stack layout:
1918// arg1
1919// arg2
1920// RETADDR
Scott Michel91099d62009-02-17 22:15:04 +00001921// [ new RETADDR
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001922// move area ]
1923// (possible EBP)
1924// ESI
1925// EDI
1926// local1 ..
1927
1928/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1929/// for a 16 byte align requirement.
Scott Michel91099d62009-02-17 22:15:04 +00001930unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001931 SelectionDAG& DAG) {
Evan Chengded8f902008-09-07 09:07:23 +00001932 MachineFunction &MF = DAG.getMachineFunction();
1933 const TargetMachine &TM = MF.getTarget();
1934 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1935 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michel91099d62009-02-17 22:15:04 +00001936 uint64_t AlignMask = StackAlignment - 1;
Evan Chengded8f902008-09-07 09:07:23 +00001937 int64_t Offset = StackSize;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001938 uint64_t SlotSize = TD->getPointerSize();
Evan Chengded8f902008-09-07 09:07:23 +00001939 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1940 // Number smaller than 12 so just add the difference.
1941 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1942 } else {
1943 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michel91099d62009-02-17 22:15:04 +00001944 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chengded8f902008-09-07 09:07:23 +00001945 (StackAlignment-SlotSize);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001946 }
Evan Chengded8f902008-09-07 09:07:23 +00001947 return Offset;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001948}
1949
1950/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Chenge7a87392007-11-02 01:26:22 +00001951/// following the call is a return. A function is eligible if caller/callee
1952/// calling conventions match, currently only fastcc supports tail calls, and
1953/// the function CALL is immediatly followed by a RET.
Dan Gohman705e3f72008-09-13 01:54:27 +00001954bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00001955 SDValue Ret,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001956 SelectionDAG& DAG) const {
Evan Chenge7a87392007-11-02 01:26:22 +00001957 if (!PerformTailCallOpt)
1958 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001959
Dan Gohman705e3f72008-09-13 01:54:27 +00001960 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001961 MachineFunction &MF = DAG.getMachineFunction();
1962 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman705e3f72008-09-13 01:54:27 +00001963 unsigned CalleeCC= TheCall->getCallingConv();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001964 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman705e3f72008-09-13 01:54:27 +00001965 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001966 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Chenge7a87392007-11-02 01:26:22 +00001967 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001968 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Chenge7a87392007-11-02 01:26:22 +00001969 return true;
1970
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001971 // Can only do local tail calls (in same module, hidden or protected) on
1972 // x86_64 PIC/GOT at the moment.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001973 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1974 return G->getGlobal()->hasHiddenVisibility()
1975 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001976 }
1977 }
Evan Chenge7a87392007-11-02 01:26:22 +00001978
1979 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001980}
1981
Dan Gohmanca4857a2008-09-03 23:12:08 +00001982FastISel *
1983X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohman76dd96e2008-09-23 21:53:34 +00001984 MachineModuleInfo *mmo,
Devang Patelfcf1c752009-01-13 00:35:13 +00001985 DwarfWriter *dw,
Dan Gohmanca4857a2008-09-03 23:12:08 +00001986 DenseMap<const Value *, unsigned> &vm,
1987 DenseMap<const BasicBlock *,
Dan Gohmand6211a72008-09-10 20:11:02 +00001988 MachineBasicBlock *> &bm,
Dan Gohman9dd43582008-10-14 23:54:11 +00001989 DenseMap<const AllocaInst *, int> &am
1990#ifndef NDEBUG
1991 , SmallSet<Instruction*, 8> &cil
1992#endif
1993 ) {
Devang Patelfcf1c752009-01-13 00:35:13 +00001994 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohman9dd43582008-10-14 23:54:11 +00001995#ifndef NDEBUG
1996 , cil
1997#endif
1998 );
Dan Gohman97805ee2008-08-19 21:32:53 +00001999}
2000
2001
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002002//===----------------------------------------------------------------------===//
2003// Other Lowering Hooks
2004//===----------------------------------------------------------------------===//
2005
2006
Dan Gohman8181bd12008-07-27 21:46:04 +00002007SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00002008 MachineFunction &MF = DAG.getMachineFunction();
2009 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2010 int ReturnAddrIndex = FuncInfo->getRAIndex();
2011
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002012 if (ReturnAddrIndex == 0) {
2013 // Set up a frame object for the return address.
Bill Wendling6ddc87b2009-01-16 19:25:27 +00002014 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00002015 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikove844e472007-08-15 17:12:32 +00002016 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002017 }
2018
2019 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
2020}
2021
2022
Chris Lattnerebb91142008-12-24 23:53:05 +00002023/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2024/// specific condition code, returning the condition code and the LHS/RHS of the
2025/// comparison to make.
2026static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2027 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002028 if (!isFP) {
2029 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2030 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2031 // X > -1 -> X == 0, jump !sign.
2032 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00002033 return X86::COND_NS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002034 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2035 // X < 0 -> X == 0, jump on sign.
Chris Lattnerebb91142008-12-24 23:53:05 +00002036 return X86::COND_S;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002037 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman37b34262007-09-17 14:49:27 +00002038 // X < 1 -> X <= 0
2039 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00002040 return X86::COND_LE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002041 }
2042 }
2043
2044 switch (SetCCOpcode) {
Chris Lattnerb8397512008-12-23 23:42:27 +00002045 default: assert(0 && "Invalid integer condition!");
Chris Lattnerebb91142008-12-24 23:53:05 +00002046 case ISD::SETEQ: return X86::COND_E;
2047 case ISD::SETGT: return X86::COND_G;
2048 case ISD::SETGE: return X86::COND_GE;
2049 case ISD::SETLT: return X86::COND_L;
2050 case ISD::SETLE: return X86::COND_LE;
2051 case ISD::SETNE: return X86::COND_NE;
2052 case ISD::SETULT: return X86::COND_B;
2053 case ISD::SETUGT: return X86::COND_A;
2054 case ISD::SETULE: return X86::COND_BE;
2055 case ISD::SETUGE: return X86::COND_AE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002056 }
Chris Lattnerb8397512008-12-23 23:42:27 +00002057 }
Scott Michel91099d62009-02-17 22:15:04 +00002058
Chris Lattnerb8397512008-12-23 23:42:27 +00002059 // First determine if it is required or is profitable to flip the operands.
Duncan Sandsc2a04622008-10-24 13:03:10 +00002060
Chris Lattnerb8397512008-12-23 23:42:27 +00002061 // If LHS is a foldable load, but RHS is not, flip the condition.
2062 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2063 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2064 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2065 std::swap(LHS, RHS);
Evan Chengfc937c92008-08-28 23:48:31 +00002066 }
2067
Chris Lattnerb8397512008-12-23 23:42:27 +00002068 switch (SetCCOpcode) {
2069 default: break;
2070 case ISD::SETOLT:
2071 case ISD::SETOLE:
2072 case ISD::SETUGT:
2073 case ISD::SETUGE:
2074 std::swap(LHS, RHS);
2075 break;
2076 }
2077
2078 // On a floating point condition, the flags are set as follows:
2079 // ZF PF CF op
2080 // 0 | 0 | 0 | X > Y
2081 // 0 | 0 | 1 | X < Y
2082 // 1 | 0 | 0 | X == Y
2083 // 1 | 1 | 1 | unordered
2084 switch (SetCCOpcode) {
Chris Lattnerebb91142008-12-24 23:53:05 +00002085 default: assert(0 && "Condcode should be pre-legalized away");
Chris Lattnerb8397512008-12-23 23:42:27 +00002086 case ISD::SETUEQ:
Chris Lattnerebb91142008-12-24 23:53:05 +00002087 case ISD::SETEQ: return X86::COND_E;
Chris Lattnerb8397512008-12-23 23:42:27 +00002088 case ISD::SETOLT: // flipped
2089 case ISD::SETOGT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002090 case ISD::SETGT: return X86::COND_A;
Chris Lattnerb8397512008-12-23 23:42:27 +00002091 case ISD::SETOLE: // flipped
2092 case ISD::SETOGE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002093 case ISD::SETGE: return X86::COND_AE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002094 case ISD::SETUGT: // flipped
2095 case ISD::SETULT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002096 case ISD::SETLT: return X86::COND_B;
Chris Lattnerb8397512008-12-23 23:42:27 +00002097 case ISD::SETUGE: // flipped
2098 case ISD::SETULE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002099 case ISD::SETLE: return X86::COND_BE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002100 case ISD::SETONE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002101 case ISD::SETNE: return X86::COND_NE;
2102 case ISD::SETUO: return X86::COND_P;
2103 case ISD::SETO: return X86::COND_NP;
Chris Lattnerb8397512008-12-23 23:42:27 +00002104 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002105}
2106
2107/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2108/// code. Current x86 isa includes the following FP cmov instructions:
2109/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
2110static bool hasFPCMov(unsigned X86CC) {
2111 switch (X86CC) {
2112 default:
2113 return false;
2114 case X86::COND_B:
2115 case X86::COND_BE:
2116 case X86::COND_E:
2117 case X86::COND_P:
2118 case X86::COND_A:
2119 case X86::COND_AE:
2120 case X86::COND_NE:
2121 case X86::COND_NP:
2122 return true;
2123 }
2124}
2125
2126/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
2127/// true if Op is undef or if its value falls within the specified range (L, H].
Dan Gohman8181bd12008-07-27 21:46:04 +00002128static bool isUndefOrInRange(SDValue Op, unsigned Low, unsigned Hi) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002129 if (Op.getOpcode() == ISD::UNDEF)
2130 return true;
2131
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002132 unsigned Val = cast<ConstantSDNode>(Op)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002133 return (Val >= Low && Val < Hi);
2134}
2135
2136/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2137/// true if Op is undef or if its value equal to the specified value.
Dan Gohman8181bd12008-07-27 21:46:04 +00002138static bool isUndefOrEqual(SDValue Op, unsigned Val) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002139 if (Op.getOpcode() == ISD::UNDEF)
2140 return true;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002141 return cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142}
2143
2144/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2145/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2146bool X86::isPSHUFDMask(SDNode *N) {
2147 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2148
Dan Gohman7dc19012007-08-02 21:17:01 +00002149 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002150 return false;
2151
2152 // Check if the value doesn't reference the second vector.
2153 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002154 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002155 if (Arg.getOpcode() == ISD::UNDEF) continue;
2156 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002157 if (cast<ConstantSDNode>(Arg)->getZExtValue() >= e)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002158 return false;
2159 }
2160
2161 return true;
2162}
2163
2164/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
2165/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
2166bool X86::isPSHUFHWMask(SDNode *N) {
2167 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2168
2169 if (N->getNumOperands() != 8)
2170 return false;
2171
2172 // Lower quadword copied in order.
2173 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002174 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002175 if (Arg.getOpcode() == ISD::UNDEF) continue;
2176 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002177 if (cast<ConstantSDNode>(Arg)->getZExtValue() != i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002178 return false;
2179 }
2180
2181 // Upper quadword shuffled.
2182 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002183 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002184 if (Arg.getOpcode() == ISD::UNDEF) continue;
2185 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002186 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002187 if (Val < 4 || Val > 7)
2188 return false;
2189 }
2190
2191 return true;
2192}
2193
2194/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
2195/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
2196bool X86::isPSHUFLWMask(SDNode *N) {
2197 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2198
2199 if (N->getNumOperands() != 8)
2200 return false;
2201
2202 // Upper quadword copied in order.
2203 for (unsigned i = 4; i != 8; ++i)
2204 if (!isUndefOrEqual(N->getOperand(i), i))
2205 return false;
2206
2207 // Lower quadword shuffled.
2208 for (unsigned i = 0; i != 4; ++i)
2209 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
2210 return false;
2211
2212 return true;
2213}
2214
2215/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2216/// specifies a shuffle of elements that is suitable for input to SHUFP*.
djgc2517d32009-01-26 04:35:06 +00002217template<class SDOperand>
2218static bool isSHUFPMask(SDOperand *Elems, unsigned NumElems) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002219 if (NumElems != 2 && NumElems != 4) return false;
2220
2221 unsigned Half = NumElems / 2;
2222 for (unsigned i = 0; i < Half; ++i)
2223 if (!isUndefOrInRange(Elems[i], 0, NumElems))
2224 return false;
2225 for (unsigned i = Half; i < NumElems; ++i)
2226 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
2227 return false;
2228
2229 return true;
2230}
2231
2232bool X86::isSHUFPMask(SDNode *N) {
2233 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2234 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
2235}
2236
2237/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2238/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2239/// half elements to come from vector 1 (which would equal the dest.) and
2240/// the upper half to come from vector 2.
djgc2517d32009-01-26 04:35:06 +00002241template<class SDOperand>
2242static bool isCommutedSHUFP(SDOperand *Ops, unsigned NumOps) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002243 if (NumOps != 2 && NumOps != 4) return false;
2244
2245 unsigned Half = NumOps / 2;
2246 for (unsigned i = 0; i < Half; ++i)
2247 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
2248 return false;
2249 for (unsigned i = Half; i < NumOps; ++i)
2250 if (!isUndefOrInRange(Ops[i], 0, NumOps))
2251 return false;
2252 return true;
2253}
2254
2255static bool isCommutedSHUFP(SDNode *N) {
2256 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2257 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
2258}
2259
2260/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2261/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2262bool X86::isMOVHLPSMask(SDNode *N) {
2263 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2264
2265 if (N->getNumOperands() != 4)
2266 return false;
2267
2268 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
2269 return isUndefOrEqual(N->getOperand(0), 6) &&
2270 isUndefOrEqual(N->getOperand(1), 7) &&
2271 isUndefOrEqual(N->getOperand(2), 2) &&
2272 isUndefOrEqual(N->getOperand(3), 3);
2273}
2274
2275/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2276/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2277/// <2, 3, 2, 3>
2278bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2279 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2280
2281 if (N->getNumOperands() != 4)
2282 return false;
2283
2284 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2285 return isUndefOrEqual(N->getOperand(0), 2) &&
2286 isUndefOrEqual(N->getOperand(1), 3) &&
2287 isUndefOrEqual(N->getOperand(2), 2) &&
2288 isUndefOrEqual(N->getOperand(3), 3);
2289}
2290
2291/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2292/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2293bool X86::isMOVLPMask(SDNode *N) {
2294 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2295
2296 unsigned NumElems = N->getNumOperands();
2297 if (NumElems != 2 && NumElems != 4)
2298 return false;
2299
2300 for (unsigned i = 0; i < NumElems/2; ++i)
2301 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2302 return false;
2303
2304 for (unsigned i = NumElems/2; i < NumElems; ++i)
2305 if (!isUndefOrEqual(N->getOperand(i), i))
2306 return false;
2307
2308 return true;
2309}
2310
2311/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
2312/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2313/// and MOVLHPS.
2314bool X86::isMOVHPMask(SDNode *N) {
2315 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2316
2317 unsigned NumElems = N->getNumOperands();
2318 if (NumElems != 2 && NumElems != 4)
2319 return false;
2320
2321 for (unsigned i = 0; i < NumElems/2; ++i)
2322 if (!isUndefOrEqual(N->getOperand(i), i))
2323 return false;
2324
2325 for (unsigned i = 0; i < NumElems/2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002326 SDValue Arg = N->getOperand(i + NumElems/2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002327 if (!isUndefOrEqual(Arg, i + NumElems))
2328 return false;
2329 }
2330
2331 return true;
2332}
2333
2334/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2335/// specifies a shuffle of elements that is suitable for input to UNPCKL.
djgc2517d32009-01-26 04:35:06 +00002336template<class SDOperand>
2337bool static isUNPCKLMask(SDOperand *Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002338 bool V2IsSplat = false) {
2339 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2340 return false;
2341
2342 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002343 SDValue BitI = Elts[i];
2344 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002345 if (!isUndefOrEqual(BitI, j))
2346 return false;
2347 if (V2IsSplat) {
Mon P Wang56d91642009-02-04 01:16:59 +00002348 if (!isUndefOrEqual(BitI1, NumElts))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002349 return false;
2350 } else {
2351 if (!isUndefOrEqual(BitI1, j + NumElts))
2352 return false;
2353 }
2354 }
2355
2356 return true;
2357}
2358
2359bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2360 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2361 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2362}
2363
2364/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2365/// specifies a shuffle of elements that is suitable for input to UNPCKH.
djgc2517d32009-01-26 04:35:06 +00002366template<class SDOperand>
2367bool static isUNPCKHMask(SDOperand *Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002368 bool V2IsSplat = false) {
2369 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2370 return false;
2371
2372 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002373 SDValue BitI = Elts[i];
2374 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002375 if (!isUndefOrEqual(BitI, j + NumElts/2))
2376 return false;
2377 if (V2IsSplat) {
2378 if (isUndefOrEqual(BitI1, NumElts))
2379 return false;
2380 } else {
2381 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2382 return false;
2383 }
2384 }
2385
2386 return true;
2387}
2388
2389bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2390 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2391 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2392}
2393
2394/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2395/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2396/// <0, 0, 1, 1>
2397bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2398 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2399
2400 unsigned NumElems = N->getNumOperands();
2401 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2402 return false;
2403
2404 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002405 SDValue BitI = N->getOperand(i);
2406 SDValue BitI1 = N->getOperand(i+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002407
2408 if (!isUndefOrEqual(BitI, j))
2409 return false;
2410 if (!isUndefOrEqual(BitI1, j))
2411 return false;
2412 }
2413
2414 return true;
2415}
2416
2417/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2418/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2419/// <2, 2, 3, 3>
2420bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2421 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2422
2423 unsigned NumElems = N->getNumOperands();
2424 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2425 return false;
2426
2427 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002428 SDValue BitI = N->getOperand(i);
2429 SDValue BitI1 = N->getOperand(i + 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002430
2431 if (!isUndefOrEqual(BitI, j))
2432 return false;
2433 if (!isUndefOrEqual(BitI1, j))
2434 return false;
2435 }
2436
2437 return true;
2438}
2439
2440/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2441/// specifies a shuffle of elements that is suitable for input to MOVSS,
2442/// MOVSD, and MOVD, i.e. setting the lowest element.
djgc2517d32009-01-26 04:35:06 +00002443template<class SDOperand>
2444static bool isMOVLMask(SDOperand *Elts, unsigned NumElts) {
Evan Cheng62cdc642007-12-06 22:14:22 +00002445 if (NumElts != 2 && NumElts != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002446 return false;
2447
2448 if (!isUndefOrEqual(Elts[0], NumElts))
2449 return false;
2450
2451 for (unsigned i = 1; i < NumElts; ++i) {
2452 if (!isUndefOrEqual(Elts[i], i))
2453 return false;
2454 }
2455
2456 return true;
2457}
2458
2459bool X86::isMOVLMask(SDNode *N) {
2460 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2461 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
2462}
2463
2464/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2465/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2466/// element of vector 2 and the other elements to come from vector 1 in order.
djgc2517d32009-01-26 04:35:06 +00002467template<class SDOperand>
2468static bool isCommutedMOVL(SDOperand *Ops, unsigned NumOps,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002469 bool V2IsSplat = false,
2470 bool V2IsUndef = false) {
2471 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2472 return false;
2473
2474 if (!isUndefOrEqual(Ops[0], 0))
2475 return false;
2476
2477 for (unsigned i = 1; i < NumOps; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002478 SDValue Arg = Ops[i];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002479 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2480 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2481 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
2482 return false;
2483 }
2484
2485 return true;
2486}
2487
2488static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2489 bool V2IsUndef = false) {
2490 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2491 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2492 V2IsSplat, V2IsUndef);
2493}
2494
2495/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2496/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2497bool X86::isMOVSHDUPMask(SDNode *N) {
2498 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2499
2500 if (N->getNumOperands() != 4)
2501 return false;
2502
2503 // Expect 1, 1, 3, 3
2504 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002505 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002506 if (Arg.getOpcode() == ISD::UNDEF) continue;
2507 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002508 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002509 if (Val != 1) return false;
2510 }
2511
2512 bool HasHi = false;
2513 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002514 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002515 if (Arg.getOpcode() == ISD::UNDEF) continue;
2516 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002517 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002518 if (Val != 3) return false;
2519 HasHi = true;
2520 }
2521
2522 // Don't use movshdup if it can be done with a shufps.
2523 return HasHi;
2524}
2525
2526/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2527/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2528bool X86::isMOVSLDUPMask(SDNode *N) {
2529 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2530
2531 if (N->getNumOperands() != 4)
2532 return false;
2533
2534 // Expect 0, 0, 2, 2
2535 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002536 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002537 if (Arg.getOpcode() == ISD::UNDEF) continue;
2538 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002539 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002540 if (Val != 0) return false;
2541 }
2542
2543 bool HasHi = false;
2544 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002545 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002546 if (Arg.getOpcode() == ISD::UNDEF) continue;
2547 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002548 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002549 if (Val != 2) return false;
2550 HasHi = true;
2551 }
2552
2553 // Don't use movshdup if it can be done with a shufps.
2554 return HasHi;
2555}
2556
2557/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2558/// specifies a identity operation on the LHS or RHS.
2559static bool isIdentityMask(SDNode *N, bool RHS = false) {
2560 unsigned NumElems = N->getNumOperands();
2561 for (unsigned i = 0; i < NumElems; ++i)
2562 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2563 return false;
2564 return true;
2565}
2566
2567/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2568/// a splat of a single element.
2569static bool isSplatMask(SDNode *N) {
2570 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2571
2572 // This is a splat operation if each element of the permute is the same, and
2573 // if the value doesn't reference the second vector.
2574 unsigned NumElems = N->getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002575 SDValue ElementBase;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002576 unsigned i = 0;
2577 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002578 SDValue Elt = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002579 if (isa<ConstantSDNode>(Elt)) {
2580 ElementBase = Elt;
2581 break;
2582 }
2583 }
2584
Gabor Greif1c80d112008-08-28 21:40:38 +00002585 if (!ElementBase.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002586 return false;
2587
2588 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002589 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002590 if (Arg.getOpcode() == ISD::UNDEF) continue;
2591 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2592 if (Arg != ElementBase) return false;
2593 }
2594
2595 // Make sure it is a splat of the first vector operand.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002596 return cast<ConstantSDNode>(ElementBase)->getZExtValue() < NumElems;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002597}
2598
Mon P Wang532c9632008-12-23 04:03:27 +00002599/// getSplatMaskEltNo - Given a splat mask, return the index to the element
2600/// we want to splat.
2601static SDValue getSplatMaskEltNo(SDNode *N) {
2602 assert(isSplatMask(N) && "Not a splat mask");
2603 unsigned NumElems = N->getNumOperands();
2604 SDValue ElementBase;
2605 unsigned i = 0;
2606 for (; i != NumElems; ++i) {
2607 SDValue Elt = N->getOperand(i);
2608 if (isa<ConstantSDNode>(Elt))
2609 return Elt;
2610 }
2611 assert(0 && " No splat value found!");
2612 return SDValue();
2613}
2614
2615
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002616/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2617/// a splat of a single element and it's a 2 or 4 element mask.
2618bool X86::isSplatMask(SDNode *N) {
2619 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2620
2621 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
2622 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2623 return false;
2624 return ::isSplatMask(N);
2625}
2626
2627/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2628/// specifies a splat of zero element.
2629bool X86::isSplatLoMask(SDNode *N) {
2630 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2631
2632 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2633 if (!isUndefOrEqual(N->getOperand(i), 0))
2634 return false;
2635 return true;
2636}
2637
Evan Chenga2497eb2008-09-25 20:50:48 +00002638/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2639/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
2640bool X86::isMOVDDUPMask(SDNode *N) {
2641 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2642
2643 unsigned e = N->getNumOperands() / 2;
2644 for (unsigned i = 0; i < e; ++i)
2645 if (!isUndefOrEqual(N->getOperand(i), i))
2646 return false;
2647 for (unsigned i = 0; i < e; ++i)
2648 if (!isUndefOrEqual(N->getOperand(e+i), i))
2649 return false;
2650 return true;
2651}
2652
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002653/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2654/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2655/// instructions.
2656unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
2657 unsigned NumOperands = N->getNumOperands();
2658 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2659 unsigned Mask = 0;
2660 for (unsigned i = 0; i < NumOperands; ++i) {
2661 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002662 SDValue Arg = N->getOperand(NumOperands-i-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002663 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002664 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002665 if (Val >= NumOperands) Val -= NumOperands;
2666 Mask |= Val;
2667 if (i != NumOperands - 1)
2668 Mask <<= Shift;
2669 }
2670
2671 return Mask;
2672}
2673
2674/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2675/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2676/// instructions.
2677unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2678 unsigned Mask = 0;
2679 // 8 nodes, but we only care about the last 4.
2680 for (unsigned i = 7; i >= 4; --i) {
2681 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002682 SDValue Arg = N->getOperand(i);
Mon P Wang56d91642009-02-04 01:16:59 +00002683 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002684 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Mon P Wang56d91642009-02-04 01:16:59 +00002685 Mask |= (Val - 4);
2686 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002687 if (i != 4)
2688 Mask <<= 2;
2689 }
2690
2691 return Mask;
2692}
2693
2694/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2695/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2696/// instructions.
2697unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2698 unsigned Mask = 0;
2699 // 8 nodes, but we only care about the first 4.
2700 for (int i = 3; i >= 0; --i) {
2701 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002702 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002703 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002704 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002705 Mask |= Val;
2706 if (i != 0)
2707 Mask <<= 2;
2708 }
2709
2710 return Mask;
2711}
2712
Chris Lattnere6aa3862007-11-25 00:24:49 +00002713/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002714/// values in ther permute mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00002715static SDValue CommuteVectorShuffle(SDValue Op, SDValue &V1,
2716 SDValue &V2, SDValue &Mask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002717 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002718 MVT VT = Op.getValueType();
2719 MVT MaskVT = Mask.getValueType();
2720 MVT EltVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002721 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002722 SmallVector<SDValue, 8> MaskVec;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00002723 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002724
2725 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002726 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002727 if (Arg.getOpcode() == ISD::UNDEF) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00002728 MaskVec.push_back(DAG.getUNDEF(EltVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002729 continue;
2730 }
2731 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002732 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002733 if (Val < NumElems)
2734 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2735 else
2736 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2737 }
2738
2739 std::swap(V1, V2);
Scott Michel78c70a02009-02-22 23:36:09 +00002740 Mask = DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], NumElems);
Dale Johannesence0805b2009-02-03 19:33:06 +00002741 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002742}
2743
Evan Chenga6769df2007-12-07 21:30:01 +00002744/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2745/// the two vector operands have swapped position.
Evan Chengfca29242007-12-07 08:07:39 +00002746static
Dale Johannesence0805b2009-02-03 19:33:06 +00002747SDValue CommuteVectorShuffleMask(SDValue Mask, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002748 MVT MaskVT = Mask.getValueType();
2749 MVT EltVT = MaskVT.getVectorElementType();
Evan Chengfca29242007-12-07 08:07:39 +00002750 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002751 SmallVector<SDValue, 8> MaskVec;
Evan Chengfca29242007-12-07 08:07:39 +00002752 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002753 SDValue Arg = Mask.getOperand(i);
Evan Chengfca29242007-12-07 08:07:39 +00002754 if (Arg.getOpcode() == ISD::UNDEF) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00002755 MaskVec.push_back(DAG.getUNDEF(EltVT));
Evan Chengfca29242007-12-07 08:07:39 +00002756 continue;
2757 }
2758 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002759 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Chengfca29242007-12-07 08:07:39 +00002760 if (Val < NumElems)
2761 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2762 else
2763 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2764 }
Scott Michel78c70a02009-02-22 23:36:09 +00002765 return DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], NumElems);
Evan Chengfca29242007-12-07 08:07:39 +00002766}
2767
2768
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002769/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2770/// match movhlps. The lower half elements should come from upper half of
2771/// V1 (and in order), and the upper half elements should come from the upper
2772/// half of V2 (and in order).
2773static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2774 unsigned NumElems = Mask->getNumOperands();
2775 if (NumElems != 4)
2776 return false;
2777 for (unsigned i = 0, e = 2; i != e; ++i)
2778 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2779 return false;
2780 for (unsigned i = 2; i != 4; ++i)
2781 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2782 return false;
2783 return true;
2784}
2785
2786/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00002787/// is promoted to a vector. It also returns the LoadSDNode by reference if
2788/// required.
2789static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Chenga2497eb2008-09-25 20:50:48 +00002790 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2791 return false;
2792 N = N->getOperand(0).getNode();
2793 if (!ISD::isNON_EXTLoad(N))
2794 return false;
2795 if (LD)
2796 *LD = cast<LoadSDNode>(N);
2797 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002798}
2799
2800/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2801/// match movlp{s|d}. The lower half elements should come from lower half of
2802/// V1 (and in order), and the upper half elements should come from the upper
2803/// half of V2 (and in order). And since V1 will become the source of the
2804/// MOVLP, it must be either a vector load or a scalar load to vector.
2805static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
2806 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
2807 return false;
2808 // Is V2 is a vector load, don't do this transformation. We will try to use
2809 // load folding shufps op.
2810 if (ISD::isNON_EXTLoad(V2))
2811 return false;
2812
2813 unsigned NumElems = Mask->getNumOperands();
2814 if (NumElems != 2 && NumElems != 4)
2815 return false;
2816 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2817 if (!isUndefOrEqual(Mask->getOperand(i), i))
2818 return false;
2819 for (unsigned i = NumElems/2; i != NumElems; ++i)
2820 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2821 return false;
2822 return true;
2823}
2824
2825/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2826/// all the same.
2827static bool isSplatVector(SDNode *N) {
2828 if (N->getOpcode() != ISD::BUILD_VECTOR)
2829 return false;
2830
Dan Gohman8181bd12008-07-27 21:46:04 +00002831 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002832 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2833 if (N->getOperand(i) != SplatValue)
2834 return false;
2835 return true;
2836}
2837
2838/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2839/// to an undef.
2840static bool isUndefShuffle(SDNode *N) {
2841 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2842 return false;
2843
Dan Gohman8181bd12008-07-27 21:46:04 +00002844 SDValue V1 = N->getOperand(0);
2845 SDValue V2 = N->getOperand(1);
2846 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002847 unsigned NumElems = Mask.getNumOperands();
2848 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002849 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002850 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002851 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002852 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2853 return false;
2854 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2855 return false;
2856 }
2857 }
2858 return true;
2859}
2860
2861/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2862/// constant +0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +00002863static inline bool isZeroNode(SDValue Elt) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002864 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002865 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002866 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesendf8a8312007-08-31 04:03:46 +00002867 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002868}
2869
2870/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2871/// to an zero vector.
2872static bool isZeroShuffle(SDNode *N) {
2873 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2874 return false;
2875
Dan Gohman8181bd12008-07-27 21:46:04 +00002876 SDValue V1 = N->getOperand(0);
2877 SDValue V2 = N->getOperand(1);
2878 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002879 unsigned NumElems = Mask.getNumOperands();
2880 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002881 SDValue Arg = Mask.getOperand(i);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002882 if (Arg.getOpcode() == ISD::UNDEF)
2883 continue;
Scott Michel91099d62009-02-17 22:15:04 +00002884
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002885 unsigned Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
Chris Lattnere6aa3862007-11-25 00:24:49 +00002886 if (Idx < NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002887 unsigned Opc = V1.getNode()->getOpcode();
2888 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002889 continue;
2890 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002891 !isZeroNode(V1.getNode()->getOperand(Idx)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002892 return false;
2893 } else if (Idx >= NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002894 unsigned Opc = V2.getNode()->getOpcode();
2895 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002896 continue;
2897 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002898 !isZeroNode(V2.getNode()->getOperand(Idx - NumElems)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002899 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002900 }
2901 }
2902 return true;
2903}
2904
2905/// getZeroVector - Returns a vector of specified type with all zero elements.
2906///
Dale Johannesence0805b2009-02-03 19:33:06 +00002907static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2908 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002909 assert(VT.isVector() && "Expected a vector type");
Scott Michel91099d62009-02-17 22:15:04 +00002910
Chris Lattnere6aa3862007-11-25 00:24:49 +00002911 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2912 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002913 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002914 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman8181bd12008-07-27 21:46:04 +00002915 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Scott Michel78c70a02009-02-22 23:36:09 +00002916 Vec = DAG.getBUILD_VECTOR(MVT::v2i32, dl, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002917 } else if (HasSSE2) { // SSE2
Dan Gohman8181bd12008-07-27 21:46:04 +00002918 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Scott Michel78c70a02009-02-22 23:36:09 +00002919 Vec = DAG.getBUILD_VECTOR(MVT::v4i32, dl, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002920 } else { // SSE1
Dan Gohman8181bd12008-07-27 21:46:04 +00002921 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Scott Michel78c70a02009-02-22 23:36:09 +00002922 Vec = DAG.getBUILD_VECTOR(MVT::v4f32, dl, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002923 }
Dale Johannesence0805b2009-02-03 19:33:06 +00002924 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002925}
2926
Chris Lattnere6aa3862007-11-25 00:24:49 +00002927/// getOnesVector - Returns a vector of specified type with all bits set.
2928///
Dale Johannesence0805b2009-02-03 19:33:06 +00002929static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002930 assert(VT.isVector() && "Expected a vector type");
Scott Michel91099d62009-02-17 22:15:04 +00002931
Chris Lattnere6aa3862007-11-25 00:24:49 +00002932 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2933 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002934 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2935 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002936 if (VT.getSizeInBits() == 64) // MMX
Scott Michel78c70a02009-02-22 23:36:09 +00002937 Vec = DAG.getBUILD_VECTOR(MVT::v2i32, dl, Cst, Cst);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002938 else // SSE
Scott Michel78c70a02009-02-22 23:36:09 +00002939 Vec = DAG.getBUILD_VECTOR(MVT::v4i32, dl, Cst, Cst, Cst, Cst);
Dale Johannesence0805b2009-02-03 19:33:06 +00002940 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002941}
2942
2943
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002944/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2945/// that point to V2 points to its first element.
Dan Gohman8181bd12008-07-27 21:46:04 +00002946static SDValue NormalizeMask(SDValue Mask, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002947 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2948
2949 bool Changed = false;
Dan Gohman8181bd12008-07-27 21:46:04 +00002950 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002951 unsigned NumElems = Mask.getNumOperands();
2952 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002953 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002954 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002955 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002956 if (Val > NumElems) {
2957 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2958 Changed = true;
2959 }
2960 }
2961 MaskVec.push_back(Arg);
2962 }
2963
2964 if (Changed)
Scott Michel78c70a02009-02-22 23:36:09 +00002965 Mask = DAG.getBUILD_VECTOR(Mask.getValueType(), Mask.getDebugLoc(),
2966 &MaskVec[0], MaskVec.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002967 return Mask;
2968}
2969
2970/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2971/// operation of specified width.
Dale Johannesence0805b2009-02-03 19:33:06 +00002972static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002973 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2974 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002975
Dan Gohman8181bd12008-07-27 21:46:04 +00002976 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002977 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2978 for (unsigned i = 1; i != NumElems; ++i)
2979 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Scott Michel78c70a02009-02-22 23:36:09 +00002980 return DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], MaskVec.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002981}
2982
2983/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2984/// of specified width.
Scott Michel91099d62009-02-17 22:15:04 +00002985static SDValue getUnpacklMask(unsigned NumElems, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00002986 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002987 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2988 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002989 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002990 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2991 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2992 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2993 }
Scott Michel78c70a02009-02-22 23:36:09 +00002994 return DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], MaskVec.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002995}
2996
2997/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2998/// of specified width.
Dale Johannesence0805b2009-02-03 19:33:06 +00002999static SDValue getUnpackhMask(unsigned NumElems, SelectionDAG &DAG,
3000 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003001 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3002 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003003 unsigned Half = NumElems/2;
Dan Gohman8181bd12008-07-27 21:46:04 +00003004 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003005 for (unsigned i = 0; i != Half; ++i) {
3006 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
3007 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
3008 }
Scott Michel78c70a02009-02-22 23:36:09 +00003009 return DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], MaskVec.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003010}
3011
Chris Lattner2d91b962008-03-09 01:05:04 +00003012/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
3013/// element #0 of a vector with the specified index, leaving the rest of the
3014/// elements in place.
Dan Gohman8181bd12008-07-27 21:46:04 +00003015static SDValue getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
Dale Johannesence0805b2009-02-03 19:33:06 +00003016 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003017 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3018 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003019 SmallVector<SDValue, 8> MaskVec;
Chris Lattner2d91b962008-03-09 01:05:04 +00003020 // Element #0 of the result gets the elt we are replacing.
3021 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
3022 for (unsigned i = 1; i != NumElems; ++i)
3023 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
Scott Michel78c70a02009-02-22 23:36:09 +00003024 return DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], MaskVec.size());
Chris Lattner2d91b962008-03-09 01:05:04 +00003025}
3026
Evan Chengbf8b2c52008-04-05 00:30:36 +00003027/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Dan Gohman8181bd12008-07-27 21:46:04 +00003028static SDValue PromoteSplat(SDValue Op, SelectionDAG &DAG, bool HasSSE2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003029 MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32;
3030 MVT VT = Op.getValueType();
Evan Chengbf8b2c52008-04-05 00:30:36 +00003031 if (PVT == VT)
3032 return Op;
Dan Gohman8181bd12008-07-27 21:46:04 +00003033 SDValue V1 = Op.getOperand(0);
3034 SDValue Mask = Op.getOperand(2);
Mon P Wang532c9632008-12-23 04:03:27 +00003035 unsigned MaskNumElems = Mask.getNumOperands();
3036 unsigned NumElems = MaskNumElems;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003037 DebugLoc dl = Op.getDebugLoc();
Evan Chengbf8b2c52008-04-05 00:30:36 +00003038 // Special handling of v4f32 -> v4i32.
3039 if (VT != MVT::v4f32) {
Mon P Wang532c9632008-12-23 04:03:27 +00003040 // Find which element we want to splat.
3041 SDNode* EltNoNode = getSplatMaskEltNo(Mask.getNode()).getNode();
3042 unsigned EltNo = cast<ConstantSDNode>(EltNoNode)->getZExtValue();
3043 // unpack elements to the correct location
Evan Chengbf8b2c52008-04-05 00:30:36 +00003044 while (NumElems > 4) {
Mon P Wang532c9632008-12-23 04:03:27 +00003045 if (EltNo < NumElems/2) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003046 Mask = getUnpacklMask(MaskNumElems, DAG, dl);
Mon P Wang532c9632008-12-23 04:03:27 +00003047 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00003048 Mask = getUnpackhMask(MaskNumElems, DAG, dl);
Mon P Wang532c9632008-12-23 04:03:27 +00003049 EltNo -= NumElems/2;
3050 }
Dale Johannesence0805b2009-02-03 19:33:06 +00003051 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V1, Mask);
Evan Chengbf8b2c52008-04-05 00:30:36 +00003052 NumElems >>= 1;
3053 }
Mon P Wang532c9632008-12-23 04:03:27 +00003054 SDValue Cst = DAG.getConstant(EltNo, MVT::i32);
Scott Michel78c70a02009-02-22 23:36:09 +00003055 Mask = DAG.getBUILD_VECTOR(MVT::v4i32, dl, Cst, Cst, Cst, Cst);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003056 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003057
Dale Johannesence0805b2009-02-03 19:33:06 +00003058 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
3059 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, PVT, V1,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003060 DAG.getUNDEF(PVT), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00003061 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Shuffle);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003062}
3063
Evan Chenga2497eb2008-09-25 20:50:48 +00003064/// isVectorLoad - Returns true if the node is a vector load, a scalar
3065/// load that's promoted to vector, or a load bitcasted.
3066static bool isVectorLoad(SDValue Op) {
3067 assert(Op.getValueType().isVector() && "Expected a vector type");
3068 if (Op.getOpcode() == ISD::SCALAR_TO_VECTOR ||
3069 Op.getOpcode() == ISD::BIT_CONVERT) {
3070 return isa<LoadSDNode>(Op.getOperand(0));
3071 }
3072 return isa<LoadSDNode>(Op);
3073}
3074
3075
3076/// CanonicalizeMovddup - Cannonicalize movddup shuffle to v2f64.
3077///
3078static SDValue CanonicalizeMovddup(SDValue Op, SDValue V1, SDValue Mask,
3079 SelectionDAG &DAG, bool HasSSE3) {
3080 // If we have sse3 and shuffle has more than one use or input is a load, then
3081 // use movddup. Otherwise, use movlhps.
3082 bool UseMovddup = HasSSE3 && (!Op.hasOneUse() || isVectorLoad(V1));
3083 MVT PVT = UseMovddup ? MVT::v2f64 : MVT::v4f32;
3084 MVT VT = Op.getValueType();
3085 if (VT == PVT)
3086 return Op;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003087 DebugLoc dl = Op.getDebugLoc();
Evan Chenga2497eb2008-09-25 20:50:48 +00003088 unsigned NumElems = PVT.getVectorNumElements();
3089 if (NumElems == 2) {
3090 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Scott Michel78c70a02009-02-22 23:36:09 +00003091 Mask = DAG.getBUILD_VECTOR(MVT::v2i32, dl, Cst, Cst);
Evan Chenga2497eb2008-09-25 20:50:48 +00003092 } else {
3093 assert(NumElems == 4);
3094 SDValue Cst0 = DAG.getTargetConstant(0, MVT::i32);
3095 SDValue Cst1 = DAG.getTargetConstant(1, MVT::i32);
Scott Michel78c70a02009-02-22 23:36:09 +00003096 Mask = DAG.getBUILD_VECTOR(MVT::v4i32, dl, Cst0, Cst1, Cst0, Cst1);
Evan Chenga2497eb2008-09-25 20:50:48 +00003097 }
3098
Dale Johannesence0805b2009-02-03 19:33:06 +00003099 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
3100 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, PVT, V1,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003101 DAG.getUNDEF(PVT), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00003102 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Shuffle);
Evan Chenga2497eb2008-09-25 20:50:48 +00003103}
3104
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003105/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00003106/// vector of zero or undef vector. This produces a shuffle where the low
3107/// element of V2 is swizzled into the zero/undef vector, landing at element
3108/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00003109static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00003110 bool isZero, bool HasSSE2,
3111 SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003112 DebugLoc dl = V2.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00003113 MVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003114 SDValue V1 = isZero
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003115 ? getZeroVector(VT, HasSSE2, DAG, dl) : DAG.getUNDEF(VT);
Duncan Sands92c43912008-06-06 12:08:01 +00003116 unsigned NumElems = V2.getValueType().getVectorNumElements();
3117 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3118 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003119 SmallVector<SDValue, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003120 for (unsigned i = 0; i != NumElems; ++i)
3121 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
3122 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
3123 else
3124 MaskVec.push_back(DAG.getConstant(i, EVT));
Scott Michel78c70a02009-02-22 23:36:09 +00003125 SDValue Mask = DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], MaskVec.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00003126 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003127}
3128
Evan Chengdea99362008-05-29 08:22:04 +00003129/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3130/// a shuffle that is zero.
3131static
Dan Gohman8181bd12008-07-27 21:46:04 +00003132unsigned getNumOfConsecutiveZeros(SDValue Op, SDValue Mask,
Evan Chengdea99362008-05-29 08:22:04 +00003133 unsigned NumElems, bool Low,
3134 SelectionDAG &DAG) {
3135 unsigned NumZeros = 0;
3136 for (unsigned i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00003137 unsigned Index = Low ? i : NumElems-i-1;
Dan Gohman8181bd12008-07-27 21:46:04 +00003138 SDValue Idx = Mask.getOperand(Index);
Evan Chengdea99362008-05-29 08:22:04 +00003139 if (Idx.getOpcode() == ISD::UNDEF) {
3140 ++NumZeros;
3141 continue;
3142 }
Gabor Greif1c80d112008-08-28 21:40:38 +00003143 SDValue Elt = DAG.getShuffleScalarElt(Op.getNode(), Index);
3144 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengdea99362008-05-29 08:22:04 +00003145 ++NumZeros;
3146 else
3147 break;
3148 }
3149 return NumZeros;
3150}
3151
3152/// isVectorShift - Returns true if the shuffle can be implemented as a
3153/// logical left or right shift of a vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00003154static bool isVectorShift(SDValue Op, SDValue Mask, SelectionDAG &DAG,
3155 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Evan Chengdea99362008-05-29 08:22:04 +00003156 unsigned NumElems = Mask.getNumOperands();
3157
3158 isLeft = true;
3159 unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG);
3160 if (!NumZeros) {
3161 isLeft = false;
3162 NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG);
3163 if (!NumZeros)
3164 return false;
3165 }
3166
3167 bool SeenV1 = false;
3168 bool SeenV2 = false;
3169 for (unsigned i = NumZeros; i < NumElems; ++i) {
3170 unsigned Val = isLeft ? (i - NumZeros) : i;
Dan Gohman8181bd12008-07-27 21:46:04 +00003171 SDValue Idx = Mask.getOperand(isLeft ? i : (i - NumZeros));
Evan Chengdea99362008-05-29 08:22:04 +00003172 if (Idx.getOpcode() == ISD::UNDEF)
3173 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003174 unsigned Index = cast<ConstantSDNode>(Idx)->getZExtValue();
Evan Chengdea99362008-05-29 08:22:04 +00003175 if (Index < NumElems)
3176 SeenV1 = true;
3177 else {
3178 Index -= NumElems;
3179 SeenV2 = true;
3180 }
3181 if (Index != Val)
3182 return false;
3183 }
3184 if (SeenV1 && SeenV2)
3185 return false;
3186
3187 ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1);
3188 ShAmt = NumZeros;
3189 return true;
3190}
3191
3192
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003193/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3194///
Dan Gohman8181bd12008-07-27 21:46:04 +00003195static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003196 unsigned NumNonZero, unsigned NumZero,
3197 SelectionDAG &DAG, TargetLowering &TLI) {
3198 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003199 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003200
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003201 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003202 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003203 bool First = true;
3204 for (unsigned i = 0; i < 16; ++i) {
3205 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3206 if (ThisIsNonZero && First) {
3207 if (NumZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003208 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003209 else
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003210 V = DAG.getUNDEF(MVT::v8i16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003211 First = false;
3212 }
3213
3214 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003215 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003216 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3217 if (LastIsNonZero) {
Scott Michel91099d62009-02-17 22:15:04 +00003218 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00003219 MVT::i16, Op.getOperand(i-1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003220 }
3221 if (ThisIsNonZero) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003222 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3223 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003224 ThisElt, DAG.getConstant(8, MVT::i8));
3225 if (LastIsNonZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003226 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003227 } else
3228 ThisElt = LastElt;
3229
Gabor Greif1c80d112008-08-28 21:40:38 +00003230 if (ThisElt.getNode())
Dale Johannesence0805b2009-02-03 19:33:06 +00003231 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003232 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003233 }
3234 }
3235
Dale Johannesence0805b2009-02-03 19:33:06 +00003236 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003237}
3238
3239/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3240///
Dan Gohman8181bd12008-07-27 21:46:04 +00003241static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003242 unsigned NumNonZero, unsigned NumZero,
3243 SelectionDAG &DAG, TargetLowering &TLI) {
3244 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003245 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003246
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003247 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003248 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003249 bool First = true;
3250 for (unsigned i = 0; i < 8; ++i) {
3251 bool isNonZero = (NonZeros & (1 << i)) != 0;
3252 if (isNonZero) {
3253 if (First) {
3254 if (NumZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003255 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003256 else
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003257 V = DAG.getUNDEF(MVT::v8i16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003258 First = false;
3259 }
Scott Michel91099d62009-02-17 22:15:04 +00003260 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00003261 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003262 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003263 }
3264 }
3265
3266 return V;
3267}
3268
Evan Chengdea99362008-05-29 08:22:04 +00003269/// getVShift - Return a vector logical shift node.
3270///
Dan Gohman8181bd12008-07-27 21:46:04 +00003271static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Evan Chengdea99362008-05-29 08:22:04 +00003272 unsigned NumBits, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003273 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003274 bool isMMX = VT.getSizeInBits() == 64;
3275 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003276 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesence0805b2009-02-03 19:33:06 +00003277 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3278 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3279 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif825aa892008-08-28 23:19:51 +00003280 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengdea99362008-05-29 08:22:04 +00003281}
3282
Dan Gohman8181bd12008-07-27 21:46:04 +00003283SDValue
3284X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003285 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere6aa3862007-11-25 00:24:49 +00003286 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif825aa892008-08-28 23:19:51 +00003287 if (ISD::isBuildVectorAllZeros(Op.getNode())
3288 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003289 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3290 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3291 // eliminated on x86-32 hosts.
3292 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3293 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003294
Gabor Greif1c80d112008-08-28 21:40:38 +00003295 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00003296 return getOnesVector(Op.getValueType(), DAG, dl);
3297 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003298 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003299
Duncan Sands92c43912008-06-06 12:08:01 +00003300 MVT VT = Op.getValueType();
3301 MVT EVT = VT.getVectorElementType();
3302 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003303
3304 unsigned NumElems = Op.getNumOperands();
3305 unsigned NumZero = 0;
3306 unsigned NumNonZero = 0;
3307 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003308 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003309 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003310 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003311 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003312 if (Elt.getOpcode() == ISD::UNDEF)
3313 continue;
3314 Values.insert(Elt);
3315 if (Elt.getOpcode() != ISD::Constant &&
3316 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003317 IsAllConstants = false;
Evan Chengc1073492007-12-12 06:45:40 +00003318 if (isZeroNode(Elt))
3319 NumZero++;
3320 else {
3321 NonZeros |= (1 << i);
3322 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003323 }
3324 }
3325
3326 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003327 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003328 return DAG.getUNDEF(VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003329 }
3330
Chris Lattner66a4dda2008-03-09 05:42:06 +00003331 // Special case for single non-zero, non-undef, element.
Evan Chengc1073492007-12-12 06:45:40 +00003332 if (NumNonZero == 1 && NumElems <= 4) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003333 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003334 SDValue Item = Op.getOperand(Idx);
Scott Michel91099d62009-02-17 22:15:04 +00003335
Chris Lattner2d91b962008-03-09 01:05:04 +00003336 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3337 // the value are obviously zero, truncate the value to i32 and do the
3338 // insertion that way. Only do this if the value is non-constant or if the
3339 // value is a constant being inserted into element 0. It is cheaper to do
3340 // a constant pool load than it is to do a movd + shuffle.
3341 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3342 (!IsAllConstants || Idx == 0)) {
3343 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3344 // Handle MMX and SSE both.
Duncan Sands92c43912008-06-06 12:08:01 +00003345 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3346 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michel91099d62009-02-17 22:15:04 +00003347
Chris Lattner2d91b962008-03-09 01:05:04 +00003348 // Truncate the value (which may itself be a constant) to i32, and
3349 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesence0805b2009-02-03 19:33:06 +00003350 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3351 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003352 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3353 Subtarget->hasSSE2(), DAG);
Scott Michel91099d62009-02-17 22:15:04 +00003354
Chris Lattner2d91b962008-03-09 01:05:04 +00003355 // Now we have our 32-bit value zero extended in the low element of
3356 // a vector. If Idx != 0, swizzle it into place.
3357 if (Idx != 0) {
Scott Michel91099d62009-02-17 22:15:04 +00003358 SDValue Ops[] = {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003359 Item, DAG.getUNDEF(Item.getValueType()),
Dale Johannesence0805b2009-02-03 19:33:06 +00003360 getSwapEltZeroMask(VecElts, Idx, DAG, dl)
Chris Lattner2d91b962008-03-09 01:05:04 +00003361 };
Dale Johannesence0805b2009-02-03 19:33:06 +00003362 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VecVT, Ops, 3);
Chris Lattner2d91b962008-03-09 01:05:04 +00003363 }
Dale Johannesence0805b2009-02-03 19:33:06 +00003364 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner2d91b962008-03-09 01:05:04 +00003365 }
3366 }
Scott Michel91099d62009-02-17 22:15:04 +00003367
Chris Lattnerac914892008-03-08 22:59:52 +00003368 // If we have a constant or non-constant insertion into the low element of
3369 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3370 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3371 // depending on what the source datatype is. Because we can only get here
3372 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3373 if (Idx == 0 &&
3374 // Don't do this for i64 values on x86-32.
3375 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003376 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003377 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003378 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3379 Subtarget->hasSSE2(), DAG);
Chris Lattner92bdcb52008-03-08 22:48:29 +00003380 }
Evan Chengdea99362008-05-29 08:22:04 +00003381
3382 // Is it a vector logical left shift?
3383 if (NumElems == 2 && Idx == 1 &&
3384 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003385 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003386 return getVShift(true, VT,
Scott Michel91099d62009-02-17 22:15:04 +00003387 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00003388 VT, Op.getOperand(1)),
Dale Johannesence0805b2009-02-03 19:33:06 +00003389 NumBits/2, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00003390 }
Scott Michel91099d62009-02-17 22:15:04 +00003391
Chris Lattner92bdcb52008-03-08 22:48:29 +00003392 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003393 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003394
Chris Lattnerac914892008-03-08 22:59:52 +00003395 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3396 // is a non-constant being inserted into an element other than the low one,
3397 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3398 // movd/movss) to move this into the low element, then shuffle it into
3399 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003400 if (EVTBits == 32) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003401 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michel91099d62009-02-17 22:15:04 +00003402
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003403 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003404 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3405 Subtarget->hasSSE2(), DAG);
Duncan Sands92c43912008-06-06 12:08:01 +00003406 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3407 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003408 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003409 for (unsigned i = 0; i < NumElems; i++)
3410 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Scott Michel78c70a02009-02-22 23:36:09 +00003411 SDValue Mask = DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], MaskVec.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00003412 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, Item,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003413 DAG.getUNDEF(VT), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003414 }
3415 }
3416
Chris Lattner66a4dda2008-03-09 05:42:06 +00003417 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3418 if (Values.size() == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00003419 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00003420
Dan Gohman21463242007-07-24 22:55:08 +00003421 // A vector full of immediates; various special cases are already
3422 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003423 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003424 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003425
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003426 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003427 if (EVTBits == 64) {
3428 if (NumNonZero == 1) {
3429 // One half is zero or undef.
3430 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesence0805b2009-02-03 19:33:06 +00003431 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003432 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003433 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3434 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003435 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003436 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003437 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003438
3439 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3440 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003441 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003442 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003443 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003444 }
3445
3446 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003447 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003448 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003449 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003450 }
3451
3452 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003453 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003454 V.resize(NumElems);
3455 if (NumElems == 4 && NumZero > 0) {
3456 for (unsigned i = 0; i < 4; ++i) {
3457 bool isZero = !(NonZeros & (1 << i));
3458 if (isZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003459 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003460 else
Dale Johannesence0805b2009-02-03 19:33:06 +00003461 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003462 }
3463
3464 for (unsigned i = 0; i < 2; ++i) {
3465 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3466 default: break;
3467 case 0:
3468 V[i] = V[i*2]; // Must be a zero vector.
3469 break;
3470 case 1:
Dale Johannesence0805b2009-02-03 19:33:06 +00003471 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2+1], V[i*2],
3472 getMOVLMask(NumElems, DAG, dl));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003473 break;
3474 case 2:
Dale Johannesence0805b2009-02-03 19:33:06 +00003475 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2], V[i*2+1],
3476 getMOVLMask(NumElems, DAG, dl));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003477 break;
3478 case 3:
Dale Johannesence0805b2009-02-03 19:33:06 +00003479 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2], V[i*2+1],
3480 getUnpacklMask(NumElems, DAG, dl));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003481 break;
3482 }
3483 }
3484
Duncan Sands92c43912008-06-06 12:08:01 +00003485 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3486 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003487 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003488 bool Reverse = (NonZeros & 0x3) == 2;
3489 for (unsigned i = 0; i < 2; ++i)
3490 if (Reverse)
3491 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3492 else
3493 MaskVec.push_back(DAG.getConstant(i, EVT));
3494 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3495 for (unsigned i = 0; i < 2; ++i)
3496 if (Reverse)
3497 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3498 else
3499 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Scott Michel78c70a02009-02-22 23:36:09 +00003500 SDValue ShufMask = DAG.getBUILD_VECTOR(MaskVT, dl,
3501 &MaskVec[0], MaskVec.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00003502 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[0], V[1], ShufMask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003503 }
3504
3505 if (Values.size() > 2) {
3506 // Expand into a number of unpckl*.
3507 // e.g. for v4f32
3508 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3509 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3510 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dale Johannesence0805b2009-02-03 19:33:06 +00003511 SDValue UnpckMask = getUnpacklMask(NumElems, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003512 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesence0805b2009-02-03 19:33:06 +00003513 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003514 NumElems >>= 1;
3515 while (NumElems != 0) {
3516 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesence0805b2009-02-03 19:33:06 +00003517 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i], V[i + NumElems],
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003518 UnpckMask);
3519 NumElems >>= 1;
3520 }
3521 return V[0];
3522 }
3523
Dan Gohman8181bd12008-07-27 21:46:04 +00003524 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003525}
3526
Nate Begeman2c87c422009-02-23 08:49:38 +00003527// v8i16 shuffles - Prefer shuffles in the following order:
3528// 1. [all] pshuflw, pshufhw, optional move
3529// 2. [ssse3] 1 x pshufb
3530// 3. [ssse3] 2 x pshufb + 1 x por
3531// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Chengfca29242007-12-07 08:07:39 +00003532static
Dan Gohman8181bd12008-07-27 21:46:04 +00003533SDValue LowerVECTOR_SHUFFLEv8i16(SDValue V1, SDValue V2,
Bill Wendling2c7cd592008-08-21 22:35:37 +00003534 SDValue PermMask, SelectionDAG &DAG,
Nate Begeman2c87c422009-02-23 08:49:38 +00003535 X86TargetLowering &TLI, DebugLoc dl) {
Gabor Greif1c80d112008-08-28 21:40:38 +00003536 SmallVector<SDValue, 8> MaskElts(PermMask.getNode()->op_begin(),
3537 PermMask.getNode()->op_end());
Nate Begeman2c87c422009-02-23 08:49:38 +00003538 SmallVector<int, 8> MaskVals;
Evan Cheng75184a92007-12-11 01:46:18 +00003539
Nate Begeman2c87c422009-02-23 08:49:38 +00003540 // Determine if more than 1 of the words in each of the low and high quadwords
3541 // of the result come from the same quadword of one of the two inputs. Undef
3542 // mask values count as coming from any quadword, for better codegen.
3543 SmallVector<unsigned, 4> LoQuad(4);
3544 SmallVector<unsigned, 4> HiQuad(4);
3545 BitVector InputQuads(4);
3546 for (unsigned i = 0; i < 8; ++i) {
3547 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Dan Gohman8181bd12008-07-27 21:46:04 +00003548 SDValue Elt = MaskElts[i];
Nate Begeman2c87c422009-02-23 08:49:38 +00003549 int EltIdx = Elt.getOpcode() == ISD::UNDEF ? -1 :
3550 cast<ConstantSDNode>(Elt)->getZExtValue();
3551 MaskVals.push_back(EltIdx);
3552 if (EltIdx < 0) {
3553 ++Quad[0];
3554 ++Quad[1];
3555 ++Quad[2];
3556 ++Quad[3];
Evan Cheng75184a92007-12-11 01:46:18 +00003557 continue;
Nate Begeman2c87c422009-02-23 08:49:38 +00003558 }
3559 ++Quad[EltIdx / 4];
3560 InputQuads.set(EltIdx / 4);
Evan Cheng75184a92007-12-11 01:46:18 +00003561 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003562
Nate Begeman2c87c422009-02-23 08:49:38 +00003563 int BestLoQuad = -1;
Evan Cheng75184a92007-12-11 01:46:18 +00003564 unsigned MaxQuad = 1;
3565 for (unsigned i = 0; i < 4; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00003566 if (LoQuad[i] > MaxQuad) {
3567 BestLoQuad = i;
3568 MaxQuad = LoQuad[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003569 }
Evan Chengfca29242007-12-07 08:07:39 +00003570 }
3571
Nate Begeman2c87c422009-02-23 08:49:38 +00003572 int BestHiQuad = -1;
Evan Cheng75184a92007-12-11 01:46:18 +00003573 MaxQuad = 1;
3574 for (unsigned i = 0; i < 4; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00003575 if (HiQuad[i] > MaxQuad) {
3576 BestHiQuad = i;
3577 MaxQuad = HiQuad[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003578 }
3579 }
3580
Nate Begeman2c87c422009-02-23 08:49:38 +00003581 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3582 // of the two input vectors, shuffle them into one input vector so only a
3583 // single pshufb instruction is necessary. If There are more than 2 input
3584 // quads, disable the next transformation since it does not help SSSE3.
3585 bool V1Used = InputQuads[0] || InputQuads[1];
3586 bool V2Used = InputQuads[2] || InputQuads[3];
3587 if (TLI.getSubtarget()->hasSSSE3()) {
3588 if (InputQuads.count() == 2 && V1Used && V2Used) {
3589 BestLoQuad = InputQuads.find_first();
3590 BestHiQuad = InputQuads.find_next(BestLoQuad);
3591 }
3592 if (InputQuads.count() > 2) {
3593 BestLoQuad = -1;
3594 BestHiQuad = -1;
3595 }
3596 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003597
Nate Begeman2c87c422009-02-23 08:49:38 +00003598 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3599 // the shuffle mask. If a quad is scored as -1, that means that it contains
3600 // words from all 4 input quadwords.
3601 SDValue NewV;
3602 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
3603 SmallVector<SDValue,8> MaskV;
3604 MaskV.push_back(DAG.getConstant(BestLoQuad < 0 ? 0 : BestLoQuad, MVT::i64));
3605 MaskV.push_back(DAG.getConstant(BestHiQuad < 0 ? 1 : BestHiQuad, MVT::i64));
3606 SDValue Mask = DAG.getBUILD_VECTOR(MVT::v2i64, dl, &MaskV[0], 2);
3607
Dale Johannesence0805b2009-02-03 19:33:06 +00003608 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2i64,
Nate Begeman2c87c422009-02-23 08:49:38 +00003609 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3610 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00003611 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng75184a92007-12-11 01:46:18 +00003612
Nate Begeman2c87c422009-02-23 08:49:38 +00003613 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3614 // source words for the shuffle, to aid later transformations.
3615 bool AllWordsInNewV = true;
Evan Cheng75184a92007-12-11 01:46:18 +00003616 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00003617 int idx = MaskVals[i];
3618 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng75184a92007-12-11 01:46:18 +00003619 continue;
Nate Begeman2c87c422009-02-23 08:49:38 +00003620 AllWordsInNewV = false;
3621 break;
Evan Cheng75184a92007-12-11 01:46:18 +00003622 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003623
Nate Begeman2c87c422009-02-23 08:49:38 +00003624 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3625 if (AllWordsInNewV) {
3626 for (int i = 0; i != 8; ++i) {
3627 int idx = MaskVals[i];
3628 if (idx < 0)
Evan Cheng75184a92007-12-11 01:46:18 +00003629 continue;
Nate Begeman2c87c422009-02-23 08:49:38 +00003630 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3631 if ((idx != i) && idx < 4)
3632 pshufhw = false;
3633 if ((idx != i) && idx > 3)
3634 pshuflw = false;
Evan Cheng75184a92007-12-11 01:46:18 +00003635 }
Nate Begeman2c87c422009-02-23 08:49:38 +00003636 V1 = NewV;
3637 V2Used = false;
3638 BestLoQuad = 0;
3639 BestHiQuad = 1;
Evan Chengfca29242007-12-07 08:07:39 +00003640 }
Evan Cheng75184a92007-12-11 01:46:18 +00003641
Nate Begeman2c87c422009-02-23 08:49:38 +00003642 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3643 // pshufhw, that's as cheap as it gets. Return the new shuffle.
3644 if (pshufhw || pshuflw) {
3645 MaskV.clear();
3646 for (unsigned i = 0; i != 8; ++i)
3647 MaskV.push_back((MaskVals[i] < 0) ? DAG.getUNDEF(MVT::i16)
3648 : DAG.getConstant(MaskVals[i],
3649 MVT::i16));
3650 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16, NewV,
3651 DAG.getUNDEF(MVT::v8i16),
3652 DAG.getBUILD_VECTOR(MVT::v8i16, dl, &MaskV[0], 8));
Evan Cheng75184a92007-12-11 01:46:18 +00003653 }
Evan Cheng75184a92007-12-11 01:46:18 +00003654 }
Nate Begeman2c87c422009-02-23 08:49:38 +00003655
3656 // If we have SSSE3, and all words of the result are from 1 input vector,
3657 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3658 // is present, fall back to case 4.
3659 if (TLI.getSubtarget()->hasSSSE3()) {
3660 SmallVector<SDValue,16> pshufbMask;
3661
3662 // If we have elements from both input vectors, set the high bit of the
3663 // shuffle mask element to zero out elements that come from V2 in the V1
3664 // mask, and elements that come from V1 in the V2 mask, so that the two
3665 // results can be OR'd together.
3666 bool TwoInputs = V1Used && V2Used;
3667 for (unsigned i = 0; i != 8; ++i) {
3668 int EltIdx = MaskVals[i] * 2;
3669 if (TwoInputs && (EltIdx >= 16)) {
3670 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3671 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3672 continue;
3673 }
3674 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3675 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3676 }
3677 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3678 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
3679 DAG.getBUILD_VECTOR(MVT::v16i8, dl, &pshufbMask[0], 16));
3680 if (!TwoInputs)
3681 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3682
3683 // Calculate the shuffle mask for the second input, shuffle it, and
3684 // OR it with the first shuffled input.
3685 pshufbMask.clear();
3686 for (unsigned i = 0; i != 8; ++i) {
3687 int EltIdx = MaskVals[i] * 2;
3688 if (EltIdx < 16) {
3689 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3690 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3691 continue;
3692 }
3693 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3694 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3695 }
3696 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3697 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
3698 DAG.getBUILD_VECTOR(MVT::v16i8, dl, &pshufbMask[0], 16));
3699 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3700 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3701 }
3702
3703 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3704 // and update MaskVals with new element order.
3705 BitVector InOrder(8);
3706 if (BestLoQuad >= 0) {
3707 SmallVector<SDValue, 8> MaskV;
3708 for (int i = 0; i != 4; ++i) {
3709 int idx = MaskVals[i];
3710 if (idx < 0) {
3711 MaskV.push_back(DAG.getUNDEF(MVT::i16));
3712 InOrder.set(i);
3713 } else if ((idx / 4) == BestLoQuad) {
3714 MaskV.push_back(DAG.getConstant(idx & 3, MVT::i16));
3715 InOrder.set(i);
3716 } else {
3717 MaskV.push_back(DAG.getUNDEF(MVT::i16));
3718 }
3719 }
3720 for (unsigned i = 4; i != 8; ++i)
3721 MaskV.push_back(DAG.getConstant(i, MVT::i16));
3722 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16, NewV,
3723 DAG.getUNDEF(MVT::v8i16),
3724 DAG.getBUILD_VECTOR(MVT::v8i16, dl, &MaskV[0], 8));
3725 }
3726
3727 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3728 // and update MaskVals with the new element order.
3729 if (BestHiQuad >= 0) {
3730 SmallVector<SDValue, 8> MaskV;
3731 for (unsigned i = 0; i != 4; ++i)
3732 MaskV.push_back(DAG.getConstant(i, MVT::i16));
3733 for (unsigned i = 4; i != 8; ++i) {
3734 int idx = MaskVals[i];
3735 if (idx < 0) {
3736 MaskV.push_back(DAG.getUNDEF(MVT::i16));
3737 InOrder.set(i);
3738 } else if ((idx / 4) == BestHiQuad) {
3739 MaskV.push_back(DAG.getConstant((idx & 3) + 4, MVT::i16));
3740 InOrder.set(i);
3741 } else {
3742 MaskV.push_back(DAG.getUNDEF(MVT::i16));
3743 }
3744 }
3745 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16, NewV,
3746 DAG.getUNDEF(MVT::v8i16),
3747 DAG.getBUILD_VECTOR(MVT::v8i16, dl, &MaskV[0], 8));
3748 }
3749
3750 // In case BestHi & BestLo were both -1, which means each quadword has a word
3751 // from each of the four input quadwords, calculate the InOrder bitvector now
3752 // before falling through to the insert/extract cleanup.
3753 if (BestLoQuad == -1 && BestHiQuad == -1) {
3754 NewV = V1;
3755 for (int i = 0; i != 8; ++i)
3756 if (MaskVals[i] < 0 || MaskVals[i] == i)
3757 InOrder.set(i);
3758 }
3759
3760 // The other elements are put in the right place using pextrw and pinsrw.
3761 for (unsigned i = 0; i != 8; ++i) {
3762 if (InOrder[i])
3763 continue;
3764 int EltIdx = MaskVals[i];
3765 if (EltIdx < 0)
3766 continue;
3767 SDValue ExtOp = (EltIdx < 8)
3768 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3769 DAG.getIntPtrConstant(EltIdx))
3770 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3771 DAG.getIntPtrConstant(EltIdx - 8));
3772 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3773 DAG.getIntPtrConstant(i));
3774 }
3775 return NewV;
3776}
3777
3778// v16i8 shuffles - Prefer shuffles in the following order:
3779// 1. [ssse3] 1 x pshufb
3780// 2. [ssse3] 2 x pshufb + 1 x por
3781// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3782static
3783SDValue LowerVECTOR_SHUFFLEv16i8(SDValue V1, SDValue V2,
3784 SDValue PermMask, SelectionDAG &DAG,
3785 X86TargetLowering &TLI, DebugLoc dl) {
3786 SmallVector<SDValue, 16> MaskElts(PermMask.getNode()->op_begin(),
3787 PermMask.getNode()->op_end());
3788 SmallVector<int, 16> MaskVals;
3789
3790 // If we have SSSE3, case 1 is generated when all result bytes come from
3791 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3792 // present, fall back to case 3.
3793 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3794 bool V1Only = true;
3795 bool V2Only = true;
3796 for (unsigned i = 0; i < 16; ++i) {
3797 SDValue Elt = MaskElts[i];
3798 int EltIdx = Elt.getOpcode() == ISD::UNDEF ? -1 :
3799 cast<ConstantSDNode>(Elt)->getZExtValue();
3800 MaskVals.push_back(EltIdx);
3801 if (EltIdx < 0)
3802 continue;
3803 if (EltIdx < 16)
3804 V2Only = false;
3805 else
3806 V1Only = false;
3807 }
3808
3809 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3810 if (TLI.getSubtarget()->hasSSSE3()) {
3811 SmallVector<SDValue,16> pshufbMask;
3812
3813 // If all result elements are from one input vector, then only translate
3814 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3815 //
3816 // Otherwise, we have elements from both input vectors, and must zero out
3817 // elements that come from V2 in the first mask, and V1 in the second mask
3818 // so that we can OR them together.
3819 bool TwoInputs = !(V1Only || V2Only);
3820 for (unsigned i = 0; i != 16; ++i) {
3821 int EltIdx = MaskVals[i];
3822 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3823 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3824 continue;
3825 }
3826 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3827 }
3828 // If all the elements are from V2, assign it to V1 and return after
3829 // building the first pshufb.
3830 if (V2Only)
3831 V1 = V2;
3832 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
3833 DAG.getBUILD_VECTOR(MVT::v16i8, dl, &pshufbMask[0], 16));
3834 if (!TwoInputs)
3835 return V1;
3836
3837 // Calculate the shuffle mask for the second input, shuffle it, and
3838 // OR it with the first shuffled input.
3839 pshufbMask.clear();
3840 for (unsigned i = 0; i != 16; ++i) {
3841 int EltIdx = MaskVals[i];
3842 if (EltIdx < 16) {
3843 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3844 continue;
3845 }
3846 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3847 }
3848 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
3849 DAG.getBUILD_VECTOR(MVT::v16i8, dl, &pshufbMask[0], 16));
3850 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3851 }
3852
3853 // No SSSE3 - Calculate in place words and then fix all out of place words
3854 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3855 // the 16 different words that comprise the two doublequadword input vectors.
3856 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3857 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3858 SDValue NewV = V2Only ? V2 : V1;
3859 for (int i = 0; i != 8; ++i) {
3860 int Elt0 = MaskVals[i*2];
3861 int Elt1 = MaskVals[i*2+1];
3862
3863 // This word of the result is all undef, skip it.
3864 if (Elt0 < 0 && Elt1 < 0)
3865 continue;
3866
3867 // This word of the result is already in the correct place, skip it.
3868 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3869 continue;
3870 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3871 continue;
3872
3873 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3874 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3875 SDValue InsElt;
3876
3877 // If Elt1 is defined, extract it from the appropriate source. If the
3878 // source byte is not also odd, shift the extracted word left 8 bits.
3879 if (Elt1 >= 0) {
3880 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3881 DAG.getIntPtrConstant(Elt1 / 2));
3882 if ((Elt1 & 1) == 0)
3883 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3884 DAG.getConstant(8, TLI.getShiftAmountTy()));
3885 }
3886 // If Elt0 is defined, extract it from the appropriate source. If the
3887 // source byte is not also even, shift the extracted word right 8 bits. If
3888 // Elt1 was also defined, OR the extracted values together before
3889 // inserting them in the result.
3890 if (Elt0 >= 0) {
3891 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3892 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3893 if ((Elt0 & 1) != 0)
3894 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3895 DAG.getConstant(8, TLI.getShiftAmountTy()));
3896 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3897 : InsElt0;
3898 }
3899 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3900 DAG.getIntPtrConstant(i));
3901 }
3902 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng75184a92007-12-11 01:46:18 +00003903}
3904
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003905/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3906/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3907/// done when every pair / quad of shuffle mask elements point to elements in
3908/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00003909/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3910static
Dan Gohman8181bd12008-07-27 21:46:04 +00003911SDValue RewriteAsNarrowerShuffle(SDValue V1, SDValue V2,
Duncan Sands92c43912008-06-06 12:08:01 +00003912 MVT VT,
Dan Gohman8181bd12008-07-27 21:46:04 +00003913 SDValue PermMask, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003914 TargetLowering &TLI, DebugLoc dl) {
Evan Cheng75184a92007-12-11 01:46:18 +00003915 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003916 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands92c43912008-06-06 12:08:01 +00003917 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003918 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00003919 MVT NewVT = MaskVT;
3920 switch (VT.getSimpleVT()) {
3921 default: assert(false && "Unexpected!");
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003922 case MVT::v4f32: NewVT = MVT::v2f64; break;
3923 case MVT::v4i32: NewVT = MVT::v2i64; break;
3924 case MVT::v8i16: NewVT = MVT::v4i32; break;
3925 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003926 }
3927
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003928 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003929 if (VT.isInteger())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003930 NewVT = MVT::v2i64;
3931 else
3932 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003933 }
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003934 unsigned Scale = NumElems / NewWidth;
Dan Gohman8181bd12008-07-27 21:46:04 +00003935 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003936 for (unsigned i = 0; i < NumElems; i += Scale) {
3937 unsigned StartIdx = ~0U;
3938 for (unsigned j = 0; j < Scale; ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003939 SDValue Elt = PermMask.getOperand(i+j);
Evan Cheng75184a92007-12-11 01:46:18 +00003940 if (Elt.getOpcode() == ISD::UNDEF)
3941 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003942 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003943 if (StartIdx == ~0U)
3944 StartIdx = EltIdx - (EltIdx % Scale);
3945 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00003946 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003947 }
3948 if (StartIdx == ~0U)
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003949 MaskVec.push_back(DAG.getUNDEF(MaskEltVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003950 else
Duncan Sandsd3ace282008-07-21 10:20:31 +00003951 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MaskEltVT));
Evan Chengfca29242007-12-07 08:07:39 +00003952 }
3953
Dale Johannesence0805b2009-02-03 19:33:06 +00003954 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3955 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
3956 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, NewVT, V1, V2,
Scott Michel78c70a02009-02-22 23:36:09 +00003957 DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], MaskVec.size()));
Evan Chengfca29242007-12-07 08:07:39 +00003958}
3959
Evan Chenge9b9c672008-05-09 21:53:03 +00003960/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003961///
Dan Gohman8181bd12008-07-27 21:46:04 +00003962static SDValue getVZextMovL(MVT VT, MVT OpVT,
3963 SDValue SrcOp, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003964 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003965 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3966 LoadSDNode *LD = NULL;
Gabor Greif1c80d112008-08-28 21:40:38 +00003967 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng40ee6e52008-05-08 00:57:18 +00003968 LD = dyn_cast<LoadSDNode>(SrcOp);
3969 if (!LD) {
3970 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3971 // instead.
Duncan Sands92c43912008-06-06 12:08:01 +00003972 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003973 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3974 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3975 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3976 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3977 // PR2108
3978 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesence0805b2009-02-03 19:33:06 +00003979 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3980 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3981 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3982 OpVT,
Gabor Greif825aa892008-08-28 23:19:51 +00003983 SrcOp.getOperand(0)
3984 .getOperand(0))));
Evan Cheng40ee6e52008-05-08 00:57:18 +00003985 }
3986 }
3987 }
3988
Dale Johannesence0805b2009-02-03 19:33:06 +00003989 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3990 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michel91099d62009-02-17 22:15:04 +00003991 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00003992 OpVT, SrcOp)));
Evan Cheng40ee6e52008-05-08 00:57:18 +00003993}
3994
Evan Chengf50554e2008-07-22 21:13:36 +00003995/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3996/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003997static SDValue
3998LowerVECTOR_SHUFFLE_4wide(SDValue V1, SDValue V2,
Dale Johannesence0805b2009-02-03 19:33:06 +00003999 SDValue PermMask, MVT VT, SelectionDAG &DAG,
4000 DebugLoc dl) {
Evan Chengf50554e2008-07-22 21:13:36 +00004001 MVT MaskVT = PermMask.getValueType();
4002 MVT MaskEVT = MaskVT.getVectorElementType();
4003 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola4e3ff5a2008-08-28 18:32:53 +00004004 Locs.resize(4);
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004005 SmallVector<SDValue, 8> Mask1(4, DAG.getUNDEF(MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00004006 unsigned NumHi = 0;
4007 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00004008 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004009 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00004010 if (Elt.getOpcode() == ISD::UNDEF) {
4011 Locs[i] = std::make_pair(-1, -1);
4012 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004013 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohmance57fd92008-08-04 23:09:15 +00004014 assert(Val < 8 && "Invalid VECTOR_SHUFFLE index!");
Evan Chengf50554e2008-07-22 21:13:36 +00004015 if (Val < 4) {
4016 Locs[i] = std::make_pair(0, NumLo);
4017 Mask1[NumLo] = Elt;
4018 NumLo++;
4019 } else {
4020 Locs[i] = std::make_pair(1, NumHi);
4021 if (2+NumHi < 4)
4022 Mask1[2+NumHi] = Elt;
4023 NumHi++;
4024 }
4025 }
4026 }
Evan Cheng3cae0332008-07-23 00:22:17 +00004027
Evan Chengf50554e2008-07-22 21:13:36 +00004028 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00004029 // If no more than two elements come from either vector. This can be
4030 // implemented with two shuffles. First shuffle gather the elements.
4031 // The second shuffle, which takes the first shuffle as both of its
4032 // vector operands, put the elements into the right order.
Dale Johannesence0805b2009-02-03 19:33:06 +00004033 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Scott Michel78c70a02009-02-22 23:36:09 +00004034 DAG.getBUILD_VECTOR(MaskVT, dl, &Mask1[0], Mask1.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00004035
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004036 SmallVector<SDValue, 8> Mask2(4, DAG.getUNDEF(MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00004037 for (unsigned i = 0; i != 4; ++i) {
4038 if (Locs[i].first == -1)
4039 continue;
4040 else {
4041 unsigned Idx = (i < 2) ? 0 : 4;
4042 Idx += Locs[i].first * 2 + Locs[i].second;
4043 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
4044 }
4045 }
4046
Dale Johannesence0805b2009-02-03 19:33:06 +00004047 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V1,
Scott Michel78c70a02009-02-22 23:36:09 +00004048 DAG.getBUILD_VECTOR(MaskVT, dl,
4049 &Mask2[0], Mask2.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00004050 } else if (NumLo == 3 || NumHi == 3) {
4051 // Otherwise, we must have three elements from one vector, call it X, and
4052 // one element from the other, call it Y. First, use a shufps to build an
4053 // intermediate vector with the one element from Y and the element from X
4054 // that will be in the same half in the final destination (the indexes don't
4055 // matter). Then, use a shufps to build the final vector, taking the half
4056 // containing the element from Y from the intermediate, and the other half
4057 // from X.
4058 if (NumHi == 3) {
4059 // Normalize it so the 3 elements come from V1.
Dale Johannesence0805b2009-02-03 19:33:06 +00004060 PermMask = CommuteVectorShuffleMask(PermMask, DAG, dl);
Evan Cheng3cae0332008-07-23 00:22:17 +00004061 std::swap(V1, V2);
4062 }
4063
4064 // Find the element from V2.
4065 unsigned HiIndex;
4066 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004067 SDValue Elt = PermMask.getOperand(HiIndex);
Evan Cheng3cae0332008-07-23 00:22:17 +00004068 if (Elt.getOpcode() == ISD::UNDEF)
4069 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004070 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng3cae0332008-07-23 00:22:17 +00004071 if (Val >= 4)
4072 break;
4073 }
4074
4075 Mask1[0] = PermMask.getOperand(HiIndex);
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004076 Mask1[1] = DAG.getUNDEF(MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00004077 Mask1[2] = PermMask.getOperand(HiIndex^1);
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004078 Mask1[3] = DAG.getUNDEF(MaskEVT);
Dale Johannesence0805b2009-02-03 19:33:06 +00004079 V2 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Scott Michel78c70a02009-02-22 23:36:09 +00004080 DAG.getBUILD_VECTOR(MaskVT, dl, &Mask1[0], 4));
Evan Cheng3cae0332008-07-23 00:22:17 +00004081
4082 if (HiIndex >= 2) {
4083 Mask1[0] = PermMask.getOperand(0);
4084 Mask1[1] = PermMask.getOperand(1);
4085 Mask1[2] = DAG.getConstant(HiIndex & 1 ? 6 : 4, MaskEVT);
4086 Mask1[3] = DAG.getConstant(HiIndex & 1 ? 4 : 6, MaskEVT);
Dale Johannesence0805b2009-02-03 19:33:06 +00004087 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Scott Michel78c70a02009-02-22 23:36:09 +00004088 DAG.getBUILD_VECTOR(MaskVT, dl, &Mask1[0], 4));
Evan Cheng3cae0332008-07-23 00:22:17 +00004089 } else {
4090 Mask1[0] = DAG.getConstant(HiIndex & 1 ? 2 : 0, MaskEVT);
4091 Mask1[1] = DAG.getConstant(HiIndex & 1 ? 0 : 2, MaskEVT);
4092 Mask1[2] = PermMask.getOperand(2);
4093 Mask1[3] = PermMask.getOperand(3);
4094 if (Mask1[2].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004095 Mask1[2] =
4096 DAG.getConstant(cast<ConstantSDNode>(Mask1[2])->getZExtValue()+4,
4097 MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00004098 if (Mask1[3].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004099 Mask1[3] =
4100 DAG.getConstant(cast<ConstantSDNode>(Mask1[3])->getZExtValue()+4,
4101 MaskEVT);
Dale Johannesence0805b2009-02-03 19:33:06 +00004102 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V2, V1,
Scott Michel78c70a02009-02-22 23:36:09 +00004103 DAG.getBUILD_VECTOR(MaskVT, dl, &Mask1[0], 4));
Evan Cheng3cae0332008-07-23 00:22:17 +00004104 }
Evan Chengf50554e2008-07-22 21:13:36 +00004105 }
4106
4107 // Break it into (shuffle shuffle_hi, shuffle_lo).
4108 Locs.clear();
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004109 SmallVector<SDValue,8> LoMask(4, DAG.getUNDEF(MaskEVT));
4110 SmallVector<SDValue,8> HiMask(4, DAG.getUNDEF(MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00004111 SmallVector<SDValue,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00004112 unsigned MaskIdx = 0;
4113 unsigned LoIdx = 0;
4114 unsigned HiIdx = 2;
4115 for (unsigned i = 0; i != 4; ++i) {
4116 if (i == 2) {
4117 MaskPtr = &HiMask;
4118 MaskIdx = 1;
4119 LoIdx = 0;
4120 HiIdx = 2;
4121 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004122 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00004123 if (Elt.getOpcode() == ISD::UNDEF) {
4124 Locs[i] = std::make_pair(-1, -1);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004125 } else if (cast<ConstantSDNode>(Elt)->getZExtValue() < 4) {
Evan Chengf50554e2008-07-22 21:13:36 +00004126 Locs[i] = std::make_pair(MaskIdx, LoIdx);
4127 (*MaskPtr)[LoIdx] = Elt;
4128 LoIdx++;
4129 } else {
4130 Locs[i] = std::make_pair(MaskIdx, HiIdx);
4131 (*MaskPtr)[HiIdx] = Elt;
4132 HiIdx++;
4133 }
4134 }
4135
Dale Johannesence0805b2009-02-03 19:33:06 +00004136 SDValue LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Scott Michel78c70a02009-02-22 23:36:09 +00004137 DAG.getBUILD_VECTOR(MaskVT, dl,
Evan Chengf50554e2008-07-22 21:13:36 +00004138 &LoMask[0], LoMask.size()));
Dale Johannesence0805b2009-02-03 19:33:06 +00004139 SDValue HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Scott Michel78c70a02009-02-22 23:36:09 +00004140 DAG.getBUILD_VECTOR(MaskVT, dl,
Evan Chengf50554e2008-07-22 21:13:36 +00004141 &HiMask[0], HiMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004142 SmallVector<SDValue, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00004143 for (unsigned i = 0; i != 4; ++i) {
4144 if (Locs[i].first == -1) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004145 MaskOps.push_back(DAG.getUNDEF(MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00004146 } else {
4147 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
4148 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
4149 }
4150 }
Dale Johannesence0805b2009-02-03 19:33:06 +00004151 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, LoShuffle, HiShuffle,
Scott Michel78c70a02009-02-22 23:36:09 +00004152 DAG.getBUILD_VECTOR(MaskVT, dl, &MaskOps[0], MaskOps.size()));
Evan Chengf50554e2008-07-22 21:13:36 +00004153}
4154
Dan Gohman8181bd12008-07-27 21:46:04 +00004155SDValue
4156X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
4157 SDValue V1 = Op.getOperand(0);
4158 SDValue V2 = Op.getOperand(1);
4159 SDValue PermMask = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00004160 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004161 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004162 unsigned NumElems = PermMask.getNumOperands();
Duncan Sands92c43912008-06-06 12:08:01 +00004163 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004164 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4165 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
4166 bool V1IsSplat = false;
4167 bool V2IsSplat = false;
4168
Nate Begeman2c87c422009-02-23 08:49:38 +00004169 // FIXME: Check for legal shuffle and return?
4170
Gabor Greif1c80d112008-08-28 21:40:38 +00004171 if (isUndefShuffle(Op.getNode()))
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004172 return DAG.getUNDEF(VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004173
Gabor Greif1c80d112008-08-28 21:40:38 +00004174 if (isZeroShuffle(Op.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00004175 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004176
Gabor Greif1c80d112008-08-28 21:40:38 +00004177 if (isIdentityMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004178 return V1;
Gabor Greif1c80d112008-08-28 21:40:38 +00004179 else if (isIdentityMask(PermMask.getNode(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004180 return V2;
4181
Evan Chengae6c9212008-09-25 23:35:16 +00004182 // Canonicalize movddup shuffles.
4183 if (V2IsUndef && Subtarget->hasSSE2() &&
Evan Chengbdd9d9f2008-10-06 21:13:08 +00004184 VT.getSizeInBits() == 128 &&
Evan Chengae6c9212008-09-25 23:35:16 +00004185 X86::isMOVDDUPMask(PermMask.getNode()))
4186 return CanonicalizeMovddup(Op, V1, PermMask, DAG, Subtarget->hasSSE3());
4187
Gabor Greif1c80d112008-08-28 21:40:38 +00004188 if (isSplatMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004189 if (isMMX || NumElems < 4) return Op;
4190 // Promote it to a v4{if}32 splat.
4191 return PromoteSplat(Op, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004192 }
4193
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004194 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4195 // do it!
4196 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004197 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG,
4198 *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004199 if (NewOp.getNode())
Scott Michel91099d62009-02-17 22:15:04 +00004200 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesence0805b2009-02-03 19:33:06 +00004201 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004202 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4203 // FIXME: Figure out a cleaner way to do this.
4204 // Try to make use of movq to zero out the top part.
Gabor Greif1c80d112008-08-28 21:40:38 +00004205 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004206 SDValue NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Dale Johannesence0805b2009-02-03 19:33:06 +00004207 DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004208 if (NewOp.getNode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004209 SDValue NewV1 = NewOp.getOperand(0);
4210 SDValue NewV2 = NewOp.getOperand(1);
4211 SDValue NewMask = NewOp.getOperand(2);
Gabor Greif1c80d112008-08-28 21:40:38 +00004212 if (isCommutedMOVL(NewMask.getNode(), true, false)) {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004213 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
Dale Johannesence0805b2009-02-03 19:33:06 +00004214 return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget,
4215 dl);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004216 }
4217 }
Gabor Greif1c80d112008-08-28 21:40:38 +00004218 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004219 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Dale Johannesence0805b2009-02-03 19:33:06 +00004220 DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004221 if (NewOp.getNode() && X86::isMOVLMask(NewOp.getOperand(2).getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00004222 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Dale Johannesence0805b2009-02-03 19:33:06 +00004223 DAG, Subtarget, dl);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004224 }
4225 }
4226
Evan Chengdea99362008-05-29 08:22:04 +00004227 // Check if this can be converted into a logical shift.
4228 bool isLeft = false;
4229 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00004230 SDValue ShVal;
Evan Chengdea99362008-05-29 08:22:04 +00004231 bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt);
4232 if (isShift && ShVal.hasOneUse()) {
Scott Michel91099d62009-02-17 22:15:04 +00004233 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengdea99362008-05-29 08:22:04 +00004234 // v_set0 + movlhps or movhlps, etc.
Duncan Sands92c43912008-06-06 12:08:01 +00004235 MVT EVT = VT.getVectorElementType();
4236 ShAmt *= EVT.getSizeInBits();
Dale Johannesence0805b2009-02-03 19:33:06 +00004237 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00004238 }
4239
Gabor Greif1c80d112008-08-28 21:40:38 +00004240 if (X86::isMOVLMask(PermMask.getNode())) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004241 if (V1IsUndef)
4242 return V2;
Gabor Greif1c80d112008-08-28 21:40:38 +00004243 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00004244 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begeman6357f9d2008-07-25 19:05:58 +00004245 if (!isMMX)
4246 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00004247 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004248
Gabor Greif1c80d112008-08-28 21:40:38 +00004249 if (!isMMX && (X86::isMOVSHDUPMask(PermMask.getNode()) ||
4250 X86::isMOVSLDUPMask(PermMask.getNode()) ||
4251 X86::isMOVHLPSMask(PermMask.getNode()) ||
4252 X86::isMOVHPMask(PermMask.getNode()) ||
4253 X86::isMOVLPMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004254 return Op;
4255
Gabor Greif1c80d112008-08-28 21:40:38 +00004256 if (ShouldXformToMOVHLPS(PermMask.getNode()) ||
4257 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004258 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4259
Evan Chengdea99362008-05-29 08:22:04 +00004260 if (isShift) {
4261 // No better options. Use a vshl / vsrl.
Duncan Sands92c43912008-06-06 12:08:01 +00004262 MVT EVT = VT.getVectorElementType();
4263 ShAmt *= EVT.getSizeInBits();
Dale Johannesence0805b2009-02-03 19:33:06 +00004264 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00004265 }
4266
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004267 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00004268 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4269 // 1,1,1,1 -> v8i16 though.
Gabor Greif1c80d112008-08-28 21:40:38 +00004270 V1IsSplat = isSplatVector(V1.getNode());
4271 V2IsSplat = isSplatVector(V2.getNode());
Scott Michel91099d62009-02-17 22:15:04 +00004272
Chris Lattnere6aa3862007-11-25 00:24:49 +00004273 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004274 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
4275 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4276 std::swap(V1IsSplat, V2IsSplat);
4277 std::swap(V1IsUndef, V2IsUndef);
4278 Commuted = true;
4279 }
4280
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004281 // FIXME: Figure out a cleaner way to do this.
Gabor Greif1c80d112008-08-28 21:40:38 +00004282 if (isCommutedMOVL(PermMask.getNode(), V2IsSplat, V2IsUndef)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004283 if (V2IsUndef) return V1;
4284 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4285 if (V2IsSplat) {
4286 // V2 is a splat, so the mask may be malformed. That is, it may point
4287 // to any V2 element. The instruction selectior won't like this. Get
4288 // a corrected mask and commute to form a proper MOVS{S|D}.
Dale Johannesence0805b2009-02-03 19:33:06 +00004289 SDValue NewMask = getMOVLMask(NumElems, DAG, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004290 if (NewMask.getNode() != PermMask.getNode())
Dale Johannesence0805b2009-02-03 19:33:06 +00004291 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004292 }
4293 return Op;
4294 }
4295
Gabor Greif1c80d112008-08-28 21:40:38 +00004296 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4297 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4298 X86::isUNPCKLMask(PermMask.getNode()) ||
4299 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004300 return Op;
4301
4302 if (V2IsSplat) {
4303 // Normalize mask so all entries that point to V2 points to its first
4304 // element then try to match unpck{h|l} again. If match, return a
4305 // new vector_shuffle with the corrected mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00004306 SDValue NewMask = NormalizeMask(PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004307 if (NewMask.getNode() != PermMask.getNode()) {
Mon P Wang56d91642009-02-04 01:16:59 +00004308 if (X86::isUNPCKLMask(NewMask.getNode(), true)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004309 SDValue NewMask = getUnpacklMask(NumElems, DAG, dl);
4310 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask);
Mon P Wang56d91642009-02-04 01:16:59 +00004311 } else if (X86::isUNPCKHMask(NewMask.getNode(), true)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004312 SDValue NewMask = getUnpackhMask(NumElems, DAG, dl);
4313 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004314 }
4315 }
4316 }
4317
4318 // Normalize the node to match x86 shuffle ops if needed
Gabor Greif1c80d112008-08-28 21:40:38 +00004319 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004320 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4321
4322 if (Commuted) {
4323 // Commute is back and try unpck* again.
4324 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004325 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4326 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4327 X86::isUNPCKLMask(PermMask.getNode()) ||
4328 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004329 return Op;
4330 }
4331
Nate Begeman2c87c422009-02-23 08:49:38 +00004332 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Evan Chengbf8b2c52008-04-05 00:30:36 +00004333 // Try PSHUF* first, then SHUFP*.
4334 // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically
4335 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
Gabor Greif1c80d112008-08-28 21:40:38 +00004336 if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004337 if (V2.getOpcode() != ISD::UNDEF)
Dale Johannesence0805b2009-02-03 19:33:06 +00004338 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004339 DAG.getUNDEF(VT), PermMask);
Evan Chengbf8b2c52008-04-05 00:30:36 +00004340 return Op;
4341 }
4342
4343 if (!isMMX) {
4344 if (Subtarget->hasSSE2() &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004345 (X86::isPSHUFDMask(PermMask.getNode()) ||
4346 X86::isPSHUFHWMask(PermMask.getNode()) ||
4347 X86::isPSHUFLWMask(PermMask.getNode()))) {
Duncan Sands92c43912008-06-06 12:08:01 +00004348 MVT RVT = VT;
Evan Chengbf8b2c52008-04-05 00:30:36 +00004349 if (VT == MVT::v4f32) {
4350 RVT = MVT::v4i32;
Dale Johannesence0805b2009-02-03 19:33:06 +00004351 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, RVT,
4352 DAG.getNode(ISD::BIT_CONVERT, dl, RVT, V1),
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004353 DAG.getUNDEF(RVT), PermMask);
Evan Chengbf8b2c52008-04-05 00:30:36 +00004354 } else if (V2.getOpcode() != ISD::UNDEF)
Dale Johannesence0805b2009-02-03 19:33:06 +00004355 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, RVT, V1,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004356 DAG.getUNDEF(RVT), PermMask);
Evan Chengbf8b2c52008-04-05 00:30:36 +00004357 if (RVT != VT)
Dale Johannesence0805b2009-02-03 19:33:06 +00004358 Op = DAG.getNode(ISD::BIT_CONVERT, dl, VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004359 return Op;
4360 }
4361
Evan Chengbf8b2c52008-04-05 00:30:36 +00004362 // Binary or unary shufps.
Gabor Greif1c80d112008-08-28 21:40:38 +00004363 if (X86::isSHUFPMask(PermMask.getNode()) ||
4364 (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004365 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004366 }
4367
Evan Cheng75184a92007-12-11 01:46:18 +00004368 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4369 if (VT == MVT::v8i16) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004370 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004371 if (NewOp.getNode())
Evan Cheng75184a92007-12-11 01:46:18 +00004372 return NewOp;
4373 }
4374
Nate Begeman2c87c422009-02-23 08:49:38 +00004375 if (VT == MVT::v16i8) {
4376 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(V1, V2, PermMask, DAG, *this, dl);
4377 if (NewOp.getNode())
4378 return NewOp;
4379 }
4380
Evan Chengf50554e2008-07-22 21:13:36 +00004381 // Handle all 4 wide cases with a number of shuffles except for MMX.
4382 if (NumElems == 4 && !isMMX)
Dale Johannesence0805b2009-02-03 19:33:06 +00004383 return LowerVECTOR_SHUFFLE_4wide(V1, V2, PermMask, VT, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004384
Dan Gohman8181bd12008-07-27 21:46:04 +00004385 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004386}
4387
Dan Gohman8181bd12008-07-27 21:46:04 +00004388SDValue
4389X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begemand77e59e2008-02-11 04:19:36 +00004390 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004391 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004392 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00004393 if (VT.getSizeInBits() == 8) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004394 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004395 Op.getOperand(0), Op.getOperand(1));
Dale Johannesence0805b2009-02-03 19:33:06 +00004396 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004397 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004398 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004399 } else if (VT.getSizeInBits() == 16) {
Evan Chengf9393b32009-01-02 05:29:08 +00004400 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4401 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4402 if (Idx == 0)
Dale Johannesence0805b2009-02-03 19:33:06 +00004403 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4404 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4405 DAG.getNode(ISD::BIT_CONVERT, dl,
4406 MVT::v4i32,
Evan Chengf9393b32009-01-02 05:29:08 +00004407 Op.getOperand(0)),
4408 Op.getOperand(1)));
Dale Johannesence0805b2009-02-03 19:33:06 +00004409 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004410 Op.getOperand(0), Op.getOperand(1));
Dale Johannesence0805b2009-02-03 19:33:06 +00004411 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004412 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004413 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng6c249332008-03-24 21:52:23 +00004414 } else if (VT == MVT::f32) {
4415 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4416 // the result back to FR32 register. It's only worth matching if the
Dan Gohman9fdd0142008-10-31 00:57:24 +00004417 // result has a single use which is a store or a bitcast to i32. And in
4418 // the case of a store, it's not worth it if the index is a constant 0,
4419 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng6c249332008-03-24 21:52:23 +00004420 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004421 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004422 SDNode *User = *Op.getNode()->use_begin();
Dan Gohman9fdd0142008-10-31 00:57:24 +00004423 if ((User->getOpcode() != ISD::STORE ||
4424 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4425 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman788db592008-04-16 02:32:24 +00004426 (User->getOpcode() != ISD::BIT_CONVERT ||
4427 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004428 return SDValue();
Dale Johannesence0805b2009-02-03 19:33:06 +00004429 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michel91099d62009-02-17 22:15:04 +00004430 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesence0805b2009-02-03 19:33:06 +00004431 Op.getOperand(0)),
4432 Op.getOperand(1));
4433 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangac2a3c52009-01-15 21:10:20 +00004434 } else if (VT == MVT::i32) {
4435 // ExtractPS works with constant index.
4436 if (isa<ConstantSDNode>(Op.getOperand(1)))
4437 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00004438 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004439 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004440}
4441
4442
Dan Gohman8181bd12008-07-27 21:46:04 +00004443SDValue
4444X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004445 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004446 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004447
Evan Cheng6c249332008-03-24 21:52:23 +00004448 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004449 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004450 if (Res.getNode())
Evan Cheng6c249332008-03-24 21:52:23 +00004451 return Res;
4452 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004453
Duncan Sands92c43912008-06-06 12:08:01 +00004454 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004455 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004456 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004457 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004458 SDValue Vec = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004459 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004460 if (Idx == 0)
Dale Johannesence0805b2009-02-03 19:33:06 +00004461 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4462 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michel91099d62009-02-17 22:15:04 +00004463 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00004464 MVT::v4i32, Vec),
Evan Cheng75184a92007-12-11 01:46:18 +00004465 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004466 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands92c43912008-06-06 12:08:01 +00004467 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesence0805b2009-02-03 19:33:06 +00004468 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004469 Op.getOperand(0), Op.getOperand(1));
Dale Johannesence0805b2009-02-03 19:33:06 +00004470 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004471 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004472 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004473 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004474 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004475 if (Idx == 0)
4476 return Op;
4477 // SHUFPS the element to the lowest double word, then movss.
Duncan Sands92c43912008-06-06 12:08:01 +00004478 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004479 SmallVector<SDValue, 8> IdxVec;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004480 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004481 push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004482 IdxVec.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004483 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004484 IdxVec.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004485 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004486 IdxVec.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004487 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Scott Michel78c70a02009-02-22 23:36:09 +00004488 SDValue Mask = DAG.getBUILD_VECTOR(MaskVT, dl, &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004489 SDValue Vec = Op.getOperand(0);
Dale Johannesence0805b2009-02-03 19:33:06 +00004490 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, Vec.getValueType(),
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004491 Vec, DAG.getUNDEF(Vec.getValueType()), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00004492 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004493 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004494 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004495 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4496 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4497 // to match extract_elt for f64.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004498 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004499 if (Idx == 0)
4500 return Op;
4501
4502 // UNPCKHPD the element to the lowest double word, then movsd.
4503 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4504 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Duncan Sandsd3ace282008-07-21 10:20:31 +00004505 MVT MaskVT = MVT::getIntVectorWithNumElements(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00004506 SmallVector<SDValue, 8> IdxVec;
Duncan Sands92c43912008-06-06 12:08:01 +00004507 IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004508 IdxVec.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004509 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Scott Michel78c70a02009-02-22 23:36:09 +00004510 SDValue Mask = DAG.getBUILD_VECTOR(MaskVT, dl, &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004511 SDValue Vec = Op.getOperand(0);
Dale Johannesence0805b2009-02-03 19:33:06 +00004512 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, Vec.getValueType(),
Scott Michel91099d62009-02-17 22:15:04 +00004513 Vec, DAG.getUNDEF(Vec.getValueType()),
Dale Johannesence0805b2009-02-03 19:33:06 +00004514 Mask);
4515 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004516 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004517 }
4518
Dan Gohman8181bd12008-07-27 21:46:04 +00004519 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004520}
4521
Dan Gohman8181bd12008-07-27 21:46:04 +00004522SDValue
4523X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands92c43912008-06-06 12:08:01 +00004524 MVT VT = Op.getValueType();
4525 MVT EVT = VT.getVectorElementType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004526 DebugLoc dl = Op.getDebugLoc();
Nate Begemand77e59e2008-02-11 04:19:36 +00004527
Dan Gohman8181bd12008-07-27 21:46:04 +00004528 SDValue N0 = Op.getOperand(0);
4529 SDValue N1 = Op.getOperand(1);
4530 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00004531
Dan Gohman5a7af042008-08-14 22:53:18 +00004532 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4533 isa<ConstantSDNode>(N2)) {
Duncan Sands92c43912008-06-06 12:08:01 +00004534 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begeman2c87c422009-02-23 08:49:38 +00004535 : X86ISD::PINSRW;
Nate Begemand77e59e2008-02-11 04:19:36 +00004536 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4537 // argument.
4538 if (N1.getValueType() != MVT::i32)
Dale Johannesence0805b2009-02-03 19:33:06 +00004539 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begemand77e59e2008-02-11 04:19:36 +00004540 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004541 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesence0805b2009-02-03 19:33:06 +00004542 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanfd7369a2008-08-14 22:43:26 +00004543 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004544 // Bits [7:6] of the constant are the source select. This will always be
4545 // zero here. The DAG Combiner may combine an extract_elt index into these
4546 // bits. For example (insert (extract, 3), 2) could be matched by putting
4547 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michel91099d62009-02-17 22:15:04 +00004548 // Bits [5:4] of the constant are the destination select. This is the
Nate Begemand77e59e2008-02-11 04:19:36 +00004549 // value of the incoming immediate.
Scott Michel91099d62009-02-17 22:15:04 +00004550 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begemand77e59e2008-02-11 04:19:36 +00004551 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004552 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Dale Johannesence0805b2009-02-03 19:33:06 +00004553 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Mon P Wangac2a3c52009-01-15 21:10:20 +00004554 } else if (EVT == MVT::i32) {
4555 // InsertPS works with constant index.
4556 if (isa<ConstantSDNode>(N2))
4557 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00004558 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004559 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004560}
4561
Dan Gohman8181bd12008-07-27 21:46:04 +00004562SDValue
4563X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004564 MVT VT = Op.getValueType();
4565 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004566
4567 if (Subtarget->hasSSE41())
4568 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4569
Evan Chenge12a7eb2007-12-12 07:55:34 +00004570 if (EVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00004571 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00004572
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004573 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00004574 SDValue N0 = Op.getOperand(0);
4575 SDValue N1 = Op.getOperand(1);
4576 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004577
Duncan Sands92c43912008-06-06 12:08:01 +00004578 if (EVT.getSizeInBits() == 16) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004579 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4580 // as its second argument.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004581 if (N1.getValueType() != MVT::i32)
Dale Johannesence0805b2009-02-03 19:33:06 +00004582 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004583 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004584 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesence0805b2009-02-03 19:33:06 +00004585 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004586 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004587 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004588}
4589
Dan Gohman8181bd12008-07-27 21:46:04 +00004590SDValue
4591X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004592 DebugLoc dl = Op.getDebugLoc();
Evan Cheng759fe022008-07-22 18:39:19 +00004593 if (Op.getValueType() == MVT::v2f32)
Dale Johannesence0805b2009-02-03 19:33:06 +00004594 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4595 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4596 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng759fe022008-07-22 18:39:19 +00004597 Op.getOperand(0))));
4598
Dale Johannesence0805b2009-02-03 19:33:06 +00004599 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004600 MVT VT = MVT::v2i32;
4601 switch (Op.getValueType().getSimpleVT()) {
Evan Chengd1045a62008-02-18 23:04:32 +00004602 default: break;
4603 case MVT::v16i8:
4604 case MVT::v8i16:
4605 VT = MVT::v4i32;
4606 break;
4607 }
Dale Johannesence0805b2009-02-03 19:33:06 +00004608 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4609 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004610}
4611
Bill Wendlingfef06052008-09-16 21:48:12 +00004612// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4613// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4614// one of the above mentioned nodes. It has to be wrapped because otherwise
4615// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4616// be used to form addressing mode. These wrapped nodes will be selected
4617// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00004618SDValue
4619X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004620 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dale Johannesen175fdef2009-02-06 21:50:26 +00004621 // FIXME there isn't really any debug info here, should come from the parent
4622 DebugLoc dl = CP->getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00004623 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004624 getPointerTy(),
4625 CP->getAlignment());
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004626 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004627 // With PIC, the address is actually $g + Offset.
4628 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4629 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00004630 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004631 DAG.getNode(X86ISD::GlobalBaseReg,
4632 DebugLoc::getUnknownLoc(),
4633 getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004634 Result);
4635 }
4636
4637 return Result;
4638}
4639
Dan Gohman8181bd12008-07-27 21:46:04 +00004640SDValue
Dale Johannesenea996922009-02-04 20:06:27 +00004641X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman36322c72008-10-18 02:06:02 +00004642 int64_t Offset,
Evan Cheng7f250d62008-09-24 00:05:32 +00004643 SelectionDAG &DAG) const {
Dan Gohman36322c72008-10-18 02:06:02 +00004644 bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_;
4645 bool ExtraLoadRequired =
4646 Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false);
4647
4648 // Create the TargetGlobalAddress node, folding in the constant
4649 // offset if it is legal.
4650 SDValue Result;
Dan Gohman3d5257c2008-10-21 03:38:42 +00004651 if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) {
Dan Gohman36322c72008-10-18 02:06:02 +00004652 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4653 Offset = 0;
4654 } else
4655 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0);
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004656 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman36322c72008-10-18 02:06:02 +00004657
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004658 // With PIC, the address is actually $g + Offset.
Dan Gohman36322c72008-10-18 02:06:02 +00004659 if (IsPic && !Subtarget->isPICStyleRIPRel()) {
Dale Johannesenea996922009-02-04 20:06:27 +00004660 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4661 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004662 Result);
4663 }
Scott Michel91099d62009-02-17 22:15:04 +00004664
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004665 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4666 // load the value at address GV, not the value of GV itself. This means that
4667 // the GlobalAddress must be in the base or index register of the address, not
4668 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
4669 // The same applies for external symbols during PIC codegen
Dan Gohman36322c72008-10-18 02:06:02 +00004670 if (ExtraLoadRequired)
Dale Johannesenea996922009-02-04 20:06:27 +00004671 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004672 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004673
Dan Gohman36322c72008-10-18 02:06:02 +00004674 // If there was a non-zero offset that we didn't fold, create an explicit
4675 // addition for it.
4676 if (Offset != 0)
Dale Johannesenea996922009-02-04 20:06:27 +00004677 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman36322c72008-10-18 02:06:02 +00004678 DAG.getConstant(Offset, getPointerTy()));
4679
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004680 return Result;
4681}
4682
Evan Cheng7f250d62008-09-24 00:05:32 +00004683SDValue
4684X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4685 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00004686 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004687 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00004688}
4689
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004690// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004691static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004692LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004693 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004694 SDValue InFlag;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004695 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4696 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004697 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004698 DebugLoc::getUnknownLoc(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004699 PtrVT), InFlag);
4700 InFlag = Chain.getValue(1);
4701
4702 // emit leal symbol@TLSGD(,%ebx,1), %eax
4703 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004704 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004705 GA->getValueType(0),
4706 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004707 SDValue Ops[] = { Chain, TGA, InFlag };
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004708 SDValue Result = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004709 InFlag = Result.getValue(2);
4710 Chain = Result.getValue(1);
4711
4712 // call ___tls_get_addr. This function receives its argument in
4713 // the register EAX.
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004714 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Result, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004715 InFlag = Chain.getValue(1);
4716
4717 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004718 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004719 DAG.getTargetExternalSymbol("___tls_get_addr",
4720 PtrVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004721 DAG.getRegister(X86::EAX, PtrVT),
4722 DAG.getRegister(X86::EBX, PtrVT),
4723 InFlag };
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004724 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops1, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004725 InFlag = Chain.getValue(1);
4726
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004727 return DAG.getCopyFromReg(Chain, dl, X86::EAX, PtrVT, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004728}
4729
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004730// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004731static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004732LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004733 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004734 SDValue InFlag, Chain;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004735 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004736
4737 // emit leaq symbol@TLSGD(%rip), %rdi
4738 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004739 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004740 GA->getValueType(0),
4741 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004742 SDValue Ops[] = { DAG.getEntryNode(), TGA};
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004743 SDValue Result = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004744 Chain = Result.getValue(1);
4745 InFlag = Result.getValue(2);
4746
aslb204cd52008-08-16 12:58:29 +00004747 // call __tls_get_addr. This function receives its argument in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004748 // the register RDI.
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004749 Chain = DAG.getCopyToReg(Chain, dl, X86::RDI, Result, InFlag);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004750 InFlag = Chain.getValue(1);
4751
4752 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004753 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004754 DAG.getTargetExternalSymbol("__tls_get_addr",
4755 PtrVT),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004756 DAG.getRegister(X86::RDI, PtrVT),
4757 InFlag };
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004758 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops1, 4);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004759 InFlag = Chain.getValue(1);
4760
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004761 return DAG.getCopyFromReg(Chain, dl, X86::RAX, PtrVT, InFlag);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004762}
4763
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004764// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4765// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00004766static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004767 const MVT PtrVT) {
Dale Johannesenea996922009-02-04 20:06:27 +00004768 DebugLoc dl = GA->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004769 // Get the Thread Pointer
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004770 SDValue ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER,
4771 DebugLoc::getUnknownLoc(), PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004772 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4773 // exec)
Dan Gohman8181bd12008-07-27 21:46:04 +00004774 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004775 GA->getValueType(0),
4776 GA->getOffset());
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004777 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004778
4779 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dale Johannesenea996922009-02-04 20:06:27 +00004780 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004781 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004782
4783 // The address of the thread local variable is the add of the thread
4784 // pointer with the offset of the variable.
Dale Johannesenea996922009-02-04 20:06:27 +00004785 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004786}
4787
Dan Gohman8181bd12008-07-27 21:46:04 +00004788SDValue
4789X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004790 // TODO: implement the "local dynamic" model
4791 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004792 assert(Subtarget->isTargetELF() &&
4793 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004794 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
4795 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
4796 // otherwise use the "Local Exec"TLS Model
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004797 if (Subtarget->is64Bit()) {
4798 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
4799 } else {
4800 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4801 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4802 else
4803 return LowerToTLSExecModel(GA, DAG, getPointerTy());
4804 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004805}
4806
Dan Gohman8181bd12008-07-27 21:46:04 +00004807SDValue
4808X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00004809 // FIXME there isn't really any debug info here
4810 DebugLoc dl = Op.getDebugLoc();
Bill Wendlingfef06052008-09-16 21:48:12 +00004811 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4812 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004813 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004814 // With PIC, the address is actually $g + Offset.
4815 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4816 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00004817 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Scott Michel91099d62009-02-17 22:15:04 +00004818 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004819 DebugLoc::getUnknownLoc(),
4820 getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004821 Result);
4822 }
4823
4824 return Result;
4825}
4826
Dan Gohman8181bd12008-07-27 21:46:04 +00004827SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004828 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dale Johannesen175fdef2009-02-06 21:50:26 +00004829 // FIXME there isn't really any debug into here
4830 DebugLoc dl = JT->getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00004831 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004832 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004833 // With PIC, the address is actually $g + Offset.
4834 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4835 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00004836 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004837 DAG.getNode(X86ISD::GlobalBaseReg,
4838 DebugLoc::getUnknownLoc(),
4839 getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004840 Result);
4841 }
4842
4843 return Result;
4844}
4845
Chris Lattner62814a32007-10-17 06:02:13 +00004846/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michel91099d62009-02-17 22:15:04 +00004847/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman8181bd12008-07-27 21:46:04 +00004848SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00004849 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands92c43912008-06-06 12:08:01 +00004850 MVT VT = Op.getValueType();
4851 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004852 DebugLoc dl = Op.getDebugLoc();
Chris Lattner62814a32007-10-17 06:02:13 +00004853 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00004854 SDValue ShOpLo = Op.getOperand(0);
4855 SDValue ShOpHi = Op.getOperand(1);
4856 SDValue ShAmt = Op.getOperand(2);
4857 SDValue Tmp1 = isSRA ?
Scott Michel91099d62009-02-17 22:15:04 +00004858 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesence0805b2009-02-03 19:33:06 +00004859 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman092014e2008-03-03 22:22:09 +00004860 DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004861
Dan Gohman8181bd12008-07-27 21:46:04 +00004862 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00004863 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004864 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4865 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004866 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00004867 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4868 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004869 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004870
Dale Johannesence0805b2009-02-03 19:33:06 +00004871 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman092014e2008-03-03 22:22:09 +00004872 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesence0805b2009-02-03 19:33:06 +00004873 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner62814a32007-10-17 06:02:13 +00004874 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004875
Dan Gohman8181bd12008-07-27 21:46:04 +00004876 SDValue Hi, Lo;
4877 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4878 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4879 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00004880
Chris Lattner62814a32007-10-17 06:02:13 +00004881 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004882 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4883 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004884 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00004885 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4886 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004887 }
4888
Dan Gohman8181bd12008-07-27 21:46:04 +00004889 SDValue Ops[2] = { Lo, Hi };
Dale Johannesence0805b2009-02-03 19:33:06 +00004890 return DAG.getMergeValues(Ops, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004891}
4892
Dan Gohman8181bd12008-07-27 21:46:04 +00004893SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004894 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sandsec142ee2008-06-08 20:54:56 +00004895 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004896 "Unknown SINT_TO_FP to lower!");
Scott Michel91099d62009-02-17 22:15:04 +00004897
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004898 // These are really Legal; caller falls through into that case.
4899 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004900 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00004901 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004902 Subtarget->is64Bit())
Dan Gohman8181bd12008-07-27 21:46:04 +00004903 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00004904
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004905 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00004906 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004907 MachineFunction &MF = DAG.getMachineFunction();
4908 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman8181bd12008-07-27 21:46:04 +00004909 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00004910 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Dan Gohman12a9c082008-02-06 22:27:42 +00004911 StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004912 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004913
4914 // Build the FILD
4915 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00004916 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004917 if (useSSE)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004918 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4919 else
4920 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004921 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004922 Ops.push_back(Chain);
4923 Ops.push_back(StackSlot);
4924 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004925 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004926 Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004927
Dale Johannesen2fc20782007-09-14 22:26:36 +00004928 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004929 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004930 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004931
4932 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4933 // shouldn't be necessary except that RFP cannot be live across
4934 // multiple blocks. When stackifier is fixed, they can be uncoupled.
4935 MachineFunction &MF = DAG.getMachineFunction();
4936 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00004937 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004938 Tys = DAG.getVTList(MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004939 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004940 Ops.push_back(Chain);
4941 Ops.push_back(Result);
4942 Ops.push_back(StackSlot);
4943 Ops.push_back(DAG.getValueType(Op.getValueType()));
4944 Ops.push_back(InFlag);
Dale Johannesence0805b2009-02-03 19:33:06 +00004945 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4946 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004947 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004948 }
4949
4950 return Result;
4951}
4952
Bill Wendling14a30ef2009-01-17 03:56:04 +00004953// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4954SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4955 // This algorithm is not obvious. Here it is in C code, more or less:
4956 /*
4957 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4958 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4959 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesenfb019af2008-10-21 23:07:49 +00004960
Bill Wendling14a30ef2009-01-17 03:56:04 +00004961 // Copy ints to xmm registers.
4962 __m128i xh = _mm_cvtsi32_si128( hi );
4963 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesenfb019af2008-10-21 23:07:49 +00004964
Bill Wendling14a30ef2009-01-17 03:56:04 +00004965 // Combine into low half of a single xmm register.
4966 __m128i x = _mm_unpacklo_epi32( xh, xl );
4967 __m128d d;
4968 double sd;
Dale Johannesenfb019af2008-10-21 23:07:49 +00004969
Bill Wendling14a30ef2009-01-17 03:56:04 +00004970 // Merge in appropriate exponents to give the integer bits the right
4971 // magnitude.
4972 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesenfb019af2008-10-21 23:07:49 +00004973
Bill Wendling14a30ef2009-01-17 03:56:04 +00004974 // Subtract away the biases to deal with the IEEE-754 double precision
4975 // implicit 1.
4976 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesenfb019af2008-10-21 23:07:49 +00004977
Bill Wendling14a30ef2009-01-17 03:56:04 +00004978 // All conversions up to here are exact. The correctly rounded result is
4979 // calculated using the current rounding mode using the following
4980 // horizontal add.
4981 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4982 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4983 // store doesn't really need to be here (except
4984 // maybe to zero the other double)
4985 return sd;
4986 }
4987 */
Dale Johannesenfb019af2008-10-21 23:07:49 +00004988
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004989 DebugLoc dl = Op.getDebugLoc();
Dale Johannesence0805b2009-02-03 19:33:06 +00004990
Dale Johannesena359b8b2008-10-21 20:50:01 +00004991 // Build some magic constants.
Bill Wendling14a30ef2009-01-17 03:56:04 +00004992 std::vector<Constant*> CV0;
Dale Johannesena359b8b2008-10-21 20:50:01 +00004993 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
4994 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
4995 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4996 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4997 Constant *C0 = ConstantVector::get(CV0);
4998 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 4);
4999
Bill Wendling14a30ef2009-01-17 03:56:04 +00005000 std::vector<Constant*> CV1;
Dale Johannesena359b8b2008-10-21 20:50:01 +00005001 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
5002 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
5003 Constant *C1 = ConstantVector::get(CV1);
5004 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 4);
5005
5006 SmallVector<SDValue, 4> MaskVec;
5007 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
5008 MaskVec.push_back(DAG.getConstant(4, MVT::i32));
5009 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
5010 MaskVec.push_back(DAG.getConstant(5, MVT::i32));
Scott Michel78c70a02009-02-22 23:36:09 +00005011 SDValue UnpcklMask = DAG.getBUILD_VECTOR(MVT::v4i32, dl,
5012 &MaskVec[0], MaskVec.size());
Dale Johannesena359b8b2008-10-21 20:50:01 +00005013 SmallVector<SDValue, 4> MaskVec2;
Duncan Sandsca872ca2008-10-22 11:24:12 +00005014 MaskVec2.push_back(DAG.getConstant(1, MVT::i32));
5015 MaskVec2.push_back(DAG.getConstant(0, MVT::i32));
Scott Michel78c70a02009-02-22 23:36:09 +00005016 SDValue ShufMask = DAG.getBUILD_VECTOR(MVT::v2i32, dl,
5017 &MaskVec2[0], MaskVec2.size());
Dale Johannesena359b8b2008-10-21 20:50:01 +00005018
Dale Johannesence0805b2009-02-03 19:33:06 +00005019 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5020 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00005021 Op.getOperand(0),
5022 DAG.getIntPtrConstant(1)));
Dale Johannesence0805b2009-02-03 19:33:06 +00005023 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5024 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00005025 Op.getOperand(0),
5026 DAG.getIntPtrConstant(0)));
Dale Johannesence0805b2009-02-03 19:33:06 +00005027 SDValue Unpck1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v4i32,
Dale Johannesena359b8b2008-10-21 20:50:01 +00005028 XR1, XR2, UnpcklMask);
Dale Johannesence0805b2009-02-03 19:33:06 +00005029 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005030 PseudoSourceValue::getConstantPool(), 0,
5031 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005032 SDValue Unpck2 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v4i32,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005033 Unpck1, CLod0, UnpcklMask);
Dale Johannesence0805b2009-02-03 19:33:06 +00005034 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5035 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005036 PseudoSourceValue::getConstantPool(), 0,
5037 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005038 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005039
Dale Johannesena359b8b2008-10-21 20:50:01 +00005040 // Add the halves; easiest way is to swap them into another reg first.
Dale Johannesence0805b2009-02-03 19:33:06 +00005041 SDValue Shuf = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2f64,
Dale Johannesena359b8b2008-10-21 20:50:01 +00005042 Sub, Sub, ShufMask);
Dale Johannesence0805b2009-02-03 19:33:06 +00005043 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5044 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesena359b8b2008-10-21 20:50:01 +00005045 DAG.getIntPtrConstant(0));
5046}
5047
Bill Wendling14a30ef2009-01-17 03:56:04 +00005048// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5049SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005050 DebugLoc dl = Op.getDebugLoc();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005051 // FP constant to bias correct the final result.
5052 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
5053 MVT::f64);
5054
5055 // Load the 32-bit value into an XMM register.
Dale Johannesence0805b2009-02-03 19:33:06 +00005056 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5057 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005058 Op.getOperand(0),
5059 DAG.getIntPtrConstant(0)));
5060
Dale Johannesence0805b2009-02-03 19:33:06 +00005061 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5062 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling14a30ef2009-01-17 03:56:04 +00005063 DAG.getIntPtrConstant(0));
5064
5065 // Or the load with the bias.
Dale Johannesence0805b2009-02-03 19:33:06 +00005066 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5067 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
5068 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Chengc0ab5e52009-01-19 08:19:57 +00005069 MVT::v2f64, Load)),
Dale Johannesence0805b2009-02-03 19:33:06 +00005070 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
5071 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Chengc0ab5e52009-01-19 08:19:57 +00005072 MVT::v2f64, Bias)));
Dale Johannesence0805b2009-02-03 19:33:06 +00005073 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5074 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling14a30ef2009-01-17 03:56:04 +00005075 DAG.getIntPtrConstant(0));
5076
5077 // Subtract the bias.
Dale Johannesence0805b2009-02-03 19:33:06 +00005078 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005079
5080 // Handle final rounding.
Bill Wendlingdb547de2009-01-17 07:40:19 +00005081 MVT DestVT = Op.getValueType();
5082
5083 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005084 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendlingdb547de2009-01-17 07:40:19 +00005085 DAG.getIntPtrConstant(0));
5086 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005087 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendlingdb547de2009-01-17 07:40:19 +00005088 }
5089
5090 // Handle final rounding.
5091 return Sub;
Bill Wendling14a30ef2009-01-17 03:56:04 +00005092}
5093
5094SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Cheng44fd2392009-01-19 08:08:22 +00005095 SDValue N0 = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005096 DebugLoc dl = Op.getDebugLoc();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005097
Evan Cheng44fd2392009-01-19 08:08:22 +00005098 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5099 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5100 // the optimization here.
5101 if (DAG.SignBitIsZero(N0))
Dale Johannesence0805b2009-02-03 19:33:06 +00005102 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Cheng44fd2392009-01-19 08:08:22 +00005103
5104 MVT SrcVT = N0.getValueType();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005105 if (SrcVT == MVT::i64) {
5106 // We only handle SSE2 f64 target here; caller can handle the rest.
5107 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
5108 return SDValue();
Bill Wendlingdb547de2009-01-17 07:40:19 +00005109
Bill Wendling14a30ef2009-01-17 03:56:04 +00005110 return LowerUINT_TO_FP_i64(Op, DAG);
5111 } else if (SrcVT == MVT::i32) {
Bill Wendling14a30ef2009-01-17 03:56:04 +00005112 return LowerUINT_TO_FP_i32(Op, DAG);
5113 }
5114
5115 assert(0 && "Unknown UINT_TO_FP to lower!");
5116 return SDValue();
5117}
5118
Dan Gohman8181bd12008-07-27 21:46:04 +00005119std::pair<SDValue,SDValue> X86TargetLowering::
5120FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005121 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsec142ee2008-06-08 20:54:56 +00005122 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
5123 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005124 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005125
Dale Johannesen2fc20782007-09-14 22:26:36 +00005126 // These are really Legal.
Scott Michel91099d62009-02-17 22:15:04 +00005127 if (Op.getValueType() == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00005128 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00005129 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00005130 if (Subtarget->is64Bit() &&
5131 Op.getValueType() == MVT::i64 &&
5132 Op.getOperand(0).getValueType() != MVT::f80)
Dan Gohman8181bd12008-07-27 21:46:04 +00005133 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00005134
Evan Cheng05441e62007-10-15 20:11:21 +00005135 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5136 // stack slot.
5137 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00005138 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng05441e62007-10-15 20:11:21 +00005139 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman8181bd12008-07-27 21:46:04 +00005140 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005141 unsigned Opc;
Duncan Sands92c43912008-06-06 12:08:01 +00005142 switch (Op.getValueType().getSimpleVT()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005143 default: assert(0 && "Invalid FP_TO_SINT to lower!");
5144 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5145 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5146 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005147 }
5148
Dan Gohman8181bd12008-07-27 21:46:04 +00005149 SDValue Chain = DAG.getEntryNode();
5150 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00005151 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005152 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesence0805b2009-02-03 19:33:06 +00005153 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00005154 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005155 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00005156 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005157 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5158 };
Dale Johannesence0805b2009-02-03 19:33:06 +00005159 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005160 Chain = Value.getValue(1);
5161 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5162 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5163 }
5164
5165 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00005166 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesence0805b2009-02-03 19:33:06 +00005167 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005168
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005169 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005170}
5171
Dan Gohman8181bd12008-07-27 21:46:04 +00005172SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
5173 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG);
5174 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00005175 if (FIST.getNode() == 0) return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00005176
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005177 // Load the result.
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005178 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesence0805b2009-02-03 19:33:06 +00005179 FIST, StackSlot, NULL, 0);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005180}
5181
Dan Gohman8181bd12008-07-27 21:46:04 +00005182SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005183 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00005184 MVT VT = Op.getValueType();
5185 MVT EltVT = VT;
5186 if (VT.isVector())
5187 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005188 std::vector<Constant*> CV;
5189 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005190 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005191 CV.push_back(C);
5192 CV.push_back(C);
5193 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005194 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005195 CV.push_back(C);
5196 CV.push_back(C);
5197 CV.push_back(C);
5198 CV.push_back(C);
5199 }
Dan Gohman11821702007-07-27 17:16:43 +00005200 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00005201 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dale Johannesence0805b2009-02-03 19:33:06 +00005202 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005203 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005204 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005205 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005206}
5207
Dan Gohman8181bd12008-07-27 21:46:04 +00005208SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005209 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00005210 MVT VT = Op.getValueType();
5211 MVT EltVT = VT;
Evan Cheng92b8f782007-07-19 23:36:01 +00005212 unsigned EltNum = 1;
Duncan Sands92c43912008-06-06 12:08:01 +00005213 if (VT.isVector()) {
5214 EltVT = VT.getVectorElementType();
5215 EltNum = VT.getVectorNumElements();
Evan Cheng92b8f782007-07-19 23:36:01 +00005216 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005217 std::vector<Constant*> CV;
5218 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005219 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005220 CV.push_back(C);
5221 CV.push_back(C);
5222 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005223 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005224 CV.push_back(C);
5225 CV.push_back(C);
5226 CV.push_back(C);
5227 CV.push_back(C);
5228 }
Dan Gohman11821702007-07-27 17:16:43 +00005229 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00005230 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dale Johannesence0805b2009-02-03 19:33:06 +00005231 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005232 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005233 false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00005234 if (VT.isVector()) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005235 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5236 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michel91099d62009-02-17 22:15:04 +00005237 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesence0805b2009-02-03 19:33:06 +00005238 Op.getOperand(0)),
5239 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Cheng92b8f782007-07-19 23:36:01 +00005240 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00005241 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng92b8f782007-07-19 23:36:01 +00005242 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005243}
5244
Dan Gohman8181bd12008-07-27 21:46:04 +00005245SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
5246 SDValue Op0 = Op.getOperand(0);
5247 SDValue Op1 = Op.getOperand(1);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005248 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00005249 MVT VT = Op.getValueType();
5250 MVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005251
5252 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005253 if (SrcVT.bitsLT(VT)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005254 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005255 SrcVT = VT;
5256 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005257 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005258 if (SrcVT.bitsGT(VT)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005259 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005260 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005261 }
5262
5263 // At this point the operands and the result should have the same
5264 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005265
5266 // First get the sign bit of second operand.
5267 std::vector<Constant*> CV;
5268 if (SrcVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005269 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
5270 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005271 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005272 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
5273 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5274 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5275 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005276 }
Dan Gohman11821702007-07-27 17:16:43 +00005277 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00005278 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dale Johannesence0805b2009-02-03 19:33:06 +00005279 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005280 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005281 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005282 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005283
5284 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005285 if (SrcVT.bitsGT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005286 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesence0805b2009-02-03 19:33:06 +00005287 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5288 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005289 DAG.getConstant(32, MVT::i32));
Dale Johannesence0805b2009-02-03 19:33:06 +00005290 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5291 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00005292 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005293 }
5294
5295 // Clear first operand sign bit.
5296 CV.clear();
5297 if (VT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005298 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
5299 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005300 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005301 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
5302 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5303 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5304 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005305 }
Dan Gohman11821702007-07-27 17:16:43 +00005306 C = ConstantVector::get(CV);
5307 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dale Johannesence0805b2009-02-03 19:33:06 +00005308 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005309 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005310 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005311 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005312
5313 // Or the value with the sign bit.
Dale Johannesence0805b2009-02-03 19:33:06 +00005314 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005315}
5316
Dan Gohman8181bd12008-07-27 21:46:04 +00005317SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng950aac02007-09-25 01:57:46 +00005318 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman8181bd12008-07-27 21:46:04 +00005319 SDValue Op0 = Op.getOperand(0);
5320 SDValue Op1 = Op.getOperand(1);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005321 DebugLoc dl = Op.getDebugLoc();
Chris Lattner77a62312008-12-25 05:34:37 +00005322 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michel91099d62009-02-17 22:15:04 +00005323
Dan Gohman22cefb02009-01-29 01:59:02 +00005324 // Lower (X & (1 << N)) == 0 to BT(X, N).
5325 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5326 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman13dd9522009-01-13 23:25:30 +00005327 if (Op0.getOpcode() == ISD::AND &&
5328 Op0.hasOneUse() &&
5329 Op1.getOpcode() == ISD::Constant &&
Dan Gohman22cefb02009-01-29 01:59:02 +00005330 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattner77a62312008-12-25 05:34:37 +00005331 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohman22cefb02009-01-29 01:59:02 +00005332 SDValue LHS, RHS;
5333 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5334 if (ConstantSDNode *Op010C =
5335 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5336 if (Op010C->getZExtValue() == 1) {
5337 LHS = Op0.getOperand(0);
5338 RHS = Op0.getOperand(1).getOperand(1);
5339 }
5340 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5341 if (ConstantSDNode *Op000C =
5342 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5343 if (Op000C->getZExtValue() == 1) {
5344 LHS = Op0.getOperand(1);
5345 RHS = Op0.getOperand(0).getOperand(1);
5346 }
5347 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5348 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5349 SDValue AndLHS = Op0.getOperand(0);
5350 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5351 LHS = AndLHS.getOperand(0);
5352 RHS = AndLHS.getOperand(1);
5353 }
5354 }
Evan Cheng950aac02007-09-25 01:57:46 +00005355
Dan Gohman22cefb02009-01-29 01:59:02 +00005356 if (LHS.getNode()) {
Chris Lattner77a62312008-12-25 05:34:37 +00005357 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5358 // instruction. Since the shift amount is in-range-or-undefined, we know
5359 // that doing a bittest on the i16 value is ok. We extend to i32 because
5360 // the encoding for the i16 version is larger than the i32 version.
5361 if (LHS.getValueType() == MVT::i8)
Dale Johannesence0805b2009-02-03 19:33:06 +00005362 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattner77a62312008-12-25 05:34:37 +00005363
5364 // If the operand types disagree, extend the shift amount to match. Since
5365 // BT ignores high bits (like shifts) we can use anyextend.
5366 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesence0805b2009-02-03 19:33:06 +00005367 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohman22cefb02009-01-29 01:59:02 +00005368
Dale Johannesence0805b2009-02-03 19:33:06 +00005369 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman0fc9ed62009-01-07 00:15:08 +00005370 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesence0805b2009-02-03 19:33:06 +00005371 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner77a62312008-12-25 05:34:37 +00005372 DAG.getConstant(Cond, MVT::i8), BT);
5373 }
5374 }
5375
5376 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5377 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michel91099d62009-02-17 22:15:04 +00005378
Dale Johannesence0805b2009-02-03 19:33:06 +00005379 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5380 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner60435922008-12-24 00:11:37 +00005381 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00005382}
5383
Dan Gohman8181bd12008-07-27 21:46:04 +00005384SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5385 SDValue Cond;
5386 SDValue Op0 = Op.getOperand(0);
5387 SDValue Op1 = Op.getOperand(1);
5388 SDValue CC = Op.getOperand(2);
Nate Begeman03605a02008-07-17 16:51:19 +00005389 MVT VT = Op.getValueType();
5390 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5391 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005392 DebugLoc dl = Op.getDebugLoc();
Nate Begeman03605a02008-07-17 16:51:19 +00005393
5394 if (isFP) {
5395 unsigned SSECC = 8;
Evan Cheng33754092008-08-05 22:19:15 +00005396 MVT VT0 = Op0.getValueType();
5397 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5398 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00005399 bool Swap = false;
5400
5401 switch (SetCCOpcode) {
5402 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005403 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00005404 case ISD::SETEQ: SSECC = 0; break;
Scott Michel91099d62009-02-17 22:15:04 +00005405 case ISD::SETOGT:
Nate Begeman03605a02008-07-17 16:51:19 +00005406 case ISD::SETGT: Swap = true; // Fallthrough
5407 case ISD::SETLT:
5408 case ISD::SETOLT: SSECC = 1; break;
5409 case ISD::SETOGE:
5410 case ISD::SETGE: Swap = true; // Fallthrough
5411 case ISD::SETLE:
5412 case ISD::SETOLE: SSECC = 2; break;
5413 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005414 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00005415 case ISD::SETNE: SSECC = 4; break;
5416 case ISD::SETULE: Swap = true;
5417 case ISD::SETUGE: SSECC = 5; break;
5418 case ISD::SETULT: Swap = true;
5419 case ISD::SETUGT: SSECC = 6; break;
5420 case ISD::SETO: SSECC = 7; break;
5421 }
5422 if (Swap)
5423 std::swap(Op0, Op1);
5424
Nate Begeman6357f9d2008-07-25 19:05:58 +00005425 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00005426 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00005427 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005428 SDValue UNORD, EQ;
Dale Johannesence0805b2009-02-03 19:33:06 +00005429 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5430 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5431 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begeman6357f9d2008-07-25 19:05:58 +00005432 }
5433 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005434 SDValue ORD, NEQ;
Dale Johannesence0805b2009-02-03 19:33:06 +00005435 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5436 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5437 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begeman6357f9d2008-07-25 19:05:58 +00005438 }
5439 assert(0 && "Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00005440 }
5441 // Handle all other FP comparisons here.
Dale Johannesence0805b2009-02-03 19:33:06 +00005442 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman03605a02008-07-17 16:51:19 +00005443 }
Scott Michel91099d62009-02-17 22:15:04 +00005444
Nate Begeman03605a02008-07-17 16:51:19 +00005445 // We are handling one of the integer comparisons here. Since SSE only has
5446 // GT and EQ comparisons for integer, swapping operands and multiple
5447 // operations may be required for some comparisons.
5448 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5449 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michel91099d62009-02-17 22:15:04 +00005450
Nate Begeman03605a02008-07-17 16:51:19 +00005451 switch (VT.getSimpleVT()) {
5452 default: break;
5453 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5454 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5455 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5456 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5457 }
Scott Michel91099d62009-02-17 22:15:04 +00005458
Nate Begeman03605a02008-07-17 16:51:19 +00005459 switch (SetCCOpcode) {
5460 default: break;
5461 case ISD::SETNE: Invert = true;
5462 case ISD::SETEQ: Opc = EQOpc; break;
5463 case ISD::SETLT: Swap = true;
5464 case ISD::SETGT: Opc = GTOpc; break;
5465 case ISD::SETGE: Swap = true;
5466 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5467 case ISD::SETULT: Swap = true;
5468 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5469 case ISD::SETUGE: Swap = true;
5470 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5471 }
5472 if (Swap)
5473 std::swap(Op0, Op1);
Scott Michel91099d62009-02-17 22:15:04 +00005474
Nate Begeman03605a02008-07-17 16:51:19 +00005475 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5476 // bits of the inputs before performing those operations.
5477 if (FlipSigns) {
5478 MVT EltVT = VT.getVectorElementType();
Duncan Sands505ba942009-02-01 18:06:53 +00005479 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5480 EltVT);
Dan Gohman8181bd12008-07-27 21:46:04 +00005481 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Scott Michel78c70a02009-02-22 23:36:09 +00005482 SDValue SignVec = DAG.getBUILD_VECTOR(VT, dl, &SignBits[0], SignBits.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00005483 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5484 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman03605a02008-07-17 16:51:19 +00005485 }
Scott Michel91099d62009-02-17 22:15:04 +00005486
Dale Johannesence0805b2009-02-03 19:33:06 +00005487 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00005488
5489 // If the logical-not of the result is required, perform that now.
Bob Wilson81a42cf2009-01-22 17:39:32 +00005490 if (Invert)
Dale Johannesence0805b2009-02-03 19:33:06 +00005491 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson81a42cf2009-01-22 17:39:32 +00005492
Nate Begeman03605a02008-07-17 16:51:19 +00005493 return Result;
5494}
Evan Cheng950aac02007-09-25 01:57:46 +00005495
Evan Chengd580f022008-12-03 08:38:43 +00005496// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
5497static bool isX86LogicalCmp(unsigned Opc) {
5498 return Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI;
5499}
5500
Dan Gohman8181bd12008-07-27 21:46:04 +00005501SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005502 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005503 SDValue Cond = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005504 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00005505 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005506
5507 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005508 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005509
Evan Cheng50d37ab2007-10-08 22:16:29 +00005510 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5511 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005512 if (Cond.getOpcode() == X86ISD::SETCC) {
5513 CC = Cond.getOperand(0);
5514
Dan Gohman8181bd12008-07-27 21:46:04 +00005515 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005516 unsigned Opc = Cmp.getOpcode();
Duncan Sands92c43912008-06-06 12:08:01 +00005517 MVT VT = Op.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00005518
Evan Cheng50d37ab2007-10-08 22:16:29 +00005519 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00005520 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00005521 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman40686732008-09-26 21:54:37 +00005522 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michel91099d62009-02-17 22:15:04 +00005523
Dan Gohman22cefb02009-01-29 01:59:02 +00005524 if ((isX86LogicalCmp(Opc) && !IllegalFPCMov) || Opc == X86ISD::BT) { // FIXME
Evan Cheng50d37ab2007-10-08 22:16:29 +00005525 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005526 addTest = false;
5527 }
5528 }
5529
5530 if (addTest) {
5531 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Scott Michel91099d62009-02-17 22:15:04 +00005532 Cond= DAG.getNode(X86ISD::CMP, dl, MVT::i32, Cond,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005533 DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005534 }
5535
Duncan Sands92c43912008-06-06 12:08:01 +00005536 const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00005537 MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005538 SmallVector<SDValue, 4> Ops;
Evan Cheng950aac02007-09-25 01:57:46 +00005539 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5540 // condition is true.
5541 Ops.push_back(Op.getOperand(2));
5542 Ops.push_back(Op.getOperand(1));
5543 Ops.push_back(CC);
5544 Ops.push_back(Cond);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005545 return DAG.getNode(X86ISD::CMOV, dl, VTs, 2, &Ops[0], Ops.size());
Evan Cheng950aac02007-09-25 01:57:46 +00005546}
5547
Evan Chengd580f022008-12-03 08:38:43 +00005548// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5549// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5550// from the AND / OR.
5551static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5552 Opc = Op.getOpcode();
5553 if (Opc != ISD::OR && Opc != ISD::AND)
5554 return false;
5555 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5556 Op.getOperand(0).hasOneUse() &&
5557 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5558 Op.getOperand(1).hasOneUse());
5559}
5560
Evan Cheng67f98b12009-02-02 08:19:07 +00005561// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5562// 1 and that the SETCC node has a single use.
Evan Cheng8c3af2c2009-02-02 08:07:36 +00005563static bool isXor1OfSetCC(SDValue Op) {
5564 if (Op.getOpcode() != ISD::XOR)
5565 return false;
5566 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5567 if (N1C && N1C->getAPIntValue() == 1) {
5568 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5569 Op.getOperand(0).hasOneUse();
5570 }
5571 return false;
5572}
5573
Dan Gohman8181bd12008-07-27 21:46:04 +00005574SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005575 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005576 SDValue Chain = Op.getOperand(0);
5577 SDValue Cond = Op.getOperand(1);
5578 SDValue Dest = Op.getOperand(2);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005579 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00005580 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005581
5582 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005583 Cond = LowerSETCC(Cond, DAG);
Chris Lattner77a62312008-12-25 05:34:37 +00005584#if 0
5585 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingf5399032008-12-12 21:15:41 +00005586 else if (Cond.getOpcode() == X86ISD::ADD ||
5587 Cond.getOpcode() == X86ISD::SUB ||
5588 Cond.getOpcode() == X86ISD::SMUL ||
5589 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling7e04be62008-12-09 22:08:41 +00005590 Cond = LowerXALUO(Cond, DAG);
Chris Lattner77a62312008-12-25 05:34:37 +00005591#endif
Scott Michel91099d62009-02-17 22:15:04 +00005592
Evan Cheng50d37ab2007-10-08 22:16:29 +00005593 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5594 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005595 if (Cond.getOpcode() == X86ISD::SETCC) {
5596 CC = Cond.getOperand(0);
5597
Dan Gohman8181bd12008-07-27 21:46:04 +00005598 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005599 unsigned Opc = Cmp.getOpcode();
Chris Lattner77a62312008-12-25 05:34:37 +00005600 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
5601 if (isX86LogicalCmp(Opc) || Opc == X86ISD::BT) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00005602 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005603 addTest = false;
Bill Wendlingd3511522008-12-02 01:06:39 +00005604 } else {
Evan Chengd580f022008-12-03 08:38:43 +00005605 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling809e7bd2008-12-03 08:32:02 +00005606 default: break;
5607 case X86::COND_O:
Dan Gohman0fc9ed62009-01-07 00:15:08 +00005608 case X86::COND_B:
Chris Lattner77a62312008-12-25 05:34:37 +00005609 // These can only come from an arithmetic instruction with overflow,
5610 // e.g. SADDO, UADDO.
Bill Wendling809e7bd2008-12-03 08:32:02 +00005611 Cond = Cond.getNode()->getOperand(1);
5612 addTest = false;
5613 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00005614 }
Evan Cheng950aac02007-09-25 01:57:46 +00005615 }
Evan Chengd580f022008-12-03 08:38:43 +00005616 } else {
5617 unsigned CondOpc;
5618 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5619 SDValue Cmp = Cond.getOperand(0).getOperand(1);
5620 unsigned Opc = Cmp.getOpcode();
5621 if (CondOpc == ISD::OR) {
5622 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5623 // two branches instead of an explicit OR instruction with a
5624 // separate test.
5625 if (Cmp == Cond.getOperand(1).getOperand(1) &&
5626 isX86LogicalCmp(Opc)) {
5627 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005628 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Chengd580f022008-12-03 08:38:43 +00005629 Chain, Dest, CC, Cmp);
5630 CC = Cond.getOperand(1).getOperand(0);
5631 Cond = Cmp;
5632 addTest = false;
5633 }
5634 } else { // ISD::AND
5635 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5636 // two branches instead of an explicit AND instruction with a
5637 // separate test. However, we only do this if this block doesn't
5638 // have a fall-through edge, because this requires an explicit
5639 // jmp when the condition is false.
5640 if (Cmp == Cond.getOperand(1).getOperand(1) &&
5641 isX86LogicalCmp(Opc) &&
5642 Op.getNode()->hasOneUse()) {
5643 X86::CondCode CCode =
5644 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5645 CCode = X86::GetOppositeBranchCondition(CCode);
5646 CC = DAG.getConstant(CCode, MVT::i8);
5647 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5648 // Look for an unconditional branch following this conditional branch.
5649 // We need this because we need to reverse the successors in order
5650 // to implement FCMP_OEQ.
5651 if (User.getOpcode() == ISD::BR) {
5652 SDValue FalseBB = User.getOperand(1);
5653 SDValue NewBR =
5654 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5655 assert(NewBR == User);
5656 Dest = FalseBB;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005657
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005658 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Chengd580f022008-12-03 08:38:43 +00005659 Chain, Dest, CC, Cmp);
5660 X86::CondCode CCode =
5661 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5662 CCode = X86::GetOppositeBranchCondition(CCode);
5663 CC = DAG.getConstant(CCode, MVT::i8);
5664 Cond = Cmp;
5665 addTest = false;
5666 }
5667 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005668 }
Evan Cheng8c3af2c2009-02-02 08:07:36 +00005669 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5670 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5671 // It should be transformed during dag combiner except when the condition
5672 // is set by a arithmetics with overflow node.
5673 X86::CondCode CCode =
5674 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5675 CCode = X86::GetOppositeBranchCondition(CCode);
5676 CC = DAG.getConstant(CCode, MVT::i8);
5677 Cond = Cond.getOperand(0).getOperand(1);
5678 addTest = false;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005679 }
Evan Cheng950aac02007-09-25 01:57:46 +00005680 }
5681
5682 if (addTest) {
5683 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Scott Michel91099d62009-02-17 22:15:04 +00005684 Cond= DAG.getNode(X86ISD::CMP, dl, MVT::i32, Cond,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005685 DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005686 }
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005687 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005688 Chain, Dest, CC, Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00005689}
5690
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005691
5692// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5693// Calls to _alloca is needed to probe the stack when allocating more than 4k
5694// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5695// that the guard pages used by the OS virtual memory manager are allocated in
5696// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00005697SDValue
5698X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005699 SelectionDAG &DAG) {
5700 assert(Subtarget->isTargetCygMing() &&
5701 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005702 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005703
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005704 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00005705 SDValue Chain = Op.getOperand(0);
5706 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005707 // FIXME: Ensure alignment here
5708
Dan Gohman8181bd12008-07-27 21:46:04 +00005709 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005710
Duncan Sands92c43912008-06-06 12:08:01 +00005711 MVT IntPtr = getPointerTy();
5712 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005713
Chris Lattnerfe5d4022008-10-11 22:08:30 +00005714 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005715
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00005716 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005717 Flag = Chain.getValue(1);
5718
5719 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005720 SDValue Ops[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00005721 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005722 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005723 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005724 Flag };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005725 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005726 Flag = Chain.getValue(1);
5727
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005728 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00005729 DAG.getIntPtrConstant(0, true),
5730 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005731 Flag);
5732
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00005733 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005734
Dan Gohman8181bd12008-07-27 21:46:04 +00005735 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005736 return DAG.getMergeValues(Ops1, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005737}
5738
Dan Gohman8181bd12008-07-27 21:46:04 +00005739SDValue
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005740X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005741 SDValue Chain,
5742 SDValue Dst, SDValue Src,
5743 SDValue Size, unsigned Align,
5744 const Value *DstSV,
Bill Wendling4b2e3782008-10-01 00:59:58 +00005745 uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005746 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005747
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005748 // If not DWORD aligned or size is more than the threshold, call the library.
5749 // The libc version is likely to be faster for these cases. It can use the
5750 // address value and run time information about the CPU.
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005751 if ((Align & 3) != 0 ||
Dan Gohmane8b391e2008-04-12 04:36:06 +00005752 !ConstantSize ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005753 ConstantSize->getZExtValue() >
5754 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005755 SDValue InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005756
5757 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00005758 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005759
Bill Wendling4b2e3782008-10-01 00:59:58 +00005760 if (const char *bzeroEntry = V &&
5761 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5762 MVT IntPtr = getPointerTy();
5763 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michel91099d62009-02-17 22:15:04 +00005764 TargetLowering::ArgListTy Args;
Bill Wendling4b2e3782008-10-01 00:59:58 +00005765 TargetLowering::ArgListEntry Entry;
5766 Entry.Node = Dst;
5767 Entry.Ty = IntPtrTy;
5768 Args.push_back(Entry);
5769 Entry.Node = Size;
5770 Args.push_back(Entry);
5771 std::pair<SDValue,SDValue> CallResult =
Scott Michel91099d62009-02-17 22:15:04 +00005772 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
5773 CallingConv::C, false,
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005774 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling4b2e3782008-10-01 00:59:58 +00005775 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005776 }
5777
Dan Gohmane8b391e2008-04-12 04:36:06 +00005778 // Otherwise have the target-independent code call memset.
Dan Gohman8181bd12008-07-27 21:46:04 +00005779 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005780 }
5781
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005782 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00005783 SDValue InFlag(0, 0);
Duncan Sands92c43912008-06-06 12:08:01 +00005784 MVT AVT;
Dan Gohman8181bd12008-07-27 21:46:04 +00005785 SDValue Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005786 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005787 unsigned BytesLeft = 0;
5788 bool TwoRepStos = false;
5789 if (ValC) {
5790 unsigned ValReg;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005791 uint64_t Val = ValC->getZExtValue() & 255;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005792
5793 // If the value is a constant, then we can potentially use larger sets.
5794 switch (Align & 3) {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005795 case 2: // WORD aligned
5796 AVT = MVT::i16;
5797 ValReg = X86::AX;
5798 Val = (Val << 8) | Val;
5799 break;
5800 case 0: // DWORD aligned
5801 AVT = MVT::i32;
5802 ValReg = X86::EAX;
5803 Val = (Val << 8) | Val;
5804 Val = (Val << 16) | Val;
5805 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5806 AVT = MVT::i64;
5807 ValReg = X86::RAX;
5808 Val = (Val << 32) | Val;
5809 }
5810 break;
5811 default: // Byte aligned
5812 AVT = MVT::i8;
5813 ValReg = X86::AL;
5814 Count = DAG.getIntPtrConstant(SizeVal);
5815 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005816 }
5817
Duncan Sandsec142ee2008-06-08 20:54:56 +00005818 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00005819 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005820 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5821 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005822 }
5823
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005824 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005825 InFlag);
5826 InFlag = Chain.getValue(1);
5827 } else {
5828 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00005829 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005830 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005831 InFlag = Chain.getValue(1);
5832 }
5833
Scott Michel91099d62009-02-17 22:15:04 +00005834 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005835 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005836 Count, InFlag);
5837 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00005838 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005839 X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005840 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005841 InFlag = Chain.getValue(1);
5842
5843 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005844 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005845 Ops.push_back(Chain);
5846 Ops.push_back(DAG.getValueType(AVT));
5847 Ops.push_back(InFlag);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005848 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005849
5850 if (TwoRepStos) {
5851 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005852 Count = Size;
Duncan Sands92c43912008-06-06 12:08:01 +00005853 MVT CVT = Count.getValueType();
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005854 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005855 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michel91099d62009-02-17 22:15:04 +00005856 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005857 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005858 Left, InFlag);
5859 InFlag = Chain.getValue(1);
5860 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5861 Ops.clear();
5862 Ops.push_back(Chain);
5863 Ops.push_back(DAG.getValueType(MVT::i8));
5864 Ops.push_back(InFlag);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005865 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005866 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005867 // Handle the last 1 - 7 bytes.
5868 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005869 MVT AddrVT = Dst.getValueType();
5870 MVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005871
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005872 Chain = DAG.getMemset(Chain, dl,
5873 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005874 DAG.getConstant(Offset, AddrVT)),
5875 Src,
5876 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00005877 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005878 }
5879
Dan Gohmane8b391e2008-04-12 04:36:06 +00005880 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005881 return Chain;
5882}
5883
Dan Gohman8181bd12008-07-27 21:46:04 +00005884SDValue
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005885X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005886 SDValue Chain, SDValue Dst, SDValue Src,
5887 SDValue Size, unsigned Align,
5888 bool AlwaysInline,
5889 const Value *DstSV, uint64_t DstSVOff,
Scott Michel91099d62009-02-17 22:15:04 +00005890 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005891 // This requires the copy size to be a constant, preferrably
5892 // within a subtarget-specific limit.
5893 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5894 if (!ConstantSize)
Dan Gohman8181bd12008-07-27 21:46:04 +00005895 return SDValue();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005896 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005897 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman8181bd12008-07-27 21:46:04 +00005898 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005899
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005900 /// If not DWORD aligned, call the library.
5901 if ((Align & 3) != 0)
5902 return SDValue();
5903
5904 // DWORD aligned
5905 MVT AVT = MVT::i32;
5906 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohmane8b391e2008-04-12 04:36:06 +00005907 AVT = MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005908
Duncan Sands92c43912008-06-06 12:08:01 +00005909 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005910 unsigned CountVal = SizeVal / UBytes;
Dan Gohman8181bd12008-07-27 21:46:04 +00005911 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005912 unsigned BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005913
Dan Gohman8181bd12008-07-27 21:46:04 +00005914 SDValue InFlag(0, 0);
Scott Michel91099d62009-02-17 22:15:04 +00005915 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005916 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005917 Count, InFlag);
5918 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00005919 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005920 X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005921 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005922 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00005923 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005924 X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005925 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005926 InFlag = Chain.getValue(1);
5927
5928 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005929 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005930 Ops.push_back(Chain);
5931 Ops.push_back(DAG.getValueType(AVT));
5932 Ops.push_back(InFlag);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005933 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005934
Dan Gohman8181bd12008-07-27 21:46:04 +00005935 SmallVector<SDValue, 4> Results;
Evan Cheng38d3c522008-04-25 00:26:43 +00005936 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00005937 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005938 // Handle the last 1 - 7 bytes.
5939 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005940 MVT DstVT = Dst.getValueType();
5941 MVT SrcVT = Src.getValueType();
5942 MVT SizeVT = Size.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00005943 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005944 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00005945 DAG.getConstant(Offset, DstVT)),
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005946 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00005947 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005948 DAG.getConstant(BytesLeft, SizeVT),
5949 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00005950 DstSV, DstSVOff + Offset,
5951 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005952 }
5953
Scott Michel91099d62009-02-17 22:15:04 +00005954 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005955 &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005956}
5957
Dan Gohman8181bd12008-07-27 21:46:04 +00005958SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00005959 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005960 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005961
5962 if (!Subtarget->is64Bit()) {
5963 // vastart just stores the address of the VarArgsFrameIndex slot into the
5964 // memory location argument.
Dan Gohman8181bd12008-07-27 21:46:04 +00005965 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005966 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005967 }
5968
5969 // __va_list_tag:
5970 // gp_offset (0 - 6 * 8)
5971 // fp_offset (48 - 48 + 8 * 16)
5972 // overflow_arg_area (point to parameters coming in memory).
5973 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00005974 SmallVector<SDValue, 8> MemOps;
5975 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005976 // Store gp_offset
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005977 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005978 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005979 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005980 MemOps.push_back(Store);
5981
5982 // Store fp_offset
Scott Michel91099d62009-02-17 22:15:04 +00005983 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005984 FIN, DAG.getIntPtrConstant(4));
5985 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005986 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005987 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005988 MemOps.push_back(Store);
5989
5990 // Store ptr to overflow_arg_area
Scott Michel91099d62009-02-17 22:15:04 +00005991 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005992 FIN, DAG.getIntPtrConstant(4));
Dan Gohman8181bd12008-07-27 21:46:04 +00005993 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005994 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005995 MemOps.push_back(Store);
5996
5997 // Store ptr to reg_save_area.
Scott Michel91099d62009-02-17 22:15:04 +00005998 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005999 FIN, DAG.getIntPtrConstant(8));
Dan Gohman8181bd12008-07-27 21:46:04 +00006000 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006001 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006002 MemOps.push_back(Store);
Scott Michel91099d62009-02-17 22:15:04 +00006003 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006004 &MemOps[0], MemOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006005}
6006
Dan Gohman8181bd12008-07-27 21:46:04 +00006007SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman827cb1f2008-05-10 01:26:14 +00006008 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6009 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman8181bd12008-07-27 21:46:04 +00006010 SDValue Chain = Op.getOperand(0);
6011 SDValue SrcPtr = Op.getOperand(1);
6012 SDValue SrcSV = Op.getOperand(2);
Dan Gohman827cb1f2008-05-10 01:26:14 +00006013
6014 assert(0 && "VAArgInst is not yet implemented for x86-64!");
6015 abort();
Dan Gohman8181bd12008-07-27 21:46:04 +00006016 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00006017}
6018
Dan Gohman8181bd12008-07-27 21:46:04 +00006019SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006020 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00006021 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00006022 SDValue Chain = Op.getOperand(0);
6023 SDValue DstPtr = Op.getOperand(1);
6024 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00006025 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6026 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006027 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006028
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006029 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman840ff5c2008-04-18 20:55:41 +00006030 DAG.getIntPtrConstant(24), 8, false,
6031 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006032}
6033
Dan Gohman8181bd12008-07-27 21:46:04 +00006034SDValue
6035X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006036 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00006037 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006038 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006039 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006040 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006041 case Intrinsic::x86_sse_comieq_ss:
6042 case Intrinsic::x86_sse_comilt_ss:
6043 case Intrinsic::x86_sse_comile_ss:
6044 case Intrinsic::x86_sse_comigt_ss:
6045 case Intrinsic::x86_sse_comige_ss:
6046 case Intrinsic::x86_sse_comineq_ss:
6047 case Intrinsic::x86_sse_ucomieq_ss:
6048 case Intrinsic::x86_sse_ucomilt_ss:
6049 case Intrinsic::x86_sse_ucomile_ss:
6050 case Intrinsic::x86_sse_ucomigt_ss:
6051 case Intrinsic::x86_sse_ucomige_ss:
6052 case Intrinsic::x86_sse_ucomineq_ss:
6053 case Intrinsic::x86_sse2_comieq_sd:
6054 case Intrinsic::x86_sse2_comilt_sd:
6055 case Intrinsic::x86_sse2_comile_sd:
6056 case Intrinsic::x86_sse2_comigt_sd:
6057 case Intrinsic::x86_sse2_comige_sd:
6058 case Intrinsic::x86_sse2_comineq_sd:
6059 case Intrinsic::x86_sse2_ucomieq_sd:
6060 case Intrinsic::x86_sse2_ucomilt_sd:
6061 case Intrinsic::x86_sse2_ucomile_sd:
6062 case Intrinsic::x86_sse2_ucomigt_sd:
6063 case Intrinsic::x86_sse2_ucomige_sd:
6064 case Intrinsic::x86_sse2_ucomineq_sd: {
6065 unsigned Opc = 0;
6066 ISD::CondCode CC = ISD::SETCC_INVALID;
6067 switch (IntNo) {
6068 default: break;
6069 case Intrinsic::x86_sse_comieq_ss:
6070 case Intrinsic::x86_sse2_comieq_sd:
6071 Opc = X86ISD::COMI;
6072 CC = ISD::SETEQ;
6073 break;
6074 case Intrinsic::x86_sse_comilt_ss:
6075 case Intrinsic::x86_sse2_comilt_sd:
6076 Opc = X86ISD::COMI;
6077 CC = ISD::SETLT;
6078 break;
6079 case Intrinsic::x86_sse_comile_ss:
6080 case Intrinsic::x86_sse2_comile_sd:
6081 Opc = X86ISD::COMI;
6082 CC = ISD::SETLE;
6083 break;
6084 case Intrinsic::x86_sse_comigt_ss:
6085 case Intrinsic::x86_sse2_comigt_sd:
6086 Opc = X86ISD::COMI;
6087 CC = ISD::SETGT;
6088 break;
6089 case Intrinsic::x86_sse_comige_ss:
6090 case Intrinsic::x86_sse2_comige_sd:
6091 Opc = X86ISD::COMI;
6092 CC = ISD::SETGE;
6093 break;
6094 case Intrinsic::x86_sse_comineq_ss:
6095 case Intrinsic::x86_sse2_comineq_sd:
6096 Opc = X86ISD::COMI;
6097 CC = ISD::SETNE;
6098 break;
6099 case Intrinsic::x86_sse_ucomieq_ss:
6100 case Intrinsic::x86_sse2_ucomieq_sd:
6101 Opc = X86ISD::UCOMI;
6102 CC = ISD::SETEQ;
6103 break;
6104 case Intrinsic::x86_sse_ucomilt_ss:
6105 case Intrinsic::x86_sse2_ucomilt_sd:
6106 Opc = X86ISD::UCOMI;
6107 CC = ISD::SETLT;
6108 break;
6109 case Intrinsic::x86_sse_ucomile_ss:
6110 case Intrinsic::x86_sse2_ucomile_sd:
6111 Opc = X86ISD::UCOMI;
6112 CC = ISD::SETLE;
6113 break;
6114 case Intrinsic::x86_sse_ucomigt_ss:
6115 case Intrinsic::x86_sse2_ucomigt_sd:
6116 Opc = X86ISD::UCOMI;
6117 CC = ISD::SETGT;
6118 break;
6119 case Intrinsic::x86_sse_ucomige_ss:
6120 case Intrinsic::x86_sse2_ucomige_sd:
6121 Opc = X86ISD::UCOMI;
6122 CC = ISD::SETGE;
6123 break;
6124 case Intrinsic::x86_sse_ucomineq_ss:
6125 case Intrinsic::x86_sse2_ucomineq_sd:
6126 Opc = X86ISD::UCOMI;
6127 CC = ISD::SETNE;
6128 break;
6129 }
6130
Dan Gohman8181bd12008-07-27 21:46:04 +00006131 SDValue LHS = Op.getOperand(1);
6132 SDValue RHS = Op.getOperand(2);
Chris Lattnerebb91142008-12-24 23:53:05 +00006133 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006134 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6135 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng89c17632008-08-17 19:22:34 +00006136 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006137 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006138 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006139
6140 // Fix vector shift instructions where the last operand is a non-immediate
6141 // i32 value.
6142 case Intrinsic::x86_sse2_pslli_w:
6143 case Intrinsic::x86_sse2_pslli_d:
6144 case Intrinsic::x86_sse2_pslli_q:
6145 case Intrinsic::x86_sse2_psrli_w:
6146 case Intrinsic::x86_sse2_psrli_d:
6147 case Intrinsic::x86_sse2_psrli_q:
6148 case Intrinsic::x86_sse2_psrai_w:
6149 case Intrinsic::x86_sse2_psrai_d:
6150 case Intrinsic::x86_mmx_pslli_w:
6151 case Intrinsic::x86_mmx_pslli_d:
6152 case Intrinsic::x86_mmx_pslli_q:
6153 case Intrinsic::x86_mmx_psrli_w:
6154 case Intrinsic::x86_mmx_psrli_d:
6155 case Intrinsic::x86_mmx_psrli_q:
6156 case Intrinsic::x86_mmx_psrai_w:
6157 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00006158 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006159 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00006160 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006161
6162 unsigned NewIntNo = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00006163 MVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006164 switch (IntNo) {
6165 case Intrinsic::x86_sse2_pslli_w:
6166 NewIntNo = Intrinsic::x86_sse2_psll_w;
6167 break;
6168 case Intrinsic::x86_sse2_pslli_d:
6169 NewIntNo = Intrinsic::x86_sse2_psll_d;
6170 break;
6171 case Intrinsic::x86_sse2_pslli_q:
6172 NewIntNo = Intrinsic::x86_sse2_psll_q;
6173 break;
6174 case Intrinsic::x86_sse2_psrli_w:
6175 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6176 break;
6177 case Intrinsic::x86_sse2_psrli_d:
6178 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6179 break;
6180 case Intrinsic::x86_sse2_psrli_q:
6181 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6182 break;
6183 case Intrinsic::x86_sse2_psrai_w:
6184 NewIntNo = Intrinsic::x86_sse2_psra_w;
6185 break;
6186 case Intrinsic::x86_sse2_psrai_d:
6187 NewIntNo = Intrinsic::x86_sse2_psra_d;
6188 break;
6189 default: {
6190 ShAmtVT = MVT::v2i32;
6191 switch (IntNo) {
6192 case Intrinsic::x86_mmx_pslli_w:
6193 NewIntNo = Intrinsic::x86_mmx_psll_w;
6194 break;
6195 case Intrinsic::x86_mmx_pslli_d:
6196 NewIntNo = Intrinsic::x86_mmx_psll_d;
6197 break;
6198 case Intrinsic::x86_mmx_pslli_q:
6199 NewIntNo = Intrinsic::x86_mmx_psll_q;
6200 break;
6201 case Intrinsic::x86_mmx_psrli_w:
6202 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6203 break;
6204 case Intrinsic::x86_mmx_psrli_d:
6205 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6206 break;
6207 case Intrinsic::x86_mmx_psrli_q:
6208 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6209 break;
6210 case Intrinsic::x86_mmx_psrai_w:
6211 NewIntNo = Intrinsic::x86_mmx_psra_w;
6212 break;
6213 case Intrinsic::x86_mmx_psrai_d:
6214 NewIntNo = Intrinsic::x86_mmx_psra_d;
6215 break;
6216 default: abort(); // Can't reach here.
6217 }
6218 break;
6219 }
6220 }
Duncan Sands92c43912008-06-06 12:08:01 +00006221 MVT VT = Op.getValueType();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006222 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6223 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6224 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006225 DAG.getConstant(NewIntNo, MVT::i32),
6226 Op.getOperand(1), ShAmt);
6227 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006228 }
6229}
6230
Dan Gohman8181bd12008-07-27 21:46:04 +00006231SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006232 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006233 DebugLoc dl = Op.getDebugLoc();
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006234
6235 if (Depth > 0) {
6236 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6237 SDValue Offset =
6238 DAG.getConstant(TD->getPointerSize(),
6239 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006240 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michel91099d62009-02-17 22:15:04 +00006241 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006242 FrameAddr, Offset),
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006243 NULL, 0);
6244 }
6245
6246 // Just load the return address.
Dan Gohman8181bd12008-07-27 21:46:04 +00006247 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michel91099d62009-02-17 22:15:04 +00006248 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006249 RetAddrFI, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006250}
6251
Dan Gohman8181bd12008-07-27 21:46:04 +00006252SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng33633672008-09-27 01:56:22 +00006253 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6254 MFI->setFrameAddressIsTaken(true);
6255 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006256 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng33633672008-09-27 01:56:22 +00006257 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6258 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006259 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng33633672008-09-27 01:56:22 +00006260 while (Depth--)
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006261 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng33633672008-09-27 01:56:22 +00006262 return FrameAddr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006263}
6264
Dan Gohman8181bd12008-07-27 21:46:04 +00006265SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00006266 SelectionDAG &DAG) {
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006267 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006268}
6269
Dan Gohman8181bd12008-07-27 21:46:04 +00006270SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006271{
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006272 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00006273 SDValue Chain = Op.getOperand(0);
6274 SDValue Offset = Op.getOperand(1);
6275 SDValue Handler = Op.getOperand(2);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006276 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006277
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00006278 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6279 getPointerTy());
6280 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006281
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006282 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006283 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006284 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6285 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006286 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00006287 MF.getRegInfo().addLiveOut(StoreAddrReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006288
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006289 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00006290 MVT::Other,
6291 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006292}
6293
Dan Gohman8181bd12008-07-27 21:46:04 +00006294SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006295 SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006296 SDValue Root = Op.getOperand(0);
6297 SDValue Trmp = Op.getOperand(1); // trampoline
6298 SDValue FPtr = Op.getOperand(2); // nested function
6299 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006300 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006301
Dan Gohman12a9c082008-02-06 22:27:42 +00006302 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006303
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006304 const X86InstrInfo *TII =
6305 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6306
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006307 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006308 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006309
6310 // Large code-model.
6311
6312 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6313 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6314
Dan Gohmanb41dfba2008-05-14 01:58:56 +00006315 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6316 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006317
6318 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6319
6320 // Load the pointer to the nested function into R11.
6321 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00006322 SDValue Addr = Trmp;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006323 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6324 Addr, TrmpAddr, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006325
Scott Michel91099d62009-02-17 22:15:04 +00006326 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006327 DAG.getConstant(2, MVT::i64));
6328 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006329
6330 // Load the 'nest' parameter value into R10.
6331 // R10 is specified in X86CallingConv.td
6332 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michel91099d62009-02-17 22:15:04 +00006333 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006334 DAG.getConstant(10, MVT::i64));
6335 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6336 Addr, TrmpAddr, 10);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006337
Scott Michel91099d62009-02-17 22:15:04 +00006338 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006339 DAG.getConstant(12, MVT::i64));
6340 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006341
6342 // Jump to the nested function.
6343 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michel91099d62009-02-17 22:15:04 +00006344 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006345 DAG.getConstant(20, MVT::i64));
6346 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6347 Addr, TrmpAddr, 20);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006348
6349 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michel91099d62009-02-17 22:15:04 +00006350 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006351 DAG.getConstant(22, MVT::i64));
6352 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00006353 TrmpAddr, 22);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006354
Dan Gohman8181bd12008-07-27 21:46:04 +00006355 SDValue Ops[] =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006356 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6357 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006358 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00006359 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006360 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6361 unsigned CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00006362 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006363
6364 switch (CC) {
6365 default:
6366 assert(0 && "Unsupported calling convention");
6367 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006368 case CallingConv::X86_StdCall: {
6369 // Pass 'nest' parameter in ECX.
6370 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00006371 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006372
6373 // Check that ECX wasn't needed by an 'inreg' parameter.
6374 const FunctionType *FTy = Func->getFunctionType();
Devang Pateld222f862008-09-25 21:00:45 +00006375 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006376
Chris Lattner1c8733e2008-03-12 17:45:29 +00006377 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006378 unsigned InRegCount = 0;
6379 unsigned Idx = 1;
6380
6381 for (FunctionType::param_iterator I = FTy->param_begin(),
6382 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Pateld222f862008-09-25 21:00:45 +00006383 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006384 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006385 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006386
6387 if (InRegCount > 2) {
6388 cerr << "Nest register in use - reduce number of inreg parameters!\n";
6389 abort();
6390 }
6391 }
6392 break;
6393 }
6394 case CallingConv::X86_FastCall:
Duncan Sands162c1d52008-09-10 13:22:10 +00006395 case CallingConv::Fast:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006396 // Pass 'nest' parameter in EAX.
6397 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00006398 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006399 break;
6400 }
6401
Dan Gohman8181bd12008-07-27 21:46:04 +00006402 SDValue OutChains[4];
6403 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006404
Scott Michel91099d62009-02-17 22:15:04 +00006405 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006406 DAG.getConstant(10, MVT::i32));
6407 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006408
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006409 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00006410 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michel91099d62009-02-17 22:15:04 +00006411 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006412 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman12a9c082008-02-06 22:27:42 +00006413 Trmp, TrmpAddr, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006414
Scott Michel91099d62009-02-17 22:15:04 +00006415 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006416 DAG.getConstant(1, MVT::i32));
6417 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006418
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006419 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michel91099d62009-02-17 22:15:04 +00006420 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006421 DAG.getConstant(5, MVT::i32));
6422 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00006423 TrmpAddr, 5, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006424
Scott Michel91099d62009-02-17 22:15:04 +00006425 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006426 DAG.getConstant(6, MVT::i32));
6427 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006428
Dan Gohman8181bd12008-07-27 21:46:04 +00006429 SDValue Ops[] =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006430 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6431 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006432 }
6433}
6434
Dan Gohman8181bd12008-07-27 21:46:04 +00006435SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006436 /*
6437 The rounding mode is in bits 11:10 of FPSR, and has the following
6438 settings:
6439 00 Round to nearest
6440 01 Round to -inf
6441 10 Round to +inf
6442 11 Round to 0
6443
6444 FLT_ROUNDS, on the other hand, expects the following:
6445 -1 Undefined
6446 0 Round to 0
6447 1 Round to nearest
6448 2 Round to +inf
6449 3 Round to -inf
6450
6451 To perform the conversion, we do:
6452 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6453 */
6454
6455 MachineFunction &MF = DAG.getMachineFunction();
6456 const TargetMachine &TM = MF.getTarget();
6457 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6458 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands92c43912008-06-06 12:08:01 +00006459 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006460 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006461
6462 // Save FP Control Word to stack slot
6463 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman8181bd12008-07-27 21:46:04 +00006464 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006465
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006466 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng6617eed2008-09-24 23:26:36 +00006467 DAG.getEntryNode(), StackSlot);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006468
6469 // Load FP Control Word from stack slot
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006470 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006471
6472 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00006473 SDValue CWD1 =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006474 DAG.getNode(ISD::SRL, dl, MVT::i16,
6475 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006476 CWD, DAG.getConstant(0x800, MVT::i16)),
6477 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00006478 SDValue CWD2 =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006479 DAG.getNode(ISD::SRL, dl, MVT::i16,
6480 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006481 CWD, DAG.getConstant(0x400, MVT::i16)),
6482 DAG.getConstant(9, MVT::i8));
6483
Dan Gohman8181bd12008-07-27 21:46:04 +00006484 SDValue RetVal =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006485 DAG.getNode(ISD::AND, dl, MVT::i16,
6486 DAG.getNode(ISD::ADD, dl, MVT::i16,
6487 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006488 DAG.getConstant(1, MVT::i16)),
6489 DAG.getConstant(3, MVT::i16));
6490
6491
Duncan Sands92c43912008-06-06 12:08:01 +00006492 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen24dd9a52009-02-07 00:55:49 +00006493 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006494}
6495
Dan Gohman8181bd12008-07-27 21:46:04 +00006496SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00006497 MVT VT = Op.getValueType();
6498 MVT OpVT = VT;
6499 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006500 DebugLoc dl = Op.getDebugLoc();
Evan Cheng48679f42007-12-14 02:13:44 +00006501
6502 Op = Op.getOperand(0);
6503 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006504 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng48679f42007-12-14 02:13:44 +00006505 OpVT = MVT::i32;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006506 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00006507 }
Evan Cheng48679f42007-12-14 02:13:44 +00006508
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006509 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6510 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006511 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006512
6513 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00006514 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006515 Ops.push_back(Op);
6516 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6517 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6518 Ops.push_back(Op.getValue(1));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006519 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006520
6521 // Finally xor with NumBits-1.
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006522 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006523
Evan Cheng48679f42007-12-14 02:13:44 +00006524 if (VT == MVT::i8)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006525 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00006526 return Op;
6527}
6528
Dan Gohman8181bd12008-07-27 21:46:04 +00006529SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00006530 MVT VT = Op.getValueType();
6531 MVT OpVT = VT;
6532 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006533 DebugLoc dl = Op.getDebugLoc();
Evan Cheng48679f42007-12-14 02:13:44 +00006534
6535 Op = Op.getOperand(0);
6536 if (VT == MVT::i8) {
6537 OpVT = MVT::i32;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006538 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00006539 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006540
6541 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6542 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006543 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006544
6545 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00006546 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006547 Ops.push_back(Op);
6548 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6549 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6550 Ops.push_back(Op.getValue(1));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006551 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006552
Evan Cheng48679f42007-12-14 02:13:44 +00006553 if (VT == MVT::i8)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006554 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00006555 return Op;
6556}
6557
Mon P Wang14edb092008-12-18 21:42:19 +00006558SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6559 MVT VT = Op.getValueType();
6560 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006561 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00006562
Mon P Wang14edb092008-12-18 21:42:19 +00006563 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6564 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6565 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6566 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6567 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6568 //
6569 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6570 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6571 // return AloBlo + AloBhi + AhiBlo;
6572
6573 SDValue A = Op.getOperand(0);
6574 SDValue B = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00006575
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006576 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006577 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6578 A, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006579 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006580 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6581 B, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006582 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006583 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6584 A, B);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006585 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006586 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6587 A, Bhi);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006588 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006589 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6590 Ahi, B);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006591 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006592 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6593 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006594 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006595 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6596 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006597 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6598 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wang14edb092008-12-18 21:42:19 +00006599 return Res;
6600}
6601
6602
Bill Wendling7e04be62008-12-09 22:08:41 +00006603SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6604 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6605 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendlingd3511522008-12-02 01:06:39 +00006606 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6607 // has only one use.
Bill Wendlingd06b4202008-11-26 22:37:40 +00006608 SDNode *N = Op.getNode();
Bill Wendlingd3511522008-12-02 01:06:39 +00006609 SDValue LHS = N->getOperand(0);
6610 SDValue RHS = N->getOperand(1);
Bill Wendling7e04be62008-12-09 22:08:41 +00006611 unsigned BaseOp = 0;
6612 unsigned Cond = 0;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006613 DebugLoc dl = Op.getDebugLoc();
Bill Wendling7e04be62008-12-09 22:08:41 +00006614
6615 switch (Op.getOpcode()) {
6616 default: assert(0 && "Unknown ovf instruction!");
6617 case ISD::SADDO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006618 BaseOp = X86ISD::ADD;
Bill Wendling7e04be62008-12-09 22:08:41 +00006619 Cond = X86::COND_O;
6620 break;
6621 case ISD::UADDO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006622 BaseOp = X86ISD::ADD;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006623 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00006624 break;
6625 case ISD::SSUBO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006626 BaseOp = X86ISD::SUB;
Bill Wendling7e04be62008-12-09 22:08:41 +00006627 Cond = X86::COND_O;
6628 break;
6629 case ISD::USUBO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006630 BaseOp = X86ISD::SUB;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006631 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00006632 break;
6633 case ISD::SMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00006634 BaseOp = X86ISD::SMUL;
Bill Wendling7e04be62008-12-09 22:08:41 +00006635 Cond = X86::COND_O;
6636 break;
6637 case ISD::UMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00006638 BaseOp = X86ISD::UMUL;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006639 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00006640 break;
6641 }
Bill Wendlingd06b4202008-11-26 22:37:40 +00006642
Bill Wendlingd3511522008-12-02 01:06:39 +00006643 // Also sets EFLAGS.
6644 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006645 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendlingd06b4202008-11-26 22:37:40 +00006646
Bill Wendlingd3511522008-12-02 01:06:39 +00006647 SDValue SetCC =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006648 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendling35f1a9d2008-12-10 02:01:32 +00006649 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendlingd06b4202008-11-26 22:37:40 +00006650
Bill Wendlingd3511522008-12-02 01:06:39 +00006651 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6652 return Sum;
Bill Wendling4c134df2008-11-24 19:21:46 +00006653}
6654
Dan Gohman8181bd12008-07-27 21:46:04 +00006655SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00006656 MVT T = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006657 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00006658 unsigned Reg = 0;
6659 unsigned size = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00006660 switch(T.getSimpleVT()) {
6661 default:
6662 assert(false && "Invalid value type!");
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006663 case MVT::i8: Reg = X86::AL; size = 1; break;
6664 case MVT::i16: Reg = X86::AX; size = 2; break;
6665 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michel91099d62009-02-17 22:15:04 +00006666 case MVT::i64:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006667 assert(Subtarget->is64Bit() && "Node not type legal!");
6668 Reg = X86::RAX; size = 8;
Andrew Lenharth81580822008-03-05 01:15:49 +00006669 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00006670 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006671 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesenddb761b2008-09-11 03:12:59 +00006672 Op.getOperand(2), SDValue());
Dan Gohman8181bd12008-07-27 21:46:04 +00006673 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng6617eed2008-09-24 23:26:36 +00006674 Op.getOperand(1),
6675 Op.getOperand(3),
6676 DAG.getTargetConstant(size, MVT::i8),
6677 cpIn.getValue(1) };
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006678 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006679 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michel91099d62009-02-17 22:15:04 +00006680 SDValue cpOut =
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006681 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006682 return cpOut;
6683}
6684
Duncan Sands7d9834b2008-12-01 11:39:25 +00006685SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif825aa892008-08-28 23:19:51 +00006686 SelectionDAG &DAG) {
Duncan Sands7d9834b2008-12-01 11:39:25 +00006687 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharth81580822008-03-05 01:15:49 +00006688 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands7d9834b2008-12-01 11:39:25 +00006689 SDValue TheChain = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006690 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006691 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006692 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6693 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006694 rax.getValue(2));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006695 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006696 DAG.getConstant(32, MVT::i8));
6697 SDValue Ops[] = {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006698 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands7d9834b2008-12-01 11:39:25 +00006699 rdx.getValue(1)
6700 };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006701 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesenf160d802008-10-02 18:53:47 +00006702}
6703
Dale Johannesen9011d872008-09-29 22:25:26 +00006704SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6705 SDNode *Node = Op.getNode();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006706 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen9011d872008-09-29 22:25:26 +00006707 MVT T = Node->getValueType(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006708 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Dale Johannesen9011d872008-09-29 22:25:26 +00006709 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006710 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006711 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen9011d872008-09-29 22:25:26 +00006712 Node->getOperand(0),
6713 Node->getOperand(1), negOp,
6714 cast<AtomicSDNode>(Node)->getSrcValue(),
6715 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang078a62d2008-05-05 19:05:59 +00006716}
6717
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006718/// LowerOperation - Provide custom lowering hooks for some operations.
6719///
Dan Gohman8181bd12008-07-27 21:46:04 +00006720SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006721 switch (Op.getOpcode()) {
6722 default: assert(0 && "Should not custom lower this!");
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006723 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6724 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006725 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6726 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6727 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6728 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6729 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6730 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6731 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
6732 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00006733 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006734 case ISD::SHL_PARTS:
6735 case ISD::SRA_PARTS:
6736 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6737 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesena359b8b2008-10-21 20:50:01 +00006738 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006739 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
6740 case ISD::FABS: return LowerFABS(Op, DAG);
6741 case ISD::FNEG: return LowerFNEG(Op, DAG);
6742 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00006743 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00006744 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00006745 case ISD::SELECT: return LowerSELECT(Op, DAG);
6746 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006747 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
6748 case ISD::CALL: return LowerCALL(Op, DAG);
6749 case ISD::RET: return LowerRET(Op, DAG);
6750 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006751 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00006752 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006753 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
6754 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6755 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6756 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
6757 case ISD::FRAME_TO_ARGS_OFFSET:
6758 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
6759 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
6760 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006761 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00006762 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00006763 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6764 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wang14edb092008-12-18 21:42:19 +00006765 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling7e04be62008-12-09 22:08:41 +00006766 case ISD::SADDO:
6767 case ISD::UADDO:
6768 case ISD::SSUBO:
6769 case ISD::USUBO:
6770 case ISD::SMULO:
6771 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +00006772 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006773 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006774}
6775
Duncan Sands7d9834b2008-12-01 11:39:25 +00006776void X86TargetLowering::
6777ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6778 SelectionDAG &DAG, unsigned NewOp) {
6779 MVT T = Node->getValueType(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006780 DebugLoc dl = Node->getDebugLoc();
Duncan Sands7d9834b2008-12-01 11:39:25 +00006781 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6782
6783 SDValue Chain = Node->getOperand(0);
6784 SDValue In1 = Node->getOperand(1);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006785 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006786 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006787 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006788 Node->getOperand(2), DAG.getIntPtrConstant(1));
6789 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6790 // have a MemOperand. Pass the info through as a normal operand.
6791 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6792 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6793 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006794 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands7d9834b2008-12-01 11:39:25 +00006795 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006796 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00006797 Results.push_back(Result.getValue(2));
6798}
6799
Duncan Sandsac496a12008-07-04 11:47:58 +00006800/// ReplaceNodeResults - Replace a node with an illegal result type
6801/// with a new node built out of custom code.
Duncan Sands7d9834b2008-12-01 11:39:25 +00006802void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6803 SmallVectorImpl<SDValue>&Results,
6804 SelectionDAG &DAG) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006805 DebugLoc dl = N->getDebugLoc();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006806 switch (N->getOpcode()) {
Duncan Sands8ec7aa72008-10-20 15:56:33 +00006807 default:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006808 assert(false && "Do not know how to custom type legalize this operation!");
6809 return;
6810 case ISD::FP_TO_SINT: {
6811 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG);
6812 SDValue FIST = Vals.first, StackSlot = Vals.second;
6813 if (FIST.getNode() != 0) {
6814 MVT VT = N->getValueType(0);
6815 // Return a load from the stack slot.
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006816 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands7d9834b2008-12-01 11:39:25 +00006817 }
6818 return;
6819 }
6820 case ISD::READCYCLECOUNTER: {
6821 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6822 SDValue TheChain = N->getOperand(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006823 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michel91099d62009-02-17 22:15:04 +00006824 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006825 rd.getValue(1));
6826 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006827 eax.getValue(2));
6828 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6829 SDValue Ops[] = { eax, edx };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006830 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00006831 Results.push_back(edx.getValue(1));
6832 return;
6833 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006834 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands7d9834b2008-12-01 11:39:25 +00006835 MVT T = N->getValueType(0);
6836 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6837 SDValue cpInL, cpInH;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006838 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands7d9834b2008-12-01 11:39:25 +00006839 DAG.getConstant(0, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006840 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands7d9834b2008-12-01 11:39:25 +00006841 DAG.getConstant(1, MVT::i32));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006842 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6843 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006844 cpInL.getValue(1));
6845 SDValue swapInL, swapInH;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006846 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands7d9834b2008-12-01 11:39:25 +00006847 DAG.getConstant(0, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006848 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands7d9834b2008-12-01 11:39:25 +00006849 DAG.getConstant(1, MVT::i32));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006850 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006851 cpInH.getValue(1));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006852 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006853 swapInL.getValue(1));
6854 SDValue Ops[] = { swapInH.getValue(0),
6855 N->getOperand(1),
6856 swapInH.getValue(1) };
6857 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006858 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006859 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6860 MVT::i32, Result.getValue(1));
6861 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6862 MVT::i32, cpOutL.getValue(2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00006863 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006864 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00006865 Results.push_back(cpOutH.getValue(1));
6866 return;
6867 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006868 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006869 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6870 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006871 case ISD::ATOMIC_LOAD_AND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006872 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6873 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006874 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006875 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6876 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006877 case ISD::ATOMIC_LOAD_OR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006878 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6879 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006880 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006881 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6882 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006883 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006884 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6885 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006886 case ISD::ATOMIC_SWAP:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006887 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6888 return;
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006889 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006890}
6891
6892const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6893 switch (Opcode) {
6894 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00006895 case X86ISD::BSF: return "X86ISD::BSF";
6896 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006897 case X86ISD::SHLD: return "X86ISD::SHLD";
6898 case X86ISD::SHRD: return "X86ISD::SHRD";
6899 case X86ISD::FAND: return "X86ISD::FAND";
6900 case X86ISD::FOR: return "X86ISD::FOR";
6901 case X86ISD::FXOR: return "X86ISD::FXOR";
6902 case X86ISD::FSRL: return "X86ISD::FSRL";
6903 case X86ISD::FILD: return "X86ISD::FILD";
6904 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
6905 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6906 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6907 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
6908 case X86ISD::FLD: return "X86ISD::FLD";
6909 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006910 case X86ISD::CALL: return "X86ISD::CALL";
6911 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6912 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00006913 case X86ISD::BT: return "X86ISD::BT";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006914 case X86ISD::CMP: return "X86ISD::CMP";
6915 case X86ISD::COMI: return "X86ISD::COMI";
6916 case X86ISD::UCOMI: return "X86ISD::UCOMI";
6917 case X86ISD::SETCC: return "X86ISD::SETCC";
6918 case X86ISD::CMOV: return "X86ISD::CMOV";
6919 case X86ISD::BRCOND: return "X86ISD::BRCOND";
6920 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
6921 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6922 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006923 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
6924 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begemand77e59e2008-02-11 04:19:36 +00006925 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006926 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00006927 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6928 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006929 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begeman2c87c422009-02-23 08:49:38 +00006930 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006931 case X86ISD::FMAX: return "X86ISD::FMAX";
6932 case X86ISD::FMIN: return "X86ISD::FMIN";
6933 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6934 case X86ISD::FRCP: return "X86ISD::FRCP";
6935 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
6936 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
6937 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00006938 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006939 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00006940 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6941 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesenf160d802008-10-02 18:53:47 +00006942 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
6943 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
6944 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
6945 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
6946 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
6947 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00006948 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
6949 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00006950 case X86ISD::VSHL: return "X86ISD::VSHL";
6951 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00006952 case X86ISD::CMPPD: return "X86ISD::CMPPD";
6953 case X86ISD::CMPPS: return "X86ISD::CMPPS";
6954 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
6955 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
6956 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
6957 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
6958 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
6959 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
6960 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
6961 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingae034ed2008-12-12 00:56:36 +00006962 case X86ISD::ADD: return "X86ISD::ADD";
6963 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingf5399032008-12-12 21:15:41 +00006964 case X86ISD::SMUL: return "X86ISD::SMUL";
6965 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006966 }
6967}
6968
6969// isLegalAddressingMode - Return true if the addressing mode represented
6970// by AM is legal for this target, for a load/store of the specified type.
Scott Michel91099d62009-02-17 22:15:04 +00006971bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006972 const Type *Ty) const {
6973 // X86 supports extremely general addressing modes.
Scott Michel91099d62009-02-17 22:15:04 +00006974
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006975 // X86 allows a sign-extended 32-bit immediate field as a displacement.
6976 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
6977 return false;
Scott Michel91099d62009-02-17 22:15:04 +00006978
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006979 if (AM.BaseGV) {
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006980 // We can only fold this if we don't need an extra load.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006981 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
6982 return false;
Dale Johannesen64660e92008-12-05 21:47:27 +00006983 // If BaseGV requires a register, we cannot also have a BaseReg.
6984 if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) &&
6985 AM.HasBaseReg)
6986 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006987
6988 // X86-64 only supports addr of globals in small code model.
6989 if (Subtarget->is64Bit()) {
6990 if (getTargetMachine().getCodeModel() != CodeModel::Small)
6991 return false;
6992 // If lower 4G is not available, then we must use rip-relative addressing.
6993 if (AM.BaseOffs || AM.Scale > 1)
6994 return false;
6995 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006996 }
Scott Michel91099d62009-02-17 22:15:04 +00006997
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006998 switch (AM.Scale) {
6999 case 0:
7000 case 1:
7001 case 2:
7002 case 4:
7003 case 8:
7004 // These scales always work.
7005 break;
7006 case 3:
7007 case 5:
7008 case 9:
7009 // These scales are formed with basereg+scalereg. Only accept if there is
7010 // no basereg yet.
7011 if (AM.HasBaseReg)
7012 return false;
7013 break;
7014 default: // Other stuff never works.
7015 return false;
7016 }
Scott Michel91099d62009-02-17 22:15:04 +00007017
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007018 return true;
7019}
7020
7021
Evan Cheng27a820a2007-10-26 01:56:11 +00007022bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7023 if (!Ty1->isInteger() || !Ty2->isInteger())
7024 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00007025 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7026 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00007027 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00007028 return false;
7029 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00007030}
7031
Duncan Sands92c43912008-06-06 12:08:01 +00007032bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7033 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00007034 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00007035 unsigned NumBits1 = VT1.getSizeInBits();
7036 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00007037 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00007038 return false;
7039 return Subtarget->is64Bit() || NumBits1 < 64;
7040}
Evan Cheng27a820a2007-10-26 01:56:11 +00007041
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007042/// isShuffleMaskLegal - Targets can use this to indicate that they only
7043/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7044/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7045/// are assumed to be legal.
7046bool
Dan Gohman8181bd12008-07-27 21:46:04 +00007047X86TargetLowering::isShuffleMaskLegal(SDValue Mask, MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007048 // Only do shuffles on 128-bit vector types for now.
Nate Begeman2c87c422009-02-23 08:49:38 +00007049 // FIXME: pshufb, blends
Duncan Sands92c43912008-06-06 12:08:01 +00007050 if (VT.getSizeInBits() == 64) return false;
Gabor Greif1c80d112008-08-28 21:40:38 +00007051 return (Mask.getNode()->getNumOperands() <= 4 ||
7052 isIdentityMask(Mask.getNode()) ||
7053 isIdentityMask(Mask.getNode(), true) ||
7054 isSplatMask(Mask.getNode()) ||
Nate Begeman2c87c422009-02-23 08:49:38 +00007055 X86::isPSHUFHWMask(Mask.getNode()) ||
7056 X86::isPSHUFLWMask(Mask.getNode()) ||
Gabor Greif1c80d112008-08-28 21:40:38 +00007057 X86::isUNPCKLMask(Mask.getNode()) ||
7058 X86::isUNPCKHMask(Mask.getNode()) ||
7059 X86::isUNPCKL_v_undef_Mask(Mask.getNode()) ||
7060 X86::isUNPCKH_v_undef_Mask(Mask.getNode()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007061}
7062
Dan Gohman48d5f062008-04-09 20:09:42 +00007063bool
Dan Gohman8181bd12008-07-27 21:46:04 +00007064X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +00007065 MVT EVT, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007066 unsigned NumElts = BVOps.size();
7067 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00007068 if (EVT.getSizeInBits() * NumElts == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007069 if (NumElts == 2) return true;
7070 if (NumElts == 4) {
7071 return (isMOVLMask(&BVOps[0], 4) ||
7072 isCommutedMOVL(&BVOps[0], 4, true) ||
Scott Michel91099d62009-02-17 22:15:04 +00007073 isSHUFPMask(&BVOps[0], 4) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007074 isCommutedSHUFP(&BVOps[0], 4));
7075 }
7076 return false;
7077}
7078
7079//===----------------------------------------------------------------------===//
7080// X86 Scheduler Hooks
7081//===----------------------------------------------------------------------===//
7082
Mon P Wang078a62d2008-05-05 19:05:59 +00007083// private utility function
7084MachineBasicBlock *
7085X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7086 MachineBasicBlock *MBB,
7087 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007088 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00007089 unsigned LoadOpc,
7090 unsigned CXchgOpc,
7091 unsigned copyOpc,
7092 unsigned notOpc,
7093 unsigned EAXreg,
7094 TargetRegisterClass *RC,
Dan Gohman96d60922009-02-07 16:15:20 +00007095 bool invSrc) const {
Mon P Wang078a62d2008-05-05 19:05:59 +00007096 // For the atomic bitwise operator, we generate
7097 // thisMBB:
7098 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00007099 // ld t1 = [bitinstr.addr]
7100 // op t2 = t1, [bitinstr.val]
7101 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00007102 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7103 // bz newMBB
7104 // fallthrough -->nextMBB
7105 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7106 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007107 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00007108 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007109
Mon P Wang078a62d2008-05-05 19:05:59 +00007110 /// First build the CFG
7111 MachineFunction *F = MBB->getParent();
7112 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00007113 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7114 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7115 F->insert(MBBIter, newMBB);
7116 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007117
Mon P Wang078a62d2008-05-05 19:05:59 +00007118 // Move all successors to thisMBB to nextMBB
7119 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007120
Mon P Wang078a62d2008-05-05 19:05:59 +00007121 // Update thisMBB to fall through to newMBB
7122 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007123
Mon P Wang078a62d2008-05-05 19:05:59 +00007124 // newMBB jumps to itself and fall through to nextMBB
7125 newMBB->addSuccessor(nextMBB);
7126 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007127
Mon P Wang078a62d2008-05-05 19:05:59 +00007128 // Insert instructions into newMBB based on incoming instruction
7129 assert(bInstr->getNumOperands() < 8 && "unexpected number of operands");
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007130 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang078a62d2008-05-05 19:05:59 +00007131 MachineOperand& destOper = bInstr->getOperand(0);
7132 MachineOperand* argOpers[6];
7133 int numArgs = bInstr->getNumOperands() - 1;
7134 for (int i=0; i < numArgs; ++i)
7135 argOpers[i] = &bInstr->getOperand(i+1);
7136
7137 // x86 address has 4 operands: base, index, scale, and displacement
7138 int lastAddrIndx = 3; // [0,3]
7139 int valArgIndx = 4;
Scott Michel91099d62009-02-17 22:15:04 +00007140
Dale Johannesend20e4452008-08-19 18:47:28 +00007141 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007142 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00007143 for (int i=0; i <= lastAddrIndx; ++i)
7144 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007145
Dale Johannesend20e4452008-08-19 18:47:28 +00007146 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007147 if (invSrc) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007148 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007149 }
Scott Michel91099d62009-02-17 22:15:04 +00007150 else
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007151 tt = t1;
7152
Dale Johannesend20e4452008-08-19 18:47:28 +00007153 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007154 assert((argOpers[valArgIndx]->isReg() ||
7155 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00007156 "invalid operand");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007157 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007158 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang078a62d2008-05-05 19:05:59 +00007159 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007160 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007161 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00007162 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007163
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007164 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00007165 MIB.addReg(t1);
Scott Michel91099d62009-02-17 22:15:04 +00007166
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007167 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00007168 for (int i=0; i <= lastAddrIndx; ++i)
7169 (*MIB).addOperand(*argOpers[i]);
7170 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00007171 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7172 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7173
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007174 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesend20e4452008-08-19 18:47:28 +00007175 MIB.addReg(EAXreg);
Scott Michel91099d62009-02-17 22:15:04 +00007176
Mon P Wang078a62d2008-05-05 19:05:59 +00007177 // insert branch
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007178 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00007179
Dan Gohman221a4372008-07-07 23:14:23 +00007180 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00007181 return nextMBB;
7182}
7183
Dale Johannesen44eb5372008-10-03 19:41:08 +00007184// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang078a62d2008-05-05 19:05:59 +00007185MachineBasicBlock *
Dale Johannesenf160d802008-10-02 18:53:47 +00007186X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7187 MachineBasicBlock *MBB,
7188 unsigned regOpcL,
7189 unsigned regOpcH,
7190 unsigned immOpcL,
7191 unsigned immOpcH,
Dan Gohman96d60922009-02-07 16:15:20 +00007192 bool invSrc) const {
Dale Johannesenf160d802008-10-02 18:53:47 +00007193 // For the atomic bitwise operator, we generate
7194 // thisMBB (instructions are in pairs, except cmpxchg8b)
7195 // ld t1,t2 = [bitinstr.addr]
7196 // newMBB:
7197 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7198 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007199 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesenf160d802008-10-02 18:53:47 +00007200 // mov ECX, EBX <- t5, t6
7201 // mov EAX, EDX <- t1, t2
7202 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7203 // mov t3, t4 <- EAX, EDX
7204 // bz newMBB
7205 // result in out1, out2
7206 // fallthrough -->nextMBB
7207
7208 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7209 const unsigned LoadOpc = X86::MOV32rm;
7210 const unsigned copyOpc = X86::MOV32rr;
7211 const unsigned NotOpc = X86::NOT32r;
7212 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7213 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7214 MachineFunction::iterator MBBIter = MBB;
7215 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007216
Dale Johannesenf160d802008-10-02 18:53:47 +00007217 /// First build the CFG
7218 MachineFunction *F = MBB->getParent();
7219 MachineBasicBlock *thisMBB = MBB;
7220 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7221 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7222 F->insert(MBBIter, newMBB);
7223 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007224
Dale Johannesenf160d802008-10-02 18:53:47 +00007225 // Move all successors to thisMBB to nextMBB
7226 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007227
Dale Johannesenf160d802008-10-02 18:53:47 +00007228 // Update thisMBB to fall through to newMBB
7229 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007230
Dale Johannesenf160d802008-10-02 18:53:47 +00007231 // newMBB jumps to itself and fall through to nextMBB
7232 newMBB->addSuccessor(nextMBB);
7233 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007234
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007235 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesenf160d802008-10-02 18:53:47 +00007236 // Insert instructions into newMBB based on incoming instruction
7237 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
7238 assert(bInstr->getNumOperands() < 18 && "unexpected number of operands");
7239 MachineOperand& dest1Oper = bInstr->getOperand(0);
7240 MachineOperand& dest2Oper = bInstr->getOperand(1);
7241 MachineOperand* argOpers[6];
7242 for (int i=0; i < 6; ++i)
7243 argOpers[i] = &bInstr->getOperand(i+2);
7244
7245 // x86 address has 4 operands: base, index, scale, and displacement
7246 int lastAddrIndx = 3; // [0,3]
Scott Michel91099d62009-02-17 22:15:04 +00007247
Dale Johannesenf160d802008-10-02 18:53:47 +00007248 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007249 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesenf160d802008-10-02 18:53:47 +00007250 for (int i=0; i <= lastAddrIndx; ++i)
7251 (*MIB).addOperand(*argOpers[i]);
7252 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007253 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007254 // add 4 to displacement.
Dale Johannesenf160d802008-10-02 18:53:47 +00007255 for (int i=0; i <= lastAddrIndx-1; ++i)
7256 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007257 MachineOperand newOp3 = *(argOpers[3]);
7258 if (newOp3.isImm())
7259 newOp3.setImm(newOp3.getImm()+4);
7260 else
7261 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesenf160d802008-10-02 18:53:47 +00007262 (*MIB).addOperand(newOp3);
7263
7264 // t3/4 are defined later, at the bottom of the loop
7265 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7266 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007267 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00007268 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007269 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00007270 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7271
7272 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7273 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michel91099d62009-02-17 22:15:04 +00007274 if (invSrc) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007275 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7276 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesenf160d802008-10-02 18:53:47 +00007277 } else {
7278 tt1 = t1;
7279 tt2 = t2;
7280 }
7281
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007282 assert((argOpers[4]->isReg() || argOpers[4]->isImm()) &&
Dale Johannesenf160d802008-10-02 18:53:47 +00007283 "invalid operand");
7284 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7285 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007286 if (argOpers[4]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007287 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesenf160d802008-10-02 18:53:47 +00007288 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007289 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007290 if (regOpcL != X86::MOV32rr)
7291 MIB.addReg(tt1);
Dale Johannesenf160d802008-10-02 18:53:47 +00007292 (*MIB).addOperand(*argOpers[4]);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007293 assert(argOpers[5]->isReg() == argOpers[4]->isReg());
7294 assert(argOpers[5]->isImm() == argOpers[4]->isImm());
7295 if (argOpers[5]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007296 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesenf160d802008-10-02 18:53:47 +00007297 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007298 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007299 if (regOpcH != X86::MOV32rr)
7300 MIB.addReg(tt2);
Dale Johannesenf160d802008-10-02 18:53:47 +00007301 (*MIB).addOperand(*argOpers[5]);
7302
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007303 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesenf160d802008-10-02 18:53:47 +00007304 MIB.addReg(t1);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007305 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesenf160d802008-10-02 18:53:47 +00007306 MIB.addReg(t2);
7307
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007308 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesenf160d802008-10-02 18:53:47 +00007309 MIB.addReg(t5);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007310 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesenf160d802008-10-02 18:53:47 +00007311 MIB.addReg(t6);
Scott Michel91099d62009-02-17 22:15:04 +00007312
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007313 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesenf160d802008-10-02 18:53:47 +00007314 for (int i=0; i <= lastAddrIndx; ++i)
7315 (*MIB).addOperand(*argOpers[i]);
7316
7317 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7318 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7319
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007320 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesenf160d802008-10-02 18:53:47 +00007321 MIB.addReg(X86::EAX);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007322 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesenf160d802008-10-02 18:53:47 +00007323 MIB.addReg(X86::EDX);
Scott Michel91099d62009-02-17 22:15:04 +00007324
Dale Johannesenf160d802008-10-02 18:53:47 +00007325 // insert branch
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007326 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesenf160d802008-10-02 18:53:47 +00007327
7328 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7329 return nextMBB;
7330}
7331
7332// private utility function
7333MachineBasicBlock *
Mon P Wang078a62d2008-05-05 19:05:59 +00007334X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7335 MachineBasicBlock *MBB,
Dan Gohman96d60922009-02-07 16:15:20 +00007336 unsigned cmovOpc) const {
Mon P Wang078a62d2008-05-05 19:05:59 +00007337 // For the atomic min/max operator, we generate
7338 // thisMBB:
7339 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00007340 // ld t1 = [min/max.addr]
Scott Michel91099d62009-02-17 22:15:04 +00007341 // mov t2 = [min/max.val]
Mon P Wang078a62d2008-05-05 19:05:59 +00007342 // cmp t1, t2
7343 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00007344 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00007345 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7346 // bz newMBB
7347 // fallthrough -->nextMBB
7348 //
7349 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7350 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007351 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00007352 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007353
Mon P Wang078a62d2008-05-05 19:05:59 +00007354 /// First build the CFG
7355 MachineFunction *F = MBB->getParent();
7356 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00007357 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7358 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7359 F->insert(MBBIter, newMBB);
7360 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007361
Mon P Wang078a62d2008-05-05 19:05:59 +00007362 // Move all successors to thisMBB to nextMBB
7363 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007364
Mon P Wang078a62d2008-05-05 19:05:59 +00007365 // Update thisMBB to fall through to newMBB
7366 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007367
Mon P Wang078a62d2008-05-05 19:05:59 +00007368 // newMBB jumps to newMBB and fall through to nextMBB
7369 newMBB->addSuccessor(nextMBB);
7370 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007371
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007372 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang078a62d2008-05-05 19:05:59 +00007373 // Insert instructions into newMBB based on incoming instruction
7374 assert(mInstr->getNumOperands() < 8 && "unexpected number of operands");
7375 MachineOperand& destOper = mInstr->getOperand(0);
7376 MachineOperand* argOpers[6];
7377 int numArgs = mInstr->getNumOperands() - 1;
7378 for (int i=0; i < numArgs; ++i)
7379 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michel91099d62009-02-17 22:15:04 +00007380
Mon P Wang078a62d2008-05-05 19:05:59 +00007381 // x86 address has 4 operands: base, index, scale, and displacement
7382 int lastAddrIndx = 3; // [0,3]
7383 int valArgIndx = 4;
Scott Michel91099d62009-02-17 22:15:04 +00007384
Mon P Wang318b0372008-05-05 22:56:23 +00007385 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007386 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00007387 for (int i=0; i <= lastAddrIndx; ++i)
7388 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00007389
Mon P Wang078a62d2008-05-05 19:05:59 +00007390 // We only support register and immediate values
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007391 assert((argOpers[valArgIndx]->isReg() ||
7392 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00007393 "invalid operand");
Scott Michel91099d62009-02-17 22:15:04 +00007394
7395 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007396 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007397 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michel91099d62009-02-17 22:15:04 +00007398 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007399 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang078a62d2008-05-05 19:05:59 +00007400 (*MIB).addOperand(*argOpers[valArgIndx]);
7401
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007402 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wang318b0372008-05-05 22:56:23 +00007403 MIB.addReg(t1);
7404
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007405 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang078a62d2008-05-05 19:05:59 +00007406 MIB.addReg(t1);
7407 MIB.addReg(t2);
7408
7409 // Generate movc
7410 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007411 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang078a62d2008-05-05 19:05:59 +00007412 MIB.addReg(t2);
7413 MIB.addReg(t1);
7414
7415 // Cmp and exchange if none has modified the memory location
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007416 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang078a62d2008-05-05 19:05:59 +00007417 for (int i=0; i <= lastAddrIndx; ++i)
7418 (*MIB).addOperand(*argOpers[i]);
7419 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00007420 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7421 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michel91099d62009-02-17 22:15:04 +00007422
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007423 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang078a62d2008-05-05 19:05:59 +00007424 MIB.addReg(X86::EAX);
Scott Michel91099d62009-02-17 22:15:04 +00007425
Mon P Wang078a62d2008-05-05 19:05:59 +00007426 // insert branch
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007427 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00007428
Dan Gohman221a4372008-07-07 23:14:23 +00007429 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00007430 return nextMBB;
7431}
7432
7433
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007434MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00007435X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman96d60922009-02-07 16:15:20 +00007436 MachineBasicBlock *BB) const {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007437 DebugLoc dl = MI->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007438 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7439 switch (MI->getOpcode()) {
7440 default: assert(false && "Unexpected instr type to insert");
Mon P Wang83edba52008-12-12 01:25:51 +00007441 case X86::CMOV_V1I64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007442 case X86::CMOV_FR32:
7443 case X86::CMOV_FR64:
7444 case X86::CMOV_V4F32:
7445 case X86::CMOV_V2F64:
Evan Cheng621216e2007-09-29 00:00:36 +00007446 case X86::CMOV_V2I64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007447 // To "insert" a SELECT_CC instruction, we actually have to insert the
7448 // diamond control-flow pattern. The incoming instruction knows the
7449 // destination vreg to set, the condition code register to branch on, the
7450 // true/false values to select between, and a branch opcode to use.
7451 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007452 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007453 ++It;
7454
7455 // thisMBB:
7456 // ...
7457 // TrueVal = ...
7458 // cmpTY ccX, r1, r2
7459 // bCC copy1MBB
7460 // fallthrough --> copy0MBB
7461 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +00007462 MachineFunction *F = BB->getParent();
7463 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7464 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007465 unsigned Opc =
7466 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007467 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +00007468 F->insert(It, copy0MBB);
7469 F->insert(It, sinkMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00007470 // Update machine-CFG edges by transferring all successors of the current
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007471 // block to the new block which will contain the Phi node for the select.
Mon P Wang078a62d2008-05-05 19:05:59 +00007472 sinkMBB->transferSuccessors(BB);
7473
7474 // Add the true and fallthrough blocks as its successors.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007475 BB->addSuccessor(copy0MBB);
7476 BB->addSuccessor(sinkMBB);
7477
7478 // copy0MBB:
7479 // %FalseValue = ...
7480 // # fallthrough to sinkMBB
7481 BB = copy0MBB;
7482
7483 // Update machine-CFG edges
7484 BB->addSuccessor(sinkMBB);
7485
7486 // sinkMBB:
7487 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7488 // ...
7489 BB = sinkMBB;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007490 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007491 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7492 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7493
Dan Gohman221a4372008-07-07 23:14:23 +00007494 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007495 return BB;
7496 }
7497
7498 case X86::FP32_TO_INT16_IN_MEM:
7499 case X86::FP32_TO_INT32_IN_MEM:
7500 case X86::FP32_TO_INT64_IN_MEM:
7501 case X86::FP64_TO_INT16_IN_MEM:
7502 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00007503 case X86::FP64_TO_INT64_IN_MEM:
7504 case X86::FP80_TO_INT16_IN_MEM:
7505 case X86::FP80_TO_INT32_IN_MEM:
7506 case X86::FP80_TO_INT64_IN_MEM: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007507 // Change the floating point control register to use "round towards zero"
7508 // mode when truncating to an integer value.
7509 MachineFunction *F = BB->getParent();
7510 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007511 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007512
7513 // Load the old value of the high byte of the control word...
7514 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00007515 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michel91099d62009-02-17 22:15:04 +00007516 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007517 CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007518
7519 // Set the high part to be round to zero...
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007520 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007521 .addImm(0xC7F);
7522
7523 // Reload the modified control word now...
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007524 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007525
7526 // Restore the memory image of control word to original value
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007527 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007528 .addReg(OldCW);
7529
7530 // Get the X86 opcode to use.
7531 unsigned Opc;
7532 switch (MI->getOpcode()) {
7533 default: assert(0 && "illegal opcode!");
7534 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7535 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7536 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7537 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7538 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7539 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00007540 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7541 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7542 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007543 }
7544
7545 X86AddressMode AM;
7546 MachineOperand &Op = MI->getOperand(0);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007547 if (Op.isReg()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007548 AM.BaseType = X86AddressMode::RegBase;
7549 AM.Base.Reg = Op.getReg();
7550 } else {
7551 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00007552 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007553 }
7554 Op = MI->getOperand(1);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007555 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007556 AM.Scale = Op.getImm();
7557 Op = MI->getOperand(2);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007558 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007559 AM.IndexReg = Op.getImm();
7560 Op = MI->getOperand(3);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007561 if (Op.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007562 AM.GV = Op.getGlobal();
7563 } else {
7564 AM.Disp = Op.getImm();
7565 }
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007566 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007567 .addReg(MI->getOperand(4).getReg());
7568
7569 // Reload the original control word now.
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007570 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007571
Dan Gohman221a4372008-07-07 23:14:23 +00007572 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007573 return BB;
7574 }
Mon P Wang078a62d2008-05-05 19:05:59 +00007575 case X86::ATOMAND32:
7576 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michel91099d62009-02-17 22:15:04 +00007577 X86::AND32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00007578 X86::LCMPXCHG32, X86::MOV32rr,
7579 X86::NOT32r, X86::EAX,
7580 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00007581 case X86::ATOMOR32:
Scott Michel91099d62009-02-17 22:15:04 +00007582 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7583 X86::OR32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00007584 X86::LCMPXCHG32, X86::MOV32rr,
7585 X86::NOT32r, X86::EAX,
7586 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00007587 case X86::ATOMXOR32:
7588 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michel91099d62009-02-17 22:15:04 +00007589 X86::XOR32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00007590 X86::LCMPXCHG32, X86::MOV32rr,
7591 X86::NOT32r, X86::EAX,
7592 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007593 case X86::ATOMNAND32:
7594 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007595 X86::AND32ri, X86::MOV32rm,
7596 X86::LCMPXCHG32, X86::MOV32rr,
7597 X86::NOT32r, X86::EAX,
7598 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00007599 case X86::ATOMMIN32:
7600 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7601 case X86::ATOMMAX32:
7602 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7603 case X86::ATOMUMIN32:
7604 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7605 case X86::ATOMUMAX32:
7606 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00007607
7608 case X86::ATOMAND16:
7609 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7610 X86::AND16ri, X86::MOV16rm,
7611 X86::LCMPXCHG16, X86::MOV16rr,
7612 X86::NOT16r, X86::AX,
7613 X86::GR16RegisterClass);
7614 case X86::ATOMOR16:
Scott Michel91099d62009-02-17 22:15:04 +00007615 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007616 X86::OR16ri, X86::MOV16rm,
7617 X86::LCMPXCHG16, X86::MOV16rr,
7618 X86::NOT16r, X86::AX,
7619 X86::GR16RegisterClass);
7620 case X86::ATOMXOR16:
7621 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7622 X86::XOR16ri, X86::MOV16rm,
7623 X86::LCMPXCHG16, X86::MOV16rr,
7624 X86::NOT16r, X86::AX,
7625 X86::GR16RegisterClass);
7626 case X86::ATOMNAND16:
7627 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7628 X86::AND16ri, X86::MOV16rm,
7629 X86::LCMPXCHG16, X86::MOV16rr,
7630 X86::NOT16r, X86::AX,
7631 X86::GR16RegisterClass, true);
7632 case X86::ATOMMIN16:
7633 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7634 case X86::ATOMMAX16:
7635 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7636 case X86::ATOMUMIN16:
7637 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7638 case X86::ATOMUMAX16:
7639 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7640
7641 case X86::ATOMAND8:
7642 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7643 X86::AND8ri, X86::MOV8rm,
7644 X86::LCMPXCHG8, X86::MOV8rr,
7645 X86::NOT8r, X86::AL,
7646 X86::GR8RegisterClass);
7647 case X86::ATOMOR8:
Scott Michel91099d62009-02-17 22:15:04 +00007648 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007649 X86::OR8ri, X86::MOV8rm,
7650 X86::LCMPXCHG8, X86::MOV8rr,
7651 X86::NOT8r, X86::AL,
7652 X86::GR8RegisterClass);
7653 case X86::ATOMXOR8:
7654 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7655 X86::XOR8ri, X86::MOV8rm,
7656 X86::LCMPXCHG8, X86::MOV8rr,
7657 X86::NOT8r, X86::AL,
7658 X86::GR8RegisterClass);
7659 case X86::ATOMNAND8:
7660 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7661 X86::AND8ri, X86::MOV8rm,
7662 X86::LCMPXCHG8, X86::MOV8rr,
7663 X86::NOT8r, X86::AL,
7664 X86::GR8RegisterClass, true);
7665 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesenf160d802008-10-02 18:53:47 +00007666 // This group is for 64-bit host.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007667 case X86::ATOMAND64:
7668 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michel91099d62009-02-17 22:15:04 +00007669 X86::AND64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007670 X86::LCMPXCHG64, X86::MOV64rr,
7671 X86::NOT64r, X86::RAX,
7672 X86::GR64RegisterClass);
7673 case X86::ATOMOR64:
Scott Michel91099d62009-02-17 22:15:04 +00007674 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7675 X86::OR64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007676 X86::LCMPXCHG64, X86::MOV64rr,
7677 X86::NOT64r, X86::RAX,
7678 X86::GR64RegisterClass);
7679 case X86::ATOMXOR64:
7680 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michel91099d62009-02-17 22:15:04 +00007681 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007682 X86::LCMPXCHG64, X86::MOV64rr,
7683 X86::NOT64r, X86::RAX,
7684 X86::GR64RegisterClass);
7685 case X86::ATOMNAND64:
7686 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7687 X86::AND64ri32, X86::MOV64rm,
7688 X86::LCMPXCHG64, X86::MOV64rr,
7689 X86::NOT64r, X86::RAX,
7690 X86::GR64RegisterClass, true);
7691 case X86::ATOMMIN64:
7692 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7693 case X86::ATOMMAX64:
7694 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7695 case X86::ATOMUMIN64:
7696 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7697 case X86::ATOMUMAX64:
7698 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesenf160d802008-10-02 18:53:47 +00007699
7700 // This group does 64-bit operations on a 32-bit host.
7701 case X86::ATOMAND6432:
Scott Michel91099d62009-02-17 22:15:04 +00007702 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007703 X86::AND32rr, X86::AND32rr,
7704 X86::AND32ri, X86::AND32ri,
7705 false);
7706 case X86::ATOMOR6432:
Scott Michel91099d62009-02-17 22:15:04 +00007707 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007708 X86::OR32rr, X86::OR32rr,
7709 X86::OR32ri, X86::OR32ri,
7710 false);
7711 case X86::ATOMXOR6432:
Scott Michel91099d62009-02-17 22:15:04 +00007712 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007713 X86::XOR32rr, X86::XOR32rr,
7714 X86::XOR32ri, X86::XOR32ri,
7715 false);
7716 case X86::ATOMNAND6432:
Scott Michel91099d62009-02-17 22:15:04 +00007717 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007718 X86::AND32rr, X86::AND32rr,
7719 X86::AND32ri, X86::AND32ri,
7720 true);
Dale Johannesenf160d802008-10-02 18:53:47 +00007721 case X86::ATOMADD6432:
Scott Michel91099d62009-02-17 22:15:04 +00007722 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007723 X86::ADD32rr, X86::ADC32rr,
7724 X86::ADD32ri, X86::ADC32ri,
7725 false);
Dale Johannesenf160d802008-10-02 18:53:47 +00007726 case X86::ATOMSUB6432:
Scott Michel91099d62009-02-17 22:15:04 +00007727 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007728 X86::SUB32rr, X86::SBB32rr,
7729 X86::SUB32ri, X86::SBB32ri,
7730 false);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007731 case X86::ATOMSWAP6432:
Scott Michel91099d62009-02-17 22:15:04 +00007732 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007733 X86::MOV32rr, X86::MOV32rr,
7734 X86::MOV32ri, X86::MOV32ri,
7735 false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007736 }
7737}
7738
7739//===----------------------------------------------------------------------===//
7740// X86 Optimization Hooks
7741//===----------------------------------------------------------------------===//
7742
Dan Gohman8181bd12008-07-27 21:46:04 +00007743void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00007744 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00007745 APInt &KnownZero,
7746 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007747 const SelectionDAG &DAG,
7748 unsigned Depth) const {
7749 unsigned Opc = Op.getOpcode();
7750 assert((Opc >= ISD::BUILTIN_OP_END ||
7751 Opc == ISD::INTRINSIC_WO_CHAIN ||
7752 Opc == ISD::INTRINSIC_W_CHAIN ||
7753 Opc == ISD::INTRINSIC_VOID) &&
7754 "Should use MaskedValueIsZero if you don't know whether Op"
7755 " is a target node!");
7756
Dan Gohman1d79e432008-02-13 23:07:24 +00007757 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007758 switch (Opc) {
7759 default: break;
Evan Cheng8e9b21c2009-02-02 09:15:04 +00007760 case X86ISD::ADD:
7761 case X86ISD::SUB:
7762 case X86ISD::SMUL:
7763 case X86ISD::UMUL:
7764 // These nodes' second result is a boolean.
7765 if (Op.getResNo() == 0)
7766 break;
7767 // Fallthrough
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007768 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00007769 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7770 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007771 break;
7772 }
7773}
7774
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007775/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00007776/// node is a GlobalAddress + offset.
7777bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7778 GlobalValue* &GA, int64_t &Offset) const{
7779 if (N->getOpcode() == X86ISD::Wrapper) {
7780 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007781 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00007782 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007783 return true;
7784 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007785 }
Evan Chengef7be082008-05-12 19:56:52 +00007786 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007787}
7788
Evan Chengef7be082008-05-12 19:56:52 +00007789static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7790 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007791 GlobalValue *GV;
Nick Lewycky4bd3fca2008-02-02 08:29:58 +00007792 int64_t Offset = 0;
Evan Chengef7be082008-05-12 19:56:52 +00007793 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007794 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattner3834cf32008-01-26 20:07:42 +00007795 // DAG combine handles the stack object case.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007796 return false;
7797}
7798
Dan Gohman8181bd12008-07-27 21:46:04 +00007799static bool EltsFromConsecutiveLoads(SDNode *N, SDValue PermMask,
Duncan Sands92c43912008-06-06 12:08:01 +00007800 unsigned NumElems, MVT EVT,
Evan Chengef7be082008-05-12 19:56:52 +00007801 SDNode *&Base,
7802 SelectionDAG &DAG, MachineFrameInfo *MFI,
7803 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00007804 Base = NULL;
7805 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007806 SDValue Idx = PermMask.getOperand(i);
Evan Cheng40ee6e52008-05-08 00:57:18 +00007807 if (Idx.getOpcode() == ISD::UNDEF) {
7808 if (!Base)
7809 return false;
7810 continue;
7811 }
7812
Dan Gohman8181bd12008-07-27 21:46:04 +00007813 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greif1c80d112008-08-28 21:40:38 +00007814 if (!Elt.getNode() ||
7815 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007816 return false;
7817 if (!Base) {
Gabor Greif1c80d112008-08-28 21:40:38 +00007818 Base = Elt.getNode();
Evan Cheng92ee6822008-05-10 06:46:49 +00007819 if (Base->getOpcode() == ISD::UNDEF)
7820 return false;
Evan Cheng40ee6e52008-05-08 00:57:18 +00007821 continue;
7822 }
7823 if (Elt.getOpcode() == ISD::UNDEF)
7824 continue;
7825
Gabor Greif1c80d112008-08-28 21:40:38 +00007826 if (!TLI.isConsecutiveLoad(Elt.getNode(), Base,
Duncan Sands92c43912008-06-06 12:08:01 +00007827 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007828 return false;
7829 }
7830 return true;
7831}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007832
7833/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7834/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7835/// if the load addresses are consecutive, non-overlapping, and in the right
7836/// order.
Dan Gohman8181bd12008-07-27 21:46:04 +00007837static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00007838 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00007839 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007840 DebugLoc dl = N->getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00007841 MVT VT = N->getValueType(0);
7842 MVT EVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00007843 SDValue PermMask = N->getOperand(2);
Evan Chengbad18452008-05-05 22:12:23 +00007844 unsigned NumElems = PermMask.getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007845 SDNode *Base = NULL;
Evan Chengef7be082008-05-12 19:56:52 +00007846 if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base,
7847 DAG, MFI, TLI))
Dan Gohman8181bd12008-07-27 21:46:04 +00007848 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007849
Dan Gohman11821702007-07-27 17:16:43 +00007850 LoadSDNode *LD = cast<LoadSDNode>(Base);
Gabor Greif1c80d112008-08-28 21:40:38 +00007851 if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI))
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007852 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michel91099d62009-02-17 22:15:04 +00007853 LD->getSrcValue(), LD->getSrcValueOffset(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007854 LD->isVolatile());
7855 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7856 LD->getSrcValue(), LD->getSrcValueOffset(),
7857 LD->isVolatile(), LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007858}
7859
Evan Chengb6290462008-05-12 23:04:07 +00007860/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Dan Gohman8181bd12008-07-27 21:46:04 +00007861static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohman22cefb02009-01-29 01:59:02 +00007862 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng6617eed2008-09-24 23:26:36 +00007863 const X86Subtarget *Subtarget,
7864 const TargetLowering &TLI) {
Evan Chengdea99362008-05-29 08:22:04 +00007865 unsigned NumOps = N->getNumOperands();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007866 DebugLoc dl = N->getDebugLoc();
Evan Chengdea99362008-05-29 08:22:04 +00007867
Evan Chenge9b9c672008-05-09 21:53:03 +00007868 // Ignore single operand BUILD_VECTOR.
Evan Chengdea99362008-05-29 08:22:04 +00007869 if (NumOps == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00007870 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007871
Duncan Sands92c43912008-06-06 12:08:01 +00007872 MVT VT = N->getValueType(0);
7873 MVT EVT = VT.getVectorElementType();
Evan Chenge9b9c672008-05-09 21:53:03 +00007874 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
7875 // We are looking for load i64 and zero extend. We want to transform
7876 // it before legalizer has a chance to expand it. Also look for i64
7877 // BUILD_PAIR bit casted to f64.
Dan Gohman8181bd12008-07-27 21:46:04 +00007878 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007879 // This must be an insertion into a zero vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00007880 SDValue HighElt = N->getOperand(1);
Evan Cheng5b0c30e2008-05-10 00:58:41 +00007881 if (!isZeroNode(HighElt))
Dan Gohman8181bd12008-07-27 21:46:04 +00007882 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007883
7884 // Value must be a load.
Gabor Greif1c80d112008-08-28 21:40:38 +00007885 SDNode *Base = N->getOperand(0).getNode();
Evan Chenge9b9c672008-05-09 21:53:03 +00007886 if (!isa<LoadSDNode>(Base)) {
Evan Chengb6290462008-05-12 23:04:07 +00007887 if (Base->getOpcode() != ISD::BIT_CONVERT)
Dan Gohman8181bd12008-07-27 21:46:04 +00007888 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00007889 Base = Base->getOperand(0).getNode();
Evan Chengb6290462008-05-12 23:04:07 +00007890 if (!isa<LoadSDNode>(Base))
Dan Gohman8181bd12008-07-27 21:46:04 +00007891 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007892 }
Evan Chenge9b9c672008-05-09 21:53:03 +00007893
7894 // Transform it into VZEXT_LOAD addr.
Evan Chengb6290462008-05-12 23:04:07 +00007895 LoadSDNode *LD = cast<LoadSDNode>(Base);
Scott Michel91099d62009-02-17 22:15:04 +00007896
Nate Begeman211c4742008-05-28 00:24:25 +00007897 // Load must not be an extload.
7898 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
Dan Gohman8181bd12008-07-27 21:46:04 +00007899 return SDValue();
Mon P Wang28b36412009-01-30 07:07:40 +00007900
7901 // Load type should legal type so we don't have to legalize it.
7902 if (!TLI.isTypeLegal(VT))
7903 return SDValue();
7904
Evan Cheng6617eed2008-09-24 23:26:36 +00007905 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
7906 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007907 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Dan Gohman22cefb02009-01-29 01:59:02 +00007908 TargetLowering::TargetLoweringOpt TLO(DAG);
7909 TLO.CombineTo(SDValue(Base, 1), ResNode.getValue(1));
7910 DCI.CommitTargetLoweringOpt(TLO);
Evan Cheng6617eed2008-09-24 23:26:36 +00007911 return ResNode;
Scott Michel91099d62009-02-17 22:15:04 +00007912}
Evan Chenge9b9c672008-05-09 21:53:03 +00007913
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007914/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007915static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007916 const X86Subtarget *Subtarget) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007917 DebugLoc dl = N->getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00007918 SDValue Cond = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007919
7920 // If we have SSE[12] support, try to form min/max nodes.
7921 if (Subtarget->hasSSE2() &&
7922 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
7923 if (Cond.getOpcode() == ISD::SETCC) {
7924 // Get the LHS/RHS of the select.
Dan Gohman8181bd12008-07-27 21:46:04 +00007925 SDValue LHS = N->getOperand(1);
7926 SDValue RHS = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007927 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
7928
7929 unsigned Opcode = 0;
7930 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7931 switch (CC) {
7932 default: break;
7933 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7934 case ISD::SETULE:
7935 case ISD::SETLE:
7936 if (!UnsafeFPMath) break;
7937 // FALL THROUGH.
7938 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
7939 case ISD::SETLT:
7940 Opcode = X86ISD::FMIN;
7941 break;
7942
7943 case ISD::SETOGT: // (X > Y) ? X : Y -> max
7944 case ISD::SETUGT:
7945 case ISD::SETGT:
7946 if (!UnsafeFPMath) break;
7947 // FALL THROUGH.
7948 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
7949 case ISD::SETGE:
7950 Opcode = X86ISD::FMAX;
7951 break;
7952 }
7953 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
7954 switch (CC) {
7955 default: break;
7956 case ISD::SETOGT: // (X > Y) ? Y : X -> min
7957 case ISD::SETUGT:
7958 case ISD::SETGT:
7959 if (!UnsafeFPMath) break;
7960 // FALL THROUGH.
7961 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
7962 case ISD::SETGE:
7963 Opcode = X86ISD::FMIN;
7964 break;
7965
7966 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
7967 case ISD::SETULE:
7968 case ISD::SETLE:
7969 if (!UnsafeFPMath) break;
7970 // FALL THROUGH.
7971 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
7972 case ISD::SETLT:
7973 Opcode = X86ISD::FMAX;
7974 break;
7975 }
7976 }
7977
7978 if (Opcode)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007979 return DAG.getNode(Opcode, dl, N->getValueType(0), LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007980 }
7981
7982 }
7983
Dan Gohman8181bd12008-07-27 21:46:04 +00007984 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007985}
7986
sampo025b75c2009-01-26 00:52:55 +00007987/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
7988/// when possible.
7989static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
7990 const X86Subtarget *Subtarget) {
7991 // On X86 with SSE2 support, we can transform this to a vector shift if
7992 // all elements are shifted by the same amount. We can't do this in legalize
7993 // because the a constant vector is typically transformed to a constant pool
7994 // so we have no knowledge of the shift amount.
sampo087d53c2009-01-26 03:15:31 +00007995 if (!Subtarget->hasSSE2())
7996 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00007997
sampo025b75c2009-01-26 00:52:55 +00007998 MVT VT = N->getValueType(0);
sampo087d53c2009-01-26 03:15:31 +00007999 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8000 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00008001
Mon P Wanga91e9642009-01-28 08:12:05 +00008002 SDValue ShAmtOp = N->getOperand(1);
8003 MVT EltVT = VT.getVectorElementType();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008004 DebugLoc dl = N->getDebugLoc();
Mon P Wanga91e9642009-01-28 08:12:05 +00008005 SDValue BaseShAmt;
8006 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8007 unsigned NumElts = VT.getVectorNumElements();
8008 unsigned i = 0;
8009 for (; i != NumElts; ++i) {
8010 SDValue Arg = ShAmtOp.getOperand(i);
8011 if (Arg.getOpcode() == ISD::UNDEF) continue;
8012 BaseShAmt = Arg;
8013 break;
8014 }
8015 for (; i != NumElts; ++i) {
8016 SDValue Arg = ShAmtOp.getOperand(i);
8017 if (Arg.getOpcode() == ISD::UNDEF) continue;
8018 if (Arg != BaseShAmt) {
8019 return SDValue();
8020 }
8021 }
8022 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
8023 isSplatMask(ShAmtOp.getOperand(2).getNode())) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008024 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, ShAmtOp,
Mon P Wanga91e9642009-01-28 08:12:05 +00008025 DAG.getIntPtrConstant(0));
8026 } else
sampo087d53c2009-01-26 03:15:31 +00008027 return SDValue();
sampo025b75c2009-01-26 00:52:55 +00008028
sampo087d53c2009-01-26 03:15:31 +00008029 if (EltVT.bitsGT(MVT::i32))
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008030 BaseShAmt = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008031 else if (EltVT.bitsLT(MVT::i32))
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008032 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BaseShAmt);
sampo025b75c2009-01-26 00:52:55 +00008033
sampo087d53c2009-01-26 03:15:31 +00008034 // The shift amount is identical so we can do a vector shift.
8035 SDValue ValOp = N->getOperand(0);
8036 switch (N->getOpcode()) {
8037 default:
8038 assert(0 && "Unknown shift opcode!");
8039 break;
8040 case ISD::SHL:
8041 if (VT == MVT::v2i64)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008042 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00008043 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8044 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008045 if (VT == MVT::v4i32)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008046 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00008047 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8048 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008049 if (VT == MVT::v8i16)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008050 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00008051 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8052 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008053 break;
8054 case ISD::SRA:
8055 if (VT == MVT::v4i32)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008056 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00008057 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8058 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008059 if (VT == MVT::v8i16)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008060 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00008061 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8062 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008063 break;
8064 case ISD::SRL:
8065 if (VT == MVT::v2i64)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008066 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00008067 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8068 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008069 if (VT == MVT::v4i32)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008070 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00008071 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8072 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008073 if (VT == MVT::v8i16)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008074 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00008075 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8076 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008077 break;
sampo025b75c2009-01-26 00:52:55 +00008078 }
8079 return SDValue();
8080}
8081
Chris Lattnerce84ae42008-02-22 02:09:43 +00008082/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00008083static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Chris Lattnerce84ae42008-02-22 02:09:43 +00008084 const X86Subtarget *Subtarget) {
8085 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8086 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00008087 // A preferable solution to the general problem is to figure out the right
8088 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng40ee6e52008-05-08 00:57:18 +00008089 StoreSDNode *St = cast<StoreSDNode>(N);
Duncan Sands92c43912008-06-06 12:08:01 +00008090 if (St->getValue().getValueType().isVector() &&
8091 St->getValue().getValueType().getSizeInBits() == 64 &&
Dale Johannesend112b802008-02-25 19:20:14 +00008092 isa<LoadSDNode>(St->getValue()) &&
8093 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8094 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00008095 SDNode* LdVal = St->getValue().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00008096 LoadSDNode *Ld = 0;
8097 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00008098 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +00008099 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00008100 // Must be a store of a load. We currently handle two cases: the load
8101 // is a direct child, and it's under an intervening TokenFactor. It is
8102 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00008103 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00008104 Ld = cast<LoadSDNode>(St->getChain());
8105 else if (St->getValue().hasOneUse() &&
8106 ChainVal->getOpcode() == ISD::TokenFactor) {
8107 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +00008108 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00008109 TokenFactorIndex = i;
8110 Ld = cast<LoadSDNode>(St->getValue());
8111 } else
8112 Ops.push_back(ChainVal->getOperand(i));
8113 }
8114 }
8115 if (Ld) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008116 DebugLoc dl = N->getDebugLoc();
Dale Johannesend112b802008-02-25 19:20:14 +00008117 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8118 if (Subtarget->is64Bit()) {
Scott Michel91099d62009-02-17 22:15:04 +00008119 SDValue NewLd = DAG.getLoad(MVT::i64, dl, Ld->getChain(),
8120 Ld->getBasePtr(), Ld->getSrcValue(),
Dale Johannesend112b802008-02-25 19:20:14 +00008121 Ld->getSrcValueOffset(), Ld->isVolatile(),
8122 Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00008123 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00008124 if (TokenFactorIndex != -1) {
Dan Gohman72032662008-03-28 23:45:16 +00008125 Ops.push_back(NewChain);
Scott Michel91099d62009-02-17 22:15:04 +00008126 NewChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Ops[0],
Dale Johannesend112b802008-02-25 19:20:14 +00008127 Ops.size());
8128 }
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008129 return DAG.getStore(NewChain, dl, NewLd, St->getBasePtr(),
Dale Johannesend112b802008-02-25 19:20:14 +00008130 St->getSrcValue(), St->getSrcValueOffset(),
8131 St->isVolatile(), St->getAlignment());
8132 }
8133
8134 // Otherwise, lower to two 32-bit copies.
Dan Gohman8181bd12008-07-27 21:46:04 +00008135 SDValue LoAddr = Ld->getBasePtr();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008136 SDValue HiAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00008137 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00008138
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008139 SDValue LoLd = DAG.getLoad(MVT::i32, dl, Ld->getChain(), LoAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00008140 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8141 Ld->isVolatile(), Ld->getAlignment());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008142 SDValue HiLd = DAG.getLoad(MVT::i32, dl, Ld->getChain(), HiAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00008143 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
Scott Michel91099d62009-02-17 22:15:04 +00008144 Ld->isVolatile(),
Dale Johannesend112b802008-02-25 19:20:14 +00008145 MinAlign(Ld->getAlignment(), 4));
8146
Dan Gohman8181bd12008-07-27 21:46:04 +00008147 SDValue NewChain = LoLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00008148 if (TokenFactorIndex != -1) {
8149 Ops.push_back(LoLd);
8150 Ops.push_back(HiLd);
Scott Michel91099d62009-02-17 22:15:04 +00008151 NewChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Ops[0],
Dale Johannesend112b802008-02-25 19:20:14 +00008152 Ops.size());
8153 }
8154
8155 LoAddr = St->getBasePtr();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008156 HiAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00008157 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00008158
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008159 SDValue LoSt = DAG.getStore(NewChain, dl, LoLd, LoAddr,
Chris Lattnerce84ae42008-02-22 02:09:43 +00008160 St->getSrcValue(), St->getSrcValueOffset(),
8161 St->isVolatile(), St->getAlignment());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008162 SDValue HiSt = DAG.getStore(NewChain, dl, HiLd, HiAddr,
Gabor Greif825aa892008-08-28 23:19:51 +00008163 St->getSrcValue(),
8164 St->getSrcValueOffset() + 4,
Scott Michel91099d62009-02-17 22:15:04 +00008165 St->isVolatile(),
Dale Johannesend112b802008-02-25 19:20:14 +00008166 MinAlign(St->getAlignment(), 4));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008167 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00008168 }
Chris Lattnerce84ae42008-02-22 02:09:43 +00008169 }
Dan Gohman8181bd12008-07-27 21:46:04 +00008170 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00008171}
8172
Chris Lattner470d5dc2008-01-25 06:14:17 +00008173/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8174/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00008175static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00008176 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8177 // F[X]OR(0.0, x) -> x
8178 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00008179 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8180 if (C->getValueAPF().isPosZero())
8181 return N->getOperand(1);
8182 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8183 if (C->getValueAPF().isPosZero())
8184 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00008185 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00008186}
8187
8188/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00008189static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00008190 // FAND(0.0, x) -> 0.0
8191 // FAND(x, 0.0) -> 0.0
8192 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8193 if (C->getValueAPF().isPosZero())
8194 return N->getOperand(0);
8195 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8196 if (C->getValueAPF().isPosZero())
8197 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00008198 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00008199}
8200
Dan Gohman22cefb02009-01-29 01:59:02 +00008201static SDValue PerformBTCombine(SDNode *N,
8202 SelectionDAG &DAG,
8203 TargetLowering::DAGCombinerInfo &DCI) {
8204 // BT ignores high bits in the bit index operand.
8205 SDValue Op1 = N->getOperand(1);
8206 if (Op1.hasOneUse()) {
8207 unsigned BitWidth = Op1.getValueSizeInBits();
8208 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8209 APInt KnownZero, KnownOne;
8210 TargetLowering::TargetLoweringOpt TLO(DAG);
8211 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8212 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8213 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8214 DCI.CommitTargetLoweringOpt(TLO);
8215 }
8216 return SDValue();
8217}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008218
Dan Gohman8181bd12008-07-27 21:46:04 +00008219SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng62370f32008-11-05 06:03:38 +00008220 DAGCombinerInfo &DCI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008221 SelectionDAG &DAG = DCI.DAG;
8222 switch (N->getOpcode()) {
8223 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00008224 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
8225 case ISD::BUILD_VECTOR:
Dan Gohman22cefb02009-01-29 01:59:02 +00008226 return PerformBuildVectorCombine(N, DAG, DCI, Subtarget, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00008227 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
sampo025b75c2009-01-26 00:52:55 +00008228 case ISD::SHL:
8229 case ISD::SRA:
8230 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00008231 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00008232 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00008233 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8234 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohman22cefb02009-01-29 01:59:02 +00008235 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008236 }
8237
Dan Gohman8181bd12008-07-27 21:46:04 +00008238 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008239}
8240
8241//===----------------------------------------------------------------------===//
8242// X86 Inline Assembly Support
8243//===----------------------------------------------------------------------===//
8244
8245/// getConstraintType - Given a constraint letter, return the type of
8246/// constraint it is for this target.
8247X86TargetLowering::ConstraintType
8248X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8249 if (Constraint.size() == 1) {
8250 switch (Constraint[0]) {
8251 case 'A':
Dale Johannesen73920c02008-11-13 21:52:36 +00008252 return C_Register;
Chris Lattner267805f2008-03-11 19:06:29 +00008253 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008254 case 'r':
8255 case 'R':
8256 case 'l':
8257 case 'q':
8258 case 'Q':
8259 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00008260 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008261 case 'Y':
8262 return C_RegisterClass;
Dale Johannesenf190a032009-02-12 20:58:09 +00008263 case 'e':
8264 case 'Z':
8265 return C_Other;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008266 default:
8267 break;
8268 }
8269 }
8270 return TargetLowering::getConstraintType(Constraint);
8271}
8272
Dale Johannesene99fc902008-01-29 02:21:21 +00008273/// LowerXConstraint - try to replace an X constraint, which matches anything,
8274/// with another that has more specific requirements based on the type of the
8275/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00008276const char *X86TargetLowering::
Duncan Sands92c43912008-06-06 12:08:01 +00008277LowerXConstraint(MVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00008278 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8279 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00008280 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00008281 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00008282 return "Y";
8283 if (Subtarget->hasSSE1())
8284 return "x";
8285 }
Scott Michel91099d62009-02-17 22:15:04 +00008286
Chris Lattnereca405c2008-04-26 23:02:14 +00008287 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00008288}
8289
Chris Lattnera531abc2007-08-25 00:47:38 +00008290/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8291/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00008292void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00008293 char Constraint,
Evan Cheng7f250d62008-09-24 00:05:32 +00008294 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00008295 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00008296 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00008297 SDValue Result(0, 0);
Scott Michel91099d62009-02-17 22:15:04 +00008298
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008299 switch (Constraint) {
8300 default: break;
8301 case 'I':
8302 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00008303 if (C->getZExtValue() <= 31) {
8304 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00008305 break;
8306 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008307 }
Chris Lattnera531abc2007-08-25 00:47:38 +00008308 return;
Evan Cheng4fb2c0f2008-09-22 23:57:37 +00008309 case 'J':
8310 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8311 if (C->getZExtValue() <= 63) {
8312 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8313 break;
8314 }
8315 }
8316 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008317 case 'N':
8318 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00008319 if (C->getZExtValue() <= 255) {
8320 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00008321 break;
8322 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008323 }
Chris Lattnera531abc2007-08-25 00:47:38 +00008324 return;
Dale Johannesenf190a032009-02-12 20:58:09 +00008325 case 'e': {
8326 // 32-bit signed value
8327 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8328 const ConstantInt *CI = C->getConstantIntValue();
8329 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8330 // Widen to 64 bits here to get it sign extended.
8331 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8332 break;
8333 }
8334 // FIXME gcc accepts some relocatable values here too, but only in certain
8335 // memory models; it's complicated.
8336 }
8337 return;
8338 }
8339 case 'Z': {
8340 // 32-bit unsigned value
8341 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8342 const ConstantInt *CI = C->getConstantIntValue();
8343 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8344 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8345 break;
8346 }
8347 }
8348 // FIXME gcc accepts some relocatable values here too, but only in certain
8349 // memory models; it's complicated.
8350 return;
8351 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008352 case 'i': {
8353 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00008354 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesenf190a032009-02-12 20:58:09 +00008355 // Widen to 64 bits here to get it sign extended.
8356 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattnera531abc2007-08-25 00:47:38 +00008357 break;
8358 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008359
8360 // If we are in non-pic codegen mode, we allow the address of a global (with
8361 // an optional displacement) to be used with 'i'.
8362 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
8363 int64_t Offset = 0;
Scott Michel91099d62009-02-17 22:15:04 +00008364
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008365 // Match either (GA) or (GA+C)
8366 if (GA) {
8367 Offset = GA->getOffset();
8368 } else if (Op.getOpcode() == ISD::ADD) {
8369 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8370 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
8371 if (C && GA) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00008372 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008373 } else {
8374 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8375 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
8376 if (C && GA)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00008377 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008378 else
8379 C = 0, GA = 0;
8380 }
8381 }
Scott Michel91099d62009-02-17 22:15:04 +00008382
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008383 if (GA) {
Scott Michel91099d62009-02-17 22:15:04 +00008384 if (hasMemory)
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00008385 Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(),
Dale Johannesenea996922009-02-04 20:06:27 +00008386 Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00008387 else
8388 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
8389 Offset);
Chris Lattnera531abc2007-08-25 00:47:38 +00008390 Result = Op;
8391 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008392 }
8393
8394 // Otherwise, not valid for this mode.
Chris Lattnera531abc2007-08-25 00:47:38 +00008395 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008396 }
8397 }
Scott Michel91099d62009-02-17 22:15:04 +00008398
Gabor Greif1c80d112008-08-28 21:40:38 +00008399 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00008400 Ops.push_back(Result);
8401 return;
8402 }
Evan Cheng7f250d62008-09-24 00:05:32 +00008403 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8404 Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008405}
8406
8407std::vector<unsigned> X86TargetLowering::
8408getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00008409 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008410 if (Constraint.size() == 1) {
8411 // FIXME: not handling fp-stack yet!
8412 switch (Constraint[0]) { // GCC X86 Constraint Letters
8413 default: break; // Unknown constraint letter
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008414 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
8415 case 'Q': // Q_REGS
8416 if (VT == MVT::i32)
8417 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8418 else if (VT == MVT::i16)
8419 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8420 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00008421 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner35032592007-11-04 06:51:12 +00008422 else if (VT == MVT::i64)
8423 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8424 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008425 }
8426 }
8427
8428 return std::vector<unsigned>();
8429}
8430
8431std::pair<unsigned, const TargetRegisterClass*>
8432X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00008433 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008434 // First, see if this is a constraint that directly corresponds to an LLVM
8435 // register class.
8436 if (Constraint.size() == 1) {
8437 // GCC Constraint Letters
8438 switch (Constraint[0]) {
8439 default: break;
8440 case 'r': // GENERAL_REGS
8441 case 'R': // LEGACY_REGS
8442 case 'l': // INDEX_REGS
Chris Lattnerbbfea052008-10-17 18:15:05 +00008443 if (VT == MVT::i8)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008444 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattnerbbfea052008-10-17 18:15:05 +00008445 if (VT == MVT::i16)
8446 return std::make_pair(0U, X86::GR16RegisterClass);
8447 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michel91099d62009-02-17 22:15:04 +00008448 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattnerbbfea052008-10-17 18:15:05 +00008449 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattner267805f2008-03-11 19:06:29 +00008450 case 'f': // FP Stack registers.
8451 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
8452 // value to the correct fpstack register class.
8453 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
8454 return std::make_pair(0U, X86::RFP32RegisterClass);
8455 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
8456 return std::make_pair(0U, X86::RFP64RegisterClass);
8457 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008458 case 'y': // MMX_REGS if MMX allowed.
8459 if (!Subtarget->hasMMX()) break;
8460 return std::make_pair(0U, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008461 case 'Y': // SSE_REGS if SSE2 allowed
8462 if (!Subtarget->hasSSE2()) break;
8463 // FALL THROUGH.
8464 case 'x': // SSE_REGS if SSE1 allowed
8465 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +00008466
8467 switch (VT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008468 default: break;
8469 // Scalar SSE types.
8470 case MVT::f32:
8471 case MVT::i32:
8472 return std::make_pair(0U, X86::FR32RegisterClass);
8473 case MVT::f64:
8474 case MVT::i64:
8475 return std::make_pair(0U, X86::FR64RegisterClass);
8476 // Vector types.
8477 case MVT::v16i8:
8478 case MVT::v8i16:
8479 case MVT::v4i32:
8480 case MVT::v2i64:
8481 case MVT::v4f32:
8482 case MVT::v2f64:
8483 return std::make_pair(0U, X86::VR128RegisterClass);
8484 }
8485 break;
8486 }
8487 }
Scott Michel91099d62009-02-17 22:15:04 +00008488
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008489 // Use the default implementation in TargetLowering to convert the register
8490 // constraint into a member of a register class.
8491 std::pair<unsigned, const TargetRegisterClass*> Res;
8492 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8493
8494 // Not found as a standard register?
8495 if (Res.second == 0) {
8496 // GCC calls "st(0)" just plain "st".
8497 if (StringsEqualNoCase("{st}", Constraint)) {
8498 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +00008499 Res.second = X86::RFP80RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008500 }
Dale Johannesen73920c02008-11-13 21:52:36 +00008501 // 'A' means EAX + EDX.
8502 if (Constraint == "A") {
8503 Res.first = X86::EAX;
8504 Res.second = X86::GRADRegisterClass;
8505 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008506 return Res;
8507 }
8508
8509 // Otherwise, check to see if this is a register class of the wrong value
8510 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
8511 // turn into {ax},{dx}.
8512 if (Res.second->hasType(VT))
8513 return Res; // Correct type already, nothing to do.
8514
8515 // All of the single-register GCC register classes map their values onto
8516 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
8517 // really want an 8-bit or 32-bit register, map to the appropriate register
8518 // class and return the appropriate register.
Chris Lattnere9d7f792008-08-26 06:19:02 +00008519 if (Res.second == X86::GR16RegisterClass) {
8520 if (VT == MVT::i8) {
8521 unsigned DestReg = 0;
8522 switch (Res.first) {
8523 default: break;
8524 case X86::AX: DestReg = X86::AL; break;
8525 case X86::DX: DestReg = X86::DL; break;
8526 case X86::CX: DestReg = X86::CL; break;
8527 case X86::BX: DestReg = X86::BL; break;
8528 }
8529 if (DestReg) {
8530 Res.first = DestReg;
8531 Res.second = Res.second = X86::GR8RegisterClass;
8532 }
8533 } else if (VT == MVT::i32) {
8534 unsigned DestReg = 0;
8535 switch (Res.first) {
8536 default: break;
8537 case X86::AX: DestReg = X86::EAX; break;
8538 case X86::DX: DestReg = X86::EDX; break;
8539 case X86::CX: DestReg = X86::ECX; break;
8540 case X86::BX: DestReg = X86::EBX; break;
8541 case X86::SI: DestReg = X86::ESI; break;
8542 case X86::DI: DestReg = X86::EDI; break;
8543 case X86::BP: DestReg = X86::EBP; break;
8544 case X86::SP: DestReg = X86::ESP; break;
8545 }
8546 if (DestReg) {
8547 Res.first = DestReg;
8548 Res.second = Res.second = X86::GR32RegisterClass;
8549 }
8550 } else if (VT == MVT::i64) {
8551 unsigned DestReg = 0;
8552 switch (Res.first) {
8553 default: break;
8554 case X86::AX: DestReg = X86::RAX; break;
8555 case X86::DX: DestReg = X86::RDX; break;
8556 case X86::CX: DestReg = X86::RCX; break;
8557 case X86::BX: DestReg = X86::RBX; break;
8558 case X86::SI: DestReg = X86::RSI; break;
8559 case X86::DI: DestReg = X86::RDI; break;
8560 case X86::BP: DestReg = X86::RBP; break;
8561 case X86::SP: DestReg = X86::RSP; break;
8562 }
8563 if (DestReg) {
8564 Res.first = DestReg;
8565 Res.second = Res.second = X86::GR64RegisterClass;
8566 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008567 }
Chris Lattnere9d7f792008-08-26 06:19:02 +00008568 } else if (Res.second == X86::FR32RegisterClass ||
8569 Res.second == X86::FR64RegisterClass ||
8570 Res.second == X86::VR128RegisterClass) {
8571 // Handle references to XMM physical registers that got mapped into the
8572 // wrong class. This can happen with constraints like {xmm0} where the
8573 // target independent register mapper will just pick the first match it can
8574 // find, ignoring the required type.
8575 if (VT == MVT::f32)
8576 Res.second = X86::FR32RegisterClass;
8577 else if (VT == MVT::f64)
8578 Res.second = X86::FR64RegisterClass;
8579 else if (X86::VR128RegisterClass->hasType(VT))
8580 Res.second = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008581 }
8582
8583 return Res;
8584}
Mon P Wang1448aad2008-10-30 08:01:45 +00008585
8586//===----------------------------------------------------------------------===//
8587// X86 Widen vector type
8588//===----------------------------------------------------------------------===//
8589
8590/// getWidenVectorType: given a vector type, returns the type to widen
8591/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
8592/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wanga5a239f2008-11-06 05:31:54 +00008593/// When and where to widen is target dependent based on the cost of
Mon P Wang1448aad2008-10-30 08:01:45 +00008594/// scalarizing vs using the wider vector type.
8595
Dan Gohman0fe66c92009-01-15 17:34:08 +00008596MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang1448aad2008-10-30 08:01:45 +00008597 assert(VT.isVector());
8598 if (isTypeLegal(VT))
8599 return VT;
Scott Michel91099d62009-02-17 22:15:04 +00008600
Mon P Wang1448aad2008-10-30 08:01:45 +00008601 // TODO: In computeRegisterProperty, we can compute the list of legal vector
8602 // type based on element type. This would speed up our search (though
8603 // it may not be worth it since the size of the list is relatively
8604 // small).
8605 MVT EltVT = VT.getVectorElementType();
8606 unsigned NElts = VT.getVectorNumElements();
Scott Michel91099d62009-02-17 22:15:04 +00008607
Mon P Wang1448aad2008-10-30 08:01:45 +00008608 // On X86, it make sense to widen any vector wider than 1
8609 if (NElts <= 1)
8610 return MVT::Other;
Scott Michel91099d62009-02-17 22:15:04 +00008611
8612 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang1448aad2008-10-30 08:01:45 +00008613 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
8614 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michel91099d62009-02-17 22:15:04 +00008615
8616 if (isTypeLegal(SVT) &&
8617 SVT.getVectorElementType() == EltVT &&
Mon P Wang1448aad2008-10-30 08:01:45 +00008618 SVT.getVectorNumElements() > NElts)
8619 return SVT;
8620 }
8621 return MVT::Other;
8622}