blob: 29361ac76ab3517979833388bb7886aaa881575b [file] [log] [blame]
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +00001//===---- LiveRangeEdit.h - Basic tools for split and spill -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// The LiveRangeEdit class represents changes done to a virtual register when it
11// is spilled or split.
12//
13// The parent register is never changed. Instead, a number of new virtual
14// registers are created and added to the newRegs vector.
15//
16//===----------------------------------------------------------------------===//
17
18#ifndef LLVM_CODEGEN_LIVERANGEEDIT_H
19#define LLVM_CODEGEN_LIVERANGEEDIT_H
20
Jakob Stoklund Olesenf42b6612011-05-06 18:00:02 +000021#include "llvm/ADT/ArrayRef.h"
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000022#include "llvm/ADT/SmallPtrSet.h"
Jakob Stoklund Olesenf42b6612011-05-06 18:00:02 +000023#include "llvm/CodeGen/LiveInterval.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000024
25namespace llvm {
26
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000027class AliasAnalysis;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000028class LiveIntervals;
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +000029class MachineLoopInfo;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000030class MachineRegisterInfo;
31class VirtRegMap;
32
33class LiveRangeEdit {
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +000034public:
35 /// Callback methods for LiveRangeEdit owners.
David Blaikie2d24e2a2011-12-20 02:50:00 +000036 class Delegate {
37 virtual void anchor();
38 public:
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +000039 /// Called immediately before erasing a dead machine instruction.
40 virtual void LRE_WillEraseInstruction(MachineInstr *MI) {}
Jakob Stoklund Olesen7792e982011-03-13 01:23:11 +000041
42 /// Called when a virtual register is no longer used. Return false to defer
43 /// its deletion from LiveIntervals.
44 virtual bool LRE_CanEraseVirtReg(unsigned) { return true; }
45
Jakob Stoklund Olesen1d5b8452011-03-16 22:56:16 +000046 /// Called before shrinking the live range of a virtual register.
47 virtual void LRE_WillShrinkVirtReg(unsigned) {}
48
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +000049 /// Called after cloning a virtual register.
50 /// This is used for new registers representing connected components of Old.
51 virtual void LRE_DidCloneVirtReg(unsigned New, unsigned Old) {}
52
Matt Beaumont-Gayab2ee2e2011-03-09 04:02:15 +000053 virtual ~Delegate() {}
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +000054 };
55
56private:
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000057 LiveInterval &parent_;
58 SmallVectorImpl<LiveInterval*> &newRegs_;
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +000059 Delegate *const delegate_;
Jakob Stoklund Olesen1973b3e2011-03-07 22:42:16 +000060 const SmallVectorImpl<LiveInterval*> *uselessRegs_;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000061
62 /// firstNew_ - Index of the first register added to newRegs_.
63 const unsigned firstNew_;
64
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000065 /// scannedRemattable_ - true when remattable values have been identified.
66 bool scannedRemattable_;
67
68 /// remattable_ - Values defined by remattable instructions as identified by
69 /// tii.isTriviallyReMaterializable().
Jakob Stoklund Olesen46703532011-03-02 23:05:19 +000070 SmallPtrSet<const VNInfo*,4> remattable_;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000071
72 /// rematted_ - Values that were actually rematted, and so need to have their
73 /// live range trimmed or entirely removed.
Jakob Stoklund Olesen46703532011-03-02 23:05:19 +000074 SmallPtrSet<const VNInfo*,4> rematted_;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000075
76 /// scanRemattable - Identify the parent_ values that may rematerialize.
77 void scanRemattable(LiveIntervals &lis,
78 const TargetInstrInfo &tii,
79 AliasAnalysis *aa);
80
81 /// allUsesAvailableAt - Return true if all registers used by OrigMI at
82 /// OrigIdx are also available with the same value at UseIdx.
83 bool allUsesAvailableAt(const MachineInstr *OrigMI, SlotIndex OrigIdx,
84 SlotIndex UseIdx, LiveIntervals &lis);
85
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +000086 /// foldAsLoad - If LI has a single use and a single def that can be folded as
87 /// a load, eliminate the register by folding the def into the use.
88 bool foldAsLoad(LiveInterval *LI, SmallVectorImpl<MachineInstr*> &Dead,
89 MachineRegisterInfo&, LiveIntervals&, const TargetInstrInfo&);
90
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000091public:
92 /// Create a LiveRangeEdit for breaking down parent into smaller pieces.
93 /// @param parent The register being spilled or split.
94 /// @param newRegs List to receive any new registers created. This needn't be
95 /// empty initially, any existing registers are ignored.
96 /// @param uselessRegs List of registers that can't be used when
97 /// rematerializing values because they are about to be removed.
98 LiveRangeEdit(LiveInterval &parent,
99 SmallVectorImpl<LiveInterval*> &newRegs,
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +0000100 Delegate *delegate = 0,
Jakob Stoklund Olesen1973b3e2011-03-07 22:42:16 +0000101 const SmallVectorImpl<LiveInterval*> *uselessRegs = 0)
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000102 : parent_(parent), newRegs_(newRegs),
103 delegate_(delegate),
104 uselessRegs_(uselessRegs),
105 firstNew_(newRegs.size()),
106 scannedRemattable_(false) {}
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000107
108 LiveInterval &getParent() const { return parent_; }
109 unsigned getReg() const { return parent_.reg; }
110
111 /// Iterator for accessing the new registers added by this edit.
112 typedef SmallVectorImpl<LiveInterval*>::const_iterator iterator;
113 iterator begin() const { return newRegs_.begin()+firstNew_; }
114 iterator end() const { return newRegs_.end(); }
Jakob Stoklund Olesen3a0e0712010-10-26 22:36:09 +0000115 unsigned size() const { return newRegs_.size()-firstNew_; }
Eric Christopher0f438112011-02-03 06:18:29 +0000116 bool empty() const { return size() == 0; }
Jakob Stoklund Olesendb4eec32010-10-29 18:21:18 +0000117 LiveInterval *get(unsigned idx) const { return newRegs_[idx+firstNew_]; }
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000118
Jakob Stoklund Olesenf42b6612011-05-06 18:00:02 +0000119 ArrayRef<LiveInterval*> regs() const {
Frits van Bommel39b5abf2011-07-18 12:00:32 +0000120 return makeArrayRef(newRegs_).slice(firstNew_);
Jakob Stoklund Olesenf42b6612011-05-06 18:00:02 +0000121 }
122
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +0000123 /// FIXME: Temporary accessors until we can get rid of
124 /// LiveIntervals::AddIntervalsForSpills
125 SmallVectorImpl<LiveInterval*> *getNewVRegs() { return &newRegs_; }
126 const SmallVectorImpl<LiveInterval*> *getUselessVRegs() {
127 return uselessRegs_;
128 }
129
Jakob Stoklund Olesene9c50732011-03-26 22:16:41 +0000130 /// createFrom - Create a new virtual register based on OldReg.
131 LiveInterval &createFrom(unsigned OldReg, LiveIntervals&, VirtRegMap&);
132
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000133 /// create - Create a new register with the same class and original slot as
Jakob Stoklund Olesen2a0180f2010-10-15 00:16:55 +0000134 /// parent.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000135 LiveInterval &create(LiveIntervals &LIS, VirtRegMap &VRM) {
136 return createFrom(getReg(), LIS, VRM);
137 }
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000138
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000139 /// anyRematerializable - Return true if any parent values may be
140 /// rematerializable.
Jakob Stoklund Olesen1973b3e2011-03-07 22:42:16 +0000141 /// This function must be called before any rematerialization is attempted.
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000142 bool anyRematerializable(LiveIntervals&, const TargetInstrInfo&,
143 AliasAnalysis*);
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000144
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000145 /// checkRematerializable - Manually add VNI to the list of rematerializable
146 /// values if DefMI may be rematerializable.
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +0000147 bool checkRematerializable(VNInfo *VNI, const MachineInstr *DefMI,
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000148 const TargetInstrInfo&, AliasAnalysis*);
149
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000150 /// Remat - Information needed to rematerialize at a specific location.
151 struct Remat {
152 VNInfo *ParentVNI; // parent_'s value at the remat location.
153 MachineInstr *OrigMI; // Instruction defining ParentVNI.
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000154 explicit Remat(VNInfo *ParentVNI) : ParentVNI(ParentVNI), OrigMI(0) {}
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000155 };
156
157 /// canRematerializeAt - Determine if ParentVNI can be rematerialized at
158 /// UseIdx. It is assumed that parent_.getVNINfoAt(UseIdx) == ParentVNI.
159 /// When cheapAsAMove is set, only cheap remats are allowed.
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000160 bool canRematerializeAt(Remat &RM,
161 SlotIndex UseIdx,
162 bool cheapAsAMove,
163 LiveIntervals &lis);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000164
165 /// rematerializeAt - Rematerialize RM.ParentVNI into DestReg by inserting an
166 /// instruction into MBB before MI. The new instruction is mapped, but
167 /// liveness is not updated.
168 /// Return the SlotIndex of the new instruction.
169 SlotIndex rematerializeAt(MachineBasicBlock &MBB,
170 MachineBasicBlock::iterator MI,
171 unsigned DestReg,
172 const Remat &RM,
173 LiveIntervals&,
174 const TargetInstrInfo&,
Jakob Stoklund Olesenbb30dd42011-05-02 05:29:58 +0000175 const TargetRegisterInfo&,
176 bool Late = false);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000177
Jakob Stoklund Olesen83d1ba52010-12-18 03:04:14 +0000178 /// markRematerialized - explicitly mark a value as rematerialized after doing
179 /// it manually.
Jakob Stoklund Olesen46703532011-03-02 23:05:19 +0000180 void markRematerialized(const VNInfo *ParentVNI) {
Jakob Stoklund Olesen83d1ba52010-12-18 03:04:14 +0000181 rematted_.insert(ParentVNI);
182 }
183
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000184 /// didRematerialize - Return true if ParentVNI was rematerialized anywhere.
Jakob Stoklund Olesen46703532011-03-02 23:05:19 +0000185 bool didRematerialize(const VNInfo *ParentVNI) const {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000186 return rematted_.count(ParentVNI);
187 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000188
Jakob Stoklund Olesen7792e982011-03-13 01:23:11 +0000189 /// eraseVirtReg - Notify the delegate that Reg is no longer in use, and try
190 /// to erase it from LIS.
191 void eraseVirtReg(unsigned Reg, LiveIntervals &LIS);
192
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000193 /// eliminateDeadDefs - Try to delete machine instructions that are now dead
194 /// (allDefsAreDead returns true). This may cause live intervals to be trimmed
195 /// and further dead efs to be eliminated.
Pete Cooper4777ebb2011-12-12 22:16:27 +0000196 /// RegsBeingSpilled lists registers currently being spilled by the register
197 /// allocator. These registers should not be split into new intervals
198 /// as currently those new intervals are not guaranteed to spill.
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000199 void eliminateDeadDefs(SmallVectorImpl<MachineInstr*> &Dead,
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000200 LiveIntervals&, VirtRegMap&,
Pete Cooper4777ebb2011-12-12 22:16:27 +0000201 const TargetInstrInfo&,
202 ArrayRef<unsigned> RegsBeingSpilled
203 = ArrayRef<unsigned>());
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000204
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000205 /// calculateRegClassAndHint - Recompute register class and hint for each new
206 /// register.
207 void calculateRegClassAndHint(MachineFunction&, LiveIntervals&,
208 const MachineLoopInfo&);
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000209};
210
211}
212
213#endif