blob: 789ef0c072194bb7aaff05bd7c856c97d251bfa0 [file] [log] [blame]
Chris Lattnerd23405e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000016#include "SparcMachineFunctionInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "SparcTargetMachine.h"
Chris Lattner5a65b922008-03-17 05:41:48 +000018#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
23#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000024#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000025#include "llvm/IR/DerivedTypes.h"
26#include "llvm/IR/Function.h"
27#include "llvm/IR/Module.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000028#include "llvm/Support/ErrorHandling.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000029using namespace llvm;
30
Chris Lattner5a65b922008-03-17 05:41:48 +000031
32//===----------------------------------------------------------------------===//
33// Calling Convention Implementation
34//===----------------------------------------------------------------------===//
35
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +000036static bool CC_Sparc_Assign_SRet(unsigned &ValNo, MVT &ValVT,
37 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
38 ISD::ArgFlagsTy &ArgFlags, CCState &State)
39{
40 assert (ArgFlags.isSRet());
41
42 //Assign SRet argument
43 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
44 0,
45 LocVT, LocInfo));
46 return true;
47}
48
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +000049static bool CC_Sparc_Assign_f64(unsigned &ValNo, MVT &ValVT,
50 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags, CCState &State)
52{
Craig Topperc5eaae42012-03-11 07:57:25 +000053 static const uint16_t RegList[] = {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +000054 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
55 };
56 //Try to get first reg
57 if (unsigned Reg = State.AllocateReg(RegList, 6)) {
58 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
59 } else {
60 //Assign whole thing in stack
61 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
62 State.AllocateStack(8,4),
63 LocVT, LocInfo));
64 return true;
65 }
66
67 //Try to get second reg
68 if (unsigned Reg = State.AllocateReg(RegList, 6))
69 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
70 else
71 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
72 State.AllocateStack(4,4),
73 LocVT, LocInfo));
74 return true;
75}
76
Chris Lattner5a65b922008-03-17 05:41:48 +000077#include "SparcGenCallingConv.inc"
78
Dan Gohman98ca4f22009-08-05 01:29:28 +000079SDValue
80SparcTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000081 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +000082 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +000083 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +000084 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +000085
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +000086 MachineFunction &MF = DAG.getMachineFunction();
87
Chris Lattner5a65b922008-03-17 05:41:48 +000088 // CCValAssign - represent the assignment of the return value to locations.
89 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikov53835702008-10-10 20:27:31 +000090
Chris Lattner5a65b922008-03-17 05:41:48 +000091 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +000092 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +000093 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikov53835702008-10-10 20:27:31 +000094
Dan Gohman98ca4f22009-08-05 01:29:28 +000095 // Analize return values.
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +000096 CCInfo.AnalyzeReturn(Outs, Subtarget->is64Bit() ?
97 RetCC_Sparc64 : RetCC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +000098
Dan Gohman475871a2008-07-27 21:46:04 +000099 SDValue Flag;
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000100 SmallVector<SDValue, 4> RetOps(1, Chain);
101 // Make room for the return address offset.
102 RetOps.push_back(SDValue());
Chris Lattner5a65b922008-03-17 05:41:48 +0000103
104 // Copy the result values into the output registers.
105 for (unsigned i = 0; i != RVLocs.size(); ++i) {
106 CCValAssign &VA = RVLocs[i];
107 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikov53835702008-10-10 20:27:31 +0000108
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000109 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +0000110 OutVals[i], Flag);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000111
Chris Lattner5a65b922008-03-17 05:41:48 +0000112 // Guarantee that all emitted copies are stuck together with flags.
113 Flag = Chain.getValue(1);
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000114 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner5a65b922008-03-17 05:41:48 +0000115 }
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000116
117 unsigned RetAddrOffset = 8; //Call Inst + Delay Slot
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000118 // If the function returns a struct, copy the SRetReturnReg to I0
119 if (MF.getFunction()->hasStructRetAttr()) {
120 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
121 unsigned Reg = SFI->getSRetReturnReg();
122 if (!Reg)
123 llvm_unreachable("sret virtual register not created in the entry block");
124 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
125 Chain = DAG.getCopyToReg(Chain, dl, SP::I0, Val, Flag);
126 Flag = Chain.getValue(1);
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000127 RetOps.push_back(DAG.getRegister(SP::I0, getPointerTy()));
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000128 RetAddrOffset = 12; // CallInst + Delay Slot + Unimp
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000129 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000130
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000131 RetOps[0] = Chain; // Update chain.
132 RetOps[1] = DAG.getConstant(RetAddrOffset, MVT::i32);
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000133
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000134 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +0000135 if (Flag.getNode())
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000136 RetOps.push_back(Flag);
137
138 return DAG.getNode(SPISD::RET_FLAG, dl, MVT::Other,
139 &RetOps[0], RetOps.size());
Chris Lattner5a65b922008-03-17 05:41:48 +0000140}
141
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000142SDValue SparcTargetLowering::
143LowerFormalArguments(SDValue Chain,
144 CallingConv::ID CallConv,
145 bool IsVarArg,
146 const SmallVectorImpl<ISD::InputArg> &Ins,
147 DebugLoc DL,
148 SelectionDAG &DAG,
149 SmallVectorImpl<SDValue> &InVals) const {
150 if (Subtarget->is64Bit())
151 return LowerFormalArguments_64(Chain, CallConv, IsVarArg, Ins,
152 DL, DAG, InVals);
153 return LowerFormalArguments_32(Chain, CallConv, IsVarArg, Ins,
154 DL, DAG, InVals);
155}
156
157/// LowerFormalArguments32 - V8 uses a very simple ABI, where all values are
Dan Gohman98ca4f22009-08-05 01:29:28 +0000158/// passed in either one or two GPRs, including FP values. TODO: we should
159/// pass FP values in FP registers for fastcc functions.
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000160SDValue SparcTargetLowering::
161LowerFormalArguments_32(SDValue Chain,
162 CallingConv::ID CallConv,
163 bool isVarArg,
164 const SmallVectorImpl<ISD::InputArg> &Ins,
165 DebugLoc dl,
166 SelectionDAG &DAG,
167 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner5a65b922008-03-17 05:41:48 +0000168 MachineFunction &MF = DAG.getMachineFunction();
169 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +0000170 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Eli Friedmana786c7b2009-07-19 19:53:46 +0000171
172 // Assign locations to all of the incoming arguments.
173 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000174 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000175 getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000176 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000177
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000178 const unsigned StackOffset = 92;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000179
Eli Friedmana786c7b2009-07-19 19:53:46 +0000180 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Eli Friedmana786c7b2009-07-19 19:53:46 +0000181 CCValAssign &VA = ArgLocs[i];
Chris Lattner5a65b922008-03-17 05:41:48 +0000182
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000183 if (i == 0 && Ins[i].Flags.isSRet()) {
184 //Get SRet from [%fp+64]
185 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, 64, true);
186 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
187 SDValue Arg = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
188 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000189 false, false, false, 0);
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000190 InVals.push_back(Arg);
191 continue;
192 }
193
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000194 if (VA.isRegLoc()) {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000195 if (VA.needsCustom()) {
196 assert(VA.getLocVT() == MVT::f64);
197 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
198 MF.getRegInfo().addLiveIn(VA.getLocReg(), VRegHi);
199 SDValue HiVal = DAG.getCopyFromReg(Chain, dl, VRegHi, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000200
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000201 assert(i+1 < e);
202 CCValAssign &NextVA = ArgLocs[++i];
Anton Korobeynikov53835702008-10-10 20:27:31 +0000203
Dan Gohman475871a2008-07-27 21:46:04 +0000204 SDValue LoVal;
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000205 if (NextVA.isMemLoc()) {
206 int FrameIdx = MF.getFrameInfo()->
207 CreateFixedObject(4, StackOffset+NextVA.getLocMemOffset(),true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000209 LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
210 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000211 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000212 } else {
213 unsigned loReg = MF.addLiveIn(NextVA.getLocReg(),
Devang Patel68e6bee2011-02-21 23:21:26 +0000214 &SP::IntRegsRegClass);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000215 LoVal = DAG.getCopyFromReg(Chain, dl, loReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000216 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000217 SDValue WholeValue =
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000219 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000220 InVals.push_back(WholeValue);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000221 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000222 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000223 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
224 MF.getRegInfo().addLiveIn(VA.getLocReg(), VReg);
225 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
226 if (VA.getLocVT() == MVT::f32)
227 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Arg);
228 else if (VA.getLocVT() != MVT::i32) {
229 Arg = DAG.getNode(ISD::AssertSext, dl, MVT::i32, Arg,
230 DAG.getValueType(VA.getLocVT()));
231 Arg = DAG.getNode(ISD::TRUNCATE, dl, VA.getLocVT(), Arg);
232 }
233 InVals.push_back(Arg);
234 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000235 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000236
237 assert(VA.isMemLoc());
238
239 unsigned Offset = VA.getLocMemOffset()+StackOffset;
240
241 if (VA.needsCustom()) {
242 assert(VA.getValVT() == MVT::f64);
243 //If it is double-word aligned, just load.
244 if (Offset % 8 == 0) {
245 int FI = MF.getFrameInfo()->CreateFixedObject(8,
246 Offset,
247 true);
248 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
249 SDValue Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
250 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000251 false,false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000252 InVals.push_back(Load);
253 continue;
254 }
255
256 int FI = MF.getFrameInfo()->CreateFixedObject(4,
257 Offset,
258 true);
259 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
260 SDValue HiVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
261 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000262 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000263 int FI2 = MF.getFrameInfo()->CreateFixedObject(4,
264 Offset+4,
265 true);
266 SDValue FIPtr2 = DAG.getFrameIndex(FI2, getPointerTy());
267
268 SDValue LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr2,
269 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000270 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000271
272 SDValue WholeValue =
273 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
274 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
275 InVals.push_back(WholeValue);
276 continue;
277 }
278
279 int FI = MF.getFrameInfo()->CreateFixedObject(4,
280 Offset,
281 true);
282 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
283 SDValue Load ;
284 if (VA.getValVT() == MVT::i32 || VA.getValVT() == MVT::f32) {
285 Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
286 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000287 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000288 } else {
289 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
290 // Sparc is big endian, so add an offset based on the ObjectVT.
291 unsigned Offset = 4-std::max(1U, VA.getValVT().getSizeInBits()/8);
292 FIPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIPtr,
293 DAG.getConstant(Offset, MVT::i32));
Stuart Hastingsa9011292011-02-16 16:23:55 +0000294 Load = DAG.getExtLoad(LoadOp, dl, MVT::i32, Chain, FIPtr,
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000295 MachinePointerInfo(),
296 VA.getValVT(), false, false,0);
297 Load = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Load);
298 }
299 InVals.push_back(Load);
Chris Lattner5a65b922008-03-17 05:41:48 +0000300 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000301
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000302 if (MF.getFunction()->hasStructRetAttr()) {
303 //Copy the SRet Argument to SRetReturnReg
304 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
305 unsigned Reg = SFI->getSRetReturnReg();
306 if (!Reg) {
307 Reg = MF.getRegInfo().createVirtualRegister(&SP::IntRegsRegClass);
308 SFI->setSRetReturnReg(Reg);
309 }
310 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
311 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
312 }
313
Chris Lattner5a65b922008-03-17 05:41:48 +0000314 // Store remaining ArgRegs to the stack if this is a varargs function.
Eli Friedmana786c7b2009-07-19 19:53:46 +0000315 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +0000316 static const uint16_t ArgRegs[] = {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000317 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
318 };
319 unsigned NumAllocated = CCInfo.getFirstUnallocated(ArgRegs, 6);
Craig Topperc5eaae42012-03-11 07:57:25 +0000320 const uint16_t *CurArgReg = ArgRegs+NumAllocated, *ArgRegEnd = ArgRegs+6;
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000321 unsigned ArgOffset = CCInfo.getNextStackOffset();
322 if (NumAllocated == 6)
323 ArgOffset += StackOffset;
324 else {
325 assert(!ArgOffset);
326 ArgOffset = 68+4*NumAllocated;
327 }
328
Chris Lattner5a65b922008-03-17 05:41:48 +0000329 // Remember the vararg offset for the va_start implementation.
Dan Gohman1e93df62010-04-17 14:41:14 +0000330 FuncInfo->setVarArgsFrameOffset(ArgOffset);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000331
Eli Friedmana786c7b2009-07-19 19:53:46 +0000332 std::vector<SDValue> OutChains;
333
Chris Lattner5a65b922008-03-17 05:41:48 +0000334 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
335 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
336 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000338
David Greene3f2bf852009-11-12 20:49:22 +0000339 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset,
Evan Chenged2ae132010-07-03 00:40:23 +0000340 true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000342
Chris Lattner6229d0a2010-09-21 18:41:36 +0000343 OutChains.push_back(DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr,
344 MachinePointerInfo(),
David Greene54a7aa82010-02-15 16:57:02 +0000345 false, false, 0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000346 ArgOffset += 4;
347 }
Eli Friedmana786c7b2009-07-19 19:53:46 +0000348
349 if (!OutChains.empty()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000350 OutChains.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000352 &OutChains[0], OutChains.size());
Eli Friedmana786c7b2009-07-19 19:53:46 +0000353 }
Chris Lattner5a65b922008-03-17 05:41:48 +0000354 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000355
Dan Gohman98ca4f22009-08-05 01:29:28 +0000356 return Chain;
Chris Lattner5a65b922008-03-17 05:41:48 +0000357}
358
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000359// Lower formal arguments for the 64 bit ABI.
360SDValue SparcTargetLowering::
361LowerFormalArguments_64(SDValue Chain,
362 CallingConv::ID CallConv,
363 bool IsVarArg,
364 const SmallVectorImpl<ISD::InputArg> &Ins,
365 DebugLoc DL,
366 SelectionDAG &DAG,
367 SmallVectorImpl<SDValue> &InVals) const {
368 MachineFunction &MF = DAG.getMachineFunction();
369
370 // Analyze arguments according to CC_Sparc64.
371 SmallVector<CCValAssign, 16> ArgLocs;
372 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
373 getTargetMachine(), ArgLocs, *DAG.getContext());
374 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc64);
375
376 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
377 CCValAssign &VA = ArgLocs[i];
378 if (VA.isRegLoc()) {
379 // This argument is passed in a register.
380 // All integer register arguments are promoted by the caller to i64.
381
382 // Create a virtual register for the promoted live-in value.
383 unsigned VReg = MF.addLiveIn(VA.getLocReg(),
384 getRegClassFor(VA.getLocVT()));
385 SDValue Arg = DAG.getCopyFromReg(Chain, DL, VReg, VA.getLocVT());
386
387 // The caller promoted the argument, so insert an Assert?ext SDNode so we
388 // won't promote the value again in this function.
389 switch (VA.getLocInfo()) {
390 case CCValAssign::SExt:
391 Arg = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Arg,
392 DAG.getValueType(VA.getValVT()));
393 break;
394 case CCValAssign::ZExt:
395 Arg = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Arg,
396 DAG.getValueType(VA.getValVT()));
397 break;
398 default:
399 break;
400 }
401
402 // Truncate the register down to the argument type.
403 if (VA.isExtInLoc())
404 Arg = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Arg);
405
406 InVals.push_back(Arg);
407 continue;
408 }
409
410 // The registers are exhausted. This argument was passed on the stack.
411 assert(VA.isMemLoc());
412 }
413 return Chain;
414}
415
Dan Gohman98ca4f22009-08-05 01:29:28 +0000416SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +0000417SparcTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +0000418 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +0000419 SelectionDAG &DAG = CLI.DAG;
420 DebugLoc &dl = CLI.DL;
421 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
422 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
423 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
424 SDValue Chain = CLI.Chain;
425 SDValue Callee = CLI.Callee;
426 bool &isTailCall = CLI.IsTailCall;
427 CallingConv::ID CallConv = CLI.CallConv;
428 bool isVarArg = CLI.IsVarArg;
429
Evan Cheng0c439eb2010-01-27 00:07:07 +0000430 // Sparc target does not yet support tail call optimization.
431 isTailCall = false;
Chris Lattner98949a62008-03-17 06:01:07 +0000432
Chris Lattner315123f2008-03-17 06:58:37 +0000433 // Analyze operands of the call, assigning locations to each operand.
434 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000435 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000436 DAG.getTarget(), ArgLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000437 CCInfo.AnalyzeCallOperands(Outs, CC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000438
Chris Lattner315123f2008-03-17 06:58:37 +0000439 // Get the size of the outgoing arguments stack space requirement.
440 unsigned ArgsSize = CCInfo.getNextStackOffset();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000441
Chris Lattner5a65b922008-03-17 05:41:48 +0000442 // Keep stack frames 8-byte aligned.
443 ArgsSize = (ArgsSize+7) & ~7;
444
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000445 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
446
447 //Create local copies for byval args.
448 SmallVector<SDValue, 8> ByValArgs;
449 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
450 ISD::ArgFlagsTy Flags = Outs[i].Flags;
451 if (!Flags.isByVal())
452 continue;
453
454 SDValue Arg = OutVals[i];
455 unsigned Size = Flags.getByValSize();
456 unsigned Align = Flags.getByValAlign();
457
458 int FI = MFI->CreateStackObject(Size, Align, false);
459 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
460 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
461
462 Chain = DAG.getMemcpy(Chain, dl, FIPtr, Arg, SizeNode, Align,
463 false, //isVolatile,
464 (Size <= 32), //AlwaysInline if size <= 32
465 MachinePointerInfo(), MachinePointerInfo());
466 ByValArgs.push_back(FIPtr);
467 }
468
Chris Lattnere563bbc2008-10-11 22:08:30 +0000469 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true));
Anton Korobeynikov53835702008-10-10 20:27:31 +0000470
Dan Gohman475871a2008-07-27 21:46:04 +0000471 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
472 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000473
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000474 const unsigned StackOffset = 92;
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000475 bool hasStructRetAttr = false;
Chris Lattner315123f2008-03-17 06:58:37 +0000476 // Walk the register/memloc assignments, inserting copies/loads.
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000477 for (unsigned i = 0, realArgIdx = 0, byvalArgIdx = 0, e = ArgLocs.size();
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000478 i != e;
479 ++i, ++realArgIdx) {
Chris Lattner315123f2008-03-17 06:58:37 +0000480 CCValAssign &VA = ArgLocs[i];
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000481 SDValue Arg = OutVals[realArgIdx];
Chris Lattner315123f2008-03-17 06:58:37 +0000482
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000483 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
484
485 //Use local copy if it is a byval arg.
486 if (Flags.isByVal())
487 Arg = ByValArgs[byvalArgIdx++];
488
Chris Lattner315123f2008-03-17 06:58:37 +0000489 // Promote the value if needed.
490 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000491 default: llvm_unreachable("Unknown loc info!");
Chris Lattner315123f2008-03-17 06:58:37 +0000492 case CCValAssign::Full: break;
493 case CCValAssign::SExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000494 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000495 break;
496 case CCValAssign::ZExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000497 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000498 break;
499 case CCValAssign::AExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000500 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
501 break;
502 case CCValAssign::BCvt:
503 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000504 break;
505 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000506
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000507 if (Flags.isSRet()) {
508 assert(VA.needsCustom());
509 // store SRet argument in %sp+64
510 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
511 SDValue PtrOff = DAG.getIntPtrConstant(64);
512 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
513 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
514 MachinePointerInfo(),
515 false, false, 0));
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000516 hasStructRetAttr = true;
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000517 continue;
518 }
519
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000520 if (VA.needsCustom()) {
521 assert(VA.getLocVT() == MVT::f64);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000522
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000523 if (VA.isMemLoc()) {
524 unsigned Offset = VA.getLocMemOffset() + StackOffset;
525 //if it is double-word aligned, just store.
526 if (Offset % 8 == 0) {
527 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
528 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
529 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
530 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
531 MachinePointerInfo(),
532 false, false, 0));
533 continue;
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000534 }
535 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000536
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 SDValue StackPtr = DAG.CreateStackTemporary(MVT::f64, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000538 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000539 Arg, StackPtr, MachinePointerInfo(),
David Greene54a7aa82010-02-15 16:57:02 +0000540 false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000541 // Sparc is big-endian, so the high part comes first.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000542 SDValue Hi = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000543 MachinePointerInfo(), false, false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000544 // Increment the pointer to the other half.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000545 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
Duncan Sands8c0f2442008-12-12 08:05:40 +0000546 DAG.getIntPtrConstant(4));
547 // Load the low part.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000548 SDValue Lo = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000549 MachinePointerInfo(), false, false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000550
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000551 if (VA.isRegLoc()) {
552 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Hi));
553 assert(i+1 != e);
554 CCValAssign &NextVA = ArgLocs[++i];
555 if (NextVA.isRegLoc()) {
556 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Lo));
557 } else {
558 //Store the low part in stack.
559 unsigned Offset = NextVA.getLocMemOffset() + StackOffset;
560 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
561 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
562 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
563 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
564 MachinePointerInfo(),
565 false, false, 0));
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000566 }
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000567 } else {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000568 unsigned Offset = VA.getLocMemOffset() + StackOffset;
569 // Store the high part.
570 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
571 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
572 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
573 MemOpChains.push_back(DAG.getStore(Chain, dl, Hi, PtrOff,
574 MachinePointerInfo(),
575 false, false, 0));
576 // Store the low part.
577 PtrOff = DAG.getIntPtrConstant(Offset+4);
578 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
579 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
580 MachinePointerInfo(),
581 false, false, 0));
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000582 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000583 continue;
Duncan Sands8c0f2442008-12-12 08:05:40 +0000584 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000585
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000586 // Arguments that can be passed on register must be kept at
587 // RegsToPass vector
588 if (VA.isRegLoc()) {
589 if (VA.getLocVT() != MVT::f32) {
590 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
591 continue;
592 }
593 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
594 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
595 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000596 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000597
598 assert(VA.isMemLoc());
599
600 // Create a store off the stack pointer for this argument.
601 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
602 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset()+StackOffset);
603 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
604 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
605 MachinePointerInfo(),
606 false, false, 0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000607 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000608
Anton Korobeynikov53835702008-10-10 20:27:31 +0000609
Chris Lattner5a65b922008-03-17 05:41:48 +0000610 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner315123f2008-03-17 06:58:37 +0000611 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattner315123f2008-03-17 06:58:37 +0000613 &MemOpChains[0], MemOpChains.size());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000614
615 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner315123f2008-03-17 06:58:37 +0000616 // chain and flag operands which copy the outgoing args into registers.
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000617 // The InFlag in necessary since all emitted instructions must be
Chris Lattner315123f2008-03-17 06:58:37 +0000618 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000619 SDValue InFlag;
Chris Lattner315123f2008-03-17 06:58:37 +0000620 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
621 unsigned Reg = RegsToPass[i].first;
622 // Remap I0->I7 -> O0->O7.
623 if (Reg >= SP::I0 && Reg <= SP::I7)
624 Reg = Reg-SP::I0+SP::O0;
625
Dale Johannesen33c960f2009-02-04 20:06:27 +0000626 Chain = DAG.getCopyToReg(Chain, dl, Reg, RegsToPass[i].second, InFlag);
Chris Lattner5a65b922008-03-17 05:41:48 +0000627 InFlag = Chain.getValue(1);
628 }
629
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000630 unsigned SRetArgSize = (hasStructRetAttr)? getSRetArgSize(DAG, Callee):0;
631
Chris Lattner5a65b922008-03-17 05:41:48 +0000632 // If the callee is a GlobalAddress node (quite common, every direct call is)
633 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling056292f2008-09-16 21:48:12 +0000634 // Likewise ExternalSymbol -> TargetExternalSymbol.
Chris Lattner5a65b922008-03-17 05:41:48 +0000635 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Devang Patel0d881da2010-07-06 22:08:15 +0000636 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i32);
Bill Wendling056292f2008-09-16 21:48:12 +0000637 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000639
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000640 // Returns a chain & a flag for retval copy to use
641 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
642 SmallVector<SDValue, 8> Ops;
643 Ops.push_back(Chain);
644 Ops.push_back(Callee);
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000645 if (hasStructRetAttr)
646 Ops.push_back(DAG.getTargetConstant(SRetArgSize, MVT::i32));
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000647 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
648 unsigned Reg = RegsToPass[i].first;
649 if (Reg >= SP::I0 && Reg <= SP::I7)
650 Reg = Reg-SP::I0+SP::O0;
651
652 Ops.push_back(DAG.getRegister(Reg, RegsToPass[i].second.getValueType()));
653 }
654 if (InFlag.getNode())
655 Ops.push_back(InFlag);
656
657 Chain = DAG.getNode(SPISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Chris Lattner5a65b922008-03-17 05:41:48 +0000658 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000659
Chris Lattnere563bbc2008-10-11 22:08:30 +0000660 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
661 DAG.getIntPtrConstant(0, true), InFlag);
Chris Lattner98949a62008-03-17 06:01:07 +0000662 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000663
Chris Lattner98949a62008-03-17 06:01:07 +0000664 // Assign locations to each value returned by this call.
665 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000666 CCState RVInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000667 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000668
Dan Gohman98ca4f22009-08-05 01:29:28 +0000669 RVInfo.AnalyzeCallResult(Ins, RetCC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000670
Chris Lattner98949a62008-03-17 06:01:07 +0000671 // Copy all of the result registers out of their specified physreg.
672 for (unsigned i = 0; i != RVLocs.size(); ++i) {
673 unsigned Reg = RVLocs[i].getLocReg();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000674
Chris Lattner98949a62008-03-17 06:01:07 +0000675 // Remap I0->I7 -> O0->O7.
676 if (Reg >= SP::I0 && Reg <= SP::I7)
677 Reg = Reg-SP::I0+SP::O0;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000678
Dale Johannesen33c960f2009-02-04 20:06:27 +0000679 Chain = DAG.getCopyFromReg(Chain, dl, Reg,
Chris Lattner98949a62008-03-17 06:01:07 +0000680 RVLocs[i].getValVT(), InFlag).getValue(1);
681 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000682 InVals.push_back(Chain.getValue(0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000683 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000684
Dan Gohman98ca4f22009-08-05 01:29:28 +0000685 return Chain;
Chris Lattner5a65b922008-03-17 05:41:48 +0000686}
687
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000688unsigned
689SparcTargetLowering::getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const
690{
691 const Function *CalleeFn = 0;
692 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
693 CalleeFn = dyn_cast<Function>(G->getGlobal());
694 } else if (ExternalSymbolSDNode *E =
695 dyn_cast<ExternalSymbolSDNode>(Callee)) {
696 const Function *Fn = DAG.getMachineFunction().getFunction();
697 const Module *M = Fn->getParent();
698 CalleeFn = M->getFunction(E->getSymbol());
699 }
Chris Lattner5a65b922008-03-17 05:41:48 +0000700
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000701 if (!CalleeFn)
702 return 0;
703
704 assert(CalleeFn->hasStructRetAttr() &&
705 "Callee does not have the StructRet attribute.");
706
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000707 PointerType *Ty = cast<PointerType>(CalleeFn->arg_begin()->getType());
708 Type *ElementTy = Ty->getElementType();
Micah Villmow3574eca2012-10-08 16:38:25 +0000709 return getDataLayout()->getTypeAllocSize(ElementTy);
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000710}
Chris Lattner5a65b922008-03-17 05:41:48 +0000711
Chris Lattnerd23405e2008-03-17 03:21:36 +0000712//===----------------------------------------------------------------------===//
713// TargetLowering Implementation
714//===----------------------------------------------------------------------===//
715
716/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
717/// condition.
718static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
719 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000720 default: llvm_unreachable("Unknown integer condition code!");
Chris Lattnerd23405e2008-03-17 03:21:36 +0000721 case ISD::SETEQ: return SPCC::ICC_E;
722 case ISD::SETNE: return SPCC::ICC_NE;
723 case ISD::SETLT: return SPCC::ICC_L;
724 case ISD::SETGT: return SPCC::ICC_G;
725 case ISD::SETLE: return SPCC::ICC_LE;
726 case ISD::SETGE: return SPCC::ICC_GE;
727 case ISD::SETULT: return SPCC::ICC_CS;
728 case ISD::SETULE: return SPCC::ICC_LEU;
729 case ISD::SETUGT: return SPCC::ICC_GU;
730 case ISD::SETUGE: return SPCC::ICC_CC;
731 }
732}
733
734/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
735/// FCC condition.
736static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
737 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000738 default: llvm_unreachable("Unknown fp condition code!");
Chris Lattnerd23405e2008-03-17 03:21:36 +0000739 case ISD::SETEQ:
740 case ISD::SETOEQ: return SPCC::FCC_E;
741 case ISD::SETNE:
742 case ISD::SETUNE: return SPCC::FCC_NE;
743 case ISD::SETLT:
744 case ISD::SETOLT: return SPCC::FCC_L;
745 case ISD::SETGT:
746 case ISD::SETOGT: return SPCC::FCC_G;
747 case ISD::SETLE:
748 case ISD::SETOLE: return SPCC::FCC_LE;
749 case ISD::SETGE:
750 case ISD::SETOGE: return SPCC::FCC_GE;
751 case ISD::SETULT: return SPCC::FCC_UL;
752 case ISD::SETULE: return SPCC::FCC_ULE;
753 case ISD::SETUGT: return SPCC::FCC_UG;
754 case ISD::SETUGE: return SPCC::FCC_UGE;
755 case ISD::SETUO: return SPCC::FCC_U;
756 case ISD::SETO: return SPCC::FCC_O;
757 case ISD::SETONE: return SPCC::FCC_LG;
758 case ISD::SETUEQ: return SPCC::FCC_UE;
759 }
760}
761
Chris Lattnerd23405e2008-03-17 03:21:36 +0000762SparcTargetLowering::SparcTargetLowering(TargetMachine &TM)
Chris Lattner5277b222009-08-08 20:43:12 +0000763 : TargetLowering(TM, new TargetLoweringObjectFileELF()) {
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +0000764 Subtarget = &TM.getSubtarget<SparcSubtarget>();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000765
Chris Lattnerd23405e2008-03-17 03:21:36 +0000766 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000767 addRegisterClass(MVT::i32, &SP::IntRegsRegClass);
768 addRegisterClass(MVT::f32, &SP::FPRegsRegClass);
769 addRegisterClass(MVT::f64, &SP::DFPRegsRegClass);
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +0000770 if (Subtarget->is64Bit())
771 addRegisterClass(MVT::i64, &SP::I64RegsRegClass);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000772
773 // Turn FP extload into load/fextend
Owen Anderson825b72b2009-08-11 20:47:22 +0000774 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000775 // Sparc doesn't have i1 sign extending load
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000777 // Turn FP truncstore into trunc + store.
Owen Anderson825b72b2009-08-11 20:47:22 +0000778 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000779
780 // Custom legalize GlobalAddress nodes into LO/HI parts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
782 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
783 setOperationAction(ISD::ConstantPool , MVT::i32, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000784
Chris Lattnerd23405e2008-03-17 03:21:36 +0000785 // Sparc doesn't have sext_inreg, replace them with shl/sra
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
787 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
788 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000789
790 // Sparc has no REM or DIVREM operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setOperationAction(ISD::UREM, MVT::i32, Expand);
792 setOperationAction(ISD::SREM, MVT::i32, Expand);
793 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
794 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000795
796 // Custom expand fp<->sint
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
798 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000799
800 // Expand fp<->uint
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
802 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000803
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000804 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
805 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000806
Chris Lattnerd23405e2008-03-17 03:21:36 +0000807 // Sparc has no select or setcc: expand to SELECT_CC.
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 setOperationAction(ISD::SELECT, MVT::i32, Expand);
809 setOperationAction(ISD::SELECT, MVT::f32, Expand);
810 setOperationAction(ISD::SELECT, MVT::f64, Expand);
811 setOperationAction(ISD::SETCC, MVT::i32, Expand);
812 setOperationAction(ISD::SETCC, MVT::f32, Expand);
813 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000814
Chris Lattnerd23405e2008-03-17 03:21:36 +0000815 // Sparc doesn't have BRCOND either, it has BR_CC.
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
817 setOperationAction(ISD::BRIND, MVT::Other, Expand);
818 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
819 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
820 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
821 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000822
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
824 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
825 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000826
Eli Friedman14648462011-07-27 22:21:52 +0000827 // FIXME: There are instructions available for ATOMIC_FENCE
828 // on SparcV8 and later.
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000830 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000831
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::FSIN , MVT::f64, Expand);
833 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000834 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 setOperationAction(ISD::FREM , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000836 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 setOperationAction(ISD::FSIN , MVT::f32, Expand);
838 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000839 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 setOperationAction(ISD::FREM , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000841 setOperationAction(ISD::FMA , MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
843 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000844 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000846 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000847 setOperationAction(ISD::ROTL , MVT::i32, Expand);
848 setOperationAction(ISD::ROTR , MVT::i32, Expand);
849 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
850 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
851 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
852 setOperationAction(ISD::FPOW , MVT::f64, Expand);
853 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000854
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
856 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
857 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000858
859 // FIXME: Sparc provides these multiplies, but we don't have them yet.
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
861 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000862
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000864
Chris Lattnerd23405e2008-03-17 03:21:36 +0000865 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000867 // VAARG needs to be lowered to not do unaligned accesses for doubles.
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000869
Chris Lattnerd23405e2008-03-17 03:21:36 +0000870 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
872 setOperationAction(ISD::VAEND , MVT::Other, Expand);
873 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
874 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
875 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000876
877 // No debug info support yet.
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000879
Chris Lattnerd23405e2008-03-17 03:21:36 +0000880 setStackPointerRegisterToSaveRestore(SP::O6);
881
882 if (TM.getSubtarget<SparcSubtarget>().isV9())
Owen Anderson825b72b2009-08-11 20:47:22 +0000883 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000884
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000885 setMinFunctionAlignment(2);
886
Chris Lattnerd23405e2008-03-17 03:21:36 +0000887 computeRegisterProperties();
888}
889
890const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
891 switch (Opcode) {
892 default: return 0;
893 case SPISD::CMPICC: return "SPISD::CMPICC";
894 case SPISD::CMPFCC: return "SPISD::CMPFCC";
895 case SPISD::BRICC: return "SPISD::BRICC";
896 case SPISD::BRFCC: return "SPISD::BRFCC";
897 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
898 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
899 case SPISD::Hi: return "SPISD::Hi";
900 case SPISD::Lo: return "SPISD::Lo";
901 case SPISD::FTOI: return "SPISD::FTOI";
902 case SPISD::ITOF: return "SPISD::ITOF";
903 case SPISD::CALL: return "SPISD::CALL";
904 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +0000905 case SPISD::GLOBAL_BASE_REG: return "SPISD::GLOBAL_BASE_REG";
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +0000906 case SPISD::FLUSHW: return "SPISD::FLUSHW";
Chris Lattnerd23405e2008-03-17 03:21:36 +0000907 }
908}
909
910/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
911/// be zero. Op is expected to be a target specific node. Used by DAG
912/// combiner.
Dan Gohman475871a2008-07-27 21:46:04 +0000913void SparcTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Anton Korobeynikov53835702008-10-10 20:27:31 +0000914 APInt &KnownZero,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000915 APInt &KnownOne,
916 const SelectionDAG &DAG,
917 unsigned Depth) const {
918 APInt KnownZero2, KnownOne2;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000919 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000920
Chris Lattnerd23405e2008-03-17 03:21:36 +0000921 switch (Op.getOpcode()) {
922 default: break;
923 case SPISD::SELECT_ICC:
924 case SPISD::SELECT_FCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000925 DAG.ComputeMaskedBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1);
926 DAG.ComputeMaskedBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000927 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
928 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
929
Chris Lattnerd23405e2008-03-17 03:21:36 +0000930 // Only known if known in both the LHS and RHS.
931 KnownOne &= KnownOne2;
932 KnownZero &= KnownZero2;
933 break;
934 }
935}
936
Chris Lattnerd23405e2008-03-17 03:21:36 +0000937// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
938// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman475871a2008-07-27 21:46:04 +0000939static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattnerd23405e2008-03-17 03:21:36 +0000940 ISD::CondCode CC, unsigned &SPCC) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000941 if (isa<ConstantSDNode>(RHS) &&
Dan Gohmane368b462010-06-18 14:22:04 +0000942 cast<ConstantSDNode>(RHS)->isNullValue() &&
Anton Korobeynikov53835702008-10-10 20:27:31 +0000943 CC == ISD::SETNE &&
Chris Lattnerd23405e2008-03-17 03:21:36 +0000944 ((LHS.getOpcode() == SPISD::SELECT_ICC &&
945 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
946 (LHS.getOpcode() == SPISD::SELECT_FCC &&
947 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
948 isa<ConstantSDNode>(LHS.getOperand(0)) &&
949 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Dan Gohmane368b462010-06-18 14:22:04 +0000950 cast<ConstantSDNode>(LHS.getOperand(0))->isOne() &&
951 cast<ConstantSDNode>(LHS.getOperand(1))->isNullValue()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000952 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000953 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattnerd23405e2008-03-17 03:21:36 +0000954 LHS = CMPCC.getOperand(0);
955 RHS = CMPCC.getOperand(1);
956 }
957}
958
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000959SDValue SparcTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +0000960 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +0000961 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dale Johannesende064702009-02-06 21:50:26 +0000962 // FIXME there isn't really any debug info here
963 DebugLoc dl = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +0000964 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 SDValue Hi = DAG.getNode(SPISD::Hi, dl, MVT::i32, GA);
966 SDValue Lo = DAG.getNode(SPISD::Lo, dl, MVT::i32, GA);
Chris Lattnerdb486a62009-09-15 17:46:24 +0000967
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000968 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
Chris Lattnerdb486a62009-09-15 17:46:24 +0000969 return DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000970
Chris Lattnerdb486a62009-09-15 17:46:24 +0000971 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, dl,
972 getPointerTy());
973 SDValue RelAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000974 SDValue AbsAddr = DAG.getNode(ISD::ADD, dl, MVT::i32,
Chris Lattnerdb486a62009-09-15 17:46:24 +0000975 GlobalBase, RelAddr);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000976 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000977 AbsAddr, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000978}
979
Chris Lattnerdb486a62009-09-15 17:46:24 +0000980SDValue SparcTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +0000981 SelectionDAG &DAG) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +0000982 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dale Johannesende064702009-02-06 21:50:26 +0000983 // FIXME there isn't really any debug info here
984 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +0000985 const Constant *C = N->getConstVal();
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment());
987 SDValue Hi = DAG.getNode(SPISD::Hi, dl, MVT::i32, CP);
988 SDValue Lo = DAG.getNode(SPISD::Lo, dl, MVT::i32, CP);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000989 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
Chris Lattnerdb486a62009-09-15 17:46:24 +0000990 return DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
991
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000992 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, dl,
Chris Lattnerdb486a62009-09-15 17:46:24 +0000993 getPointerTy());
994 SDValue RelAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
995 SDValue AbsAddr = DAG.getNode(ISD::ADD, dl, MVT::i32,
996 GlobalBase, RelAddr);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000997 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000998 AbsAddr, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000999}
1000
Dan Gohman475871a2008-07-27 21:46:04 +00001001static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001002 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001003 // Convert the fp value to integer in an FP register.
Owen Anderson825b72b2009-08-11 20:47:22 +00001004 assert(Op.getValueType() == MVT::i32);
1005 Op = DAG.getNode(SPISD::FTOI, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001006 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001007}
1008
Dan Gohman475871a2008-07-27 21:46:04 +00001009static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001010 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00001011 assert(Op.getOperand(0).getValueType() == MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001012 SDValue Tmp = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Chris Lattnerd23405e2008-03-17 03:21:36 +00001013 // Convert the int value to FP in an FP register.
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001014 return DAG.getNode(SPISD::ITOF, dl, Op.getValueType(), Tmp);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001015}
1016
Dan Gohman475871a2008-07-27 21:46:04 +00001017static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
1018 SDValue Chain = Op.getOperand(0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001019 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001020 SDValue LHS = Op.getOperand(2);
1021 SDValue RHS = Op.getOperand(3);
1022 SDValue Dest = Op.getOperand(4);
Dale Johannesen3484c092009-02-05 22:07:54 +00001023 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001024 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001025
Chris Lattnerd23405e2008-03-17 03:21:36 +00001026 // If this is a br_cc of a "setcc", and if the setcc got lowered into
1027 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
1028 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001029
Chris Lattnerd23405e2008-03-17 03:21:36 +00001030 // Get the condition flag.
Dan Gohman475871a2008-07-27 21:46:04 +00001031 SDValue CompareFlag;
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 if (LHS.getValueType() == MVT::i32) {
Benjamin Kramer3853f742013-03-07 20:33:29 +00001033 EVT VTs[] = { MVT::i32, MVT::Glue };
Dan Gohman475871a2008-07-27 21:46:04 +00001034 SDValue Ops[2] = { LHS, RHS };
Dale Johannesen3484c092009-02-05 22:07:54 +00001035 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, VTs, Ops, 2).getValue(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001036 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
1037 Opc = SPISD::BRICC;
1038 } else {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001039 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001040 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
1041 Opc = SPISD::BRFCC;
1042 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001043 return DAG.getNode(Opc, dl, MVT::Other, Chain, Dest,
1044 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001045}
1046
Dan Gohman475871a2008-07-27 21:46:04 +00001047static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
1048 SDValue LHS = Op.getOperand(0);
1049 SDValue RHS = Op.getOperand(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001050 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001051 SDValue TrueVal = Op.getOperand(2);
1052 SDValue FalseVal = Op.getOperand(3);
Dale Johannesen3484c092009-02-05 22:07:54 +00001053 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001054 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001055
Chris Lattnerd23405e2008-03-17 03:21:36 +00001056 // If this is a select_cc of a "setcc", and if the setcc got lowered into
1057 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
1058 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001059
Dan Gohman475871a2008-07-27 21:46:04 +00001060 SDValue CompareFlag;
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 if (LHS.getValueType() == MVT::i32) {
Benjamin Kramer3853f742013-03-07 20:33:29 +00001062 // subcc returns a value
1063 EVT VTs[] = { LHS.getValueType(), MVT::Glue };
Dan Gohman475871a2008-07-27 21:46:04 +00001064 SDValue Ops[2] = { LHS, RHS };
Dale Johannesen3484c092009-02-05 22:07:54 +00001065 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, VTs, Ops, 2).getValue(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001066 Opc = SPISD::SELECT_ICC;
1067 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
1068 } else {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001069 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001070 Opc = SPISD::SELECT_FCC;
1071 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
1072 }
Dale Johannesen3484c092009-02-05 22:07:54 +00001073 return DAG.getNode(Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
Owen Anderson825b72b2009-08-11 20:47:22 +00001074 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001075}
1076
Dan Gohman475871a2008-07-27 21:46:04 +00001077static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001078 const SparcTargetLowering &TLI) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001079 MachineFunction &MF = DAG.getMachineFunction();
1080 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
1081
Chris Lattnerd23405e2008-03-17 03:21:36 +00001082 // vastart just stores the address of the VarArgsFrameIndex slot into the
1083 // memory location argument.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001084 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001085 SDValue Offset =
1086 DAG.getNode(ISD::ADD, dl, MVT::i32,
1087 DAG.getRegister(SP::I6, MVT::i32),
1088 DAG.getConstant(FuncInfo->getVarArgsFrameOffset(),
1089 MVT::i32));
Chris Lattnerd23405e2008-03-17 03:21:36 +00001090 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001091 return DAG.getStore(Op.getOperand(0), dl, Offset, Op.getOperand(1),
1092 MachinePointerInfo(SV), false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001093}
1094
Dan Gohman475871a2008-07-27 21:46:04 +00001095static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001096 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001097 EVT VT = Node->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +00001098 SDValue InChain = Node->getOperand(0);
1099 SDValue VAListPtr = Node->getOperand(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001100 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001101 DebugLoc dl = Node->getDebugLoc();
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001102 SDValue VAList = DAG.getLoad(MVT::i32, dl, InChain, VAListPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001103 MachinePointerInfo(SV), false, false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001104 // Increment the pointer, VAList, to the next vaarg
Owen Anderson825b72b2009-08-11 20:47:22 +00001105 SDValue NextPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, VAList,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001106 DAG.getConstant(VT.getSizeInBits()/8,
Owen Anderson825b72b2009-08-11 20:47:22 +00001107 MVT::i32));
Chris Lattnerd23405e2008-03-17 03:21:36 +00001108 // Store the incremented VAList to the legalized pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001109 InChain = DAG.getStore(VAList.getValue(1), dl, NextPtr,
Chris Lattner6229d0a2010-09-21 18:41:36 +00001110 VAListPtr, MachinePointerInfo(SV), false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001111 // Load the actual argument out of the pointer VAList, unless this is an
1112 // f64 load.
Owen Anderson825b72b2009-08-11 20:47:22 +00001113 if (VT != MVT::f64)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001114 return DAG.getLoad(VT, dl, InChain, VAList, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001115 false, false, false, 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001116
Chris Lattnerd23405e2008-03-17 03:21:36 +00001117 // Otherwise, load it as i64, then do a bitconvert.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001118 SDValue V = DAG.getLoad(MVT::i64, dl, InChain, VAList, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001119 false, false, false, 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001120
Chris Lattnerd23405e2008-03-17 03:21:36 +00001121 // Bit-Convert the value to f64.
Dan Gohman475871a2008-07-27 21:46:04 +00001122 SDValue Ops[2] = {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001123 DAG.getNode(ISD::BITCAST, dl, MVT::f64, V),
Chris Lattnerd23405e2008-03-17 03:21:36 +00001124 V.getValue(1)
1125 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00001126 return DAG.getMergeValues(Ops, 2, dl);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001127}
1128
Dan Gohman475871a2008-07-27 21:46:04 +00001129static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1130 SDValue Chain = Op.getOperand(0); // Legalize the chain.
1131 SDValue Size = Op.getOperand(1); // Legalize the size.
Dale Johannesena05dca42009-02-04 23:02:30 +00001132 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov53835702008-10-10 20:27:31 +00001133
Chris Lattnerd23405e2008-03-17 03:21:36 +00001134 unsigned SPReg = SP::O6;
Owen Anderson825b72b2009-08-11 20:47:22 +00001135 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, MVT::i32);
1136 SDValue NewSP = DAG.getNode(ISD::SUB, dl, MVT::i32, SP, Size); // Value
Dale Johannesena05dca42009-02-04 23:02:30 +00001137 Chain = DAG.getCopyToReg(SP.getValue(1), dl, SPReg, NewSP); // Output chain
Anton Korobeynikov53835702008-10-10 20:27:31 +00001138
Chris Lattnerd23405e2008-03-17 03:21:36 +00001139 // The resultant pointer is actually 16 words from the bottom of the stack,
1140 // to provide a register spill area.
Owen Anderson825b72b2009-08-11 20:47:22 +00001141 SDValue NewVal = DAG.getNode(ISD::ADD, dl, MVT::i32, NewSP,
1142 DAG.getConstant(96, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00001143 SDValue Ops[2] = { NewVal, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +00001144 return DAG.getMergeValues(Ops, 2, dl);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001145}
1146
Chris Lattnerd23405e2008-03-17 03:21:36 +00001147
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001148static SDValue getFLUSHW(SDValue Op, SelectionDAG &DAG) {
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001149 DebugLoc dl = Op.getDebugLoc();
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001150 SDValue Chain = DAG.getNode(SPISD::FLUSHW,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001151 dl, MVT::Other, DAG.getEntryNode());
1152 return Chain;
1153}
1154
1155static SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1156 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1157 MFI->setFrameAddressIsTaken(true);
1158
1159 EVT VT = Op.getValueType();
1160 DebugLoc dl = Op.getDebugLoc();
1161 unsigned FrameReg = SP::I6;
1162
1163 uint64_t depth = Op.getConstantOperandVal(0);
1164
1165 SDValue FrameAddr;
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001166 if (depth == 0)
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001167 FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1168 else {
1169 // flush first to make sure the windowed registers' values are in stack
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001170 SDValue Chain = getFLUSHW(Op, DAG);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001171 FrameAddr = DAG.getCopyFromReg(Chain, dl, FrameReg, VT);
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001172
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001173 for (uint64_t i = 0; i != depth; ++i) {
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001174 SDValue Ptr = DAG.getNode(ISD::ADD,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001175 dl, MVT::i32,
1176 FrameAddr, DAG.getIntPtrConstant(56));
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001177 FrameAddr = DAG.getLoad(MVT::i32, dl,
1178 Chain,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001179 Ptr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001180 MachinePointerInfo(), false, false, false, 0);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001181 }
1182 }
1183 return FrameAddr;
1184}
1185
1186static SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
1187 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1188 MFI->setReturnAddressIsTaken(true);
1189
1190 EVT VT = Op.getValueType();
1191 DebugLoc dl = Op.getDebugLoc();
1192 unsigned RetReg = SP::I7;
1193
1194 uint64_t depth = Op.getConstantOperandVal(0);
1195
1196 SDValue RetAddr;
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001197 if (depth == 0)
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001198 RetAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, RetReg, VT);
1199 else {
1200 // flush first to make sure the windowed registers' values are in stack
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001201 SDValue Chain = getFLUSHW(Op, DAG);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001202 RetAddr = DAG.getCopyFromReg(Chain, dl, SP::I6, VT);
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001203
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001204 for (uint64_t i = 0; i != depth; ++i) {
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001205 SDValue Ptr = DAG.getNode(ISD::ADD,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001206 dl, MVT::i32,
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001207 RetAddr,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001208 DAG.getIntPtrConstant((i == depth-1)?60:56));
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001209 RetAddr = DAG.getLoad(MVT::i32, dl,
1210 Chain,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001211 Ptr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001212 MachinePointerInfo(), false, false, false, 0);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001213 }
1214 }
1215 return RetAddr;
1216}
1217
Dan Gohman475871a2008-07-27 21:46:04 +00001218SDValue SparcTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001219LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +00001220 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001221 default: llvm_unreachable("Should not custom lower this!");
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001222 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
1223 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001224 case ISD::GlobalTLSAddress:
Torok Edwinc23197a2009-07-14 16:55:14 +00001225 llvm_unreachable("TLS not implemented for Sparc.");
Chris Lattnerdb486a62009-09-15 17:46:24 +00001226 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
1227 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001228 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
1229 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
1230 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
1231 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
1232 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
1233 case ISD::VAARG: return LowerVAARG(Op, DAG);
1234 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001235 }
1236}
1237
1238MachineBasicBlock *
1239SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001240 MachineBasicBlock *BB) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +00001241 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
1242 unsigned BROpcode;
1243 unsigned CC;
Dale Johannesend552eee2009-02-13 02:31:35 +00001244 DebugLoc dl = MI->getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001245 // Figure out the conditional branch opcode to use for this select_cc.
1246 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001247 default: llvm_unreachable("Unknown SELECT_CC!");
Chris Lattnerd23405e2008-03-17 03:21:36 +00001248 case SP::SELECT_CC_Int_ICC:
1249 case SP::SELECT_CC_FP_ICC:
1250 case SP::SELECT_CC_DFP_ICC:
1251 BROpcode = SP::BCOND;
1252 break;
1253 case SP::SELECT_CC_Int_FCC:
1254 case SP::SELECT_CC_FP_FCC:
1255 case SP::SELECT_CC_DFP_FCC:
1256 BROpcode = SP::FBCOND;
1257 break;
1258 }
1259
1260 CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikov53835702008-10-10 20:27:31 +00001261
Chris Lattnerd23405e2008-03-17 03:21:36 +00001262 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
1263 // control-flow pattern. The incoming instruction knows the destination vreg
1264 // to set, the condition code register to branch on, the true/false values to
1265 // select between, and a branch opcode to use.
1266 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001267 MachineFunction::iterator It = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +00001268 ++It;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001269
Chris Lattnerd23405e2008-03-17 03:21:36 +00001270 // thisMBB:
1271 // ...
1272 // TrueVal = ...
1273 // [f]bCC copy1MBB
1274 // fallthrough --> copy0MBB
1275 MachineBasicBlock *thisMBB = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +00001276 MachineFunction *F = BB->getParent();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001277 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1278 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +00001279 F->insert(It, copy0MBB);
1280 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00001281
1282 // Transfer the remainder of BB and its successor edges to sinkMBB.
1283 sinkMBB->splice(sinkMBB->begin(), BB,
1284 llvm::next(MachineBasicBlock::iterator(MI)),
1285 BB->end());
1286 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
1287
1288 // Add the true and fallthrough blocks as its successors.
1289 BB->addSuccessor(copy0MBB);
1290 BB->addSuccessor(sinkMBB);
1291
Dale Johannesend552eee2009-02-13 02:31:35 +00001292 BuildMI(BB, dl, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001293
Chris Lattnerd23405e2008-03-17 03:21:36 +00001294 // copy0MBB:
1295 // %FalseValue = ...
1296 // # fallthrough to sinkMBB
1297 BB = copy0MBB;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001298
Chris Lattnerd23405e2008-03-17 03:21:36 +00001299 // Update machine-CFG edges
1300 BB->addSuccessor(sinkMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001301
Chris Lattnerd23405e2008-03-17 03:21:36 +00001302 // sinkMBB:
1303 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1304 // ...
1305 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00001306 BuildMI(*BB, BB->begin(), dl, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattnerd23405e2008-03-17 03:21:36 +00001307 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
1308 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001309
Dan Gohman14152b42010-07-06 20:24:04 +00001310 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattnerd23405e2008-03-17 03:21:36 +00001311 return BB;
1312}
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00001313
1314//===----------------------------------------------------------------------===//
1315// Sparc Inline Assembly Support
1316//===----------------------------------------------------------------------===//
1317
1318/// getConstraintType - Given a constraint letter, return the type of
1319/// constraint it is for this target.
1320SparcTargetLowering::ConstraintType
1321SparcTargetLowering::getConstraintType(const std::string &Constraint) const {
1322 if (Constraint.size() == 1) {
1323 switch (Constraint[0]) {
1324 default: break;
1325 case 'r': return C_RegisterClass;
1326 }
1327 }
1328
1329 return TargetLowering::getConstraintType(Constraint);
1330}
1331
1332std::pair<unsigned, const TargetRegisterClass*>
1333SparcTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001334 EVT VT) const {
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00001335 if (Constraint.size() == 1) {
1336 switch (Constraint[0]) {
1337 case 'r':
Craig Topperc9099502012-04-20 06:31:50 +00001338 return std::make_pair(0U, &SP::IntRegsRegClass);
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00001339 }
1340 }
1341
1342 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1343}
1344
Dan Gohman6520e202008-10-18 02:06:02 +00001345bool
1346SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1347 // The Sparc target isn't yet aware of offsets.
1348 return false;
1349}