blob: 4edeca979872d6ed4f268b7b6daee3207af762f0 [file] [log] [blame]
Chris Lattner522e9a02009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner8fea32f2009-09-12 20:34:57 +000015#include "X86MCInstLower.h"
Chris Lattner0dc32ea2009-09-20 07:41:30 +000016#include "X86AsmPrinter.h"
Chris Lattner67c6b6e2009-09-20 06:45:52 +000017#include "X86COFFMachineModuleInfo.h"
Chris Lattner017ec352010-02-08 22:33:55 +000018#include "X86MCAsmInfo.h"
Devang Patelc99fd872010-01-19 06:09:04 +000019#include "llvm/Analysis/DebugInfo.h"
Chris Lattnerdc62ea02009-09-16 06:25:03 +000020#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000021#include "llvm/MC/MCContext.h"
22#include "llvm/MC/MCExpr.h"
23#include "llvm/MC/MCInst.h"
24#include "llvm/MC/MCStreamer.h"
Chris Lattnerc9747c02010-03-12 19:42:40 +000025#include "llvm/MC/MCSymbol.h"
Chris Lattner45111d12010-01-16 21:57:06 +000026#include "llvm/Target/Mangler.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000027#include "llvm/Support/FormattedStream.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000028#include "llvm/ADT/SmallString.h"
Dale Johannesenc4b94e02010-02-04 01:33:43 +000029#include "llvm/Type.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000030using namespace llvm;
31
Chris Lattner8fea32f2009-09-12 20:34:57 +000032
33const X86Subtarget &X86MCInstLower::getSubtarget() const {
34 return AsmPrinter.getSubtarget();
35}
36
Chris Lattnerdc62ea02009-09-16 06:25:03 +000037MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
38 assert(getSubtarget().isTargetDarwin() &&"Can only get MachO info on darwin");
39 return AsmPrinter.MMI->getObjFileInfo<MachineModuleInfoMachO>();
40}
41
Chris Lattner8fea32f2009-09-12 20:34:57 +000042
43MCSymbol *X86MCInstLower::GetPICBaseSymbol() const {
Chris Lattner589c6f62010-01-26 06:28:43 +000044 const TargetLowering *TLI = AsmPrinter.TM.getTargetLowering();
45 return static_cast<const X86TargetLowering*>(TLI)->
46 getPICBaseSymbol(AsmPrinter.MF, Ctx);
Chris Lattner522e9a02009-09-02 17:35:12 +000047}
48
Chris Lattner34841102010-02-08 23:03:41 +000049/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
50/// operand to an MCSymbol.
Chris Lattner8fea32f2009-09-12 20:34:57 +000051MCSymbol *X86MCInstLower::
Chris Lattner34841102010-02-08 23:03:41 +000052GetSymbolFromOperand(const MachineOperand &MO) const {
53 assert((MO.isGlobal() || MO.isSymbol()) && "Isn't a symbol reference");
54
Chris Lattnera49ea862009-09-11 05:58:44 +000055 SmallString<128> Name;
Chris Lattnera49ea862009-09-11 05:58:44 +000056
Chris Lattnerc9747c02010-03-12 19:42:40 +000057 if (!MO.isGlobal()) {
58 assert(MO.isSymbol());
59 Name += AsmPrinter.MAI->getGlobalPrefix();
60 Name += MO.getSymbolName();
Chris Lattnerc9747c02010-03-12 19:42:40 +000061 } else {
62 const GlobalValue *GV = MO.getGlobal();
Chris Lattner34841102010-02-08 23:03:41 +000063 bool isImplicitlyPrivate = false;
64 if (MO.getTargetFlags() == X86II::MO_DARWIN_STUB ||
65 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY ||
66 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY_PIC_BASE ||
67 MO.getTargetFlags() == X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE)
68 isImplicitlyPrivate = true;
69
Chris Lattner34841102010-02-08 23:03:41 +000070 Mang->getNameWithPrefix(Name, GV, isImplicitlyPrivate);
Chris Lattner67c6b6e2009-09-20 06:45:52 +000071 }
Chris Lattner34841102010-02-08 23:03:41 +000072
73 // If the target flags on the operand changes the name of the symbol, do that
74 // before we return the symbol.
Chris Lattner522e9a02009-09-02 17:35:12 +000075 switch (MO.getTargetFlags()) {
Chris Lattner34841102010-02-08 23:03:41 +000076 default: break;
Chris Lattnera49ea862009-09-11 05:58:44 +000077 case X86II::MO_DLLIMPORT: {
Chris Lattner47548d32009-09-03 05:06:07 +000078 // Handle dllimport linkage.
Chris Lattnera49ea862009-09-11 05:58:44 +000079 const char *Prefix = "__imp_";
80 Name.insert(Name.begin(), Prefix, Prefix+strlen(Prefix));
Chris Lattner47548d32009-09-03 05:06:07 +000081 break;
Chris Lattnera49ea862009-09-11 05:58:44 +000082 }
Chris Lattner47548d32009-09-03 05:06:07 +000083 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner46091d72009-09-11 06:59:18 +000084 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Chris Lattnera49ea862009-09-11 05:58:44 +000085 Name += "$non_lazy_ptr";
Chris Lattner9b97a732010-03-30 18:10:53 +000086 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Chris Lattnerdc62ea02009-09-16 06:25:03 +000087
Bill Wendlingcebae362010-03-10 22:34:10 +000088 MachineModuleInfoImpl::StubValueTy &StubSym =
89 getMachOMMI().getGVStubEntry(Sym);
90 if (StubSym.getPointer() == 0) {
Chris Lattner34841102010-02-08 23:03:41 +000091 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlingcebae362010-03-10 22:34:10 +000092 StubSym =
93 MachineModuleInfoImpl::
Chris Lattnerd62f1b42010-03-12 21:19:23 +000094 StubValueTy(AsmPrinter.Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +000095 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +000096 }
Chris Lattner46091d72009-09-11 06:59:18 +000097 return Sym;
Chris Lattner46091d72009-09-11 06:59:18 +000098 }
Chris Lattner9e6ffba2009-09-11 07:03:20 +000099 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: {
Chris Lattnera49ea862009-09-11 05:58:44 +0000100 Name += "$non_lazy_ptr";
Chris Lattner9b97a732010-03-30 18:10:53 +0000101 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlingcebae362010-03-10 22:34:10 +0000102 MachineModuleInfoImpl::StubValueTy &StubSym =
103 getMachOMMI().getHiddenGVStubEntry(Sym);
104 if (StubSym.getPointer() == 0) {
Chris Lattner34841102010-02-08 23:03:41 +0000105 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlingcebae362010-03-10 22:34:10 +0000106 StubSym =
107 MachineModuleInfoImpl::
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000108 StubValueTy(AsmPrinter.Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +0000109 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +0000110 }
111 return Sym;
112 }
113 case X86II::MO_DARWIN_STUB: {
114 Name += "$stub";
Chris Lattner9b97a732010-03-30 18:10:53 +0000115 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlingcebae362010-03-10 22:34:10 +0000116 MachineModuleInfoImpl::StubValueTy &StubSym =
117 getMachOMMI().getFnStubEntry(Sym);
118 if (StubSym.getPointer())
Chris Lattner34841102010-02-08 23:03:41 +0000119 return Sym;
120
121 if (MO.isGlobal()) {
Bill Wendlingcebae362010-03-10 22:34:10 +0000122 StubSym =
123 MachineModuleInfoImpl::
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000124 StubValueTy(AsmPrinter.Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +0000125 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +0000126 } else {
Chris Lattner46091d72009-09-11 06:59:18 +0000127 Name.erase(Name.end()-5, Name.end());
Bill Wendlingcebae362010-03-10 22:34:10 +0000128 StubSym =
129 MachineModuleInfoImpl::
Chris Lattner9b97a732010-03-30 18:10:53 +0000130 StubValueTy(Ctx.GetOrCreateSymbol(Name.str()), false);
Chris Lattner46091d72009-09-11 06:59:18 +0000131 }
Chris Lattner2a3c20b2009-09-11 06:36:33 +0000132 return Sym;
133 }
Chris Lattner88e97582009-09-09 00:10:14 +0000134 }
Chris Lattner34841102010-02-08 23:03:41 +0000135
Chris Lattner8fea32f2009-09-12 20:34:57 +0000136 return Ctx.GetOrCreateSymbol(Name.str());
Chris Lattner522e9a02009-09-02 17:35:12 +0000137}
138
Chris Lattner8fea32f2009-09-12 20:34:57 +0000139MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
140 MCSymbol *Sym) const {
Chris Lattner975d7e02009-09-03 07:30:56 +0000141 // FIXME: We would like an efficient form for this, so we don't have to do a
142 // lot of extra uniquing.
Chris Lattner8fb2e232010-02-08 22:52:47 +0000143 const MCExpr *Expr = 0;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000144 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chris Lattner975d7e02009-09-03 07:30:56 +0000145
Chris Lattnere8c27802009-09-03 04:56:20 +0000146 switch (MO.getTargetFlags()) {
Chris Lattner47548d32009-09-03 05:06:07 +0000147 default: llvm_unreachable("Unknown target flag on GV operand");
148 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner47548d32009-09-03 05:06:07 +0000149 // These affect the name of the symbol, not any suffix.
150 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner47548d32009-09-03 05:06:07 +0000151 case X86II::MO_DLLIMPORT:
152 case X86II::MO_DARWIN_STUB:
Chris Lattner47548d32009-09-03 05:06:07 +0000153 break;
Chris Lattner8fb2e232010-02-08 22:52:47 +0000154
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000155 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
156 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
157 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
158 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
159 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
160 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
161 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
162 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
163 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Chris Lattner47548d32009-09-03 05:06:07 +0000164 case X86II::MO_PIC_BASE_OFFSET:
165 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
166 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
Chris Lattner8fb2e232010-02-08 22:52:47 +0000167 Expr = MCSymbolRefExpr::Create(Sym, Ctx);
Chris Lattner47548d32009-09-03 05:06:07 +0000168 // Subtract the pic base.
Chris Lattner975d7e02009-09-03 07:30:56 +0000169 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattnere9434db2009-09-12 21:01:20 +0000170 MCSymbolRefExpr::Create(GetPICBaseSymbol(), Ctx),
Chris Lattner8fea32f2009-09-12 20:34:57 +0000171 Ctx);
Evan Cheng82865a12010-04-12 23:07:17 +0000172 if (MO.isJTI() && AsmPrinter.MAI->hasSetDirective()) {
173 // If .set directive is supported, use it to reduce the number of
174 // relocations the assembler will generate for differences between
175 // local labels. This is only safe when the symbols are in the same
176 // section so we are restricting it to jumptable references.
177 MCSymbol *Label = Ctx.CreateTempSymbol();
178 AsmPrinter.OutStreamer.EmitAssignment(Label, Expr);
179 Expr = MCSymbolRefExpr::Create(Label, Ctx);
180 }
Chris Lattner47548d32009-09-03 05:06:07 +0000181 break;
Chris Lattner975d7e02009-09-03 07:30:56 +0000182 }
Chris Lattnere8c27802009-09-03 04:56:20 +0000183
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000184 if (Expr == 0)
185 Expr = MCSymbolRefExpr::Create(Sym, RefKind, Ctx);
Chris Lattner8fb2e232010-02-08 22:52:47 +0000186
Chris Lattner47ad2d62009-09-03 07:36:42 +0000187 if (!MO.isJTI() && MO.getOffset())
Chris Lattner8fea32f2009-09-12 20:34:57 +0000188 Expr = MCBinaryExpr::CreateAdd(Expr,
189 MCConstantExpr::Create(MO.getOffset(), Ctx),
190 Ctx);
Chris Lattner118c27c2009-09-03 04:44:53 +0000191 return MCOperand::CreateExpr(Expr);
192}
193
Chris Lattnercf1ed752009-09-11 04:28:13 +0000194
195
196static void lower_subreg32(MCInst *MI, unsigned OpNo) {
197 // Convert registers in the addr mode according to subreg32.
198 unsigned Reg = MI->getOperand(OpNo).getReg();
199 if (Reg != 0)
200 MI->getOperand(OpNo).setReg(getX86SubSuperRegister(Reg, MVT::i32));
201}
202
203static void lower_lea64_32mem(MCInst *MI, unsigned OpNo) {
204 // Convert registers in the addr mode according to subreg64.
205 for (unsigned i = 0; i != 4; ++i) {
206 if (!MI->getOperand(OpNo+i).isReg()) continue;
207
208 unsigned Reg = MI->getOperand(OpNo+i).getReg();
209 if (Reg == 0) continue;
210
211 MI->getOperand(OpNo+i).setReg(getX86SubSuperRegister(Reg, MVT::i64));
212 }
213}
214
Chris Lattnerff928972010-02-05 21:15:57 +0000215/// LowerSubReg32_Op0 - Things like MOVZX16rr8 -> MOVZX32rr8.
216static void LowerSubReg32_Op0(MCInst &OutMI, unsigned NewOpc) {
Chris Lattnerc74e3332010-02-05 21:13:48 +0000217 OutMI.setOpcode(NewOpc);
218 lower_subreg32(&OutMI, 0);
219}
Chris Lattnerff928972010-02-05 21:15:57 +0000220/// LowerUnaryToTwoAddr - R = setb -> R = sbb R, R
221static void LowerUnaryToTwoAddr(MCInst &OutMI, unsigned NewOpc) {
Chris Lattnerc74e3332010-02-05 21:13:48 +0000222 OutMI.setOpcode(NewOpc);
223 OutMI.addOperand(OutMI.getOperand(0));
224 OutMI.addOperand(OutMI.getOperand(0));
225}
Chris Lattnercf1ed752009-09-11 04:28:13 +0000226
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000227/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
228/// a short fixed-register form.
229static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
230 unsigned ImmOp = Inst.getNumOperands() - 1;
231 assert(Inst.getOperand(0).isReg() && Inst.getOperand(ImmOp).isImm() &&
232 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
233 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
234 Inst.getNumOperands() == 2) && "Unexpected instruction!");
235
236 // Check whether the destination register can be fixed.
237 unsigned Reg = Inst.getOperand(0).getReg();
238 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
239 return;
240
241 // If so, rewrite the instruction.
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000242 MCOperand Saved = Inst.getOperand(ImmOp);
243 Inst = MCInst();
244 Inst.setOpcode(Opcode);
245 Inst.addOperand(Saved);
246}
247
248/// \brief Simplify things like MOV32rm to MOV32o32a.
249static void SimplifyShortMoveForm(MCInst &Inst, unsigned Opcode) {
250 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
251 unsigned AddrBase = IsStore;
252 unsigned RegOp = IsStore ? 0 : 5;
253 unsigned AddrOp = AddrBase + 3;
254 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
255 Inst.getOperand(AddrBase + 0).isReg() && // base
256 Inst.getOperand(AddrBase + 1).isImm() && // scale
257 Inst.getOperand(AddrBase + 2).isReg() && // index register
258 (Inst.getOperand(AddrOp).isExpr() || // address
259 Inst.getOperand(AddrOp).isImm())&&
260 Inst.getOperand(AddrBase + 4).isReg() && // segment
261 "Unexpected instruction!");
262
263 // Check whether the destination register can be fixed.
264 unsigned Reg = Inst.getOperand(RegOp).getReg();
265 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
266 return;
267
268 // Check whether this is an absolute address.
269 if (Inst.getOperand(AddrBase + 0).getReg() != 0 ||
270 Inst.getOperand(AddrBase + 2).getReg() != 0 ||
271 Inst.getOperand(AddrBase + 4).getReg() != 0 ||
272 Inst.getOperand(AddrBase + 1).getImm() != 1)
273 return;
274
275 // If so, rewrite the instruction.
276 MCOperand Saved = Inst.getOperand(AddrOp);
277 Inst = MCInst();
278 Inst.setOpcode(Opcode);
279 Inst.addOperand(Saved);
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000280}
Chris Lattner8fea32f2009-09-12 20:34:57 +0000281
282void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
283 OutMI.setOpcode(MI->getOpcode());
284
285 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
286 const MachineOperand &MO = MI->getOperand(i);
287
288 MCOperand MCOp;
289 switch (MO.getType()) {
290 default:
291 MI->dump();
292 llvm_unreachable("unknown operand type");
293 case MachineOperand::MO_Register:
Chris Lattneraf0df672009-10-19 23:35:57 +0000294 // Ignore all implicit register operands.
295 if (MO.isImplicit()) continue;
Chris Lattner8fea32f2009-09-12 20:34:57 +0000296 MCOp = MCOperand::CreateReg(MO.getReg());
297 break;
298 case MachineOperand::MO_Immediate:
299 MCOp = MCOperand::CreateImm(MO.getImm());
300 break;
301 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnerd8d20502009-09-12 21:06:08 +0000302 MCOp = MCOperand::CreateExpr(MCSymbolRefExpr::Create(
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000303 MO.getMBB()->getSymbol(), Ctx));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000304 break;
305 case MachineOperand::MO_GlobalAddress:
Chris Lattner34841102010-02-08 23:03:41 +0000306 MCOp = LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000307 break;
308 case MachineOperand::MO_ExternalSymbol:
Chris Lattner34841102010-02-08 23:03:41 +0000309 MCOp = LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000310 break;
311 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8fb2e232010-02-08 22:52:47 +0000312 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000313 break;
314 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8fb2e232010-02-08 22:52:47 +0000315 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000316 break;
Dan Gohmanf705adb2009-10-30 01:28:02 +0000317 case MachineOperand::MO_BlockAddress:
Chris Lattner8fb2e232010-02-08 22:52:47 +0000318 MCOp = LowerSymbolOperand(MO,
319 AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
Dan Gohmanf705adb2009-10-30 01:28:02 +0000320 break;
Chris Lattner8fea32f2009-09-12 20:34:57 +0000321 }
322
323 OutMI.addOperand(MCOp);
324 }
325
326 // Handle a few special cases to eliminate operand modifiers.
327 switch (OutMI.getOpcode()) {
328 case X86::LEA64_32r: // Handle 'subreg rewriting' for the lea64_32mem operand.
329 lower_lea64_32mem(&OutMI, 1);
330 break;
Chris Lattnerff928972010-02-05 21:15:57 +0000331 case X86::MOVZX16rr8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rr8); break;
332 case X86::MOVZX16rm8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rm8); break;
333 case X86::MOVSX16rr8: LowerSubReg32_Op0(OutMI, X86::MOVSX32rr8); break;
334 case X86::MOVSX16rm8: LowerSubReg32_Op0(OutMI, X86::MOVSX32rm8); break;
335 case X86::MOVZX64rr32: LowerSubReg32_Op0(OutMI, X86::MOV32rr); break;
336 case X86::MOVZX64rm32: LowerSubReg32_Op0(OutMI, X86::MOV32rm); break;
337 case X86::MOV64ri64i32: LowerSubReg32_Op0(OutMI, X86::MOV32ri); break;
338 case X86::MOVZX64rr8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rr8); break;
339 case X86::MOVZX64rm8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rm8); break;
340 case X86::MOVZX64rr16: LowerSubReg32_Op0(OutMI, X86::MOVZX32rr16); break;
341 case X86::MOVZX64rm16: LowerSubReg32_Op0(OutMI, X86::MOVZX32rm16); break;
Chris Lattnerff928972010-02-05 21:15:57 +0000342 case X86::SETB_C8r: LowerUnaryToTwoAddr(OutMI, X86::SBB8rr); break;
343 case X86::SETB_C16r: LowerUnaryToTwoAddr(OutMI, X86::SBB16rr); break;
344 case X86::SETB_C32r: LowerUnaryToTwoAddr(OutMI, X86::SBB32rr); break;
345 case X86::SETB_C64r: LowerUnaryToTwoAddr(OutMI, X86::SBB64rr); break;
Chris Lattner35e0e842010-02-05 21:21:06 +0000346 case X86::MOV8r0: LowerUnaryToTwoAddr(OutMI, X86::XOR8rr); break;
347 case X86::MOV32r0: LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); break;
Chris Lattner28c1d292010-02-05 21:30:49 +0000348 case X86::MMX_V_SET0: LowerUnaryToTwoAddr(OutMI, X86::MMX_PXORrr); break;
349 case X86::MMX_V_SETALLONES:
350 LowerUnaryToTwoAddr(OutMI, X86::MMX_PCMPEQDrr); break;
351 case X86::FsFLD0SS: LowerUnaryToTwoAddr(OutMI, X86::PXORrr); break;
Chris Lattnerbe1778f2010-02-05 21:34:18 +0000352 case X86::FsFLD0SD: LowerUnaryToTwoAddr(OutMI, X86::PXORrr); break;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +0000353 case X86::V_SET0PS: LowerUnaryToTwoAddr(OutMI, X86::XORPSrr); break;
354 case X86::V_SET0PD: LowerUnaryToTwoAddr(OutMI, X86::XORPDrr); break;
355 case X86::V_SET0PI: LowerUnaryToTwoAddr(OutMI, X86::PXORrr); break;
Chris Lattner28c1d292010-02-05 21:30:49 +0000356 case X86::V_SETALLONES: LowerUnaryToTwoAddr(OutMI, X86::PCMPEQDrr); break;
357
Chris Lattner35e0e842010-02-05 21:21:06 +0000358 case X86::MOV16r0:
359 LowerSubReg32_Op0(OutMI, X86::MOV32r0); // MOV16r0 -> MOV32r0
360 LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); // MOV32r0 -> XOR32rr
361 break;
362 case X86::MOV64r0:
363 LowerSubReg32_Op0(OutMI, X86::MOV32r0); // MOV64r0 -> MOV32r0
364 LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); // MOV32r0 -> XOR32rr
365 break;
Daniel Dunbar9248b322010-05-19 04:31:36 +0000366
Daniel Dunbar7d4bd202010-05-19 08:07:12 +0000367 // TAILJMPr, TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have
368 // register inputs modeled as normal uses instead of implicit uses. As such,
369 // truncate off all but the first operand (the callee). FIXME: Change isel.
370 case X86::TAILJMPr:
371 case X86::TAILJMPr64:
Daniel Dunbar9248b322010-05-19 04:31:36 +0000372 case X86::CALL64r:
Chris Lattner6db03632010-05-18 21:40:18 +0000373 case X86::CALL64pcrel32: {
Daniel Dunbar9248b322010-05-19 04:31:36 +0000374 unsigned Opcode = OutMI.getOpcode();
Chris Lattner6db03632010-05-18 21:40:18 +0000375 MCOperand Saved = OutMI.getOperand(0);
376 OutMI = MCInst();
Daniel Dunbar9248b322010-05-19 04:31:36 +0000377 OutMI.setOpcode(Opcode);
Chris Lattner6db03632010-05-18 21:40:18 +0000378 OutMI.addOperand(Saved);
379 break;
380 }
Daniel Dunbar9248b322010-05-19 04:31:36 +0000381
Daniel Dunbar52322e72010-05-19 15:26:43 +0000382 // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions.
383 case X86::TAILJMPd:
384 case X86::TAILJMPd64: {
385 MCOperand Saved = OutMI.getOperand(0);
386 OutMI = MCInst();
387 OutMI.setOpcode(X86::TAILJMP_1);
388 OutMI.addOperand(Saved);
389 break;
390 }
391
Chris Lattner166604e2010-03-14 17:04:18 +0000392 // The assembler backend wants to see branches in their small form and relax
393 // them to their large form. The JIT can only handle the large form because
Chris Lattnerc441e972010-03-14 17:10:52 +0000394 // it does not do relaxation. For now, translate the large form to the
Chris Lattner166604e2010-03-14 17:04:18 +0000395 // small one here.
396 case X86::JMP_4: OutMI.setOpcode(X86::JMP_1); break;
397 case X86::JO_4: OutMI.setOpcode(X86::JO_1); break;
398 case X86::JNO_4: OutMI.setOpcode(X86::JNO_1); break;
399 case X86::JB_4: OutMI.setOpcode(X86::JB_1); break;
400 case X86::JAE_4: OutMI.setOpcode(X86::JAE_1); break;
401 case X86::JE_4: OutMI.setOpcode(X86::JE_1); break;
402 case X86::JNE_4: OutMI.setOpcode(X86::JNE_1); break;
403 case X86::JBE_4: OutMI.setOpcode(X86::JBE_1); break;
404 case X86::JA_4: OutMI.setOpcode(X86::JA_1); break;
405 case X86::JS_4: OutMI.setOpcode(X86::JS_1); break;
406 case X86::JNS_4: OutMI.setOpcode(X86::JNS_1); break;
407 case X86::JP_4: OutMI.setOpcode(X86::JP_1); break;
408 case X86::JNP_4: OutMI.setOpcode(X86::JNP_1); break;
409 case X86::JL_4: OutMI.setOpcode(X86::JL_1); break;
410 case X86::JGE_4: OutMI.setOpcode(X86::JGE_1); break;
411 case X86::JLE_4: OutMI.setOpcode(X86::JLE_1); break;
412 case X86::JG_4: OutMI.setOpcode(X86::JG_1); break;
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000413
414 // We don't currently select the correct instruction form for instructions
415 // which have a short %eax, etc. form. Handle this by custom lowering, for
416 // now.
417 //
418 // Note, we are currently not handling the following instructions:
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000419 // MOV64ao8, MOV64o8a
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000420 // XCHG16ar, XCHG32ar, XCHG64ar
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000421 case X86::MOV8mr_NOREX:
422 case X86::MOV8mr: SimplifyShortMoveForm(OutMI, X86::MOV8ao8); break;
423 case X86::MOV8rm_NOREX:
424 case X86::MOV8rm: SimplifyShortMoveForm(OutMI, X86::MOV8o8a); break;
425 case X86::MOV16mr: SimplifyShortMoveForm(OutMI, X86::MOV16ao16); break;
426 case X86::MOV16rm: SimplifyShortMoveForm(OutMI, X86::MOV16o16a); break;
427 case X86::MOV32mr: SimplifyShortMoveForm(OutMI, X86::MOV32ao32); break;
428 case X86::MOV32rm: SimplifyShortMoveForm(OutMI, X86::MOV32o32a); break;
429 case X86::MOV64mr: SimplifyShortMoveForm(OutMI, X86::MOV64ao64); break;
430 case X86::MOV64rm: SimplifyShortMoveForm(OutMI, X86::MOV64o64a); break;
431
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000432 case X86::ADC8ri: SimplifyShortImmForm(OutMI, X86::ADC8i8); break;
433 case X86::ADC16ri: SimplifyShortImmForm(OutMI, X86::ADC16i16); break;
434 case X86::ADC32ri: SimplifyShortImmForm(OutMI, X86::ADC32i32); break;
435 case X86::ADC64ri32: SimplifyShortImmForm(OutMI, X86::ADC64i32); break;
436 case X86::ADD8ri: SimplifyShortImmForm(OutMI, X86::ADD8i8); break;
437 case X86::ADD16ri: SimplifyShortImmForm(OutMI, X86::ADD16i16); break;
438 case X86::ADD32ri: SimplifyShortImmForm(OutMI, X86::ADD32i32); break;
439 case X86::ADD64ri32: SimplifyShortImmForm(OutMI, X86::ADD64i32); break;
440 case X86::AND8ri: SimplifyShortImmForm(OutMI, X86::AND8i8); break;
441 case X86::AND16ri: SimplifyShortImmForm(OutMI, X86::AND16i16); break;
442 case X86::AND32ri: SimplifyShortImmForm(OutMI, X86::AND32i32); break;
443 case X86::AND64ri32: SimplifyShortImmForm(OutMI, X86::AND64i32); break;
444 case X86::CMP8ri: SimplifyShortImmForm(OutMI, X86::CMP8i8); break;
445 case X86::CMP16ri: SimplifyShortImmForm(OutMI, X86::CMP16i16); break;
446 case X86::CMP32ri: SimplifyShortImmForm(OutMI, X86::CMP32i32); break;
447 case X86::CMP64ri32: SimplifyShortImmForm(OutMI, X86::CMP64i32); break;
448 case X86::OR8ri: SimplifyShortImmForm(OutMI, X86::OR8i8); break;
449 case X86::OR16ri: SimplifyShortImmForm(OutMI, X86::OR16i16); break;
450 case X86::OR32ri: SimplifyShortImmForm(OutMI, X86::OR32i32); break;
451 case X86::OR64ri32: SimplifyShortImmForm(OutMI, X86::OR64i32); break;
452 case X86::SBB8ri: SimplifyShortImmForm(OutMI, X86::SBB8i8); break;
453 case X86::SBB16ri: SimplifyShortImmForm(OutMI, X86::SBB16i16); break;
454 case X86::SBB32ri: SimplifyShortImmForm(OutMI, X86::SBB32i32); break;
455 case X86::SBB64ri32: SimplifyShortImmForm(OutMI, X86::SBB64i32); break;
456 case X86::SUB8ri: SimplifyShortImmForm(OutMI, X86::SUB8i8); break;
457 case X86::SUB16ri: SimplifyShortImmForm(OutMI, X86::SUB16i16); break;
458 case X86::SUB32ri: SimplifyShortImmForm(OutMI, X86::SUB32i32); break;
459 case X86::SUB64ri32: SimplifyShortImmForm(OutMI, X86::SUB64i32); break;
460 case X86::TEST8ri: SimplifyShortImmForm(OutMI, X86::TEST8i8); break;
461 case X86::TEST16ri: SimplifyShortImmForm(OutMI, X86::TEST16i16); break;
462 case X86::TEST32ri: SimplifyShortImmForm(OutMI, X86::TEST32i32); break;
463 case X86::TEST64ri32: SimplifyShortImmForm(OutMI, X86::TEST64i32); break;
464 case X86::XOR8ri: SimplifyShortImmForm(OutMI, X86::XOR8i8); break;
465 case X86::XOR16ri: SimplifyShortImmForm(OutMI, X86::XOR16i16); break;
466 case X86::XOR32ri: SimplifyShortImmForm(OutMI, X86::XOR32i32); break;
467 case X86::XOR64ri32: SimplifyShortImmForm(OutMI, X86::XOR64i32); break;
Chris Lattner8fea32f2009-09-12 20:34:57 +0000468 }
469}
470
Dale Johannesen49d915b2010-04-06 22:45:26 +0000471void X86AsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
472 raw_ostream &O) {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000473 // Only the target-dependent form of DBG_VALUE should get here.
474 // Referencing the offset and metadata as NOps-2 and NOps-1 is
475 // probably portable to other targets; frame pointer location is not.
Dale Johannesen49d915b2010-04-06 22:45:26 +0000476 unsigned NOps = MI->getNumOperands();
Dale Johannesen343b42e2010-04-07 01:15:14 +0000477 assert(NOps==7);
478 O << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
Dale Johannesen49d915b2010-04-06 22:45:26 +0000479 // cast away const; DIetc do not take const operands for some reason.
Dan Gohman82d5eaf2010-04-17 16:43:55 +0000480 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
Devang Patel67a444c2010-04-29 18:52:10 +0000481 if (V.getContext().isSubprogram())
Devang Pateled66bf52010-05-07 18:19:32 +0000482 O << DISubprogram(V.getContext()).getDisplayName() << ":";
Dale Johannesen49d915b2010-04-06 22:45:26 +0000483 O << V.getName();
484 O << " <- ";
Dale Johannesen343b42e2010-04-07 01:15:14 +0000485 // Frame address. Currently handles register +- offset only.
486 assert(MI->getOperand(0).isReg() && MI->getOperand(3).isImm());
487 O << '['; printOperand(MI, 0, O); O << '+'; printOperand(MI, 3, O);
488 O << ']';
Dale Johannesen49d915b2010-04-06 22:45:26 +0000489 O << "+";
490 printOperand(MI, NOps-2, O);
491}
492
Devang Patel28ff35d2010-04-28 01:39:28 +0000493MachineLocation
494X86AsmPrinter::getDebugValueLocation(const MachineInstr *MI) const {
495 MachineLocation Location;
496 assert (MI->getNumOperands() == 7 && "Invalid no. of machine operands!");
497 // Frame address. Currently handles register +- offset only.
498 assert(MI->getOperand(0).isReg() && MI->getOperand(3).isImm());
499 Location.set(MI->getOperand(0).getReg(), MI->getOperand(3).getImm());
500 return Location;
501}
502
503
Chris Lattner14c38ec2010-01-28 01:02:27 +0000504void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner3310a962009-10-19 21:59:25 +0000505 X86MCInstLower MCInstLowering(OutContext, Mang, *this);
Chris Lattner522e9a02009-09-02 17:35:12 +0000506 switch (MI->getOpcode()) {
Dale Johannesen49d915b2010-04-06 22:45:26 +0000507 case TargetOpcode::DBG_VALUE:
508 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
509 std::string TmpStr;
510 raw_string_ostream OS(TmpStr);
511 PrintDebugValueComment(MI, OS);
512 OutStreamer.EmitRawText(StringRef(OS.str()));
513 }
514 return;
Dale Johannesen343b42e2010-04-07 01:15:14 +0000515
Chris Lattner522e9a02009-09-02 17:35:12 +0000516 case X86::MOVPC32r: {
Chris Lattner8fea32f2009-09-12 20:34:57 +0000517 MCInst TmpInst;
Chris Lattner522e9a02009-09-02 17:35:12 +0000518 // This is a pseudo op for a two instruction sequence with a label, which
519 // looks like:
520 // call "L1$pb"
521 // "L1$pb":
522 // popl %esi
523
524 // Emit the call.
Chris Lattner8fea32f2009-09-12 20:34:57 +0000525 MCSymbol *PICBase = MCInstLowering.GetPICBaseSymbol();
Chris Lattner522e9a02009-09-02 17:35:12 +0000526 TmpInst.setOpcode(X86::CALLpcrel32);
527 // FIXME: We would like an efficient form for this, so we don't have to do a
528 // lot of extra uniquing.
529 TmpInst.addOperand(MCOperand::CreateExpr(MCSymbolRefExpr::Create(PICBase,
530 OutContext)));
Chris Lattnerc760be92010-02-03 01:13:25 +0000531 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner522e9a02009-09-02 17:35:12 +0000532
533 // Emit the label.
534 OutStreamer.EmitLabel(PICBase);
535
536 // popl $reg
537 TmpInst.setOpcode(X86::POP32r);
538 TmpInst.getOperand(0) = MCOperand::CreateReg(MI->getOperand(0).getReg());
Chris Lattnerc760be92010-02-03 01:13:25 +0000539 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner522e9a02009-09-02 17:35:12 +0000540 return;
Chris Lattnere9434db2009-09-12 21:01:20 +0000541 }
542
543 case X86::ADD32ri: {
544 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
545 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
546 break;
547
548 // Okay, we have something like:
549 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
550
551 // For this, we want to print something like:
552 // MYGLOBAL + (. - PICBASE)
553 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerb0f129a2010-03-12 18:47:50 +0000554 // to it.
Chris Lattner77e76942010-03-17 05:41:18 +0000555 MCSymbol *DotSym = OutContext.CreateTempSymbol();
Chris Lattnere9434db2009-09-12 21:01:20 +0000556 OutStreamer.EmitLabel(DotSym);
557
558 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattner34841102010-02-08 23:03:41 +0000559 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chris Lattnere9434db2009-09-12 21:01:20 +0000560
561 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
562 const MCExpr *PICBase =
563 MCSymbolRefExpr::Create(MCInstLowering.GetPICBaseSymbol(), OutContext);
564 DotExpr = MCBinaryExpr::CreateSub(DotExpr, PICBase, OutContext);
565
566 DotExpr = MCBinaryExpr::CreateAdd(MCSymbolRefExpr::Create(OpSym,OutContext),
567 DotExpr, OutContext);
568
569 MCInst TmpInst;
570 TmpInst.setOpcode(X86::ADD32ri);
571 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
572 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
573 TmpInst.addOperand(MCOperand::CreateExpr(DotExpr));
Chris Lattnerc760be92010-02-03 01:13:25 +0000574 OutStreamer.EmitInstruction(TmpInst);
Chris Lattnere9434db2009-09-12 21:01:20 +0000575 return;
576 }
Chris Lattner522e9a02009-09-02 17:35:12 +0000577 }
578
Chris Lattner8fea32f2009-09-12 20:34:57 +0000579 MCInst TmpInst;
580 MCInstLowering.Lower(MI, TmpInst);
Chris Lattner522e9a02009-09-02 17:35:12 +0000581
Chris Lattnerc760be92010-02-03 01:13:25 +0000582 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner522e9a02009-09-02 17:35:12 +0000583}
Chris Lattnercae05cb2009-09-13 19:30:11 +0000584