Jia Liu | 31d157a | 2012-02-18 12:03:15 +0000 | [diff] [blame^] | 1 | //===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains a pass that performs load / store related peephole |
| 11 | // optimizations. This pass should be run after register allocation. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #define DEBUG_TYPE "arm-ldst-opt" |
| 16 | #include "ARM.h" |
Evan Cheng | 8fb9036 | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 17 | #include "ARMBaseInstrInfo.h" |
Evan Cheng | 603b83e | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 18 | #include "ARMMachineFunctionInfo.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 19 | #include "ARMRegisterInfo.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 20 | #include "MCTargetDesc/ARMAddressingModes.h" |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 21 | #include "llvm/DerivedTypes.h" |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 22 | #include "llvm/Function.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineBasicBlock.h" |
| 24 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 25 | #include "llvm/CodeGen/MachineInstr.h" |
| 26 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/RegisterScavenging.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/SelectionDAGNodes.h" |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 30 | #include "llvm/Target/TargetData.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 31 | #include "llvm/Target/TargetInstrInfo.h" |
| 32 | #include "llvm/Target/TargetMachine.h" |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 33 | #include "llvm/Target/TargetRegisterInfo.h" |
Torok Edwin | ab7c09b | 2009-07-08 18:01:40 +0000 | [diff] [blame] | 34 | #include "llvm/Support/ErrorHandling.h" |
Andrew Trick | 95bc85e | 2011-11-11 22:18:09 +0000 | [diff] [blame] | 35 | #include "llvm/Support/Debug.h" |
NAKAMURA Takumi | 70aaf37 | 2011-11-25 09:19:57 +0000 | [diff] [blame] | 36 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 37 | #include "llvm/ADT/DenseMap.h" |
| 38 | #include "llvm/ADT/STLExtras.h" |
| 39 | #include "llvm/ADT/SmallPtrSet.h" |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 40 | #include "llvm/ADT/SmallSet.h" |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 41 | #include "llvm/ADT/SmallVector.h" |
| 42 | #include "llvm/ADT/Statistic.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 43 | using namespace llvm; |
| 44 | |
| 45 | STATISTIC(NumLDMGened , "Number of ldm instructions generated"); |
| 46 | STATISTIC(NumSTMGened , "Number of stm instructions generated"); |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 47 | STATISTIC(NumVLDMGened, "Number of vldm instructions generated"); |
| 48 | STATISTIC(NumVSTMGened, "Number of vstm instructions generated"); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 49 | STATISTIC(NumLdStMoved, "Number of load / store instructions moved"); |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 50 | STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation"); |
| 51 | STATISTIC(NumSTRDFormed,"Number of strd created before allocation"); |
| 52 | STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm"); |
| 53 | STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm"); |
| 54 | STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's"); |
| 55 | STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's"); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 56 | |
| 57 | /// ARMAllocLoadStoreOpt - Post- register allocation pass the combine |
| 58 | /// load / store instructions to form ldm / stm instructions. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 59 | |
| 60 | namespace { |
Nick Lewycky | 6726b6d | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 61 | struct ARMLoadStoreOpt : public MachineFunctionPass { |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 62 | static char ID; |
Owen Anderson | 90c579d | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 63 | ARMLoadStoreOpt() : MachineFunctionPass(ID) {} |
Devang Patel | 794fd75 | 2007-05-01 21:15:47 +0000 | [diff] [blame] | 64 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 65 | const TargetInstrInfo *TII; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 66 | const TargetRegisterInfo *TRI; |
Evan Cheng | 3568a10 | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 67 | const ARMSubtarget *STI; |
Evan Cheng | 603b83e | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 68 | ARMFunctionInfo *AFI; |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 69 | RegScavenger *RS; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 70 | bool isThumb2; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 71 | |
| 72 | virtual bool runOnMachineFunction(MachineFunction &Fn); |
| 73 | |
| 74 | virtual const char *getPassName() const { |
| 75 | return "ARM load / store optimization pass"; |
| 76 | } |
| 77 | |
| 78 | private: |
| 79 | struct MemOpQueueEntry { |
| 80 | int Offset; |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 81 | unsigned Reg; |
| 82 | bool isKill; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 83 | unsigned Position; |
| 84 | MachineBasicBlock::iterator MBBI; |
| 85 | bool Merged; |
Owen Anderson | 848b0c3 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 86 | MemOpQueueEntry(int o, unsigned r, bool k, unsigned p, |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 87 | MachineBasicBlock::iterator i) |
| 88 | : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {} |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 89 | }; |
| 90 | typedef SmallVector<MemOpQueueEntry,8> MemOpQueue; |
| 91 | typedef MemOpQueue::iterator MemOpQueueIter; |
| 92 | |
Evan Cheng | 9254922 | 2009-06-05 19:08:58 +0000 | [diff] [blame] | 93 | bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, |
Evan Cheng | 87d59e4 | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 94 | int Offset, unsigned Base, bool BaseKill, int Opcode, |
| 95 | ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch, |
| 96 | DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs); |
Jakob Stoklund Olesen | f8e33e5 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 97 | void MergeOpsUpdate(MachineBasicBlock &MBB, |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 98 | MemOpQueue &MemOps, |
| 99 | unsigned memOpsBegin, |
| 100 | unsigned memOpsEnd, |
| 101 | unsigned insertAfter, |
Jakob Stoklund Olesen | f8e33e5 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 102 | int Offset, |
| 103 | unsigned Base, |
| 104 | bool BaseKill, |
| 105 | int Opcode, |
| 106 | ARMCC::CondCodes Pred, |
| 107 | unsigned PredReg, |
| 108 | unsigned Scratch, |
| 109 | DebugLoc dl, |
Jakob Stoklund Olesen | f8e33e5 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 110 | SmallVector<MachineBasicBlock::iterator, 4> &Merges); |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 111 | void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base, |
| 112 | int Opcode, unsigned Size, |
| 113 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 114 | unsigned Scratch, MemOpQueue &MemOps, |
| 115 | SmallVector<MachineBasicBlock::iterator, 4> &Merges); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 116 | |
Evan Cheng | 11788fd | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 117 | void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 118 | bool FixInvalidRegPairOp(MachineBasicBlock &MBB, |
| 119 | MachineBasicBlock::iterator &MBBI); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 120 | bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB, |
| 121 | MachineBasicBlock::iterator MBBI, |
| 122 | const TargetInstrInfo *TII, |
| 123 | bool &Advance, |
| 124 | MachineBasicBlock::iterator &I); |
| 125 | bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB, |
| 126 | MachineBasicBlock::iterator MBBI, |
| 127 | bool &Advance, |
| 128 | MachineBasicBlock::iterator &I); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 129 | bool LoadStoreMultipleOpti(MachineBasicBlock &MBB); |
| 130 | bool MergeReturnIntoLDM(MachineBasicBlock &MBB); |
| 131 | }; |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 132 | char ARMLoadStoreOpt::ID = 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 133 | } |
| 134 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 135 | static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 136 | switch (Opcode) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 137 | default: llvm_unreachable("Unhandled opcode!"); |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 138 | case ARM::LDRi12: |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 139 | ++NumLDMGened; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 140 | switch (Mode) { |
| 141 | default: llvm_unreachable("Unhandled submode!"); |
| 142 | case ARM_AM::ia: return ARM::LDMIA; |
| 143 | case ARM_AM::da: return ARM::LDMDA; |
| 144 | case ARM_AM::db: return ARM::LDMDB; |
| 145 | case ARM_AM::ib: return ARM::LDMIB; |
| 146 | } |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 147 | case ARM::STRi12: |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 148 | ++NumSTMGened; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 149 | switch (Mode) { |
| 150 | default: llvm_unreachable("Unhandled submode!"); |
| 151 | case ARM_AM::ia: return ARM::STMIA; |
| 152 | case ARM_AM::da: return ARM::STMDA; |
| 153 | case ARM_AM::db: return ARM::STMDB; |
| 154 | case ARM_AM::ib: return ARM::STMIB; |
| 155 | } |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 156 | case ARM::t2LDRi8: |
| 157 | case ARM::t2LDRi12: |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 158 | ++NumLDMGened; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 159 | switch (Mode) { |
| 160 | default: llvm_unreachable("Unhandled submode!"); |
| 161 | case ARM_AM::ia: return ARM::t2LDMIA; |
| 162 | case ARM_AM::db: return ARM::t2LDMDB; |
| 163 | } |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 164 | case ARM::t2STRi8: |
| 165 | case ARM::t2STRi12: |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 166 | ++NumSTMGened; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 167 | switch (Mode) { |
| 168 | default: llvm_unreachable("Unhandled submode!"); |
| 169 | case ARM_AM::ia: return ARM::t2STMIA; |
| 170 | case ARM_AM::db: return ARM::t2STMDB; |
| 171 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 172 | case ARM::VLDRS: |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 173 | ++NumVLDMGened; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 174 | switch (Mode) { |
| 175 | default: llvm_unreachable("Unhandled submode!"); |
| 176 | case ARM_AM::ia: return ARM::VLDMSIA; |
Owen Anderson | 848b0c3 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 177 | case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 178 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 179 | case ARM::VSTRS: |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 180 | ++NumVSTMGened; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 181 | switch (Mode) { |
| 182 | default: llvm_unreachable("Unhandled submode!"); |
| 183 | case ARM_AM::ia: return ARM::VSTMSIA; |
Owen Anderson | 848b0c3 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 184 | case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 185 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 186 | case ARM::VLDRD: |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 187 | ++NumVLDMGened; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 188 | switch (Mode) { |
| 189 | default: llvm_unreachable("Unhandled submode!"); |
| 190 | case ARM_AM::ia: return ARM::VLDMDIA; |
Owen Anderson | 848b0c3 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 191 | case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 192 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 193 | case ARM::VSTRD: |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 194 | ++NumVSTMGened; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 195 | switch (Mode) { |
| 196 | default: llvm_unreachable("Unhandled submode!"); |
| 197 | case ARM_AM::ia: return ARM::VSTMDIA; |
Owen Anderson | 848b0c3 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 198 | case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 199 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 200 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 201 | } |
| 202 | |
Bill Wendling | 2567eec | 2010-11-17 05:31:09 +0000 | [diff] [blame] | 203 | namespace llvm { |
| 204 | namespace ARM_AM { |
| 205 | |
| 206 | AMSubMode getLoadStoreMultipleSubMode(int Opcode) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 207 | switch (Opcode) { |
| 208 | default: llvm_unreachable("Unhandled opcode!"); |
Bill Wendling | 7071200 | 2010-11-18 19:44:29 +0000 | [diff] [blame] | 209 | case ARM::LDMIA_RET: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 210 | case ARM::LDMIA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 211 | case ARM::LDMIA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 212 | case ARM::STMIA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 213 | case ARM::STMIA_UPD: |
Bill Wendling | 7071200 | 2010-11-18 19:44:29 +0000 | [diff] [blame] | 214 | case ARM::t2LDMIA_RET: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 215 | case ARM::t2LDMIA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 216 | case ARM::t2LDMIA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 217 | case ARM::t2STMIA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 218 | case ARM::t2STMIA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 219 | case ARM::VLDMSIA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 220 | case ARM::VLDMSIA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 221 | case ARM::VSTMSIA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 222 | case ARM::VSTMSIA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 223 | case ARM::VLDMDIA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 224 | case ARM::VLDMDIA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 225 | case ARM::VSTMDIA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 226 | case ARM::VSTMDIA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 227 | return ARM_AM::ia; |
| 228 | |
| 229 | case ARM::LDMDA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 230 | case ARM::LDMDA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 231 | case ARM::STMDA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 232 | case ARM::STMDA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 233 | return ARM_AM::da; |
| 234 | |
| 235 | case ARM::LDMDB: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 236 | case ARM::LDMDB_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 237 | case ARM::STMDB: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 238 | case ARM::STMDB_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 239 | case ARM::t2LDMDB: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 240 | case ARM::t2LDMDB_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 241 | case ARM::t2STMDB: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 242 | case ARM::t2STMDB_UPD: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 243 | case ARM::VLDMSDB_UPD: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 244 | case ARM::VSTMSDB_UPD: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 245 | case ARM::VLDMDDB_UPD: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 246 | case ARM::VSTMDDB_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 247 | return ARM_AM::db; |
| 248 | |
| 249 | case ARM::LDMIB: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 250 | case ARM::LDMIB_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 251 | case ARM::STMIB: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 252 | case ARM::STMIB_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 253 | return ARM_AM::ib; |
| 254 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 255 | } |
| 256 | |
Bill Wendling | 2567eec | 2010-11-17 05:31:09 +0000 | [diff] [blame] | 257 | } // end namespace ARM_AM |
| 258 | } // end namespace llvm |
| 259 | |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 260 | static bool isT2i32Load(unsigned Opc) { |
| 261 | return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8; |
| 262 | } |
| 263 | |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 264 | static bool isi32Load(unsigned Opc) { |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 265 | return Opc == ARM::LDRi12 || isT2i32Load(Opc); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 266 | } |
| 267 | |
| 268 | static bool isT2i32Store(unsigned Opc) { |
| 269 | return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 270 | } |
| 271 | |
| 272 | static bool isi32Store(unsigned Opc) { |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 273 | return Opc == ARM::STRi12 || isT2i32Store(Opc); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 274 | } |
| 275 | |
Evan Cheng | 9254922 | 2009-06-05 19:08:58 +0000 | [diff] [blame] | 276 | /// MergeOps - Create and insert a LDM or STM with Base as base register and |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 277 | /// registers in Regs as the register operands that would be loaded / stored. |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 278 | /// It returns true if the transformation is done. |
Evan Cheng | 87d59e4 | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 279 | bool |
Evan Cheng | 9254922 | 2009-06-05 19:08:58 +0000 | [diff] [blame] | 280 | ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB, |
Evan Cheng | 87d59e4 | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 281 | MachineBasicBlock::iterator MBBI, |
| 282 | int Offset, unsigned Base, bool BaseKill, |
| 283 | int Opcode, ARMCC::CondCodes Pred, |
| 284 | unsigned PredReg, unsigned Scratch, DebugLoc dl, |
| 285 | SmallVector<std::pair<unsigned, bool>, 8> &Regs) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 286 | // Only a single register to load / store. Don't bother. |
| 287 | unsigned NumRegs = Regs.size(); |
| 288 | if (NumRegs <= 1) |
| 289 | return false; |
| 290 | |
| 291 | ARM_AM::AMSubMode Mode = ARM_AM::ia; |
Bob Wilson | 14805e2 | 2010-08-27 23:57:52 +0000 | [diff] [blame] | 292 | // VFP and Thumb2 do not support IB or DA modes. |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 293 | bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode); |
Bob Wilson | 14805e2 | 2010-08-27 23:57:52 +0000 | [diff] [blame] | 294 | bool haveIBAndDA = isNotVFP && !isThumb2; |
| 295 | if (Offset == 4 && haveIBAndDA) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 296 | Mode = ARM_AM::ib; |
Bob Wilson | 14805e2 | 2010-08-27 23:57:52 +0000 | [diff] [blame] | 297 | else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 298 | Mode = ARM_AM::da; |
Bob Wilson | 14805e2 | 2010-08-27 23:57:52 +0000 | [diff] [blame] | 299 | else if (Offset == -4 * (int)NumRegs && isNotVFP) |
| 300 | // VLDM/VSTM do not support DB mode without also updating the base reg. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 301 | Mode = ARM_AM::db; |
Bob Wilson | 14805e2 | 2010-08-27 23:57:52 +0000 | [diff] [blame] | 302 | else if (Offset != 0) { |
Owen Anderson | d0cfc99 | 2011-03-29 20:27:38 +0000 | [diff] [blame] | 303 | // Check if this is a supported opcode before we insert instructions to |
| 304 | // calculate a new base register. |
| 305 | if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false; |
| 306 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 307 | // If starting offset isn't zero, insert a MI to materialize a new base. |
| 308 | // But only do so if it is cost effective, i.e. merging more than two |
| 309 | // loads / stores. |
| 310 | if (NumRegs <= 2) |
| 311 | return false; |
| 312 | |
| 313 | unsigned NewBase; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 314 | if (isi32Load(Opcode)) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 315 | // If it is a load, then just use one of the destination register to |
| 316 | // use as the new base. |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 317 | NewBase = Regs[NumRegs-1].first; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 318 | else { |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 319 | // Use the scratch register to use as a new base. |
| 320 | NewBase = Scratch; |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 321 | if (NewBase == 0) |
| 322 | return false; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 323 | } |
Jim Grosbach | f6fd909 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 324 | int BaseOpc = !isThumb2 ? ARM::ADDri : ARM::t2ADDri; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 325 | if (Offset < 0) { |
Jim Grosbach | f6fd909 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 326 | BaseOpc = !isThumb2 ? ARM::SUBri : ARM::t2SUBri; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 327 | Offset = - Offset; |
| 328 | } |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 329 | int ImmedOffset = isThumb2 |
| 330 | ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset); |
| 331 | if (ImmedOffset == -1) |
| 332 | // FIXME: Try t2ADDri12 or t2SUBri12? |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 333 | return false; // Probably not worth it then. |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 334 | |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 335 | BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase) |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 336 | .addReg(Base, getKillRegState(BaseKill)).addImm(Offset) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 337 | .addImm(Pred).addReg(PredReg).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 338 | Base = NewBase; |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 339 | BaseKill = true; // New base is always killed right its use. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 340 | } |
| 341 | |
Bob Wilson | 8d95e0b | 2010-03-16 00:31:15 +0000 | [diff] [blame] | 342 | bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS || |
| 343 | Opcode == ARM::VLDRD); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 344 | Opcode = getLoadStoreMultipleOpcode(Opcode, Mode); |
Owen Anderson | 9eae800 | 2011-03-29 17:42:25 +0000 | [diff] [blame] | 345 | if (!Opcode) return false; |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 346 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode)) |
| 347 | .addReg(Base, getKillRegState(BaseKill)) |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 348 | .addImm(Pred).addReg(PredReg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 349 | for (unsigned i = 0; i != NumRegs; ++i) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 350 | MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef) |
| 351 | | getKillRegState(Regs[i].second)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 352 | |
| 353 | return true; |
| 354 | } |
| 355 | |
Jakob Stoklund Olesen | f8e33e5 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 356 | // MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on |
| 357 | // success. |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 358 | void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB, |
| 359 | MemOpQueue &memOps, |
| 360 | unsigned memOpsBegin, unsigned memOpsEnd, |
| 361 | unsigned insertAfter, int Offset, |
| 362 | unsigned Base, bool BaseKill, |
| 363 | int Opcode, |
| 364 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 365 | unsigned Scratch, |
| 366 | DebugLoc dl, |
| 367 | SmallVector<MachineBasicBlock::iterator, 4> &Merges) { |
Jakob Stoklund Olesen | 3063aed | 2009-12-23 21:28:31 +0000 | [diff] [blame] | 368 | // First calculate which of the registers should be killed by the merged |
| 369 | // instruction. |
Jakob Stoklund Olesen | 1dbc38f | 2009-12-23 21:34:03 +0000 | [diff] [blame] | 370 | const unsigned insertPos = memOps[insertAfter].Position; |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 371 | SmallSet<unsigned, 4> KilledRegs; |
| 372 | DenseMap<unsigned, unsigned> Killer; |
Jakob Stoklund Olesen | 79bb6dd | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 373 | for (unsigned i = 0, e = memOps.size(); i != e; ++i) { |
| 374 | if (i == memOpsBegin) { |
| 375 | i = memOpsEnd; |
| 376 | if (i == e) |
| 377 | break; |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 378 | } |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 379 | if (memOps[i].Position < insertPos && memOps[i].isKill) { |
| 380 | unsigned Reg = memOps[i].Reg; |
| 381 | KilledRegs.insert(Reg); |
| 382 | Killer[Reg] = i; |
| 383 | } |
| 384 | } |
| 385 | |
| 386 | SmallVector<std::pair<unsigned, bool>, 8> Regs; |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 387 | for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) { |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 388 | unsigned Reg = memOps[i].Reg; |
Jakob Stoklund Olesen | 79bb6dd | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 389 | // If we are inserting the merged operation after an operation that |
Jakob Stoklund Olesen | 1dbc38f | 2009-12-23 21:34:03 +0000 | [diff] [blame] | 390 | // uses the same register, make sure to transfer any kill flag. |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 391 | bool isKill = memOps[i].isKill || KilledRegs.count(Reg); |
Jakob Stoklund Olesen | 1dbc38f | 2009-12-23 21:34:03 +0000 | [diff] [blame] | 392 | Regs.push_back(std::make_pair(Reg, isKill)); |
Jakob Stoklund Olesen | 3063aed | 2009-12-23 21:28:31 +0000 | [diff] [blame] | 393 | } |
| 394 | |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 395 | // Try to do the merge. |
| 396 | MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI; |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 397 | ++Loc; |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 398 | if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode, |
Jakob Stoklund Olesen | f8e33e5 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 399 | Pred, PredReg, Scratch, dl, Regs)) |
| 400 | return; |
Jakob Stoklund Olesen | 3063aed | 2009-12-23 21:28:31 +0000 | [diff] [blame] | 401 | |
| 402 | // Merge succeeded, update records. |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 403 | Merges.push_back(prior(Loc)); |
| 404 | for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) { |
Jakob Stoklund Olesen | 79bb6dd | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 405 | // Remove kill flags from any memops that come before insertPos. |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 406 | if (Regs[i-memOpsBegin].second) { |
| 407 | unsigned Reg = Regs[i-memOpsBegin].first; |
| 408 | if (KilledRegs.count(Reg)) { |
| 409 | unsigned j = Killer[Reg]; |
Jakob Stoklund Olesen | 79bb6dd | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 410 | int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true); |
| 411 | assert(Idx >= 0 && "Cannot find killing operand"); |
| 412 | memOps[j].MBBI->getOperand(Idx).setIsKill(false); |
Jakob Stoklund Olesen | 2536279 | 2010-08-30 21:52:40 +0000 | [diff] [blame] | 413 | memOps[j].isKill = false; |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 414 | } |
Jakob Stoklund Olesen | 79bb6dd | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 415 | memOps[i].isKill = true; |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 416 | } |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 417 | MBB.erase(memOps[i].MBBI); |
Jakob Stoklund Olesen | 79bb6dd | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 418 | // Update this memop to refer to the merged instruction. |
| 419 | // We may need to move kill flags again. |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 420 | memOps[i].Merged = true; |
Jakob Stoklund Olesen | 79bb6dd | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 421 | memOps[i].MBBI = Merges.back(); |
| 422 | memOps[i].Position = insertPos; |
Jakob Stoklund Olesen | f8e33e5 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 423 | } |
| 424 | } |
| 425 | |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 426 | /// MergeLDR_STR - Merge a number of load / store instructions into one or more |
| 427 | /// load / store multiple instructions. |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 428 | void |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 429 | ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 430 | unsigned Base, int Opcode, unsigned Size, |
| 431 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 432 | unsigned Scratch, MemOpQueue &MemOps, |
| 433 | SmallVector<MachineBasicBlock::iterator, 4> &Merges) { |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 434 | bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 435 | int Offset = MemOps[SIndex].Offset; |
| 436 | int SOffset = Offset; |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 437 | unsigned insertAfter = SIndex; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 438 | MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI; |
Evan Cheng | 87d59e4 | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 439 | DebugLoc dl = Loc->getDebugLoc(); |
Jakob Stoklund Olesen | 158a226 | 2009-12-23 21:28:42 +0000 | [diff] [blame] | 440 | const MachineOperand &PMO = Loc->getOperand(0); |
| 441 | unsigned PReg = PMO.getReg(); |
| 442 | unsigned PRegNum = PMO.isUndef() ? UINT_MAX |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 443 | : getARMRegisterNumbering(PReg); |
Jim Grosbach | 9a52d0c | 2010-03-26 18:41:09 +0000 | [diff] [blame] | 444 | unsigned Count = 1; |
Bob Wilson | 61f3cf3 | 2011-04-05 23:03:25 +0000 | [diff] [blame] | 445 | unsigned Limit = ~0U; |
| 446 | |
| 447 | // vldm / vstm limit are 32 for S variants, 16 for D variants. |
| 448 | |
| 449 | switch (Opcode) { |
| 450 | default: break; |
| 451 | case ARM::VSTRS: |
| 452 | Limit = 32; |
| 453 | break; |
| 454 | case ARM::VSTRD: |
| 455 | Limit = 16; |
| 456 | break; |
| 457 | case ARM::VLDRD: |
| 458 | Limit = 16; |
| 459 | break; |
| 460 | case ARM::VLDRS: |
| 461 | Limit = 32; |
| 462 | break; |
| 463 | } |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 464 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 465 | for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) { |
| 466 | int NewOffset = MemOps[i].Offset; |
Jakob Stoklund Olesen | 158a226 | 2009-12-23 21:28:42 +0000 | [diff] [blame] | 467 | const MachineOperand &MO = MemOps[i].MBBI->getOperand(0); |
| 468 | unsigned Reg = MO.getReg(); |
| 469 | unsigned RegNum = MO.isUndef() ? UINT_MAX |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 470 | : getARMRegisterNumbering(Reg); |
Bob Wilson | 61f3cf3 | 2011-04-05 23:03:25 +0000 | [diff] [blame] | 471 | // Register numbers must be in ascending order. For VFP / NEON load and |
| 472 | // store multiples, the registers must also be consecutive and within the |
| 473 | // limit on the number of registers per instruction. |
Evan Cheng | 3f7aa79 | 2010-02-12 22:17:21 +0000 | [diff] [blame] | 474 | if (Reg != ARM::SP && |
| 475 | NewOffset == Offset + (int)Size && |
Bob Wilson | 61f3cf3 | 2011-04-05 23:03:25 +0000 | [diff] [blame] | 476 | ((isNotVFP && RegNum > PRegNum) || |
| 477 | ((Count < Limit) && RegNum == PRegNum+1))) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 478 | Offset += Size; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 479 | PRegNum = RegNum; |
Jim Grosbach | 9a52d0c | 2010-03-26 18:41:09 +0000 | [diff] [blame] | 480 | ++Count; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 481 | } else { |
| 482 | // Can't merge this in. Try merge the earlier ones first. |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 483 | MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset, |
| 484 | Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges); |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 485 | MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch, |
| 486 | MemOps, Merges); |
| 487 | return; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 488 | } |
| 489 | |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 490 | if (MemOps[i].Position > MemOps[insertAfter].Position) |
| 491 | insertAfter = i; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 492 | } |
| 493 | |
Evan Cheng | faa5107 | 2007-04-26 19:00:32 +0000 | [diff] [blame] | 494 | bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1; |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 495 | MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset, |
| 496 | Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges); |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 497 | return; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 498 | } |
| 499 | |
Evan Cheng | 4ee1c5c | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 500 | static bool definesCPSR(MachineInstr *MI) { |
| 501 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 502 | const MachineOperand &MO = MI->getOperand(i); |
| 503 | if (!MO.isReg()) |
| 504 | continue; |
| 505 | if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead()) |
| 506 | // If the instruction has live CPSR def, then it's not safe to fold it |
| 507 | // into load / store. |
| 508 | return true; |
| 509 | } |
| 510 | |
| 511 | return false; |
| 512 | } |
| 513 | |
| 514 | static bool isMatchingDecrement(MachineInstr *MI, unsigned Base, |
| 515 | unsigned Bytes, unsigned Limit, |
| 516 | ARMCC::CondCodes Pred, unsigned PredReg) { |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 517 | unsigned MyPredReg = 0; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 518 | if (!MI) |
| 519 | return false; |
Evan Cheng | 4ee1c5c | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 520 | |
| 521 | bool CheckCPSRDef = false; |
| 522 | switch (MI->getOpcode()) { |
| 523 | default: return false; |
| 524 | case ARM::t2SUBri: |
| 525 | case ARM::SUBri: |
| 526 | CheckCPSRDef = true; |
| 527 | // fallthrough |
| 528 | case ARM::tSUBspi: |
| 529 | break; |
| 530 | } |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 531 | |
| 532 | // Make sure the offset fits in 8 bits. |
Bob Wilson | 3d38e83 | 2010-08-27 21:44:35 +0000 | [diff] [blame] | 533 | if (Bytes == 0 || (Limit && Bytes >= Limit)) |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 534 | return false; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 535 | |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 536 | unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME |
Evan Cheng | 4ee1c5c | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 537 | if (!(MI->getOperand(0).getReg() == Base && |
| 538 | MI->getOperand(1).getReg() == Base && |
| 539 | (MI->getOperand(2).getImm()*Scale) == Bytes && |
| 540 | llvm::getInstrPredicate(MI, MyPredReg) == Pred && |
| 541 | MyPredReg == PredReg)) |
| 542 | return false; |
| 543 | |
| 544 | return CheckCPSRDef ? !definesCPSR(MI) : true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 545 | } |
| 546 | |
Evan Cheng | 4ee1c5c | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 547 | static bool isMatchingIncrement(MachineInstr *MI, unsigned Base, |
| 548 | unsigned Bytes, unsigned Limit, |
| 549 | ARMCC::CondCodes Pred, unsigned PredReg) { |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 550 | unsigned MyPredReg = 0; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 551 | if (!MI) |
| 552 | return false; |
Evan Cheng | 4ee1c5c | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 553 | |
| 554 | bool CheckCPSRDef = false; |
| 555 | switch (MI->getOpcode()) { |
| 556 | default: return false; |
| 557 | case ARM::t2ADDri: |
| 558 | case ARM::ADDri: |
| 559 | CheckCPSRDef = true; |
| 560 | // fallthrough |
| 561 | case ARM::tADDspi: |
| 562 | break; |
| 563 | } |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 564 | |
Bob Wilson | 3d38e83 | 2010-08-27 21:44:35 +0000 | [diff] [blame] | 565 | if (Bytes == 0 || (Limit && Bytes >= Limit)) |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 566 | // Make sure the offset fits in 8 bits. |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 567 | return false; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 568 | |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 569 | unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME |
Evan Cheng | 4ee1c5c | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 570 | if (!(MI->getOperand(0).getReg() == Base && |
| 571 | MI->getOperand(1).getReg() == Base && |
| 572 | (MI->getOperand(2).getImm()*Scale) == Bytes && |
| 573 | llvm::getInstrPredicate(MI, MyPredReg) == Pred && |
| 574 | MyPredReg == PredReg)) |
| 575 | return false; |
| 576 | |
| 577 | return CheckCPSRDef ? !definesCPSR(MI) : true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 578 | } |
| 579 | |
| 580 | static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) { |
| 581 | switch (MI->getOpcode()) { |
| 582 | default: return 0; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 583 | case ARM::LDRi12: |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 584 | case ARM::STRi12: |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 585 | case ARM::t2LDRi8: |
| 586 | case ARM::t2LDRi12: |
| 587 | case ARM::t2STRi8: |
| 588 | case ARM::t2STRi12: |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 589 | case ARM::VLDRS: |
| 590 | case ARM::VSTRS: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 591 | return 4; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 592 | case ARM::VLDRD: |
| 593 | case ARM::VSTRD: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 594 | return 8; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 595 | case ARM::LDMIA: |
| 596 | case ARM::LDMDA: |
| 597 | case ARM::LDMDB: |
| 598 | case ARM::LDMIB: |
| 599 | case ARM::STMIA: |
| 600 | case ARM::STMDA: |
| 601 | case ARM::STMDB: |
| 602 | case ARM::STMIB: |
| 603 | case ARM::t2LDMIA: |
| 604 | case ARM::t2LDMDB: |
| 605 | case ARM::t2STMIA: |
| 606 | case ARM::t2STMDB: |
| 607 | case ARM::VLDMSIA: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 608 | case ARM::VSTMSIA: |
Bob Wilson | 979927a | 2010-09-10 18:25:35 +0000 | [diff] [blame] | 609 | return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 610 | case ARM::VLDMDIA: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 611 | case ARM::VSTMDIA: |
Bob Wilson | 979927a | 2010-09-10 18:25:35 +0000 | [diff] [blame] | 612 | return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 613 | } |
| 614 | } |
| 615 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 616 | static unsigned getUpdatingLSMultipleOpcode(unsigned Opc, |
| 617 | ARM_AM::AMSubMode Mode) { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 618 | switch (Opc) { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 619 | default: llvm_unreachable("Unhandled opcode!"); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 620 | case ARM::LDMIA: |
| 621 | case ARM::LDMDA: |
| 622 | case ARM::LDMDB: |
| 623 | case ARM::LDMIB: |
| 624 | switch (Mode) { |
| 625 | default: llvm_unreachable("Unhandled submode!"); |
| 626 | case ARM_AM::ia: return ARM::LDMIA_UPD; |
| 627 | case ARM_AM::ib: return ARM::LDMIB_UPD; |
| 628 | case ARM_AM::da: return ARM::LDMDA_UPD; |
| 629 | case ARM_AM::db: return ARM::LDMDB_UPD; |
| 630 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 631 | case ARM::STMIA: |
| 632 | case ARM::STMDA: |
| 633 | case ARM::STMDB: |
| 634 | case ARM::STMIB: |
| 635 | switch (Mode) { |
| 636 | default: llvm_unreachable("Unhandled submode!"); |
| 637 | case ARM_AM::ia: return ARM::STMIA_UPD; |
| 638 | case ARM_AM::ib: return ARM::STMIB_UPD; |
| 639 | case ARM_AM::da: return ARM::STMDA_UPD; |
| 640 | case ARM_AM::db: return ARM::STMDB_UPD; |
| 641 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 642 | case ARM::t2LDMIA: |
| 643 | case ARM::t2LDMDB: |
| 644 | switch (Mode) { |
| 645 | default: llvm_unreachable("Unhandled submode!"); |
| 646 | case ARM_AM::ia: return ARM::t2LDMIA_UPD; |
| 647 | case ARM_AM::db: return ARM::t2LDMDB_UPD; |
| 648 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 649 | case ARM::t2STMIA: |
| 650 | case ARM::t2STMDB: |
| 651 | switch (Mode) { |
| 652 | default: llvm_unreachable("Unhandled submode!"); |
| 653 | case ARM_AM::ia: return ARM::t2STMIA_UPD; |
| 654 | case ARM_AM::db: return ARM::t2STMDB_UPD; |
| 655 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 656 | case ARM::VLDMSIA: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 657 | switch (Mode) { |
| 658 | default: llvm_unreachable("Unhandled submode!"); |
| 659 | case ARM_AM::ia: return ARM::VLDMSIA_UPD; |
| 660 | case ARM_AM::db: return ARM::VLDMSDB_UPD; |
| 661 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 662 | case ARM::VLDMDIA: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 663 | switch (Mode) { |
| 664 | default: llvm_unreachable("Unhandled submode!"); |
| 665 | case ARM_AM::ia: return ARM::VLDMDIA_UPD; |
| 666 | case ARM_AM::db: return ARM::VLDMDDB_UPD; |
| 667 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 668 | case ARM::VSTMSIA: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 669 | switch (Mode) { |
| 670 | default: llvm_unreachable("Unhandled submode!"); |
| 671 | case ARM_AM::ia: return ARM::VSTMSIA_UPD; |
| 672 | case ARM_AM::db: return ARM::VSTMSDB_UPD; |
| 673 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 674 | case ARM::VSTMDIA: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 675 | switch (Mode) { |
| 676 | default: llvm_unreachable("Unhandled submode!"); |
| 677 | case ARM_AM::ia: return ARM::VSTMDIA_UPD; |
| 678 | case ARM_AM::db: return ARM::VSTMDDB_UPD; |
| 679 | } |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 680 | } |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 681 | } |
| 682 | |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 683 | /// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 684 | /// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 685 | /// |
| 686 | /// stmia rn, <ra, rb, rc> |
| 687 | /// rn := rn + 4 * 3; |
| 688 | /// => |
| 689 | /// stmia rn!, <ra, rb, rc> |
| 690 | /// |
| 691 | /// rn := rn - 4 * 3; |
| 692 | /// ldmia rn, <ra, rb, rc> |
| 693 | /// => |
| 694 | /// ldmdb rn!, <ra, rb, rc> |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 695 | bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB, |
| 696 | MachineBasicBlock::iterator MBBI, |
| 697 | bool &Advance, |
| 698 | MachineBasicBlock::iterator &I) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 699 | MachineInstr *MI = MBBI; |
| 700 | unsigned Base = MI->getOperand(0).getReg(); |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 701 | bool BaseKill = MI->getOperand(0).isKill(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 702 | unsigned Bytes = getLSMultipleTransferSize(MI); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 703 | unsigned PredReg = 0; |
Evan Cheng | 8fb9036 | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 704 | ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 705 | int Opcode = MI->getOpcode(); |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 706 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 707 | |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 708 | // Can't use an updating ld/st if the base register is also a dest |
| 709 | // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 710 | for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i) |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 711 | if (MI->getOperand(i).getReg() == Base) |
| 712 | return false; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 713 | |
| 714 | bool DoMerge = false; |
Bill Wendling | 2567eec | 2010-11-17 05:31:09 +0000 | [diff] [blame] | 715 | ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 716 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 717 | // Try merging with the previous instruction. |
Jim Grosbach | 3de755b | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 718 | MachineBasicBlock::iterator BeginMBBI = MBB.begin(); |
| 719 | if (MBBI != BeginMBBI) { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 720 | MachineBasicBlock::iterator PrevMBBI = prior(MBBI); |
Jim Grosbach | 3de755b | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 721 | while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue()) |
| 722 | --PrevMBBI; |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 723 | if (Mode == ARM_AM::ia && |
| 724 | isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) { |
| 725 | Mode = ARM_AM::db; |
| 726 | DoMerge = true; |
| 727 | } else if (Mode == ARM_AM::ib && |
| 728 | isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) { |
| 729 | Mode = ARM_AM::da; |
| 730 | DoMerge = true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 731 | } |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 732 | if (DoMerge) |
| 733 | MBB.erase(PrevMBBI); |
| 734 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 735 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 736 | // Try merging with the next instruction. |
Jim Grosbach | 3de755b | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 737 | MachineBasicBlock::iterator EndMBBI = MBB.end(); |
| 738 | if (!DoMerge && MBBI != EndMBBI) { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 739 | MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI); |
Jim Grosbach | 3de755b | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 740 | while (NextMBBI != EndMBBI && NextMBBI->isDebugValue()) |
| 741 | ++NextMBBI; |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 742 | if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) && |
| 743 | isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) { |
| 744 | DoMerge = true; |
| 745 | } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) && |
| 746 | isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) { |
| 747 | DoMerge = true; |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 748 | } |
| 749 | if (DoMerge) { |
| 750 | if (NextMBBI == I) { |
| 751 | Advance = true; |
| 752 | ++I; |
| 753 | } |
| 754 | MBB.erase(NextMBBI); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 755 | } |
| 756 | } |
| 757 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 758 | if (!DoMerge) |
| 759 | return false; |
| 760 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 761 | unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode); |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 762 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc)) |
| 763 | .addReg(Base, getDefRegState(true)) // WB base register |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 764 | .addReg(Base, getKillRegState(BaseKill)) |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 765 | .addImm(Pred).addReg(PredReg); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 766 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 767 | // Transfer the rest of operands. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 768 | for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum) |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 769 | MIB.addOperand(MI->getOperand(OpNum)); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 770 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 771 | // Transfer memoperands. |
Chris Lattner | d7d030a | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 772 | MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end()); |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 773 | |
| 774 | MBB.erase(MBBI); |
| 775 | return true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 776 | } |
| 777 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 778 | static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc, |
| 779 | ARM_AM::AddrOpc Mode) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 780 | switch (Opc) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 781 | case ARM::LDRi12: |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 782 | return ARM::LDR_PRE_IMM; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 783 | case ARM::STRi12: |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 784 | return ARM::STR_PRE_IMM; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 785 | case ARM::VLDRS: |
| 786 | return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD; |
| 787 | case ARM::VLDRD: |
| 788 | return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD; |
| 789 | case ARM::VSTRS: |
| 790 | return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD; |
| 791 | case ARM::VSTRD: |
| 792 | return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 793 | case ARM::t2LDRi8: |
| 794 | case ARM::t2LDRi12: |
| 795 | return ARM::t2LDR_PRE; |
| 796 | case ARM::t2STRi8: |
| 797 | case ARM::t2STRi12: |
| 798 | return ARM::t2STR_PRE; |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 799 | default: llvm_unreachable("Unhandled opcode!"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 800 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 801 | } |
| 802 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 803 | static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc, |
| 804 | ARM_AM::AddrOpc Mode) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 805 | switch (Opc) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 806 | case ARM::LDRi12: |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 807 | return ARM::LDR_POST_IMM; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 808 | case ARM::STRi12: |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 809 | return ARM::STR_POST_IMM; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 810 | case ARM::VLDRS: |
| 811 | return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD; |
| 812 | case ARM::VLDRD: |
| 813 | return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD; |
| 814 | case ARM::VSTRS: |
| 815 | return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD; |
| 816 | case ARM::VSTRD: |
| 817 | return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 818 | case ARM::t2LDRi8: |
| 819 | case ARM::t2LDRi12: |
| 820 | return ARM::t2LDR_POST; |
| 821 | case ARM::t2STRi8: |
| 822 | case ARM::t2STRi12: |
| 823 | return ARM::t2STR_POST; |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 824 | default: llvm_unreachable("Unhandled opcode!"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 825 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 826 | } |
| 827 | |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 828 | /// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 829 | /// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible: |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 830 | bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB, |
| 831 | MachineBasicBlock::iterator MBBI, |
| 832 | const TargetInstrInfo *TII, |
| 833 | bool &Advance, |
| 834 | MachineBasicBlock::iterator &I) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 835 | MachineInstr *MI = MBBI; |
| 836 | unsigned Base = MI->getOperand(1).getReg(); |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 837 | bool BaseKill = MI->getOperand(1).isKill(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 838 | unsigned Bytes = getLSMultipleTransferSize(MI); |
| 839 | int Opcode = MI->getOpcode(); |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 840 | DebugLoc dl = MI->getDebugLoc(); |
Bob Wilson | e4193b2 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 841 | bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS || |
| 842 | Opcode == ARM::VSTRD || Opcode == ARM::VSTRS); |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 843 | bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12); |
| 844 | if (isi32Load(Opcode) || isi32Store(Opcode)) |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 845 | if (MI->getOperand(2).getImm() != 0) |
| 846 | return false; |
Bob Wilson | e4193b2 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 847 | if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0) |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 848 | return false; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 849 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 850 | bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 851 | // Can't do the merge if the destination register is the same as the would-be |
| 852 | // writeback register. |
| 853 | if (isLd && MI->getOperand(0).getReg() == Base) |
| 854 | return false; |
| 855 | |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 856 | unsigned PredReg = 0; |
Evan Cheng | 8fb9036 | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 857 | ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 858 | bool DoMerge = false; |
| 859 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 860 | unsigned NewOpc = 0; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 861 | // AM2 - 12 bits, thumb2 - 8 bits. |
| 862 | unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100); |
Bob Wilson | e4193b2 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 863 | |
| 864 | // Try merging with the previous instruction. |
Jim Grosbach | 3de755b | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 865 | MachineBasicBlock::iterator BeginMBBI = MBB.begin(); |
| 866 | if (MBBI != BeginMBBI) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 867 | MachineBasicBlock::iterator PrevMBBI = prior(MBBI); |
Jim Grosbach | 3de755b | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 868 | while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue()) |
| 869 | --PrevMBBI; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 870 | if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 871 | DoMerge = true; |
| 872 | AddSub = ARM_AM::sub; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 873 | } else if (!isAM5 && |
| 874 | isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 875 | DoMerge = true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 876 | } |
Bob Wilson | e4193b2 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 877 | if (DoMerge) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 878 | NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 879 | MBB.erase(PrevMBBI); |
Bob Wilson | e4193b2 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 880 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 881 | } |
| 882 | |
Bob Wilson | e4193b2 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 883 | // Try merging with the next instruction. |
Jim Grosbach | 6335ac6 | 2010-06-08 22:53:32 +0000 | [diff] [blame] | 884 | MachineBasicBlock::iterator EndMBBI = MBB.end(); |
Jim Grosbach | 3de755b | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 885 | if (!DoMerge && MBBI != EndMBBI) { |
Chris Lattner | 7896c9f | 2009-12-03 00:50:42 +0000 | [diff] [blame] | 886 | MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI); |
Jim Grosbach | 3de755b | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 887 | while (NextMBBI != EndMBBI && NextMBBI->isDebugValue()) |
| 888 | ++NextMBBI; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 889 | if (!isAM5 && |
| 890 | isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 891 | DoMerge = true; |
| 892 | AddSub = ARM_AM::sub; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 893 | } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 894 | DoMerge = true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 895 | } |
Evan Cheng | e71bff7 | 2007-09-19 21:48:07 +0000 | [diff] [blame] | 896 | if (DoMerge) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 897 | NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub); |
Evan Cheng | e71bff7 | 2007-09-19 21:48:07 +0000 | [diff] [blame] | 898 | if (NextMBBI == I) { |
| 899 | Advance = true; |
| 900 | ++I; |
| 901 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 902 | MBB.erase(NextMBBI); |
Evan Cheng | e71bff7 | 2007-09-19 21:48:07 +0000 | [diff] [blame] | 903 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 904 | } |
| 905 | |
| 906 | if (!DoMerge) |
| 907 | return false; |
| 908 | |
Bob Wilson | 3943ac3 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 909 | if (isAM5) { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 910 | // VLDM[SD}_UPD, VSTM[SD]_UPD |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 911 | // (There are no base-updating versions of VLDR/VSTR instructions, but the |
| 912 | // updating load/store-multiple instructions can be used with only one |
| 913 | // register.) |
Bob Wilson | 3943ac3 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 914 | MachineOperand &MO = MI->getOperand(0); |
| 915 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc)) |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 916 | .addReg(Base, getDefRegState(true)) // WB base register |
Bob Wilson | 3943ac3 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 917 | .addReg(Base, getKillRegState(isLd ? BaseKill : false)) |
Bob Wilson | 3943ac3 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 918 | .addImm(Pred).addReg(PredReg) |
Bob Wilson | 3943ac3 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 919 | .addReg(MO.getReg(), (isLd ? getDefRegState(true) : |
| 920 | getKillRegState(MO.isKill()))); |
| 921 | } else if (isLd) { |
Jim Grosbach | 1034212 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 922 | if (isAM2) { |
Owen Anderson | 07700d4 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 923 | // LDR_PRE, LDR_POST |
| 924 | if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) { |
Owen Anderson | acb274b | 2011-08-29 21:14:19 +0000 | [diff] [blame] | 925 | int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes; |
Owen Anderson | 07700d4 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 926 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg()) |
| 927 | .addReg(Base, RegState::Define) |
| 928 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
| 929 | } else { |
Owen Anderson | acb274b | 2011-08-29 21:14:19 +0000 | [diff] [blame] | 930 | int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift); |
Owen Anderson | 07700d4 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 931 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg()) |
| 932 | .addReg(Base, RegState::Define) |
| 933 | .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg); |
| 934 | } |
Jim Grosbach | 1034212 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 935 | } else { |
| 936 | int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 937 | // t2LDR_PRE, t2LDR_POST |
| 938 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg()) |
| 939 | .addReg(Base, RegState::Define) |
| 940 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
Jim Grosbach | 1034212 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 941 | } |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 942 | } else { |
| 943 | MachineOperand &MO = MI->getOperand(0); |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 944 | // FIXME: post-indexed stores use am2offset_imm, which still encodes |
| 945 | // the vestigal zero-reg offset register. When that's fixed, this clause |
| 946 | // can be removed entirely. |
Jim Grosbach | 1034212 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 947 | if (isAM2 && NewOpc == ARM::STR_POST_IMM) { |
| 948 | int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 949 | // STR_PRE, STR_POST |
| 950 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base) |
| 951 | .addReg(MO.getReg(), getKillRegState(MO.isKill())) |
| 952 | .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg); |
Jim Grosbach | 1034212 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 953 | } else { |
| 954 | int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 955 | // t2STR_PRE, t2STR_POST |
| 956 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base) |
| 957 | .addReg(MO.getReg(), getKillRegState(MO.isKill())) |
| 958 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
Jim Grosbach | 1034212 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 959 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 960 | } |
| 961 | MBB.erase(MBBI); |
| 962 | |
| 963 | return true; |
| 964 | } |
| 965 | |
Eric Christopher | 7bb1c40 | 2011-05-25 21:19:19 +0000 | [diff] [blame] | 966 | /// isMemoryOp - Returns true if instruction is a memory operation that this |
| 967 | /// pass is capable of operating on. |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 968 | static bool isMemoryOp(const MachineInstr *MI) { |
Jakob Stoklund Olesen | 628a797 | 2010-06-29 01:13:07 +0000 | [diff] [blame] | 969 | // When no memory operands are present, conservatively assume unaligned, |
| 970 | // volatile, unfoldable. |
| 971 | if (!MI->hasOneMemOperand()) |
| 972 | return false; |
Jakob Stoklund Olesen | 069e100 | 2010-01-14 00:54:10 +0000 | [diff] [blame] | 973 | |
Jakob Stoklund Olesen | 628a797 | 2010-06-29 01:13:07 +0000 | [diff] [blame] | 974 | const MachineMemOperand *MMO = *MI->memoperands_begin(); |
Jakob Stoklund Olesen | 069e100 | 2010-01-14 00:54:10 +0000 | [diff] [blame] | 975 | |
Jakob Stoklund Olesen | 628a797 | 2010-06-29 01:13:07 +0000 | [diff] [blame] | 976 | // Don't touch volatile memory accesses - we may be changing their order. |
| 977 | if (MMO->isVolatile()) |
| 978 | return false; |
| 979 | |
| 980 | // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is |
| 981 | // not. |
| 982 | if (MMO->getAlignment() < 4) |
| 983 | return false; |
Jakob Stoklund Olesen | 069e100 | 2010-01-14 00:54:10 +0000 | [diff] [blame] | 984 | |
Jakob Stoklund Olesen | 9e6396d | 2010-02-24 18:57:08 +0000 | [diff] [blame] | 985 | // str <undef> could probably be eliminated entirely, but for now we just want |
| 986 | // to avoid making a mess of it. |
| 987 | // FIXME: Use str <undef> as a wildcard to enable better stm folding. |
| 988 | if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() && |
| 989 | MI->getOperand(0).isUndef()) |
| 990 | return false; |
| 991 | |
Bob Wilson | bbf39b0 | 2010-03-04 21:04:38 +0000 | [diff] [blame] | 992 | // Likewise don't mess with references to undefined addresses. |
| 993 | if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() && |
| 994 | MI->getOperand(1).isUndef()) |
| 995 | return false; |
| 996 | |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 997 | int Opcode = MI->getOpcode(); |
| 998 | switch (Opcode) { |
| 999 | default: break; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1000 | case ARM::VLDRS: |
| 1001 | case ARM::VSTRS: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1002 | return MI->getOperand(1).isReg(); |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1003 | case ARM::VLDRD: |
| 1004 | case ARM::VSTRD: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1005 | return MI->getOperand(1).isReg(); |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1006 | case ARM::LDRi12: |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1007 | case ARM::STRi12: |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1008 | case ARM::t2LDRi8: |
| 1009 | case ARM::t2LDRi12: |
| 1010 | case ARM::t2STRi8: |
| 1011 | case ARM::t2STRi12: |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1012 | return MI->getOperand(1).isReg(); |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1013 | } |
| 1014 | return false; |
| 1015 | } |
| 1016 | |
Evan Cheng | 11788fd | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 1017 | /// AdvanceRS - Advance register scavenger to just before the earliest memory |
| 1018 | /// op that is being merged. |
| 1019 | void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) { |
| 1020 | MachineBasicBlock::iterator Loc = MemOps[0].MBBI; |
| 1021 | unsigned Position = MemOps[0].Position; |
| 1022 | for (unsigned i = 1, e = MemOps.size(); i != e; ++i) { |
| 1023 | if (MemOps[i].Position < Position) { |
| 1024 | Position = MemOps[i].Position; |
| 1025 | Loc = MemOps[i].MBBI; |
| 1026 | } |
| 1027 | } |
| 1028 | |
| 1029 | if (Loc != MBB.begin()) |
| 1030 | RS->forward(prior(Loc)); |
| 1031 | } |
| 1032 | |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1033 | static int getMemoryOpOffset(const MachineInstr *MI) { |
| 1034 | int Opcode = MI->getOpcode(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1035 | bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1036 | unsigned NumOperands = MI->getDesc().getNumOperands(); |
| 1037 | unsigned OffField = MI->getOperand(NumOperands-3).getImm(); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1038 | |
| 1039 | if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 || |
| 1040 | Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 || |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1041 | Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 || |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1042 | Opcode == ARM::LDRi12 || Opcode == ARM::STRi12) |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1043 | return OffField; |
| 1044 | |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1045 | int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField) |
| 1046 | : ARM_AM::getAM5Offset(OffField) * 4; |
| 1047 | if (isAM3) { |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1048 | if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub) |
| 1049 | Offset = -Offset; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1050 | } else { |
| 1051 | if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub) |
| 1052 | Offset = -Offset; |
| 1053 | } |
| 1054 | return Offset; |
| 1055 | } |
| 1056 | |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1057 | static void InsertLDR_STR(MachineBasicBlock &MBB, |
| 1058 | MachineBasicBlock::iterator &MBBI, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1059 | int Offset, bool isDef, |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1060 | DebugLoc dl, unsigned NewOpc, |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1061 | unsigned Reg, bool RegDeadKill, bool RegUndef, |
| 1062 | unsigned BaseReg, bool BaseKill, bool BaseUndef, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1063 | bool OffKill, bool OffUndef, |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1064 | ARMCC::CondCodes Pred, unsigned PredReg, |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1065 | const TargetInstrInfo *TII, bool isT2) { |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1066 | if (isDef) { |
| 1067 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(), |
| 1068 | TII->get(NewOpc)) |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1069 | .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill)) |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1070 | .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef)); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1071 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1072 | } else { |
| 1073 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(), |
| 1074 | TII->get(NewOpc)) |
| 1075 | .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef)) |
| 1076 | .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef)); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1077 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1078 | } |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1079 | } |
| 1080 | |
| 1081 | bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB, |
| 1082 | MachineBasicBlock::iterator &MBBI) { |
| 1083 | MachineInstr *MI = &*MBBI; |
| 1084 | unsigned Opcode = MI->getOpcode(); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1085 | if (Opcode == ARM::LDRD || Opcode == ARM::STRD || |
| 1086 | Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) { |
Evan Cheng | 3568a10 | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 1087 | const MachineOperand &BaseOp = MI->getOperand(2); |
| 1088 | unsigned BaseReg = BaseOp.getReg(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1089 | unsigned EvenReg = MI->getOperand(0).getReg(); |
| 1090 | unsigned OddReg = MI->getOperand(1).getReg(); |
| 1091 | unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false); |
| 1092 | unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false); |
Evan Cheng | 3568a10 | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 1093 | // ARM errata 602117: LDRD with base in list may result in incorrect base |
| 1094 | // register when interrupted or faulted. |
Evan Cheng | 44ee471 | 2011-11-09 01:57:03 +0000 | [diff] [blame] | 1095 | bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3(); |
Evan Cheng | 3568a10 | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 1096 | if (!Errata602117 && |
| 1097 | ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)) |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1098 | return false; |
| 1099 | |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1100 | MachineBasicBlock::iterator NewBBI = MBBI; |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1101 | bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8; |
| 1102 | bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8; |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1103 | bool EvenDeadKill = isLd ? |
| 1104 | MI->getOperand(0).isDead() : MI->getOperand(0).isKill(); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1105 | bool EvenUndef = MI->getOperand(0).isUndef(); |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1106 | bool OddDeadKill = isLd ? |
| 1107 | MI->getOperand(1).isDead() : MI->getOperand(1).isKill(); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1108 | bool OddUndef = MI->getOperand(1).isUndef(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1109 | bool BaseKill = BaseOp.isKill(); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1110 | bool BaseUndef = BaseOp.isUndef(); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1111 | bool OffKill = isT2 ? false : MI->getOperand(3).isKill(); |
| 1112 | bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1113 | int OffImm = getMemoryOpOffset(MI); |
| 1114 | unsigned PredReg = 0; |
Evan Cheng | 8fb9036 | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 1115 | ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1116 | |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1117 | if (OddRegNum > EvenRegNum && OffImm == 0) { |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1118 | // Ascending register numbers and no offset. It's safe to change it to a |
| 1119 | // ldm or stm. |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1120 | unsigned NewOpc = (isLd) |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1121 | ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA) |
| 1122 | : (isT2 ? ARM::t2STMIA : ARM::STMIA); |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1123 | if (isLd) { |
| 1124 | BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc)) |
| 1125 | .addReg(BaseReg, getKillRegState(BaseKill)) |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1126 | .addImm(Pred).addReg(PredReg) |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1127 | .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill)) |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 1128 | .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill)); |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1129 | ++NumLDRD2LDM; |
| 1130 | } else { |
| 1131 | BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc)) |
| 1132 | .addReg(BaseReg, getKillRegState(BaseKill)) |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1133 | .addImm(Pred).addReg(PredReg) |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1134 | .addReg(EvenReg, |
| 1135 | getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef)) |
| 1136 | .addReg(OddReg, |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 1137 | getKillRegState(OddDeadKill) | getUndefRegState(OddUndef)); |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1138 | ++NumSTRD2STM; |
| 1139 | } |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1140 | NewBBI = llvm::prior(MBBI); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1141 | } else { |
| 1142 | // Split into two instructions. |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1143 | unsigned NewOpc = (isLd) |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1144 | ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12) |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1145 | : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1146 | DebugLoc dl = MBBI->getDebugLoc(); |
| 1147 | // If this is a load and base register is killed, it may have been |
| 1148 | // re-defed by the load, make sure the first load does not clobber it. |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1149 | if (isLd && |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1150 | (BaseKill || OffKill) && |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1151 | (TRI->regsOverlap(EvenReg, BaseReg))) { |
| 1152 | assert(!TRI->regsOverlap(OddReg, BaseReg)); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1153 | InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc, |
| 1154 | OddReg, OddDeadKill, false, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1155 | BaseReg, false, BaseUndef, false, OffUndef, |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1156 | Pred, PredReg, TII, isT2); |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1157 | NewBBI = llvm::prior(MBBI); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1158 | InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc, |
| 1159 | EvenReg, EvenDeadKill, false, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1160 | BaseReg, BaseKill, BaseUndef, OffKill, OffUndef, |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1161 | Pred, PredReg, TII, isT2); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1162 | } else { |
Evan Cheng | 0cd22dd | 2009-11-14 01:50:00 +0000 | [diff] [blame] | 1163 | if (OddReg == EvenReg && EvenDeadKill) { |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 1164 | // If the two source operands are the same, the kill marker is |
| 1165 | // probably on the first one. e.g. |
Evan Cheng | 0cd22dd | 2009-11-14 01:50:00 +0000 | [diff] [blame] | 1166 | // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0 |
| 1167 | EvenDeadKill = false; |
| 1168 | OddDeadKill = true; |
| 1169 | } |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1170 | InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc, |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1171 | EvenReg, EvenDeadKill, EvenUndef, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1172 | BaseReg, false, BaseUndef, false, OffUndef, |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1173 | Pred, PredReg, TII, isT2); |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1174 | NewBBI = llvm::prior(MBBI); |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1175 | InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc, |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1176 | OddReg, OddDeadKill, OddUndef, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1177 | BaseReg, BaseKill, BaseUndef, OffKill, OffUndef, |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1178 | Pred, PredReg, TII, isT2); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1179 | } |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1180 | if (isLd) |
| 1181 | ++NumLDRD2LDR; |
| 1182 | else |
| 1183 | ++NumSTRD2STR; |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1184 | } |
| 1185 | |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1186 | MBB.erase(MI); |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1187 | MBBI = NewBBI; |
| 1188 | return true; |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1189 | } |
| 1190 | return false; |
| 1191 | } |
| 1192 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1193 | /// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR |
| 1194 | /// ops of the same base and incrementing offset into LDM / STM ops. |
| 1195 | bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) { |
| 1196 | unsigned NumMerges = 0; |
| 1197 | unsigned NumMemOps = 0; |
| 1198 | MemOpQueue MemOps; |
| 1199 | unsigned CurrBase = 0; |
| 1200 | int CurrOpc = -1; |
| 1201 | unsigned CurrSize = 0; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1202 | ARMCC::CondCodes CurrPred = ARMCC::AL; |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1203 | unsigned CurrPredReg = 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1204 | unsigned Position = 0; |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 1205 | SmallVector<MachineBasicBlock::iterator,4> Merges; |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1206 | |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1207 | RS->enterBasicBlock(&MBB); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1208 | MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end(); |
| 1209 | while (MBBI != E) { |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1210 | if (FixInvalidRegPairOp(MBB, MBBI)) |
| 1211 | continue; |
| 1212 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1213 | bool Advance = false; |
| 1214 | bool TryMerge = false; |
| 1215 | bool Clobber = false; |
| 1216 | |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1217 | bool isMemOp = isMemoryOp(MBBI); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1218 | if (isMemOp) { |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1219 | int Opcode = MBBI->getOpcode(); |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1220 | unsigned Size = getLSMultipleTransferSize(MBBI); |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1221 | const MachineOperand &MO = MBBI->getOperand(0); |
| 1222 | unsigned Reg = MO.getReg(); |
| 1223 | bool isKill = MO.isDef() ? false : MO.isKill(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1224 | unsigned Base = MBBI->getOperand(1).getReg(); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1225 | unsigned PredReg = 0; |
Evan Cheng | 8fb9036 | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 1226 | ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1227 | int Offset = getMemoryOpOffset(MBBI); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1228 | // Watch out for: |
| 1229 | // r4 := ldr [r5] |
| 1230 | // r5 := ldr [r5, #4] |
| 1231 | // r6 := ldr [r5, #8] |
| 1232 | // |
| 1233 | // The second ldr has effectively broken the chain even though it |
| 1234 | // looks like the later ldr(s) use the same base register. Try to |
| 1235 | // merge the ldr's so far, including this one. But don't try to |
| 1236 | // combine the following ldr(s). |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1237 | Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1238 | if (CurrBase == 0 && !Clobber) { |
| 1239 | // Start of a new chain. |
| 1240 | CurrBase = Base; |
| 1241 | CurrOpc = Opcode; |
| 1242 | CurrSize = Size; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1243 | CurrPred = Pred; |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1244 | CurrPredReg = PredReg; |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1245 | MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI)); |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 1246 | ++NumMemOps; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1247 | Advance = true; |
| 1248 | } else { |
| 1249 | if (Clobber) { |
| 1250 | TryMerge = true; |
| 1251 | Advance = true; |
| 1252 | } |
| 1253 | |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1254 | if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) { |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1255 | // No need to match PredReg. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1256 | // Continue adding to the queue. |
| 1257 | if (Offset > MemOps.back().Offset) { |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1258 | MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, |
| 1259 | Position, MBBI)); |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 1260 | ++NumMemOps; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1261 | Advance = true; |
| 1262 | } else { |
| 1263 | for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end(); |
| 1264 | I != E; ++I) { |
| 1265 | if (Offset < I->Offset) { |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1266 | MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill, |
| 1267 | Position, MBBI)); |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 1268 | ++NumMemOps; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1269 | Advance = true; |
| 1270 | break; |
| 1271 | } else if (Offset == I->Offset) { |
| 1272 | // Collision! This can't be merged! |
| 1273 | break; |
| 1274 | } |
| 1275 | } |
| 1276 | } |
| 1277 | } |
| 1278 | } |
| 1279 | } |
| 1280 | |
Jim Grosbach | db03adb | 2010-06-09 22:21:24 +0000 | [diff] [blame] | 1281 | if (MBBI->isDebugValue()) { |
| 1282 | ++MBBI; |
| 1283 | if (MBBI == E) |
| 1284 | // Reach the end of the block, try merging the memory instructions. |
| 1285 | TryMerge = true; |
| 1286 | } else if (Advance) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1287 | ++Position; |
| 1288 | ++MBBI; |
Evan Cheng | faf93aa | 2009-10-22 06:47:35 +0000 | [diff] [blame] | 1289 | if (MBBI == E) |
| 1290 | // Reach the end of the block, try merging the memory instructions. |
| 1291 | TryMerge = true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1292 | } else |
| 1293 | TryMerge = true; |
| 1294 | |
| 1295 | if (TryMerge) { |
| 1296 | if (NumMemOps > 1) { |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1297 | // Try to find a free register to use as a new base in case it's needed. |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1298 | // First advance to the instruction just before the start of the chain. |
Evan Cheng | 11788fd | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 1299 | AdvanceRS(MBB, MemOps); |
Jakob Stoklund Olesen | c0823fe | 2009-08-18 21:14:54 +0000 | [diff] [blame] | 1300 | // Find a scratch register. |
Jim Grosbach | e11a8f5 | 2009-09-11 19:49:06 +0000 | [diff] [blame] | 1301 | unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass); |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1302 | // Process the load / store instructions. |
| 1303 | RS->forward(prior(MBBI)); |
| 1304 | |
| 1305 | // Merge ops. |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 1306 | Merges.clear(); |
| 1307 | MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize, |
| 1308 | CurrPred, CurrPredReg, Scratch, MemOps, Merges); |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1309 | |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1310 | // Try folding preceding/trailing base inc/dec into the generated |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1311 | // LDM/STM ops. |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 1312 | for (unsigned i = 0, e = Merges.size(); i < e; ++i) |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1313 | if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI)) |
Evan Cheng | 9d5fb98 | 2009-06-03 06:14:58 +0000 | [diff] [blame] | 1314 | ++NumMerges; |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 1315 | NumMerges += Merges.size(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1316 | |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1317 | // Try folding preceding/trailing base inc/dec into those load/store |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1318 | // that were not merged to form LDM/STM ops. |
| 1319 | for (unsigned i = 0; i != NumMemOps; ++i) |
| 1320 | if (!MemOps[i].Merged) |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1321 | if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI)) |
Evan Cheng | 9d5fb98 | 2009-06-03 06:14:58 +0000 | [diff] [blame] | 1322 | ++NumMerges; |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1323 | |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1324 | // RS may be pointing to an instruction that's deleted. |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1325 | RS->skipTo(prior(MBBI)); |
Evan Cheng | 1488326 | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 1326 | } else if (NumMemOps == 1) { |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1327 | // Try folding preceding/trailing base inc/dec into the single |
Evan Cheng | 1488326 | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 1328 | // load/store. |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1329 | if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) { |
Evan Cheng | 1488326 | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 1330 | ++NumMerges; |
| 1331 | RS->forward(prior(MBBI)); |
| 1332 | } |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1333 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1334 | |
| 1335 | CurrBase = 0; |
| 1336 | CurrOpc = -1; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1337 | CurrSize = 0; |
| 1338 | CurrPred = ARMCC::AL; |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1339 | CurrPredReg = 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1340 | if (NumMemOps) { |
| 1341 | MemOps.clear(); |
| 1342 | NumMemOps = 0; |
| 1343 | } |
| 1344 | |
| 1345 | // If iterator hasn't been advanced and this is not a memory op, skip it. |
| 1346 | // It can't start a new chain anyway. |
| 1347 | if (!Advance && !isMemOp && MBBI != E) { |
| 1348 | ++Position; |
| 1349 | ++MBBI; |
| 1350 | } |
| 1351 | } |
| 1352 | } |
| 1353 | return NumMerges > 0; |
| 1354 | } |
| 1355 | |
Bob Wilson | c88d072 | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1356 | /// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1357 | /// ("bx lr" and "mov pc, lr") into the preceding stack restore so it |
Bob Wilson | c88d072 | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1358 | /// directly restore the value of LR into pc. |
| 1359 | /// ldmfd sp!, {..., lr} |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1360 | /// bx lr |
Bob Wilson | c88d072 | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1361 | /// or |
| 1362 | /// ldmfd sp!, {..., lr} |
| 1363 | /// mov pc, lr |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1364 | /// => |
Bob Wilson | c88d072 | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1365 | /// ldmfd sp!, {..., pc} |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1366 | bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) { |
| 1367 | if (MBB.empty()) return false; |
| 1368 | |
Jakob Stoklund Olesen | f7ca976 | 2011-01-13 22:47:43 +0000 | [diff] [blame] | 1369 | MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr(); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1370 | if (MBBI != MBB.begin() && |
Bob Wilson | c88d072 | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1371 | (MBBI->getOpcode() == ARM::BX_RET || |
| 1372 | MBBI->getOpcode() == ARM::tBX_RET || |
| 1373 | MBBI->getOpcode() == ARM::MOVPCLR)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1374 | MachineInstr *PrevMI = prior(MBBI); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1375 | unsigned Opcode = PrevMI->getOpcode(); |
| 1376 | if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD || |
| 1377 | Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD || |
| 1378 | Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1379 | MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1380 | if (MO.getReg() != ARM::LR) |
| 1381 | return false; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1382 | unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET); |
| 1383 | assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) || |
| 1384 | Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!"); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1385 | PrevMI->setDesc(TII->get(NewOpc)); |
| 1386 | MO.setReg(ARM::PC); |
Evan Cheng | b179b46 | 2010-10-22 21:29:58 +0000 | [diff] [blame] | 1387 | PrevMI->copyImplicitOps(&*MBBI); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1388 | MBB.erase(MBBI); |
| 1389 | return true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1390 | } |
| 1391 | } |
| 1392 | return false; |
| 1393 | } |
| 1394 | |
| 1395 | bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) { |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1396 | const TargetMachine &TM = Fn.getTarget(); |
Evan Cheng | 603b83e | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 1397 | AFI = Fn.getInfo<ARMFunctionInfo>(); |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1398 | TII = TM.getInstrInfo(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1399 | TRI = TM.getRegisterInfo(); |
Evan Cheng | 3568a10 | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 1400 | STI = &TM.getSubtarget<ARMSubtarget>(); |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1401 | RS = new RegScavenger(); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1402 | isThumb2 = AFI->isThumb2Function(); |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1403 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1404 | bool Modified = false; |
| 1405 | for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; |
| 1406 | ++MFI) { |
| 1407 | MachineBasicBlock &MBB = *MFI; |
| 1408 | Modified |= LoadStoreMultipleOpti(MBB); |
Bob Wilson | 6819dbb | 2011-01-06 19:24:41 +0000 | [diff] [blame] | 1409 | if (TM.getSubtarget<ARMSubtarget>().hasV5TOps()) |
| 1410 | Modified |= MergeReturnIntoLDM(MBB); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1411 | } |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1412 | |
| 1413 | delete RS; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1414 | return Modified; |
| 1415 | } |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1416 | |
| 1417 | |
| 1418 | /// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move |
| 1419 | /// load / stores from consecutive locations close to make it more |
| 1420 | /// likely they will be combined later. |
| 1421 | |
| 1422 | namespace { |
Nick Lewycky | 6726b6d | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 1423 | struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{ |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1424 | static char ID; |
Owen Anderson | 90c579d | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 1425 | ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {} |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1426 | |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1427 | const TargetData *TD; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1428 | const TargetInstrInfo *TII; |
| 1429 | const TargetRegisterInfo *TRI; |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1430 | const ARMSubtarget *STI; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1431 | MachineRegisterInfo *MRI; |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1432 | MachineFunction *MF; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1433 | |
| 1434 | virtual bool runOnMachineFunction(MachineFunction &Fn); |
| 1435 | |
| 1436 | virtual const char *getPassName() const { |
| 1437 | return "ARM pre- register allocation load / store optimization pass"; |
| 1438 | } |
| 1439 | |
| 1440 | private: |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1441 | bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl, |
| 1442 | unsigned &NewOpc, unsigned &EvenReg, |
| 1443 | unsigned &OddReg, unsigned &BaseReg, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1444 | int &Offset, |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1445 | unsigned &PredReg, ARMCC::CondCodes &Pred, |
| 1446 | bool &isT2); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1447 | bool RescheduleOps(MachineBasicBlock *MBB, |
| 1448 | SmallVector<MachineInstr*, 4> &Ops, |
| 1449 | unsigned Base, bool isLd, |
| 1450 | DenseMap<MachineInstr*, unsigned> &MI2LocMap); |
| 1451 | bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB); |
| 1452 | }; |
| 1453 | char ARMPreAllocLoadStoreOpt::ID = 0; |
| 1454 | } |
| 1455 | |
| 1456 | bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) { |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1457 | TD = Fn.getTarget().getTargetData(); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1458 | TII = Fn.getTarget().getInstrInfo(); |
| 1459 | TRI = Fn.getTarget().getRegisterInfo(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1460 | STI = &Fn.getTarget().getSubtarget<ARMSubtarget>(); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1461 | MRI = &Fn.getRegInfo(); |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1462 | MF = &Fn; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1463 | |
| 1464 | bool Modified = false; |
| 1465 | for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; |
| 1466 | ++MFI) |
| 1467 | Modified |= RescheduleLoadStoreInstrs(MFI); |
| 1468 | |
| 1469 | return Modified; |
| 1470 | } |
| 1471 | |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1472 | static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base, |
| 1473 | MachineBasicBlock::iterator I, |
| 1474 | MachineBasicBlock::iterator E, |
| 1475 | SmallPtrSet<MachineInstr*, 4> &MemOps, |
| 1476 | SmallSet<unsigned, 4> &MemRegs, |
| 1477 | const TargetRegisterInfo *TRI) { |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1478 | // Are there stores / loads / calls between them? |
| 1479 | // FIXME: This is overly conservative. We should make use of alias information |
| 1480 | // some day. |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1481 | SmallSet<unsigned, 4> AddedRegPressure; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1482 | while (++I != E) { |
Jim Grosbach | 958e4e1 | 2010-06-04 01:23:30 +0000 | [diff] [blame] | 1483 | if (I->isDebugValue() || MemOps.count(&*I)) |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1484 | continue; |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1485 | if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects()) |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1486 | return false; |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1487 | if (isLd && I->mayStore()) |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1488 | return false; |
| 1489 | if (!isLd) { |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1490 | if (I->mayLoad()) |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1491 | return false; |
| 1492 | // It's not safe to move the first 'str' down. |
| 1493 | // str r1, [r0] |
| 1494 | // strh r5, [r0] |
| 1495 | // str r4, [r0, #+4] |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1496 | if (I->mayStore()) |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1497 | return false; |
| 1498 | } |
| 1499 | for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) { |
| 1500 | MachineOperand &MO = I->getOperand(j); |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1501 | if (!MO.isReg()) |
| 1502 | continue; |
| 1503 | unsigned Reg = MO.getReg(); |
| 1504 | if (MO.isDef() && TRI->regsOverlap(Reg, Base)) |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1505 | return false; |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1506 | if (Reg != Base && !MemRegs.count(Reg)) |
| 1507 | AddedRegPressure.insert(Reg); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1508 | } |
| 1509 | } |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1510 | |
| 1511 | // Estimate register pressure increase due to the transformation. |
| 1512 | if (MemRegs.size() <= 4) |
| 1513 | // Ok if we are moving small number of instructions. |
| 1514 | return true; |
| 1515 | return AddedRegPressure.size() <= MemRegs.size() * 2; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1516 | } |
| 1517 | |
Andrew Trick | 95bc85e | 2011-11-11 22:18:09 +0000 | [diff] [blame] | 1518 | |
| 1519 | /// Copy Op0 and Op1 operands into a new array assigned to MI. |
| 1520 | static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0, |
| 1521 | MachineInstr *Op1) { |
| 1522 | assert(MI->memoperands_empty() && "expected a new machineinstr"); |
| 1523 | size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin()) |
| 1524 | + (Op1->memoperands_end() - Op1->memoperands_begin()); |
| 1525 | |
| 1526 | MachineFunction *MF = MI->getParent()->getParent(); |
| 1527 | MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs); |
| 1528 | MachineSDNode::mmo_iterator MemEnd = |
| 1529 | std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin); |
| 1530 | MemEnd = |
| 1531 | std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd); |
| 1532 | MI->setMemRefs(MemBegin, MemEnd); |
| 1533 | } |
| 1534 | |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1535 | bool |
| 1536 | ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, |
| 1537 | DebugLoc &dl, |
| 1538 | unsigned &NewOpc, unsigned &EvenReg, |
| 1539 | unsigned &OddReg, unsigned &BaseReg, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1540 | int &Offset, unsigned &PredReg, |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1541 | ARMCC::CondCodes &Pred, |
| 1542 | bool &isT2) { |
Evan Cheng | fa1be5d | 2009-09-29 07:07:30 +0000 | [diff] [blame] | 1543 | // Make sure we're allowed to generate LDRD/STRD. |
| 1544 | if (!STI->hasV5TEOps()) |
| 1545 | return false; |
| 1546 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1547 | // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1548 | unsigned Scale = 1; |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1549 | unsigned Opcode = Op0->getOpcode(); |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1550 | if (Opcode == ARM::LDRi12) |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1551 | NewOpc = ARM::LDRD; |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1552 | else if (Opcode == ARM::STRi12) |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1553 | NewOpc = ARM::STRD; |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1554 | else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) { |
| 1555 | NewOpc = ARM::t2LDRDi8; |
| 1556 | Scale = 4; |
| 1557 | isT2 = true; |
| 1558 | } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) { |
| 1559 | NewOpc = ARM::t2STRDi8; |
| 1560 | Scale = 4; |
| 1561 | isT2 = true; |
| 1562 | } else |
| 1563 | return false; |
| 1564 | |
Jim Grosbach | 0eb7d06 | 2010-10-26 19:34:41 +0000 | [diff] [blame] | 1565 | // Make sure the base address satisfies i64 ld / st alignment requirement. |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1566 | if (!Op0->hasOneMemOperand() || |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1567 | !(*Op0->memoperands_begin())->getValue() || |
| 1568 | (*Op0->memoperands_begin())->isVolatile()) |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1569 | return false; |
| 1570 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1571 | unsigned Align = (*Op0->memoperands_begin())->getAlignment(); |
Dan Gohman | ae541aa | 2010-04-15 04:33:49 +0000 | [diff] [blame] | 1572 | const Function *Func = MF->getFunction(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1573 | unsigned ReqAlign = STI->hasV6Ops() |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1574 | ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext())) |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1575 | : 8; // Pre-v6 need 8-byte align |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1576 | if (Align < ReqAlign) |
| 1577 | return false; |
| 1578 | |
| 1579 | // Then make sure the immediate offset fits. |
| 1580 | int OffImm = getMemoryOpOffset(Op0); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1581 | if (isT2) { |
Evan Cheng | 0191952 | 2011-03-15 18:41:52 +0000 | [diff] [blame] | 1582 | int Limit = (1 << 8) * Scale; |
| 1583 | if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1))) |
| 1584 | return false; |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1585 | Offset = OffImm; |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1586 | } else { |
| 1587 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 1588 | if (OffImm < 0) { |
| 1589 | AddSub = ARM_AM::sub; |
| 1590 | OffImm = - OffImm; |
| 1591 | } |
| 1592 | int Limit = (1 << 8) * Scale; |
| 1593 | if (OffImm >= Limit || (OffImm & (Scale-1))) |
| 1594 | return false; |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1595 | Offset = ARM_AM::getAM3Opc(AddSub, OffImm); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1596 | } |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1597 | EvenReg = Op0->getOperand(0).getReg(); |
Evan Cheng | 6758607 | 2009-06-15 21:18:20 +0000 | [diff] [blame] | 1598 | OddReg = Op1->getOperand(0).getReg(); |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1599 | if (EvenReg == OddReg) |
| 1600 | return false; |
| 1601 | BaseReg = Op0->getOperand(1).getReg(); |
Evan Cheng | 8fb9036 | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 1602 | Pred = llvm::getInstrPredicate(Op0, PredReg); |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1603 | dl = Op0->getDebugLoc(); |
| 1604 | return true; |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1605 | } |
| 1606 | |
Bob Wilson | 4e97e8e | 2011-02-07 17:43:03 +0000 | [diff] [blame] | 1607 | namespace { |
| 1608 | struct OffsetCompare { |
| 1609 | bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const { |
| 1610 | int LOffset = getMemoryOpOffset(LHS); |
| 1611 | int ROffset = getMemoryOpOffset(RHS); |
| 1612 | assert(LHS == RHS || LOffset != ROffset); |
| 1613 | return LOffset > ROffset; |
| 1614 | } |
| 1615 | }; |
| 1616 | } |
| 1617 | |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1618 | bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB, |
| 1619 | SmallVector<MachineInstr*, 4> &Ops, |
| 1620 | unsigned Base, bool isLd, |
| 1621 | DenseMap<MachineInstr*, unsigned> &MI2LocMap) { |
| 1622 | bool RetVal = false; |
| 1623 | |
| 1624 | // Sort by offset (in reverse order). |
| 1625 | std::sort(Ops.begin(), Ops.end(), OffsetCompare()); |
| 1626 | |
| 1627 | // The loads / stores of the same base are in order. Scan them from first to |
Jim Grosbach | d089a7a | 2010-06-04 00:15:00 +0000 | [diff] [blame] | 1628 | // last and check for the following: |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1629 | // 1. Any def of base. |
| 1630 | // 2. Any gaps. |
| 1631 | while (Ops.size() > 1) { |
| 1632 | unsigned FirstLoc = ~0U; |
| 1633 | unsigned LastLoc = 0; |
| 1634 | MachineInstr *FirstOp = 0; |
| 1635 | MachineInstr *LastOp = 0; |
| 1636 | int LastOffset = 0; |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1637 | unsigned LastOpcode = 0; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1638 | unsigned LastBytes = 0; |
| 1639 | unsigned NumMove = 0; |
| 1640 | for (int i = Ops.size() - 1; i >= 0; --i) { |
| 1641 | MachineInstr *Op = Ops[i]; |
| 1642 | unsigned Loc = MI2LocMap[Op]; |
| 1643 | if (Loc <= FirstLoc) { |
| 1644 | FirstLoc = Loc; |
| 1645 | FirstOp = Op; |
| 1646 | } |
| 1647 | if (Loc >= LastLoc) { |
| 1648 | LastLoc = Loc; |
| 1649 | LastOp = Op; |
| 1650 | } |
| 1651 | |
Andrew Trick | 08c6664 | 2012-01-11 03:56:08 +0000 | [diff] [blame] | 1652 | unsigned LSMOpcode |
| 1653 | = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia); |
| 1654 | if (LastOpcode && LSMOpcode != LastOpcode) |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1655 | break; |
| 1656 | |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1657 | int Offset = getMemoryOpOffset(Op); |
| 1658 | unsigned Bytes = getLSMultipleTransferSize(Op); |
| 1659 | if (LastBytes) { |
| 1660 | if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes)) |
| 1661 | break; |
| 1662 | } |
| 1663 | LastOffset = Offset; |
| 1664 | LastBytes = Bytes; |
Andrew Trick | 08c6664 | 2012-01-11 03:56:08 +0000 | [diff] [blame] | 1665 | LastOpcode = LSMOpcode; |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1666 | if (++NumMove == 8) // FIXME: Tune this limit. |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1667 | break; |
| 1668 | } |
| 1669 | |
| 1670 | if (NumMove <= 1) |
| 1671 | Ops.pop_back(); |
| 1672 | else { |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1673 | SmallPtrSet<MachineInstr*, 4> MemOps; |
| 1674 | SmallSet<unsigned, 4> MemRegs; |
| 1675 | for (int i = NumMove-1; i >= 0; --i) { |
| 1676 | MemOps.insert(Ops[i]); |
| 1677 | MemRegs.insert(Ops[i]->getOperand(0).getReg()); |
| 1678 | } |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1679 | |
| 1680 | // Be conservative, if the instructions are too far apart, don't |
| 1681 | // move them. We want to limit the increase of register pressure. |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1682 | bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this. |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1683 | if (DoMove) |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1684 | DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp, |
| 1685 | MemOps, MemRegs, TRI); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1686 | if (!DoMove) { |
| 1687 | for (unsigned i = 0; i != NumMove; ++i) |
| 1688 | Ops.pop_back(); |
| 1689 | } else { |
| 1690 | // This is the new location for the loads / stores. |
| 1691 | MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp; |
Jim Grosbach | 400c95f | 2010-06-15 00:41:09 +0000 | [diff] [blame] | 1692 | while (InsertPos != MBB->end() |
| 1693 | && (MemOps.count(InsertPos) || InsertPos->isDebugValue())) |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1694 | ++InsertPos; |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1695 | |
| 1696 | // If we are moving a pair of loads / stores, see if it makes sense |
| 1697 | // to try to allocate a pair of registers that can form register pairs. |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1698 | MachineInstr *Op0 = Ops.back(); |
| 1699 | MachineInstr *Op1 = Ops[Ops.size()-2]; |
| 1700 | unsigned EvenReg = 0, OddReg = 0; |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1701 | unsigned BaseReg = 0, PredReg = 0; |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1702 | ARMCC::CondCodes Pred = ARMCC::AL; |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1703 | bool isT2 = false; |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1704 | unsigned NewOpc = 0; |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1705 | int Offset = 0; |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1706 | DebugLoc dl; |
| 1707 | if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1708 | EvenReg, OddReg, BaseReg, |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1709 | Offset, PredReg, Pred, isT2)) { |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1710 | Ops.pop_back(); |
| 1711 | Ops.pop_back(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1712 | |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1713 | const MCInstrDesc &MCID = TII->get(NewOpc); |
| 1714 | const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI); |
Cameron Zwarich | 955db42 | 2011-05-18 21:25:14 +0000 | [diff] [blame] | 1715 | MRI->constrainRegClass(EvenReg, TRC); |
| 1716 | MRI->constrainRegClass(OddReg, TRC); |
| 1717 | |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1718 | // Form the pair instruction. |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1719 | if (isLd) { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1720 | MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID) |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1721 | .addReg(EvenReg, RegState::Define) |
| 1722 | .addReg(OddReg, RegState::Define) |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1723 | .addReg(BaseReg); |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1724 | // FIXME: We're converting from LDRi12 to an insn that still |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1725 | // uses addrmode2, so we need an explicit offset reg. It should |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1726 | // always by reg0 since we're transforming LDRi12s. |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1727 | if (!isT2) |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1728 | MIB.addReg(0); |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1729 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
Andrew Trick | 95bc85e | 2011-11-11 22:18:09 +0000 | [diff] [blame] | 1730 | concatenateMemOperands(MIB, Op0, Op1); |
| 1731 | DEBUG(dbgs() << "Formed " << *MIB << "\n"); |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1732 | ++NumLDRDFormed; |
| 1733 | } else { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1734 | MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID) |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1735 | .addReg(EvenReg) |
| 1736 | .addReg(OddReg) |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1737 | .addReg(BaseReg); |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1738 | // FIXME: We're converting from LDRi12 to an insn that still |
| 1739 | // uses addrmode2, so we need an explicit offset reg. It should |
| 1740 | // always by reg0 since we're transforming STRi12s. |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1741 | if (!isT2) |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1742 | MIB.addReg(0); |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1743 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
Andrew Trick | 95bc85e | 2011-11-11 22:18:09 +0000 | [diff] [blame] | 1744 | concatenateMemOperands(MIB, Op0, Op1); |
| 1745 | DEBUG(dbgs() << "Formed " << *MIB << "\n"); |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1746 | ++NumSTRDFormed; |
| 1747 | } |
| 1748 | MBB->erase(Op0); |
| 1749 | MBB->erase(Op1); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1750 | |
| 1751 | // Add register allocation hints to form register pairs. |
| 1752 | MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg); |
| 1753 | MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg); |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1754 | } else { |
| 1755 | for (unsigned i = 0; i != NumMove; ++i) { |
| 1756 | MachineInstr *Op = Ops.back(); |
| 1757 | Ops.pop_back(); |
| 1758 | MBB->splice(InsertPos, MBB, Op); |
| 1759 | } |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1760 | } |
| 1761 | |
| 1762 | NumLdStMoved += NumMove; |
| 1763 | RetVal = true; |
| 1764 | } |
| 1765 | } |
| 1766 | } |
| 1767 | |
| 1768 | return RetVal; |
| 1769 | } |
| 1770 | |
| 1771 | bool |
| 1772 | ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) { |
| 1773 | bool RetVal = false; |
| 1774 | |
| 1775 | DenseMap<MachineInstr*, unsigned> MI2LocMap; |
| 1776 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap; |
| 1777 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap; |
| 1778 | SmallVector<unsigned, 4> LdBases; |
| 1779 | SmallVector<unsigned, 4> StBases; |
| 1780 | |
| 1781 | unsigned Loc = 0; |
| 1782 | MachineBasicBlock::iterator MBBI = MBB->begin(); |
| 1783 | MachineBasicBlock::iterator E = MBB->end(); |
| 1784 | while (MBBI != E) { |
| 1785 | for (; MBBI != E; ++MBBI) { |
| 1786 | MachineInstr *MI = MBBI; |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1787 | if (MI->isCall() || MI->isTerminator()) { |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1788 | // Stop at barriers. |
| 1789 | ++MBBI; |
| 1790 | break; |
| 1791 | } |
| 1792 | |
Jim Grosbach | 958e4e1 | 2010-06-04 01:23:30 +0000 | [diff] [blame] | 1793 | if (!MI->isDebugValue()) |
| 1794 | MI2LocMap[MI] = ++Loc; |
| 1795 | |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1796 | if (!isMemoryOp(MI)) |
| 1797 | continue; |
| 1798 | unsigned PredReg = 0; |
Evan Cheng | 8fb9036 | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 1799 | if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL) |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1800 | continue; |
| 1801 | |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1802 | int Opc = MI->getOpcode(); |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1803 | bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1804 | unsigned Base = MI->getOperand(1).getReg(); |
| 1805 | int Offset = getMemoryOpOffset(MI); |
| 1806 | |
| 1807 | bool StopHere = false; |
| 1808 | if (isLd) { |
| 1809 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI = |
| 1810 | Base2LdsMap.find(Base); |
| 1811 | if (BI != Base2LdsMap.end()) { |
| 1812 | for (unsigned i = 0, e = BI->second.size(); i != e; ++i) { |
| 1813 | if (Offset == getMemoryOpOffset(BI->second[i])) { |
| 1814 | StopHere = true; |
| 1815 | break; |
| 1816 | } |
| 1817 | } |
| 1818 | if (!StopHere) |
| 1819 | BI->second.push_back(MI); |
| 1820 | } else { |
| 1821 | SmallVector<MachineInstr*, 4> MIs; |
| 1822 | MIs.push_back(MI); |
| 1823 | Base2LdsMap[Base] = MIs; |
| 1824 | LdBases.push_back(Base); |
| 1825 | } |
| 1826 | } else { |
| 1827 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI = |
| 1828 | Base2StsMap.find(Base); |
| 1829 | if (BI != Base2StsMap.end()) { |
| 1830 | for (unsigned i = 0, e = BI->second.size(); i != e; ++i) { |
| 1831 | if (Offset == getMemoryOpOffset(BI->second[i])) { |
| 1832 | StopHere = true; |
| 1833 | break; |
| 1834 | } |
| 1835 | } |
| 1836 | if (!StopHere) |
| 1837 | BI->second.push_back(MI); |
| 1838 | } else { |
| 1839 | SmallVector<MachineInstr*, 4> MIs; |
| 1840 | MIs.push_back(MI); |
| 1841 | Base2StsMap[Base] = MIs; |
| 1842 | StBases.push_back(Base); |
| 1843 | } |
| 1844 | } |
| 1845 | |
| 1846 | if (StopHere) { |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1847 | // Found a duplicate (a base+offset combination that's seen earlier). |
| 1848 | // Backtrack. |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1849 | --Loc; |
| 1850 | break; |
| 1851 | } |
| 1852 | } |
| 1853 | |
| 1854 | // Re-schedule loads. |
| 1855 | for (unsigned i = 0, e = LdBases.size(); i != e; ++i) { |
| 1856 | unsigned Base = LdBases[i]; |
| 1857 | SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base]; |
| 1858 | if (Lds.size() > 1) |
| 1859 | RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap); |
| 1860 | } |
| 1861 | |
| 1862 | // Re-schedule stores. |
| 1863 | for (unsigned i = 0, e = StBases.size(); i != e; ++i) { |
| 1864 | unsigned Base = StBases[i]; |
| 1865 | SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base]; |
| 1866 | if (Sts.size() > 1) |
| 1867 | RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap); |
| 1868 | } |
| 1869 | |
| 1870 | if (MBBI != E) { |
| 1871 | Base2LdsMap.clear(); |
| 1872 | Base2StsMap.clear(); |
| 1873 | LdBases.clear(); |
| 1874 | StBases.clear(); |
| 1875 | } |
| 1876 | } |
| 1877 | |
| 1878 | return RetVal; |
| 1879 | } |
| 1880 | |
| 1881 | |
| 1882 | /// createARMLoadStoreOptimizationPass - returns an instance of the load / store |
| 1883 | /// optimization pass. |
| 1884 | FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) { |
| 1885 | if (PreAlloc) |
| 1886 | return new ARMPreAllocLoadStoreOpt(); |
| 1887 | return new ARMLoadStoreOpt(); |
| 1888 | } |