blob: 6d0335f111dac4ef2ee153b36f0ee185c8a13bcc [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef ARMISELLOWERING_H
16#define ARMISELLOWERING_H
17
Rafael Espindoladd867c72007-11-05 23:12:20 +000018#include "ARMSubtarget.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/Target/TargetLowering.h"
20#include "llvm/CodeGen/SelectionDAG.h"
Bob Wilsonfd451172009-04-17 19:07:39 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include <vector>
23
24namespace llvm {
25 class ARMConstantPoolValue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026
27 namespace ARMISD {
28 // ARM Specific DAG Nodes
29 enum NodeType {
Jim Grosbachd4895b62009-05-13 22:32:43 +000030 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman868636e2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032
33 Wrapper, // Wrapper - A wrapper node for TargetConstantPool,
34 // TargetExternalSymbol, and TargetGlobalAddress.
35 WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable
Jim Grosbachd4895b62009-05-13 22:32:43 +000036
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037 CALL, // Function call.
38 CALL_PRED, // Function call that's predicable.
39 CALL_NOLINK, // Function call with branch not branch-and-link.
40 tCALL, // Thumb function call.
41 BRCOND, // Conditional branch.
42 BR_JT, // Jumptable branch.
Evan Cheng1b2b3e22009-07-29 02:18:14 +000043 BR2_JT, // Jumptable branch (2 level - jumptable entry is a jump).
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044 RET_FLAG, // Return with a flag operand.
45
46 PIC_ADD, // Add with a PC operand and a PIC label.
47
48 CMP, // ARM compare instructions.
David Goodwin8bdcbb32009-06-29 15:33:01 +000049 CMPZ, // ARM compare that sets only Z flag.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050 CMPFP, // ARM VFP compare instruction, sets FPSCR.
51 CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR.
52 FMSTAT, // ARM fmstat instruction.
53 CMOV, // ARM conditional move instructions.
54 CNEG, // ARM conditional negate instructions.
Jim Grosbachd4895b62009-05-13 22:32:43 +000055
Jim Grosbachf1f92ff2010-01-18 19:58:49 +000056 RBIT, // ARM bitreverse instruction
57
Bob Wilson899588e2010-03-19 22:51:32 +000058 FTOSI, // FP to sint within a FP register.
59 FTOUI, // FP to uint within a FP register.
60 SITOF, // sint to FP within a FP register.
61 UITOF, // uint to FP within a FP register.
62
Dan Gohmanf17a25c2007-07-18 16:29:46 +000063 SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out.
64 SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out.
65 RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag.
Jim Grosbachd4895b62009-05-13 22:32:43 +000066
Jim Grosbache2fda532009-11-09 00:11:35 +000067 VMOVRRD, // double to two gprs.
68 VMOVDRR, // Two gprs to double.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000069
Evan Cheng815c23a2009-08-07 00:34:42 +000070 EH_SJLJ_SETJMP, // SjLj exception handling setjmp.
71 EH_SJLJ_LONGJMP, // SjLj exception handling longjmp.
Jim Grosbachc10915b2009-05-12 23:59:14 +000072
Bob Wilsone60fee02009-06-22 23:27:02 +000073 THREAD_POINTER,
74
Evan Cheng815c23a2009-08-07 00:34:42 +000075 DYN_ALLOC, // Dynamic allocation on the stack.
76
Jim Grosbachba744f62009-12-10 00:11:09 +000077 MEMBARRIER, // Memory barrier
78 SYNCBARRIER, // Memory sync barrier
79
Bob Wilsone60fee02009-06-22 23:27:02 +000080 VCEQ, // Vector compare equal.
81 VCGE, // Vector compare greater than or equal.
82 VCGEU, // Vector compare unsigned greater than or equal.
83 VCGT, // Vector compare greater than.
84 VCGTU, // Vector compare unsigned greater than.
85 VTST, // Vector test bits.
86
87 // Vector shift by immediate:
88 VSHL, // ...left
89 VSHRs, // ...right (signed)
90 VSHRu, // ...right (unsigned)
91 VSHLLs, // ...left long (signed)
92 VSHLLu, // ...left long (unsigned)
93 VSHLLi, // ...left long (with maximum shift count)
94 VSHRN, // ...right narrow
95
96 // Vector rounding shift by immediate:
97 VRSHRs, // ...right (signed)
98 VRSHRu, // ...right (unsigned)
99 VRSHRN, // ...right narrow
100
101 // Vector saturating shift by immediate:
102 VQSHLs, // ...left (signed)
103 VQSHLu, // ...left (unsigned)
104 VQSHLsu, // ...left (signed to unsigned)
105 VQSHRNs, // ...right narrow (signed)
106 VQSHRNu, // ...right narrow (unsigned)
107 VQSHRNsu, // ...right narrow (signed to unsigned)
108
109 // Vector saturating rounding shift by immediate:
110 VQRSHRNs, // ...right narrow (signed)
111 VQRSHRNu, // ...right narrow (unsigned)
112 VQRSHRNsu, // ...right narrow (signed to unsigned)
113
114 // Vector shift and insert:
115 VSLI, // ...left
116 VSRI, // ...right
117
118 // Vector get lane (VMOV scalar to ARM core register)
119 // (These are used for 8- and 16-bit element types only.)
120 VGETLANEu, // zero-extend vector extract element
121 VGETLANEs, // sign-extend vector extract element
122
Bob Wilsonf4f1a272009-08-14 05:13:08 +0000123 // Vector duplicate:
124 VDUP,
Bob Wilson206f6c42009-08-14 05:08:32 +0000125 VDUPLANE,
Bob Wilsond2a2e002009-08-04 00:36:16 +0000126
Bob Wilson08479272009-08-12 22:31:50 +0000127 // Vector shuffles:
Bob Wilson3ac39132009-08-19 17:03:43 +0000128 VEXT, // extract
Bob Wilson08479272009-08-12 22:31:50 +0000129 VREV64, // reverse elements within 64-bit doublewords
130 VREV32, // reverse elements within 32-bit words
Anton Korobeynikov0a029782009-08-21 12:41:24 +0000131 VREV16, // reverse elements within 16-bit halfwords
Bob Wilson84462762009-08-21 20:54:19 +0000132 VZIP, // zip (interleave)
133 VUZP, // unzip (deinterleave)
Bob Wilsonbc1d2dc2010-02-18 06:05:53 +0000134 VTRN, // transpose
135
136 // Floating-point max and min:
137 FMAX,
138 FMIN
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 };
140 }
141
Bob Wilsone60fee02009-06-22 23:27:02 +0000142 /// Define some predicates that are used for node matching.
143 namespace ARM {
144 /// getVMOVImm - If this is a build_vector of constants which can be
145 /// formed by using a VMOV instruction of the specified element size,
146 /// return the constant being splatted. The ByteSize field indicates the
147 /// number of bytes of each element [1248].
148 SDValue getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Evan Cheng7c7a3ff2009-10-28 01:44:26 +0000149
150 /// getVFPf32Imm / getVFPf64Imm - If the given fp immediate can be
151 /// materialized with a VMOV.f32 / VMOV.f64 (i.e. fconsts / fconstd)
152 /// instruction, returns its 8-bit integer representation. Otherwise,
153 /// returns -1.
154 int getVFPf32Imm(const APFloat &FPImm);
155 int getVFPf64Imm(const APFloat &FPImm);
Bob Wilsone60fee02009-06-22 23:27:02 +0000156 }
157
Bob Wilson896bfc32009-05-20 16:30:25 +0000158 //===--------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159 // ARMTargetLowering - ARM Implementation of the TargetLowering interface
Jim Grosbachd4895b62009-05-13 22:32:43 +0000160
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161 class ARMTargetLowering : public TargetLowering {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162 public:
Dan Gohman3a78bbf2007-08-02 21:21:54 +0000163 explicit ARMTargetLowering(TargetMachine &TM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164
Dan Gohmandbb121b2010-04-17 15:26:15 +0000165 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands7d9834b2008-12-01 11:39:25 +0000166
167 /// ReplaceNodeResults - Replace the results of node with an illegal result
168 /// type with new values built out of custom code.
169 ///
170 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohmandbb121b2010-04-17 15:26:15 +0000171 SelectionDAG &DAG) const;
Duncan Sands7d9834b2008-12-01 11:39:25 +0000172
Dan Gohman8181bd12008-07-27 21:46:04 +0000173 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000174
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000175 virtual const char *getTargetNodeName(unsigned Opcode) const;
176
Dan Gohmane9198cc2010-05-01 00:01:06 +0000177 virtual MachineBasicBlock *
178 EmitInstrWithCustomInserter(MachineInstr *MI,
179 MachineBasicBlock *MBB) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180
Bill Wendling5c433f32009-08-15 21:21:19 +0000181 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
182 /// unaligned memory accesses. of the specified type.
183 /// FIXME: Add getOptimalMemOpType to implement memcpy with NEON?
184 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const;
185
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000186 /// isLegalAddressingMode - Return true if the addressing mode represented
187 /// by AM is legal for this target, for a load/store of the specified type.
188 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
Evan Chenga71c2b62009-08-14 20:09:37 +0000189 bool isLegalT2ScaledAddressingMode(const AddrMode &AM, EVT VT) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000190
Evan Cheng26214692009-11-11 19:05:52 +0000191 /// isLegalICmpImmediate - Return true if the specified immediate is legal
192 /// icmp immediate, that is the target has icmp instructions which can compare
193 /// a register against the immediate without having to materialize the
194 /// immediate into a register.
Evan Cheng3a2ce502009-11-12 07:13:11 +0000195 virtual bool isLegalICmpImmediate(int64_t Imm) const;
Evan Cheng26214692009-11-11 19:05:52 +0000196
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 /// getPreIndexedAddressParts - returns true by value, base pointer and
198 /// offset pointer and addressing mode by reference if the node's address
199 /// can be legally represented as pre-indexed load / store address.
Dan Gohman8181bd12008-07-27 21:46:04 +0000200 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
201 SDValue &Offset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000202 ISD::MemIndexedMode &AM,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000203 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000204
205 /// getPostIndexedAddressParts - returns true by value, base pointer and
206 /// offset pointer and addressing mode by reference if this node can be
207 /// combined with a load / store to form a post-indexed load / store.
208 virtual bool getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman8181bd12008-07-27 21:46:04 +0000209 SDValue &Base, SDValue &Offset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000210 ISD::MemIndexedMode &AM,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000211 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212
Dan Gohman8181bd12008-07-27 21:46:04 +0000213 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +0000214 const APInt &Mask,
Jim Grosbachd4895b62009-05-13 22:32:43 +0000215 APInt &KnownZero,
Dan Gohman229fa052008-02-13 00:35:47 +0000216 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217 const SelectionDAG &DAG,
218 unsigned Depth) const;
Bill Wendling5c433f32009-08-15 21:21:19 +0000219
220
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221 ConstraintType getConstraintType(const std::string &Constraint) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000222 std::pair<unsigned, const TargetRegisterClass*>
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +0000224 EVT VT) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225 std::vector<unsigned>
226 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +0000227 EVT VT) const;
Rafael Espindoladd867c72007-11-05 23:12:20 +0000228
Bob Wilson221511d2009-04-01 17:58:54 +0000229 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
230 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
231 /// true it means one of the asm constraint of the inline asm instruction
232 /// being processed is 'm'.
233 virtual void LowerAsmOperandForConstraint(SDValue Op,
234 char ConstraintLetter,
235 bool hasMemory,
236 std::vector<SDValue> &Ops,
237 SelectionDAG &DAG) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000238
Dan Gohmana39553c2010-05-11 16:21:03 +0000239 const ARMSubtarget* getSubtarget() const {
Dan Gohmane8b391e2008-04-12 04:36:06 +0000240 return Subtarget;
Rafael Espindoladd867c72007-11-05 23:12:20 +0000241 }
242
Evan Cheng968b9062010-05-15 02:18:07 +0000243 /// getRegClassFor - Return the register class that should be used for the
244 /// specified value type.
245 virtual TargetRegisterClass *getRegClassFor(EVT VT) const;
246
Bill Wendling045f2632009-07-01 18:50:55 +0000247 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000248 virtual unsigned getFunctionAlignment(const Function *F) const;
249
Evan Cheng5373b292010-05-20 23:26:43 +0000250 Sched::Preference getSchedulingPreference(SDNode *N) const;
251
Anton Korobeynikov2a0296f2009-08-21 12:40:07 +0000252 bool isShuffleMaskLegal(const SmallVectorImpl<int> &M, EVT VT) const;
Anton Korobeynikov3fad5522009-09-23 19:04:09 +0000253 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng7c7a3ff2009-10-28 01:44:26 +0000254
255 /// isFPImmLegal - Returns true if the target can instruction select the
256 /// specified FP immediate natively. If false, the legalizer will
257 /// materialize the FP immediate as a load from a constant pool.
258 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
259
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260 private:
261 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
262 /// make the right decision when generating code for different targets.
263 const ARMSubtarget *Subtarget;
264
Bob Wilson0c5f44e2009-07-13 18:11:36 +0000265 /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266 ///
267 unsigned ARMPCLabelIndex;
268
Owen Andersonac9de032009-08-10 22:56:29 +0000269 void addTypeForNEON(EVT VT, EVT PromotedLdStVT, EVT PromotedBitwiseVT);
270 void addDRTypeForNEON(EVT VT);
271 void addQRTypeForNEON(EVT VT);
Bob Wilsone60fee02009-06-22 23:27:02 +0000272
273 typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector;
Dan Gohman9178de12009-08-05 01:29:28 +0000274 void PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilsone60fee02009-06-22 23:27:02 +0000275 SDValue Chain, SDValue &Arg,
276 RegsToPassVector &RegsToPass,
277 CCValAssign &VA, CCValAssign &NextVA,
278 SDValue &StackPtr,
279 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmandbb121b2010-04-17 15:26:15 +0000280 ISD::ArgFlagsTy Flags) const;
Bob Wilsone60fee02009-06-22 23:27:02 +0000281 SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
Dan Gohmandbb121b2010-04-17 15:26:15 +0000282 SDValue &Root, SelectionDAG &DAG,
283 DebugLoc dl) const;
Bob Wilsone60fee02009-06-22 23:27:02 +0000284
Sandeep Patel5838baa2009-09-02 08:44:58 +0000285 CCAssignFn *CCAssignFnForNode(CallingConv::ID CC, bool Return, bool isVarArg) const;
Dan Gohman9178de12009-08-05 01:29:28 +0000286 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
287 DebugLoc dl, SelectionDAG &DAG,
288 const CCValAssign &VA,
Dan Gohmandbb121b2010-04-17 15:26:15 +0000289 ISD::ArgFlagsTy Flags) const;
Jim Grosbach237b7dd2010-05-22 01:06:18 +0000290 SDValue LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbach8d96fc12010-02-08 23:22:00 +0000291 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +0000292 const ARMSubtarget *Subtarget) const;
293 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
294 SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG) const;
295 SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG) const;
296 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman8181bd12008-07-27 21:46:04 +0000297 SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmandbb121b2010-04-17 15:26:15 +0000298 SelectionDAG &DAG) const;
Dan Gohman8181bd12008-07-27 21:46:04 +0000299 SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmandbb121b2010-04-17 15:26:15 +0000300 SelectionDAG &DAG) const;
301 SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG) const;
302 SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
303 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
304 SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng32d1bb92010-05-22 01:47:14 +0000305 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmandbb121b2010-04-17 15:26:15 +0000306 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
307 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
308 SDValue LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) const;
309 SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) const;
Rafael Espindola0ec733a2007-10-19 14:35:17 +0000310
Dan Gohman9178de12009-08-05 01:29:28 +0000311 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000312 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +0000313 const SmallVectorImpl<ISD::InputArg> &Ins,
314 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +0000315 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman9178de12009-08-05 01:29:28 +0000316
317 virtual SDValue
318 LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000319 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +0000320 const SmallVectorImpl<ISD::InputArg> &Ins,
321 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +0000322 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman9178de12009-08-05 01:29:28 +0000323
324 virtual SDValue
Evan Chengff116f92010-02-02 23:55:14 +0000325 LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000326 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng6b6ed592010-01-27 00:07:07 +0000327 bool &isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +0000328 const SmallVectorImpl<ISD::OutputArg> &Outs,
329 const SmallVectorImpl<ISD::InputArg> &Ins,
330 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +0000331 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman9178de12009-08-05 01:29:28 +0000332
333 virtual SDValue
334 LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000335 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +0000336 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmandbb121b2010-04-17 15:26:15 +0000337 DebugLoc dl, SelectionDAG &DAG) const;
Evan Cheng3a2ce502009-11-12 07:13:11 +0000338
339 SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dan Gohmandbb121b2010-04-17 15:26:15 +0000340 SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl) const;
Jim Grosbach437d6992009-12-11 01:42:04 +0000341
Jim Grosbach24189692009-12-12 01:40:06 +0000342 MachineBasicBlock *EmitAtomicCmpSwap(MachineInstr *MI,
343 MachineBasicBlock *BB,
344 unsigned Size) const;
345 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
346 MachineBasicBlock *BB,
347 unsigned Size,
348 unsigned BinOpcode) const;
Jim Grosbach437d6992009-12-11 01:42:04 +0000349
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350 };
351}
352
353#endif // ARMISELLOWERING_H