blob: 9e12a272ad6e4c6833ecdb3282bdae0e0fc54ab8 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Evan Cheng381cb072008-08-08 07:27:28 +000015#include "llvm/CodeGen/SelectionDAGISel.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000016#include "SelectionDAGBuild.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000017#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000018#include "llvm/Analysis/AliasAnalysis.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Dan Gohman78eca172008-08-19 22:33:34 +000028#include "llvm/CodeGen/FastISel.h"
Gordon Henriksen5a29c9e2008-08-17 12:56:54 +000029#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen5eca0752008-08-17 18:44:35 +000030#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineFrameInfo.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
36#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng381cb072008-08-08 07:27:28 +000037#include "llvm/CodeGen/ScheduleDAG.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000038#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000039#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000040#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000041#include "llvm/Target/TargetData.h"
42#include "llvm/Target/TargetFrameInfo.h"
43#include "llvm/Target/TargetInstrInfo.h"
44#include "llvm/Target/TargetLowering.h"
45#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000046#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000047#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000048#include "llvm/Support/Debug.h"
49#include "llvm/Support/MathExtras.h"
50#include "llvm/Support/Timer.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000051#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000052using namespace llvm;
53
Chris Lattneread0d882008-06-17 06:09:18 +000054static cl::opt<bool>
Chris Lattner70587ea2008-07-10 23:37:50 +000055EnableValueProp("enable-value-prop", cl::Hidden);
56static cl::opt<bool>
Duncan Sandsf00e74f2008-07-17 17:06:03 +000057EnableLegalizeTypes("enable-legalize-types", cl::Hidden);
Dan Gohman78eca172008-08-19 22:33:34 +000058static cl::opt<bool>
Dan Gohman293d5f82008-09-09 22:06:46 +000059EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
60 cl::desc("Enable verbose messages in the experimental \"fast\" "
61 "instruction selector"));
62static cl::opt<bool>
Dan Gohman4344a5d2008-09-09 23:05:00 +000063EnableFastISelAbort("fast-isel-abort", cl::Hidden,
64 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohman8a110532008-09-05 22:59:21 +000065static cl::opt<bool>
66SchedLiveInCopies("schedule-livein-copies",
67 cl::desc("Schedule copies of livein registers"),
68 cl::init(false));
Chris Lattneread0d882008-06-17 06:09:18 +000069
Chris Lattnerda8abb02005-09-01 18:44:10 +000070#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000071static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000072ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
73 cl::desc("Pop up a window to show dags before the first "
74 "dag combine pass"));
75static cl::opt<bool>
76ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
77 cl::desc("Pop up a window to show dags before legalize types"));
78static cl::opt<bool>
79ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
80 cl::desc("Pop up a window to show dags before legalize"));
81static cl::opt<bool>
82ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
83 cl::desc("Pop up a window to show dags before the second "
84 "dag combine pass"));
85static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000086ViewISelDAGs("view-isel-dags", cl::Hidden,
87 cl::desc("Pop up a window to show isel dags as they are selected"));
88static cl::opt<bool>
89ViewSchedDAGs("view-sched-dags", cl::Hidden,
90 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000091static cl::opt<bool>
92ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000093 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000094#else
Dan Gohman462dc7f2008-07-21 20:00:07 +000095static const bool ViewDAGCombine1 = false,
96 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
97 ViewDAGCombine2 = false,
98 ViewISelDAGs = false, ViewSchedDAGs = false,
99 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +0000100#endif
101
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000102//===---------------------------------------------------------------------===//
103///
104/// RegisterScheduler class - Track the registration of instruction schedulers.
105///
106//===---------------------------------------------------------------------===//
107MachinePassRegistry RegisterScheduler::Registry;
108
109//===---------------------------------------------------------------------===//
110///
111/// ISHeuristic command line option for instruction schedulers.
112///
113//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000114static cl::opt<RegisterScheduler::FunctionPassCtor, false,
115 RegisterPassParser<RegisterScheduler> >
116ISHeuristic("pre-RA-sched",
117 cl::init(&createDefaultScheduler),
118 cl::desc("Instruction schedulers available (before register"
119 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000120
Dan Gohman844731a2008-05-13 00:00:25 +0000121static RegisterScheduler
122defaultListDAGScheduler("default", " Best scheduler for the target",
123 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000124
Chris Lattner1c08c712005-01-07 07:47:53 +0000125namespace llvm {
126 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000127 /// createDefaultScheduler - This creates an instruction scheduler appropriate
128 /// for the target.
129 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
130 SelectionDAG *DAG,
Evan Cheng4576f6d2008-07-01 18:05:03 +0000131 MachineBasicBlock *BB,
132 bool Fast) {
Jim Laskey9373beb2006-08-01 19:14:14 +0000133 TargetLowering &TLI = IS->getTargetLowering();
134
135 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
Evan Cheng4576f6d2008-07-01 18:05:03 +0000136 return createTDListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000137 } else {
138 assert(TLI.getSchedulingPreference() ==
139 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Evan Cheng4576f6d2008-07-01 18:05:03 +0000140 return createBURRListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000141 }
142 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000143}
144
Evan Chengff9b3732008-01-30 18:18:23 +0000145// EmitInstrWithCustomInserter - This method should be implemented by targets
146// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +0000147// instructions are special in various ways, which require special support to
148// insert. The specified MachineInstr is created but not inserted into any
149// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +0000150MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +0000151 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +0000152 cerr << "If a target marks an instruction with "
153 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +0000154 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +0000155 abort();
156 return 0;
157}
158
Dan Gohman8a110532008-09-05 22:59:21 +0000159/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
160/// physical register has only a single copy use, then coalesced the copy
161/// if possible.
162static void EmitLiveInCopy(MachineBasicBlock *MBB,
163 MachineBasicBlock::iterator &InsertPos,
164 unsigned VirtReg, unsigned PhysReg,
165 const TargetRegisterClass *RC,
166 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
167 const MachineRegisterInfo &MRI,
168 const TargetRegisterInfo &TRI,
169 const TargetInstrInfo &TII) {
170 unsigned NumUses = 0;
171 MachineInstr *UseMI = NULL;
172 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
173 UE = MRI.use_end(); UI != UE; ++UI) {
174 UseMI = &*UI;
175 if (++NumUses > 1)
176 break;
177 }
178
179 // If the number of uses is not one, or the use is not a move instruction,
180 // don't coalesce. Also, only coalesce away a virtual register to virtual
181 // register copy.
182 bool Coalesced = false;
183 unsigned SrcReg, DstReg;
184 if (NumUses == 1 &&
185 TII.isMoveInstr(*UseMI, SrcReg, DstReg) &&
186 TargetRegisterInfo::isVirtualRegister(DstReg)) {
187 VirtReg = DstReg;
188 Coalesced = true;
189 }
190
191 // Now find an ideal location to insert the copy.
192 MachineBasicBlock::iterator Pos = InsertPos;
193 while (Pos != MBB->begin()) {
194 MachineInstr *PrevMI = prior(Pos);
195 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
196 // copyRegToReg might emit multiple instructions to do a copy.
197 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
198 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
199 // This is what the BB looks like right now:
200 // r1024 = mov r0
201 // ...
202 // r1 = mov r1024
203 //
204 // We want to insert "r1025 = mov r1". Inserting this copy below the
205 // move to r1024 makes it impossible for that move to be coalesced.
206 //
207 // r1025 = mov r1
208 // r1024 = mov r0
209 // ...
210 // r1 = mov 1024
211 // r2 = mov 1025
212 break; // Woot! Found a good location.
213 --Pos;
214 }
215
216 TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
217 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
218 if (Coalesced) {
219 if (&*InsertPos == UseMI) ++InsertPos;
220 MBB->erase(UseMI);
221 }
222}
223
224/// EmitLiveInCopies - If this is the first basic block in the function,
225/// and if it has live ins that need to be copied into vregs, emit the
226/// copies into the block.
227static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
228 const MachineRegisterInfo &MRI,
229 const TargetRegisterInfo &TRI,
230 const TargetInstrInfo &TII) {
231 if (SchedLiveInCopies) {
232 // Emit the copies at a heuristically-determined location in the block.
233 DenseMap<MachineInstr*, unsigned> CopyRegMap;
234 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
235 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
236 E = MRI.livein_end(); LI != E; ++LI)
237 if (LI->second) {
238 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
239 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
240 RC, CopyRegMap, MRI, TRI, TII);
241 }
242 } else {
243 // Emit the copies into the top of the block.
244 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
245 E = MRI.livein_end(); LI != E; ++LI)
246 if (LI->second) {
247 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
248 TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
249 LI->second, LI->first, RC, RC);
250 }
251 }
252}
253
Chris Lattner7041ee32005-01-11 05:56:49 +0000254//===----------------------------------------------------------------------===//
255// SelectionDAGISel code
256//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000257
Dan Gohman7c3234c2008-08-27 23:52:12 +0000258SelectionDAGISel::SelectionDAGISel(TargetLowering &tli, bool fast) :
Dan Gohmanae73dc12008-09-04 17:05:41 +0000259 FunctionPass(&ID), TLI(tli),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000260 FuncInfo(new FunctionLoweringInfo(TLI)),
261 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
262 SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo)),
263 GFI(),
264 Fast(fast),
265 DAGSize(0)
266{}
267
268SelectionDAGISel::~SelectionDAGISel() {
269 delete SDL;
270 delete CurDAG;
271 delete FuncInfo;
272}
273
Duncan Sands83ec4b62008-06-06 12:08:01 +0000274unsigned SelectionDAGISel::MakeReg(MVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000275 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000276}
277
Chris Lattner495a0b52005-08-17 06:37:43 +0000278void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000279 AU.addRequired<AliasAnalysis>();
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000280 AU.addRequired<GCModuleInfo>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +0000281 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +0000282}
Chris Lattner1c08c712005-01-07 07:47:53 +0000283
Chris Lattner1c08c712005-01-07 07:47:53 +0000284bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000285 // Do some sanity-checking on the command-line options.
286 assert((!EnableFastISelVerbose || EnableFastISel) &&
287 "-fast-isel-verbose requires -fast-isel");
288 assert((!EnableFastISelAbort || EnableFastISel) &&
289 "-fast-isel-abort requires -fast-isel");
290
Dan Gohman5f43f922007-08-27 16:26:13 +0000291 // Get alias analysis for load/store combining.
292 AA = &getAnalysis<AliasAnalysis>();
293
Dan Gohman8a110532008-09-05 22:59:21 +0000294 TargetMachine &TM = TLI.getTargetMachine();
295 MachineFunction &MF = MachineFunction::construct(&Fn, TM);
296 const MachineRegisterInfo &MRI = MF.getRegInfo();
297 const TargetInstrInfo &TII = *TM.getInstrInfo();
298 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
299
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000300 if (MF.getFunction()->hasGC())
301 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(*MF.getFunction());
Gordon Henriksence224772008-01-07 01:30:38 +0000302 else
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000303 GFI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +0000304 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +0000305 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000307 FuncInfo->set(Fn, MF, EnableFastISel);
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000308 MachineModuleInfo *MMI = getAnalysisToUpdate<MachineModuleInfo>();
309 CurDAG->init(MF, MMI);
Dan Gohman7c3234c2008-08-27 23:52:12 +0000310 SDL->init(GFI, *AA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000311
Dale Johannesen1532f3d2008-04-02 00:25:04 +0000312 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
313 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
314 // Mark landing pad.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000315 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +0000316
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000317 SelectAllBasicBlocks(Fn, MF, MMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000318
Dan Gohman8a110532008-09-05 22:59:21 +0000319 // If the first basic block in the function has live ins that need to be
320 // copied into vregs, emit the copies into the top of the block before
321 // emitting the code for the block.
322 EmitLiveInCopies(MF.begin(), MRI, TRI, TII);
323
Evan Chengad2070c2007-02-10 02:43:39 +0000324 // Add function live-ins to entry block live-in set.
Dan Gohman8a110532008-09-05 22:59:21 +0000325 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
326 E = RegInfo->livein_end(); I != E; ++I)
327 MF.begin()->addLiveIn(I->first);
Evan Chengad2070c2007-02-10 02:43:39 +0000328
Duncan Sandsf4070822007-06-15 19:04:19 +0000329#ifndef NDEBUG
Dan Gohman7c3234c2008-08-27 23:52:12 +0000330 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sandsf4070822007-06-15 19:04:19 +0000331 "Not all catch info was assigned to a landing pad!");
332#endif
333
Dan Gohman7c3234c2008-08-27 23:52:12 +0000334 FuncInfo->clear();
335
Chris Lattner1c08c712005-01-07 07:47:53 +0000336 return true;
337}
338
Duncan Sandsf4070822007-06-15 19:04:19 +0000339static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
340 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000341 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000342 if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000343 // Apply the catch info to DestBB.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000344 AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]);
Duncan Sandsf4070822007-06-15 19:04:19 +0000345#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +0000346 if (!FLI.MBBMap[SrcBB]->isLandingPad())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000347 FLI.CatchInfoFound.insert(EHSel);
Duncan Sandsf4070822007-06-15 19:04:19 +0000348#endif
349 }
350}
351
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000352/// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and
353/// whether object offset >= 0.
354static bool
Dan Gohman475871a2008-07-27 21:46:04 +0000355IsFixedFrameObjectWithPosOffset(MachineFrameInfo * MFI, SDValue Op) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000356 if (!isa<FrameIndexSDNode>(Op)) return false;
357
358 FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op);
359 int FrameIdx = FrameIdxNode->getIndex();
360 return MFI->isFixedObjectIndex(FrameIdx) &&
361 MFI->getObjectOffset(FrameIdx) >= 0;
362}
363
364/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
365/// possibly be overwritten when lowering the outgoing arguments in a tail
366/// call. Currently the implementation of this call is very conservative and
367/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
368/// virtual registers would be overwritten by direct lowering.
Dan Gohman475871a2008-07-27 21:46:04 +0000369static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000370 MachineFrameInfo * MFI) {
371 RegisterSDNode * OpReg = NULL;
372 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
373 (Op.getOpcode()== ISD::CopyFromReg &&
374 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
375 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
376 (Op.getOpcode() == ISD::LOAD &&
377 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) ||
378 (Op.getOpcode() == ISD::MERGE_VALUES &&
Gabor Greif99a6cb92008-08-26 22:36:50 +0000379 Op.getOperand(Op.getResNo()).getOpcode() == ISD::LOAD &&
380 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.getResNo()).
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000381 getOperand(1))))
382 return true;
383 return false;
384}
385
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000386/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000387/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000388static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
389 TargetLowering& TLI) {
390 SDNode * Ret = NULL;
Dan Gohman475871a2008-07-27 21:46:04 +0000391 SDValue Terminator = DAG.getRoot();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000392
393 // Find RET node.
394 if (Terminator.getOpcode() == ISD::RET) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000395 Ret = Terminator.getNode();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000396 }
397
398 // Fix tail call attribute of CALL nodes.
399 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
Dan Gohman0e5f1302008-07-07 23:02:41 +0000400 BI = DAG.allnodes_end(); BI != BE; ) {
401 --BI;
Dan Gohman095cc292008-09-13 01:54:27 +0000402 if (CallSDNode *TheCall = dyn_cast<CallSDNode>(BI)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000403 SDValue OpRet(Ret, 0);
404 SDValue OpCall(BI, 0);
Dan Gohman095cc292008-09-13 01:54:27 +0000405 bool isMarkedTailCall = TheCall->isTailCall();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000406 // If CALL node has tail call attribute set to true and the call is not
407 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000408 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000409 // must correctly identify tail call optimizable calls.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000410 if (!isMarkedTailCall) continue;
411 if (Ret==NULL ||
Dan Gohman095cc292008-09-13 01:54:27 +0000412 !TLI.IsEligibleForTailCallOptimization(TheCall, OpRet, DAG)) {
413 // Not eligible. Mark CALL node as non tail call. Note that we
414 // can modify the call node in place since calls are not CSE'd.
415 TheCall->setNotTailCall();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000416 } else {
417 // Look for tail call clobbered arguments. Emit a series of
418 // copyto/copyfrom virtual register nodes to protect them.
Dan Gohman475871a2008-07-27 21:46:04 +0000419 SmallVector<SDValue, 32> Ops;
Dan Gohman095cc292008-09-13 01:54:27 +0000420 SDValue Chain = TheCall->getChain(), InFlag;
421 Ops.push_back(Chain);
422 Ops.push_back(TheCall->getCallee());
423 for (unsigned i = 0, e = TheCall->getNumArgs(); i != e; ++i) {
424 SDValue Arg = TheCall->getArg(i);
425 bool isByVal = TheCall->getArgFlags(i).isByVal();
426 MachineFunction &MF = DAG.getMachineFunction();
427 MachineFrameInfo *MFI = MF.getFrameInfo();
428 if (!isByVal &&
429 IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
430 MVT VT = Arg.getValueType();
431 unsigned VReg = MF.getRegInfo().
432 createVirtualRegister(TLI.getRegClassFor(VT));
433 Chain = DAG.getCopyToReg(Chain, VReg, Arg, InFlag);
434 InFlag = Chain.getValue(1);
435 Arg = DAG.getCopyFromReg(Chain, VReg, VT, InFlag);
436 Chain = Arg.getValue(1);
437 InFlag = Arg.getValue(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000438 }
439 Ops.push_back(Arg);
Dan Gohman095cc292008-09-13 01:54:27 +0000440 Ops.push_back(TheCall->getArgFlagsVal(i));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000441 }
442 // Link in chain of CopyTo/CopyFromReg.
443 Ops[0] = Chain;
444 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000445 }
446 }
447 }
448}
449
Dan Gohmanf350b272008-08-23 02:25:05 +0000450void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
451 BasicBlock::iterator Begin,
Dan Gohman5edd3612008-08-28 20:28:56 +0000452 BasicBlock::iterator End) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000453 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000454
455 MachineModuleInfo *MMI = CurDAG->getMachineModuleInfo();
456
457 if (MMI && BB->isLandingPad()) {
458 // Add a label to mark the beginning of the landing pad. Deletion of the
459 // landing pad can thus be detected via the MachineModuleInfo.
460 unsigned LabelID = MMI->addLandingPad(BB);
461 CurDAG->setRoot(CurDAG->getLabel(ISD::EH_LABEL,
462 CurDAG->getEntryNode(), LabelID));
463
464 // Mark exception register as live in.
465 unsigned Reg = TLI.getExceptionAddressRegister();
466 if (Reg) BB->addLiveIn(Reg);
467
468 // Mark exception selector register as live in.
469 Reg = TLI.getExceptionSelectorRegister();
470 if (Reg) BB->addLiveIn(Reg);
471
472 // FIXME: Hack around an exception handling flaw (PR1508): the personality
473 // function and list of typeids logically belong to the invoke (or, if you
474 // like, the basic block containing the invoke), and need to be associated
475 // with it in the dwarf exception handling tables. Currently however the
476 // information is provided by an intrinsic (eh.selector) that can be moved
477 // to unexpected places by the optimizers: if the unwind edge is critical,
478 // then breaking it can result in the intrinsics being in the successor of
479 // the landing pad, not the landing pad itself. This results in exceptions
480 // not being caught because no typeids are associated with the invoke.
481 // This may not be the only way things can go wrong, but it is the only way
482 // we try to work around for the moment.
483 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
484
485 if (Br && Br->isUnconditional()) { // Critical edge?
486 BasicBlock::iterator I, E;
487 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000488 if (isa<EHSelectorInst>(I))
Dan Gohmanf350b272008-08-23 02:25:05 +0000489 break;
490
491 if (I == E)
492 // No catch info found - try to extract some from the successor.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000493 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
Dan Gohmanf350b272008-08-23 02:25:05 +0000494 }
495 }
496
497 // Lower all of the non-terminator instructions.
498 for (BasicBlock::iterator I = Begin; I != End; ++I)
499 if (!isa<TerminatorInst>(I))
Dan Gohman7c3234c2008-08-27 23:52:12 +0000500 SDL->visit(*I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000501
502 // Ensure that all instructions which are used outside of their defining
503 // blocks are available as virtual registers. Invoke is handled elsewhere.
504 for (BasicBlock::iterator I = Begin; I != End; ++I)
505 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000506 DenseMap<const Value*,unsigned>::iterator VMI =FuncInfo->ValueMap.find(I);
507 if (VMI != FuncInfo->ValueMap.end())
508 SDL->CopyValueToVirtualRegister(I, VMI->second);
Dan Gohmanf350b272008-08-23 02:25:05 +0000509 }
510
511 // Handle PHI nodes in successor blocks.
Dan Gohman3df24e62008-09-03 23:12:08 +0000512 if (End == LLVMBB->end()) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000513 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohman3df24e62008-09-03 23:12:08 +0000514
515 // Lower the terminator after the copies are emitted.
516 SDL->visit(*LLVMBB->getTerminator());
517 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000518
Chris Lattnera651cf62005-01-17 19:43:36 +0000519 // Make sure the root of the DAG is up-to-date.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000520 CurDAG->setRoot(SDL->getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000521
522 // Check whether calls in this block are real tail calls. Fix up CALL nodes
523 // with correct tailcall attribute so that the target can rely on the tailcall
524 // attribute indicating whether the call is really eligible for tail call
525 // optimization.
Dan Gohman1937e2f2008-09-16 01:42:28 +0000526 if (PerformTailCallOpt)
527 CheckDAGForTailCallsAndFixThem(*CurDAG, TLI);
Dan Gohmanf350b272008-08-23 02:25:05 +0000528
529 // Final step, emit the lowered DAG as machine code.
530 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000531 SDL->clear();
Chris Lattner1c08c712005-01-07 07:47:53 +0000532}
533
Dan Gohmanf350b272008-08-23 02:25:05 +0000534void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattneread0d882008-06-17 06:09:18 +0000535 SmallPtrSet<SDNode*, 128> VisitedNodes;
536 SmallVector<SDNode*, 128> Worklist;
537
Gabor Greifba36cb52008-08-28 21:40:38 +0000538 Worklist.push_back(CurDAG->getRoot().getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000539
540 APInt Mask;
541 APInt KnownZero;
542 APInt KnownOne;
543
544 while (!Worklist.empty()) {
545 SDNode *N = Worklist.back();
546 Worklist.pop_back();
547
548 // If we've already seen this node, ignore it.
549 if (!VisitedNodes.insert(N))
550 continue;
551
552 // Otherwise, add all chain operands to the worklist.
553 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
554 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greifba36cb52008-08-28 21:40:38 +0000555 Worklist.push_back(N->getOperand(i).getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000556
557 // If this is a CopyToReg with a vreg dest, process it.
558 if (N->getOpcode() != ISD::CopyToReg)
559 continue;
560
561 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
562 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
563 continue;
564
565 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +0000566 SDValue Src = N->getOperand(2);
Chris Lattneread0d882008-06-17 06:09:18 +0000567 MVT SrcVT = Src.getValueType();
568 if (!SrcVT.isInteger() || SrcVT.isVector())
569 continue;
570
Dan Gohmanf350b272008-08-23 02:25:05 +0000571 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattneread0d882008-06-17 06:09:18 +0000572 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmanf350b272008-08-23 02:25:05 +0000573 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Chris Lattneread0d882008-06-17 06:09:18 +0000574
575 // Only install this information if it tells us something.
576 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
577 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf350b272008-08-23 02:25:05 +0000578 FunctionLoweringInfo &FLI = CurDAG->getFunctionLoweringInfo();
Chris Lattneread0d882008-06-17 06:09:18 +0000579 if (DestReg >= FLI.LiveOutRegInfo.size())
580 FLI.LiveOutRegInfo.resize(DestReg+1);
581 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg];
582 LOI.NumSignBits = NumSignBits;
583 LOI.KnownOne = NumSignBits;
584 LOI.KnownZero = NumSignBits;
585 }
586 }
587}
588
Dan Gohmanf350b272008-08-23 02:25:05 +0000589void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman462dc7f2008-07-21 20:00:07 +0000590 std::string GroupName;
591 if (TimePassesIsEnabled)
592 GroupName = "Instruction Selection and Scheduling";
593 std::string BlockName;
594 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
595 ViewDAGCombine2 || ViewISelDAGs || ViewSchedDAGs || ViewSUnitDAGs)
Dan Gohmanf350b272008-08-23 02:25:05 +0000596 BlockName = CurDAG->getMachineFunction().getFunction()->getName() + ':' +
Dan Gohman462dc7f2008-07-21 20:00:07 +0000597 BB->getBasicBlock()->getName();
598
599 DOUT << "Initial selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000600 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000601
Dan Gohmanf350b272008-08-23 02:25:05 +0000602 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +0000603
Chris Lattneraf21d552005-10-10 16:47:10 +0000604 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000605 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000606 NamedRegionTimer T("DAG Combining 1", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000607 CurDAG->Combine(false, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000608 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000609 CurDAG->Combine(false, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000610 }
Nate Begeman2300f552005-09-07 00:15:36 +0000611
Dan Gohman417e11b2007-10-08 15:12:17 +0000612 DOUT << "Optimized lowered selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000613 DEBUG(CurDAG->dump());
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000614
Chris Lattner1c08c712005-01-07 07:47:53 +0000615 // Second step, hack on the DAG until it only uses operations and types that
616 // the target supports.
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000617 if (EnableLegalizeTypes) {// Enable this some day.
Dan Gohmanf350b272008-08-23 02:25:05 +0000618 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
619 BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000620
621 if (TimePassesIsEnabled) {
622 NamedRegionTimer T("Type Legalization", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000623 CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000624 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000625 CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000626 }
627
628 DOUT << "Type-legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000629 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000630
Chris Lattner70587ea2008-07-10 23:37:50 +0000631 // TODO: enable a dag combine pass here.
632 }
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000633
Dan Gohmanf350b272008-08-23 02:25:05 +0000634 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000635
Evan Chengebffb662008-07-01 17:59:20 +0000636 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000637 NamedRegionTimer T("DAG Legalization", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000638 CurDAG->Legalize();
Evan Chengebffb662008-07-01 17:59:20 +0000639 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000640 CurDAG->Legalize();
Evan Chengebffb662008-07-01 17:59:20 +0000641 }
Nate Begemanf15485a2006-03-27 01:32:24 +0000642
Bill Wendling832171c2006-12-07 20:04:42 +0000643 DOUT << "Legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000644 DEBUG(CurDAG->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000645
Dan Gohmanf350b272008-08-23 02:25:05 +0000646 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000647
Chris Lattneraf21d552005-10-10 16:47:10 +0000648 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000649 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000650 NamedRegionTimer T("DAG Combining 2", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000651 CurDAG->Combine(true, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000652 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000653 CurDAG->Combine(true, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000654 }
Nate Begeman2300f552005-09-07 00:15:36 +0000655
Dan Gohman417e11b2007-10-08 15:12:17 +0000656 DOUT << "Optimized legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000657 DEBUG(CurDAG->dump());
Dan Gohman417e11b2007-10-08 15:12:17 +0000658
Dan Gohmanf350b272008-08-23 02:25:05 +0000659 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Chris Lattneread0d882008-06-17 06:09:18 +0000660
Dan Gohman925a7e82008-08-13 19:47:40 +0000661 if (!Fast && EnableValueProp)
Dan Gohmanf350b272008-08-23 02:25:05 +0000662 ComputeLiveOutVRegInfo();
Evan Cheng552c4a82006-04-28 02:09:19 +0000663
Chris Lattnera33ef482005-03-30 01:10:47 +0000664 // Third, instruction select all of the operations to machine code, adding the
665 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +0000666 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000667 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000668 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000669 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000670 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000671 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000672
Dan Gohman462dc7f2008-07-21 20:00:07 +0000673 DOUT << "Selected selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000674 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000675
Dan Gohmanf350b272008-08-23 02:25:05 +0000676 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000677
Dan Gohman5e843682008-07-14 18:19:29 +0000678 // Schedule machine code.
679 ScheduleDAG *Scheduler;
680 if (TimePassesIsEnabled) {
681 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000682 Scheduler = Schedule();
Dan Gohman5e843682008-07-14 18:19:29 +0000683 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000684 Scheduler = Schedule();
Dan Gohman5e843682008-07-14 18:19:29 +0000685 }
686
Dan Gohman462dc7f2008-07-21 20:00:07 +0000687 if (ViewSUnitDAGs) Scheduler->viewGraph();
688
Evan Chengdb8d56b2008-06-30 20:45:06 +0000689 // Emit machine code to BB. This can change 'BB' to the last block being
690 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +0000691 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000692 NamedRegionTimer T("Instruction Creation", GroupName);
693 BB = Scheduler->EmitSchedule();
Evan Chengebffb662008-07-01 17:59:20 +0000694 } else {
Dan Gohman5e843682008-07-14 18:19:29 +0000695 BB = Scheduler->EmitSchedule();
696 }
697
698 // Free the scheduler state.
699 if (TimePassesIsEnabled) {
700 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
701 delete Scheduler;
702 } else {
703 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +0000704 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000705
Bill Wendling832171c2006-12-07 20:04:42 +0000706 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000707 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000708}
Chris Lattner1c08c712005-01-07 07:47:53 +0000709
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000710void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn, MachineFunction &MF,
711 MachineModuleInfo *MMI) {
Evan Cheng39fd6e82008-08-07 00:43:25 +0000712 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
713 BasicBlock *LLVMBB = &*I;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000714 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmanf350b272008-08-23 02:25:05 +0000715
Dan Gohman3df24e62008-09-03 23:12:08 +0000716 BasicBlock::iterator const Begin = LLVMBB->begin();
717 BasicBlock::iterator const End = LLVMBB->end();
Evan Cheng9f118502008-09-08 16:01:27 +0000718 BasicBlock::iterator BI = Begin;
Dan Gohman5edd3612008-08-28 20:28:56 +0000719
720 // Lower any arguments needed in this block if this is the entry block.
721 if (LLVMBB == &Fn.getEntryBlock())
722 LowerArguments(LLVMBB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000723
724 // Before doing SelectionDAG ISel, see if FastISel has been requested.
725 // FastISel doesn't support EH landing pads, which require special handling.
726 if (EnableFastISel && !BB->isLandingPad()) {
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000727 if (FastISel *F = TLI.createFastISel(*FuncInfo->MF, MMI,
728 FuncInfo->ValueMap,
Dan Gohman0586d912008-09-10 20:11:02 +0000729 FuncInfo->MBBMap,
730 FuncInfo->StaticAllocaMap)) {
Dan Gohman5edd3612008-08-28 20:28:56 +0000731 // Emit code for any incoming arguments. This must happen before
732 // beginning FastISel on the entry block.
733 if (LLVMBB == &Fn.getEntryBlock()) {
734 CurDAG->setRoot(SDL->getControlRoot());
735 CodeGenAndEmitDAG();
736 SDL->clear();
737 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000738 F->setCurrentBlock(BB);
Dan Gohman5edd3612008-08-28 20:28:56 +0000739 // Do FastISel on as many instructions as possible.
Evan Cheng9f118502008-09-08 16:01:27 +0000740 for (; BI != End; ++BI) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000741 // Just before the terminator instruction, insert instructions to
742 // feed PHI nodes in successor blocks.
Dan Gohmana8657e32008-09-08 20:37:59 +0000743 if (isa<TerminatorInst>(BI))
Dan Gohman3df24e62008-09-03 23:12:08 +0000744 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, F)) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000745 if (EnableFastISelVerbose || EnableFastISelAbort) {
Dan Gohman293d5f82008-09-09 22:06:46 +0000746 cerr << "FastISel miss: ";
747 BI->dump();
748 }
Dan Gohman4344a5d2008-09-09 23:05:00 +0000749 if (EnableFastISelAbort)
Dan Gohman293d5f82008-09-09 22:06:46 +0000750 assert(0 && "FastISel didn't handle a PHI in a successor");
Dan Gohman3ee25dc2008-09-10 15:52:34 +0000751 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000752 }
753
Dan Gohman3df24e62008-09-03 23:12:08 +0000754 // First try normal tablegen-generated "fast" selection.
Evan Cheng9f118502008-09-08 16:01:27 +0000755 if (F->SelectInstruction(BI))
Dan Gohman3df24e62008-09-03 23:12:08 +0000756 continue;
757
758 // Next, try calling the target to attempt to handle the instruction.
Evan Cheng9f118502008-09-08 16:01:27 +0000759 if (F->TargetSelectInstruction(BI))
Dan Gohman3df24e62008-09-03 23:12:08 +0000760 continue;
761
762 // Then handle certain instructions as single-LLVM-Instruction blocks.
Dan Gohmancf01f7a2008-09-09 02:40:04 +0000763 if (isa<CallInst>(BI)) {
Evan Cheng9f118502008-09-08 16:01:27 +0000764 if (BI->getType() != Type::VoidTy) {
Dan Gohmana8657e32008-09-08 20:37:59 +0000765 unsigned &R = FuncInfo->ValueMap[BI];
Dan Gohman3df24e62008-09-03 23:12:08 +0000766 if (!R)
Evan Cheng9f118502008-09-08 16:01:27 +0000767 R = FuncInfo->CreateRegForValue(BI);
Dan Gohman3df24e62008-09-03 23:12:08 +0000768 }
769
Evan Cheng9f118502008-09-08 16:01:27 +0000770 SelectBasicBlock(LLVMBB, BI, next(BI));
Dan Gohmanf350b272008-08-23 02:25:05 +0000771 continue;
772 }
773
Dan Gohman293d5f82008-09-09 22:06:46 +0000774 // Otherwise, give up on FastISel for the rest of the block.
775 // For now, be a little lenient about non-branch terminators.
776 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000777 if (EnableFastISelVerbose || EnableFastISelAbort) {
Dan Gohman293d5f82008-09-09 22:06:46 +0000778 cerr << "FastISel miss: ";
779 BI->dump();
780 }
Dan Gohman4344a5d2008-09-09 23:05:00 +0000781 if (EnableFastISelAbort)
Dan Gohman293d5f82008-09-09 22:06:46 +0000782 // The "fast" selector couldn't handle something and bailed.
783 // For the purpose of debugging, just abort.
784 assert(0 && "FastISel didn't select the entire block");
Dan Gohmanf350b272008-08-23 02:25:05 +0000785 }
786 break;
787 }
788 delete F;
789 }
790 }
791
Dan Gohmand2ff6472008-09-02 20:17:56 +0000792 // Run SelectionDAG instruction selection on the remainder of the block
793 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohman3df24e62008-09-03 23:12:08 +0000794 // block.
Evan Cheng9f118502008-09-08 16:01:27 +0000795 if (BI != End)
796 SelectBasicBlock(LLVMBB, BI, End);
Dan Gohmanf350b272008-08-23 02:25:05 +0000797
Dan Gohman7c3234c2008-08-27 23:52:12 +0000798 FinishBasicBlock();
Evan Cheng39fd6e82008-08-07 00:43:25 +0000799 }
Dan Gohman0e5f1302008-07-07 23:02:41 +0000800}
801
Dan Gohmanfed90b62008-07-28 21:51:04 +0000802void
Dan Gohman7c3234c2008-08-27 23:52:12 +0000803SelectionDAGISel::FinishBasicBlock() {
Dan Gohmanf350b272008-08-23 02:25:05 +0000804
805 // Perform target specific isel post processing.
806 InstructionSelectPostProcessing();
Nate Begemanf15485a2006-03-27 01:32:24 +0000807
Dan Gohmanf350b272008-08-23 02:25:05 +0000808 DOUT << "Target-post-processed machine code:\n";
809 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000810
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000811 DOUT << "Total amount of phi nodes to update: "
Dan Gohman7c3234c2008-08-27 23:52:12 +0000812 << SDL->PHINodesToUpdate.size() << "\n";
813 DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i)
814 DOUT << "Node " << i << " : (" << SDL->PHINodesToUpdate[i].first
815 << ", " << SDL->PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +0000816
Chris Lattnera33ef482005-03-30 01:10:47 +0000817 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +0000818 // PHI nodes in successors.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000819 if (SDL->SwitchCases.empty() &&
820 SDL->JTCases.empty() &&
821 SDL->BitTestCases.empty()) {
822 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
823 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Nate Begemanf15485a2006-03-27 01:32:24 +0000824 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
825 "This is not a machine PHI node that we are updating!");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000826 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000827 false));
828 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +0000829 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000830 SDL->PHINodesToUpdate.clear();
Nate Begemanf15485a2006-03-27 01:32:24 +0000831 return;
Chris Lattner1c08c712005-01-07 07:47:53 +0000832 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000833
Dan Gohman7c3234c2008-08-27 23:52:12 +0000834 for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000835 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000836 if (!SDL->BitTestCases[i].Emitted) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000837 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000838 BB = SDL->BitTestCases[i].Parent;
839 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000840 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000841 SDL->visitBitTestHeader(SDL->BitTestCases[i]);
842 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000843 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000844 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000845 }
846
Dan Gohman7c3234c2008-08-27 23:52:12 +0000847 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000848 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000849 BB = SDL->BitTestCases[i].Cases[j].ThisBB;
850 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000851 // Emit the code
852 if (j+1 != ej)
Dan Gohman7c3234c2008-08-27 23:52:12 +0000853 SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB,
854 SDL->BitTestCases[i].Reg,
855 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000856 else
Dan Gohman7c3234c2008-08-27 23:52:12 +0000857 SDL->visitBitTestCase(SDL->BitTestCases[i].Default,
858 SDL->BitTestCases[i].Reg,
859 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000860
861
Dan Gohman7c3234c2008-08-27 23:52:12 +0000862 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000863 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000864 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000865 }
866
867 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000868 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
869 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000870 MachineBasicBlock *PHIBB = PHI->getParent();
871 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
872 "This is not a machine PHI node that we are updating!");
873 // This is "default" BB. We have two jumps to it. From "header" BB and
874 // from last "case" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000875 if (PHIBB == SDL->BitTestCases[i].Default) {
876 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000877 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000878 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent));
879 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000880 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000881 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases.
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000882 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000883 }
884 // One of "cases" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000885 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size();
886 j != ej; ++j) {
887 MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000888 if (cBB->succ_end() !=
889 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000890 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000891 false));
892 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000893 }
894 }
895 }
896 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000897 SDL->BitTestCases.clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000898
Nate Begeman9453eea2006-04-23 06:26:20 +0000899 // If the JumpTable record is filled in, then we need to emit a jump table.
900 // Updating the PHI nodes is tricky in this case, since we need to determine
901 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman7c3234c2008-08-27 23:52:12 +0000902 for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000903 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000904 if (!SDL->JTCases[i].first.Emitted) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000905 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000906 BB = SDL->JTCases[i].first.HeaderBB;
907 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000908 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000909 SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first);
910 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000911 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000912 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000913 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000914
Nate Begeman37efe672006-04-22 18:53:45 +0000915 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000916 BB = SDL->JTCases[i].second.MBB;
917 SDL->setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +0000918 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000919 SDL->visitJumpTable(SDL->JTCases[i].second);
920 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000921 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000922 SDL->clear();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000923
Nate Begeman37efe672006-04-22 18:53:45 +0000924 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000925 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
926 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Nate Begeman37efe672006-04-22 18:53:45 +0000927 MachineBasicBlock *PHIBB = PHI->getParent();
928 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
929 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000930 // "default" BB. We can go there only from header BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000931 if (PHIBB == SDL->JTCases[i].second.Default) {
932 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000933 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000934 PHI->addOperand(MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +0000935 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000936 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +0000937 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000938 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000939 false));
940 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +0000941 }
942 }
Nate Begeman37efe672006-04-22 18:53:45 +0000943 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000944 SDL->JTCases.clear();
Nate Begeman37efe672006-04-22 18:53:45 +0000945
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000946 // If the switch block involved a branch to one of the actual successors, we
947 // need to update PHI nodes in that block.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000948 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
949 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000950 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
951 "This is not a machine PHI node that we are updating!");
952 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000953 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000954 false));
955 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000956 }
957 }
958
Nate Begemanf15485a2006-03-27 01:32:24 +0000959 // If we generated any switch lowering information, build and codegen any
960 // additional DAGs necessary.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000961 for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +0000962 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000963 BB = SDL->SwitchCases[i].ThisBB;
964 SDL->setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000965
Nate Begemanf15485a2006-03-27 01:32:24 +0000966 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000967 SDL->visitSwitchCase(SDL->SwitchCases[i]);
968 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000969 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000970 SDL->clear();
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000971
972 // Handle any PHI nodes in successors of this chunk, as if we were coming
973 // from the original BB before switch expansion. Note that PHI nodes can
974 // occur multiple times in PHINodesToUpdate. We have to be very careful to
975 // handle them the right number of times.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000976 while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000977 for (MachineBasicBlock::iterator Phi = BB->begin();
978 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
979 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
980 for (unsigned pn = 0; ; ++pn) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000981 assert(pn != SDL->PHINodesToUpdate.size() &&
982 "Didn't find PHI entry!");
983 if (SDL->PHINodesToUpdate[pn].first == Phi) {
984 Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn].
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000985 second, false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000986 Phi->addOperand(MachineOperand::CreateMBB(SDL->SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000987 break;
988 }
989 }
Nate Begemanf15485a2006-03-27 01:32:24 +0000990 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000991
992 // Don't process RHS if same block as LHS.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000993 if (BB == SDL->SwitchCases[i].FalseBB)
994 SDL->SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000995
996 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000997 SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB;
998 SDL->SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +0000999 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001000 assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00001001 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001002 SDL->SwitchCases.clear();
1003
1004 SDL->PHINodesToUpdate.clear();
Chris Lattner1c08c712005-01-07 07:47:53 +00001005}
Evan Chenga9c20912006-01-21 02:32:06 +00001006
Jim Laskey13ec7022006-08-01 14:21:23 +00001007
Dan Gohman5e843682008-07-14 18:19:29 +00001008/// Schedule - Pick a safe ordering for instructions for each
Evan Chenga9c20912006-01-21 02:32:06 +00001009/// target node in the graph.
Dan Gohman5e843682008-07-14 18:19:29 +00001010///
Dan Gohmanf350b272008-08-23 02:25:05 +00001011ScheduleDAG *SelectionDAGISel::Schedule() {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001012 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00001013
1014 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001015 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00001016 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00001017 }
Jim Laskey13ec7022006-08-01 14:21:23 +00001018
Dan Gohmanf350b272008-08-23 02:25:05 +00001019 ScheduleDAG *Scheduler = Ctor(this, CurDAG, BB, Fast);
Dan Gohman5e843682008-07-14 18:19:29 +00001020 Scheduler->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00001021
Dan Gohman5e843682008-07-14 18:19:29 +00001022 return Scheduler;
Evan Chenga9c20912006-01-21 02:32:06 +00001023}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001024
Chris Lattner03fc53c2006-03-06 00:22:00 +00001025
Jim Laskey9ff542f2006-08-01 18:29:48 +00001026HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1027 return new HazardRecognizer();
1028}
1029
Chris Lattner75548062006-10-11 03:58:02 +00001030//===----------------------------------------------------------------------===//
1031// Helper functions used by the generated instruction selector.
1032//===----------------------------------------------------------------------===//
1033// Calls to these methods are generated by tblgen.
1034
1035/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1036/// the dag combiner simplified the 255, we still want to match. RHS is the
1037/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1038/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001039bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00001040 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001041 const APInt &ActualMask = RHS->getAPIntValue();
1042 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001043
1044 // If the actual mask exactly matches, success!
1045 if (ActualMask == DesiredMask)
1046 return true;
1047
1048 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001049 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001050 return false;
1051
1052 // Otherwise, the DAG Combiner may have proven that the value coming in is
1053 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001054 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00001055 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00001056 return true;
1057
1058 // TODO: check to see if missing bits are just not demanded.
1059
1060 // Otherwise, this pattern doesn't match.
1061 return false;
1062}
1063
1064/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1065/// the dag combiner simplified the 255, we still want to match. RHS is the
1066/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1067/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001068bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001069 int64_t DesiredMaskS) const {
1070 const APInt &ActualMask = RHS->getAPIntValue();
1071 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001072
1073 // If the actual mask exactly matches, success!
1074 if (ActualMask == DesiredMask)
1075 return true;
1076
1077 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001078 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001079 return false;
1080
1081 // Otherwise, the DAG Combiner may have proven that the value coming in is
1082 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001083 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00001084
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001085 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00001086 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00001087
1088 // If all the missing bits in the or are already known to be set, match!
1089 if ((NeededMask & KnownOne) == NeededMask)
1090 return true;
1091
1092 // TODO: check to see if missing bits are just not demanded.
1093
1094 // Otherwise, this pattern doesn't match.
1095 return false;
1096}
1097
Jim Laskey9ff542f2006-08-01 18:29:48 +00001098
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001099/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1100/// by tblgen. Others should not call it.
1101void SelectionDAGISel::
Dan Gohmanf350b272008-08-23 02:25:05 +00001102SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman475871a2008-07-27 21:46:04 +00001103 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001104 std::swap(InOps, Ops);
1105
1106 Ops.push_back(InOps[0]); // input chain.
1107 Ops.push_back(InOps[1]); // input asm string.
1108
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001109 unsigned i = 2, e = InOps.size();
1110 if (InOps[e-1].getValueType() == MVT::Flag)
1111 --e; // Don't process a flag operand if it is here.
1112
1113 while (i != e) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001114 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001115 if ((Flags & 7) != 4 /*MEM*/) {
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001116 // Just skip over this operand, copying the operands verbatim.
1117 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
1118 i += (Flags >> 3) + 1;
1119 } else {
1120 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
1121 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00001122 std::vector<SDValue> SelOps;
Dan Gohmanf350b272008-08-23 02:25:05 +00001123 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Bill Wendling832171c2006-12-07 20:04:42 +00001124 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001125 exit(1);
1126 }
1127
1128 // Add this to the output node.
Dan Gohmanf350b272008-08-23 02:25:05 +00001129 MVT IntPtrTy = CurDAG->getTargetLoweringInfo().getPointerTy();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001130 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3),
Dan Gohmanf350b272008-08-23 02:25:05 +00001131 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001132 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1133 i += 2;
1134 }
1135 }
1136
1137 // Add the flag input back if present.
1138 if (e != InOps.size())
1139 Ops.push_back(InOps.back());
1140}
Devang Patel794fd752007-05-01 21:15:47 +00001141
Devang Patel19974732007-05-03 01:11:54 +00001142char SelectionDAGISel::ID = 0;