Chris Lattner | e138b3d | 2008-01-01 20:36:19 +0000 | [diff] [blame] | 1 | //===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===// |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 2 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 7 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Brian Gaeke | 21326fc | 2004-02-13 04:39:32 +0000 | [diff] [blame] | 9 | // |
| 10 | // Methods common to all machine instructions. |
| 11 | // |
Chris Lattner | 035dfbe | 2002-08-09 20:08:06 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 13 | |
Chris Lattner | 822b4fb | 2001-09-07 17:18:30 +0000 | [diff] [blame] | 14 | #include "llvm/CodeGen/MachineInstr.h" |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 15 | #include "llvm/Constants.h" |
Bill Wendling | 0bcbd1d | 2012-06-28 00:05:13 +0000 | [diff] [blame] | 16 | #include "llvm/DebugInfo.h" |
Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 17 | #include "llvm/Function.h" |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 18 | #include "llvm/InlineAsm.h" |
Jakob Stoklund Olesen | d519de0 | 2011-07-02 03:53:34 +0000 | [diff] [blame] | 19 | #include "llvm/LLVMContext.h" |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 20 | #include "llvm/Metadata.h" |
Jakob Stoklund Olesen | d519de0 | 2011-07-02 03:53:34 +0000 | [diff] [blame] | 21 | #include "llvm/Module.h" |
Chris Lattner | 5e9cd43 | 2009-12-28 08:30:43 +0000 | [diff] [blame] | 22 | #include "llvm/Type.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 23 | #include "llvm/Value.h" |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 24 | #include "llvm/Assembly/Writer.h" |
Evan Cheng | 506049f | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineConstantPool.h" |
Chris Lattner | 8517e1f | 2004-02-19 16:17:08 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineFunction.h" |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineMemOperand.h" |
Jakob Stoklund Olesen | d519de0 | 2011-07-02 03:53:34 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 31 | #include "llvm/MC/MCInstrDesc.h" |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 32 | #include "llvm/MC/MCSymbol.h" |
Chris Lattner | 1049164 | 2002-10-30 00:48:05 +0000 | [diff] [blame] | 33 | #include "llvm/Target/TargetMachine.h" |
Evan Cheng | bb81d97 | 2008-01-31 09:59:15 +0000 | [diff] [blame] | 34 | #include "llvm/Target/TargetInstrInfo.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 35 | #include "llvm/Target/TargetRegisterInfo.h" |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 36 | #include "llvm/Analysis/AliasAnalysis.h" |
David Greene | 3b32533 | 2010-01-04 23:48:20 +0000 | [diff] [blame] | 37 | #include "llvm/Support/Debug.h" |
Torok Edwin | c25e758 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 38 | #include "llvm/Support/ErrorHandling.h" |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 39 | #include "llvm/Support/LeakDetector.h" |
Dan Gohman | ce42e40 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 40 | #include "llvm/Support/MathExtras.h" |
Chris Lattner | edfb72c | 2008-08-24 20:37:32 +0000 | [diff] [blame] | 41 | #include "llvm/Support/raw_ostream.h" |
Dan Gohman | b8d2f55 | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 42 | #include "llvm/ADT/FoldingSet.h" |
Chandler Carruth | fc22625 | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 43 | #include "llvm/ADT/Hashing.h" |
Chris Lattner | 0742b59 | 2004-02-23 18:38:20 +0000 | [diff] [blame] | 44 | using namespace llvm; |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 45 | |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 46 | //===----------------------------------------------------------------------===// |
| 47 | // MachineOperand Implementation |
| 48 | //===----------------------------------------------------------------------===// |
| 49 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 50 | /// AddRegOperandToRegInfo - Add this register operand to the specified |
| 51 | /// MachineRegisterInfo. If it is null, then the next/prev fields should be |
| 52 | /// explicitly nulled out. |
| 53 | void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 54 | assert(isReg() && "Can only add reg operand to use lists"); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 55 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 56 | // If the reginfo pointer is null, just explicitly null out or next/prev |
| 57 | // pointers, to ensure they are not garbage. |
| 58 | if (RegInfo == 0) { |
| 59 | Contents.Reg.Prev = 0; |
| 60 | Contents.Reg.Next = 0; |
| 61 | return; |
| 62 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 63 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 64 | // Otherwise, add this operand to the head of the registers use/def list. |
Chris Lattner | 80fe531 | 2008-01-01 21:08:22 +0000 | [diff] [blame] | 65 | MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg()); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 66 | |
Chris Lattner | 80fe531 | 2008-01-01 21:08:22 +0000 | [diff] [blame] | 67 | // For SSA values, we prefer to keep the definition at the start of the list. |
| 68 | // we do this by skipping over the definition if it is at the head of the |
| 69 | // list. |
| 70 | if (*Head && (*Head)->isDef()) |
| 71 | Head = &(*Head)->Contents.Reg.Next; |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 72 | |
Chris Lattner | 80fe531 | 2008-01-01 21:08:22 +0000 | [diff] [blame] | 73 | Contents.Reg.Next = *Head; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 74 | if (Contents.Reg.Next) { |
| 75 | assert(getReg() == Contents.Reg.Next->getReg() && |
| 76 | "Different regs on the same list!"); |
| 77 | Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next; |
| 78 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 79 | |
Chris Lattner | 80fe531 | 2008-01-01 21:08:22 +0000 | [diff] [blame] | 80 | Contents.Reg.Prev = Head; |
| 81 | *Head = this; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 82 | } |
| 83 | |
Dan Gohman | 3bc1a37 | 2009-04-15 01:17:37 +0000 | [diff] [blame] | 84 | /// RemoveRegOperandFromRegInfo - Remove this register operand from the |
| 85 | /// MachineRegisterInfo it is linked with. |
| 86 | void MachineOperand::RemoveRegOperandFromRegInfo() { |
| 87 | assert(isOnRegUseList() && "Reg operand is not on a use list"); |
| 88 | // Unlink this from the doubly linked list of operands. |
| 89 | MachineOperand *NextOp = Contents.Reg.Next; |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 90 | *Contents.Reg.Prev = NextOp; |
Dan Gohman | 3bc1a37 | 2009-04-15 01:17:37 +0000 | [diff] [blame] | 91 | if (NextOp) { |
| 92 | assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!"); |
| 93 | NextOp->Contents.Reg.Prev = Contents.Reg.Prev; |
| 94 | } |
| 95 | Contents.Reg.Prev = 0; |
| 96 | Contents.Reg.Next = 0; |
| 97 | } |
| 98 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 99 | void MachineOperand::setReg(unsigned Reg) { |
| 100 | if (getReg() == Reg) return; // No change. |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 101 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 102 | // Otherwise, we have to change the register. If this operand is embedded |
| 103 | // into a machine function, we need to update the old and new register's |
| 104 | // use/def lists. |
| 105 | if (MachineInstr *MI = getParent()) |
| 106 | if (MachineBasicBlock *MBB = MI->getParent()) |
| 107 | if (MachineFunction *MF = MBB->getParent()) { |
| 108 | RemoveRegOperandFromRegInfo(); |
Jakob Stoklund Olesen | 2594746 | 2010-10-19 20:56:32 +0000 | [diff] [blame] | 109 | SmallContents.RegNo = Reg; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 110 | AddRegOperandToRegInfo(&MF->getRegInfo()); |
| 111 | return; |
| 112 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 113 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 114 | // Otherwise, just change the register, no problem. :) |
Jakob Stoklund Olesen | 2594746 | 2010-10-19 20:56:32 +0000 | [diff] [blame] | 115 | SmallContents.RegNo = Reg; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 116 | } |
| 117 | |
Jakob Stoklund Olesen | 2da5337 | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 118 | void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx, |
| 119 | const TargetRegisterInfo &TRI) { |
| 120 | assert(TargetRegisterInfo::isVirtualRegister(Reg)); |
| 121 | if (SubIdx && getSubReg()) |
| 122 | SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg()); |
| 123 | setReg(Reg); |
Jakob Stoklund Olesen | a5135f6 | 2010-06-01 22:39:25 +0000 | [diff] [blame] | 124 | if (SubIdx) |
| 125 | setSubReg(SubIdx); |
Jakob Stoklund Olesen | 2da5337 | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 126 | } |
| 127 | |
| 128 | void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) { |
| 129 | assert(TargetRegisterInfo::isPhysicalRegister(Reg)); |
| 130 | if (getSubReg()) { |
| 131 | Reg = TRI.getSubReg(Reg, getSubReg()); |
Jakob Stoklund Olesen | cf724f0 | 2011-05-08 19:21:08 +0000 | [diff] [blame] | 132 | // Note that getSubReg() may return 0 if the sub-register doesn't exist. |
| 133 | // That won't happen in legal code. |
Jakob Stoklund Olesen | 2da5337 | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 134 | setSubReg(0); |
| 135 | } |
| 136 | setReg(Reg); |
| 137 | } |
| 138 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 139 | /// ChangeToImmediate - Replace this operand with a new immediate operand of |
| 140 | /// the specified value. If an operand is known to be an immediate already, |
| 141 | /// the setImm method should be used. |
| 142 | void MachineOperand::ChangeToImmediate(int64_t ImmVal) { |
| 143 | // If this operand is currently a register operand, and if this is in a |
| 144 | // function, deregister the operand from the register's use/def list. |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 145 | if (isReg() && getParent() && getParent()->getParent() && |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 146 | getParent()->getParent()->getParent()) |
| 147 | RemoveRegOperandFromRegInfo(); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 148 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 149 | OpKind = MO_Immediate; |
| 150 | Contents.ImmVal = ImmVal; |
| 151 | } |
| 152 | |
| 153 | /// ChangeToRegister - Replace this operand with a new register operand of |
| 154 | /// the specified value. If an operand is known to be an register already, |
| 155 | /// the setReg method should be used. |
| 156 | void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp, |
Dale Johannesen | 9653f9e | 2010-02-10 00:41:49 +0000 | [diff] [blame] | 157 | bool isKill, bool isDead, bool isUndef, |
| 158 | bool isDebug) { |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 159 | // If this operand is already a register operand, use setReg to update the |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 160 | // register's use/def lists. |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 161 | if (isReg()) { |
Dale Johannesen | e009180 | 2008-09-14 01:44:36 +0000 | [diff] [blame] | 162 | assert(!isEarlyClobber()); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 163 | setReg(Reg); |
| 164 | } else { |
| 165 | // Otherwise, change this to a register and set the reg#. |
| 166 | OpKind = MO_Register; |
Jakob Stoklund Olesen | 2594746 | 2010-10-19 20:56:32 +0000 | [diff] [blame] | 167 | SmallContents.RegNo = Reg; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 168 | |
| 169 | // If this operand is embedded in a function, add the operand to the |
| 170 | // register's use/def list. |
| 171 | if (MachineInstr *MI = getParent()) |
| 172 | if (MachineBasicBlock *MBB = MI->getParent()) |
| 173 | if (MachineFunction *MF = MBB->getParent()) |
| 174 | AddRegOperandToRegInfo(&MF->getRegInfo()); |
| 175 | } |
| 176 | |
| 177 | IsDef = isDef; |
| 178 | IsImp = isImp; |
| 179 | IsKill = isKill; |
| 180 | IsDead = isDead; |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 181 | IsUndef = isUndef; |
Jakob Stoklund Olesen | 2068215 | 2011-12-07 00:22:07 +0000 | [diff] [blame] | 182 | IsInternalRead = false; |
Dale Johannesen | e009180 | 2008-09-14 01:44:36 +0000 | [diff] [blame] | 183 | IsEarlyClobber = false; |
Dale Johannesen | 9653f9e | 2010-02-10 00:41:49 +0000 | [diff] [blame] | 184 | IsDebug = isDebug; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 185 | SubReg = 0; |
| 186 | } |
| 187 | |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 188 | /// isIdenticalTo - Return true if this operand is identical to the specified |
| 189 | /// operand. |
| 190 | bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const { |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 191 | if (getType() != Other.getType() || |
| 192 | getTargetFlags() != Other.getTargetFlags()) |
| 193 | return false; |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 194 | |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 195 | switch (getType()) { |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 196 | case MachineOperand::MO_Register: |
| 197 | return getReg() == Other.getReg() && isDef() == Other.isDef() && |
| 198 | getSubReg() == Other.getSubReg(); |
| 199 | case MachineOperand::MO_Immediate: |
| 200 | return getImm() == Other.getImm(); |
Cameron Zwarich | c20fb63 | 2011-07-01 23:45:21 +0000 | [diff] [blame] | 201 | case MachineOperand::MO_CImmediate: |
| 202 | return getCImm() == Other.getCImm(); |
Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 203 | case MachineOperand::MO_FPImmediate: |
| 204 | return getFPImm() == Other.getFPImm(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 205 | case MachineOperand::MO_MachineBasicBlock: |
| 206 | return getMBB() == Other.getMBB(); |
| 207 | case MachineOperand::MO_FrameIndex: |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 208 | return getIndex() == Other.getIndex(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 209 | case MachineOperand::MO_ConstantPoolIndex: |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 210 | return getIndex() == Other.getIndex() && getOffset() == Other.getOffset(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 211 | case MachineOperand::MO_JumpTableIndex: |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 212 | return getIndex() == Other.getIndex(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 213 | case MachineOperand::MO_GlobalAddress: |
| 214 | return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset(); |
| 215 | case MachineOperand::MO_ExternalSymbol: |
| 216 | return !strcmp(getSymbolName(), Other.getSymbolName()) && |
| 217 | getOffset() == Other.getOffset(); |
Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 218 | case MachineOperand::MO_BlockAddress: |
| 219 | return getBlockAddress() == Other.getBlockAddress(); |
Jakob Stoklund Olesen | 7739cad | 2012-01-16 19:22:00 +0000 | [diff] [blame] | 220 | case MO_RegisterMask: |
| 221 | return getRegMask() == Other.getRegMask(); |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 222 | case MachineOperand::MO_MCSymbol: |
| 223 | return getMCSymbol() == Other.getMCSymbol(); |
Chris Lattner | 24ad3ed | 2010-04-07 18:03:19 +0000 | [diff] [blame] | 224 | case MachineOperand::MO_Metadata: |
| 225 | return getMetadata() == Other.getMetadata(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 226 | } |
Chandler Carruth | 732f05c | 2012-01-10 18:08:01 +0000 | [diff] [blame] | 227 | llvm_unreachable("Invalid machine operand type"); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 228 | } |
| 229 | |
| 230 | /// print - Print the specified machine operand. |
| 231 | /// |
Mon P Wang | 5ca6bd1 | 2008-10-10 01:43:55 +0000 | [diff] [blame] | 232 | void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const { |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 233 | // If the instruction is embedded into a basic block, we can find the |
| 234 | // target info for the instruction. |
| 235 | if (!TM) |
| 236 | if (const MachineInstr *MI = getParent()) |
| 237 | if (const MachineBasicBlock *MBB = MI->getParent()) |
| 238 | if (const MachineFunction *MF = MBB->getParent()) |
| 239 | TM = &MF->getTarget(); |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 240 | const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0; |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 241 | |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 242 | switch (getType()) { |
| 243 | case MachineOperand::MO_Register: |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 244 | OS << PrintReg(getReg(), TRI, getSubReg()); |
Dan Gohman | 2ccc839 | 2008-12-18 21:51:27 +0000 | [diff] [blame] | 245 | |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 246 | if (isDef() || isKill() || isDead() || isImplicit() || isUndef() || |
Jakob Stoklund Olesen | 0400345 | 2011-12-07 01:08:22 +0000 | [diff] [blame] | 247 | isInternalRead() || isEarlyClobber()) { |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 248 | OS << '<'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 249 | bool NeedComma = false; |
Evan Cheng | 0789707 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 250 | if (isDef()) { |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 251 | if (NeedComma) OS << ','; |
Dale Johannesen | 913d3df | 2008-09-12 17:49:03 +0000 | [diff] [blame] | 252 | if (isEarlyClobber()) |
| 253 | OS << "earlyclobber,"; |
Evan Cheng | 0789707 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 254 | if (isImplicit()) |
| 255 | OS << "imp-"; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 256 | OS << "def"; |
| 257 | NeedComma = true; |
Jakob Stoklund Olesen | 3429c75 | 2012-04-20 21:45:33 +0000 | [diff] [blame] | 258 | // <def,read-undef> only makes sense when getSubReg() is set. |
| 259 | // Don't clutter the output otherwise. |
| 260 | if (isUndef() && getSubReg()) |
| 261 | OS << ",read-undef"; |
Evan Cheng | 5affca0 | 2009-10-21 07:56:02 +0000 | [diff] [blame] | 262 | } else if (isImplicit()) { |
Evan Cheng | 0789707 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 263 | OS << "imp-use"; |
Evan Cheng | 5affca0 | 2009-10-21 07:56:02 +0000 | [diff] [blame] | 264 | NeedComma = true; |
| 265 | } |
Evan Cheng | 0789707 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 266 | |
Jakob Stoklund Olesen | 41afb9d | 2012-05-04 22:53:26 +0000 | [diff] [blame] | 267 | if (isKill() || isDead() || (isUndef() && isUse()) || isInternalRead()) { |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 268 | if (NeedComma) OS << ','; |
Jakob Stoklund Olesen | 2068215 | 2011-12-07 00:22:07 +0000 | [diff] [blame] | 269 | NeedComma = false; |
| 270 | if (isKill()) { |
| 271 | OS << "kill"; |
| 272 | NeedComma = true; |
| 273 | } |
| 274 | if (isDead()) { |
| 275 | OS << "dead"; |
| 276 | NeedComma = true; |
| 277 | } |
Jakob Stoklund Olesen | 3429c75 | 2012-04-20 21:45:33 +0000 | [diff] [blame] | 278 | if (isUndef() && isUse()) { |
Jakob Stoklund Olesen | 2068215 | 2011-12-07 00:22:07 +0000 | [diff] [blame] | 279 | if (NeedComma) OS << ','; |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 280 | OS << "undef"; |
Jakob Stoklund Olesen | 2068215 | 2011-12-07 00:22:07 +0000 | [diff] [blame] | 281 | NeedComma = true; |
| 282 | } |
| 283 | if (isInternalRead()) { |
| 284 | if (NeedComma) OS << ','; |
| 285 | OS << "internal"; |
| 286 | NeedComma = true; |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 287 | } |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 288 | } |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 289 | OS << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 290 | } |
| 291 | break; |
| 292 | case MachineOperand::MO_Immediate: |
| 293 | OS << getImm(); |
| 294 | break; |
Devang Patel | 8594d42 | 2011-06-24 20:46:11 +0000 | [diff] [blame] | 295 | case MachineOperand::MO_CImmediate: |
| 296 | getCImm()->getValue().print(OS, false); |
| 297 | break; |
Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 298 | case MachineOperand::MO_FPImmediate: |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 299 | if (getFPImm()->getType()->isFloatTy()) |
Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 300 | OS << getFPImm()->getValueAPF().convertToFloat(); |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 301 | else |
Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 302 | OS << getFPImm()->getValueAPF().convertToDouble(); |
Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 303 | break; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 304 | case MachineOperand::MO_MachineBasicBlock: |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 305 | OS << "<BB#" << getMBB()->getNumber() << ">"; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 306 | break; |
| 307 | case MachineOperand::MO_FrameIndex: |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 308 | OS << "<fi#" << getIndex() << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 309 | break; |
| 310 | case MachineOperand::MO_ConstantPoolIndex: |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 311 | OS << "<cp#" << getIndex(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 312 | if (getOffset()) OS << "+" << getOffset(); |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 313 | OS << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 314 | break; |
| 315 | case MachineOperand::MO_JumpTableIndex: |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 316 | OS << "<jt#" << getIndex() << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 317 | break; |
| 318 | case MachineOperand::MO_GlobalAddress: |
Dan Gohman | 8d4e3b5 | 2009-11-06 18:03:10 +0000 | [diff] [blame] | 319 | OS << "<ga:"; |
| 320 | WriteAsOperand(OS, getGlobal(), /*PrintType=*/false); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 321 | if (getOffset()) OS << "+" << getOffset(); |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 322 | OS << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 323 | break; |
| 324 | case MachineOperand::MO_ExternalSymbol: |
| 325 | OS << "<es:" << getSymbolName(); |
| 326 | if (getOffset()) OS << "+" << getOffset(); |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 327 | OS << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 328 | break; |
Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 329 | case MachineOperand::MO_BlockAddress: |
Dale Johannesen | 5f72a5e | 2010-01-13 00:00:24 +0000 | [diff] [blame] | 330 | OS << '<'; |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 331 | WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false); |
Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 332 | OS << '>'; |
| 333 | break; |
Jakob Stoklund Olesen | 7739cad | 2012-01-16 19:22:00 +0000 | [diff] [blame] | 334 | case MachineOperand::MO_RegisterMask: |
Jakob Stoklund Olesen | 478a8a0 | 2012-02-02 23:52:57 +0000 | [diff] [blame] | 335 | OS << "<regmask>"; |
Jakob Stoklund Olesen | 7739cad | 2012-01-16 19:22:00 +0000 | [diff] [blame] | 336 | break; |
Dale Johannesen | 5f72a5e | 2010-01-13 00:00:24 +0000 | [diff] [blame] | 337 | case MachineOperand::MO_Metadata: |
| 338 | OS << '<'; |
| 339 | WriteAsOperand(OS, getMetadata(), /*PrintType=*/false); |
| 340 | OS << '>'; |
| 341 | break; |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 342 | case MachineOperand::MO_MCSymbol: |
| 343 | OS << "<MCSym=" << *getMCSymbol() << '>'; |
| 344 | break; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 345 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 346 | |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 347 | if (unsigned TF = getTargetFlags()) |
| 348 | OS << "[TF=" << TF << ']'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 349 | } |
| 350 | |
| 351 | //===----------------------------------------------------------------------===// |
Dan Gohman | ce42e40 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 352 | // MachineMemOperand Implementation |
| 353 | //===----------------------------------------------------------------------===// |
| 354 | |
Chris Lattner | 40a858f | 2010-09-21 05:39:30 +0000 | [diff] [blame] | 355 | /// getAddrSpace - Return the LLVM IR address space number that this pointer |
| 356 | /// points into. |
| 357 | unsigned MachinePointerInfo::getAddrSpace() const { |
| 358 | if (V == 0) return 0; |
| 359 | return cast<PointerType>(V->getType())->getAddressSpace(); |
| 360 | } |
| 361 | |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 362 | /// getConstantPool - Return a MachinePointerInfo record that refers to the |
| 363 | /// constant pool. |
| 364 | MachinePointerInfo MachinePointerInfo::getConstantPool() { |
| 365 | return MachinePointerInfo(PseudoSourceValue::getConstantPool()); |
| 366 | } |
| 367 | |
| 368 | /// getFixedStack - Return a MachinePointerInfo record that refers to the |
| 369 | /// the specified FrameIndex. |
| 370 | MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) { |
| 371 | return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset); |
| 372 | } |
| 373 | |
Chris Lattner | 1daa6f4 | 2010-09-21 06:43:24 +0000 | [diff] [blame] | 374 | MachinePointerInfo MachinePointerInfo::getJumpTable() { |
| 375 | return MachinePointerInfo(PseudoSourceValue::getJumpTable()); |
| 376 | } |
| 377 | |
| 378 | MachinePointerInfo MachinePointerInfo::getGOT() { |
| 379 | return MachinePointerInfo(PseudoSourceValue::getGOT()); |
| 380 | } |
Chris Lattner | 40a858f | 2010-09-21 05:39:30 +0000 | [diff] [blame] | 381 | |
Chris Lattner | fc448ff | 2010-09-21 18:51:21 +0000 | [diff] [blame] | 382 | MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) { |
| 383 | return MachinePointerInfo(PseudoSourceValue::getStack(), Offset); |
| 384 | } |
| 385 | |
Chris Lattner | da39c39 | 2010-09-21 04:32:08 +0000 | [diff] [blame] | 386 | MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f, |
Dan Gohman | f96e4bd | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 387 | uint64_t s, unsigned int a, |
Rafael Espindola | 95d594c | 2012-03-31 18:14:00 +0000 | [diff] [blame] | 388 | const MDNode *TBAAInfo, |
| 389 | const MDNode *Ranges) |
Chris Lattner | da39c39 | 2010-09-21 04:32:08 +0000 | [diff] [blame] | 390 | : PtrInfo(ptrinfo), Size(s), |
Dan Gohman | f96e4bd | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 391 | Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)), |
Rafael Espindola | 95d594c | 2012-03-31 18:14:00 +0000 | [diff] [blame] | 392 | TBAAInfo(TBAAInfo), Ranges(Ranges) { |
Chris Lattner | da39c39 | 2010-09-21 04:32:08 +0000 | [diff] [blame] | 393 | assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) && |
| 394 | "invalid pointer value"); |
Dan Gohman | 28f02fd | 2009-09-21 19:47:04 +0000 | [diff] [blame] | 395 | assert(getBaseAlignment() == a && "Alignment is not a power of 2!"); |
Dan Gohman | c5e1f98 | 2008-07-16 15:56:42 +0000 | [diff] [blame] | 396 | assert((isLoad() || isStore()) && "Not a load/store!"); |
Dan Gohman | ce42e40 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 397 | } |
| 398 | |
Dan Gohman | b8d2f55 | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 399 | /// Profile - Gather unique data for the object. |
| 400 | /// |
| 401 | void MachineMemOperand::Profile(FoldingSetNodeID &ID) const { |
Chris Lattner | e8e2e80 | 2010-09-21 04:23:39 +0000 | [diff] [blame] | 402 | ID.AddInteger(getOffset()); |
Dan Gohman | b8d2f55 | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 403 | ID.AddInteger(Size); |
Chris Lattner | e8e2e80 | 2010-09-21 04:23:39 +0000 | [diff] [blame] | 404 | ID.AddPointer(getValue()); |
Dan Gohman | b8d2f55 | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 405 | ID.AddInteger(Flags); |
| 406 | } |
| 407 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 408 | void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) { |
| 409 | // The Value and Offset may differ due to CSE. But the flags and size |
| 410 | // should be the same. |
| 411 | assert(MMO->getFlags() == getFlags() && "Flags mismatch!"); |
| 412 | assert(MMO->getSize() == getSize() && "Size mismatch!"); |
| 413 | |
| 414 | if (MMO->getBaseAlignment() >= getBaseAlignment()) { |
| 415 | // Update the alignment value. |
David Greene | ba2b297 | 2010-02-15 16:48:31 +0000 | [diff] [blame] | 416 | Flags = (Flags & ((1 << MOMaxBits) - 1)) | |
| 417 | ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits); |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 418 | // Also update the base and offset, because the new alignment may |
| 419 | // not be applicable with the old ones. |
Chris Lattner | e8e2e80 | 2010-09-21 04:23:39 +0000 | [diff] [blame] | 420 | PtrInfo = MMO->PtrInfo; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 421 | } |
| 422 | } |
| 423 | |
Dan Gohman | 4b2ebc1 | 2009-09-25 23:33:20 +0000 | [diff] [blame] | 424 | /// getAlignment - Return the minimum known alignment in bytes of the |
| 425 | /// actual memory reference. |
| 426 | uint64_t MachineMemOperand::getAlignment() const { |
| 427 | return MinAlign(getBaseAlignment(), getOffset()); |
| 428 | } |
| 429 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 430 | raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) { |
| 431 | assert((MMO.isLoad() || MMO.isStore()) && |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 432 | "SV has to be a load, store or both."); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 433 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 434 | if (MMO.isVolatile()) |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 435 | OS << "Volatile "; |
| 436 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 437 | if (MMO.isLoad()) |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 438 | OS << "LD"; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 439 | if (MMO.isStore()) |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 440 | OS << "ST"; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 441 | OS << MMO.getSize(); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 442 | |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 443 | // Print the address information. |
| 444 | OS << "["; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 445 | if (!MMO.getValue()) |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 446 | OS << "<unknown>"; |
| 447 | else |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 448 | WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false); |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 449 | |
| 450 | // If the alignment of the memory reference itself differs from the alignment |
| 451 | // of the base pointer, print the base alignment explicitly, next to the base |
| 452 | // pointer. |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 453 | if (MMO.getBaseAlignment() != MMO.getAlignment()) |
| 454 | OS << "(align=" << MMO.getBaseAlignment() << ")"; |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 455 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 456 | if (MMO.getOffset() != 0) |
| 457 | OS << "+" << MMO.getOffset(); |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 458 | OS << "]"; |
| 459 | |
| 460 | // Print the alignment of the reference. |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 461 | if (MMO.getBaseAlignment() != MMO.getAlignment() || |
| 462 | MMO.getBaseAlignment() != MMO.getSize()) |
| 463 | OS << "(align=" << MMO.getAlignment() << ")"; |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 464 | |
Dan Gohman | f96e4bd | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 465 | // Print TBAA info. |
| 466 | if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) { |
| 467 | OS << "(tbaa="; |
| 468 | if (TBAAInfo->getNumOperands() > 0) |
| 469 | WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false); |
| 470 | else |
| 471 | OS << "<unknown>"; |
| 472 | OS << ")"; |
| 473 | } |
| 474 | |
Bill Wendling | d65ba72 | 2011-04-29 23:45:22 +0000 | [diff] [blame] | 475 | // Print nontemporal info. |
| 476 | if (MMO.isNonTemporal()) |
| 477 | OS << "(nontemporal)"; |
| 478 | |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 479 | return OS; |
| 480 | } |
| 481 | |
Dan Gohman | ce42e40 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 482 | //===----------------------------------------------------------------------===// |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 483 | // MachineInstr Implementation |
| 484 | //===----------------------------------------------------------------------===// |
| 485 | |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 486 | /// MachineInstr ctor - This constructor creates a dummy MachineInstr with |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 487 | /// MCID NULL and no operands. |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 488 | MachineInstr::MachineInstr() |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 489 | : MCID(0), Flags(0), AsmPrinterFlags(0), |
Benjamin Kramer | 861ea23 | 2012-03-16 16:39:27 +0000 | [diff] [blame] | 490 | NumMemRefs(0), MemRefs(0), |
Chris Lattner | a4f2bb0 | 2010-04-02 20:17:23 +0000 | [diff] [blame] | 491 | Parent(0) { |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 492 | // Make sure that we get added to a machine basicblock |
| 493 | LeakDetector::addGarbageObject(this); |
Chris Lattner | 7279122 | 2002-10-28 20:59:49 +0000 | [diff] [blame] | 494 | } |
| 495 | |
Evan Cheng | 67f660c | 2006-11-30 07:08:44 +0000 | [diff] [blame] | 496 | void MachineInstr::addImplicitDefUseOperands() { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 497 | if (MCID->ImplicitDefs) |
Craig Topper | fac2598 | 2012-03-08 08:22:45 +0000 | [diff] [blame] | 498 | for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs) |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 499 | addOperand(MachineOperand::CreateReg(*ImpDefs, true, true)); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 500 | if (MCID->ImplicitUses) |
Craig Topper | fac2598 | 2012-03-08 08:22:45 +0000 | [diff] [blame] | 501 | for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses) |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 502 | addOperand(MachineOperand::CreateReg(*ImpUses, false, true)); |
Evan Cheng | d7de496 | 2006-11-13 23:34:06 +0000 | [diff] [blame] | 503 | } |
| 504 | |
Bob Wilson | 0855cad | 2010-04-09 04:34:03 +0000 | [diff] [blame] | 505 | /// MachineInstr ctor - This constructor creates a MachineInstr and adds the |
| 506 | /// implicit operands. It reserves space for the number of operands specified by |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 507 | /// the MCInstrDesc. |
| 508 | MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp) |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 509 | : MCID(&tid), Flags(0), AsmPrinterFlags(0), |
Benjamin Kramer | 861ea23 | 2012-03-16 16:39:27 +0000 | [diff] [blame] | 510 | NumMemRefs(0), MemRefs(0), Parent(0) { |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 511 | unsigned NumImplicitOps = 0; |
Bob Wilson | 1793ab9 | 2010-04-09 04:46:43 +0000 | [diff] [blame] | 512 | if (!NoImp) |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 513 | NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses(); |
| 514 | Operands.reserve(NumImplicitOps + MCID->getNumOperands()); |
Evan Cheng | fa94572 | 2007-10-13 02:23:01 +0000 | [diff] [blame] | 515 | if (!NoImp) |
| 516 | addImplicitDefUseOperands(); |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 517 | // Make sure that we get added to a machine basicblock |
| 518 | LeakDetector::addGarbageObject(this); |
Evan Cheng | d7de496 | 2006-11-13 23:34:06 +0000 | [diff] [blame] | 519 | } |
| 520 | |
Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 521 | /// MachineInstr ctor - As above, but with a DebugLoc. |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 522 | MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl, |
Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 523 | bool NoImp) |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 524 | : MCID(&tid), Flags(0), AsmPrinterFlags(0), |
Benjamin Kramer | 861ea23 | 2012-03-16 16:39:27 +0000 | [diff] [blame] | 525 | NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) { |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 526 | unsigned NumImplicitOps = 0; |
Bob Wilson | 1793ab9 | 2010-04-09 04:46:43 +0000 | [diff] [blame] | 527 | if (!NoImp) |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 528 | NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses(); |
| 529 | Operands.reserve(NumImplicitOps + MCID->getNumOperands()); |
Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 530 | if (!NoImp) |
| 531 | addImplicitDefUseOperands(); |
| 532 | // Make sure that we get added to a machine basicblock |
| 533 | LeakDetector::addGarbageObject(this); |
| 534 | } |
| 535 | |
| 536 | /// MachineInstr ctor - Work exactly the same as the ctor two above, except |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 537 | /// that the MachineInstr is created and added to the end of the specified |
Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 538 | /// basic block. |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 539 | MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid) |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 540 | : MCID(&tid), Flags(0), AsmPrinterFlags(0), |
Benjamin Kramer | 861ea23 | 2012-03-16 16:39:27 +0000 | [diff] [blame] | 541 | NumMemRefs(0), MemRefs(0), Parent(0) { |
Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 542 | assert(MBB && "Cannot use inserting ctor with null basic block!"); |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 543 | unsigned NumImplicitOps = |
| 544 | MCID->getNumImplicitDefs() + MCID->getNumImplicitUses(); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 545 | Operands.reserve(NumImplicitOps + MCID->getNumOperands()); |
Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 546 | addImplicitDefUseOperands(); |
| 547 | // Make sure that we get added to a machine basicblock |
| 548 | LeakDetector::addGarbageObject(this); |
| 549 | MBB->push_back(this); // Add instruction to end of basic block! |
| 550 | } |
| 551 | |
| 552 | /// MachineInstr ctor - As above, but with a DebugLoc. |
| 553 | /// |
| 554 | MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl, |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 555 | const MCInstrDesc &tid) |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 556 | : MCID(&tid), Flags(0), AsmPrinterFlags(0), |
Benjamin Kramer | 861ea23 | 2012-03-16 16:39:27 +0000 | [diff] [blame] | 557 | NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) { |
Chris Lattner | ddd7fcb | 2002-10-29 23:19:00 +0000 | [diff] [blame] | 558 | assert(MBB && "Cannot use inserting ctor with null basic block!"); |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 559 | unsigned NumImplicitOps = |
| 560 | MCID->getNumImplicitDefs() + MCID->getNumImplicitUses(); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 561 | Operands.reserve(NumImplicitOps + MCID->getNumOperands()); |
Evan Cheng | 67f660c | 2006-11-30 07:08:44 +0000 | [diff] [blame] | 562 | addImplicitDefUseOperands(); |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 563 | // Make sure that we get added to a machine basicblock |
| 564 | LeakDetector::addGarbageObject(this); |
Chris Lattner | ddd7fcb | 2002-10-29 23:19:00 +0000 | [diff] [blame] | 565 | MBB->push_back(this); // Add instruction to end of basic block! |
| 566 | } |
| 567 | |
Misha Brukman | ce22e76 | 2004-07-09 14:45:17 +0000 | [diff] [blame] | 568 | /// MachineInstr ctor - Copies MachineInstr arg exactly |
| 569 | /// |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 570 | MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI) |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 571 | : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0), |
Benjamin Kramer | 861ea23 | 2012-03-16 16:39:27 +0000 | [diff] [blame] | 572 | NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs), |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 573 | Parent(0), debugLoc(MI.getDebugLoc()) { |
Chris Lattner | 943b5e1 | 2006-05-04 19:14:44 +0000 | [diff] [blame] | 574 | Operands.reserve(MI.getNumOperands()); |
Tanya Lattner | b5159ed | 2004-05-23 20:58:02 +0000 | [diff] [blame] | 575 | |
Misha Brukman | ce22e76 | 2004-07-09 14:45:17 +0000 | [diff] [blame] | 576 | // Add operands |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 577 | for (unsigned i = 0; i != MI.getNumOperands(); ++i) |
| 578 | addOperand(MI.getOperand(i)); |
Tanya Lattner | 0c63e03 | 2004-05-24 03:14:18 +0000 | [diff] [blame] | 579 | |
Anton Korobeynikov | 6dd9747 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 580 | // Copy all the flags. |
| 581 | Flags = MI.Flags; |
| 582 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 583 | // Set parent to null. |
Chris Lattner | f20c1a4 | 2007-12-31 04:56:33 +0000 | [diff] [blame] | 584 | Parent = 0; |
Dan Gohman | 6116a73 | 2008-07-21 18:47:29 +0000 | [diff] [blame] | 585 | |
| 586 | LeakDetector::addGarbageObject(this); |
Tanya Lattner | 466b534 | 2004-05-23 19:35:12 +0000 | [diff] [blame] | 587 | } |
| 588 | |
Misha Brukman | ce22e76 | 2004-07-09 14:45:17 +0000 | [diff] [blame] | 589 | MachineInstr::~MachineInstr() { |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 590 | LeakDetector::removeGarbageObject(this); |
Chris Lattner | e12d6ab | 2007-12-30 06:11:04 +0000 | [diff] [blame] | 591 | #ifndef NDEBUG |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 592 | for (unsigned i = 0, e = Operands.size(); i != e; ++i) { |
Chris Lattner | e12d6ab | 2007-12-30 06:11:04 +0000 | [diff] [blame] | 593 | assert(Operands[i].ParentMI == this && "ParentMI mismatch!"); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 594 | assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) && |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 595 | "Reg operand def/use list corrupted"); |
| 596 | } |
Chris Lattner | e12d6ab | 2007-12-30 06:11:04 +0000 | [diff] [blame] | 597 | #endif |
Alkis Evlogimenos | aad5c05 | 2004-02-16 07:17:43 +0000 | [diff] [blame] | 598 | } |
| 599 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 600 | /// getRegInfo - If this instruction is embedded into a MachineFunction, |
| 601 | /// return the MachineRegisterInfo object for the current function, otherwise |
| 602 | /// return null. |
| 603 | MachineRegisterInfo *MachineInstr::getRegInfo() { |
| 604 | if (MachineBasicBlock *MBB = getParent()) |
Dan Gohman | 4e526b9 | 2008-07-08 23:59:09 +0000 | [diff] [blame] | 605 | return &MBB->getParent()->getRegInfo(); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 606 | return 0; |
| 607 | } |
| 608 | |
| 609 | /// RemoveRegOperandsFromUseLists - Unlink all of the register operands in |
| 610 | /// this instruction from their respective use lists. This requires that the |
| 611 | /// operands already be on their use lists. |
| 612 | void MachineInstr::RemoveRegOperandsFromUseLists() { |
| 613 | for (unsigned i = 0, e = Operands.size(); i != e; ++i) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 614 | if (Operands[i].isReg()) |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 615 | Operands[i].RemoveRegOperandFromRegInfo(); |
| 616 | } |
| 617 | } |
| 618 | |
| 619 | /// AddRegOperandsToUseLists - Add all of the register operands in |
| 620 | /// this instruction from their respective use lists. This requires that the |
| 621 | /// operands not be on their use lists yet. |
| 622 | void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) { |
| 623 | for (unsigned i = 0, e = Operands.size(); i != e; ++i) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 624 | if (Operands[i].isReg()) |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 625 | Operands[i].AddRegOperandToRegInfo(&RegInfo); |
| 626 | } |
| 627 | } |
| 628 | |
| 629 | |
| 630 | /// addOperand - Add the specified operand to the instruction. If it is an |
| 631 | /// implicit operand, it is added to the end of the operand list. If it is |
| 632 | /// an explicit operand it is added at the end of the explicit operand list |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 633 | /// (before the first implicit operand). |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 634 | void MachineInstr::addOperand(const MachineOperand &Op) { |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 635 | assert(MCID && "Cannot add operands before providing an instr descriptor"); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 636 | bool isImpReg = Op.isReg() && Op.isImplicit(); |
Dan Gohman | bcf28c0 | 2008-12-09 22:45:08 +0000 | [diff] [blame] | 637 | MachineRegisterInfo *RegInfo = getRegInfo(); |
| 638 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 639 | // If the Operands backing store is reallocated, all register operands must |
| 640 | // be removed and re-added to RegInfo. It is storing pointers to operands. |
| 641 | bool Reallocate = RegInfo && |
| 642 | !Operands.empty() && Operands.size() == Operands.capacity(); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 643 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 644 | // Find the insert location for the new operand. Implicit registers go at |
| 645 | // the end, everything goes before the implicit regs. |
| 646 | unsigned OpNo = Operands.size(); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 647 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 648 | // Remove all the implicit operands from RegInfo if they need to be shifted. |
| 649 | // FIXME: Allow mixed explicit and implicit operands on inline asm. |
| 650 | // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as |
| 651 | // implicit-defs, but they must not be moved around. See the FIXME in |
| 652 | // InstrEmitter.cpp. |
| 653 | if (!isImpReg && !isInlineAsm()) { |
| 654 | while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) { |
| 655 | --OpNo; |
| 656 | if (RegInfo) |
| 657 | Operands[OpNo].RemoveRegOperandFromRegInfo(); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 658 | } |
| 659 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 660 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 661 | // OpNo now points as the desired insertion point. Unless this is a variadic |
| 662 | // instruction, only implicit regs are allowed beyond MCID->getNumOperands(). |
Jakob Stoklund Olesen | 33a537a | 2012-07-04 23:53:23 +0000 | [diff] [blame^] | 663 | // RegMask operands go between the explicit and implicit operands. |
| 664 | assert((isImpReg || Op.isRegMask() || MCID->isVariadic() || |
| 665 | OpNo < MCID->getNumOperands()) && |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 666 | "Trying to add an operand to a machine instr that is already done!"); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 667 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 668 | // All operands from OpNo have been removed from RegInfo. If the Operands |
| 669 | // backing store needs to be reallocated, we also need to remove any other |
| 670 | // register operands. |
| 671 | if (Reallocate) |
| 672 | for (unsigned i = 0; i != OpNo; ++i) |
| 673 | if (Operands[i].isReg()) |
| 674 | Operands[i].RemoveRegOperandFromRegInfo(); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 675 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 676 | // Insert the new operand at OpNo. |
| 677 | Operands.insert(Operands.begin() + OpNo, Op); |
| 678 | Operands[OpNo].ParentMI = this; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 679 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 680 | // The Operands backing store has now been reallocated, so we can re-add the |
| 681 | // operands before OpNo. |
| 682 | if (Reallocate) |
| 683 | for (unsigned i = 0; i != OpNo; ++i) |
| 684 | if (Operands[i].isReg()) |
| 685 | Operands[i].AddRegOperandToRegInfo(RegInfo); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 686 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 687 | // When adding a register operand, tell RegInfo about it. |
| 688 | if (Operands[OpNo].isReg()) { |
| 689 | // Add the new operand to RegInfo, even when RegInfo is NULL. |
| 690 | // This will initialize the linked list pointers. |
| 691 | Operands[OpNo].AddRegOperandToRegInfo(RegInfo); |
| 692 | // If the register operand is flagged as early, mark the operand as such. |
| 693 | if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1) |
| 694 | Operands[OpNo].setIsEarlyClobber(true); |
| 695 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 696 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 697 | // Re-add all the implicit ops. |
| 698 | if (RegInfo) { |
| 699 | for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 700 | assert(Operands[i].isReg() && "Should only be an implicit reg!"); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 701 | Operands[i].AddRegOperandToRegInfo(RegInfo); |
| 702 | } |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 703 | } |
| 704 | } |
| 705 | |
| 706 | /// RemoveOperand - Erase an operand from an instruction, leaving it with one |
| 707 | /// fewer operand than it started with. |
| 708 | /// |
| 709 | void MachineInstr::RemoveOperand(unsigned OpNo) { |
| 710 | assert(OpNo < Operands.size() && "Invalid operand number"); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 711 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 712 | // Special case removing the last one. |
| 713 | if (OpNo == Operands.size()-1) { |
| 714 | // If needed, remove from the reg def/use list. |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 715 | if (Operands.back().isReg() && Operands.back().isOnRegUseList()) |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 716 | Operands.back().RemoveRegOperandFromRegInfo(); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 717 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 718 | Operands.pop_back(); |
| 719 | return; |
| 720 | } |
| 721 | |
| 722 | // Otherwise, we are removing an interior operand. If we have reginfo to |
| 723 | // update, remove all operands that will be shifted down from their reg lists, |
| 724 | // move everything down, then re-add them. |
| 725 | MachineRegisterInfo *RegInfo = getRegInfo(); |
| 726 | if (RegInfo) { |
| 727 | for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 728 | if (Operands[i].isReg()) |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 729 | Operands[i].RemoveRegOperandFromRegInfo(); |
| 730 | } |
| 731 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 732 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 733 | Operands.erase(Operands.begin()+OpNo); |
| 734 | |
| 735 | if (RegInfo) { |
| 736 | for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 737 | if (Operands[i].isReg()) |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 738 | Operands[i].AddRegOperandToRegInfo(RegInfo); |
| 739 | } |
| 740 | } |
| 741 | } |
| 742 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 743 | /// addMemOperand - Add a MachineMemOperand to the machine instruction. |
| 744 | /// This function should be used only occasionally. The setMemRefs function |
| 745 | /// is the primary method for setting up a MachineInstr's MemRefs list. |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 746 | void MachineInstr::addMemOperand(MachineFunction &MF, |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 747 | MachineMemOperand *MO) { |
| 748 | mmo_iterator OldMemRefs = MemRefs; |
Benjamin Kramer | 861ea23 | 2012-03-16 16:39:27 +0000 | [diff] [blame] | 749 | uint16_t OldNumMemRefs = NumMemRefs; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 750 | |
Benjamin Kramer | 861ea23 | 2012-03-16 16:39:27 +0000 | [diff] [blame] | 751 | uint16_t NewNum = NumMemRefs + 1; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 752 | mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 753 | |
Benjamin Kramer | 861ea23 | 2012-03-16 16:39:27 +0000 | [diff] [blame] | 754 | std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs); |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 755 | NewMemRefs[NewNum - 1] = MO; |
| 756 | |
| 757 | MemRefs = NewMemRefs; |
Benjamin Kramer | 861ea23 | 2012-03-16 16:39:27 +0000 | [diff] [blame] | 758 | NumMemRefs = NewNum; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 759 | } |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 760 | |
Benjamin Kramer | 85f9cef | 2012-03-17 17:03:45 +0000 | [diff] [blame] | 761 | bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const { |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 762 | const MachineBasicBlock *MBB = getParent(); |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 763 | MachineBasicBlock::const_instr_iterator MII = *this; ++MII; |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 764 | while (MII != MBB->end() && MII->isInsideBundle()) { |
Benjamin Kramer | 85f9cef | 2012-03-17 17:03:45 +0000 | [diff] [blame] | 765 | if (MII->getDesc().getFlags() & Mask) { |
Evan Cheng | 43d5d4c | 2011-12-08 19:23:10 +0000 | [diff] [blame] | 766 | if (Type == AnyInBundle) |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 767 | return true; |
| 768 | } else { |
Evan Cheng | 43d5d4c | 2011-12-08 19:23:10 +0000 | [diff] [blame] | 769 | if (Type == AllInBundle) |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 770 | return false; |
| 771 | } |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 772 | ++MII; |
| 773 | } |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 774 | |
Evan Cheng | 43d5d4c | 2011-12-08 19:23:10 +0000 | [diff] [blame] | 775 | return Type == AllInBundle; |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 776 | } |
| 777 | |
Evan Cheng | 506049f | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 778 | bool MachineInstr::isIdenticalTo(const MachineInstr *Other, |
| 779 | MICheckType Check) const { |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 780 | // If opcodes or number of operands are not the same then the two |
| 781 | // instructions are obviously not identical. |
| 782 | if (Other->getOpcode() != getOpcode() || |
| 783 | Other->getNumOperands() != getNumOperands()) |
| 784 | return false; |
| 785 | |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 786 | if (isBundle()) { |
| 787 | // Both instructions are bundles, compare MIs inside the bundle. |
| 788 | MachineBasicBlock::const_instr_iterator I1 = *this; |
| 789 | MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end(); |
| 790 | MachineBasicBlock::const_instr_iterator I2 = *Other; |
| 791 | MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end(); |
| 792 | while (++I1 != E1 && I1->isInsideBundle()) { |
| 793 | ++I2; |
| 794 | if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check)) |
| 795 | return false; |
| 796 | } |
| 797 | } |
| 798 | |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 799 | // Check operands to make sure they match. |
| 800 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 801 | const MachineOperand &MO = getOperand(i); |
| 802 | const MachineOperand &OMO = Other->getOperand(i); |
Evan Cheng | cbc988b | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 803 | if (!MO.isReg()) { |
| 804 | if (!MO.isIdenticalTo(OMO)) |
| 805 | return false; |
| 806 | continue; |
| 807 | } |
| 808 | |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 809 | // Clients may or may not want to ignore defs when testing for equality. |
| 810 | // For example, machine CSE pass only cares about finding common |
| 811 | // subexpressions, so it's safe to ignore virtual register defs. |
Evan Cheng | cbc988b | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 812 | if (MO.isDef()) { |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 813 | if (Check == IgnoreDefs) |
| 814 | continue; |
Evan Cheng | cbc988b | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 815 | else if (Check == IgnoreVRegDefs) { |
| 816 | if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) || |
| 817 | TargetRegisterInfo::isPhysicalRegister(OMO.getReg())) |
| 818 | if (MO.getReg() != OMO.getReg()) |
| 819 | return false; |
| 820 | } else { |
| 821 | if (!MO.isIdenticalTo(OMO)) |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 822 | return false; |
Evan Cheng | cbc988b | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 823 | if (Check == CheckKillDead && MO.isDead() != OMO.isDead()) |
| 824 | return false; |
| 825 | } |
| 826 | } else { |
| 827 | if (!MO.isIdenticalTo(OMO)) |
| 828 | return false; |
| 829 | if (Check == CheckKillDead && MO.isKill() != OMO.isKill()) |
| 830 | return false; |
| 831 | } |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 832 | } |
Devang Patel | 9194c67 | 2011-07-07 17:45:33 +0000 | [diff] [blame] | 833 | // If DebugLoc does not match then two dbg.values are not identical. |
| 834 | if (isDebugValue()) |
| 835 | if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown() |
| 836 | && getDebugLoc() != Other->getDebugLoc()) |
| 837 | return false; |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 838 | return true; |
Evan Cheng | 506049f | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 839 | } |
| 840 | |
Chris Lattner | 48d7c06 | 2006-04-17 21:35:41 +0000 | [diff] [blame] | 841 | /// removeFromParent - This method unlinks 'this' from the containing basic |
| 842 | /// block, and returns it, but does not delete it. |
| 843 | MachineInstr *MachineInstr::removeFromParent() { |
| 844 | assert(getParent() && "Not embedded in a basic block!"); |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 845 | |
| 846 | // If it's a bundle then remove the MIs inside the bundle as well. |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 847 | if (isBundle()) { |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 848 | MachineBasicBlock *MBB = getParent(); |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 849 | MachineBasicBlock::instr_iterator MII = *this; ++MII; |
| 850 | MachineBasicBlock::instr_iterator E = MBB->instr_end(); |
| 851 | while (MII != E && MII->isInsideBundle()) { |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 852 | MachineInstr *MI = &*MII; |
| 853 | ++MII; |
| 854 | MBB->remove(MI); |
| 855 | } |
| 856 | } |
Chris Lattner | 48d7c06 | 2006-04-17 21:35:41 +0000 | [diff] [blame] | 857 | getParent()->remove(this); |
| 858 | return this; |
| 859 | } |
| 860 | |
| 861 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 862 | /// eraseFromParent - This method unlinks 'this' from the containing basic |
| 863 | /// block, and deletes it. |
| 864 | void MachineInstr::eraseFromParent() { |
| 865 | assert(getParent() && "Not embedded in a basic block!"); |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 866 | // If it's a bundle then remove the MIs inside the bundle as well. |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 867 | if (isBundle()) { |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 868 | MachineBasicBlock *MBB = getParent(); |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 869 | MachineBasicBlock::instr_iterator MII = *this; ++MII; |
| 870 | MachineBasicBlock::instr_iterator E = MBB->instr_end(); |
| 871 | while (MII != E && MII->isInsideBundle()) { |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 872 | MachineInstr *MI = &*MII; |
| 873 | ++MII; |
| 874 | MBB->erase(MI); |
| 875 | } |
| 876 | } |
Andrew Trick | d88d278 | 2012-06-05 21:44:23 +0000 | [diff] [blame] | 877 | // Erase the individual instruction, which may itself be inside a bundle. |
| 878 | getParent()->erase_instr(this); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 879 | } |
| 880 | |
| 881 | |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 882 | /// getNumExplicitOperands - Returns the number of non-implicit operands. |
| 883 | /// |
| 884 | unsigned MachineInstr::getNumExplicitOperands() const { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 885 | unsigned NumOperands = MCID->getNumOperands(); |
| 886 | if (!MCID->isVariadic()) |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 887 | return NumOperands; |
| 888 | |
Dan Gohman | 9407cd4 | 2009-04-15 17:59:11 +0000 | [diff] [blame] | 889 | for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) { |
| 890 | const MachineOperand &MO = getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 891 | if (!MO.isReg() || !MO.isImplicit()) |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 892 | NumOperands++; |
| 893 | } |
| 894 | return NumOperands; |
| 895 | } |
| 896 | |
Andrew Trick | 99a7a13 | 2012-02-08 02:17:25 +0000 | [diff] [blame] | 897 | /// isBundled - Return true if this instruction part of a bundle. This is true |
| 898 | /// if either itself or its following instruction is marked "InsideBundle". |
| 899 | bool MachineInstr::isBundled() const { |
| 900 | if (isInsideBundle()) |
| 901 | return true; |
| 902 | MachineBasicBlock::const_instr_iterator nextMI = this; |
| 903 | ++nextMI; |
| 904 | return nextMI != Parent->instr_end() && nextMI->isInsideBundle(); |
| 905 | } |
| 906 | |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 907 | bool MachineInstr::isStackAligningInlineAsm() const { |
| 908 | if (isInlineAsm()) { |
| 909 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
| 910 | if (ExtraInfo & InlineAsm::Extra_IsAlignStack) |
| 911 | return true; |
| 912 | } |
| 913 | return false; |
| 914 | } |
Chris Lattner | 8ace2cd | 2006-10-20 22:39:59 +0000 | [diff] [blame] | 915 | |
Jakob Stoklund Olesen | 9dfaacb | 2011-10-12 23:37:33 +0000 | [diff] [blame] | 916 | int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx, |
| 917 | unsigned *GroupNo) const { |
| 918 | assert(isInlineAsm() && "Expected an inline asm instruction"); |
| 919 | assert(OpIdx < getNumOperands() && "OpIdx out of range"); |
| 920 | |
| 921 | // Ignore queries about the initial operands. |
| 922 | if (OpIdx < InlineAsm::MIOp_FirstOperand) |
| 923 | return -1; |
| 924 | |
| 925 | unsigned Group = 0; |
| 926 | unsigned NumOps; |
| 927 | for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e; |
| 928 | i += NumOps) { |
| 929 | const MachineOperand &FlagMO = getOperand(i); |
| 930 | // If we reach the implicit register operands, stop looking. |
| 931 | if (!FlagMO.isImm()) |
| 932 | return -1; |
| 933 | NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm()); |
| 934 | if (i + NumOps > OpIdx) { |
| 935 | if (GroupNo) |
| 936 | *GroupNo = Group; |
| 937 | return i; |
| 938 | } |
| 939 | ++Group; |
| 940 | } |
| 941 | return -1; |
| 942 | } |
| 943 | |
Jakob Stoklund Olesen | f591697 | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 944 | const TargetRegisterClass* |
| 945 | MachineInstr::getRegClassConstraint(unsigned OpIdx, |
| 946 | const TargetInstrInfo *TII, |
| 947 | const TargetRegisterInfo *TRI) const { |
Jakob Stoklund Olesen | 397fc48 | 2012-05-07 22:10:26 +0000 | [diff] [blame] | 948 | assert(getParent() && "Can't have an MBB reference here!"); |
| 949 | assert(getParent()->getParent() && "Can't have an MF reference here!"); |
| 950 | const MachineFunction &MF = *getParent()->getParent(); |
| 951 | |
Jakob Stoklund Olesen | f591697 | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 952 | // Most opcodes have fixed constraints in their MCInstrDesc. |
| 953 | if (!isInlineAsm()) |
Jakob Stoklund Olesen | 397fc48 | 2012-05-07 22:10:26 +0000 | [diff] [blame] | 954 | return TII->getRegClass(getDesc(), OpIdx, TRI, MF); |
Jakob Stoklund Olesen | f591697 | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 955 | |
| 956 | if (!getOperand(OpIdx).isReg()) |
| 957 | return NULL; |
| 958 | |
| 959 | // For tied uses on inline asm, get the constraint from the def. |
| 960 | unsigned DefIdx; |
| 961 | if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx)) |
| 962 | OpIdx = DefIdx; |
| 963 | |
| 964 | // Inline asm stores register class constraints in the flag word. |
| 965 | int FlagIdx = findInlineAsmFlagIdx(OpIdx); |
| 966 | if (FlagIdx < 0) |
| 967 | return NULL; |
| 968 | |
| 969 | unsigned Flag = getOperand(FlagIdx).getImm(); |
| 970 | unsigned RCID; |
| 971 | if (InlineAsm::hasRegClassConstraint(Flag, RCID)) |
| 972 | return TRI->getRegClass(RCID); |
| 973 | |
| 974 | // Assume that all registers in a memory operand are pointers. |
| 975 | if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem) |
Jakob Stoklund Olesen | 397fc48 | 2012-05-07 22:10:26 +0000 | [diff] [blame] | 976 | return TRI->getPointerRegClass(MF); |
Jakob Stoklund Olesen | f591697 | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 977 | |
| 978 | return NULL; |
| 979 | } |
| 980 | |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 981 | /// getBundleSize - Return the number of instructions inside the MI bundle. |
| 982 | unsigned MachineInstr::getBundleSize() const { |
| 983 | assert(isBundle() && "Expecting a bundle"); |
| 984 | |
| 985 | MachineBasicBlock::const_instr_iterator I = *this; |
| 986 | unsigned Size = 0; |
| 987 | while ((++I)->isInsideBundle()) { |
| 988 | ++Size; |
| 989 | } |
| 990 | assert(Size > 1 && "Malformed bundle"); |
| 991 | |
| 992 | return Size; |
| 993 | } |
| 994 | |
Evan Cheng | faa5107 | 2007-04-26 19:00:32 +0000 | [diff] [blame] | 995 | /// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of |
Jim Grosbach | f9ca50e | 2009-09-17 17:57:26 +0000 | [diff] [blame] | 996 | /// the specific register or -1 if it is not found. It further tightens |
Evan Cheng | 76d7e76 | 2007-02-23 01:04:26 +0000 | [diff] [blame] | 997 | /// the search criteria to a use that kills the register if isKill is true. |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 998 | int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill, |
| 999 | const TargetRegisterInfo *TRI) const { |
Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1000 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
Evan Cheng | f277ee4 | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1001 | const MachineOperand &MO = getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1002 | if (!MO.isReg() || !MO.isUse()) |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1003 | continue; |
| 1004 | unsigned MOReg = MO.getReg(); |
| 1005 | if (!MOReg) |
| 1006 | continue; |
| 1007 | if (MOReg == Reg || |
| 1008 | (TRI && |
| 1009 | TargetRegisterInfo::isPhysicalRegister(MOReg) && |
| 1010 | TargetRegisterInfo::isPhysicalRegister(Reg) && |
| 1011 | TRI->isSubRegister(MOReg, Reg))) |
Evan Cheng | 76d7e76 | 2007-02-23 01:04:26 +0000 | [diff] [blame] | 1012 | if (!isKill || MO.isKill()) |
Evan Cheng | 32eb1f1 | 2007-03-26 22:37:45 +0000 | [diff] [blame] | 1013 | return i; |
Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1014 | } |
Evan Cheng | 32eb1f1 | 2007-03-26 22:37:45 +0000 | [diff] [blame] | 1015 | return -1; |
Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1016 | } |
Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1017 | |
Jakob Stoklund Olesen | 18b2c9d | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1018 | /// readsWritesVirtualRegister - Return a pair of bools (reads, writes) |
| 1019 | /// indicating if this instruction reads or writes Reg. This also considers |
| 1020 | /// partial defines. |
| 1021 | std::pair<bool,bool> |
| 1022 | MachineInstr::readsWritesVirtualRegister(unsigned Reg, |
| 1023 | SmallVectorImpl<unsigned> *Ops) const { |
| 1024 | bool PartDef = false; // Partial redefine. |
| 1025 | bool FullDef = false; // Full define. |
| 1026 | bool Use = false; |
Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1027 | |
| 1028 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1029 | const MachineOperand &MO = getOperand(i); |
| 1030 | if (!MO.isReg() || MO.getReg() != Reg) |
| 1031 | continue; |
Jakob Stoklund Olesen | 18b2c9d | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1032 | if (Ops) |
| 1033 | Ops->push_back(i); |
Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1034 | if (MO.isUse()) |
Jakob Stoklund Olesen | 18b2c9d | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1035 | Use |= !MO.isUndef(); |
Jakob Stoklund Olesen | 201f246 | 2011-08-19 00:30:17 +0000 | [diff] [blame] | 1036 | else if (MO.getSubReg() && !MO.isUndef()) |
| 1037 | // A partial <def,undef> doesn't count as reading the register. |
Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1038 | PartDef = true; |
| 1039 | else |
| 1040 | FullDef = true; |
| 1041 | } |
Jakob Stoklund Olesen | 18b2c9d | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1042 | // A partial redefine uses Reg unless there is also a full define. |
| 1043 | return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef); |
Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1044 | } |
| 1045 | |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1046 | /// findRegisterDefOperandIdx() - Returns the operand index that is a def of |
Dan Gohman | 703bfe6 | 2008-05-06 00:20:10 +0000 | [diff] [blame] | 1047 | /// the specified register or -1 if it is not found. If isDead is true, defs |
| 1048 | /// that are not dead are skipped. If TargetRegisterInfo is non-null, then it |
| 1049 | /// also checks if there is a def of a super-register. |
Evan Cheng | 1015ba7 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 1050 | int |
| 1051 | MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap, |
| 1052 | const TargetRegisterInfo *TRI) const { |
| 1053 | bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1054 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1055 | const MachineOperand &MO = getOperand(i); |
Jakob Stoklund Olesen | 1cf8b0f | 2012-02-14 23:49:37 +0000 | [diff] [blame] | 1056 | // Accept regmask operands when Overlap is set. |
| 1057 | // Ignore them when looking for a specific def operand (Overlap == false). |
| 1058 | if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg)) |
| 1059 | return i; |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1060 | if (!MO.isReg() || !MO.isDef()) |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1061 | continue; |
| 1062 | unsigned MOReg = MO.getReg(); |
Evan Cheng | 1015ba7 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 1063 | bool Found = (MOReg == Reg); |
| 1064 | if (!Found && TRI && isPhys && |
| 1065 | TargetRegisterInfo::isPhysicalRegister(MOReg)) { |
| 1066 | if (Overlap) |
| 1067 | Found = TRI->regsOverlap(MOReg, Reg); |
| 1068 | else |
| 1069 | Found = TRI->isSubRegister(MOReg, Reg); |
| 1070 | } |
| 1071 | if (Found && (!isDead || MO.isDead())) |
| 1072 | return i; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1073 | } |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1074 | return -1; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1075 | } |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1076 | |
Evan Cheng | f277ee4 | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1077 | /// findFirstPredOperandIdx() - Find the index of the first operand in the |
| 1078 | /// operand list that is used to represent the predicate. It returns -1 if |
| 1079 | /// none is found. |
| 1080 | int MachineInstr::findFirstPredOperandIdx() const { |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 1081 | // Don't call MCID.findFirstPredOperandIdx() because this variant |
| 1082 | // is sometimes called on an instruction that's not yet complete, and |
| 1083 | // so the number of operands is less than the MCID indicates. In |
| 1084 | // particular, the PTX target does this. |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1085 | const MCInstrDesc &MCID = getDesc(); |
| 1086 | if (MCID.isPredicable()) { |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1087 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1088 | if (MCID.OpInfo[i].isPredicate()) |
Evan Cheng | f277ee4 | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1089 | return i; |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1090 | } |
| 1091 | |
Evan Cheng | f277ee4 | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1092 | return -1; |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1093 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1094 | |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 1095 | /// isRegTiedToUseOperand - Given the index of a register def operand, |
| 1096 | /// check if the register def is tied to a source operand, due to either |
| 1097 | /// two-address elimination or inline assembly constraints. Returns the |
| 1098 | /// first tied use operand index by reference is UseOpIdx is not null. |
Jakob Stoklund Olesen | ce9be2c | 2009-04-29 20:57:16 +0000 | [diff] [blame] | 1099 | bool MachineInstr:: |
| 1100 | isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const { |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 1101 | if (isInlineAsm()) { |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1102 | assert(DefOpIdx > InlineAsm::MIOp_FirstOperand); |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 1103 | const MachineOperand &MO = getOperand(DefOpIdx); |
Chris Lattner | c30aa7b | 2009-04-09 23:33:34 +0000 | [diff] [blame] | 1104 | if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0) |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1105 | return false; |
Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 1106 | // Determine the actual operand index that corresponds to this index. |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1107 | unsigned DefNo = 0; |
Jakob Stoklund Olesen | 9dfaacb | 2011-10-12 23:37:33 +0000 | [diff] [blame] | 1108 | int FlagIdx = findInlineAsmFlagIdx(DefOpIdx, &DefNo); |
| 1109 | if (FlagIdx < 0) |
| 1110 | return false; |
| 1111 | |
| 1112 | // Which part of the group is DefOpIdx? |
| 1113 | unsigned DefPart = DefOpIdx - (FlagIdx + 1); |
| 1114 | |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1115 | for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); |
| 1116 | i != e; ++i) { |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1117 | const MachineOperand &FMO = getOperand(i); |
| 1118 | if (!FMO.isImm()) |
| 1119 | continue; |
| 1120 | if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse()) |
| 1121 | continue; |
| 1122 | unsigned Idx; |
Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 1123 | if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) && |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 1124 | Idx == DefNo) { |
| 1125 | if (UseOpIdx) |
Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 1126 | *UseOpIdx = (unsigned)i + 1 + DefPart; |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1127 | return true; |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 1128 | } |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1129 | } |
Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 1130 | return false; |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1131 | } |
| 1132 | |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 1133 | assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!"); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1134 | const MCInstrDesc &MCID = getDesc(); |
| 1135 | for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) { |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 1136 | const MachineOperand &MO = getOperand(i); |
Dan Gohman | 2ce7f20 | 2008-12-05 05:45:42 +0000 | [diff] [blame] | 1137 | if (MO.isReg() && MO.isUse() && |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1138 | MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) { |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 1139 | if (UseOpIdx) |
| 1140 | *UseOpIdx = (unsigned)i; |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 1141 | return true; |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 1142 | } |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1143 | } |
| 1144 | return false; |
| 1145 | } |
| 1146 | |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 1147 | /// isRegTiedToDefOperand - Return true if the operand of the specified index |
| 1148 | /// is a register use and it is tied to an def operand. It also returns the def |
| 1149 | /// operand index by reference. |
Jakob Stoklund Olesen | ce9be2c | 2009-04-29 20:57:16 +0000 | [diff] [blame] | 1150 | bool MachineInstr:: |
| 1151 | isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const { |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 1152 | if (isInlineAsm()) { |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1153 | const MachineOperand &MO = getOperand(UseOpIdx); |
Chris Lattner | 0c8382c | 2009-04-09 16:50:43 +0000 | [diff] [blame] | 1154 | if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0) |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1155 | return false; |
Jakob Stoklund Olesen | 57e599a | 2009-07-16 20:58:34 +0000 | [diff] [blame] | 1156 | |
| 1157 | // Find the flag operand corresponding to UseOpIdx |
Jakob Stoklund Olesen | 9dfaacb | 2011-10-12 23:37:33 +0000 | [diff] [blame] | 1158 | int FlagIdx = findInlineAsmFlagIdx(UseOpIdx); |
| 1159 | if (FlagIdx < 0) |
Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 1160 | return false; |
Jakob Stoklund Olesen | 9dfaacb | 2011-10-12 23:37:33 +0000 | [diff] [blame] | 1161 | |
Jakob Stoklund Olesen | 57e599a | 2009-07-16 20:58:34 +0000 | [diff] [blame] | 1162 | const MachineOperand &UFMO = getOperand(FlagIdx); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1163 | unsigned DefNo; |
| 1164 | if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) { |
| 1165 | if (!DefOpIdx) |
| 1166 | return true; |
| 1167 | |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1168 | unsigned DefIdx = InlineAsm::MIOp_FirstOperand; |
Dale Johannesen | f1e309e | 2010-07-02 20:16:09 +0000 | [diff] [blame] | 1169 | // Remember to adjust the index. First operand is asm string, second is |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1170 | // the HasSideEffects and AlignStack bits, then there is a flag for each. |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1171 | while (DefNo) { |
| 1172 | const MachineOperand &FMO = getOperand(DefIdx); |
| 1173 | assert(FMO.isImm()); |
| 1174 | // Skip over this def. |
| 1175 | DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1; |
| 1176 | --DefNo; |
| 1177 | } |
Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 1178 | *DefOpIdx = DefIdx + UseOpIdx - FlagIdx; |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1179 | return true; |
| 1180 | } |
| 1181 | return false; |
| 1182 | } |
| 1183 | |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1184 | const MCInstrDesc &MCID = getDesc(); |
| 1185 | if (UseOpIdx >= MCID.getNumOperands()) |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 1186 | return false; |
| 1187 | const MachineOperand &MO = getOperand(UseOpIdx); |
| 1188 | if (!MO.isReg() || !MO.isUse()) |
| 1189 | return false; |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1190 | int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO); |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 1191 | if (DefIdx == -1) |
| 1192 | return false; |
| 1193 | if (DefOpIdx) |
| 1194 | *DefOpIdx = (unsigned)DefIdx; |
| 1195 | return true; |
| 1196 | } |
| 1197 | |
Dan Gohman | e6cd757 | 2010-05-13 20:34:42 +0000 | [diff] [blame] | 1198 | /// clearKillInfo - Clears kill flags on all operands. |
| 1199 | /// |
| 1200 | void MachineInstr::clearKillInfo() { |
| 1201 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1202 | MachineOperand &MO = getOperand(i); |
| 1203 | if (MO.isReg() && MO.isUse()) |
| 1204 | MO.setIsKill(false); |
| 1205 | } |
| 1206 | } |
| 1207 | |
Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1208 | /// copyKillDeadInfo - Copies kill / dead operand properties from MI. |
| 1209 | /// |
| 1210 | void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) { |
| 1211 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1212 | const MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1213 | if (!MO.isReg() || (!MO.isKill() && !MO.isDead())) |
Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1214 | continue; |
| 1215 | for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) { |
| 1216 | MachineOperand &MOp = getOperand(j); |
| 1217 | if (!MOp.isIdenticalTo(MO)) |
| 1218 | continue; |
| 1219 | if (MO.isKill()) |
| 1220 | MOp.setIsKill(); |
| 1221 | else |
| 1222 | MOp.setIsDead(); |
| 1223 | break; |
| 1224 | } |
| 1225 | } |
| 1226 | } |
| 1227 | |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1228 | /// copyPredicates - Copies predicate operand(s) from MI. |
| 1229 | void MachineInstr::copyPredicates(const MachineInstr *MI) { |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 1230 | assert(!isBundle() && "MachineInstr::copyPredicates() can't handle bundles"); |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1231 | |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1232 | const MCInstrDesc &MCID = MI->getDesc(); |
| 1233 | if (!MCID.isPredicable()) |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1234 | return; |
| 1235 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1236 | if (MCID.OpInfo[i].isPredicate()) { |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1237 | // Predicated operands must be last operands. |
| 1238 | addOperand(MI->getOperand(i)); |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1239 | } |
| 1240 | } |
| 1241 | } |
| 1242 | |
Jakob Stoklund Olesen | 9edf7de | 2010-06-02 22:47:25 +0000 | [diff] [blame] | 1243 | void MachineInstr::substituteRegister(unsigned FromReg, |
| 1244 | unsigned ToReg, |
| 1245 | unsigned SubIdx, |
| 1246 | const TargetRegisterInfo &RegInfo) { |
| 1247 | if (TargetRegisterInfo::isPhysicalRegister(ToReg)) { |
| 1248 | if (SubIdx) |
| 1249 | ToReg = RegInfo.getSubReg(ToReg, SubIdx); |
| 1250 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1251 | MachineOperand &MO = getOperand(i); |
| 1252 | if (!MO.isReg() || MO.getReg() != FromReg) |
| 1253 | continue; |
| 1254 | MO.substPhysReg(ToReg, RegInfo); |
| 1255 | } |
| 1256 | } else { |
| 1257 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1258 | MachineOperand &MO = getOperand(i); |
| 1259 | if (!MO.isReg() || MO.getReg() != FromReg) |
| 1260 | continue; |
| 1261 | MO.substVirtReg(ToReg, SubIdx, RegInfo); |
| 1262 | } |
| 1263 | } |
| 1264 | } |
| 1265 | |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1266 | /// isSafeToMove - Return true if it is safe to move this instruction. If |
| 1267 | /// SawStore is set to true, it means that there is a store (or call) between |
| 1268 | /// the instruction's location and its intended destination. |
Dan Gohman | b3b930a | 2008-11-18 19:04:29 +0000 | [diff] [blame] | 1269 | bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII, |
Evan Cheng | ac1abde | 2010-03-02 19:03:01 +0000 | [diff] [blame] | 1270 | AliasAnalysis *AA, |
| 1271 | bool &SawStore) const { |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1272 | // Ignore stuff that we obviously can't move. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1273 | if (mayStore() || isCall()) { |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1274 | SawStore = true; |
| 1275 | return false; |
| 1276 | } |
Evan Cheng | 30a343a | 2011-01-07 21:08:26 +0000 | [diff] [blame] | 1277 | |
| 1278 | if (isLabel() || isDebugValue() || |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1279 | isTerminator() || hasUnmodeledSideEffects()) |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1280 | return false; |
| 1281 | |
| 1282 | // See if this instruction does a load. If so, we have to guarantee that the |
| 1283 | // loaded value doesn't change between the load and the its intended |
| 1284 | // destination. The check for isInvariantLoad gives the targe the chance to |
| 1285 | // classify the load as always returning a constant, e.g. a constant pool |
| 1286 | // load. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1287 | if (mayLoad() && !isInvariantLoad(AA)) |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1288 | // Otherwise, this is a real load. If there is a store between the load and |
Evan Cheng | 7cc2c40 | 2009-07-28 21:49:18 +0000 | [diff] [blame] | 1289 | // end of block, or if the load is volatile, we can't move it. |
Dan Gohman | d790a5c | 2008-10-02 15:04:30 +0000 | [diff] [blame] | 1290 | return !SawStore && !hasVolatileMemoryRef(); |
Dan Gohman | 3e4fb70 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1291 | |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1292 | return true; |
| 1293 | } |
| 1294 | |
Evan Cheng | df3b993 | 2008-08-27 20:33:50 +0000 | [diff] [blame] | 1295 | /// isSafeToReMat - Return true if it's safe to rematerialize the specified |
| 1296 | /// instruction which defined the specified register instead of copying it. |
Dan Gohman | b3b930a | 2008-11-18 19:04:29 +0000 | [diff] [blame] | 1297 | bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII, |
Evan Cheng | ac1abde | 2010-03-02 19:03:01 +0000 | [diff] [blame] | 1298 | AliasAnalysis *AA, |
| 1299 | unsigned DstReg) const { |
Evan Cheng | df3b993 | 2008-08-27 20:33:50 +0000 | [diff] [blame] | 1300 | bool SawStore = false; |
Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 1301 | if (!TII->isTriviallyReMaterializable(this, AA) || |
Evan Cheng | ac1abde | 2010-03-02 19:03:01 +0000 | [diff] [blame] | 1302 | !isSafeToMove(TII, AA, SawStore)) |
Evan Cheng | df3b993 | 2008-08-27 20:33:50 +0000 | [diff] [blame] | 1303 | return false; |
| 1304 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 1305 | const MachineOperand &MO = getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1306 | if (!MO.isReg()) |
Evan Cheng | df3b993 | 2008-08-27 20:33:50 +0000 | [diff] [blame] | 1307 | continue; |
| 1308 | // FIXME: For now, do not remat any instruction with register operands. |
| 1309 | // Later on, we can loosen the restriction is the register operands have |
| 1310 | // not been modified between the def and use. Note, this is different from |
Evan Cheng | 8763c1c | 2008-08-27 20:58:54 +0000 | [diff] [blame] | 1311 | // MachineSink because the code is no longer in two-address form (at least |
Evan Cheng | df3b993 | 2008-08-27 20:33:50 +0000 | [diff] [blame] | 1312 | // partially). |
| 1313 | if (MO.isUse()) |
| 1314 | return false; |
| 1315 | else if (!MO.isDead() && MO.getReg() != DstReg) |
| 1316 | return false; |
| 1317 | } |
| 1318 | return true; |
| 1319 | } |
| 1320 | |
Dan Gohman | 3e4fb70 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1321 | /// hasVolatileMemoryRef - Return true if this instruction may have a |
| 1322 | /// volatile memory reference, or if the information describing the |
| 1323 | /// memory reference is not available. Return false if it is known to |
| 1324 | /// have no volatile memory references. |
| 1325 | bool MachineInstr::hasVolatileMemoryRef() const { |
| 1326 | // An instruction known never to access memory won't have a volatile access. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1327 | if (!mayStore() && |
| 1328 | !mayLoad() && |
| 1329 | !isCall() && |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1330 | !hasUnmodeledSideEffects()) |
Dan Gohman | 3e4fb70 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1331 | return false; |
| 1332 | |
| 1333 | // Otherwise, if the instruction has no memory reference information, |
| 1334 | // conservatively assume it wasn't preserved. |
| 1335 | if (memoperands_empty()) |
| 1336 | return true; |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1337 | |
Dan Gohman | 3e4fb70 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1338 | // Check the memory reference information for volatile references. |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1339 | for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I) |
| 1340 | if ((*I)->isVolatile()) |
Dan Gohman | 3e4fb70 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1341 | return true; |
| 1342 | |
| 1343 | return false; |
| 1344 | } |
| 1345 | |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1346 | /// isInvariantLoad - Return true if this instruction is loading from a |
| 1347 | /// location whose value is invariant across the function. For example, |
Dan Gohman | f451cb8 | 2010-02-10 16:03:48 +0000 | [diff] [blame] | 1348 | /// loading a value from the constant pool or from the argument area |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1349 | /// of a function if it does not change. This should only return true of |
| 1350 | /// *all* loads the instruction does are invariant (if it does multiple loads). |
| 1351 | bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const { |
| 1352 | // If the instruction doesn't load at all, it isn't an invariant load. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1353 | if (!mayLoad()) |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1354 | return false; |
| 1355 | |
| 1356 | // If the instruction has lost its memoperands, conservatively assume that |
| 1357 | // it may not be an invariant load. |
| 1358 | if (memoperands_empty()) |
| 1359 | return false; |
| 1360 | |
| 1361 | const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo(); |
| 1362 | |
| 1363 | for (mmo_iterator I = memoperands_begin(), |
| 1364 | E = memoperands_end(); I != E; ++I) { |
| 1365 | if ((*I)->isVolatile()) return false; |
| 1366 | if ((*I)->isStore()) return false; |
Pete Cooper | d752e0f | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 1367 | if ((*I)->isInvariant()) return true; |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1368 | |
| 1369 | if (const Value *V = (*I)->getValue()) { |
| 1370 | // A load from a constant PseudoSourceValue is invariant. |
| 1371 | if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) |
| 1372 | if (PSV->isConstant(MFI)) |
| 1373 | continue; |
| 1374 | // If we have an AliasAnalysis, ask it whether the memory is constant. |
Dan Gohman | f96e4bd | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 1375 | if (AA && AA->pointsToConstantMemory( |
| 1376 | AliasAnalysis::Location(V, (*I)->getSize(), |
| 1377 | (*I)->getTBAAInfo()))) |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1378 | continue; |
| 1379 | } |
| 1380 | |
| 1381 | // Otherwise assume conservatively. |
| 1382 | return false; |
| 1383 | } |
| 1384 | |
| 1385 | // Everything checks out. |
| 1386 | return true; |
| 1387 | } |
| 1388 | |
Evan Cheng | 229694f | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1389 | /// isConstantValuePHI - If the specified instruction is a PHI that always |
| 1390 | /// merges together the same virtual register, return the register, otherwise |
| 1391 | /// return 0. |
| 1392 | unsigned MachineInstr::isConstantValuePHI() const { |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 1393 | if (!isPHI()) |
Evan Cheng | 229694f | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1394 | return 0; |
Evan Cheng | d8f079c | 2009-12-07 23:10:34 +0000 | [diff] [blame] | 1395 | assert(getNumOperands() >= 3 && |
| 1396 | "It's illegal to have a PHI without source operands"); |
Evan Cheng | 229694f | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1397 | |
| 1398 | unsigned Reg = getOperand(1).getReg(); |
| 1399 | for (unsigned i = 3, e = getNumOperands(); i < e; i += 2) |
| 1400 | if (getOperand(i).getReg() != Reg) |
| 1401 | return 0; |
| 1402 | return Reg; |
| 1403 | } |
| 1404 | |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1405 | bool MachineInstr::hasUnmodeledSideEffects() const { |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1406 | if (hasProperty(MCID::UnmodeledSideEffects)) |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1407 | return true; |
| 1408 | if (isInlineAsm()) { |
| 1409 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
| 1410 | if (ExtraInfo & InlineAsm::Extra_HasSideEffects) |
| 1411 | return true; |
| 1412 | } |
| 1413 | |
| 1414 | return false; |
| 1415 | } |
| 1416 | |
Evan Cheng | a57fabe | 2010-04-08 20:02:37 +0000 | [diff] [blame] | 1417 | /// allDefsAreDead - Return true if all the defs of this instruction are dead. |
| 1418 | /// |
| 1419 | bool MachineInstr::allDefsAreDead() const { |
| 1420 | for (unsigned i = 0, e = getNumOperands(); i < e; ++i) { |
| 1421 | const MachineOperand &MO = getOperand(i); |
| 1422 | if (!MO.isReg() || MO.isUse()) |
| 1423 | continue; |
| 1424 | if (!MO.isDead()) |
| 1425 | return false; |
| 1426 | } |
| 1427 | return true; |
| 1428 | } |
| 1429 | |
Evan Cheng | c8f46c4 | 2010-10-22 21:49:09 +0000 | [diff] [blame] | 1430 | /// copyImplicitOps - Copy implicit register operands from specified |
| 1431 | /// instruction to this instruction. |
| 1432 | void MachineInstr::copyImplicitOps(const MachineInstr *MI) { |
| 1433 | for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands(); |
| 1434 | i != e; ++i) { |
| 1435 | const MachineOperand &MO = MI->getOperand(i); |
| 1436 | if (MO.isReg() && MO.isImplicit()) |
| 1437 | addOperand(MO); |
| 1438 | } |
| 1439 | } |
| 1440 | |
Brian Gaeke | 21326fc | 2004-02-13 04:39:32 +0000 | [diff] [blame] | 1441 | void MachineInstr::dump() const { |
David Greene | 3b32533 | 2010-01-04 23:48:20 +0000 | [diff] [blame] | 1442 | dbgs() << " " << *this; |
Mon P Wang | 5ca6bd1 | 2008-10-10 01:43:55 +0000 | [diff] [blame] | 1443 | } |
| 1444 | |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1445 | static void printDebugLoc(DebugLoc DL, const MachineFunction *MF, |
Devang Patel | da0e89f | 2010-06-29 21:51:32 +0000 | [diff] [blame] | 1446 | raw_ostream &CommentOS) { |
| 1447 | const LLVMContext &Ctx = MF->getFunction()->getContext(); |
| 1448 | if (!DL.isUnknown()) { // Print source line info. |
| 1449 | DIScope Scope(DL.getScope(Ctx)); |
| 1450 | // Omit the directory, because it's likely to be long and uninteresting. |
| 1451 | if (Scope.Verify()) |
| 1452 | CommentOS << Scope.getFilename(); |
| 1453 | else |
| 1454 | CommentOS << "<unknown>"; |
| 1455 | CommentOS << ':' << DL.getLine(); |
| 1456 | if (DL.getCol() != 0) |
| 1457 | CommentOS << ':' << DL.getCol(); |
| 1458 | DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx)); |
| 1459 | if (!InlinedAtDL.isUnknown()) { |
| 1460 | CommentOS << " @[ "; |
| 1461 | printDebugLoc(InlinedAtDL, MF, CommentOS); |
| 1462 | CommentOS << " ]"; |
| 1463 | } |
| 1464 | } |
| 1465 | } |
| 1466 | |
Mon P Wang | 5ca6bd1 | 2008-10-10 01:43:55 +0000 | [diff] [blame] | 1467 | void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const { |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1468 | // We can be a bit tidier if we know the TargetMachine and/or MachineFunction. |
| 1469 | const MachineFunction *MF = 0; |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1470 | const MachineRegisterInfo *MRI = 0; |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1471 | if (const MachineBasicBlock *MBB = getParent()) { |
| 1472 | MF = MBB->getParent(); |
| 1473 | if (!TM && MF) |
| 1474 | TM = &MF->getTarget(); |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1475 | if (MF) |
| 1476 | MRI = &MF->getRegInfo(); |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1477 | } |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1478 | |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1479 | // Save a list of virtual registers. |
| 1480 | SmallVector<unsigned, 8> VirtRegs; |
| 1481 | |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1482 | // Print explicitly defined operands on the left of an assignment syntax. |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1483 | unsigned StartOp = 0, e = getNumOperands(); |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1484 | for (; StartOp < e && getOperand(StartOp).isReg() && |
| 1485 | getOperand(StartOp).isDef() && |
| 1486 | !getOperand(StartOp).isImplicit(); |
| 1487 | ++StartOp) { |
| 1488 | if (StartOp != 0) OS << ", "; |
| 1489 | getOperand(StartOp).print(OS, TM); |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1490 | unsigned Reg = getOperand(StartOp).getReg(); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1491 | if (TargetRegisterInfo::isVirtualRegister(Reg)) |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1492 | VirtRegs.push_back(Reg); |
Chris Lattner | 6a59227 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1493 | } |
Tanya Lattner | b140762 | 2004-06-25 00:13:11 +0000 | [diff] [blame] | 1494 | |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1495 | if (StartOp != 0) |
| 1496 | OS << " = "; |
| 1497 | |
| 1498 | // Print the opcode name. |
Benjamin Kramer | c667ba6 | 2012-02-10 13:18:44 +0000 | [diff] [blame] | 1499 | if (TM && TM->getInstrInfo()) |
| 1500 | OS << TM->getInstrInfo()->getName(getOpcode()); |
| 1501 | else |
| 1502 | OS << "UNKNOWN"; |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1503 | |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1504 | // Print the rest of the operands. |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1505 | bool OmittedAnyCallClobbers = false; |
| 1506 | bool FirstOp = true; |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1507 | unsigned AsmDescOp = ~0u; |
| 1508 | unsigned AsmOpCount = 0; |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1509 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 1510 | if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) { |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1511 | // Print asm string. |
| 1512 | OS << " "; |
| 1513 | getOperand(InlineAsm::MIOp_AsmString).print(OS, TM); |
| 1514 | |
| 1515 | // Print HasSideEffects, IsAlignStack |
| 1516 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
| 1517 | if (ExtraInfo & InlineAsm::Extra_HasSideEffects) |
| 1518 | OS << " [sideeffect]"; |
| 1519 | if (ExtraInfo & InlineAsm::Extra_IsAlignStack) |
| 1520 | OS << " [alignstack]"; |
| 1521 | |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1522 | StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand; |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1523 | FirstOp = false; |
| 1524 | } |
| 1525 | |
| 1526 | |
Chris Lattner | 6a59227 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1527 | for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) { |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1528 | const MachineOperand &MO = getOperand(i); |
| 1529 | |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1530 | if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1531 | VirtRegs.push_back(MO.getReg()); |
| 1532 | |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1533 | // Omit call-clobbered registers which aren't used anywhere. This makes |
| 1534 | // call instructions much less noisy on targets where calls clobber lots |
| 1535 | // of registers. Don't rely on MO.isDead() because we may be called before |
| 1536 | // LiveVariables is run, or we may be looking at a non-allocatable reg. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1537 | if (MF && isCall() && |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1538 | MO.isReg() && MO.isImplicit() && MO.isDef()) { |
| 1539 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1540 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1541 | const MachineRegisterInfo &MRI = MF->getRegInfo(); |
| 1542 | if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) { |
| 1543 | bool HasAliasLive = false; |
Jakob Stoklund Olesen | 396618b | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 1544 | for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true); |
| 1545 | AI.isValid(); ++AI) { |
| 1546 | unsigned AliasReg = *AI; |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1547 | if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) { |
| 1548 | HasAliasLive = true; |
| 1549 | break; |
| 1550 | } |
Jakob Stoklund Olesen | 396618b | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 1551 | } |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1552 | if (!HasAliasLive) { |
| 1553 | OmittedAnyCallClobbers = true; |
| 1554 | continue; |
| 1555 | } |
| 1556 | } |
| 1557 | } |
| 1558 | } |
| 1559 | |
| 1560 | if (FirstOp) FirstOp = false; else OS << ","; |
Chris Lattner | 6a59227 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1561 | OS << " "; |
Jakob Stoklund Olesen | b1bb4af | 2010-01-19 22:08:34 +0000 | [diff] [blame] | 1562 | if (i < getDesc().NumOperands) { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1563 | const MCOperandInfo &MCOI = getDesc().OpInfo[i]; |
| 1564 | if (MCOI.isPredicate()) |
Jakob Stoklund Olesen | b1bb4af | 2010-01-19 22:08:34 +0000 | [diff] [blame] | 1565 | OS << "pred:"; |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1566 | if (MCOI.isOptionalDef()) |
Jakob Stoklund Olesen | b1bb4af | 2010-01-19 22:08:34 +0000 | [diff] [blame] | 1567 | OS << "opt:"; |
| 1568 | } |
Evan Cheng | 59b3655 | 2010-04-28 20:03:13 +0000 | [diff] [blame] | 1569 | if (isDebugValue() && MO.isMetadata()) { |
| 1570 | // Pretty print DBG_VALUE instructions. |
| 1571 | const MDNode *MD = MO.getMetadata(); |
| 1572 | if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2))) |
| 1573 | OS << "!\"" << MDS->getString() << '\"'; |
| 1574 | else |
| 1575 | MO.print(OS, TM); |
Jakob Stoklund Olesen | b1e1145 | 2010-07-04 23:24:23 +0000 | [diff] [blame] | 1576 | } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) { |
| 1577 | OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm()); |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1578 | } else if (i == AsmDescOp && MO.isImm()) { |
| 1579 | // Pretty print the inline asm operand descriptor. |
| 1580 | OS << '$' << AsmOpCount++; |
| 1581 | unsigned Flag = MO.getImm(); |
| 1582 | switch (InlineAsm::getKind(Flag)) { |
Jakob Stoklund Olesen | 459b74b | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1583 | case InlineAsm::Kind_RegUse: OS << ":[reguse"; break; |
| 1584 | case InlineAsm::Kind_RegDef: OS << ":[regdef"; break; |
| 1585 | case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break; |
| 1586 | case InlineAsm::Kind_Clobber: OS << ":[clobber"; break; |
| 1587 | case InlineAsm::Kind_Imm: OS << ":[imm"; break; |
| 1588 | case InlineAsm::Kind_Mem: OS << ":[mem"; break; |
| 1589 | default: OS << ":[??" << InlineAsm::getKind(Flag); break; |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1590 | } |
| 1591 | |
Jakob Stoklund Olesen | 459b74b | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1592 | unsigned RCID = 0; |
Nick Lewycky | 3821b18 | 2011-10-13 00:54:59 +0000 | [diff] [blame] | 1593 | if (InlineAsm::hasRegClassConstraint(Flag, RCID)) { |
Jakob Stoklund Olesen | 459b74b | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1594 | if (TM) |
| 1595 | OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName(); |
| 1596 | else |
| 1597 | OS << ":RC" << RCID; |
Nick Lewycky | 3821b18 | 2011-10-13 00:54:59 +0000 | [diff] [blame] | 1598 | } |
Jakob Stoklund Olesen | 459b74b | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1599 | |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1600 | unsigned TiedTo = 0; |
| 1601 | if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo)) |
Jakob Stoklund Olesen | 459b74b | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1602 | OS << " tiedto:$" << TiedTo; |
| 1603 | |
| 1604 | OS << ']'; |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1605 | |
| 1606 | // Compute the index of the next operand descriptor. |
| 1607 | AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag); |
Evan Cheng | 59b3655 | 2010-04-28 20:03:13 +0000 | [diff] [blame] | 1608 | } else |
| 1609 | MO.print(OS, TM); |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1610 | } |
| 1611 | |
| 1612 | // Briefly indicate whether any call clobbers were omitted. |
| 1613 | if (OmittedAnyCallClobbers) { |
Bill Wendling | 164558e | 2009-12-25 13:45:50 +0000 | [diff] [blame] | 1614 | if (!FirstOp) OS << ","; |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1615 | OS << " ..."; |
Chris Lattner | 1049164 | 2002-10-30 00:48:05 +0000 | [diff] [blame] | 1616 | } |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1617 | |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1618 | bool HaveSemi = false; |
Anton Korobeynikov | 6dd9747 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 1619 | if (Flags) { |
| 1620 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
| 1621 | OS << " flags: "; |
| 1622 | |
| 1623 | if (Flags & FrameSetup) |
| 1624 | OS << "FrameSetup"; |
| 1625 | } |
| 1626 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1627 | if (!memoperands_empty()) { |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1628 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
| 1629 | |
| 1630 | OS << " mem:"; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1631 | for (mmo_iterator i = memoperands_begin(), e = memoperands_end(); |
| 1632 | i != e; ++i) { |
| 1633 | OS << **i; |
Oscar Fuentes | ee56c42 | 2010-08-02 06:00:15 +0000 | [diff] [blame] | 1634 | if (llvm::next(i) != e) |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 1635 | OS << " "; |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 1636 | } |
| 1637 | } |
| 1638 | |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1639 | // Print the regclass of any virtual registers encountered. |
| 1640 | if (MRI && !VirtRegs.empty()) { |
| 1641 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
| 1642 | for (unsigned i = 0; i != VirtRegs.size(); ++i) { |
| 1643 | const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]); |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 1644 | OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]); |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1645 | for (unsigned j = i+1; j != VirtRegs.size();) { |
| 1646 | if (MRI->getRegClass(VirtRegs[j]) != RC) { |
| 1647 | ++j; |
| 1648 | continue; |
| 1649 | } |
| 1650 | if (VirtRegs[i] != VirtRegs[j]) |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 1651 | OS << "," << PrintReg(VirtRegs[j]); |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1652 | VirtRegs.erase(VirtRegs.begin()+j); |
| 1653 | } |
| 1654 | } |
| 1655 | } |
| 1656 | |
Anton Korobeynikov | 6dd9747 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 1657 | // Print debug location information. |
Devang Patel | 4d3586d | 2011-08-04 20:44:26 +0000 | [diff] [blame] | 1658 | if (isDebugValue() && getOperand(e - 1).isMetadata()) { |
| 1659 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
| 1660 | DIVariable DV(getOperand(e - 1).getMetadata()); |
| 1661 | OS << " line no:" << DV.getLineNumber(); |
| 1662 | if (MDNode *InlinedAt = DV.getInlinedAt()) { |
| 1663 | DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt); |
| 1664 | if (!InlinedAtDL.isUnknown()) { |
| 1665 | OS << " inlined @[ "; |
| 1666 | printDebugLoc(InlinedAtDL, MF, OS); |
| 1667 | OS << " ]"; |
| 1668 | } |
| 1669 | } |
| 1670 | } else if (!debugLoc.isUnknown() && MF) { |
Anton Korobeynikov | 6dd9747 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 1671 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
Dan Gohman | 75ae593 | 2009-11-23 21:29:08 +0000 | [diff] [blame] | 1672 | OS << " dbg:"; |
Devang Patel | da0e89f | 2010-06-29 21:51:32 +0000 | [diff] [blame] | 1673 | printDebugLoc(debugLoc, MF, OS); |
Bill Wendling | b5ef273 | 2009-02-19 21:44:55 +0000 | [diff] [blame] | 1674 | } |
| 1675 | |
Anton Korobeynikov | 6dd9747 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 1676 | OS << '\n'; |
Chris Lattner | 1049164 | 2002-10-30 00:48:05 +0000 | [diff] [blame] | 1677 | } |
| 1678 | |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1679 | bool MachineInstr::addRegisterKilled(unsigned IncomingReg, |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1680 | const TargetRegisterInfo *RegInfo, |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1681 | bool AddIfNotFound) { |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1682 | bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg); |
Jakob Stoklund Olesen | 396618b | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 1683 | bool hasAliases = isPhysReg && |
| 1684 | MCRegAliasIterator(IncomingReg, RegInfo, false).isValid(); |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1685 | bool Found = false; |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1686 | SmallVector<unsigned,4> DeadOps; |
Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1687 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1688 | MachineOperand &MO = getOperand(i); |
Jakob Stoklund Olesen | efb8e3e | 2009-08-04 20:09:25 +0000 | [diff] [blame] | 1689 | if (!MO.isReg() || !MO.isUse() || MO.isUndef()) |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1690 | continue; |
| 1691 | unsigned Reg = MO.getReg(); |
| 1692 | if (!Reg) |
| 1693 | continue; |
Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1694 | |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1695 | if (Reg == IncomingReg) { |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1696 | if (!Found) { |
| 1697 | if (MO.isKill()) |
| 1698 | // The register is already marked kill. |
| 1699 | return true; |
Jakob Stoklund Olesen | ece4818 | 2009-08-02 19:13:03 +0000 | [diff] [blame] | 1700 | if (isPhysReg && isRegTiedToDefOperand(i)) |
| 1701 | // Two-address uses of physregs must not be marked kill. |
| 1702 | return true; |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1703 | MO.setIsKill(); |
| 1704 | Found = true; |
| 1705 | } |
| 1706 | } else if (hasAliases && MO.isKill() && |
| 1707 | TargetRegisterInfo::isPhysicalRegister(Reg)) { |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1708 | // A super-register kill already exists. |
| 1709 | if (RegInfo->isSuperRegister(IncomingReg, Reg)) |
Dan Gohman | 2ebc11a | 2008-07-03 01:18:51 +0000 | [diff] [blame] | 1710 | return true; |
| 1711 | if (RegInfo->isSubRegister(IncomingReg, Reg)) |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1712 | DeadOps.push_back(i); |
Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1713 | } |
| 1714 | } |
| 1715 | |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1716 | // Trim unneeded kill operands. |
| 1717 | while (!DeadOps.empty()) { |
| 1718 | unsigned OpIdx = DeadOps.back(); |
| 1719 | if (getOperand(OpIdx).isImplicit()) |
| 1720 | RemoveOperand(OpIdx); |
| 1721 | else |
| 1722 | getOperand(OpIdx).setIsKill(false); |
| 1723 | DeadOps.pop_back(); |
| 1724 | } |
| 1725 | |
Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1726 | // If not found, this means an alias of one of the operands is killed. Add a |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1727 | // new implicit operand if required. |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1728 | if (!Found && AddIfNotFound) { |
Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1729 | addOperand(MachineOperand::CreateReg(IncomingReg, |
| 1730 | false /*IsDef*/, |
| 1731 | true /*IsImp*/, |
| 1732 | true /*IsKill*/)); |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1733 | return true; |
| 1734 | } |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1735 | return Found; |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1736 | } |
| 1737 | |
Jakob Stoklund Olesen | 1a96c91 | 2012-01-26 17:52:15 +0000 | [diff] [blame] | 1738 | void MachineInstr::clearRegisterKills(unsigned Reg, |
| 1739 | const TargetRegisterInfo *RegInfo) { |
| 1740 | if (!TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 1741 | RegInfo = 0; |
| 1742 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1743 | MachineOperand &MO = getOperand(i); |
| 1744 | if (!MO.isReg() || !MO.isUse() || !MO.isKill()) |
| 1745 | continue; |
| 1746 | unsigned OpReg = MO.getReg(); |
| 1747 | if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg))) |
| 1748 | MO.setIsKill(false); |
| 1749 | } |
| 1750 | } |
| 1751 | |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1752 | bool MachineInstr::addRegisterDead(unsigned IncomingReg, |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1753 | const TargetRegisterInfo *RegInfo, |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1754 | bool AddIfNotFound) { |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1755 | bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg); |
Jakob Stoklund Olesen | 396618b | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 1756 | bool hasAliases = isPhysReg && |
| 1757 | MCRegAliasIterator(IncomingReg, RegInfo, false).isValid(); |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1758 | bool Found = false; |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1759 | SmallVector<unsigned,4> DeadOps; |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1760 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1761 | MachineOperand &MO = getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1762 | if (!MO.isReg() || !MO.isDef()) |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1763 | continue; |
| 1764 | unsigned Reg = MO.getReg(); |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1765 | if (!Reg) |
| 1766 | continue; |
| 1767 | |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1768 | if (Reg == IncomingReg) { |
Jakob Stoklund Olesen | b793bc1 | 2011-04-05 16:53:50 +0000 | [diff] [blame] | 1769 | MO.setIsDead(); |
| 1770 | Found = true; |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1771 | } else if (hasAliases && MO.isDead() && |
| 1772 | TargetRegisterInfo::isPhysicalRegister(Reg)) { |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1773 | // There exists a super-register that's marked dead. |
| 1774 | if (RegInfo->isSuperRegister(IncomingReg, Reg)) |
Dan Gohman | 2ebc11a | 2008-07-03 01:18:51 +0000 | [diff] [blame] | 1775 | return true; |
Jakob Stoklund Olesen | 275fd25 | 2012-05-30 18:38:56 +0000 | [diff] [blame] | 1776 | if (RegInfo->isSubRegister(IncomingReg, Reg)) |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1777 | DeadOps.push_back(i); |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1778 | } |
| 1779 | } |
| 1780 | |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1781 | // Trim unneeded dead operands. |
| 1782 | while (!DeadOps.empty()) { |
| 1783 | unsigned OpIdx = DeadOps.back(); |
| 1784 | if (getOperand(OpIdx).isImplicit()) |
| 1785 | RemoveOperand(OpIdx); |
| 1786 | else |
| 1787 | getOperand(OpIdx).setIsDead(false); |
| 1788 | DeadOps.pop_back(); |
| 1789 | } |
| 1790 | |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1791 | // If not found, this means an alias of one of the operands is dead. Add a |
| 1792 | // new implicit operand if required. |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 1793 | if (Found || !AddIfNotFound) |
| 1794 | return Found; |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1795 | |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 1796 | addOperand(MachineOperand::CreateReg(IncomingReg, |
| 1797 | true /*IsDef*/, |
| 1798 | true /*IsImp*/, |
| 1799 | false /*IsKill*/, |
| 1800 | true /*IsDead*/)); |
| 1801 | return true; |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1802 | } |
Jakob Stoklund Olesen | 8efadf9 | 2010-01-06 00:29:28 +0000 | [diff] [blame] | 1803 | |
| 1804 | void MachineInstr::addRegisterDefined(unsigned IncomingReg, |
| 1805 | const TargetRegisterInfo *RegInfo) { |
Jakob Stoklund Olesen | 63e6a48 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 1806 | if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) { |
| 1807 | MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo); |
| 1808 | if (MO) |
| 1809 | return; |
| 1810 | } else { |
| 1811 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1812 | const MachineOperand &MO = getOperand(i); |
| 1813 | if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() && |
| 1814 | MO.getSubReg() == 0) |
| 1815 | return; |
| 1816 | } |
| 1817 | } |
| 1818 | addOperand(MachineOperand::CreateReg(IncomingReg, |
| 1819 | true /*IsDef*/, |
| 1820 | true /*IsImp*/)); |
Jakob Stoklund Olesen | 8efadf9 | 2010-01-06 00:29:28 +0000 | [diff] [blame] | 1821 | } |
Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1822 | |
Jakob Stoklund Olesen | a37818d | 2012-02-03 20:43:39 +0000 | [diff] [blame] | 1823 | void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs, |
Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1824 | const TargetRegisterInfo &TRI) { |
Jakob Stoklund Olesen | 77180e0 | 2012-02-03 21:23:14 +0000 | [diff] [blame] | 1825 | bool HasRegMask = false; |
Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1826 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1827 | MachineOperand &MO = getOperand(i); |
Jakob Stoklund Olesen | 77180e0 | 2012-02-03 21:23:14 +0000 | [diff] [blame] | 1828 | if (MO.isRegMask()) { |
| 1829 | HasRegMask = true; |
| 1830 | continue; |
| 1831 | } |
Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1832 | if (!MO.isReg() || !MO.isDef()) continue; |
| 1833 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | 59cb77f | 2012-02-03 20:43:35 +0000 | [diff] [blame] | 1834 | if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue; |
Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1835 | bool Dead = true; |
Jakob Stoklund Olesen | a37818d | 2012-02-03 20:43:39 +0000 | [diff] [blame] | 1836 | for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end(); |
| 1837 | I != E; ++I) |
Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1838 | if (TRI.regsOverlap(*I, Reg)) { |
| 1839 | Dead = false; |
| 1840 | break; |
| 1841 | } |
| 1842 | // If there are no uses, including partial uses, the def is dead. |
| 1843 | if (Dead) MO.setIsDead(); |
| 1844 | } |
Jakob Stoklund Olesen | 77180e0 | 2012-02-03 21:23:14 +0000 | [diff] [blame] | 1845 | |
| 1846 | // This is a call with a register mask operand. |
| 1847 | // Mask clobbers are always dead, so add defs for the non-dead defines. |
| 1848 | if (HasRegMask) |
| 1849 | for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end(); |
| 1850 | I != E; ++I) |
| 1851 | addRegisterDefined(*I, &TRI); |
Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1852 | } |
| 1853 | |
Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1854 | unsigned |
| 1855 | MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) { |
Chandler Carruth | fc22625 | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 1856 | // Build up a buffer of hash code components. |
| 1857 | // |
| 1858 | // FIXME: This is a total hack. We should have a hash_value overload for |
| 1859 | // MachineOperand, but currently that doesn't work because there are many |
| 1860 | // different ideas of "equality" and thus different sets of information that |
| 1861 | // contribute to the hash code. This one happens to want to take a specific |
Chandler Carruth | b53a1d6 | 2012-03-07 10:13:40 +0000 | [diff] [blame] | 1862 | // subset. And it's still not clear that this routine uses the *correct* |
| 1863 | // subset of information when computing the hash code. The goal is to use the |
| 1864 | // same inputs for the hash code here that MachineInstr::isIdenticalTo uses to |
| 1865 | // test for equality when passed the 'IgnoreVRegDefs' filter flag. It would |
| 1866 | // be very useful to factor the selection of relevant inputs out of the two |
| 1867 | // functions and into a common routine, but it's not clear how that can be |
| 1868 | // done. |
Chandler Carruth | fc22625 | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 1869 | SmallVector<size_t, 8> HashComponents; |
| 1870 | HashComponents.reserve(MI->getNumOperands() + 1); |
| 1871 | HashComponents.push_back(MI->getOpcode()); |
Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1872 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1873 | const MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1874 | switch (MO.getType()) { |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 1875 | default: break; |
| 1876 | case MachineOperand::MO_Register: |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1877 | if (MO.isDef() && TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 1878 | continue; // Skip virtual register defs. |
Chandler Carruth | fc22625 | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 1879 | HashComponents.push_back(hash_combine(MO.getType(), MO.getReg())); |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 1880 | break; |
| 1881 | case MachineOperand::MO_Immediate: |
Chandler Carruth | fc22625 | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 1882 | HashComponents.push_back(hash_combine(MO.getType(), MO.getImm())); |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 1883 | break; |
| 1884 | case MachineOperand::MO_FrameIndex: |
| 1885 | case MachineOperand::MO_ConstantPoolIndex: |
| 1886 | case MachineOperand::MO_JumpTableIndex: |
Chandler Carruth | fc22625 | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 1887 | HashComponents.push_back(hash_combine(MO.getType(), MO.getIndex())); |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 1888 | break; |
| 1889 | case MachineOperand::MO_MachineBasicBlock: |
Chandler Carruth | fc22625 | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 1890 | HashComponents.push_back(hash_combine(MO.getType(), MO.getMBB())); |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 1891 | break; |
| 1892 | case MachineOperand::MO_GlobalAddress: |
Chandler Carruth | fc22625 | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 1893 | HashComponents.push_back(hash_combine(MO.getType(), MO.getGlobal())); |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 1894 | break; |
| 1895 | case MachineOperand::MO_BlockAddress: |
Chandler Carruth | fc22625 | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 1896 | HashComponents.push_back(hash_combine(MO.getType(), |
| 1897 | MO.getBlockAddress())); |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 1898 | break; |
| 1899 | case MachineOperand::MO_MCSymbol: |
Chandler Carruth | fc22625 | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 1900 | HashComponents.push_back(hash_combine(MO.getType(), MO.getMCSymbol())); |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 1901 | break; |
Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1902 | } |
Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1903 | } |
Chandler Carruth | fc22625 | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 1904 | return hash_combine_range(HashComponents.begin(), HashComponents.end()); |
Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1905 | } |
Jakob Stoklund Olesen | d519de0 | 2011-07-02 03:53:34 +0000 | [diff] [blame] | 1906 | |
| 1907 | void MachineInstr::emitError(StringRef Msg) const { |
| 1908 | // Find the source location cookie. |
| 1909 | unsigned LocCookie = 0; |
| 1910 | const MDNode *LocMD = 0; |
| 1911 | for (unsigned i = getNumOperands(); i != 0; --i) { |
| 1912 | if (getOperand(i-1).isMetadata() && |
| 1913 | (LocMD = getOperand(i-1).getMetadata()) && |
| 1914 | LocMD->getNumOperands() != 0) { |
| 1915 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) { |
| 1916 | LocCookie = CI->getZExtValue(); |
| 1917 | break; |
| 1918 | } |
| 1919 | } |
| 1920 | } |
| 1921 | |
| 1922 | if (const MachineBasicBlock *MBB = getParent()) |
| 1923 | if (const MachineFunction *MF = MBB->getParent()) |
| 1924 | return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg); |
| 1925 | report_fatal_error(Msg); |
| 1926 | } |