blob: 958b8ee1e94e54fe9e0306013fd1851905335d99 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000035using namespace llvm;
36
Chris Lattner3ee77402007-06-19 05:46:06 +000037static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
38cl::desc("enable preincrement load/store generation on PPC (experimental)"),
39 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000040
Chris Lattner331d1bc2006-11-02 01:44:04 +000041PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng53301922008-07-12 02:23:19 +000042 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000043
Nate Begeman405e3ec2005-10-21 00:02:42 +000044 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000045
Chris Lattnerd145a612005-09-27 22:18:25 +000046 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000047 setUseUnderscoreSetJmp(true);
48 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000049
Chris Lattner7c5a3d32005-08-16 17:14:42 +000050 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000051 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
52 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
53 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000054
Evan Chengc5484282006-10-04 00:56:09 +000055 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Evan Cheng03294662008-10-14 21:26:46 +000056 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
57 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000058
Chris Lattnerddf89562008-01-17 19:59:44 +000059 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
60
Chris Lattner94e509c2006-11-10 23:58:45 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000065 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Dale Johannesen638ccd52007-10-06 01:24:11 +000073 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
74 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
75 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076 // This is used in the ppcf128->int sequence. Note it has different semantics
77 // from FP_ROUND: that rounds to nearest, this rounds to zero.
78 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // PowerPC has no SREM/UREM instructions
81 setOperationAction(ISD::SREM, MVT::i32, Expand);
82 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000083 setOperationAction(ISD::SREM, MVT::i64, Expand);
84 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000085
86 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
87 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
88 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
89 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
90 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
91 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
92 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
93 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
94 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000095
Dan Gohmanf96e4de2007-10-11 23:21:31 +000096 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +000097 setOperationAction(ISD::FSIN , MVT::f64, Expand);
98 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000099 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000100 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101 setOperationAction(ISD::FSIN , MVT::f32, Expand);
102 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000103 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000104 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000105
Dan Gohman1a024862008-01-31 00:41:03 +0000106 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107
108 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000109 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000110 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
111 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
112 }
113
Chris Lattner9601a862006-03-05 05:08:37 +0000114 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
115 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
116
Nate Begemand88fc032006-01-14 03:14:10 +0000117 // PowerPC does not have BSWAP, CTPOP or CTTZ
118 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000119 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
120 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000121 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
122 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
123 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000124
Nate Begeman35ef9132006-01-11 21:21:00 +0000125 // PowerPC does not have ROTR
126 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
Bill Wendling3156b622008-08-31 02:53:19 +0000127 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000128
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000129 // PowerPC does not have Select
130 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000131 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000132 setOperationAction(ISD::SELECT, MVT::f32, Expand);
133 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000134
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000135 // PowerPC wants to turn select_cc of FP into fsel when possible.
136 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
137 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000138
Nate Begeman750ac1b2006-02-01 07:19:44 +0000139 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000140 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000141
Nate Begeman81e80972006-03-17 01:40:33 +0000142 // PowerPC does not have BRCOND which requires SetCC
143 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000144
145 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146
Chris Lattnerf7605322005-08-31 21:09:52 +0000147 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
148 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000149
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000150 // PowerPC does not have [U|S]INT_TO_FP
151 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
152 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
153
Chris Lattner53e88452005-12-23 05:13:35 +0000154 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
155 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000156 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
157 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000158
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000159 // We cannot sextinreg(i1). Expand to shifts.
160 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000161
Jim Laskeyabf6d172006-01-05 01:25:28 +0000162 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000163 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000164 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000165
166 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
167 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
168 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
169 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
170
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000171
Nate Begeman28a6b022005-12-10 02:36:00 +0000172 // We want to legalize GlobalAddress and ConstantPool nodes into the
173 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000174 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000175 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000176 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000177 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000178 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000179 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000180 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
181 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
182
Nate Begeman1db3c922008-08-11 17:36:31 +0000183 // RET must be custom lowered, to meet ABI requirements.
Nate Begemanee625572006-01-27 21:09:22 +0000184 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000185
Nate Begeman1db3c922008-08-11 17:36:31 +0000186 // TRAP is legal.
187 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000188
189 // TRAMPOLINE is custom lowered.
190 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
191
Nate Begemanacc398c2006-01-25 18:21:52 +0000192 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
193 setOperationAction(ISD::VASTART , MVT::Other, Custom);
194
Nicolas Geoffray01119992007-04-03 13:59:52 +0000195 // VAARG is custom lowered with ELF 32 ABI
196 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
197 setOperationAction(ISD::VAARG, MVT::Other, Custom);
198 else
199 setOperationAction(ISD::VAARG, MVT::Other, Expand);
200
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000201 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000202 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
203 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000204 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000205 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000206 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000208
Chris Lattner6d92cad2006-03-26 10:06:40 +0000209 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000210 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000211
Dale Johannesen53e4e442008-11-07 22:54:33 +0000212 // Comparisons that require checking two conditions.
213 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
214 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
215 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
216 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
217 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
218 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
219 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
220 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
221 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
222 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
223 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
224 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
225
Chris Lattnera7a58542006-06-16 17:34:12 +0000226 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000227 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000228 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000229 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000230 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000231 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000232 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
233
Chris Lattner7fbcef72006-03-24 07:53:47 +0000234 // FIXME: disable this lowered code. This generates 64-bit register values,
235 // and we don't model the fact that the top part is clobbered by calls. We
236 // need to flag these together so that the value isn't live across a call.
237 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
238
Nate Begemanae749a92005-10-25 23:48:36 +0000239 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
240 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
241 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000242 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000243 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000244 }
245
Chris Lattnera7a58542006-06-16 17:34:12 +0000246 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000247 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000248 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000249 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
250 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000251 // 64-bit PowerPC wants to expand i128 shifts itself.
252 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
253 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
254 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000255 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000256 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000257 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
258 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
259 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000260 }
Evan Chengd30bf012006-03-01 01:11:20 +0000261
Nate Begeman425a9692005-11-29 08:17:20 +0000262 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000263 // First set operation action for all vector types to expand. Then we
264 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000265 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
266 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
267 MVT VT = (MVT::SimpleValueType)i;
268
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000269 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000270 setOperationAction(ISD::ADD , VT, Legal);
271 setOperationAction(ISD::SUB , VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000272
Chris Lattner7ff7e672006-04-04 17:25:31 +0000273 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000274 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
275 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000276
277 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000278 setOperationAction(ISD::AND , VT, Promote);
279 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
280 setOperationAction(ISD::OR , VT, Promote);
281 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
282 setOperationAction(ISD::XOR , VT, Promote);
283 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
284 setOperationAction(ISD::LOAD , VT, Promote);
285 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
286 setOperationAction(ISD::SELECT, VT, Promote);
287 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
288 setOperationAction(ISD::STORE, VT, Promote);
289 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000290
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000291 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::MUL , VT, Expand);
293 setOperationAction(ISD::SDIV, VT, Expand);
294 setOperationAction(ISD::SREM, VT, Expand);
295 setOperationAction(ISD::UDIV, VT, Expand);
296 setOperationAction(ISD::UREM, VT, Expand);
297 setOperationAction(ISD::FDIV, VT, Expand);
298 setOperationAction(ISD::FNEG, VT, Expand);
299 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
300 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
301 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
302 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
303 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
304 setOperationAction(ISD::UDIVREM, VT, Expand);
305 setOperationAction(ISD::SDIVREM, VT, Expand);
306 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
307 setOperationAction(ISD::FPOW, VT, Expand);
308 setOperationAction(ISD::CTPOP, VT, Expand);
309 setOperationAction(ISD::CTLZ, VT, Expand);
310 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000311 }
312
Chris Lattner7ff7e672006-04-04 17:25:31 +0000313 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
314 // with merges, splats, etc.
315 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
316
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000317 setOperationAction(ISD::AND , MVT::v4i32, Legal);
318 setOperationAction(ISD::OR , MVT::v4i32, Legal);
319 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
320 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
321 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
322 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
323
Nate Begeman425a9692005-11-29 08:17:20 +0000324 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000325 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000326 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
327 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000328
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000329 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000330 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000331 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000332 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000333
Chris Lattnerb2177b92006-03-19 06:55:52 +0000334 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
335 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000336
Chris Lattner541f91b2006-04-02 00:43:36 +0000337 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
338 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000339 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
340 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000341 }
342
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000343 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000344 setBooleanContents(ZeroOrOneBooleanContent);
Chris Lattner10da9572006-10-18 01:20:43 +0000345
Jim Laskey2ad9f172007-02-22 14:56:36 +0000346 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000347 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000348 setExceptionPointerRegister(PPC::X3);
349 setExceptionSelectorRegister(PPC::X4);
350 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000351 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000352 setExceptionPointerRegister(PPC::R3);
353 setExceptionSelectorRegister(PPC::R4);
354 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000355
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000356 // We have target-specific dag combine patterns for the following nodes:
357 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000358 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000359 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000360 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000361
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000362 // Darwin long double math library functions have $LDBL128 appended.
363 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000364 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000365 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
366 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000367 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
368 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000369 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
370 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
371 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
372 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
373 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000374 }
375
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000376 computeRegisterProperties();
377}
378
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000379/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
380/// function arguments in the caller parameter area.
381unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
382 TargetMachine &TM = getTargetMachine();
383 // Darwin passes everything on 4 byte boundary.
384 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
385 return 4;
386 // FIXME Elf TBD
387 return 4;
388}
389
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000390const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
391 switch (Opcode) {
392 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000393 case PPCISD::FSEL: return "PPCISD::FSEL";
394 case PPCISD::FCFID: return "PPCISD::FCFID";
395 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
396 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
397 case PPCISD::STFIWX: return "PPCISD::STFIWX";
398 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
399 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
400 case PPCISD::VPERM: return "PPCISD::VPERM";
401 case PPCISD::Hi: return "PPCISD::Hi";
402 case PPCISD::Lo: return "PPCISD::Lo";
403 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
404 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
405 case PPCISD::SRL: return "PPCISD::SRL";
406 case PPCISD::SRA: return "PPCISD::SRA";
407 case PPCISD::SHL: return "PPCISD::SHL";
408 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
409 case PPCISD::STD_32: return "PPCISD::STD_32";
410 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
411 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
412 case PPCISD::MTCTR: return "PPCISD::MTCTR";
413 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
414 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
415 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
416 case PPCISD::MFCR: return "PPCISD::MFCR";
417 case PPCISD::VCMP: return "PPCISD::VCMP";
418 case PPCISD::VCMPo: return "PPCISD::VCMPo";
419 case PPCISD::LBRX: return "PPCISD::LBRX";
420 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000421 case PPCISD::LARX: return "PPCISD::LARX";
422 case PPCISD::STCX: return "PPCISD::STCX";
423 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
424 case PPCISD::MFFS: return "PPCISD::MFFS";
425 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
426 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
427 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
428 case PPCISD::MTFSF: return "PPCISD::MTFSF";
429 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
430 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000431 }
432}
433
Scott Michel5b8f82e2008-03-10 15:42:14 +0000434
Duncan Sands5480c042009-01-01 15:52:00 +0000435MVT PPCTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000436 return MVT::i32;
437}
438
439
Chris Lattner1a635d62006-04-14 06:01:58 +0000440//===----------------------------------------------------------------------===//
441// Node matching predicates, for use by the tblgen matching code.
442//===----------------------------------------------------------------------===//
443
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000444/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000445static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000446 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000447 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000448 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000449 // Maybe this has already been legalized into the constant pool?
450 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000451 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000452 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000453 }
454 return false;
455}
456
Chris Lattnerddb739e2006-04-06 17:23:16 +0000457/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
458/// true if Op is undef or if it matches the specified value.
Dan Gohman475871a2008-07-27 21:46:04 +0000459static bool isConstantOrUndef(SDValue Op, unsigned Val) {
Chris Lattnerddb739e2006-04-06 17:23:16 +0000460 return Op.getOpcode() == ISD::UNDEF ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000461 cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000462}
463
464/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
465/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000466bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
467 if (!isUnary) {
468 for (unsigned i = 0; i != 16; ++i)
469 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
470 return false;
471 } else {
472 for (unsigned i = 0; i != 8; ++i)
473 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
474 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
475 return false;
476 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000477 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000478}
479
480/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
481/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000482bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
483 if (!isUnary) {
484 for (unsigned i = 0; i != 16; i += 2)
485 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
486 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
487 return false;
488 } else {
489 for (unsigned i = 0; i != 8; i += 2)
490 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
491 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
492 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
493 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
494 return false;
495 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000496 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000497}
498
Chris Lattnercaad1632006-04-06 22:02:42 +0000499/// isVMerge - Common function, used to match vmrg* shuffles.
500///
501static bool isVMerge(SDNode *N, unsigned UnitSize,
502 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000503 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
504 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
505 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
506 "Unsupported merge size!");
507
508 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
509 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
510 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000511 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000512 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000513 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000514 return false;
515 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000516 return true;
517}
518
519/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
520/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
521bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
522 if (!isUnary)
523 return isVMerge(N, UnitSize, 8, 24);
524 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000525}
526
527/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
528/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000529bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
530 if (!isUnary)
531 return isVMerge(N, UnitSize, 0, 16);
532 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000533}
534
535
Chris Lattnerd0608e12006-04-06 18:26:28 +0000536/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
537/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000538int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000539 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
540 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000541 // Find the first non-undef value in the shuffle mask.
542 unsigned i;
543 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
544 /*search*/;
545
546 if (i == 16) return -1; // all undef.
547
548 // Otherwise, check to see if the rest of the elements are consequtively
549 // numbered from this value.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000550 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getZExtValue();
Chris Lattnerd0608e12006-04-06 18:26:28 +0000551 if (ShiftAmt < i) return -1;
552 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000553
Chris Lattnerf24380e2006-04-06 22:28:36 +0000554 if (!isUnary) {
555 // Check the rest of the elements to see if they are consequtive.
556 for (++i; i != 16; ++i)
557 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
558 return -1;
559 } else {
560 // Check the rest of the elements to see if they are consequtive.
561 for (++i; i != 16; ++i)
562 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
563 return -1;
564 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000565
566 return ShiftAmt;
567}
Chris Lattneref819f82006-03-20 06:33:01 +0000568
569/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
570/// specifies a splat of a single element that is suitable for input to
571/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000572bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
573 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
574 N->getNumOperands() == 16 &&
575 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000576
Chris Lattner88a99ef2006-03-20 06:37:44 +0000577 // This is a splat operation if each element of the permute is the same, and
578 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000579 unsigned ElementBase = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000580 SDValue Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000581 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000582 ElementBase = EltV->getZExtValue();
Chris Lattner7ff7e672006-04-04 17:25:31 +0000583 else
584 return false; // FIXME: Handle UNDEF elements too!
585
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000586 if (cast<ConstantSDNode>(Elt)->getZExtValue() >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000587 return false;
588
589 // Check that they are consequtive.
590 for (unsigned i = 1; i != EltSize; ++i) {
591 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000592 cast<ConstantSDNode>(N->getOperand(i))->getZExtValue() != i+ElementBase)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000593 return false;
594 }
595
Chris Lattner88a99ef2006-03-20 06:37:44 +0000596 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000597 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000598 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000599 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
600 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000601 for (unsigned j = 0; j != EltSize; ++j)
602 if (N->getOperand(i+j) != N->getOperand(j))
603 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000604 }
605
Chris Lattner7ff7e672006-04-04 17:25:31 +0000606 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000607}
608
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000609/// isAllNegativeZeroVector - Returns true if all elements of build_vector
610/// are -0.0.
611bool PPC::isAllNegativeZeroVector(SDNode *N) {
612 assert(N->getOpcode() == ISD::BUILD_VECTOR);
613 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
614 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000615 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000616 return false;
617}
618
Chris Lattneref819f82006-03-20 06:33:01 +0000619/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
620/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000621unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
622 assert(isSplatShuffleMask(N, EltSize));
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000623 return cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000624}
625
Chris Lattnere87192a2006-04-12 17:37:20 +0000626/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000627/// by using a vspltis[bhw] instruction of the specified element size, return
628/// the constant being splatted. The ByteSize field indicates the number of
629/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000630SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
631 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000632
633 // If ByteSize of the splat is bigger than the element size of the
634 // build_vector, then we have a case where we are checking for a splat where
635 // multiple elements of the buildvector are folded together into a single
636 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
637 unsigned EltSize = 16/N->getNumOperands();
638 if (EltSize < ByteSize) {
639 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000640 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000641 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
642
643 // See if all of the elements in the buildvector agree across.
644 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
645 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
646 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000647 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000648
649
Gabor Greifba36cb52008-08-28 21:40:38 +0000650 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000651 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
652 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000653 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000654 }
655
656 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
657 // either constant or undef values that are identical for each chunk. See
658 // if these chunks can form into a larger vspltis*.
659
660 // Check to see if all of the leading entries are either 0 or -1. If
661 // neither, then this won't fit into the immediate field.
662 bool LeadingZero = true;
663 bool LeadingOnes = true;
664 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000665 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Chris Lattner79d9a882006-04-08 07:14:26 +0000666
667 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
668 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
669 }
670 // Finally, check the least significant entry.
671 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000672 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000673 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000674 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000675 if (Val < 16)
676 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
677 }
678 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000679 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000680 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000681 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000682 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
683 return DAG.getTargetConstant(Val, MVT::i32);
684 }
685
Dan Gohman475871a2008-07-27 21:46:04 +0000686 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000687 }
688
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000689 // Check to see if this buildvec has a single non-undef value in its elements.
690 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
691 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000692 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000693 OpVal = N->getOperand(i);
694 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000695 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000696 }
697
Gabor Greifba36cb52008-08-28 21:40:38 +0000698 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000699
Nate Begeman98e70cc2006-03-28 04:15:58 +0000700 unsigned ValSizeInBytes = 0;
701 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000702 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000703 Value = CN->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000704 ValSizeInBytes = CN->getValueType(0).getSizeInBits()/8;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000705 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
706 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000707 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000708 ValSizeInBytes = 4;
709 }
710
711 // If the splat value is larger than the element value, then we can never do
712 // this splat. The only case that we could fit the replicated bits into our
713 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000714 if (ValSizeInBytes < ByteSize) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000715
716 // If the element value is larger than the splat value, cut it in half and
717 // check to see if the two halves are equal. Continue doing this until we
718 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
719 while (ValSizeInBytes > ByteSize) {
720 ValSizeInBytes >>= 1;
721
722 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000723 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
724 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000725 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000726 }
727
728 // Properly sign extend the value.
729 int ShAmt = (4-ByteSize)*8;
730 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
731
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000732 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000733 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000734
Chris Lattner140a58f2006-04-08 06:46:53 +0000735 // Finally, if this value fits in a 5 bit sext field, return it
736 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
737 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000738 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000739}
740
Chris Lattner1a635d62006-04-14 06:01:58 +0000741//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000742// Addressing Mode Selection
743//===----------------------------------------------------------------------===//
744
745/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
746/// or 64-bit immediate, and if the value can be accurately represented as a
747/// sign extension from a 16-bit value. If so, this returns true and the
748/// immediate.
749static bool isIntS16Immediate(SDNode *N, short &Imm) {
750 if (N->getOpcode() != ISD::Constant)
751 return false;
752
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000753 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000754 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000755 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000756 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000757 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000758}
Dan Gohman475871a2008-07-27 21:46:04 +0000759static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000760 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000761}
762
763
764/// SelectAddressRegReg - Given the specified addressed, check to see if it
765/// can be represented as an indexed [r+r] operation. Returns false if it
766/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000767bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
768 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000769 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000770 short imm = 0;
771 if (N.getOpcode() == ISD::ADD) {
772 if (isIntS16Immediate(N.getOperand(1), imm))
773 return false; // r+i
774 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
775 return false; // r+i
776
777 Base = N.getOperand(0);
778 Index = N.getOperand(1);
779 return true;
780 } else if (N.getOpcode() == ISD::OR) {
781 if (isIntS16Immediate(N.getOperand(1), imm))
782 return false; // r+i can fold it if we can.
783
784 // If this is an or of disjoint bitfields, we can codegen this as an add
785 // (for better address arithmetic) if the LHS and RHS of the OR are provably
786 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000787 APInt LHSKnownZero, LHSKnownOne;
788 APInt RHSKnownZero, RHSKnownOne;
789 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000790 APInt::getAllOnesValue(N.getOperand(0)
791 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000792 LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000793
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000794 if (LHSKnownZero.getBoolValue()) {
795 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000796 APInt::getAllOnesValue(N.getOperand(1)
797 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000798 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000799 // If all of the bits are known zero on the LHS or RHS, the add won't
800 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000801 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000802 Base = N.getOperand(0);
803 Index = N.getOperand(1);
804 return true;
805 }
806 }
807 }
808
809 return false;
810}
811
812/// Returns true if the address N can be represented by a base register plus
813/// a signed 16-bit displacement [r+imm], and if it is not better
814/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000815bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000816 SDValue &Base,
817 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000818 // If this can be more profitably realized as r+r, fail.
819 if (SelectAddressRegReg(N, Disp, Base, DAG))
820 return false;
821
822 if (N.getOpcode() == ISD::ADD) {
823 short imm = 0;
824 if (isIntS16Immediate(N.getOperand(1), imm)) {
825 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
826 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
827 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
828 } else {
829 Base = N.getOperand(0);
830 }
831 return true; // [r+i]
832 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
833 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000834 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000835 && "Cannot handle constant offsets yet!");
836 Disp = N.getOperand(1).getOperand(0); // The global address.
837 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
838 Disp.getOpcode() == ISD::TargetConstantPool ||
839 Disp.getOpcode() == ISD::TargetJumpTable);
840 Base = N.getOperand(0);
841 return true; // [&g+r]
842 }
843 } else if (N.getOpcode() == ISD::OR) {
844 short imm = 0;
845 if (isIntS16Immediate(N.getOperand(1), imm)) {
846 // If this is an or of disjoint bitfields, we can codegen this as an add
847 // (for better address arithmetic) if the LHS and RHS of the OR are
848 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000849 APInt LHSKnownZero, LHSKnownOne;
850 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000851 APInt::getAllOnesValue(N.getOperand(0)
852 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000853 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000854
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000855 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000856 // If all of the bits are known zero on the LHS or RHS, the add won't
857 // carry.
858 Base = N.getOperand(0);
859 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
860 return true;
861 }
862 }
863 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
864 // Loading from a constant address.
865
866 // If this address fits entirely in a 16-bit sext immediate field, codegen
867 // this as "d, 0"
868 short Imm;
869 if (isIntS16Immediate(CN, Imm)) {
870 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
871 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
872 return true;
873 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000874
875 // Handle 32-bit sext immediates with LIS + addr mode.
876 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000877 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
878 int Addr = (int)CN->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000879
880 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000881 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
882
883 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
884 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman475871a2008-07-27 21:46:04 +0000885 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000886 return true;
887 }
888 }
889
890 Disp = DAG.getTargetConstant(0, getPointerTy());
891 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
892 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
893 else
894 Base = N;
895 return true; // [r+0]
896}
897
898/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
899/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000900bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
901 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000902 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000903 // Check to see if we can easily represent this as an [r+r] address. This
904 // will fail if it thinks that the address is more profitably represented as
905 // reg+imm, e.g. where imm = 0.
906 if (SelectAddressRegReg(N, Base, Index, DAG))
907 return true;
908
909 // If the operand is an addition, always emit this as [r+r], since this is
910 // better (for code size, and execution, as the memop does the add for free)
911 // than emitting an explicit add.
912 if (N.getOpcode() == ISD::ADD) {
913 Base = N.getOperand(0);
914 Index = N.getOperand(1);
915 return true;
916 }
917
918 // Otherwise, do it the hard way, using R0 as the base register.
919 Base = DAG.getRegister(PPC::R0, N.getValueType());
920 Index = N;
921 return true;
922}
923
924/// SelectAddressRegImmShift - Returns true if the address N can be
925/// represented by a base register plus a signed 14-bit displacement
926/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000927bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
928 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000929 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000930 // If this can be more profitably realized as r+r, fail.
931 if (SelectAddressRegReg(N, Disp, Base, DAG))
932 return false;
933
934 if (N.getOpcode() == ISD::ADD) {
935 short imm = 0;
936 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
937 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
938 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
939 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
940 } else {
941 Base = N.getOperand(0);
942 }
943 return true; // [r+i]
944 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
945 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000946 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947 && "Cannot handle constant offsets yet!");
948 Disp = N.getOperand(1).getOperand(0); // The global address.
949 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
950 Disp.getOpcode() == ISD::TargetConstantPool ||
951 Disp.getOpcode() == ISD::TargetJumpTable);
952 Base = N.getOperand(0);
953 return true; // [&g+r]
954 }
955 } else if (N.getOpcode() == ISD::OR) {
956 short imm = 0;
957 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
958 // If this is an or of disjoint bitfields, we can codegen this as an add
959 // (for better address arithmetic) if the LHS and RHS of the OR are
960 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000961 APInt LHSKnownZero, LHSKnownOne;
962 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000963 APInt::getAllOnesValue(N.getOperand(0)
964 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000965 LHSKnownZero, LHSKnownOne);
966 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000967 // If all of the bits are known zero on the LHS or RHS, the add won't
968 // carry.
969 Base = N.getOperand(0);
970 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
971 return true;
972 }
973 }
974 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000975 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000976 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000977 // If this address fits entirely in a 14-bit sext immediate field, codegen
978 // this as "d, 0"
979 short Imm;
980 if (isIntS16Immediate(CN, Imm)) {
981 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
982 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
983 return true;
984 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000985
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000986 // Fold the low-part of 32-bit absolute addresses into addr mode.
987 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000988 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
989 int Addr = (int)CN->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000990
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000991 // Otherwise, break this down into an LIS + disp.
992 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
993
994 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
995 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman475871a2008-07-27 21:46:04 +0000996 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000997 return true;
998 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000999 }
1000 }
1001
1002 Disp = DAG.getTargetConstant(0, getPointerTy());
1003 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1004 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1005 else
1006 Base = N;
1007 return true; // [r+0]
1008}
1009
1010
1011/// getPreIndexedAddressParts - returns true by value, base pointer and
1012/// offset pointer and addressing mode by reference if the node's address
1013/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001014bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1015 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001016 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001017 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001018 // Disabled by default for now.
1019 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001020
Dan Gohman475871a2008-07-27 21:46:04 +00001021 SDValue Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001022 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001023 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1024 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001025 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +00001026
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001027 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001028 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001029 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001030 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 } else
1032 return false;
1033
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001034 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001035 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001036 return false;
1037
Chris Lattner0851b4f2006-11-15 19:55:13 +00001038 // TODO: Check reg+reg first.
1039
1040 // LDU/STU use reg+imm*4, others use reg+imm.
1041 if (VT != MVT::i64) {
1042 // reg + imm
1043 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1044 return false;
1045 } else {
1046 // reg + imm * 4.
1047 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1048 return false;
1049 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001050
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001051 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001052 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1053 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001054 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001055 LD->getExtensionType() == ISD::SEXTLOAD &&
1056 isa<ConstantSDNode>(Offset))
1057 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001058 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001059
Chris Lattner4eab7142006-11-10 02:08:47 +00001060 AM = ISD::PRE_INC;
1061 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001062}
1063
1064//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001065// LowerOperation implementation
1066//===----------------------------------------------------------------------===//
1067
Dan Gohman475871a2008-07-27 21:46:04 +00001068SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001069 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001070 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001071 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001072 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001073 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1074 SDValue Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001075
1076 const TargetMachine &TM = DAG.getTarget();
1077
Dan Gohman475871a2008-07-27 21:46:04 +00001078 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1079 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001080
Chris Lattner1a635d62006-04-14 06:01:58 +00001081 // If this is a non-darwin platform, we don't support non-static relo models
1082 // yet.
1083 if (TM.getRelocationModel() == Reloc::Static ||
1084 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1085 // Generate non-pic code that has direct accesses to the constant pool.
1086 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001087 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001088 }
1089
Chris Lattner35d86fe2006-07-26 21:12:04 +00001090 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001091 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001092 Hi = DAG.getNode(ISD::ADD, PtrVT,
1093 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001094 }
1095
Chris Lattner059ca0f2006-06-16 21:01:35 +00001096 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001097 return Lo;
1098}
1099
Dan Gohman475871a2008-07-27 21:46:04 +00001100SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001101 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001102 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001103 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1104 SDValue Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001105
1106 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001107
Dan Gohman475871a2008-07-27 21:46:04 +00001108 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1109 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001110
Nate Begeman37efe672006-04-22 18:53:45 +00001111 // If this is a non-darwin platform, we don't support non-static relo models
1112 // yet.
1113 if (TM.getRelocationModel() == Reloc::Static ||
1114 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1115 // Generate non-pic code that has direct accesses to the constant pool.
1116 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001117 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001118 }
1119
Chris Lattner35d86fe2006-07-26 21:12:04 +00001120 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001121 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001122 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001123 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001124 }
1125
Chris Lattner059ca0f2006-06-16 21:01:35 +00001126 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001127 return Lo;
1128}
1129
Dan Gohman475871a2008-07-27 21:46:04 +00001130SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001131 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001132 assert(0 && "TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001133 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001134}
1135
Dan Gohman475871a2008-07-27 21:46:04 +00001136SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengee5c2b82009-01-16 22:57:32 +00001137 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001138 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001139 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1140 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001141 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman475871a2008-07-27 21:46:04 +00001142 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001143 DebugLoc dl = GSDN->getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001144
1145 const TargetMachine &TM = DAG.getTarget();
1146
Dale Johannesen33c960f2009-02-04 20:06:27 +00001147 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1148 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001149
Chris Lattner1a635d62006-04-14 06:01:58 +00001150 // If this is a non-darwin platform, we don't support non-static relo models
1151 // yet.
1152 if (TM.getRelocationModel() == Reloc::Static ||
1153 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1154 // Generate non-pic code that has direct accesses to globals.
1155 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen33c960f2009-02-04 20:06:27 +00001156 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001157 }
1158
Chris Lattner35d86fe2006-07-26 21:12:04 +00001159 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001160 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen33c960f2009-02-04 20:06:27 +00001161 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Chris Lattner059ca0f2006-06-16 21:01:35 +00001162 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001163 }
1164
Dale Johannesen33c960f2009-02-04 20:06:27 +00001165 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001166
Chris Lattner57fc62c2006-12-11 23:22:45 +00001167 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001168 return Lo;
1169
1170 // If the global is weak or external, we have to go through the lazy
1171 // resolution stub.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001172 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001173}
1174
Dan Gohman475871a2008-07-27 21:46:04 +00001175SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001176 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesenf5d97892009-02-04 01:48:28 +00001177 DebugLoc dl = Op.getNode()->getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001178
1179 // If we're comparing for equality to zero, expose the fact that this is
1180 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1181 // fold the new nodes.
1182 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1183 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001184 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001185 SDValue Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001186 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001187 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001188 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00001189 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001190 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001191 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1192 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00001193 DAG.getConstant(Log2b, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001194 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001195 }
1196 // Leave comparisons against 0 and -1 alone for now, since they're usually
1197 // optimized. FIXME: revisit this when we can custom lower all setcc
1198 // optimizations.
1199 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001200 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001201 }
1202
1203 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001204 // by xor'ing the rhs with the lhs, which is faster than setting a
1205 // condition register, reading it back out, and masking the correct bit. The
1206 // normal approach here uses sub to do this instead of xor. Using xor exposes
1207 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001208 MVT LHSVT = Op.getOperand(0).getValueType();
1209 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1210 MVT VT = Op.getValueType();
Dale Johannesenf5d97892009-02-04 01:48:28 +00001211 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001212 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001213 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001214 }
Dan Gohman475871a2008-07-27 21:46:04 +00001215 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001216}
1217
Dan Gohman475871a2008-07-27 21:46:04 +00001218SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001219 int VarArgsFrameIndex,
1220 int VarArgsStackOffset,
1221 unsigned VarArgsNumGPR,
1222 unsigned VarArgsNumFPR,
1223 const PPCSubtarget &Subtarget) {
1224
1225 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Dan Gohman475871a2008-07-27 21:46:04 +00001226 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001227}
1228
Bill Wendling77959322008-09-17 00:30:57 +00001229SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1230 SDValue Chain = Op.getOperand(0);
1231 SDValue Trmp = Op.getOperand(1); // trampoline
1232 SDValue FPtr = Op.getOperand(2); // nested function
1233 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001234 DebugLoc dl = Op.getNode()->getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001235
1236 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1237 bool isPPC64 = (PtrVT == MVT::i64);
1238 const Type *IntPtrTy =
1239 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType();
1240
1241 TargetLowering::ArgListTy Args;
1242 TargetLowering::ArgListEntry Entry;
1243
1244 Entry.Ty = IntPtrTy;
1245 Entry.Node = Trmp; Args.push_back(Entry);
1246
1247 // TrampSize == (isPPC64 ? 48 : 40);
1248 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
1249 isPPC64 ? MVT::i64 : MVT::i32);
1250 Args.push_back(Entry);
1251
1252 Entry.Node = FPtr; Args.push_back(Entry);
1253 Entry.Node = Nest; Args.push_back(Entry);
1254
1255 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1256 std::pair<SDValue, SDValue> CallResult =
1257 LowerCallTo(Chain, Op.getValueType().getTypeForMVT(), false, false,
Dale Johannesen86098bd2008-09-26 19:31:26 +00001258 false, false, CallingConv::C, false,
Bill Wendling77959322008-09-17 00:30:57 +00001259 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001260 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001261
1262 SDValue Ops[] =
1263 { CallResult.first, CallResult.second };
1264
Duncan Sandsaaffa052008-12-01 11:41:29 +00001265 return DAG.getMergeValues(Ops, 2);
Bill Wendling77959322008-09-17 00:30:57 +00001266}
1267
Dan Gohman475871a2008-07-27 21:46:04 +00001268SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001269 int VarArgsFrameIndex,
1270 int VarArgsStackOffset,
1271 unsigned VarArgsNumGPR,
1272 unsigned VarArgsNumFPR,
1273 const PPCSubtarget &Subtarget) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001274 DebugLoc dl = Op.getNode()->getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001275
1276 if (Subtarget.isMachoABI()) {
1277 // vastart just stores the address of the VarArgsFrameIndex slot into the
1278 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001279 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001280 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001281 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001282 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001283 }
1284
1285 // For ELF 32 ABI we follow the layout of the va_list struct.
1286 // We suppose the given va_list is already allocated.
1287 //
1288 // typedef struct {
1289 // char gpr; /* index into the array of 8 GPRs
1290 // * stored in the register save area
1291 // * gpr=0 corresponds to r3,
1292 // * gpr=1 to r4, etc.
1293 // */
1294 // char fpr; /* index into the array of 8 FPRs
1295 // * stored in the register save area
1296 // * fpr=0 corresponds to f1,
1297 // * fpr=1 to f2, etc.
1298 // */
1299 // char *overflow_arg_area;
1300 // /* location on stack that holds
1301 // * the next overflow argument
1302 // */
1303 // char *reg_save_area;
1304 // /* where r3:r10 and f1:f8 (if saved)
1305 // * are stored
1306 // */
1307 // } va_list[1];
1308
1309
Dan Gohman475871a2008-07-27 21:46:04 +00001310 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1311 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001312
1313
Duncan Sands83ec4b62008-06-06 12:08:01 +00001314 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001315
Dan Gohman475871a2008-07-27 21:46:04 +00001316 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1317 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001318
Duncan Sands83ec4b62008-06-06 12:08:01 +00001319 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001320 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001321
Duncan Sands83ec4b62008-06-06 12:08:01 +00001322 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001323 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001324
1325 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001326 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001327
Dan Gohman69de1932008-02-06 22:27:42 +00001328 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001329
1330 // Store first byte : number of int regs
Dale Johannesen33c960f2009-02-04 20:06:27 +00001331 SDValue firstStore = DAG.getStore(Op.getOperand(0), dl, ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001332 Op.getOperand(1), SV, 0);
1333 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001334 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001335 ConstFPROffset);
1336
1337 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001338 SDValue secondStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001339 DAG.getStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001340 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001341 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001342
1343 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001344 SDValue thirdStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001345 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001346 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001347 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001348
1349 // Store third word : arguments given in registers
Dale Johannesen33c960f2009-02-04 20:06:27 +00001350 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001351
Chris Lattner1a635d62006-04-14 06:01:58 +00001352}
1353
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001354#include "PPCGenCallingConv.inc"
1355
Chris Lattner9f0bc652007-02-25 05:34:32 +00001356/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1357/// depending on which subtarget is selected.
1358static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1359 if (Subtarget.isMachoABI()) {
1360 static const unsigned FPR[] = {
1361 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1362 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1363 };
1364 return FPR;
1365 }
1366
1367
1368 static const unsigned FPR[] = {
1369 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001370 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001371 };
1372 return FPR;
1373}
1374
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001375/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1376/// the stack.
Dan Gohman095cc292008-09-13 01:54:27 +00001377static unsigned CalculateStackSlotSize(SDValue Arg, ISD::ArgFlagsTy Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001378 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001379 MVT ArgVT = Arg.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001380 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001381 if (Flags.isByVal())
1382 ArgSize = Flags.getByValSize();
1383 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1384
1385 return ArgSize;
1386}
1387
Dan Gohman475871a2008-07-27 21:46:04 +00001388SDValue
1389PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001390 SelectionDAG &DAG,
1391 int &VarArgsFrameIndex,
1392 int &VarArgsStackOffset,
1393 unsigned &VarArgsNumGPR,
1394 unsigned &VarArgsNumFPR,
1395 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001396 // TODO: add description of PPC stack frame format, or at least some docs.
1397 //
1398 MachineFunction &MF = DAG.getMachineFunction();
1399 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001400 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001401 SmallVector<SDValue, 8> ArgValues;
1402 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001403 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dale Johannesen39355f92009-02-04 02:34:38 +00001404 DebugLoc dl = Op.getNode()->getDebugLoc();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001405
Duncan Sands83ec4b62008-06-06 12:08:01 +00001406 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001407 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001408 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001409 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001410 // Potential tail calls could cause overwriting of argument stack slots.
1411 unsigned CC = MF.getFunction()->getCallingConv();
1412 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001413 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001414
Chris Lattner9f0bc652007-02-25 05:34:32 +00001415 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001416 // Area that is at least reserved in caller of this function.
1417 unsigned MinReservedArea = ArgOffset;
1418
Chris Lattnerc91a4752006-06-26 22:48:35 +00001419 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001420 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1421 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1422 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001423 static const unsigned GPR_64[] = { // 64-bit registers.
1424 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1425 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1426 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001427
1428 static const unsigned *FPR = GetFPR(Subtarget);
1429
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001430 static const unsigned VR[] = {
1431 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1432 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1433 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001434
Owen Anderson718cb662007-09-07 04:06:50 +00001435 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001436 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001437 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001438
1439 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1440
Chris Lattnerc91a4752006-06-26 22:48:35 +00001441 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001442
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001443 // In 32-bit non-varargs functions, the stack space for vectors is after the
1444 // stack space for non-vectors. We do not use this space unless we have
1445 // too many vectors to fit in registers, something that only occurs in
1446 // constructed examples:), but we have to walk the arglist to figure
1447 // that out...for the pathological case, compute VecArgOffset as the
1448 // start of the vector parameter area. Computing VecArgOffset is the
1449 // entire point of the following loop.
1450 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1451 // to handle Elf here.
1452 unsigned VecArgOffset = ArgOffset;
1453 if (!isVarArg && !isPPC64) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001454 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001455 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001456 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1457 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001458 ISD::ArgFlagsTy Flags =
1459 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001460
Duncan Sands276dcbd2008-03-21 09:14:45 +00001461 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001462 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001463 ObjSize = Flags.getByValSize();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001464 unsigned ArgSize =
1465 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1466 VecArgOffset += ArgSize;
1467 continue;
1468 }
1469
Duncan Sands83ec4b62008-06-06 12:08:01 +00001470 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001471 default: assert(0 && "Unhandled argument type!");
1472 case MVT::i32:
1473 case MVT::f32:
1474 VecArgOffset += isPPC64 ? 8 : 4;
1475 break;
1476 case MVT::i64: // PPC64
1477 case MVT::f64:
1478 VecArgOffset += 8;
1479 break;
1480 case MVT::v4f32:
1481 case MVT::v4i32:
1482 case MVT::v8i16:
1483 case MVT::v16i8:
1484 // Nothing to do, we're only looking at Nonvector args here.
1485 break;
1486 }
1487 }
1488 }
1489 // We've found where the vector parameter area in memory is. Skip the
1490 // first 12 parameters; these don't use that memory.
1491 VecArgOffset = ((VecArgOffset+15)/16)*16;
1492 VecArgOffset += 12*16;
1493
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001494 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001495 // entry to a function on PPC, the arguments start after the linkage area,
1496 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001497 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001498 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001499 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001500 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001501
Dan Gohman475871a2008-07-27 21:46:04 +00001502 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001503 unsigned nAltivecParamsAtEnd = 0;
Gabor Greif93c53e52008-08-31 15:37:04 +00001504 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
1505 ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001506 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001507 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001508 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1509 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001510 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001511 ISD::ArgFlagsTy Flags =
1512 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001513 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00001514 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001515
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001516 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001517
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001518 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1519 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1520 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1521 if (isVarArg || isPPC64) {
1522 MinReservedArea = ((MinReservedArea+15)/16)*16;
1523 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001524 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001525 isVarArg,
1526 PtrByteSize);
1527 } else nAltivecParamsAtEnd++;
1528 } else
1529 // Calculate min reserved area.
1530 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001531 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001532 isVarArg,
1533 PtrByteSize);
1534
Dale Johannesen8419dd62008-03-07 20:27:40 +00001535 // FIXME alignment for ELF may not be right
1536 // FIXME the codegen can be much improved in some cases.
1537 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001538 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001539 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001540 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001541 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001542 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001543 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001544 // Objects of size 1 and 2 are right justified, everything else is
1545 // left justified. This means the memory address is adjusted forwards.
1546 if (ObjSize==1 || ObjSize==2) {
1547 CurArgOffset = CurArgOffset + (4 - ObjSize);
1548 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001549 // The value of the object is its address.
1550 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001551 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001552 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001553 if (ObjSize==1 || ObjSize==2) {
1554 if (GPR_idx != Num_GPR_Regs) {
1555 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1556 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001557 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1558 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Dale Johannesen7f96f392008-03-08 01:41:42 +00001559 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1560 MemOps.push_back(Store);
1561 ++GPR_idx;
1562 if (isMachoABI) ArgOffset += PtrByteSize;
1563 } else {
1564 ArgOffset += PtrByteSize;
1565 }
1566 continue;
1567 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001568 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1569 // Store whatever pieces of the object are in registers
1570 // to memory. ArgVal will be address of the beginning of
1571 // the object.
1572 if (GPR_idx != Num_GPR_Regs) {
1573 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1574 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1575 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001576 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001577 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1578 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001579 MemOps.push_back(Store);
1580 ++GPR_idx;
1581 if (isMachoABI) ArgOffset += PtrByteSize;
1582 } else {
1583 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1584 break;
1585 }
1586 }
1587 continue;
1588 }
1589
Duncan Sands83ec4b62008-06-06 12:08:01 +00001590 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001591 default: assert(0 && "Unhandled argument type!");
1592 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001593 if (!isPPC64) {
1594 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001595 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001596
1597 if (GPR_idx != Num_GPR_Regs) {
1598 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1599 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001600 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001601 ++GPR_idx;
1602 } else {
1603 needsLoad = true;
1604 ArgSize = PtrByteSize;
1605 }
1606 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001607 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001608 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1609 // All int arguments reserve stack space in Macho ABI.
1610 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1611 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001612 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001613 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001614 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001615 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001616 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1617 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001618 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001619
1620 if (ObjectVT == MVT::i32) {
1621 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1622 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001623 if (Flags.isSExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001624 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001625 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001626 else if (Flags.isZExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001627 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001628 DAG.getValueType(ObjectVT));
1629
Dale Johannesen39355f92009-02-04 02:34:38 +00001630 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001631 }
1632
Chris Lattnerc91a4752006-06-26 22:48:35 +00001633 ++GPR_idx;
1634 } else {
1635 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001636 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001637 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001638 // All int arguments reserve stack space in Macho ABI.
1639 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001640 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001641
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001642 case MVT::f32:
1643 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001644 // Every 4 bytes of argument space consumes one of the GPRs available for
1645 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001646 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001647 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001648 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001649 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001650 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001651 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001652 unsigned VReg;
1653 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001654 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001655 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001656 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1657 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001658 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001659 ++FPR_idx;
1660 } else {
1661 needsLoad = true;
1662 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001663
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001664 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001665 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001666 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001667 // All FP arguments reserve stack space in Macho ABI.
1668 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001669 break;
1670 case MVT::v4f32:
1671 case MVT::v4i32:
1672 case MVT::v8i16:
1673 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001674 // Note that vector arguments in registers don't reserve stack space,
1675 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001676 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001677 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1678 RegInfo.addLiveIn(VR[VR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001679 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001680 if (isVarArg) {
1681 while ((ArgOffset % 16) != 0) {
1682 ArgOffset += PtrByteSize;
1683 if (GPR_idx != Num_GPR_Regs)
1684 GPR_idx++;
1685 }
1686 ArgOffset += 16;
1687 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1688 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001689 ++VR_idx;
1690 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001691 if (!isVarArg && !isPPC64) {
1692 // Vectors go after all the nonvectors.
1693 CurArgOffset = VecArgOffset;
1694 VecArgOffset += 16;
1695 } else {
1696 // Vectors are aligned.
1697 ArgOffset = ((ArgOffset+15)/16)*16;
1698 CurArgOffset = ArgOffset;
1699 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001700 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001701 needsLoad = true;
1702 }
1703 break;
1704 }
1705
1706 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001707 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001708 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001709 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001710 CurArgOffset + (ArgSize - ObjSize),
1711 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001712 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001713 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001714 }
1715
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001716 ArgValues.push_back(ArgVal);
1717 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001718
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001719 // Set the size that is at least reserved in caller of this function. Tail
1720 // call optimized function's reserved stack space needs to be aligned so that
1721 // taking the difference between two stack areas will result in an aligned
1722 // stack.
1723 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1724 // Add the Altivec parameters at the end, if needed.
1725 if (nAltivecParamsAtEnd) {
1726 MinReservedArea = ((MinReservedArea+15)/16)*16;
1727 MinReservedArea += 16*nAltivecParamsAtEnd;
1728 }
1729 MinReservedArea =
1730 std::max(MinReservedArea,
1731 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1732 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1733 getStackAlignment();
1734 unsigned AlignMask = TargetAlign-1;
1735 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1736 FI->setMinReservedArea(MinReservedArea);
1737
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001738 // If the function takes variable number of arguments, make a frame index for
1739 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001740 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001741
1742 int depth;
1743 if (isELF32_ABI) {
1744 VarArgsNumGPR = GPR_idx;
1745 VarArgsNumFPR = FPR_idx;
1746
1747 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1748 // pointer.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001749 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1750 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1751 PtrVT.getSizeInBits()/8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001752
Duncan Sands83ec4b62008-06-06 12:08:01 +00001753 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001754 ArgOffset);
1755
1756 }
1757 else
1758 depth = ArgOffset;
1759
Duncan Sands83ec4b62008-06-06 12:08:01 +00001760 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001761 depth);
Dan Gohman475871a2008-07-27 21:46:04 +00001762 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001763
Nicolas Geoffray01119992007-04-03 13:59:52 +00001764 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1765 // stored to the VarArgsFrameIndex on the stack.
1766 if (isELF32_ABI) {
1767 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001768 SDValue Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001769 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001770 MemOps.push_back(Store);
1771 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001772 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001773 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001774 }
1775 }
1776
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001777 // If this function is vararg, store any remaining integer argument regs
1778 // to their spots on the stack so that they may be loaded by deferencing the
1779 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001780 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001781 unsigned VReg;
1782 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001783 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001784 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001785 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001786
Chris Lattner84bc5422007-12-31 04:13:23 +00001787 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001788 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1789 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001790 MemOps.push_back(Store);
1791 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001792 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001793 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001794 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001795
1796 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1797 // on the stack.
1798 if (isELF32_ABI) {
1799 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001800 SDValue Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
Dale Johannesen39355f92009-02-04 02:34:38 +00001801 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001802 MemOps.push_back(Store);
1803 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001804 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001805 PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001806 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001807 }
1808
1809 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1810 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001811 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001812
Chris Lattner84bc5422007-12-31 04:13:23 +00001813 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001814 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::f64);
1815 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001816 MemOps.push_back(Store);
1817 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001818 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001819 PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001820 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001821 }
1822 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001823 }
1824
Dale Johannesen8419dd62008-03-07 20:27:40 +00001825 if (!MemOps.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00001826 Root = DAG.getNode(ISD::TokenFactor, dl,
1827 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00001828
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001829 ArgValues.push_back(Root);
1830
1831 // Return the new list of results.
Dale Johannesen39355f92009-02-04 02:34:38 +00001832 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001833 &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001834}
1835
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001836/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1837/// linkage area.
1838static unsigned
1839CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1840 bool isPPC64,
1841 bool isMachoABI,
1842 bool isVarArg,
1843 unsigned CC,
Dan Gohman095cc292008-09-13 01:54:27 +00001844 CallSDNode *TheCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001845 unsigned &nAltivecParamsAtEnd) {
1846 // Count how many bytes are to be pushed on the stack, including the linkage
1847 // area, and parameter passing area. We start with 24/48 bytes, which is
1848 // prereserved space for [SP][CR][LR][3 x unused].
1849 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Dan Gohman095cc292008-09-13 01:54:27 +00001850 unsigned NumOps = TheCall->getNumArgs();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001851 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1852
1853 // Add up all the space actually used.
1854 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1855 // they all go in registers, but we must reserve stack space for them for
1856 // possible use by the caller. In varargs or 64-bit calls, parameters are
1857 // assigned stack space in order, with padding so Altivec parameters are
1858 // 16-byte aligned.
1859 nAltivecParamsAtEnd = 0;
1860 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00001861 SDValue Arg = TheCall->getArg(i);
1862 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001863 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001864 // Varargs Altivec parameters are padded to a 16 byte boundary.
1865 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1866 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1867 if (!isVarArg && !isPPC64) {
1868 // Non-varargs Altivec parameters go after all the non-Altivec
1869 // parameters; handle those later so we know how much padding we need.
1870 nAltivecParamsAtEnd++;
1871 continue;
1872 }
1873 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1874 NumBytes = ((NumBytes+15)/16)*16;
1875 }
Dan Gohman095cc292008-09-13 01:54:27 +00001876 NumBytes += CalculateStackSlotSize(Arg, Flags, isVarArg, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001877 }
1878
1879 // Allow for Altivec parameters at the end, if needed.
1880 if (nAltivecParamsAtEnd) {
1881 NumBytes = ((NumBytes+15)/16)*16;
1882 NumBytes += 16*nAltivecParamsAtEnd;
1883 }
1884
1885 // The prolog code of the callee may store up to 8 GPR argument registers to
1886 // the stack, allowing va_start to index over them in memory if its varargs.
1887 // Because we cannot tell if this is needed on the caller side, we have to
1888 // conservatively assume that it is needed. As such, make sure we have at
1889 // least enough stack space for the caller to store the 8 GPRs.
1890 NumBytes = std::max(NumBytes,
1891 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1892
1893 // Tail call needs the stack to be aligned.
1894 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1895 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1896 getStackAlignment();
1897 unsigned AlignMask = TargetAlign-1;
1898 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1899 }
1900
1901 return NumBytes;
1902}
1903
1904/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1905/// adjusted to accomodate the arguments for the tailcall.
1906static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1907 unsigned ParamSize) {
1908
1909 if (!IsTailCall) return 0;
1910
1911 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1912 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1913 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1914 // Remember only if the new adjustement is bigger.
1915 if (SPDiff < FI->getTailCallSPDelta())
1916 FI->setTailCallSPDelta(SPDiff);
1917
1918 return SPDiff;
1919}
1920
1921/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1922/// following the call is a return. A function is eligible if caller/callee
1923/// calling conventions match, currently only fastcc supports tail calls, and
1924/// the function CALL is immediatly followed by a RET.
1925bool
Dan Gohman095cc292008-09-13 01:54:27 +00001926PPCTargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00001927 SDValue Ret,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001928 SelectionDAG& DAG) const {
1929 // Variable argument functions are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001930 if (!PerformTailCallOpt || TheCall->isVarArg())
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001931 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001932
Dan Gohman095cc292008-09-13 01:54:27 +00001933 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001934 MachineFunction &MF = DAG.getMachineFunction();
1935 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00001936 unsigned CalleeCC = TheCall->getCallingConv();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001937 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1938 // Functions containing by val parameters are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001939 for (unsigned i = 0; i != TheCall->getNumArgs(); i++) {
1940 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001941 if (Flags.isByVal()) return false;
1942 }
1943
Dan Gohman095cc292008-09-13 01:54:27 +00001944 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001945 // Non PIC/GOT tail calls are supported.
1946 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1947 return true;
1948
1949 // At the moment we can only do local tail calls (in same module, hidden
1950 // or protected) if we are generating PIC.
1951 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1952 return G->getGlobal()->hasHiddenVisibility()
1953 || G->getGlobal()->hasProtectedVisibility();
1954 }
1955 }
1956
1957 return false;
1958}
1959
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001960/// isCallCompatibleAddress - Return the immediate to use if the specified
1961/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00001962static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001963 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1964 if (!C) return 0;
1965
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001966 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001967 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1968 (Addr << 6 >> 6) != Addr)
1969 return 0; // Top 6 bits have to be sext of immediate.
1970
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001971 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00001972 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001973}
1974
Dan Gohman844731a2008-05-13 00:00:25 +00001975namespace {
1976
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001977struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00001978 SDValue Arg;
1979 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001980 int FrameIdx;
1981
1982 TailCallArgumentInfo() : FrameIdx(0) {}
1983};
1984
Dan Gohman844731a2008-05-13 00:00:25 +00001985}
1986
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001987/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1988static void
1989StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001990 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001991 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001992 SmallVector<SDValue, 8> &MemOpChains,
1993 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001994 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00001995 SDValue Arg = TailCallArgs[i].Arg;
1996 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001997 int FI = TailCallArgs[i].FrameIdx;
1998 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001999 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00002000 PseudoSourceValue::getFixedStack(FI),
2001 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002002 }
2003}
2004
2005/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2006/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002007static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002008 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002009 SDValue Chain,
2010 SDValue OldRetAddr,
2011 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002012 int SPDiff,
2013 bool isPPC64,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002014 bool isMachoABI,
2015 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002016 if (SPDiff) {
2017 // Calculate the new stack slot for the return address.
2018 int SlotSize = isPPC64 ? 8 : 4;
2019 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
2020 isMachoABI);
2021 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
2022 NewRetAddrLoc);
2023 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
2024 isMachoABI);
2025 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
2026
Duncan Sands83ec4b62008-06-06 12:08:01 +00002027 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002028 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002029 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002030 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002031 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002032 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002033 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002034 }
2035 return Chain;
2036}
2037
2038/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2039/// the position of the argument.
2040static void
2041CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002042 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002043 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2044 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002045 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002046 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002047 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002048 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002049 TailCallArgumentInfo Info;
2050 Info.Arg = Arg;
2051 Info.FrameIdxOp = FIN;
2052 Info.FrameIdx = FI;
2053 TailCallArguments.push_back(Info);
2054}
2055
2056/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2057/// stack slot. Returns the chain as result and the loaded frame pointers in
2058/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002059SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002060 int SPDiff,
2061 SDValue Chain,
2062 SDValue &LROpOut,
2063 SDValue &FPOpOut,
2064 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002065 if (SPDiff) {
2066 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002067 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002068 LROpOut = getReturnAddrFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002069 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002070 Chain = SDValue(LROpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002071 FPOpOut = getFramePointerFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002072 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002073 Chain = SDValue(FPOpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002074 }
2075 return Chain;
2076}
2077
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002078/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2079/// by "Src" to address "Dst" of size "Size". Alignment information is
2080/// specified by the specific parameter attribute. The copy will be passed as
2081/// a byval function parameter.
2082/// Sometimes what we are copying is the end of a larger object, the part that
2083/// does not fit in registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002084static SDValue
2085CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002086 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002087 unsigned Size, DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00002088 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002089 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
2090 false, NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002091}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002092
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002093/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2094/// tail calls.
2095static void
Dan Gohman475871a2008-07-27 21:46:04 +00002096LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2097 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002098 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002099 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002100 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2101 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002102 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002103 if (!isTailCall) {
2104 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002105 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002106 if (isPPC64)
2107 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2108 else
2109 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002110 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002111 DAG.getConstant(ArgOffset, PtrVT));
2112 }
Dale Johannesen33c960f2009-02-04 20:06:27 +00002113 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002114 // Calculate and remember argument location.
2115 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2116 TailCallArguments);
2117}
2118
Dan Gohman475871a2008-07-27 21:46:04 +00002119SDValue PPCTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002120 const PPCSubtarget &Subtarget,
2121 TargetMachine &TM) {
Dan Gohman095cc292008-09-13 01:54:27 +00002122 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
2123 SDValue Chain = TheCall->getChain();
2124 bool isVarArg = TheCall->isVarArg();
2125 unsigned CC = TheCall->getCallingConv();
2126 bool isTailCall = TheCall->isTailCall()
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002127 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman095cc292008-09-13 01:54:27 +00002128 SDValue Callee = TheCall->getCallee();
2129 unsigned NumOps = TheCall->getNumArgs();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002130 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattner9f0bc652007-02-25 05:34:32 +00002131
2132 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002133 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002134
Duncan Sands83ec4b62008-06-06 12:08:01 +00002135 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002136 bool isPPC64 = PtrVT == MVT::i64;
2137 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002138
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002139 MachineFunction &MF = DAG.getMachineFunction();
2140
Chris Lattnerabde4602006-05-16 22:56:08 +00002141 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2142 // SelectExpr to use to put the arguments in the appropriate registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002143 std::vector<SDValue> args_to_use;
Chris Lattnerabde4602006-05-16 22:56:08 +00002144
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002145 // Mark this function as potentially containing a function that contains a
2146 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2147 // and restoring the callers stack pointer in this functions epilog. This is
2148 // done because by tail calling the called function might overwrite the value
2149 // in this function's (MF) stack pointer stack slot 0(SP).
2150 if (PerformTailCallOpt && CC==CallingConv::Fast)
2151 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2152
2153 unsigned nAltivecParamsAtEnd = 0;
2154
Chris Lattnerabde4602006-05-16 22:56:08 +00002155 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002156 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002157 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002158 unsigned NumBytes =
2159 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
Dan Gohman095cc292008-09-13 01:54:27 +00002160 TheCall, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002161
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002162 // Calculate by how many bytes the stack has to be adjusted in case of tail
2163 // call optimization.
2164 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002165
2166 // Adjust the stack pointer for the new arguments...
2167 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002168 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002169 SDValue CallSeqStart = Chain;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002170
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002171 // Load the return address and frame pointer so it can be move somewhere else
2172 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002173 SDValue LROp, FPOp;
Dale Johannesen33c960f2009-02-04 20:06:27 +00002174 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002175
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002176 // Set up a copy of the stack pointer for use loading and storing any
2177 // arguments that may not fit in the registers available for argument
2178 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002179 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002180 if (isPPC64)
2181 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2182 else
2183 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002184
2185 // Figure out which arguments are going to go in registers, and which in
2186 // memory. Also, if this is a vararg function, floating point operations
2187 // must be stored to our stack, and loaded into integer regs as well, if
2188 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002189 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002190 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002191
Chris Lattnerc91a4752006-06-26 22:48:35 +00002192 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002193 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2194 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2195 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002196 static const unsigned GPR_64[] = { // 64-bit registers.
2197 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2198 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2199 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002200 static const unsigned *FPR = GetFPR(Subtarget);
2201
Chris Lattner9a2a4972006-05-17 06:01:33 +00002202 static const unsigned VR[] = {
2203 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2204 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2205 };
Owen Anderson718cb662007-09-07 04:06:50 +00002206 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002207 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002208 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002209
Chris Lattnerc91a4752006-06-26 22:48:35 +00002210 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2211
Dan Gohman475871a2008-07-27 21:46:04 +00002212 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002213 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2214
Dan Gohman475871a2008-07-27 21:46:04 +00002215 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002216 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002217 bool inMem = false;
Dan Gohman095cc292008-09-13 01:54:27 +00002218 SDValue Arg = TheCall->getArg(i);
2219 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002220 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002221 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002222
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002223 // PtrOff will be used to store the current argument to the stack if a
2224 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002225 SDValue PtrOff;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002226
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002227 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002228 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002229 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2230 StackPtr.getValueType());
2231 else
2232 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2233
Dale Johannesen39355f92009-02-04 02:34:38 +00002234 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002235
2236 // On PPC64, promote integers to 64-bit values.
2237 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002238 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2239 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Dale Johannesen39355f92009-02-04 02:34:38 +00002240 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002241 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002242
2243 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002244 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002245 if (Flags.isByVal()) {
2246 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002247 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002248 if (Size==1 || Size==2) {
2249 // Very small objects are passed right-justified.
2250 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002251 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002252 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002253 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002254 NULL, 0, VT);
2255 MemOpChains.push_back(Load.getValue(1));
2256 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2257 if (isMachoABI)
2258 ArgOffset += PtrByteSize;
2259 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002260 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002261 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00002262 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Gabor Greifba36cb52008-08-28 21:40:38 +00002263 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002264 Flags, DAG, Size, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002265 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002266 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002267 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00002268 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2269 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002270 Chain = CallSeqStart = NewCallSeqStart;
2271 ArgOffset += PtrByteSize;
2272 }
2273 continue;
2274 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002275 // Copy entire object into memory. There are cases where gcc-generated
2276 // code assumes it is there, even if it could be put entirely into
2277 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002278 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Gabor Greifba36cb52008-08-28 21:40:38 +00002279 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002280 Flags, DAG, Size, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002281 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002282 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002283 CallSeqStart.getNode()->getOperand(1));
2284 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002285 Chain = CallSeqStart = NewCallSeqStart;
2286 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002287 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002288 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002289 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002290 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002291 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002292 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002293 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2294 if (isMachoABI)
2295 ArgOffset += PtrByteSize;
2296 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002297 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002298 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002299 }
2300 }
2301 continue;
2302 }
2303
Duncan Sands83ec4b62008-06-06 12:08:01 +00002304 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002305 default: assert(0 && "Unexpected ValueType for argument!");
2306 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002307 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002308 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002309 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002310 if (GPR_idx != NumGPRs) {
2311 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002312 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002313 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2314 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002315 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002316 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002317 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002318 if (inMem || isMachoABI) {
2319 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002320 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002321 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2322
2323 ArgOffset += PtrByteSize;
2324 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002325 break;
2326 case MVT::f32:
2327 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002328 if (FPR_idx != NumFPRs) {
2329 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2330
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002331 if (isVarArg) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002332 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002333 MemOpChains.push_back(Store);
2334
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002335 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002336 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002337 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002338 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002339 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2340 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002341 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002342 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00002343 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002344 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
2345 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002346 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002347 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2348 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002349 }
2350 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002351 // If we have any FPRs remaining, we may also have GPRs remaining.
2352 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2353 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002354 if (isMachoABI) {
2355 if (GPR_idx != NumGPRs)
2356 ++GPR_idx;
2357 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2358 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2359 ++GPR_idx;
2360 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002361 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002362 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002363 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2364 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002365 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002366 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002367 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002368 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002369 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002370 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002371 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002372 if (isPPC64)
2373 ArgOffset += 8;
2374 else
2375 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2376 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002377 break;
2378 case MVT::v4f32:
2379 case MVT::v4i32:
2380 case MVT::v8i16:
2381 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002382 if (isVarArg) {
2383 // These go aligned on the stack, or in the corresponding R registers
2384 // when within range. The Darwin PPC ABI doc claims they also go in
2385 // V registers; in fact gcc does this only for arguments that are
2386 // prototyped, not for those that match the ... We do it for all
2387 // arguments, seems to work.
2388 while (ArgOffset % 16 !=0) {
2389 ArgOffset += PtrByteSize;
2390 if (GPR_idx != NumGPRs)
2391 GPR_idx++;
2392 }
2393 // We could elide this store in the case where the object fits
2394 // entirely in R registers. Maybe later.
Dale Johannesen39355f92009-02-04 02:34:38 +00002395 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00002396 DAG.getConstant(ArgOffset, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00002397 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002398 MemOpChains.push_back(Store);
2399 if (VR_idx != NumVRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002400 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002401 MemOpChains.push_back(Load.getValue(1));
2402 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2403 }
2404 ArgOffset += 16;
2405 for (unsigned i=0; i<16; i+=PtrByteSize) {
2406 if (GPR_idx == NumGPRs)
2407 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00002408 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00002409 DAG.getConstant(i, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00002410 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002411 MemOpChains.push_back(Load.getValue(1));
2412 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2413 }
2414 break;
2415 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002416
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002417 // Non-varargs Altivec params generally go in registers, but have
2418 // stack space allocated at the end.
2419 if (VR_idx != NumVRs) {
2420 // Doesn't have GPR space allocated.
2421 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2422 } else if (nAltivecParamsAtEnd==0) {
2423 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002424 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2425 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002426 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00002427 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002428 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002429 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002430 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002431 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002432 // If all Altivec parameters fit in registers, as they usually do,
2433 // they get stack space following the non-Altivec parameters. We
2434 // don't track this here because nobody below needs it.
2435 // If there are more Altivec parameters than fit in registers emit
2436 // the stores here.
2437 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2438 unsigned j = 0;
2439 // Offset is aligned; skip 1st 12 params which go in V registers.
2440 ArgOffset = ((ArgOffset+15)/16)*16;
2441 ArgOffset += 12*16;
2442 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00002443 SDValue Arg = TheCall->getArg(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002444 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002445 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2446 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2447 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002448 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002449 // We are emitting Altivec params in order.
2450 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2451 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002452 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002453 ArgOffset += 16;
2454 }
2455 }
2456 }
2457 }
2458
Chris Lattner9a2a4972006-05-17 06:01:33 +00002459 if (!MemOpChains.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00002460 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00002461 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002462
Chris Lattner9a2a4972006-05-17 06:01:33 +00002463 // Build a sequence of copy-to-reg nodes chained together with token chain
2464 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00002465 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002466 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002467 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2468 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002469 InFlag = Chain.getValue(1);
2470 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002471
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002472 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2473 if (isVarArg && isELF32_ABI) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002474 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, dl, MVT::i32), 0);
2475 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002476 InFlag = Chain.getValue(1);
2477 }
2478
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002479 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2480 // might overwrite each other in case of tail call optimization.
2481 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002482 SmallVector<SDValue, 8> MemOpChains2;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002483 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002484 InFlag = SDValue();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002485 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002486 MemOpChains2, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002487 if (!MemOpChains2.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00002488 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002489 &MemOpChains2[0], MemOpChains2.size());
2490
2491 // Store the return address to the appropriate stack slot.
2492 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002493 isPPC64, isMachoABI, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002494 }
2495
2496 // Emit callseq_end just before tailcall node.
2497 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002498 SmallVector<SDValue, 8> CallSeqOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002499 SDVTList CallSeqNodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2500 CallSeqOps.push_back(Chain);
Chris Lattnere563bbc2008-10-11 22:08:30 +00002501 CallSeqOps.push_back(DAG.getIntPtrConstant(NumBytes, true));
2502 CallSeqOps.push_back(DAG.getIntPtrConstant(0, true));
Gabor Greifba36cb52008-08-28 21:40:38 +00002503 if (InFlag.getNode())
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002504 CallSeqOps.push_back(InFlag);
2505 Chain = DAG.getNode(ISD::CALLSEQ_END, CallSeqNodeTys, &CallSeqOps[0],
2506 CallSeqOps.size());
2507 InFlag = Chain.getValue(1);
2508 }
2509
Duncan Sands83ec4b62008-06-06 12:08:01 +00002510 std::vector<MVT> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002511 NodeTys.push_back(MVT::Other); // Returns a chain
2512 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2513
Dan Gohman475871a2008-07-27 21:46:04 +00002514 SmallVector<SDValue, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002515 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002516
Bill Wendling056292f2008-09-16 21:48:12 +00002517 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2518 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2519 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002520 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2521 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Bill Wendling056292f2008-09-16 21:48:12 +00002522 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2523 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002524 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2525 // If this is an absolute destination address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00002526 Callee = SDValue(Dest, 0);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002527 else {
2528 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2529 // to do the call, we can't use PPCISD::CALL.
Dan Gohman475871a2008-07-27 21:46:04 +00002530 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Dale Johannesen39355f92009-02-04 02:34:38 +00002531 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
Gabor Greif93c53e52008-08-31 15:37:04 +00002532 2 + (InFlag.getNode() != 0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002533 InFlag = Chain.getValue(1);
2534
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002535 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002536 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002537 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
Dale Johannesen39355f92009-02-04 02:34:38 +00002538 Chain = DAG.getCopyToReg(Chain, dl, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002539 InFlag = Chain.getValue(1);
2540 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002541
2542 NodeTys.clear();
2543 NodeTys.push_back(MVT::Other);
2544 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002545 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002546 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Gabor Greifba36cb52008-08-28 21:40:38 +00002547 Callee.setNode(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002548 // Add CTR register as callee so a bctr can be emitted later.
2549 if (isTailCall)
2550 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002551 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002552
Chris Lattner4a45abf2006-06-10 01:14:28 +00002553 // If this is a direct call, pass the chain and the callee.
Gabor Greifba36cb52008-08-28 21:40:38 +00002554 if (Callee.getNode()) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002555 Ops.push_back(Chain);
2556 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002557 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002558 // If this is a tail call add stack pointer delta.
2559 if (isTailCall)
2560 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2561
Chris Lattner4a45abf2006-06-10 01:14:28 +00002562 // Add argument registers to the end of the list so that they are known live
2563 // into the call.
2564 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2565 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2566 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002567
2568 // When performing tail call optimization the callee pops its arguments off
2569 // the stack. Account for this here so these bytes can be pushed back on in
2570 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2571 int BytesCalleePops =
2572 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2573
Gabor Greifba36cb52008-08-28 21:40:38 +00002574 if (InFlag.getNode())
Chris Lattner4a45abf2006-06-10 01:14:28 +00002575 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002576
2577 // Emit tail call.
2578 if (isTailCall) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002579 assert(InFlag.getNode() &&
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002580 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesen39355f92009-02-04 02:34:38 +00002581 Chain = DAG.getNode(PPCISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00002582 TheCall->getVTList(), &Ops[0], Ops.size());
Gabor Greifba36cb52008-08-28 21:40:38 +00002583 return SDValue(Chain.getNode(), Op.getResNo());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002584 }
2585
Dale Johannesen39355f92009-02-04 02:34:38 +00002586 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002587 InFlag = Chain.getValue(1);
2588
Chris Lattnere563bbc2008-10-11 22:08:30 +00002589 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2590 DAG.getIntPtrConstant(BytesCalleePops, true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002591 InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +00002592 if (TheCall->getValueType(0) != MVT::Other)
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002593 InFlag = Chain.getValue(1);
2594
Dan Gohman475871a2008-07-27 21:46:04 +00002595 SmallVector<SDValue, 16> ResultVals;
Dan Gohman7925ed02008-03-19 21:39:28 +00002596 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002597 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2598 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00002599 CCInfo.AnalyzeCallResult(TheCall, RetCC_PPC);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002600
Dan Gohman7925ed02008-03-19 21:39:28 +00002601 // Copy all of the result registers out of their specified physreg.
2602 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2603 CCValAssign &VA = RVLocs[i];
Duncan Sands83ec4b62008-06-06 12:08:01 +00002604 MVT VT = VA.getValVT();
Dan Gohman7925ed02008-03-19 21:39:28 +00002605 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesen39355f92009-02-04 02:34:38 +00002606 Chain = DAG.getCopyFromReg(Chain, dl,
2607 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman7925ed02008-03-19 21:39:28 +00002608 ResultVals.push_back(Chain.getValue(0));
2609 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002610 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002611
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002612 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002613 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002614 return Chain;
2615
2616 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002617 ResultVals.push_back(Chain);
Dale Johannesen39355f92009-02-04 02:34:38 +00002618 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002619 &ResultVals[0], ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +00002620 return Res.getValue(Op.getResNo());
Chris Lattnerabde4602006-05-16 22:56:08 +00002621}
2622
Dan Gohman475871a2008-07-27 21:46:04 +00002623SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002624 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002625 SmallVector<CCValAssign, 16> RVLocs;
2626 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002627 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
2628 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00002629 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_PPC);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002630
2631 // If this is the first return lowered for this function, add the regs to the
2632 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002633 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002634 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002635 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002636 }
2637
Dan Gohman475871a2008-07-27 21:46:04 +00002638 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002639
2640 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2641 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00002642 SDValue TailCall = Chain;
2643 SDValue TargetAddress = TailCall.getOperand(1);
2644 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002645
2646 assert(((TargetAddress.getOpcode() == ISD::Register &&
2647 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
Bill Wendling056292f2008-09-16 21:48:12 +00002648 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002649 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2650 isa<ConstantSDNode>(TargetAddress)) &&
2651 "Expecting an global address, external symbol, absolute value or register");
2652
2653 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2654 "Expecting a const value");
2655
Dan Gohman475871a2008-07-27 21:46:04 +00002656 SmallVector<SDValue,8> Operands;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002657 Operands.push_back(Chain.getOperand(0));
2658 Operands.push_back(TargetAddress);
2659 Operands.push_back(StackAdjustment);
2660 // Copy registers used by the call. Last operand is a flag so it is not
2661 // copied.
2662 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2663 Operands.push_back(Chain.getOperand(i));
2664 }
2665 return DAG.getNode(PPCISD::TC_RETURN, MVT::Other, &Operands[0],
2666 Operands.size());
2667 }
2668
Dan Gohman475871a2008-07-27 21:46:04 +00002669 SDValue Flag;
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002670
2671 // Copy the result values into the output registers.
2672 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2673 CCValAssign &VA = RVLocs[i];
2674 assert(VA.isRegLoc() && "Can only return in registers!");
2675 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
2676 Flag = Chain.getValue(1);
2677 }
2678
Gabor Greifba36cb52008-08-28 21:40:38 +00002679 if (Flag.getNode())
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002680 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
2681 else
Chris Lattnercaddd442007-02-26 19:44:02 +00002682 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002683}
2684
Dan Gohman475871a2008-07-27 21:46:04 +00002685SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002686 const PPCSubtarget &Subtarget) {
2687 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002688 DebugLoc dl = Op.getNode()->getDebugLoc();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002689
2690 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002691 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002692
2693 // Construct the stack pointer operand.
2694 bool IsPPC64 = Subtarget.isPPC64();
2695 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00002696 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002697
2698 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00002699 SDValue Chain = Op.getOperand(0);
2700 SDValue SaveSP = Op.getOperand(1);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002701
2702 // Load the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002703 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002704
2705 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002706 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002707
2708 // Store the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002709 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002710}
2711
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002712
2713
Dan Gohman475871a2008-07-27 21:46:04 +00002714SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002715PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002716 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002717 bool IsPPC64 = PPCSubTarget.isPPC64();
2718 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002719 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002720
2721 // Get current frame pointer save index. The users of this index will be
2722 // primarily DYNALLOC instructions.
2723 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2724 int RASI = FI->getReturnAddrSaveIndex();
2725
2726 // If the frame pointer save index hasn't been defined yet.
2727 if (!RASI) {
2728 // Find out what the fix offset of the frame pointer save area.
2729 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2730 // Allocate the frame index for frame pointer save area.
2731 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2732 // Save the result.
2733 FI->setReturnAddrSaveIndex(RASI);
2734 }
2735 return DAG.getFrameIndex(RASI, PtrVT);
2736}
2737
Dan Gohman475871a2008-07-27 21:46:04 +00002738SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002739PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2740 MachineFunction &MF = DAG.getMachineFunction();
2741 bool IsPPC64 = PPCSubTarget.isPPC64();
2742 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002743 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002744
2745 // Get current frame pointer save index. The users of this index will be
2746 // primarily DYNALLOC instructions.
2747 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2748 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002749
Jim Laskey2f616bf2006-11-16 22:43:37 +00002750 // If the frame pointer save index hasn't been defined yet.
2751 if (!FPSI) {
2752 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002753 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2754
Jim Laskey2f616bf2006-11-16 22:43:37 +00002755 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002756 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002757 // Save the result.
2758 FI->setFramePointerSaveIndex(FPSI);
2759 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002760 return DAG.getFrameIndex(FPSI, PtrVT);
2761}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002762
Dan Gohman475871a2008-07-27 21:46:04 +00002763SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002764 SelectionDAG &DAG,
2765 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002766 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00002767 SDValue Chain = Op.getOperand(0);
2768 SDValue Size = Op.getOperand(1);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002769
2770 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002771 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002772 // Negate the size.
Dan Gohman475871a2008-07-27 21:46:04 +00002773 SDValue NegSize = DAG.getNode(ISD::SUB, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00002774 DAG.getConstant(0, PtrVT), Size);
2775 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00002776 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002777 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00002778 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Jim Laskey2f616bf2006-11-16 22:43:37 +00002779 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2780 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2781}
2782
Chris Lattner1a635d62006-04-14 06:01:58 +00002783/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2784/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00002785SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002786 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002787 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2788 !Op.getOperand(2).getValueType().isFloatingPoint())
Dan Gohman475871a2008-07-27 21:46:04 +00002789 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002790
2791 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2792
2793 // Cannot handle SETEQ/SETNE.
Dan Gohman475871a2008-07-27 21:46:04 +00002794 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002795
Duncan Sands83ec4b62008-06-06 12:08:01 +00002796 MVT ResVT = Op.getValueType();
2797 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002798 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2799 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002800
2801 // If the RHS of the comparison is a 0.0, we don't need to do the
2802 // subtraction at all.
2803 if (isFloatingPointZero(RHS))
2804 switch (CC) {
2805 default: break; // SETUO etc aren't handled by fsel.
2806 case ISD::SETULT:
2807 case ISD::SETLT:
2808 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002809 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002810 case ISD::SETGE:
2811 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2812 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2813 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2814 case ISD::SETUGT:
2815 case ISD::SETGT:
2816 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002817 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002818 case ISD::SETLE:
2819 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2820 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2821 return DAG.getNode(PPCISD::FSEL, ResVT,
2822 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2823 }
2824
Dan Gohman475871a2008-07-27 21:46:04 +00002825 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002826 switch (CC) {
2827 default: break; // SETUO etc aren't handled by fsel.
2828 case ISD::SETULT:
2829 case ISD::SETLT:
2830 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2831 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2832 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2833 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002834 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002835 case ISD::SETGE:
2836 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2837 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2838 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2839 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2840 case ISD::SETUGT:
2841 case ISD::SETGT:
2842 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2843 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2844 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2845 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002846 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002847 case ISD::SETLE:
2848 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2849 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2850 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2851 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2852 }
Dan Gohman475871a2008-07-27 21:46:04 +00002853 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002854}
2855
Chris Lattner1f873002007-11-28 18:44:47 +00002856// FIXME: Split this code up when LegalizeDAGTypes lands.
Dan Gohman475871a2008-07-27 21:46:04 +00002857SDValue PPCTargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002858 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00002859 SDValue Src = Op.getOperand(0);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002860 DebugLoc dl = Op.getNode()->getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00002861 if (Src.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002862 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002863
Dan Gohman475871a2008-07-27 21:46:04 +00002864 SDValue Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002865 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002866 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2867 case MVT::i32:
Dale Johannesen33c960f2009-02-04 20:06:27 +00002868 Tmp = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00002869 break;
2870 case MVT::i64:
Dale Johannesen33c960f2009-02-04 20:06:27 +00002871 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00002872 break;
2873 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00002874
Chris Lattner1a635d62006-04-14 06:01:58 +00002875 // Convert the FP value to an int value through memory.
Dan Gohman475871a2008-07-27 21:46:04 +00002876 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002877
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002878 // Emit a store to the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002879 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002880
2881 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2882 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002883 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002884 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002885 DAG.getConstant(4, FIPtr.getValueType()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00002886 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002887}
2888
Dan Gohman475871a2008-07-27 21:46:04 +00002889SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002890 DebugLoc dl = Op.getNode()->getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00002891 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2892 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00002893 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00002894
Chris Lattner1a635d62006-04-14 06:01:58 +00002895 if (Op.getOperand(0).getValueType() == MVT::i64) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002896 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
2897 MVT::f64, Op.getOperand(0));
2898 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
Chris Lattner1a635d62006-04-14 06:01:58 +00002899 if (Op.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002900 FP = DAG.getNode(ISD::FP_ROUND, dl,
2901 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002902 return FP;
2903 }
2904
2905 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2906 "Unhandled SINT_TO_FP type in custom expander!");
2907 // Since we only generate this in 64-bit mode, we can take advantage of
2908 // 64-bit registers. In particular, sign extend the input value into the
2909 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2910 // then lfd it and fcfid it.
2911 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2912 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002913 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00002914 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002915
Dale Johannesen33c960f2009-02-04 20:06:27 +00002916 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00002917 Op.getOperand(0));
2918
2919 // STD the extended value into the stack slot.
Dan Gohmana54cf172008-07-11 22:44:52 +00002920 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2921 MachineMemOperand::MOStore, 0, 8, 8);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002922 SDValue Store = DAG.getNode(PPCISD::STD_32, dl, MVT::Other,
Chris Lattner1a635d62006-04-14 06:01:58 +00002923 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002924 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002925 // Load the value as a double.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002926 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002927
2928 // FCFID it and return it.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002929 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
Chris Lattner1a635d62006-04-14 06:01:58 +00002930 if (Op.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002931 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002932 return FP;
2933}
2934
Dan Gohman475871a2008-07-27 21:46:04 +00002935SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002936 DebugLoc dl = Op.getNode()->getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002937 /*
2938 The rounding mode is in bits 30:31 of FPSR, and has the following
2939 settings:
2940 00 Round to nearest
2941 01 Round to 0
2942 10 Round to +inf
2943 11 Round to -inf
2944
2945 FLT_ROUNDS, on the other hand, expects the following:
2946 -1 Undefined
2947 0 Round to 0
2948 1 Round to nearest
2949 2 Round to +inf
2950 3 Round to -inf
2951
2952 To perform the conversion, we do:
2953 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2954 */
2955
2956 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002957 MVT VT = Op.getValueType();
2958 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2959 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00002960 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002961
2962 // Save FP Control Word to register
2963 NodeTys.push_back(MVT::f64); // return register
2964 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00002965 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002966
2967 // Save FP register to stack slot
2968 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002969 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002970 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002971 StackSlot, NULL, 0);
2972
2973 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002974 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002975 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
2976 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002977
2978 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00002979 SDValue CWD1 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002980 DAG.getNode(ISD::AND, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002981 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00002982 SDValue CWD2 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002983 DAG.getNode(ISD::SRL, dl, MVT::i32,
2984 DAG.getNode(ISD::AND, dl, MVT::i32,
2985 DAG.getNode(ISD::XOR, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002986 CWD, DAG.getConstant(3, MVT::i32)),
2987 DAG.getConstant(3, MVT::i32)),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00002988 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002989
Dan Gohman475871a2008-07-27 21:46:04 +00002990 SDValue RetVal =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002991 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002992
Duncan Sands83ec4b62008-06-06 12:08:01 +00002993 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00002994 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002995}
2996
Dan Gohman475871a2008-07-27 21:46:04 +00002997SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002998 MVT VT = Op.getValueType();
2999 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003000 assert(Op.getNumOperands() == 3 &&
3001 VT == Op.getOperand(1).getValueType() &&
3002 "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003003
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003004 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003005 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003006 SDValue Lo = Op.getOperand(0);
3007 SDValue Hi = Op.getOperand(1);
3008 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003009 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003010
Dan Gohman475871a2008-07-27 21:46:04 +00003011 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003012 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003013 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, VT, Hi, Amt);
3014 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, VT, Lo, Tmp1);
3015 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3016 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003017 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003018 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, VT, Lo, Tmp5);
3019 SDValue OutHi = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3020 SDValue OutLo = DAG.getNode(PPCISD::SHL, VT, Lo, Amt);
3021 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003022 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003023}
3024
Dan Gohman475871a2008-07-27 21:46:04 +00003025SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003026 MVT VT = Op.getValueType();
3027 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003028 assert(Op.getNumOperands() == 3 &&
3029 VT == Op.getOperand(1).getValueType() &&
3030 "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003031
Dan Gohman9ed06db2008-03-07 20:36:53 +00003032 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003033 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003034 SDValue Lo = Op.getOperand(0);
3035 SDValue Hi = Op.getOperand(1);
3036 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003037 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003038
Dan Gohman475871a2008-07-27 21:46:04 +00003039 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003040 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003041 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3042 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3043 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3044 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003045 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003046 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, VT, Hi, Tmp5);
3047 SDValue OutLo = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3048 SDValue OutHi = DAG.getNode(PPCISD::SRL, VT, Hi, Amt);
3049 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003050 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003051}
3052
Dan Gohman475871a2008-07-27 21:46:04 +00003053SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenf5d97892009-02-04 01:48:28 +00003054 DebugLoc dl = Op.getNode()->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003055 MVT VT = Op.getValueType();
3056 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003057 assert(Op.getNumOperands() == 3 &&
3058 VT == Op.getOperand(1).getValueType() &&
3059 "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003060
Dan Gohman9ed06db2008-03-07 20:36:53 +00003061 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003062 SDValue Lo = Op.getOperand(0);
3063 SDValue Hi = Op.getOperand(1);
3064 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003065 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003066
Dale Johannesenf5d97892009-02-04 01:48:28 +00003067 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003068 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003069 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3070 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3071 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3072 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003073 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003074 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3075 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3076 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003077 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003078 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003079 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003080}
3081
3082//===----------------------------------------------------------------------===//
3083// Vector related lowering.
3084//
3085
Chris Lattnerac225ca2006-04-12 19:07:14 +00003086// If this is a vector of constants or undefs, get the bits. A bit in
3087// UndefBits is set if the corresponding element of the vector is an
3088// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3089// zero. Return true if this is not an array of constants, false if it is.
3090//
Chris Lattnerac225ca2006-04-12 19:07:14 +00003091static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
3092 uint64_t UndefBits[2]) {
3093 // Start with zero'd results.
3094 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
3095
Duncan Sands83ec4b62008-06-06 12:08:01 +00003096 unsigned EltBitSize = BV->getOperand(0).getValueType().getSizeInBits();
Chris Lattnerac225ca2006-04-12 19:07:14 +00003097 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003098 SDValue OpVal = BV->getOperand(i);
Chris Lattnerac225ca2006-04-12 19:07:14 +00003099
3100 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00003101 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00003102
3103 uint64_t EltBits = 0;
3104 if (OpVal.getOpcode() == ISD::UNDEF) {
3105 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
3106 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
3107 continue;
3108 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003109 EltBits = CN->getZExtValue() & (~0U >> (32-EltBitSize));
Chris Lattnerac225ca2006-04-12 19:07:14 +00003110 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
3111 assert(CN->getValueType(0) == MVT::f32 &&
3112 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00003113 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00003114 } else {
3115 // Nonconstant element.
3116 return true;
3117 }
3118
3119 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
3120 }
3121
3122 //printf("%llx %llx %llx %llx\n",
3123 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
3124 return false;
3125}
Chris Lattneref819f82006-03-20 06:33:01 +00003126
Chris Lattnerb17f1672006-04-16 01:01:29 +00003127// If this is a splat (repetition) of a value across the whole vector, return
3128// the smallest size that splats it. For example, "0x01010101010101..." is a
3129// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3130// SplatSize = 1 byte.
3131static bool isConstantSplat(const uint64_t Bits128[2],
3132 const uint64_t Undef128[2],
3133 unsigned &SplatBits, unsigned &SplatUndef,
3134 unsigned &SplatSize) {
3135
3136 // Don't let undefs prevent splats from matching. See if the top 64-bits are
3137 // the same as the lower 64-bits, ignoring undefs.
3138 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
3139 return false; // Can't be a splat if two pieces don't match.
3140
3141 uint64_t Bits64 = Bits128[0] | Bits128[1];
3142 uint64_t Undef64 = Undef128[0] & Undef128[1];
3143
3144 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
3145 // undefs.
3146 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
3147 return false; // Can't be a splat if two pieces don't match.
3148
3149 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
3150 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
3151
3152 // If the top 16-bits are different than the lower 16-bits, ignoring
3153 // undefs, we have an i32 splat.
3154 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
3155 SplatBits = Bits32;
3156 SplatUndef = Undef32;
3157 SplatSize = 4;
3158 return true;
3159 }
3160
3161 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
3162 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
3163
3164 // If the top 8-bits are different than the lower 8-bits, ignoring
3165 // undefs, we have an i16 splat.
3166 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
3167 SplatBits = Bits16;
3168 SplatUndef = Undef16;
3169 SplatSize = 2;
3170 return true;
3171 }
3172
3173 // Otherwise, we have an 8-bit splat.
3174 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
3175 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
3176 SplatSize = 1;
3177 return true;
3178}
3179
Chris Lattner4a998b92006-04-17 06:00:21 +00003180/// BuildSplatI - Build a canonical splati of Val with an element size of
3181/// SplatSize. Cast the result to VT.
Dan Gohman475871a2008-07-27 21:46:04 +00003182static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Chris Lattner4a998b92006-04-17 06:00:21 +00003183 SelectionDAG &DAG) {
3184 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003185
Duncan Sands83ec4b62008-06-06 12:08:01 +00003186 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003187 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3188 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003189
Duncan Sands83ec4b62008-06-06 12:08:01 +00003190 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Chris Lattner70fa4932006-12-01 01:45:39 +00003191
3192 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3193 if (Val == -1)
3194 SplatSize = 1;
3195
Duncan Sands83ec4b62008-06-06 12:08:01 +00003196 MVT CanonicalVT = VTys[SplatSize-1];
Chris Lattner4a998b92006-04-17 06:00:21 +00003197
3198 // Build a canonical splat for this value.
Dan Gohman475871a2008-07-27 21:46:04 +00003199 SDValue Elt = DAG.getConstant(Val, CanonicalVT.getVectorElementType());
3200 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003201 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Dan Gohman475871a2008-07-27 21:46:04 +00003202 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
Chris Lattnere2199452006-08-11 17:38:39 +00003203 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00003204 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003205}
3206
Chris Lattnere7c768e2006-04-18 03:24:30 +00003207/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003208/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003209static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003210 SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003211 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003212 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
3213 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003214 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3215}
3216
Chris Lattnere7c768e2006-04-18 03:24:30 +00003217/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3218/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003219static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
3220 SDValue Op2, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003221 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003222 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
3223 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
3224 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3225}
3226
3227
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003228/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3229/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003230static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003231 MVT VT, SelectionDAG &DAG) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003232 // Force LHS/RHS to be the right type.
3233 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
3234 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003235
Dan Gohman475871a2008-07-27 21:46:04 +00003236 SDValue Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003237 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003238 Ops[i] = DAG.getConstant(i+Amt, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00003239 SDValue T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003240 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003241 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
3242}
3243
Chris Lattnerf1b47082006-04-14 05:19:18 +00003244// If this is a case we can't handle, return null and let the default
3245// expansion code take care of it. If we CAN select this case, and if it
3246// selects to a single instruction, return Op. Otherwise, if we can codegen
3247// this case more efficiently than a constant pool load, lower it to the
3248// sequence of ops that should be used.
Dan Gohman475871a2008-07-27 21:46:04 +00003249SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003250 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003251 // If this is a vector of constants or undefs, get the bits. A bit in
3252 // UndefBits is set if the corresponding element of the vector is an
3253 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3254 // zero.
3255 uint64_t VectorBits[2];
3256 uint64_t UndefBits[2];
Gabor Greifba36cb52008-08-28 21:40:38 +00003257 if (GetConstantBuildVectorBits(Op.getNode(), VectorBits, UndefBits))
Dan Gohman475871a2008-07-27 21:46:04 +00003258 return SDValue(); // Not a constant vector.
Chris Lattnerf1b47082006-04-14 05:19:18 +00003259
Chris Lattnerb17f1672006-04-16 01:01:29 +00003260 // If this is a splat (repetition) of a value across the whole vector, return
3261 // the smallest size that splats it. For example, "0x01010101010101..." is a
3262 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3263 // SplatSize = 1 byte.
3264 unsigned SplatBits, SplatUndef, SplatSize;
3265 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
3266 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
3267
3268 // First, handle single instruction cases.
3269
3270 // All zeros?
3271 if (SplatBits == 0) {
3272 // Canonicalize all zero vectors to be v4i32.
3273 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003274 SDValue Z = DAG.getConstant(0, MVT::i32);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003275 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
3276 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
3277 }
3278 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003279 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003280
3281 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3282 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00003283 if (SextVal >= -16 && SextVal <= 15)
3284 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003285
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003286
3287 // Two instruction sequences.
3288
Chris Lattner4a998b92006-04-17 06:00:21 +00003289 // If this value is in the range [-32,30] and is even, use:
3290 // tmp = VSPLTI[bhw], result = add tmp, tmp
3291 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003292 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG);
Chris Lattner85e7ac02008-07-10 16:33:38 +00003293 Res = DAG.getNode(ISD::ADD, Res.getValueType(), Res, Res);
3294 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003295 }
Chris Lattner6876e662006-04-17 06:58:41 +00003296
3297 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3298 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3299 // for fneg/fabs.
3300 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3301 // Make -1 and vspltisw -1:
Dan Gohman475871a2008-07-27 21:46:04 +00003302 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003303
3304 // Make the VSLW intrinsic, computing 0x8000_0000.
Dan Gohman475871a2008-07-27 21:46:04 +00003305 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003306 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003307
3308 // xor by OnesV to invert it.
3309 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
3310 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3311 }
3312
3313 // Check to see if this is a wide variety of vsplti*, binop self cases.
3314 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00003315 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00003316 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003317 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00003318 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003319
Owen Anderson718cb662007-09-07 04:06:50 +00003320 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00003321 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3322 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3323 int i = SplatCsts[idx];
3324
3325 // Figure out what shift amount will be used by altivec if shifted by i in
3326 // this splat size.
3327 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3328
3329 // vsplti + shl self.
3330 if (SextVal == (i << (int)TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003331 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003332 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3333 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3334 Intrinsic::ppc_altivec_vslw
3335 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003336 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3337 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003338 }
3339
3340 // vsplti + srl self.
3341 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003342 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003343 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3344 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3345 Intrinsic::ppc_altivec_vsrw
3346 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003347 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3348 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003349 }
3350
3351 // vsplti + sra self.
3352 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003353 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003354 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3355 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3356 Intrinsic::ppc_altivec_vsraw
3357 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003358 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3359 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003360 }
3361
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003362 // vsplti + rol self.
3363 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3364 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003365 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003366 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3367 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3368 Intrinsic::ppc_altivec_vrlw
3369 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003370 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3371 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003372 }
3373
3374 // t = vsplti c, result = vsldoi t, t, 1
3375 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003376 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003377 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
3378 }
3379 // t = vsplti c, result = vsldoi t, t, 2
3380 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003381 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003382 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
3383 }
3384 // t = vsplti c, result = vsldoi t, t, 3
3385 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003386 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003387 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
3388 }
Chris Lattner6876e662006-04-17 06:58:41 +00003389 }
3390
Chris Lattner6876e662006-04-17 06:58:41 +00003391 // Three instruction sequences.
3392
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003393 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3394 if (SextVal >= 0 && SextVal <= 31) {
Dan Gohman475871a2008-07-27 21:46:04 +00003395 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
3396 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003397 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003398 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003399 }
3400 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3401 if (SextVal >= -31 && SextVal <= 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003402 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
3403 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003404 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003405 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003406 }
3407 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003408
Dan Gohman475871a2008-07-27 21:46:04 +00003409 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003410}
3411
Chris Lattner59138102006-04-17 05:28:54 +00003412/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3413/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003414static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3415 SDValue RHS, SelectionDAG &DAG) {
Chris Lattner59138102006-04-17 05:28:54 +00003416 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003417 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003418 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3419
3420 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003421 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003422 OP_VMRGHW,
3423 OP_VMRGLW,
3424 OP_VSPLTISW0,
3425 OP_VSPLTISW1,
3426 OP_VSPLTISW2,
3427 OP_VSPLTISW3,
3428 OP_VSLDOI4,
3429 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003430 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003431 };
3432
3433 if (OpNum == OP_COPY) {
3434 if (LHSID == (1*9+2)*9+3) return LHS;
3435 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3436 return RHS;
3437 }
3438
Dan Gohman475871a2008-07-27 21:46:04 +00003439 SDValue OpLHS, OpRHS;
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003440 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
3441 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
3442
Chris Lattner59138102006-04-17 05:28:54 +00003443 unsigned ShufIdxs[16];
3444 switch (OpNum) {
3445 default: assert(0 && "Unknown i32 permute!");
3446 case OP_VMRGHW:
3447 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3448 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3449 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3450 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3451 break;
3452 case OP_VMRGLW:
3453 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3454 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3455 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3456 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3457 break;
3458 case OP_VSPLTISW0:
3459 for (unsigned i = 0; i != 16; ++i)
3460 ShufIdxs[i] = (i&3)+0;
3461 break;
3462 case OP_VSPLTISW1:
3463 for (unsigned i = 0; i != 16; ++i)
3464 ShufIdxs[i] = (i&3)+4;
3465 break;
3466 case OP_VSPLTISW2:
3467 for (unsigned i = 0; i != 16; ++i)
3468 ShufIdxs[i] = (i&3)+8;
3469 break;
3470 case OP_VSPLTISW3:
3471 for (unsigned i = 0; i != 16; ++i)
3472 ShufIdxs[i] = (i&3)+12;
3473 break;
3474 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003475 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003476 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003477 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003478 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003479 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003480 }
Dan Gohman475871a2008-07-27 21:46:04 +00003481 SDValue Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00003482 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003483 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i8);
Chris Lattner59138102006-04-17 05:28:54 +00003484
3485 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003486 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00003487}
3488
Chris Lattnerf1b47082006-04-14 05:19:18 +00003489/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3490/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3491/// return the code it can be lowered into. Worst case, it can always be
3492/// lowered into a vperm.
Dan Gohman475871a2008-07-27 21:46:04 +00003493SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003494 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00003495 SDValue V1 = Op.getOperand(0);
3496 SDValue V2 = Op.getOperand(1);
3497 SDValue PermMask = Op.getOperand(2);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003498
3499 // Cases that are handled by instructions that take permute immediates
3500 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3501 // selected by the instruction selector.
3502 if (V2.getOpcode() == ISD::UNDEF) {
Gabor Greifba36cb52008-08-28 21:40:38 +00003503 if (PPC::isSplatShuffleMask(PermMask.getNode(), 1) ||
3504 PPC::isSplatShuffleMask(PermMask.getNode(), 2) ||
3505 PPC::isSplatShuffleMask(PermMask.getNode(), 4) ||
3506 PPC::isVPKUWUMShuffleMask(PermMask.getNode(), true) ||
3507 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), true) ||
3508 PPC::isVSLDOIShuffleMask(PermMask.getNode(), true) != -1 ||
3509 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, true) ||
3510 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, true) ||
3511 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, true) ||
3512 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, true) ||
3513 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, true) ||
3514 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003515 return Op;
3516 }
3517 }
3518
3519 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3520 // and produce a fixed permutation. If any of these match, do not lower to
3521 // VPERM.
Gabor Greifba36cb52008-08-28 21:40:38 +00003522 if (PPC::isVPKUWUMShuffleMask(PermMask.getNode(), false) ||
3523 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), false) ||
3524 PPC::isVSLDOIShuffleMask(PermMask.getNode(), false) != -1 ||
3525 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, false) ||
3526 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, false) ||
3527 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, false) ||
3528 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, false) ||
3529 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, false) ||
3530 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00003531 return Op;
3532
Chris Lattner59138102006-04-17 05:28:54 +00003533 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3534 // perfect shuffle table to emit an optimal matching sequence.
3535 unsigned PFIndexes[4];
3536 bool isFourElementShuffle = true;
3537 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3538 unsigned EltNo = 8; // Start out undef.
3539 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3540 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3541 continue; // Undef, ignore it.
3542
3543 unsigned ByteSource =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003544 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getZExtValue();
Chris Lattner59138102006-04-17 05:28:54 +00003545 if ((ByteSource & 3) != j) {
3546 isFourElementShuffle = false;
3547 break;
3548 }
3549
3550 if (EltNo == 8) {
3551 EltNo = ByteSource/4;
3552 } else if (EltNo != ByteSource/4) {
3553 isFourElementShuffle = false;
3554 break;
3555 }
3556 }
3557 PFIndexes[i] = EltNo;
3558 }
3559
3560 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3561 // perfect shuffle vector to determine if it is cost effective to do this as
3562 // discrete instructions, or whether we should use a vperm.
3563 if (isFourElementShuffle) {
3564 // Compute the index in the perfect shuffle table.
3565 unsigned PFTableIndex =
3566 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3567
3568 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3569 unsigned Cost = (PFEntry >> 30);
3570
3571 // Determining when to avoid vperm is tricky. Many things affect the cost
3572 // of vperm, particularly how many times the perm mask needs to be computed.
3573 // For example, if the perm mask can be hoisted out of a loop or is already
3574 // used (perhaps because there are multiple permutes with the same shuffle
3575 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3576 // the loop requires an extra register.
3577 //
3578 // As a compromise, we only emit discrete instructions if the shuffle can be
3579 // generated in 3 or fewer operations. When we have loop information
3580 // available, if this block is within a loop, we should avoid using vperm
3581 // for 3-operation perms and use a constant pool load instead.
3582 if (Cost < 3)
3583 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
3584 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00003585
3586 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3587 // vector that will get spilled to the constant pool.
3588 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3589
3590 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3591 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003592 MVT EltVT = V1.getValueType().getVectorElementType();
3593 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003594
Dan Gohman475871a2008-07-27 21:46:04 +00003595 SmallVector<SDValue, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003596 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00003597 unsigned SrcElt;
3598 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3599 SrcElt = 0;
3600 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003601 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getZExtValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003602
3603 for (unsigned j = 0; j != BytesPerElement; ++j)
3604 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3605 MVT::i8));
3606 }
3607
Dan Gohman475871a2008-07-27 21:46:04 +00003608 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
Chris Lattnere2199452006-08-11 17:38:39 +00003609 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00003610 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
3611}
3612
Chris Lattner90564f22006-04-18 17:59:36 +00003613/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3614/// altivec comparison. If it is, return true and fill in Opc/isDot with
3615/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00003616static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00003617 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003618 unsigned IntrinsicID =
3619 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00003620 CompareOpc = -1;
3621 isDot = false;
3622 switch (IntrinsicID) {
3623 default: return false;
3624 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003625 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3626 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3627 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3628 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3629 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3630 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3631 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3632 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3633 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3634 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3635 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3636 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3637 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3638
3639 // Normal Comparisons.
3640 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3641 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3642 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3643 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3644 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3645 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3646 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3647 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3648 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3649 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3650 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3651 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3652 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3653 }
Chris Lattner90564f22006-04-18 17:59:36 +00003654 return true;
3655}
3656
3657/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3658/// lower, do it, otherwise return null.
Dan Gohman475871a2008-07-27 21:46:04 +00003659SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003660 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003661 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3662 // opcode number of the comparison.
3663 int CompareOpc;
3664 bool isDot;
3665 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00003666 return SDValue(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00003667
Chris Lattner90564f22006-04-18 17:59:36 +00003668 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003669 if (!isDot) {
Dan Gohman475871a2008-07-27 21:46:04 +00003670 SDValue Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00003671 Op.getOperand(1), Op.getOperand(2),
3672 DAG.getConstant(CompareOpc, MVT::i32));
3673 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
3674 }
3675
3676 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00003677 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00003678 Op.getOperand(2), // LHS
3679 Op.getOperand(3), // RHS
3680 DAG.getConstant(CompareOpc, MVT::i32)
3681 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00003682 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003683 VTs.push_back(Op.getOperand(2).getValueType());
3684 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00003685 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00003686
3687 // Now that we have the comparison, emit a copy from the CR to a GPR.
3688 // This is flagged to the above dot comparison.
Dan Gohman475871a2008-07-27 21:46:04 +00003689 SDValue Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003690 DAG.getRegister(PPC::CR6, MVT::i32),
3691 CompNode.getValue(1));
3692
3693 // Unpack the result based on how the target uses it.
3694 unsigned BitNo; // Bit # of CR6.
3695 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003696 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003697 default: // Can't happen, don't crash on invalid number though.
3698 case 0: // Return the value of the EQ bit of CR6.
3699 BitNo = 0; InvertBit = false;
3700 break;
3701 case 1: // Return the inverted value of the EQ bit of CR6.
3702 BitNo = 0; InvertBit = true;
3703 break;
3704 case 2: // Return the value of the LT bit of CR6.
3705 BitNo = 2; InvertBit = false;
3706 break;
3707 case 3: // Return the inverted value of the LT bit of CR6.
3708 BitNo = 2; InvertBit = true;
3709 break;
3710 }
3711
3712 // Shift the bit into the low position.
3713 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
3714 DAG.getConstant(8-(3-BitNo), MVT::i32));
3715 // Isolate the bit.
3716 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
3717 DAG.getConstant(1, MVT::i32));
3718
3719 // If we are supposed to, toggle the bit.
3720 if (InvertBit)
3721 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
3722 DAG.getConstant(1, MVT::i32));
3723 return Flags;
3724}
3725
Dan Gohman475871a2008-07-27 21:46:04 +00003726SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003727 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00003728 DebugLoc dl = Op.getNode()->getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00003729 // Create a stack slot that is 16-byte aligned.
3730 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3731 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003732 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003733 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003734
3735 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003736 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Evan Cheng8b2794a2006-10-13 21:14:26 +00003737 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003738 // Load it out.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003739 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003740}
3741
Dan Gohman475871a2008-07-27 21:46:04 +00003742SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003743 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00003744 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003745
Dan Gohman475871a2008-07-27 21:46:04 +00003746 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3747 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003748
Dan Gohman475871a2008-07-27 21:46:04 +00003749 SDValue RHSSwap = // = vrlw RHS, 16
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003750 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3751
3752 // Shrinkify inputs to v8i16.
3753 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3754 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3755 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3756
3757 // Low parts multiplied together, generating 32-bit results (we ignore the
3758 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00003759 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003760 LHS, RHS, DAG, MVT::v4i32);
3761
Dan Gohman475871a2008-07-27 21:46:04 +00003762 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003763 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3764 // Shift the high parts up 16 bits.
3765 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3766 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3767 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003768 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003769
Dan Gohman475871a2008-07-27 21:46:04 +00003770 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003771
Chris Lattnercea2aa72006-04-18 04:28:57 +00003772 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3773 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003774 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003775 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner19a81522006-04-18 03:57:35 +00003776
3777 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003778 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Chris Lattner19a81522006-04-18 03:57:35 +00003779 LHS, RHS, DAG, MVT::v8i16);
3780 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3781
3782 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003783 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Chris Lattner19a81522006-04-18 03:57:35 +00003784 LHS, RHS, DAG, MVT::v8i16);
3785 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3786
3787 // Merge the results together.
Dan Gohman475871a2008-07-27 21:46:04 +00003788 SDValue Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003789 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003790 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3791 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003792 }
Chris Lattner19a81522006-04-18 03:57:35 +00003793 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003794 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003795 } else {
3796 assert(0 && "Unknown mul to lower!");
3797 abort();
3798 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003799}
3800
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003801/// LowerOperation - Provide custom lowering hooks for some operations.
3802///
Dan Gohman475871a2008-07-27 21:46:04 +00003803SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003804 switch (Op.getOpcode()) {
3805 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003806 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3807 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003808 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003809 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003810 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00003811 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003812 case ISD::VASTART:
3813 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3814 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3815
3816 case ISD::VAARG:
3817 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3818 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3819
Chris Lattneref957102006-06-21 00:34:03 +00003820 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003821 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3822 VarArgsStackOffset, VarArgsNumGPR,
3823 VarArgsNumFPR, PPCSubTarget);
3824
Dan Gohman7925ed02008-03-19 21:39:28 +00003825 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3826 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003827 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003828 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003829 case ISD::DYNAMIC_STACKALLOC:
3830 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003831
Chris Lattner1a635d62006-04-14 06:01:58 +00003832 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3833 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3834 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003835 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003836
Chris Lattner1a635d62006-04-14 06:01:58 +00003837 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003838 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3839 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3840 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003841
Chris Lattner1a635d62006-04-14 06:01:58 +00003842 // Vector-related lowering.
3843 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3844 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3845 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3846 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003847 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003848
Chris Lattner3fc027d2007-12-08 06:59:59 +00003849 // Frame & Return address.
3850 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003851 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003852 }
Dan Gohman475871a2008-07-27 21:46:04 +00003853 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003854}
3855
Duncan Sands1607f052008-12-01 11:39:25 +00003856void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
3857 SmallVectorImpl<SDValue>&Results,
3858 SelectionDAG &DAG) {
Chris Lattner1f873002007-11-28 18:44:47 +00003859 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00003860 default:
Duncan Sands1607f052008-12-01 11:39:25 +00003861 assert(false && "Do not know how to custom type legalize this operation!");
3862 return;
3863 case ISD::FP_ROUND_INREG: {
3864 assert(N->getValueType(0) == MVT::ppcf128);
3865 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
3866 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::f64, N->getOperand(0),
3867 DAG.getIntPtrConstant(0));
3868 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::f64, N->getOperand(0),
3869 DAG.getIntPtrConstant(1));
3870
3871 // This sequence changes FPSCR to do round-to-zero, adds the two halves
3872 // of the long double, and puts FPSCR back the way it was. We do not
3873 // actually model FPSCR.
3874 std::vector<MVT> NodeTys;
3875 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
3876
3877 NodeTys.push_back(MVT::f64); // Return register
3878 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
3879 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
3880 MFFSreg = Result.getValue(0);
3881 InFlag = Result.getValue(1);
3882
3883 NodeTys.clear();
3884 NodeTys.push_back(MVT::Flag); // Returns a flag
3885 Ops[0] = DAG.getConstant(31, MVT::i32);
3886 Ops[1] = InFlag;
3887 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
3888 InFlag = Result.getValue(0);
3889
3890 NodeTys.clear();
3891 NodeTys.push_back(MVT::Flag); // Returns a flag
3892 Ops[0] = DAG.getConstant(30, MVT::i32);
3893 Ops[1] = InFlag;
3894 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
3895 InFlag = Result.getValue(0);
3896
3897 NodeTys.clear();
3898 NodeTys.push_back(MVT::f64); // result of add
3899 NodeTys.push_back(MVT::Flag); // Returns a flag
3900 Ops[0] = Lo;
3901 Ops[1] = Hi;
3902 Ops[2] = InFlag;
3903 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
3904 FPreg = Result.getValue(0);
3905 InFlag = Result.getValue(1);
3906
3907 NodeTys.clear();
3908 NodeTys.push_back(MVT::f64);
3909 Ops[0] = DAG.getConstant(1, MVT::i32);
3910 Ops[1] = MFFSreg;
3911 Ops[2] = FPreg;
3912 Ops[3] = InFlag;
3913 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
3914 FPreg = Result.getValue(0);
3915
3916 // We know the low half is about to be thrown away, so just use something
3917 // convenient.
3918 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, MVT::ppcf128, FPreg, FPreg));
3919 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00003920 }
Duncan Sands1607f052008-12-01 11:39:25 +00003921 case ISD::FP_TO_SINT:
3922 Results.push_back(LowerFP_TO_SINT(SDValue(N, 0), DAG));
3923 return;
Chris Lattner1f873002007-11-28 18:44:47 +00003924 }
3925}
3926
3927
Chris Lattner1a635d62006-04-14 06:01:58 +00003928//===----------------------------------------------------------------------===//
3929// Other Lowering Code
3930//===----------------------------------------------------------------------===//
3931
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003932MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003933PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3934 bool is64bit, unsigned BinOpcode) {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003935 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003936 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3937
3938 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3939 MachineFunction *F = BB->getParent();
3940 MachineFunction::iterator It = BB;
3941 ++It;
3942
3943 unsigned dest = MI->getOperand(0).getReg();
3944 unsigned ptrA = MI->getOperand(1).getReg();
3945 unsigned ptrB = MI->getOperand(2).getReg();
3946 unsigned incr = MI->getOperand(3).getReg();
3947
3948 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3949 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3950 F->insert(It, loopMBB);
3951 F->insert(It, exitMBB);
3952 exitMBB->transferSuccessors(BB);
3953
3954 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00003955 unsigned TmpReg = (!BinOpcode) ? incr :
3956 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00003957 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3958 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003959
3960 // thisMBB:
3961 // ...
3962 // fallthrough --> loopMBB
3963 BB->addSuccessor(loopMBB);
3964
3965 // loopMBB:
3966 // l[wd]arx dest, ptr
3967 // add r0, dest, incr
3968 // st[wd]cx. r0, ptr
3969 // bne- loopMBB
3970 // fallthrough --> exitMBB
3971 BB = loopMBB;
3972 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
3973 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00003974 if (BinOpcode)
3975 BuildMI(BB, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003976 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
3977 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
3978 BuildMI(BB, TII->get(PPC::BCC))
3979 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
3980 BB->addSuccessor(loopMBB);
3981 BB->addSuccessor(exitMBB);
3982
3983 // exitMBB:
3984 // ...
3985 BB = exitMBB;
3986 return BB;
3987}
3988
3989MachineBasicBlock *
Dale Johannesen97efa362008-08-28 17:53:09 +00003990PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
3991 MachineBasicBlock *BB,
3992 bool is8bit, // operation
3993 unsigned BinOpcode) {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003994 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00003995 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3996 // In 64 bit mode we have to use 64 bits for addresses, even though the
3997 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
3998 // registers without caring whether they're 32 or 64, but here we're
3999 // doing actual arithmetic on the addresses.
4000 bool is64bit = PPCSubTarget.isPPC64();
4001
4002 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4003 MachineFunction *F = BB->getParent();
4004 MachineFunction::iterator It = BB;
4005 ++It;
4006
4007 unsigned dest = MI->getOperand(0).getReg();
4008 unsigned ptrA = MI->getOperand(1).getReg();
4009 unsigned ptrB = MI->getOperand(2).getReg();
4010 unsigned incr = MI->getOperand(3).getReg();
4011
4012 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4013 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4014 F->insert(It, loopMBB);
4015 F->insert(It, exitMBB);
4016 exitMBB->transferSuccessors(BB);
4017
4018 MachineRegisterInfo &RegInfo = F->getRegInfo();
4019 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004020 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4021 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004022 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4023 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4024 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4025 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4026 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4027 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4028 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4029 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4030 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4031 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004032 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004033 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004034 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004035
4036 // thisMBB:
4037 // ...
4038 // fallthrough --> loopMBB
4039 BB->addSuccessor(loopMBB);
4040
4041 // The 4-byte load must be aligned, while a char or short may be
4042 // anywhere in the word. Hence all this nasty bookkeeping code.
4043 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4044 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004045 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004046 // rlwinm ptr, ptr1, 0, 0, 29
4047 // slw incr2, incr, shift
4048 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4049 // slw mask, mask2, shift
4050 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004051 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004052 // add tmp, tmpDest, incr2
4053 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004054 // and tmp3, tmp, mask
4055 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004056 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004057 // bne- loopMBB
4058 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004059 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004060
4061 if (ptrA!=PPC::R0) {
4062 Ptr1Reg = RegInfo.createVirtualRegister(RC);
4063 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
4064 .addReg(ptrA).addReg(ptrB);
4065 } else {
4066 Ptr1Reg = ptrB;
4067 }
4068 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
4069 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesena619d012008-09-02 20:30:23 +00004070 BuildMI(BB, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004071 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4072 if (is64bit)
4073 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
4074 .addReg(Ptr1Reg).addImm(0).addImm(61);
4075 else
4076 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4077 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4078 BuildMI(BB, TII->get(PPC::SLW), Incr2Reg)
4079 .addReg(incr).addReg(ShiftReg);
4080 if (is8bit)
4081 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4082 else {
4083 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4084 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4085 }
4086 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4087 .addReg(Mask2Reg).addReg(ShiftReg);
4088
4089 BB = loopMBB;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004090 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004091 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004092 if (BinOpcode)
4093 BuildMI(BB, TII->get(BinOpcode), TmpReg)
4094 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004095 BuildMI(BB, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004096 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004097 BuildMI(BB, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
4098 .addReg(TmpReg).addReg(MaskReg);
4099 BuildMI(BB, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
4100 .addReg(Tmp3Reg).addReg(Tmp2Reg);
4101 BuildMI(BB, TII->get(PPC::STWCX))
4102 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
4103 BuildMI(BB, TII->get(PPC::BCC))
4104 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4105 BB->addSuccessor(loopMBB);
4106 BB->addSuccessor(exitMBB);
4107
4108 // exitMBB:
4109 // ...
4110 BB = exitMBB;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004111 BuildMI(BB, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004112 return BB;
4113}
4114
4115MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004116PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
4117 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004118 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004119
4120 // To "insert" these instructions we actually have to insert their
4121 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004122 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004123 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004124 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004125
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004126 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004127
4128 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4129 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4130 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4131 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4132 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4133
4134 // The incoming instruction knows the destination vreg to set, the
4135 // condition code register to branch on, the true/false values to
4136 // select between, and a branch opcode to use.
4137
4138 // thisMBB:
4139 // ...
4140 // TrueVal = ...
4141 // cmpTY ccX, r1, r2
4142 // bCC copy1MBB
4143 // fallthrough --> copy0MBB
4144 MachineBasicBlock *thisMBB = BB;
4145 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4146 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4147 unsigned SelectPred = MI->getOperand(4).getImm();
4148 BuildMI(BB, TII->get(PPC::BCC))
4149 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4150 F->insert(It, copy0MBB);
4151 F->insert(It, sinkMBB);
4152 // Update machine-CFG edges by transferring all successors of the current
4153 // block to the new block which will contain the Phi node for the select.
4154 sinkMBB->transferSuccessors(BB);
4155 // Next, add the true and fallthrough blocks as its successors.
4156 BB->addSuccessor(copy0MBB);
4157 BB->addSuccessor(sinkMBB);
4158
4159 // copy0MBB:
4160 // %FalseValue = ...
4161 // # fallthrough to sinkMBB
4162 BB = copy0MBB;
4163
4164 // Update machine-CFG edges
4165 BB->addSuccessor(sinkMBB);
4166
4167 // sinkMBB:
4168 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4169 // ...
4170 BB = sinkMBB;
4171 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
4172 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4173 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4174 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004175 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4176 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4177 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4178 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004179 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4180 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4181 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4182 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004183
4184 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4185 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4186 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4187 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004188 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4189 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4190 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4191 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004192
4193 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4194 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4195 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4196 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004197 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4198 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4199 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4200 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004201
4202 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4203 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4204 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4205 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004206 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4207 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4208 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4209 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004210
4211 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004212 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004213 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004214 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004215 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004216 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004217 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004218 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004219
4220 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4221 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4222 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4223 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004224 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4225 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4226 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4227 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004228
Dale Johannesen0e55f062008-08-29 18:29:46 +00004229 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4230 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4231 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4232 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4233 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4234 BB = EmitAtomicBinary(MI, BB, false, 0);
4235 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4236 BB = EmitAtomicBinary(MI, BB, true, 0);
4237
Evan Cheng53301922008-07-12 02:23:19 +00004238 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4239 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4240 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4241
4242 unsigned dest = MI->getOperand(0).getReg();
4243 unsigned ptrA = MI->getOperand(1).getReg();
4244 unsigned ptrB = MI->getOperand(2).getReg();
4245 unsigned oldval = MI->getOperand(3).getReg();
4246 unsigned newval = MI->getOperand(4).getReg();
4247
Dale Johannesen65e39732008-08-25 18:53:26 +00004248 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4249 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4250 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004251 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004252 F->insert(It, loop1MBB);
4253 F->insert(It, loop2MBB);
4254 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004255 F->insert(It, exitMBB);
4256 exitMBB->transferSuccessors(BB);
4257
4258 // thisMBB:
4259 // ...
4260 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004261 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004262
Dale Johannesen65e39732008-08-25 18:53:26 +00004263 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004264 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004265 // cmp[wd] dest, oldval
4266 // bne- midMBB
4267 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004268 // st[wd]cx. newval, ptr
4269 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004270 // b exitBB
4271 // midMBB:
4272 // st[wd]cx. dest, ptr
4273 // exitBB:
4274 BB = loop1MBB;
Evan Cheng53301922008-07-12 02:23:19 +00004275 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
4276 .addReg(ptrA).addReg(ptrB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004277 BuildMI(BB, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004278 .addReg(oldval).addReg(dest);
Dale Johannesen65e39732008-08-25 18:53:26 +00004279 BuildMI(BB, TII->get(PPC::BCC))
4280 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4281 BB->addSuccessor(loop2MBB);
4282 BB->addSuccessor(midMBB);
4283
4284 BB = loop2MBB;
Evan Cheng53301922008-07-12 02:23:19 +00004285 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4286 .addReg(newval).addReg(ptrA).addReg(ptrB);
4287 BuildMI(BB, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004288 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4289 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4290 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004291 BB->addSuccessor(exitMBB);
4292
Dale Johannesen65e39732008-08-25 18:53:26 +00004293 BB = midMBB;
4294 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4295 .addReg(dest).addReg(ptrA).addReg(ptrB);
4296 BB->addSuccessor(exitMBB);
4297
Evan Cheng53301922008-07-12 02:23:19 +00004298 // exitMBB:
4299 // ...
4300 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004301 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4302 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4303 // We must use 64-bit registers for addresses when targeting 64-bit,
4304 // since we're actually doing arithmetic on them. Other registers
4305 // can be 32-bit.
4306 bool is64bit = PPCSubTarget.isPPC64();
4307 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4308
4309 unsigned dest = MI->getOperand(0).getReg();
4310 unsigned ptrA = MI->getOperand(1).getReg();
4311 unsigned ptrB = MI->getOperand(2).getReg();
4312 unsigned oldval = MI->getOperand(3).getReg();
4313 unsigned newval = MI->getOperand(4).getReg();
4314
4315 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4316 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4317 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4318 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4319 F->insert(It, loop1MBB);
4320 F->insert(It, loop2MBB);
4321 F->insert(It, midMBB);
4322 F->insert(It, exitMBB);
4323 exitMBB->transferSuccessors(BB);
4324
4325 MachineRegisterInfo &RegInfo = F->getRegInfo();
4326 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004327 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4328 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004329 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4330 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4331 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4332 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4333 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4334 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4335 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4336 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4337 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4338 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4339 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4340 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4341 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4342 unsigned Ptr1Reg;
4343 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4344 // thisMBB:
4345 // ...
4346 // fallthrough --> loopMBB
4347 BB->addSuccessor(loop1MBB);
4348
4349 // The 4-byte load must be aligned, while a char or short may be
4350 // anywhere in the word. Hence all this nasty bookkeeping code.
4351 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4352 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004353 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004354 // rlwinm ptr, ptr1, 0, 0, 29
4355 // slw newval2, newval, shift
4356 // slw oldval2, oldval,shift
4357 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4358 // slw mask, mask2, shift
4359 // and newval3, newval2, mask
4360 // and oldval3, oldval2, mask
4361 // loop1MBB:
4362 // lwarx tmpDest, ptr
4363 // and tmp, tmpDest, mask
4364 // cmpw tmp, oldval3
4365 // bne- midMBB
4366 // loop2MBB:
4367 // andc tmp2, tmpDest, mask
4368 // or tmp4, tmp2, newval3
4369 // stwcx. tmp4, ptr
4370 // bne- loop1MBB
4371 // b exitBB
4372 // midMBB:
4373 // stwcx. tmpDest, ptr
4374 // exitBB:
4375 // srw dest, tmpDest, shift
4376 if (ptrA!=PPC::R0) {
4377 Ptr1Reg = RegInfo.createVirtualRegister(RC);
4378 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
4379 .addReg(ptrA).addReg(ptrB);
4380 } else {
4381 Ptr1Reg = ptrB;
4382 }
4383 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
4384 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesena619d012008-09-02 20:30:23 +00004385 BuildMI(BB, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004386 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4387 if (is64bit)
4388 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
4389 .addReg(Ptr1Reg).addImm(0).addImm(61);
4390 else
4391 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4392 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4393 BuildMI(BB, TII->get(PPC::SLW), NewVal2Reg)
4394 .addReg(newval).addReg(ShiftReg);
4395 BuildMI(BB, TII->get(PPC::SLW), OldVal2Reg)
4396 .addReg(oldval).addReg(ShiftReg);
4397 if (is8bit)
4398 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4399 else {
4400 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4401 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4402 }
4403 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4404 .addReg(Mask2Reg).addReg(ShiftReg);
4405 BuildMI(BB, TII->get(PPC::AND), NewVal3Reg)
4406 .addReg(NewVal2Reg).addReg(MaskReg);
4407 BuildMI(BB, TII->get(PPC::AND), OldVal3Reg)
4408 .addReg(OldVal2Reg).addReg(MaskReg);
4409
4410 BB = loop1MBB;
4411 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
4412 .addReg(PPC::R0).addReg(PtrReg);
4413 BuildMI(BB, TII->get(PPC::AND),TmpReg).addReg(TmpDestReg).addReg(MaskReg);
4414 BuildMI(BB, TII->get(PPC::CMPW), PPC::CR0)
4415 .addReg(TmpReg).addReg(OldVal3Reg);
4416 BuildMI(BB, TII->get(PPC::BCC))
4417 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4418 BB->addSuccessor(loop2MBB);
4419 BB->addSuccessor(midMBB);
4420
4421 BB = loop2MBB;
4422 BuildMI(BB, TII->get(PPC::ANDC),Tmp2Reg).addReg(TmpDestReg).addReg(MaskReg);
4423 BuildMI(BB, TII->get(PPC::OR),Tmp4Reg).addReg(Tmp2Reg).addReg(NewVal3Reg);
4424 BuildMI(BB, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
4425 .addReg(PPC::R0).addReg(PtrReg);
4426 BuildMI(BB, TII->get(PPC::BCC))
4427 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4428 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4429 BB->addSuccessor(loop1MBB);
4430 BB->addSuccessor(exitMBB);
4431
4432 BB = midMBB;
4433 BuildMI(BB, TII->get(PPC::STWCX)).addReg(TmpDestReg)
4434 .addReg(PPC::R0).addReg(PtrReg);
4435 BB->addSuccessor(exitMBB);
4436
4437 // exitMBB:
4438 // ...
4439 BB = exitMBB;
4440 BuildMI(BB, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
4441 } else {
Evan Cheng53301922008-07-12 02:23:19 +00004442 assert(0 && "Unexpected instr type to insert");
4443 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004444
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004445 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004446 return BB;
4447}
4448
Chris Lattner1a635d62006-04-14 06:01:58 +00004449//===----------------------------------------------------------------------===//
4450// Target Optimization Hooks
4451//===----------------------------------------------------------------------===//
4452
Duncan Sands25cf2272008-11-24 14:53:14 +00004453SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4454 DAGCombinerInfo &DCI) const {
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004455 TargetMachine &TM = getTargetMachine();
4456 SelectionDAG &DAG = DCI.DAG;
4457 switch (N->getOpcode()) {
4458 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004459 case PPCISD::SHL:
4460 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004461 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004462 return N->getOperand(0);
4463 }
4464 break;
4465 case PPCISD::SRL:
4466 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004467 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004468 return N->getOperand(0);
4469 }
4470 break;
4471 case PPCISD::SRA:
4472 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004473 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004474 C->isAllOnesValue()) // -1 >>s V -> -1.
4475 return N->getOperand(0);
4476 }
4477 break;
4478
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004479 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004480 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004481 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4482 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4483 // We allow the src/dst to be either f32/f64, but the intermediate
4484 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004485 if (N->getOperand(0).getValueType() == MVT::i64 &&
4486 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004487 SDValue Val = N->getOperand(0).getOperand(0);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004488 if (Val.getValueType() == MVT::f32) {
4489 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004490 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004491 }
4492
4493 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004494 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004495 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004496 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004497 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00004498 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
4499 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00004500 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004501 }
4502 return Val;
4503 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4504 // If the intermediate type is i32, we can avoid the load/store here
4505 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004506 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004507 }
4508 }
4509 break;
Chris Lattner51269842006-03-01 05:50:56 +00004510 case ISD::STORE:
4511 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4512 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004513 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004514 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004515 N->getOperand(1).getValueType() == MVT::i32 &&
4516 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004517 SDValue Val = N->getOperand(1).getOperand(0);
Chris Lattner51269842006-03-01 05:50:56 +00004518 if (Val.getValueType() == MVT::f32) {
4519 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004520 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004521 }
4522 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004523 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004524
4525 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
4526 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00004527 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004528 return Val;
4529 }
Chris Lattnerd9989382006-07-10 20:56:58 +00004530
4531 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4532 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004533 N->getOperand(1).getNode()->hasOneUse() &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004534 (N->getOperand(1).getValueType() == MVT::i32 ||
4535 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004536 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004537 // Do an any-extend to 32-bits if this is a half-word input.
4538 if (BSwapOp.getValueType() == MVT::i16)
4539 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
4540
4541 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
4542 N->getOperand(2), N->getOperand(3),
4543 DAG.getValueType(N->getOperand(1).getValueType()));
4544 }
4545 break;
4546 case ISD::BSWAP:
4547 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00004548 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004549 N->getOperand(0).hasOneUse() &&
4550 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004551 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004552 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004553 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004554 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004555 VTs.push_back(MVT::i32);
4556 VTs.push_back(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004557 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4558 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004559 LD->getChain(), // Chain
4560 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004561 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004562 DAG.getValueType(N->getValueType(0)) // VT
4563 };
Dan Gohman475871a2008-07-27 21:46:04 +00004564 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004565
4566 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00004567 SDValue ResVal = BSLoad;
Chris Lattnerd9989382006-07-10 20:56:58 +00004568 if (N->getValueType(0) == MVT::i16)
4569 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
4570
4571 // First, combine the bswap away. This makes the value produced by the
4572 // load dead.
4573 DCI.CombineTo(N, ResVal);
4574
4575 // Next, combine the load away, we give it a bogus result value but a real
4576 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00004577 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Chris Lattnerd9989382006-07-10 20:56:58 +00004578
4579 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00004580 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004581 }
4582
Chris Lattner51269842006-03-01 05:50:56 +00004583 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004584 case PPCISD::VCMP: {
4585 // If a VCMPo node already exists with exactly the same operands as this
4586 // node, use its result instead of this node (VCMPo computes both a CR6 and
4587 // a normal output).
4588 //
4589 if (!N->getOperand(0).hasOneUse() &&
4590 !N->getOperand(1).hasOneUse() &&
4591 !N->getOperand(2).hasOneUse()) {
4592
4593 // Scan all of the users of the LHS, looking for VCMPo's that match.
4594 SDNode *VCMPoNode = 0;
4595
Gabor Greifba36cb52008-08-28 21:40:38 +00004596 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00004597 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4598 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00004599 if (UI->getOpcode() == PPCISD::VCMPo &&
4600 UI->getOperand(1) == N->getOperand(1) &&
4601 UI->getOperand(2) == N->getOperand(2) &&
4602 UI->getOperand(0) == N->getOperand(0)) {
4603 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00004604 break;
4605 }
4606
Chris Lattner00901202006-04-18 18:28:22 +00004607 // If there is no VCMPo node, or if the flag value has a single use, don't
4608 // transform this.
4609 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4610 break;
4611
4612 // Look at the (necessarily single) use of the flag value. If it has a
4613 // chain, this transformation is more complex. Note that multiple things
4614 // could use the value result, which we should ignore.
4615 SDNode *FlagUser = 0;
4616 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
4617 FlagUser == 0; ++UI) {
4618 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00004619 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00004620 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004621 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00004622 FlagUser = User;
4623 break;
4624 }
4625 }
4626 }
4627
4628 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4629 // give up for right now.
4630 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00004631 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00004632 }
4633 break;
4634 }
Chris Lattner90564f22006-04-18 17:59:36 +00004635 case ISD::BR_CC: {
4636 // If this is a branch on an altivec predicate comparison, lower this so
4637 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4638 // lowering is done pre-legalize, because the legalizer lowers the predicate
4639 // compare down to code that is difficult to reassemble.
4640 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00004641 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00004642 int CompareOpc;
4643 bool isDot;
4644
4645 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4646 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4647 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4648 assert(isDot && "Can't compare against a vector result!");
4649
4650 // If this is a comparison against something other than 0/1, then we know
4651 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004652 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004653 if (Val != 0 && Val != 1) {
4654 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4655 return N->getOperand(0);
4656 // Always !=, turn it into an unconditional branch.
4657 return DAG.getNode(ISD::BR, MVT::Other,
4658 N->getOperand(0), N->getOperand(4));
4659 }
4660
4661 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
4662
4663 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004664 std::vector<MVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00004665 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004666 LHS.getOperand(2), // LHS of compare
4667 LHS.getOperand(3), // RHS of compare
4668 DAG.getConstant(CompareOpc, MVT::i32)
4669 };
Chris Lattner90564f22006-04-18 17:59:36 +00004670 VTs.push_back(LHS.getOperand(2).getValueType());
4671 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00004672 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00004673
4674 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004675 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004676 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00004677 default: // Can't happen, don't crash on invalid number though.
4678 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004679 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004680 break;
4681 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004682 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004683 break;
4684 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004685 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004686 break;
4687 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004688 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004689 break;
4690 }
4691
4692 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004693 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004694 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004695 N->getOperand(4), CompNode.getValue(1));
4696 }
4697 break;
4698 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004699 }
4700
Dan Gohman475871a2008-07-27 21:46:04 +00004701 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004702}
4703
Chris Lattner1a635d62006-04-14 06:01:58 +00004704//===----------------------------------------------------------------------===//
4705// Inline Assembly Support
4706//===----------------------------------------------------------------------===//
4707
Dan Gohman475871a2008-07-27 21:46:04 +00004708void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004709 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004710 APInt &KnownZero,
4711 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004712 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004713 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004714 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004715 switch (Op.getOpcode()) {
4716 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004717 case PPCISD::LBRX: {
4718 // lhbrx is known to have the top bits cleared out.
4719 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4720 KnownZero = 0xFFFF0000;
4721 break;
4722 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004723 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004724 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004725 default: break;
4726 case Intrinsic::ppc_altivec_vcmpbfp_p:
4727 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4728 case Intrinsic::ppc_altivec_vcmpequb_p:
4729 case Intrinsic::ppc_altivec_vcmpequh_p:
4730 case Intrinsic::ppc_altivec_vcmpequw_p:
4731 case Intrinsic::ppc_altivec_vcmpgefp_p:
4732 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4733 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4734 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4735 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4736 case Intrinsic::ppc_altivec_vcmpgtub_p:
4737 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4738 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4739 KnownZero = ~1U; // All bits but the low one are known to be zero.
4740 break;
4741 }
4742 }
4743 }
4744}
4745
4746
Chris Lattner4234f572007-03-25 02:14:49 +00004747/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004748/// constraint it is for this target.
4749PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004750PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4751 if (Constraint.size() == 1) {
4752 switch (Constraint[0]) {
4753 default: break;
4754 case 'b':
4755 case 'r':
4756 case 'f':
4757 case 'v':
4758 case 'y':
4759 return C_RegisterClass;
4760 }
4761 }
4762 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004763}
4764
Chris Lattner331d1bc2006-11-02 01:44:04 +00004765std::pair<unsigned, const TargetRegisterClass*>
4766PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004767 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004768 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004769 // GCC RS6000 Constraint Letters
4770 switch (Constraint[0]) {
4771 case 'b': // R1-R31
4772 case 'r': // R0-R31
4773 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4774 return std::make_pair(0U, PPC::G8RCRegisterClass);
4775 return std::make_pair(0U, PPC::GPRCRegisterClass);
4776 case 'f':
4777 if (VT == MVT::f32)
4778 return std::make_pair(0U, PPC::F4RCRegisterClass);
4779 else if (VT == MVT::f64)
4780 return std::make_pair(0U, PPC::F8RCRegisterClass);
4781 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00004782 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004783 return std::make_pair(0U, PPC::VRRCRegisterClass);
4784 case 'y': // crrc
4785 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004786 }
4787 }
4788
Chris Lattner331d1bc2006-11-02 01:44:04 +00004789 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004790}
Chris Lattner763317d2006-02-07 00:47:13 +00004791
Chris Lattner331d1bc2006-11-02 01:44:04 +00004792
Chris Lattner48884cd2007-08-25 00:47:38 +00004793/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00004794/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
4795/// it means one of the asm constraint of the inline asm instruction being
4796/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00004797void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00004798 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00004799 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004800 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00004801 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004802 switch (Letter) {
4803 default: break;
4804 case 'I':
4805 case 'J':
4806 case 'K':
4807 case 'L':
4808 case 'M':
4809 case 'N':
4810 case 'O':
4811 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004812 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004813 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004814 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004815 switch (Letter) {
4816 default: assert(0 && "Unknown constraint letter!");
4817 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004818 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004819 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004820 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004821 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4822 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004823 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004824 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004825 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004826 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004827 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004828 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004829 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004830 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004831 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004832 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004833 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004834 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004835 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004836 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004837 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004838 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004839 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004840 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004841 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004842 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004843 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004844 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004845 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004846 }
4847 break;
4848 }
4849 }
4850
Gabor Greifba36cb52008-08-28 21:40:38 +00004851 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00004852 Ops.push_back(Result);
4853 return;
4854 }
4855
Chris Lattner763317d2006-02-07 00:47:13 +00004856 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00004857 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004858}
Evan Chengc4c62572006-03-13 23:20:37 +00004859
Chris Lattnerc9addb72007-03-30 23:15:24 +00004860// isLegalAddressingMode - Return true if the addressing mode represented
4861// by AM is legal for this target, for a load/store of the specified type.
4862bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
4863 const Type *Ty) const {
4864 // FIXME: PPC does not allow r+i addressing modes for vectors!
4865
4866 // PPC allows a sign-extended 16-bit immediate field.
4867 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4868 return false;
4869
4870 // No global is ever allowed as a base.
4871 if (AM.BaseGV)
4872 return false;
4873
4874 // PPC only support r+r,
4875 switch (AM.Scale) {
4876 case 0: // "r+i" or just "i", depending on HasBaseReg.
4877 break;
4878 case 1:
4879 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4880 return false;
4881 // Otherwise we have r+r or r+i.
4882 break;
4883 case 2:
4884 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4885 return false;
4886 // Allow 2*r as r+r.
4887 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004888 default:
4889 // No other scales are supported.
4890 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004891 }
4892
4893 return true;
4894}
4895
Evan Chengc4c62572006-03-13 23:20:37 +00004896/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004897/// as the offset of the target addressing mode for load / store of the
4898/// given type.
4899bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004900 // PPC allows a sign-extended 16-bit immediate field.
4901 return (V > -(1 << 16) && V < (1 << 16)-1);
4902}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004903
4904bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00004905 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004906}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004907
Dan Gohman475871a2008-07-27 21:46:04 +00004908SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004909 DebugLoc dl = Op.getNode()->getDebugLoc();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004910 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004911 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004912 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004913
4914 MachineFunction &MF = DAG.getMachineFunction();
4915 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004916
Chris Lattner3fc027d2007-12-08 06:59:59 +00004917 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00004918 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004919
4920 // Make sure the function really does not optimize away the store of the RA
4921 // to the stack.
4922 FuncInfo->setLRStoreRequired();
Dale Johannesen33c960f2009-02-04 20:06:27 +00004923 return DAG.getLoad(getPointerTy(), dl,
4924 DAG.getEntryNode(), RetAddrFI, NULL, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00004925}
4926
Dan Gohman475871a2008-07-27 21:46:04 +00004927SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004928 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004929 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004930 return SDValue();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004931
Duncan Sands83ec4b62008-06-06 12:08:01 +00004932 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004933 bool isPPC64 = PtrVT == MVT::i64;
4934
4935 MachineFunction &MF = DAG.getMachineFunction();
4936 MachineFrameInfo *MFI = MF.getFrameInfo();
4937 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
4938 && MFI->getStackSize();
4939
4940 if (isPPC64)
4941 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004942 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004943 else
4944 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
4945 MVT::i32);
4946}
Dan Gohman54aeea32008-10-21 03:41:46 +00004947
4948bool
4949PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4950 // The PowerPC target isn't yet aware of offsets.
4951 return false;
4952}