blob: 4fbe7f68e6d153b846090f52f14f5a1fd274b5c2 [file] [log] [blame]
Daniel Dunbar092a9dd2009-07-17 20:42:00 +00001//===-- X86AsmParser.cpp - Parse X86 assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Chris Lattner98986712010-01-14 22:21:20 +000010#include "llvm/Target/TargetAsmParser.h"
Daniel Dunbar4cb1e132009-07-18 23:03:22 +000011#include "X86.h"
Daniel Dunbar54074b52010-07-19 05:44:09 +000012#include "X86Subtarget.h"
Chris Lattner33d60d52010-09-22 04:11:10 +000013#include "llvm/Target/TargetRegistry.h"
14#include "llvm/Target/TargetAsmParser.h"
Kevin Enderby9c656452009-09-10 20:51:44 +000015#include "llvm/MC/MCStreamer.h"
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +000016#include "llvm/MC/MCExpr.h"
Daniel Dunbara027d222009-07-31 02:32:59 +000017#include "llvm/MC/MCInst.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000018#include "llvm/MC/MCParser/MCAsmLexer.h"
19#include "llvm/MC/MCParser/MCAsmParser.h"
20#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Chris Lattner33d60d52010-09-22 04:11:10 +000021#include "llvm/ADT/SmallString.h"
22#include "llvm/ADT/SmallVector.h"
23#include "llvm/ADT/StringExtras.h"
24#include "llvm/ADT/StringSwitch.h"
25#include "llvm/ADT/Twine.h"
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000026#include "llvm/Support/SourceMgr.h"
Daniel Dunbar09062b12010-08-12 00:55:42 +000027#include "llvm/Support/raw_ostream.h"
Daniel Dunbar092a9dd2009-07-17 20:42:00 +000028using namespace llvm;
29
30namespace {
Benjamin Kramerc6b79ac2009-07-31 11:35:26 +000031struct X86Operand;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000032
33class X86ATTAsmParser : public TargetAsmParser {
34 MCAsmParser &Parser;
Daniel Dunbard73ada72010-07-19 00:33:49 +000035 TargetMachine &TM;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000036
Daniel Dunbarf98bc632010-03-18 20:06:02 +000037protected:
38 unsigned Is64Bit : 1;
39
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000040private:
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000041 MCAsmParser &getParser() const { return Parser; }
42
43 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
44
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000045 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
46
Chris Lattner29ef9a22010-01-15 18:51:29 +000047 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000048
Chris Lattner309264d2010-01-15 18:44:13 +000049 X86Operand *ParseOperand();
Chris Lattnereef6d782010-04-17 18:56:34 +000050 X86Operand *ParseMemOperand(unsigned SegReg, SMLoc StartLoc);
Kevin Enderby9c656452009-09-10 20:51:44 +000051
52 bool ParseDirectiveWord(unsigned Size, SMLoc L);
53
Daniel Dunbarf1e29d42010-08-12 00:55:38 +000054 bool MatchInstruction(SMLoc IDLoc,
55 const SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Daniel Dunbar20927f22009-08-07 08:26:05 +000056 MCInst &Inst);
57
Daniel Dunbar54074b52010-07-19 05:44:09 +000058 /// @name Auto-generated Matcher Functions
59 /// {
Chris Lattner0692ee62010-09-06 19:11:01 +000060
61#define GET_ASSEMBLER_HEADER
62#include "X86GenAsmMatcher.inc"
63
Daniel Dunbar0e2771f2009-07-29 00:02:19 +000064 /// }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000065
66public:
Daniel Dunbard73ada72010-07-19 00:33:49 +000067 X86ATTAsmParser(const Target &T, MCAsmParser &_Parser, TargetMachine &TM)
Daniel Dunbar54074b52010-07-19 05:44:09 +000068 : TargetAsmParser(T), Parser(_Parser), TM(TM) {
69
70 // Initialize the set of available features.
71 setAvailableFeatures(ComputeAvailableFeatures(
72 &TM.getSubtarget<X86Subtarget>()));
73 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000074
Benjamin Kramer38e59892010-07-14 22:38:02 +000075 virtual bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Chris Lattner98986712010-01-14 22:21:20 +000076 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderby9c656452009-09-10 20:51:44 +000077
78 virtual bool ParseDirective(AsmToken DirectiveID);
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000079};
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +000080
Daniel Dunbarf98bc632010-03-18 20:06:02 +000081class X86_32ATTAsmParser : public X86ATTAsmParser {
82public:
Daniel Dunbard73ada72010-07-19 00:33:49 +000083 X86_32ATTAsmParser(const Target &T, MCAsmParser &_Parser, TargetMachine &TM)
84 : X86ATTAsmParser(T, _Parser, TM) {
Daniel Dunbarf98bc632010-03-18 20:06:02 +000085 Is64Bit = false;
86 }
87};
88
89class X86_64ATTAsmParser : public X86ATTAsmParser {
90public:
Daniel Dunbard73ada72010-07-19 00:33:49 +000091 X86_64ATTAsmParser(const Target &T, MCAsmParser &_Parser, TargetMachine &TM)
92 : X86ATTAsmParser(T, _Parser, TM) {
Daniel Dunbarf98bc632010-03-18 20:06:02 +000093 Is64Bit = true;
94 }
95};
96
Chris Lattner37dfdec2009-07-29 06:33:53 +000097} // end anonymous namespace
98
Sean Callanane9b466d2010-01-23 00:40:33 +000099/// @name Auto-generated Match Functions
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000100/// {
Sean Callanane9b466d2010-01-23 00:40:33 +0000101
Chris Lattnerb8d6e982010-02-09 00:34:28 +0000102static unsigned MatchRegisterName(StringRef Name);
Sean Callanane9b466d2010-01-23 00:40:33 +0000103
104/// }
Chris Lattner37dfdec2009-07-29 06:33:53 +0000105
106namespace {
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000107
108/// X86Operand - Instances of this class represent a parsed X86 machine
109/// instruction.
Chris Lattner45220a82010-01-14 21:20:55 +0000110struct X86Operand : public MCParsedAsmOperand {
Chris Lattner1f19f0f2010-01-15 19:06:59 +0000111 enum KindTy {
Daniel Dunbar20927f22009-08-07 08:26:05 +0000112 Token,
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000113 Register,
114 Immediate,
115 Memory
116 } Kind;
117
Chris Lattner29ef9a22010-01-15 18:51:29 +0000118 SMLoc StartLoc, EndLoc;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000119
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000120 union {
121 struct {
Daniel Dunbar20927f22009-08-07 08:26:05 +0000122 const char *Data;
123 unsigned Length;
124 } Tok;
125
126 struct {
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000127 unsigned RegNo;
128 } Reg;
129
130 struct {
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000131 const MCExpr *Val;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000132 } Imm;
133
134 struct {
135 unsigned SegReg;
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000136 const MCExpr *Disp;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000137 unsigned BaseReg;
138 unsigned IndexReg;
139 unsigned Scale;
140 } Mem;
Daniel Dunbardbd692a2009-07-20 20:01:54 +0000141 };
Daniel Dunbar092a9dd2009-07-17 20:42:00 +0000142
Chris Lattner0a3c5a52010-01-15 19:33:43 +0000143 X86Operand(KindTy K, SMLoc Start, SMLoc End)
Chris Lattner1f19f0f2010-01-15 19:06:59 +0000144 : Kind(K), StartLoc(Start), EndLoc(End) {}
Daniel Dunbarc918d602010-05-04 16:12:42 +0000145
Chris Lattner1f19f0f2010-01-15 19:06:59 +0000146 /// getStartLoc - Get the location of the first token of this operand.
147 SMLoc getStartLoc() const { return StartLoc; }
148 /// getEndLoc - Get the location of the last token of this operand.
149 SMLoc getEndLoc() const { return EndLoc; }
150
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000151 virtual void dump(raw_ostream &OS) const {}
152
Daniel Dunbar20927f22009-08-07 08:26:05 +0000153 StringRef getToken() const {
154 assert(Kind == Token && "Invalid access!");
155 return StringRef(Tok.Data, Tok.Length);
156 }
Daniel Dunbarc918d602010-05-04 16:12:42 +0000157 void setTokenValue(StringRef Value) {
158 assert(Kind == Token && "Invalid access!");
159 Tok.Data = Value.data();
160 Tok.Length = Value.size();
161 }
Daniel Dunbar20927f22009-08-07 08:26:05 +0000162
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000163 unsigned getReg() const {
164 assert(Kind == Register && "Invalid access!");
165 return Reg.RegNo;
166 }
Daniel Dunbara2edbab2009-07-28 20:47:52 +0000167
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000168 const MCExpr *getImm() const {
Daniel Dunbar022e2a82009-07-31 20:53:16 +0000169 assert(Kind == Immediate && "Invalid access!");
170 return Imm.Val;
171 }
172
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000173 const MCExpr *getMemDisp() const {
Daniel Dunbar022e2a82009-07-31 20:53:16 +0000174 assert(Kind == Memory && "Invalid access!");
175 return Mem.Disp;
176 }
177 unsigned getMemSegReg() const {
178 assert(Kind == Memory && "Invalid access!");
179 return Mem.SegReg;
180 }
181 unsigned getMemBaseReg() const {
182 assert(Kind == Memory && "Invalid access!");
183 return Mem.BaseReg;
184 }
185 unsigned getMemIndexReg() const {
186 assert(Kind == Memory && "Invalid access!");
187 return Mem.IndexReg;
188 }
189 unsigned getMemScale() const {
190 assert(Kind == Memory && "Invalid access!");
191 return Mem.Scale;
192 }
193
Daniel Dunbara3741fa2009-08-08 07:50:56 +0000194 bool isToken() const {return Kind == Token; }
Daniel Dunbar20927f22009-08-07 08:26:05 +0000195
196 bool isImm() const { return Kind == Immediate; }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000197
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000198 bool isImmSExti16i8() const {
Daniel Dunbar5fe63382009-08-09 07:20:21 +0000199 if (!isImm())
200 return false;
201
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000202 // If this isn't a constant expr, just assume it fits and let relaxation
203 // handle it.
204 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
205 if (!CE)
206 return true;
Daniel Dunbar5fe63382009-08-09 07:20:21 +0000207
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000208 // Otherwise, check the value is in a range that makes sense for this
209 // extension.
210 uint64_t Value = CE->getValue();
211 return (( Value <= 0x000000000000007FULL)||
212 (0x000000000000FF80ULL <= Value && Value <= 0x000000000000FFFFULL)||
213 (0xFFFFFFFFFFFFFF80ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL));
Daniel Dunbar5fe63382009-08-09 07:20:21 +0000214 }
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000215 bool isImmSExti32i8() const {
Daniel Dunbar1fe591d2010-05-20 20:20:39 +0000216 if (!isImm())
217 return false;
218
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000219 // If this isn't a constant expr, just assume it fits and let relaxation
220 // handle it.
221 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
222 if (!CE)
223 return true;
Daniel Dunbar1fe591d2010-05-20 20:20:39 +0000224
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000225 // Otherwise, check the value is in a range that makes sense for this
226 // extension.
227 uint64_t Value = CE->getValue();
228 return (( Value <= 0x000000000000007FULL)||
229 (0x00000000FFFFFF80ULL <= Value && Value <= 0x00000000FFFFFFFFULL)||
230 (0xFFFFFFFFFFFFFF80ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL));
231 }
232 bool isImmSExti64i8() const {
233 if (!isImm())
234 return false;
235
236 // If this isn't a constant expr, just assume it fits and let relaxation
237 // handle it.
238 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
239 if (!CE)
240 return true;
241
242 // Otherwise, check the value is in a range that makes sense for this
243 // extension.
244 uint64_t Value = CE->getValue();
245 return (( Value <= 0x000000000000007FULL)||
246 (0xFFFFFFFFFFFFFF80ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL));
247 }
248 bool isImmSExti64i32() const {
249 if (!isImm())
250 return false;
251
252 // If this isn't a constant expr, just assume it fits and let relaxation
253 // handle it.
254 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
255 if (!CE)
256 return true;
257
258 // Otherwise, check the value is in a range that makes sense for this
259 // extension.
260 uint64_t Value = CE->getValue();
261 return (( Value <= 0x000000007FFFFFFFULL)||
262 (0xFFFFFFFF80000000ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL));
Daniel Dunbar1fe591d2010-05-20 20:20:39 +0000263 }
264
Daniel Dunbar20927f22009-08-07 08:26:05 +0000265 bool isMem() const { return Kind == Memory; }
266
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000267 bool isAbsMem() const {
268 return Kind == Memory && !getMemSegReg() && !getMemBaseReg() &&
Daniel Dunbar7b9147a2010-02-02 21:44:16 +0000269 !getMemIndexReg() && getMemScale() == 1;
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000270 }
271
Daniel Dunbar20927f22009-08-07 08:26:05 +0000272 bool isReg() const { return Kind == Register; }
273
Daniel Dunbar9c60f532010-02-13 00:17:21 +0000274 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
275 // Add as immediates when possible.
276 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
277 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
278 else
279 Inst.addOperand(MCOperand::CreateExpr(Expr));
280 }
281
Daniel Dunbar5c468e32009-08-10 21:00:45 +0000282 void addRegOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar20927f22009-08-07 08:26:05 +0000283 assert(N == 1 && "Invalid number of operands!");
284 Inst.addOperand(MCOperand::CreateReg(getReg()));
285 }
286
Daniel Dunbar5c468e32009-08-10 21:00:45 +0000287 void addImmOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar20927f22009-08-07 08:26:05 +0000288 assert(N == 1 && "Invalid number of operands!");
Daniel Dunbar9c60f532010-02-13 00:17:21 +0000289 addExpr(Inst, getImm());
Daniel Dunbar20927f22009-08-07 08:26:05 +0000290 }
291
Daniel Dunbar5c468e32009-08-10 21:00:45 +0000292 void addMemOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbarec2b1f12010-01-30 00:24:00 +0000293 assert((N == 5) && "Invalid number of operands!");
Daniel Dunbar20927f22009-08-07 08:26:05 +0000294 Inst.addOperand(MCOperand::CreateReg(getMemBaseReg()));
295 Inst.addOperand(MCOperand::CreateImm(getMemScale()));
296 Inst.addOperand(MCOperand::CreateReg(getMemIndexReg()));
Daniel Dunbar9c60f532010-02-13 00:17:21 +0000297 addExpr(Inst, getMemDisp());
Daniel Dunbarec2b1f12010-01-30 00:24:00 +0000298 Inst.addOperand(MCOperand::CreateReg(getMemSegReg()));
299 }
Daniel Dunbar20927f22009-08-07 08:26:05 +0000300
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000301 void addAbsMemOperands(MCInst &Inst, unsigned N) const {
302 assert((N == 1) && "Invalid number of operands!");
303 Inst.addOperand(MCOperand::CreateExpr(getMemDisp()));
304 }
305
Chris Lattnerb4307b32010-01-15 19:28:38 +0000306 static X86Operand *CreateToken(StringRef Str, SMLoc Loc) {
307 X86Operand *Res = new X86Operand(Token, Loc, Loc);
Chris Lattner29ef9a22010-01-15 18:51:29 +0000308 Res->Tok.Data = Str.data();
309 Res->Tok.Length = Str.size();
Daniel Dunbar20927f22009-08-07 08:26:05 +0000310 return Res;
311 }
312
Chris Lattner29ef9a22010-01-15 18:51:29 +0000313 static X86Operand *CreateReg(unsigned RegNo, SMLoc StartLoc, SMLoc EndLoc) {
Chris Lattner1f19f0f2010-01-15 19:06:59 +0000314 X86Operand *Res = new X86Operand(Register, StartLoc, EndLoc);
Chris Lattner29ef9a22010-01-15 18:51:29 +0000315 Res->Reg.RegNo = RegNo;
Chris Lattner29ef9a22010-01-15 18:51:29 +0000316 return Res;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000317 }
Daniel Dunbar20927f22009-08-07 08:26:05 +0000318
Chris Lattnerb4307b32010-01-15 19:28:38 +0000319 static X86Operand *CreateImm(const MCExpr *Val, SMLoc StartLoc, SMLoc EndLoc){
320 X86Operand *Res = new X86Operand(Immediate, StartLoc, EndLoc);
Chris Lattner29ef9a22010-01-15 18:51:29 +0000321 Res->Imm.Val = Val;
322 return Res;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000323 }
Daniel Dunbar20927f22009-08-07 08:26:05 +0000324
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000325 /// Create an absolute memory operand.
326 static X86Operand *CreateMem(const MCExpr *Disp, SMLoc StartLoc,
327 SMLoc EndLoc) {
328 X86Operand *Res = new X86Operand(Memory, StartLoc, EndLoc);
329 Res->Mem.SegReg = 0;
330 Res->Mem.Disp = Disp;
331 Res->Mem.BaseReg = 0;
332 Res->Mem.IndexReg = 0;
Daniel Dunbar7b9147a2010-02-02 21:44:16 +0000333 Res->Mem.Scale = 1;
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000334 return Res;
335 }
336
337 /// Create a generalized memory operand.
Chris Lattner309264d2010-01-15 18:44:13 +0000338 static X86Operand *CreateMem(unsigned SegReg, const MCExpr *Disp,
339 unsigned BaseReg, unsigned IndexReg,
Chris Lattner0a3c5a52010-01-15 19:33:43 +0000340 unsigned Scale, SMLoc StartLoc, SMLoc EndLoc) {
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000341 // We should never just have a displacement, that should be parsed as an
342 // absolute memory operand.
Daniel Dunbarc09e4112009-07-31 22:22:54 +0000343 assert((SegReg || BaseReg || IndexReg) && "Invalid memory operand!");
344
Daniel Dunbar022e2a82009-07-31 20:53:16 +0000345 // The scale should always be one of {1,2,4,8}.
346 assert(((Scale == 1 || Scale == 2 || Scale == 4 || Scale == 8)) &&
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000347 "Invalid scale!");
Chris Lattner0a3c5a52010-01-15 19:33:43 +0000348 X86Operand *Res = new X86Operand(Memory, StartLoc, EndLoc);
Chris Lattner29ef9a22010-01-15 18:51:29 +0000349 Res->Mem.SegReg = SegReg;
350 Res->Mem.Disp = Disp;
351 Res->Mem.BaseReg = BaseReg;
352 Res->Mem.IndexReg = IndexReg;
353 Res->Mem.Scale = Scale;
354 return Res;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000355 }
356};
Daniel Dunbara3af3702009-07-20 18:55:04 +0000357
Chris Lattner37dfdec2009-07-29 06:33:53 +0000358} // end anonymous namespace.
Daniel Dunbara2edbab2009-07-28 20:47:52 +0000359
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000360
Chris Lattner29ef9a22010-01-15 18:51:29 +0000361bool X86ATTAsmParser::ParseRegister(unsigned &RegNo,
362 SMLoc &StartLoc, SMLoc &EndLoc) {
Chris Lattner23075742010-01-15 18:27:19 +0000363 RegNo = 0;
Sean Callanan18b83232010-01-19 21:44:56 +0000364 const AsmToken &TokPercent = Parser.getTok();
Kevin Enderby7b4608d2009-09-03 17:15:07 +0000365 assert(TokPercent.is(AsmToken::Percent) && "Invalid token kind!");
Chris Lattner29ef9a22010-01-15 18:51:29 +0000366 StartLoc = TokPercent.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +0000367 Parser.Lex(); // Eat percent token.
Kevin Enderby7b4608d2009-09-03 17:15:07 +0000368
Sean Callanan18b83232010-01-19 21:44:56 +0000369 const AsmToken &Tok = Parser.getTok();
Kevin Enderby0d6cd002009-09-16 17:18:29 +0000370 if (Tok.isNot(AsmToken::Identifier))
371 return Error(Tok.getLoc(), "invalid register name");
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000372
Daniel Dunbar0e2771f2009-07-29 00:02:19 +0000373 // FIXME: Validate register for the current architecture; we have to do
374 // validation later, so maybe there is no need for this here.
Kevin Enderby7b4608d2009-09-03 17:15:07 +0000375 RegNo = MatchRegisterName(Tok.getString());
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000376
Chris Lattner33d60d52010-09-22 04:11:10 +0000377 // If the match failed, try the register name as lowercase.
378 if (RegNo == 0)
379 RegNo = MatchRegisterName(LowercaseString(Tok.getString()));
380
Bruno Cardoso Lopes3c8e1be2010-07-24 00:06:39 +0000381 // FIXME: This should be done using Requires<In32BitMode> and
382 // Requires<In64BitMode> so "eiz" usage in 64-bit instructions
383 // can be also checked.
384 if (RegNo == X86::RIZ && !Is64Bit)
385 return Error(Tok.getLoc(), "riz register in 64-bit mode only");
386
Chris Lattner33d60d52010-09-22 04:11:10 +0000387 // Parse "%st" as "%st(0)" and "%st(1)", which is multiple tokens.
388 if (RegNo == 0 && (Tok.getString() == "st" || Tok.getString() == "ST")) {
Chris Lattnere16b0fc2010-02-09 00:49:22 +0000389 RegNo = X86::ST0;
390 EndLoc = Tok.getLoc();
391 Parser.Lex(); // Eat 'st'
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000392
Chris Lattnere16b0fc2010-02-09 00:49:22 +0000393 // Check to see if we have '(4)' after %st.
394 if (getLexer().isNot(AsmToken::LParen))
395 return false;
396 // Lex the paren.
397 getParser().Lex();
398
399 const AsmToken &IntTok = Parser.getTok();
400 if (IntTok.isNot(AsmToken::Integer))
401 return Error(IntTok.getLoc(), "expected stack index");
402 switch (IntTok.getIntVal()) {
403 case 0: RegNo = X86::ST0; break;
404 case 1: RegNo = X86::ST1; break;
405 case 2: RegNo = X86::ST2; break;
406 case 3: RegNo = X86::ST3; break;
407 case 4: RegNo = X86::ST4; break;
408 case 5: RegNo = X86::ST5; break;
409 case 6: RegNo = X86::ST6; break;
410 case 7: RegNo = X86::ST7; break;
411 default: return Error(IntTok.getLoc(), "invalid stack index");
412 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000413
Chris Lattnere16b0fc2010-02-09 00:49:22 +0000414 if (getParser().Lex().isNot(AsmToken::RParen))
415 return Error(Parser.getTok().getLoc(), "expected ')'");
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000416
Chris Lattnere16b0fc2010-02-09 00:49:22 +0000417 EndLoc = Tok.getLoc();
418 Parser.Lex(); // Eat ')'
419 return false;
420 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000421
Chris Lattner645b2092010-06-24 07:29:18 +0000422 // If this is "db[0-7]", match it as an alias
423 // for dr[0-7].
424 if (RegNo == 0 && Tok.getString().size() == 3 &&
425 Tok.getString().startswith("db")) {
426 switch (Tok.getString()[2]) {
427 case '0': RegNo = X86::DR0; break;
428 case '1': RegNo = X86::DR1; break;
429 case '2': RegNo = X86::DR2; break;
430 case '3': RegNo = X86::DR3; break;
431 case '4': RegNo = X86::DR4; break;
432 case '5': RegNo = X86::DR5; break;
433 case '6': RegNo = X86::DR6; break;
434 case '7': RegNo = X86::DR7; break;
435 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000436
Chris Lattner645b2092010-06-24 07:29:18 +0000437 if (RegNo != 0) {
438 EndLoc = Tok.getLoc();
439 Parser.Lex(); // Eat it.
440 return false;
441 }
442 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000443
Daniel Dunbar245f0582009-08-08 21:22:41 +0000444 if (RegNo == 0)
Daniel Dunbar0e2771f2009-07-29 00:02:19 +0000445 return Error(Tok.getLoc(), "invalid register name");
446
Chris Lattner29ef9a22010-01-15 18:51:29 +0000447 EndLoc = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +0000448 Parser.Lex(); // Eat identifier token.
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000449 return false;
Daniel Dunbar092a9dd2009-07-17 20:42:00 +0000450}
451
Chris Lattner309264d2010-01-15 18:44:13 +0000452X86Operand *X86ATTAsmParser::ParseOperand() {
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000453 switch (getLexer().getKind()) {
454 default:
Chris Lattnereef6d782010-04-17 18:56:34 +0000455 // Parse a memory operand with no segment register.
456 return ParseMemOperand(0, Parser.getTok().getLoc());
Chris Lattner23075742010-01-15 18:27:19 +0000457 case AsmToken::Percent: {
Chris Lattnereef6d782010-04-17 18:56:34 +0000458 // Read the register.
Chris Lattner23075742010-01-15 18:27:19 +0000459 unsigned RegNo;
Chris Lattner29ef9a22010-01-15 18:51:29 +0000460 SMLoc Start, End;
461 if (ParseRegister(RegNo, Start, End)) return 0;
Bruno Cardoso Lopes3c8e1be2010-07-24 00:06:39 +0000462 if (RegNo == X86::EIZ || RegNo == X86::RIZ) {
463 Error(Start, "eiz and riz can only be used as index registers");
464 return 0;
465 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000466
Chris Lattnereef6d782010-04-17 18:56:34 +0000467 // If this is a segment register followed by a ':', then this is the start
468 // of a memory reference, otherwise this is a normal register reference.
469 if (getLexer().isNot(AsmToken::Colon))
470 return X86Operand::CreateReg(RegNo, Start, End);
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000471
472
Chris Lattnereef6d782010-04-17 18:56:34 +0000473 getParser().Lex(); // Eat the colon.
474 return ParseMemOperand(RegNo, Start);
Chris Lattner23075742010-01-15 18:27:19 +0000475 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000476 case AsmToken::Dollar: {
477 // $42 -> immediate.
Sean Callanan18b83232010-01-19 21:44:56 +0000478 SMLoc Start = Parser.getTok().getLoc(), End;
Sean Callananb9a25b72010-01-19 20:27:46 +0000479 Parser.Lex();
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000480 const MCExpr *Val;
Chris Lattner54482b42010-01-15 19:39:23 +0000481 if (getParser().ParseExpression(Val, End))
Chris Lattner309264d2010-01-15 18:44:13 +0000482 return 0;
Chris Lattnerb4307b32010-01-15 19:28:38 +0000483 return X86Operand::CreateImm(Val, Start, End);
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000484 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000485 }
Daniel Dunbardbd692a2009-07-20 20:01:54 +0000486}
487
Chris Lattnereef6d782010-04-17 18:56:34 +0000488/// ParseMemOperand: segment: disp(basereg, indexreg, scale). The '%ds:' prefix
489/// has already been parsed if present.
490X86Operand *X86ATTAsmParser::ParseMemOperand(unsigned SegReg, SMLoc MemStart) {
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000491
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000492 // We have to disambiguate a parenthesized expression "(4+5)" from the start
493 // of a memory operand with a missing displacement "(%ebx)" or "(,%eax)". The
Chris Lattner75f265f2010-01-24 01:07:33 +0000494 // only way to do this without lookahead is to eat the '(' and see what is
495 // after it.
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000496 const MCExpr *Disp = MCConstantExpr::Create(0, getParser().getContext());
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000497 if (getLexer().isNot(AsmToken::LParen)) {
Chris Lattner54482b42010-01-15 19:39:23 +0000498 SMLoc ExprEnd;
499 if (getParser().ParseExpression(Disp, ExprEnd)) return 0;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000500
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000501 // After parsing the base expression we could either have a parenthesized
502 // memory address or not. If not, return now. If so, eat the (.
503 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbarc09e4112009-07-31 22:22:54 +0000504 // Unless we have a segment register, treat this as an immediate.
Chris Lattner309264d2010-01-15 18:44:13 +0000505 if (SegReg == 0)
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000506 return X86Operand::CreateMem(Disp, MemStart, ExprEnd);
Chris Lattner0a3c5a52010-01-15 19:33:43 +0000507 return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, MemStart, ExprEnd);
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000508 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000509
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000510 // Eat the '('.
Sean Callananb9a25b72010-01-19 20:27:46 +0000511 Parser.Lex();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000512 } else {
513 // Okay, we have a '('. We don't know if this is an expression or not, but
514 // so we have to eat the ( to see beyond it.
Sean Callanan18b83232010-01-19 21:44:56 +0000515 SMLoc LParenLoc = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +0000516 Parser.Lex(); // Eat the '('.
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000517
Kevin Enderby7b4608d2009-09-03 17:15:07 +0000518 if (getLexer().is(AsmToken::Percent) || getLexer().is(AsmToken::Comma)) {
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000519 // Nothing to do here, fall into the code below with the '(' part of the
520 // memory operand consumed.
521 } else {
Chris Lattnerb4307b32010-01-15 19:28:38 +0000522 SMLoc ExprEnd;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000523
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000524 // It must be an parenthesized expression, parse it now.
Chris Lattnerb4307b32010-01-15 19:28:38 +0000525 if (getParser().ParseParenExpression(Disp, ExprEnd))
Chris Lattner309264d2010-01-15 18:44:13 +0000526 return 0;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000527
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000528 // After parsing the base expression we could either have a parenthesized
529 // memory address or not. If not, return now. If so, eat the (.
530 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbarc09e4112009-07-31 22:22:54 +0000531 // Unless we have a segment register, treat this as an immediate.
Chris Lattner309264d2010-01-15 18:44:13 +0000532 if (SegReg == 0)
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000533 return X86Operand::CreateMem(Disp, LParenLoc, ExprEnd);
Chris Lattner0a3c5a52010-01-15 19:33:43 +0000534 return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, MemStart, ExprEnd);
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000535 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000536
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000537 // Eat the '('.
Sean Callananb9a25b72010-01-19 20:27:46 +0000538 Parser.Lex();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000539 }
540 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000541
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000542 // If we reached here, then we just ate the ( of the memory operand. Process
543 // the rest of the memory operand.
Daniel Dunbar022e2a82009-07-31 20:53:16 +0000544 unsigned BaseReg = 0, IndexReg = 0, Scale = 1;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000545
Chris Lattner29ef9a22010-01-15 18:51:29 +0000546 if (getLexer().is(AsmToken::Percent)) {
547 SMLoc L;
548 if (ParseRegister(BaseReg, L, L)) return 0;
Bruno Cardoso Lopes3c8e1be2010-07-24 00:06:39 +0000549 if (BaseReg == X86::EIZ || BaseReg == X86::RIZ) {
550 Error(L, "eiz and riz can only be used as index registers");
551 return 0;
552 }
Chris Lattner29ef9a22010-01-15 18:51:29 +0000553 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000554
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000555 if (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +0000556 Parser.Lex(); // Eat the comma.
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000557
558 // Following the comma we should have either an index register, or a scale
559 // value. We don't support the later form, but we want to parse it
560 // correctly.
561 //
562 // Not that even though it would be completely consistent to support syntax
Bruno Cardoso Lopes3c8e1be2010-07-24 00:06:39 +0000563 // like "1(%eax,,1)", the assembler doesn't. Use "eiz" or "riz" for this.
Kevin Enderby7b4608d2009-09-03 17:15:07 +0000564 if (getLexer().is(AsmToken::Percent)) {
Chris Lattner29ef9a22010-01-15 18:51:29 +0000565 SMLoc L;
566 if (ParseRegister(IndexReg, L, L)) return 0;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000567
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000568 if (getLexer().isNot(AsmToken::RParen)) {
569 // Parse the scale amount:
570 // ::= ',' [scale-expression]
Chris Lattner309264d2010-01-15 18:44:13 +0000571 if (getLexer().isNot(AsmToken::Comma)) {
Sean Callanan18b83232010-01-19 21:44:56 +0000572 Error(Parser.getTok().getLoc(),
Chris Lattner309264d2010-01-15 18:44:13 +0000573 "expected comma in scale expression");
574 return 0;
575 }
Sean Callananb9a25b72010-01-19 20:27:46 +0000576 Parser.Lex(); // Eat the comma.
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000577
578 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan18b83232010-01-19 21:44:56 +0000579 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000580
581 int64_t ScaleVal;
582 if (getParser().ParseAbsoluteExpression(ScaleVal))
Chris Lattner309264d2010-01-15 18:44:13 +0000583 return 0;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000584
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000585 // Validate the scale amount.
Chris Lattner309264d2010-01-15 18:44:13 +0000586 if (ScaleVal != 1 && ScaleVal != 2 && ScaleVal != 4 && ScaleVal != 8){
587 Error(Loc, "scale factor in address must be 1, 2, 4 or 8");
588 return 0;
589 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000590 Scale = (unsigned)ScaleVal;
591 }
592 }
593 } else if (getLexer().isNot(AsmToken::RParen)) {
Daniel Dunbaree910252010-08-24 19:13:38 +0000594 // A scale amount without an index is ignored.
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000595 // index.
Sean Callanan18b83232010-01-19 21:44:56 +0000596 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000597
598 int64_t Value;
599 if (getParser().ParseAbsoluteExpression(Value))
Chris Lattner309264d2010-01-15 18:44:13 +0000600 return 0;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000601
Daniel Dunbaree910252010-08-24 19:13:38 +0000602 if (Value != 1)
603 Warning(Loc, "scale factor without index register is ignored");
604 Scale = 1;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000605 }
606 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000607
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000608 // Ok, we've eaten the memory operand, verify we have a ')' and eat it too.
Chris Lattner309264d2010-01-15 18:44:13 +0000609 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan18b83232010-01-19 21:44:56 +0000610 Error(Parser.getTok().getLoc(), "unexpected token in memory operand");
Chris Lattner309264d2010-01-15 18:44:13 +0000611 return 0;
612 }
Sean Callanan18b83232010-01-19 21:44:56 +0000613 SMLoc MemEnd = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +0000614 Parser.Lex(); // Eat the ')'.
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000615
Chris Lattner0a3c5a52010-01-15 19:33:43 +0000616 return X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale,
617 MemStart, MemEnd);
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000618}
619
Chris Lattner98986712010-01-14 22:21:20 +0000620bool X86ATTAsmParser::
Benjamin Kramer38e59892010-07-14 22:38:02 +0000621ParseInstruction(StringRef Name, SMLoc NameLoc,
Chris Lattner98986712010-01-14 22:21:20 +0000622 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Daniel Dunbar1b6c0602010-02-10 21:19:28 +0000623 // FIXME: Hack to recognize "sal..." and "rep..." for now. We need a way to
624 // represent alternative syntaxes in the .td file, without requiring
625 // instruction duplication.
626 StringRef PatchedName = StringSwitch<StringRef>(Name)
627 .Case("sal", "shl")
628 .Case("salb", "shlb")
629 .Case("sall", "shll")
630 .Case("salq", "shlq")
631 .Case("salw", "shlw")
632 .Case("repe", "rep")
633 .Case("repz", "rep")
634 .Case("repnz", "repne")
Chris Lattnerba8cea42010-09-08 05:38:31 +0000635 .Case("iret", "iretl")
Chris Lattnerba8e81c2010-09-08 05:45:34 +0000636 .Case("sysret", "sysretl")
Chris Lattnerd68c4742010-09-06 23:40:56 +0000637 .Case("push", Is64Bit ? "pushq" : "pushl")
Chris Lattner373c4582010-09-08 22:13:08 +0000638 .Case("pop", Is64Bit ? "popq" : "popl")
Dan Gohmane5e4ff92010-05-20 16:16:00 +0000639 .Case("pushf", Is64Bit ? "pushfq" : "pushfl")
640 .Case("popf", Is64Bit ? "popfq" : "popfl")
Chris Lattnerdfa3c9d2010-09-11 16:39:16 +0000641 .Case("pushfd", "pushfl")
642 .Case("popfd", "popfl")
Kevin Enderby9d31d792010-05-21 23:01:38 +0000643 .Case("retl", Is64Bit ? "retl" : "ret")
644 .Case("retq", Is64Bit ? "ret" : "retq")
Chris Lattner697d37a2010-09-11 17:06:05 +0000645 .Case("setz", "sete") .Case("setnz", "setne")
646 .Case("setc", "setb") .Case("setna", "setbe")
647 .Case("setnae", "setb").Case("setnb", "setae")
648 .Case("setnbe", "seta").Case("setnc", "setae")
649 .Case("setng", "setle").Case("setnge", "setl")
650 .Case("setnl", "setge").Case("setnle", "setg")
651 .Case("setpe", "setp") .Case("setpo", "setnp")
652 .Case("jz", "je") .Case("jnz", "jne")
653 .Case("jc", "jb") .Case("jna", "jbe")
654 .Case("jnae", "jb").Case("jnb", "jae")
655 .Case("jnbe", "ja").Case("jnc", "jae")
656 .Case("jng", "jle").Case("jnge", "jl")
657 .Case("jnl", "jge").Case("jnle", "jg")
658 .Case("jpe", "jp") .Case("jpo", "jnp")
Chris Lattnere9e0fc52010-09-07 00:05:45 +0000659 // Condition code aliases for 16-bit, 32-bit, 64-bit and unspec operands.
660 .Case("cmovcw", "cmovbw") .Case("cmovcl", "cmovbl")
661 .Case("cmovcq", "cmovbq") .Case("cmovc", "cmovb")
Chris Lattner0989d292010-09-11 17:08:22 +0000662 .Case("cmovnaew","cmovbw") .Case("cmovnael","cmovbl")
663 .Case("cmovnaeq","cmovbq") .Case("cmovnae", "cmovb")
Chris Lattnere9e0fc52010-09-07 00:05:45 +0000664 .Case("cmovnaw", "cmovbew").Case("cmovnal", "cmovbel")
665 .Case("cmovnaq", "cmovbeq").Case("cmovna", "cmovbe")
666 .Case("cmovnbw", "cmovaew").Case("cmovnbl", "cmovael")
667 .Case("cmovnbq", "cmovaeq").Case("cmovnb", "cmovae")
668 .Case("cmovnbew","cmovaw") .Case("cmovnbel","cmoval")
669 .Case("cmovnbeq","cmovaq") .Case("cmovnbe", "cmova")
670 .Case("cmovncw", "cmovaew").Case("cmovncl", "cmovael")
671 .Case("cmovncq", "cmovaeq").Case("cmovnc", "cmovae")
672 .Case("cmovngw", "cmovlew").Case("cmovngl", "cmovlel")
673 .Case("cmovngq", "cmovleq").Case("cmovng", "cmovle")
674 .Case("cmovnw", "cmovgew").Case("cmovnl", "cmovgel")
675 .Case("cmovnq", "cmovgeq").Case("cmovn", "cmovge")
676 .Case("cmovngw", "cmovlew").Case("cmovngl", "cmovlel")
677 .Case("cmovngq", "cmovleq").Case("cmovng", "cmovle")
678 .Case("cmovngew","cmovlw") .Case("cmovngel","cmovll")
679 .Case("cmovngeq","cmovlq") .Case("cmovnge", "cmovl")
680 .Case("cmovnlw", "cmovgew").Case("cmovnll", "cmovgel")
681 .Case("cmovnlq", "cmovgeq").Case("cmovnl", "cmovge")
682 .Case("cmovnlew","cmovgw") .Case("cmovnlel","cmovgl")
683 .Case("cmovnleq","cmovgq") .Case("cmovnle", "cmovg")
684 .Case("cmovnzw", "cmovnew").Case("cmovnzl", "cmovnel")
685 .Case("cmovnzq", "cmovneq").Case("cmovnz", "cmovne")
686 .Case("cmovzw", "cmovew") .Case("cmovzl", "cmovel")
687 .Case("cmovzq", "cmoveq") .Case("cmovz", "cmove")
Kevin Enderby5e394422010-05-28 20:59:10 +0000688 .Case("fwait", "wait")
Chris Lattner35aa94b2010-09-16 20:46:38 +0000689 .Case("movzx", "movzb") // FIXME: Not correct.
690 .Case("fildq", "fildll")
Daniel Dunbar1b6c0602010-02-10 21:19:28 +0000691 .Default(Name);
Daniel Dunbar39e2dd72010-05-25 19:49:32 +0000692
693 // FIXME: Hack to recognize cmp<comparison code>{ss,sd,ps,pd}.
694 const MCExpr *ExtraImmOp = 0;
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +0000695 if ((PatchedName.startswith("cmp") || PatchedName.startswith("vcmp")) &&
Daniel Dunbar39e2dd72010-05-25 19:49:32 +0000696 (PatchedName.endswith("ss") || PatchedName.endswith("sd") ||
697 PatchedName.endswith("ps") || PatchedName.endswith("pd"))) {
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +0000698 bool IsVCMP = PatchedName.startswith("vcmp");
699 unsigned SSECCIdx = IsVCMP ? 4 : 3;
Daniel Dunbar39e2dd72010-05-25 19:49:32 +0000700 unsigned SSEComparisonCode = StringSwitch<unsigned>(
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +0000701 PatchedName.slice(SSECCIdx, PatchedName.size() - 2))
Bruno Cardoso Lopescc69e132010-07-07 22:24:03 +0000702 .Case("eq", 0)
703 .Case("lt", 1)
704 .Case("le", 2)
705 .Case("unord", 3)
706 .Case("neq", 4)
707 .Case("nlt", 5)
708 .Case("nle", 6)
709 .Case("ord", 7)
710 .Case("eq_uq", 8)
711 .Case("nge", 9)
712 .Case("ngt", 0x0A)
713 .Case("false", 0x0B)
714 .Case("neq_oq", 0x0C)
715 .Case("ge", 0x0D)
716 .Case("gt", 0x0E)
717 .Case("true", 0x0F)
718 .Case("eq_os", 0x10)
719 .Case("lt_oq", 0x11)
720 .Case("le_oq", 0x12)
721 .Case("unord_s", 0x13)
722 .Case("neq_us", 0x14)
723 .Case("nlt_uq", 0x15)
724 .Case("nle_uq", 0x16)
725 .Case("ord_s", 0x17)
726 .Case("eq_us", 0x18)
727 .Case("nge_uq", 0x19)
728 .Case("ngt_uq", 0x1A)
729 .Case("false_os", 0x1B)
730 .Case("neq_os", 0x1C)
731 .Case("ge_oq", 0x1D)
732 .Case("gt_oq", 0x1E)
733 .Case("true_us", 0x1F)
Daniel Dunbar39e2dd72010-05-25 19:49:32 +0000734 .Default(~0U);
735 if (SSEComparisonCode != ~0U) {
736 ExtraImmOp = MCConstantExpr::Create(SSEComparisonCode,
737 getParser().getContext());
738 if (PatchedName.endswith("ss")) {
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +0000739 PatchedName = IsVCMP ? "vcmpss" : "cmpss";
Daniel Dunbar39e2dd72010-05-25 19:49:32 +0000740 } else if (PatchedName.endswith("sd")) {
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +0000741 PatchedName = IsVCMP ? "vcmpsd" : "cmpsd";
Daniel Dunbar39e2dd72010-05-25 19:49:32 +0000742 } else if (PatchedName.endswith("ps")) {
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +0000743 PatchedName = IsVCMP ? "vcmpps" : "cmpps";
Daniel Dunbar39e2dd72010-05-25 19:49:32 +0000744 } else {
745 assert(PatchedName.endswith("pd") && "Unexpected mnemonic!");
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +0000746 PatchedName = IsVCMP ? "vcmppd" : "cmppd";
Daniel Dunbar39e2dd72010-05-25 19:49:32 +0000747 }
748 }
749 }
Bruno Cardoso Lopesf528d2b2010-07-23 18:41:12 +0000750
751 // FIXME: Hack to recognize vpclmul<src1_quadword, src2_quadword>dq
752 if (PatchedName.startswith("vpclmul")) {
753 unsigned CLMULQuadWordSelect = StringSwitch<unsigned>(
754 PatchedName.slice(7, PatchedName.size() - 2))
755 .Case("lqlq", 0x00) // src1[63:0], src2[63:0]
756 .Case("hqlq", 0x01) // src1[127:64], src2[63:0]
757 .Case("lqhq", 0x10) // src1[63:0], src2[127:64]
758 .Case("hqhq", 0x11) // src1[127:64], src2[127:64]
759 .Default(~0U);
760 if (CLMULQuadWordSelect != ~0U) {
761 ExtraImmOp = MCConstantExpr::Create(CLMULQuadWordSelect,
762 getParser().getContext());
763 assert(PatchedName.endswith("dq") && "Unexpected mnemonic!");
764 PatchedName = "vpclmulqdq";
765 }
766 }
Chris Lattner9607c402010-09-08 04:53:27 +0000767
Daniel Dunbar1b6c0602010-02-10 21:19:28 +0000768 Operands.push_back(X86Operand::CreateToken(PatchedName, NameLoc));
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000769
Daniel Dunbar39e2dd72010-05-25 19:49:32 +0000770 if (ExtraImmOp)
771 Operands.push_back(X86Operand::CreateImm(ExtraImmOp, NameLoc, NameLoc));
Chris Lattner47ab90b2010-09-06 18:32:06 +0000772
Chris Lattner2544f422010-09-08 05:17:37 +0000773
774 // Determine whether this is an instruction prefix.
775 bool isPrefix =
776 PatchedName == "lock" || PatchedName == "rep" ||
777 PatchedName == "repne";
778
779
780 // This does the actual operand parsing. Don't parse any more if we have a
781 // prefix juxtaposed with an operation like "lock incl 4(%rax)", because we
782 // just want to parse the "lock" as the first instruction and the "incl" as
783 // the next one.
784 if (getLexer().isNot(AsmToken::EndOfStatement) && !isPrefix) {
Daniel Dunbar0db68f42009-08-11 05:00:25 +0000785
786 // Parse '*' modifier.
787 if (getLexer().is(AsmToken::Star)) {
Sean Callanan18b83232010-01-19 21:44:56 +0000788 SMLoc Loc = Parser.getTok().getLoc();
Chris Lattnerb4307b32010-01-15 19:28:38 +0000789 Operands.push_back(X86Operand::CreateToken("*", Loc));
Sean Callananb9a25b72010-01-19 20:27:46 +0000790 Parser.Lex(); // Eat the star.
Daniel Dunbar0db68f42009-08-11 05:00:25 +0000791 }
792
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000793 // Read the first operand.
Chris Lattner309264d2010-01-15 18:44:13 +0000794 if (X86Operand *Op = ParseOperand())
795 Operands.push_back(Op);
Chris Lattnercbf8a982010-09-11 16:18:25 +0000796 else {
797 Parser.EatToEndOfStatement();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000798 return true;
Chris Lattnercbf8a982010-09-11 16:18:25 +0000799 }
Daniel Dunbar39e2dd72010-05-25 19:49:32 +0000800
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000801 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +0000802 Parser.Lex(); // Eat the comma.
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000803
804 // Parse and remember the operand.
Chris Lattner309264d2010-01-15 18:44:13 +0000805 if (X86Operand *Op = ParseOperand())
806 Operands.push_back(Op);
Chris Lattnercbf8a982010-09-11 16:18:25 +0000807 else {
808 Parser.EatToEndOfStatement();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000809 return true;
Chris Lattnercbf8a982010-09-11 16:18:25 +0000810 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000811 }
Chris Lattner2544f422010-09-08 05:17:37 +0000812
Chris Lattnercbf8a982010-09-11 16:18:25 +0000813 if (getLexer().isNot(AsmToken::EndOfStatement)) {
814 Parser.EatToEndOfStatement();
Chris Lattner2544f422010-09-08 05:17:37 +0000815 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +0000816 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000817 }
Chris Lattner34e53142010-09-08 05:10:46 +0000818
Chris Lattner2544f422010-09-08 05:17:37 +0000819 if (getLexer().is(AsmToken::EndOfStatement))
820 Parser.Lex(); // Consume the EndOfStatement
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000821
Chris Lattnere9e16a32010-09-15 04:33:27 +0000822 // FIXME: Hack to handle recognize s{hr,ar,hl} $1, <op>. Canonicalize to
Chris Lattneree211d02010-09-11 16:32:12 +0000823 // "shift <op>".
Daniel Dunbard5e77052010-03-13 00:47:29 +0000824 if ((Name.startswith("shr") || Name.startswith("sar") ||
825 Name.startswith("shl")) &&
Chris Lattner47ab90b2010-09-06 18:32:06 +0000826 Operands.size() == 3) {
827 X86Operand *Op1 = static_cast<X86Operand*>(Operands[1]);
828 if (Op1->isImm() && isa<MCConstantExpr>(Op1->getImm()) &&
829 cast<MCConstantExpr>(Op1->getImm())->getValue() == 1) {
830 delete Operands[1];
831 Operands.erase(Operands.begin() + 1);
832 }
Daniel Dunbarf2de13f2010-03-20 22:36:38 +0000833 }
Chris Lattnere9e16a32010-09-15 04:33:27 +0000834
835 // FIXME: Hack to handle recognize "rc[lr] <op>" -> "rcl $1, <op>".
836 if ((Name.startswith("rcl") || Name.startswith("rcr")) &&
837 Operands.size() == 2) {
838 const MCExpr *One = MCConstantExpr::Create(1, getParser().getContext());
839 Operands.push_back(X86Operand::CreateImm(One, NameLoc, NameLoc));
840 std::swap(Operands[1], Operands[2]);
841 }
Chris Lattnercfad5642010-09-15 04:37:18 +0000842
843 // FIXME: Hack to handle recognize "sh[lr]d op,op" -> "shld $1, op,op".
844 if ((Name.startswith("shld") || Name.startswith("shrd")) &&
845 Operands.size() == 3) {
846 const MCExpr *One = MCConstantExpr::Create(1, getParser().getContext());
847 Operands.insert(Operands.begin()+1,
848 X86Operand::CreateImm(One, NameLoc, NameLoc));
849 }
850
Daniel Dunbard5e77052010-03-13 00:47:29 +0000851
Chris Lattneree211d02010-09-11 16:32:12 +0000852 // FIXME: Hack to handle recognize "in[bwl] <op>". Canonicalize it to
853 // "inb <op>, %al".
854 if ((Name == "inb" || Name == "inw" || Name == "inl") &&
855 Operands.size() == 2) {
856 unsigned Reg;
857 if (Name[2] == 'b')
858 Reg = MatchRegisterName("al");
859 else if (Name[2] == 'w')
860 Reg = MatchRegisterName("ax");
861 else
862 Reg = MatchRegisterName("eax");
863 SMLoc Loc = Operands.back()->getEndLoc();
864 Operands.push_back(X86Operand::CreateReg(Reg, Loc, Loc));
865 }
866
867 // FIXME: Hack to handle recognize "out[bwl] <op>". Canonicalize it to
868 // "outb %al, <op>".
869 if ((Name == "outb" || Name == "outw" || Name == "outl") &&
870 Operands.size() == 2) {
871 unsigned Reg;
872 if (Name[3] == 'b')
873 Reg = MatchRegisterName("al");
874 else if (Name[3] == 'w')
875 Reg = MatchRegisterName("ax");
876 else
877 Reg = MatchRegisterName("eax");
878 SMLoc Loc = Operands.back()->getEndLoc();
879 Operands.push_back(X86Operand::CreateReg(Reg, Loc, Loc));
880 std::swap(Operands[1], Operands[2]);
881 }
882
Chris Lattneref63c9a2010-09-14 23:34:29 +0000883 // FIXME: Hack to handle "out[bwl]? %al, (%dx)" -> "outb %al, %dx".
884 if ((Name == "outb" || Name == "outw" || Name == "outl" || Name == "out") &&
885 Operands.size() == 3) {
886 X86Operand &Op = *(X86Operand*)Operands.back();
887 if (Op.isMem() && Op.Mem.SegReg == 0 &&
888 isa<MCConstantExpr>(Op.Mem.Disp) &&
889 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
890 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
891 SMLoc Loc = Op.getEndLoc();
892 Operands.back() = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
893 delete &Op;
894 }
895 }
896
Kevin Enderbycf50a532010-05-25 20:52:34 +0000897 // FIXME: Hack to handle "f{mul*,add*,sub*,div*} $op, st(0)" the same as
898 // "f{mul*,add*,sub*,div*} $op"
899 if ((Name.startswith("fmul") || Name.startswith("fadd") ||
900 Name.startswith("fsub") || Name.startswith("fdiv")) &&
901 Operands.size() == 3 &&
902 static_cast<X86Operand*>(Operands[2])->isReg() &&
903 static_cast<X86Operand*>(Operands[2])->getReg() == X86::ST0) {
904 delete Operands[2];
905 Operands.erase(Operands.begin() + 2);
906 }
907
Daniel Dunbarfba88d42010-08-24 19:37:56 +0000908 // FIXME: Hack to handle "imul <imm>, B" which is an alias for "imul <imm>, B,
909 // B".
Daniel Dunbarae528f62010-08-24 19:24:18 +0000910 if (Name.startswith("imul") && Operands.size() == 3 &&
Daniel Dunbarfba88d42010-08-24 19:37:56 +0000911 static_cast<X86Operand*>(Operands[1])->isImm() &&
Daniel Dunbarae528f62010-08-24 19:24:18 +0000912 static_cast<X86Operand*>(Operands.back())->isReg()) {
913 X86Operand *Op = static_cast<X86Operand*>(Operands.back());
914 Operands.push_back(X86Operand::CreateReg(Op->getReg(), Op->getStartLoc(),
915 Op->getEndLoc()));
916 }
Chris Lattnerc5cebeb2010-09-06 23:51:44 +0000917
918 // 'sldt <mem>' can be encoded with either sldtw or sldtq with the same
919 // effect (both store to a 16-bit mem). Force to sldtw to avoid ambiguity
920 // errors, since its encoding is the most compact.
921 if (Name == "sldt" && Operands.size() == 2 &&
Benjamin Krameraceeb3a2010-09-07 14:40:58 +0000922 static_cast<X86Operand*>(Operands[1])->isMem()) {
923 delete Operands[0];
Chris Lattnerc5cebeb2010-09-06 23:51:44 +0000924 Operands[0] = X86Operand::CreateToken("sldtw", NameLoc);
Benjamin Krameraceeb3a2010-09-07 14:40:58 +0000925 }
Chris Lattner9607c402010-09-08 04:53:27 +0000926
927 // The assembler accepts "xchgX <reg>, <mem>" and "xchgX <mem>, <reg>" as
928 // synonyms. Our tables only have the "<reg>, <mem>" form, so if we see the
929 // other operand order, swap them.
Chris Lattner90b54542010-09-08 22:27:05 +0000930 if (Name == "xchgb" || Name == "xchgw" || Name == "xchgl" || Name == "xchgq"||
931 Name == "xchg")
Chris Lattner9607c402010-09-08 04:53:27 +0000932 if (Operands.size() == 3 &&
933 static_cast<X86Operand*>(Operands[1])->isMem() &&
934 static_cast<X86Operand*>(Operands[2])->isReg()) {
935 std::swap(Operands[1], Operands[2]);
936 }
Daniel Dunbarae528f62010-08-24 19:24:18 +0000937
Chris Lattnerc8ae35a2010-09-08 05:51:12 +0000938 // The assembler accepts "testX <reg>, <mem>" and "testX <mem>, <reg>" as
939 // synonyms. Our tables only have the "<mem>, <reg>" form, so if we see the
940 // other operand order, swap them.
Chris Lattner90b54542010-09-08 22:27:05 +0000941 if (Name == "testb" || Name == "testw" || Name == "testl" || Name == "testq"||
942 Name == "test")
Chris Lattnerc8ae35a2010-09-08 05:51:12 +0000943 if (Operands.size() == 3 &&
944 static_cast<X86Operand*>(Operands[1])->isReg() &&
945 static_cast<X86Operand*>(Operands[2])->isMem()) {
946 std::swap(Operands[1], Operands[2]);
947 }
948
Chris Lattner2d592d12010-09-15 04:04:33 +0000949 // The assembler accepts these instructions with no operand as a synonym for
950 // an instruction acting on st(1). e.g. "fxch" -> "fxch %st(1)".
951 if ((Name == "fxch" || Name == "fucom" || Name == "fucomp" ||
952 Name == "faddp" || Name == "fsubp" || Name == "fsubrp" ||
953 Name == "fmulp" || Name == "fdivp" || Name == "fdivrp") &&
954 Operands.size() == 1) {
955 Operands.push_back(X86Operand::CreateReg(MatchRegisterName("st(1)"),
956 NameLoc, NameLoc));
957 }
958
Chris Lattner8f777a22010-09-15 04:08:38 +0000959 // The assembler accepts these instructions with two few operands as a synonym
960 // for taking %st(1),%st(0) or X, %st(0).
961 if ((Name == "fcomi" || Name == "fucomi") && Operands.size() < 3) {
962 if (Operands.size() == 1)
963 Operands.push_back(X86Operand::CreateReg(MatchRegisterName("st(1)"),
964 NameLoc, NameLoc));
965 Operands.push_back(X86Operand::CreateReg(MatchRegisterName("st(0)"),
966 NameLoc, NameLoc));
967 }
Chris Lattner2d592d12010-09-15 04:04:33 +0000968
Chris Lattner84f362d2010-09-15 04:15:16 +0000969 // The assembler accepts various amounts of brokenness for fnstsw.
970 if (Name == "fnstsw") {
971 if (Operands.size() == 2 &&
972 static_cast<X86Operand*>(Operands[1])->isReg()) {
973 // "fnstsw al" and "fnstsw eax" -> "fnstw"
974 unsigned Reg = static_cast<X86Operand*>(Operands[1])->Reg.RegNo;
975 if (Reg == MatchRegisterName("eax") ||
976 Reg == MatchRegisterName("al")) {
977 delete Operands[1];
978 Operands.pop_back();
979 }
980 }
981
982 // "fnstw" -> "fnstw %ax"
983 if (Operands.size() == 1)
984 Operands.push_back(X86Operand::CreateReg(MatchRegisterName("ax"),
985 NameLoc, NameLoc));
986 }
987
Chris Lattnercbb44262010-09-15 05:25:21 +0000988 // jmp $42,$5 -> ljmp, similarly for call.
989 if ((Name.startswith("call") || Name.startswith("jmp")) &&
990 Operands.size() == 3 &&
991 static_cast<X86Operand*>(Operands[1])->isImm() &&
992 static_cast<X86Operand*>(Operands[2])->isImm()) {
993 const char *NewOpName = StringSwitch<const char *>(Name)
994 .Case("jmp", "ljmp")
995 .Case("jmpw", "ljmpw")
996 .Case("jmpl", "ljmpl")
997 .Case("jmpq", "ljmpq")
998 .Case("call", "lcall")
999 .Case("callw", "lcallw")
1000 .Case("calll", "lcalll")
1001 .Case("callq", "lcallq")
1002 .Default(0);
1003 if (NewOpName) {
1004 delete Operands[0];
1005 Operands[0] = X86Operand::CreateToken(NewOpName, NameLoc);
Chris Lattnerd0bcc9a2010-09-15 05:30:20 +00001006 Name = NewOpName;
Chris Lattnercbb44262010-09-15 05:25:21 +00001007 }
1008 }
1009
Chris Lattnerd0bcc9a2010-09-15 05:30:20 +00001010 // lcall and ljmp -> lcalll and ljmpl
1011 if ((Name == "lcall" || Name == "ljmp") && Operands.size() == 3) {
1012 delete Operands[0];
1013 Operands[0] = X86Operand::CreateToken(Name == "lcall" ? "lcalll" : "ljmpl",
1014 NameLoc);
1015 }
1016
Chris Lattner61129252010-09-22 03:50:32 +00001017 // movsd -> movsl (when no operands are specified).
1018 if (Name == "movsd" && Operands.size() == 1) {
1019 delete Operands[0];
1020 Operands[0] = X86Operand::CreateToken("movsl", NameLoc);
1021 }
1022
Chris Lattner0c289c12010-09-22 04:04:03 +00001023 // fstp <mem> -> fstps <mem>. Without this, we'll default to fstpl due to
1024 // suffix searching.
1025 if (Name == "fstp" && Operands.size() == 2 &&
1026 static_cast<X86Operand*>(Operands[1])->isMem()) {
1027 delete Operands[0];
1028 Operands[0] = X86Operand::CreateToken("fstps", NameLoc);
1029 }
1030
Chris Lattner98986712010-01-14 22:21:20 +00001031 return false;
Daniel Dunbara3af3702009-07-20 18:55:04 +00001032}
1033
Kevin Enderby9c656452009-09-10 20:51:44 +00001034bool X86ATTAsmParser::ParseDirective(AsmToken DirectiveID) {
1035 StringRef IDVal = DirectiveID.getIdentifier();
1036 if (IDVal == ".word")
1037 return ParseDirectiveWord(2, DirectiveID.getLoc());
1038 return true;
1039}
1040
1041/// ParseDirectiveWord
1042/// ::= .word [ expression (, expression)* ]
1043bool X86ATTAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
1044 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1045 for (;;) {
1046 const MCExpr *Value;
1047 if (getParser().ParseExpression(Value))
1048 return true;
1049
Chris Lattneraaec2052010-01-19 19:46:13 +00001050 getParser().getStreamer().EmitValue(Value, Size, 0 /*addrspace*/);
Kevin Enderby9c656452009-09-10 20:51:44 +00001051
1052 if (getLexer().is(AsmToken::EndOfStatement))
1053 break;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +00001054
Kevin Enderby9c656452009-09-10 20:51:44 +00001055 // FIXME: Improve diagnostic.
1056 if (getLexer().isNot(AsmToken::Comma))
1057 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00001058 Parser.Lex();
Kevin Enderby9c656452009-09-10 20:51:44 +00001059 }
1060 }
1061
Sean Callananb9a25b72010-01-19 20:27:46 +00001062 Parser.Lex();
Kevin Enderby9c656452009-09-10 20:51:44 +00001063 return false;
1064}
1065
Daniel Dunbarf1e29d42010-08-12 00:55:38 +00001066
Chris Lattner2d592d12010-09-15 04:04:33 +00001067bool X86ATTAsmParser::
1068MatchInstruction(SMLoc IDLoc,
1069 const SmallVectorImpl<MCParsedAsmOperand*> &Operands,
1070 MCInst &Inst) {
Daniel Dunbarf1e29d42010-08-12 00:55:38 +00001071 assert(!Operands.empty() && "Unexpect empty operand list!");
1072
Chris Lattnera008e8a2010-09-06 21:54:15 +00001073 bool WasOriginallyInvalidOperand = false;
Chris Lattnerce4a3352010-09-06 22:11:18 +00001074 unsigned OrigErrorInfo;
Chris Lattnera008e8a2010-09-06 21:54:15 +00001075
Daniel Dunbarc918d602010-05-04 16:12:42 +00001076 // First, try a direct match.
Chris Lattnerce4a3352010-09-06 22:11:18 +00001077 switch (MatchInstructionImpl(Operands, Inst, OrigErrorInfo)) {
Chris Lattnerec6789f2010-09-06 20:08:02 +00001078 case Match_Success:
Daniel Dunbarc918d602010-05-04 16:12:42 +00001079 return false;
Chris Lattnerec6789f2010-09-06 20:08:02 +00001080 case Match_MissingFeature:
1081 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
1082 return true;
Chris Lattnera008e8a2010-09-06 21:54:15 +00001083 case Match_InvalidOperand:
1084 WasOriginallyInvalidOperand = true;
1085 break;
1086 case Match_MnemonicFail:
Chris Lattnerec6789f2010-09-06 20:08:02 +00001087 break;
1088 }
Daniel Dunbarc918d602010-05-04 16:12:42 +00001089
Daniel Dunbarc918d602010-05-04 16:12:42 +00001090 // FIXME: Ideally, we would only attempt suffix matches for things which are
1091 // valid prefixes, and we could just infer the right unambiguous
1092 // type. However, that requires substantially more matcher support than the
1093 // following hack.
1094
Chris Lattner0692ee62010-09-06 19:11:01 +00001095 X86Operand *Op = static_cast<X86Operand*>(Operands[0]);
1096 assert(Op->isToken() && "Leading operand should always be a mnemonic!");
1097
Daniel Dunbarc918d602010-05-04 16:12:42 +00001098 // Change the operand to point to a temporary token.
Daniel Dunbarc918d602010-05-04 16:12:42 +00001099 StringRef Base = Op->getToken();
Daniel Dunbarf1e29d42010-08-12 00:55:38 +00001100 SmallString<16> Tmp;
1101 Tmp += Base;
1102 Tmp += ' ';
1103 Op->setTokenValue(Tmp.str());
Daniel Dunbarc918d602010-05-04 16:12:42 +00001104
1105 // Check for the various suffix matches.
1106 Tmp[Base.size()] = 'b';
Chris Lattnerce4a3352010-09-06 22:11:18 +00001107 unsigned BErrorInfo, WErrorInfo, LErrorInfo, QErrorInfo;
1108 MatchResultTy MatchB = MatchInstructionImpl(Operands, Inst, BErrorInfo);
Daniel Dunbarc918d602010-05-04 16:12:42 +00001109 Tmp[Base.size()] = 'w';
Chris Lattnerce4a3352010-09-06 22:11:18 +00001110 MatchResultTy MatchW = MatchInstructionImpl(Operands, Inst, WErrorInfo);
Daniel Dunbarc918d602010-05-04 16:12:42 +00001111 Tmp[Base.size()] = 'l';
Chris Lattnerce4a3352010-09-06 22:11:18 +00001112 MatchResultTy MatchL = MatchInstructionImpl(Operands, Inst, LErrorInfo);
Daniel Dunbar04814492010-05-12 00:54:20 +00001113 Tmp[Base.size()] = 'q';
Chris Lattnerce4a3352010-09-06 22:11:18 +00001114 MatchResultTy MatchQ = MatchInstructionImpl(Operands, Inst, QErrorInfo);
Daniel Dunbarc918d602010-05-04 16:12:42 +00001115
1116 // Restore the old token.
1117 Op->setTokenValue(Base);
1118
1119 // If exactly one matched, then we treat that as a successful match (and the
1120 // instruction will already have been filled in correctly, since the failing
1121 // matches won't have modified it).
Chris Lattnerec6789f2010-09-06 20:08:02 +00001122 unsigned NumSuccessfulMatches =
1123 (MatchB == Match_Success) + (MatchW == Match_Success) +
1124 (MatchL == Match_Success) + (MatchQ == Match_Success);
1125 if (NumSuccessfulMatches == 1)
Daniel Dunbarc918d602010-05-04 16:12:42 +00001126 return false;
1127
Chris Lattnerec6789f2010-09-06 20:08:02 +00001128 // Otherwise, the match failed, try to produce a decent error message.
Daniel Dunbarf1e29d42010-08-12 00:55:38 +00001129
Daniel Dunbar09062b12010-08-12 00:55:42 +00001130 // If we had multiple suffix matches, then identify this as an ambiguous
1131 // match.
Chris Lattnerec6789f2010-09-06 20:08:02 +00001132 if (NumSuccessfulMatches > 1) {
Daniel Dunbar09062b12010-08-12 00:55:42 +00001133 char MatchChars[4];
1134 unsigned NumMatches = 0;
Chris Lattnerec6789f2010-09-06 20:08:02 +00001135 if (MatchB == Match_Success)
Daniel Dunbar09062b12010-08-12 00:55:42 +00001136 MatchChars[NumMatches++] = 'b';
Chris Lattnerec6789f2010-09-06 20:08:02 +00001137 if (MatchW == Match_Success)
Daniel Dunbar09062b12010-08-12 00:55:42 +00001138 MatchChars[NumMatches++] = 'w';
Chris Lattnerec6789f2010-09-06 20:08:02 +00001139 if (MatchL == Match_Success)
Daniel Dunbar09062b12010-08-12 00:55:42 +00001140 MatchChars[NumMatches++] = 'l';
Chris Lattnerec6789f2010-09-06 20:08:02 +00001141 if (MatchQ == Match_Success)
Daniel Dunbar09062b12010-08-12 00:55:42 +00001142 MatchChars[NumMatches++] = 'q';
1143
1144 SmallString<126> Msg;
1145 raw_svector_ostream OS(Msg);
1146 OS << "ambiguous instructions require an explicit suffix (could be ";
1147 for (unsigned i = 0; i != NumMatches; ++i) {
1148 if (i != 0)
1149 OS << ", ";
1150 if (i + 1 == NumMatches)
1151 OS << "or ";
1152 OS << "'" << Base << MatchChars[i] << "'";
1153 }
1154 OS << ")";
1155 Error(IDLoc, OS.str());
Chris Lattnerec6789f2010-09-06 20:08:02 +00001156 return true;
Daniel Dunbar09062b12010-08-12 00:55:42 +00001157 }
Chris Lattnerec6789f2010-09-06 20:08:02 +00001158
Chris Lattnera008e8a2010-09-06 21:54:15 +00001159 // Okay, we know that none of the variants matched successfully.
Chris Lattnerec6789f2010-09-06 20:08:02 +00001160
Chris Lattnera008e8a2010-09-06 21:54:15 +00001161 // If all of the instructions reported an invalid mnemonic, then the original
1162 // mnemonic was invalid.
1163 if ((MatchB == Match_MnemonicFail) && (MatchW == Match_MnemonicFail) &&
1164 (MatchL == Match_MnemonicFail) && (MatchQ == Match_MnemonicFail)) {
Chris Lattnerce4a3352010-09-06 22:11:18 +00001165 if (!WasOriginallyInvalidOperand) {
Chris Lattnera008e8a2010-09-06 21:54:15 +00001166 Error(IDLoc, "invalid instruction mnemonic '" + Base + "'");
Chris Lattnerce4a3352010-09-06 22:11:18 +00001167 return true;
1168 }
1169
1170 // Recover location info for the operand if we know which was the problem.
1171 SMLoc ErrorLoc = IDLoc;
1172 if (OrigErrorInfo != ~0U) {
Chris Lattnerf8840122010-09-15 03:50:11 +00001173 if (OrigErrorInfo >= Operands.size())
1174 return Error(IDLoc, "too few operands for instruction");
1175
Chris Lattnerce4a3352010-09-06 22:11:18 +00001176 ErrorLoc = ((X86Operand*)Operands[OrigErrorInfo])->getStartLoc();
1177 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
1178 }
1179
Chris Lattnerf8840122010-09-15 03:50:11 +00001180 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnera008e8a2010-09-06 21:54:15 +00001181 }
Chris Lattnerec6789f2010-09-06 20:08:02 +00001182
1183 // If one instruction matched with a missing feature, report this as a
1184 // missing feature.
1185 if ((MatchB == Match_MissingFeature) + (MatchW == Match_MissingFeature) +
Chris Lattnera008e8a2010-09-06 21:54:15 +00001186 (MatchL == Match_MissingFeature) + (MatchQ == Match_MissingFeature) == 1){
Chris Lattnerec6789f2010-09-06 20:08:02 +00001187 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
1188 return true;
1189 }
1190
Chris Lattnera008e8a2010-09-06 21:54:15 +00001191 // If one instruction matched with an invalid operand, report this as an
1192 // operand failure.
1193 if ((MatchB == Match_InvalidOperand) + (MatchW == Match_InvalidOperand) +
1194 (MatchL == Match_InvalidOperand) + (MatchQ == Match_InvalidOperand) == 1){
1195 Error(IDLoc, "invalid operand for instruction");
1196 return true;
1197 }
1198
Chris Lattnerec6789f2010-09-06 20:08:02 +00001199 // If all of these were an outright failure, report it in a useless way.
1200 // FIXME: We should give nicer diagnostics about the exact failure.
Chris Lattnera008e8a2010-09-06 21:54:15 +00001201 Error(IDLoc, "unknown use of instruction mnemonic without a size suffix");
Daniel Dunbarc918d602010-05-04 16:12:42 +00001202 return true;
1203}
1204
1205
Sean Callanane88f5522010-01-23 02:43:15 +00001206extern "C" void LLVMInitializeX86AsmLexer();
1207
Daniel Dunbar092a9dd2009-07-17 20:42:00 +00001208// Force static initialization.
1209extern "C" void LLVMInitializeX86AsmParser() {
Daniel Dunbarf98bc632010-03-18 20:06:02 +00001210 RegisterAsmParser<X86_32ATTAsmParser> X(TheX86_32Target);
1211 RegisterAsmParser<X86_64ATTAsmParser> Y(TheX86_64Target);
Sean Callanane88f5522010-01-23 02:43:15 +00001212 LLVMInitializeX86AsmLexer();
Daniel Dunbar092a9dd2009-07-17 20:42:00 +00001213}
Daniel Dunbar0e2771f2009-07-29 00:02:19 +00001214
Chris Lattner0692ee62010-09-06 19:11:01 +00001215#define GET_REGISTER_MATCHER
1216#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar0e2771f2009-07-29 00:02:19 +00001217#include "X86GenAsmMatcher.inc"