blob: 725a8a2abd4aaec3e902c063bd6d712ff88a4310 [file] [log] [blame]
Johnny Chenb68a3ee2010-04-02 22:27:38 +00001//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
12#include "ARMDisassembler.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000013#include "ARM.h"
14#include "ARMRegisterInfo.h"
15#include "MCTargetDesc/ARMAddressingModes.h"
16#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000017#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000018#include "llvm/MC/MCInst.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCContext.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000021#include "llvm/Target/TargetRegistry.h"
22#include "llvm/Support/Debug.h"
23#include "llvm/Support/MemoryObject.h"
24#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/raw_ostream.h"
26
Owen Anderson83e3f672011-08-17 17:44:15 +000027// Pull DecodeStatus and its enum values into the global namespace.
28typedef llvm::MCDisassembler::DecodeStatus DecodeStatus;
29#define Success llvm::MCDisassembler::Success
30#define Unpredictable llvm::MCDisassembler::SoftFail
31#define Fail llvm::MCDisassembler::Fail
32
33// Helper macro to perform setwise reduction of the current running status
34// and another status, and return if the new status is Fail.
35#define CHECK(S,X) do { \
36 S = (DecodeStatus) ((int)S & (X)); \
37 if (S == Fail) return Fail; \
38 } while(0)
39
Owen Anderson8d7d2e12011-08-09 20:55:18 +000040// Forward declare these because the autogenerated code will reference them.
41// Definitions are further down.
Owen Anderson83e3f672011-08-17 17:44:15 +000042static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000043 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000044static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
45 unsigned RegNo, uint64_t Address,
46 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000047static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000048 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000049static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000050 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000051static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000052 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000053static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000054 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000055static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000056 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000057static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000058 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000059static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
60 unsigned RegNo,
61 uint64_t Address,
62 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000063static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000064 uint64_t Address, const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +000065
Owen Anderson83e3f672011-08-17 17:44:15 +000066static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000067 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000068static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000069 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000070static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000071 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000072static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000073 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000074static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000075 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000076static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000077 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000078static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000079 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +000080
Owen Anderson83e3f672011-08-17 17:44:15 +000081static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000082 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000083static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000084 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000085static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
86 unsigned Insn,
87 uint64_t Address,
88 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000089static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000090 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000091static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000092 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000093static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000094 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000095static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000096 uint64_t Address, const void *Decoder);
97
Owen Anderson83e3f672011-08-17 17:44:15 +000098static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000099 unsigned Insn,
100 uint64_t Adddress,
101 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000102static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000103 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000104static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000105 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000106static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000107 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000108static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000110static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000111 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000112static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000113 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000114static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000115 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000116static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000117 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000118static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000119 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000120static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000121 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000122static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000123 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000124static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000125 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000126static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000127 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000128static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000129 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000130static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000131 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000132static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000133 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000134static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000135 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000136static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000137 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000138static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000139 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000140static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000141 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000142static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000143 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000144static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000145 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000146static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000147 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000148static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000149 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000150static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000151 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000152static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000153 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000154static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000155 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000156static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000157 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000158static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000159 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000160static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000161 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000162static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000163 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000164static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000165 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000166static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000167 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000168static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000169 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000170static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000171 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000172static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000173 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000174static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000175 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000176static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000177 uint64_t Address, const void *Decoder);
Owen Anderson7cdbf082011-08-12 18:12:39 +0000178
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000179
Owen Anderson83e3f672011-08-17 17:44:15 +0000180static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000181 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000182static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000183 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000184static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000185 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000186static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000187 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000188static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000189 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000190static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000191 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000192static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000193 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000194static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000195 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000196static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000197 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000198static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000199 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000200static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000201 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000202static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000203 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000204static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000205 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000206static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000207 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000208static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000209 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000210static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000211 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000212static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000213 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000214static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000215 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000216static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000217 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000218static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000219 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000220static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000221 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000222static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000223 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000224static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000225 uint64_t Address, const void *Decoder);
226
227#include "ARMGenDisassemblerTables.inc"
228#include "ARMGenInstrInfo.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000229#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000230
231using namespace llvm;
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000232
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000233static MCDisassembler *createARMDisassembler(const Target &T) {
234 return new ARMDisassembler;
235}
236
237static MCDisassembler *createThumbDisassembler(const Target &T) {
238 return new ThumbDisassembler;
239}
240
Sean Callanan9899f702010-04-13 21:21:57 +0000241EDInstInfo *ARMDisassembler::getEDInfo() const {
242 return instInfoARM;
243}
244
245EDInstInfo *ThumbDisassembler::getEDInfo() const {
246 return instInfoARM;
247}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000248
Owen Anderson83e3f672011-08-17 17:44:15 +0000249DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
250 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000251 uint64_t Address,
252 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000253 uint8_t bytes[4];
254
255 // We want to read exactly 4 bytes of data.
256 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000257 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000258
259 // Encoded as a small-endian 32-bit word in the stream.
260 uint32_t insn = (bytes[3] << 24) |
261 (bytes[2] << 16) |
262 (bytes[1] << 8) |
263 (bytes[0] << 0);
264
265 // Calling the auto-generated decoder function.
Owen Anderson83e3f672011-08-17 17:44:15 +0000266 DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this);
267 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000268 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000269 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000270 }
271
272 // Instructions that are shared between ARM and Thumb modes.
273 // FIXME: This shouldn't really exist. It's an artifact of the
274 // fact that we fail to encode a few instructions properly for Thumb.
275 MI.clear();
276 result = decodeCommonInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000277 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000278 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000279 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000280 }
281
282 // VFP and NEON instructions, similarly, are shared between ARM
283 // and Thumb modes.
284 MI.clear();
285 result = decodeVFPInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000286 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000287 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000288 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000289 }
290
291 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000292 result = decodeNEONDataInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000293 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000294 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000295 // Add a fake predicate operand, because we share these instruction
296 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000297 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
298 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000299 }
300
301 MI.clear();
302 result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000303 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000304 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000305 // Add a fake predicate operand, because we share these instruction
306 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000307 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
308 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000309 }
310
311 MI.clear();
312 result = decodeNEONDupInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000313 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000314 Size = 4;
315 // Add a fake predicate operand, because we share these instruction
316 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000317 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
318 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000319 }
320
321 MI.clear();
322
Owen Anderson83e3f672011-08-17 17:44:15 +0000323 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000324}
325
326namespace llvm {
327extern MCInstrDesc ARMInsts[];
328}
329
330// Thumb1 instructions don't have explicit S bits. Rather, they
331// implicitly set CPSR. Since it's not represented in the encoding, the
332// auto-generated decoder won't inject the CPSR operand. We need to fix
333// that as a post-pass.
334static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
335 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000336 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000337 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000338 for (unsigned i = 0; i < NumOps; ++i, ++I) {
339 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000340 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000341 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000342 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
343 return;
344 }
345 }
346
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000347 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000348}
349
350// Most Thumb instructions don't have explicit predicates in the
351// encoding, but rather get their predicates from IT context. We need
352// to fix up the predicate operands using this context information as a
353// post-pass.
354void ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
355 // A few instructions actually have predicates encoded in them. Don't
356 // try to overwrite it if we're seeing one of those.
357 switch (MI.getOpcode()) {
358 case ARM::tBcc:
359 case ARM::t2Bcc:
360 return;
361 default:
362 break;
363 }
364
365 // If we're in an IT block, base the predicate on that. Otherwise,
366 // assume a predicate of AL.
367 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000368 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000369 CC = ITBlock.back();
370 ITBlock.pop_back();
371 } else
372 CC = ARMCC::AL;
373
374 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000375 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000376 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000377 for (unsigned i = 0; i < NumOps; ++i, ++I) {
378 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000379 if (OpInfo[i].isPredicate()) {
380 I = MI.insert(I, MCOperand::CreateImm(CC));
381 ++I;
382 if (CC == ARMCC::AL)
383 MI.insert(I, MCOperand::CreateReg(0));
384 else
385 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
386 return;
387 }
388 }
389
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000390 I = MI.insert(I, MCOperand::CreateImm(CC));
391 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000392 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000393 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000394 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000395 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000396}
397
398// Thumb VFP instructions are a special case. Because we share their
399// encodings between ARM and Thumb modes, and they are predicable in ARM
400// mode, the auto-generated decoder will give them an (incorrect)
401// predicate operand. We need to rewrite these operands based on the IT
402// context as a post-pass.
403void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
404 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000405 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000406 CC = ITBlock.back();
407 ITBlock.pop_back();
408 } else
409 CC = ARMCC::AL;
410
411 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
412 MCInst::iterator I = MI.begin();
Owen Anderson10cbaab2011-08-10 17:36:48 +0000413 for (unsigned i = 0, e = MI.size(); i < e; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000414 if (OpInfo[i].isPredicate() ) {
415 I->setImm(CC);
416 ++I;
417 if (CC == ARMCC::AL)
418 I->setReg(0);
419 else
420 I->setReg(ARM::CPSR);
421 return;
422 }
423 }
424}
425
Owen Anderson83e3f672011-08-17 17:44:15 +0000426DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
427 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000428 uint64_t Address,
429 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000430 uint8_t bytes[4];
431
432 // We want to read exactly 2 bytes of data.
433 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000434 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000435
436 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
Owen Anderson83e3f672011-08-17 17:44:15 +0000437 DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this);
438 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000439 Size = 2;
Owen Anderson16280302011-08-16 23:45:44 +0000440 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000441 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000442 }
443
444 MI.clear();
445 result = decodeThumbSBitInstruction16(MI, insn16, Address, this);
446 if (result) {
447 Size = 2;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000448 bool InITBlock = !ITBlock.empty();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000449 AddThumbPredicate(MI);
450 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000451 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000452 }
453
454 MI.clear();
455 result = decodeThumb2Instruction16(MI, insn16, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000456 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000457 Size = 2;
458 AddThumbPredicate(MI);
459
460 // If we find an IT instruction, we need to parse its condition
461 // code and mask operands so that we can apply them correctly
462 // to the subsequent instructions.
463 if (MI.getOpcode() == ARM::t2IT) {
464 unsigned firstcond = MI.getOperand(0).getImm();
465 uint32_t mask = MI.getOperand(1).getImm();
466 unsigned zeros = CountTrailingZeros_32(mask);
467 mask >>= zeros+1;
468
469 for (unsigned i = 0; i < 4 - (zeros+1); ++i) {
470 if (firstcond ^ (mask & 1))
471 ITBlock.push_back(firstcond ^ 1);
472 else
473 ITBlock.push_back(firstcond);
474 mask >>= 1;
475 }
476 ITBlock.push_back(firstcond);
477 }
478
Owen Anderson83e3f672011-08-17 17:44:15 +0000479 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000480 }
481
482 // We want to read exactly 4 bytes of data.
483 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000484 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000485
486 uint32_t insn32 = (bytes[3] << 8) |
487 (bytes[2] << 0) |
488 (bytes[1] << 24) |
489 (bytes[0] << 16);
490 MI.clear();
491 result = decodeThumbInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000492 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000493 Size = 4;
494 bool InITBlock = ITBlock.size();
495 AddThumbPredicate(MI);
496 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000497 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000498 }
499
500 MI.clear();
501 result = decodeThumb2Instruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000502 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000503 Size = 4;
504 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000505 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000506 }
507
508 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000509 result = decodeCommonInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000510 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000511 Size = 4;
512 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000513 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000514 }
515
516 MI.clear();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000517 result = decodeVFPInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000518 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000519 Size = 4;
520 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000521 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000522 }
523
524 MI.clear();
Owen Andersonef2865a2011-08-15 23:38:54 +0000525 result = decodeNEONDupInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000526 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000527 Size = 4;
528 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000529 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000530 }
531
532 if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
533 MI.clear();
534 uint32_t NEONLdStInsn = insn32;
535 NEONLdStInsn &= 0xF0FFFFFF;
536 NEONLdStInsn |= 0x04000000;
537 result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000538 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000539 Size = 4;
540 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000541 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000542 }
543 }
544
Owen Anderson8533eba2011-08-10 19:01:10 +0000545 if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000546 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000547 uint32_t NEONDataInsn = insn32;
548 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
549 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
550 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
551 result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000552 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000553 Size = 4;
554 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000555 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000556 }
557 }
558
Owen Anderson83e3f672011-08-17 17:44:15 +0000559 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000560}
561
562
563extern "C" void LLVMInitializeARMDisassembler() {
564 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
565 createARMDisassembler);
566 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
567 createThumbDisassembler);
568}
569
570static const unsigned GPRDecoderTable[] = {
571 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
572 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
573 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
574 ARM::R12, ARM::SP, ARM::LR, ARM::PC
575};
576
Owen Anderson83e3f672011-08-17 17:44:15 +0000577static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000578 uint64_t Address, const void *Decoder) {
579 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000580 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000581
582 unsigned Register = GPRDecoderTable[RegNo];
583 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000584 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000585}
586
Jim Grosbachc4057822011-08-17 21:58:18 +0000587static DecodeStatus
588DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
589 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000590 if (RegNo == 15) return Fail;
Owen Anderson51c98052011-08-09 22:48:45 +0000591 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
592}
593
Owen Anderson83e3f672011-08-17 17:44:15 +0000594static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000595 uint64_t Address, const void *Decoder) {
596 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000597 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000598 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
599}
600
Owen Anderson83e3f672011-08-17 17:44:15 +0000601static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000602 uint64_t Address, const void *Decoder) {
603 unsigned Register = 0;
604 switch (RegNo) {
605 case 0:
606 Register = ARM::R0;
607 break;
608 case 1:
609 Register = ARM::R1;
610 break;
611 case 2:
612 Register = ARM::R2;
613 break;
614 case 3:
615 Register = ARM::R3;
616 break;
617 case 9:
618 Register = ARM::R9;
619 break;
620 case 12:
621 Register = ARM::R12;
622 break;
623 default:
Owen Anderson83e3f672011-08-17 17:44:15 +0000624 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000625 }
626
627 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000628 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000629}
630
Owen Anderson83e3f672011-08-17 17:44:15 +0000631static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000632 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000633 if (RegNo == 13 || RegNo == 15) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000634 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
635}
636
Jim Grosbachc4057822011-08-17 21:58:18 +0000637static const unsigned SPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000638 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
639 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
640 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
641 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
642 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
643 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
644 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
645 ARM::S28, ARM::S29, ARM::S30, ARM::S31
646};
647
Owen Anderson83e3f672011-08-17 17:44:15 +0000648static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000649 uint64_t Address, const void *Decoder) {
650 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000651 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000652
653 unsigned Register = SPRDecoderTable[RegNo];
654 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000655 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000656}
657
Jim Grosbachc4057822011-08-17 21:58:18 +0000658static const unsigned DPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000659 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
660 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
661 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
662 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
663 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
664 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
665 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
666 ARM::D28, ARM::D29, ARM::D30, ARM::D31
667};
668
Owen Anderson83e3f672011-08-17 17:44:15 +0000669static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000670 uint64_t Address, const void *Decoder) {
671 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000672 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000673
674 unsigned Register = DPRDecoderTable[RegNo];
675 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000676 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000677}
678
Owen Anderson83e3f672011-08-17 17:44:15 +0000679static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000680 uint64_t Address, const void *Decoder) {
681 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000682 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000683 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
684}
685
Jim Grosbachc4057822011-08-17 21:58:18 +0000686static DecodeStatus
687DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
688 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000689 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000690 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000691 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
692}
693
Jim Grosbachc4057822011-08-17 21:58:18 +0000694static const unsigned QPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000695 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
696 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
697 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
698 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
699};
700
701
Owen Anderson83e3f672011-08-17 17:44:15 +0000702static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000703 uint64_t Address, const void *Decoder) {
704 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000705 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000706 RegNo >>= 1;
707
708 unsigned Register = QPRDecoderTable[RegNo];
709 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000710 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000711}
712
Owen Anderson83e3f672011-08-17 17:44:15 +0000713static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000714 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000715 if (Val == 0xF) return Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +0000716 // AL predicate is not allowed on Thumb1 branches.
717 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
Owen Anderson83e3f672011-08-17 17:44:15 +0000718 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000719 Inst.addOperand(MCOperand::CreateImm(Val));
720 if (Val == ARMCC::AL) {
721 Inst.addOperand(MCOperand::CreateReg(0));
722 } else
723 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
Owen Anderson83e3f672011-08-17 17:44:15 +0000724 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000725}
726
Owen Anderson83e3f672011-08-17 17:44:15 +0000727static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000728 uint64_t Address, const void *Decoder) {
729 if (Val)
730 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
731 else
732 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson83e3f672011-08-17 17:44:15 +0000733 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000734}
735
Owen Anderson83e3f672011-08-17 17:44:15 +0000736static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000737 uint64_t Address, const void *Decoder) {
738 uint32_t imm = Val & 0xFF;
739 uint32_t rot = (Val & 0xF00) >> 7;
740 uint32_t rot_imm = (imm >> rot) | (imm << (32-rot));
741 Inst.addOperand(MCOperand::CreateImm(rot_imm));
Owen Anderson83e3f672011-08-17 17:44:15 +0000742 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000743}
744
Owen Anderson83e3f672011-08-17 17:44:15 +0000745static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000746 uint64_t Address, const void *Decoder) {
747 Val <<= 2;
748 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000749 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000750}
751
Owen Anderson83e3f672011-08-17 17:44:15 +0000752static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000753 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000754 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000755
756 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
757 unsigned type = fieldFromInstruction32(Val, 5, 2);
758 unsigned imm = fieldFromInstruction32(Val, 7, 5);
759
760 // Register-immediate
Owen Anderson83e3f672011-08-17 17:44:15 +0000761 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000762
763 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
764 switch (type) {
765 case 0:
766 Shift = ARM_AM::lsl;
767 break;
768 case 1:
769 Shift = ARM_AM::lsr;
770 break;
771 case 2:
772 Shift = ARM_AM::asr;
773 break;
774 case 3:
775 Shift = ARM_AM::ror;
776 break;
777 }
778
779 if (Shift == ARM_AM::ror && imm == 0)
780 Shift = ARM_AM::rrx;
781
782 unsigned Op = Shift | (imm << 3);
783 Inst.addOperand(MCOperand::CreateImm(Op));
784
Owen Anderson83e3f672011-08-17 17:44:15 +0000785 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000786}
787
Owen Anderson83e3f672011-08-17 17:44:15 +0000788static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000789 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000790 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000791
792 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
793 unsigned type = fieldFromInstruction32(Val, 5, 2);
794 unsigned Rs = fieldFromInstruction32(Val, 8, 4);
795
796 // Register-register
Owen Anderson83e3f672011-08-17 17:44:15 +0000797 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
798 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000799
800 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
801 switch (type) {
802 case 0:
803 Shift = ARM_AM::lsl;
804 break;
805 case 1:
806 Shift = ARM_AM::lsr;
807 break;
808 case 2:
809 Shift = ARM_AM::asr;
810 break;
811 case 3:
812 Shift = ARM_AM::ror;
813 break;
814 }
815
816 Inst.addOperand(MCOperand::CreateImm(Shift));
817
Owen Anderson83e3f672011-08-17 17:44:15 +0000818 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000819}
820
Owen Anderson83e3f672011-08-17 17:44:15 +0000821static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000822 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000823 DecodeStatus S = Success;
824
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000825 // Empty register lists are not allowed.
Owen Anderson83e3f672011-08-17 17:44:15 +0000826 if (CountPopulation_32(Val) == 0) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000827 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000828 if (Val & (1 << i)) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000829 CHECK(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000830 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000831 }
832
Owen Anderson83e3f672011-08-17 17:44:15 +0000833 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000834}
835
Owen Anderson83e3f672011-08-17 17:44:15 +0000836static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000837 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000838 DecodeStatus S = Success;
839
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000840 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
841 unsigned regs = Val & 0xFF;
842
Owen Anderson83e3f672011-08-17 17:44:15 +0000843 CHECK(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000844 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000845 CHECK(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000846 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000847
Owen Anderson83e3f672011-08-17 17:44:15 +0000848 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000849}
850
Owen Anderson83e3f672011-08-17 17:44:15 +0000851static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000852 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000853 DecodeStatus S = Success;
854
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000855 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
856 unsigned regs = (Val & 0xFF) / 2;
857
Owen Anderson83e3f672011-08-17 17:44:15 +0000858 CHECK(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000859 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000860 CHECK(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000861 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000862
Owen Anderson83e3f672011-08-17 17:44:15 +0000863 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000864}
865
Owen Anderson83e3f672011-08-17 17:44:15 +0000866static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000867 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +0000868 // This operand encodes a mask of contiguous zeros between a specified MSB
869 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
870 // the mask of all bits LSB-and-lower, and then xor them to create
Jim Grosbachc4057822011-08-17 21:58:18 +0000871 // the mask of that's all ones on [msb, lsb]. Finally we not it to
Owen Anderson10cbaab2011-08-10 17:36:48 +0000872 // create the final mask.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000873 unsigned msb = fieldFromInstruction32(Val, 5, 5);
874 unsigned lsb = fieldFromInstruction32(Val, 0, 5);
875 uint32_t msb_mask = (1 << (msb+1)) - 1;
876 uint32_t lsb_mask = (1 << lsb) - 1;
877 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000878 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000879}
880
Owen Anderson83e3f672011-08-17 17:44:15 +0000881static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000882 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000883 DecodeStatus S = Success;
884
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000885 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
886 unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
887 unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
888 unsigned imm = fieldFromInstruction32(Insn, 0, 8);
889 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
890 unsigned U = fieldFromInstruction32(Insn, 23, 1);
891
892 switch (Inst.getOpcode()) {
893 case ARM::LDC_OFFSET:
894 case ARM::LDC_PRE:
895 case ARM::LDC_POST:
896 case ARM::LDC_OPTION:
897 case ARM::LDCL_OFFSET:
898 case ARM::LDCL_PRE:
899 case ARM::LDCL_POST:
900 case ARM::LDCL_OPTION:
901 case ARM::STC_OFFSET:
902 case ARM::STC_PRE:
903 case ARM::STC_POST:
904 case ARM::STC_OPTION:
905 case ARM::STCL_OFFSET:
906 case ARM::STCL_PRE:
907 case ARM::STCL_POST:
908 case ARM::STCL_OPTION:
909 if (coproc == 0xA || coproc == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +0000910 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000911 break;
912 default:
913 break;
914 }
915
916 Inst.addOperand(MCOperand::CreateImm(coproc));
917 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Anderson83e3f672011-08-17 17:44:15 +0000918 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000919 switch (Inst.getOpcode()) {
920 case ARM::LDC_OPTION:
921 case ARM::LDCL_OPTION:
922 case ARM::LDC2_OPTION:
923 case ARM::LDC2L_OPTION:
924 case ARM::STC_OPTION:
925 case ARM::STCL_OPTION:
926 case ARM::STC2_OPTION:
927 case ARM::STC2L_OPTION:
928 case ARM::LDCL_POST:
929 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +0000930 case ARM::LDC2L_POST:
931 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000932 break;
933 default:
934 Inst.addOperand(MCOperand::CreateReg(0));
935 break;
936 }
937
938 unsigned P = fieldFromInstruction32(Insn, 24, 1);
939 unsigned W = fieldFromInstruction32(Insn, 21, 1);
940
941 bool writeback = (P == 0) || (W == 1);
942 unsigned idx_mode = 0;
943 if (P && writeback)
944 idx_mode = ARMII::IndexModePre;
945 else if (!P && writeback)
946 idx_mode = ARMII::IndexModePost;
947
948 switch (Inst.getOpcode()) {
949 case ARM::LDCL_POST:
950 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +0000951 case ARM::LDC2L_POST:
952 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000953 imm |= U << 8;
954 case ARM::LDC_OPTION:
955 case ARM::LDCL_OPTION:
956 case ARM::LDC2_OPTION:
957 case ARM::LDC2L_OPTION:
958 case ARM::STC_OPTION:
959 case ARM::STCL_OPTION:
960 case ARM::STC2_OPTION:
961 case ARM::STC2L_OPTION:
962 Inst.addOperand(MCOperand::CreateImm(imm));
963 break;
964 default:
965 if (U)
966 Inst.addOperand(MCOperand::CreateImm(
967 ARM_AM::getAM2Opc(ARM_AM::add, imm, ARM_AM::lsl, idx_mode)));
968 else
969 Inst.addOperand(MCOperand::CreateImm(
970 ARM_AM::getAM2Opc(ARM_AM::sub, imm, ARM_AM::lsl, idx_mode)));
971 break;
972 }
973
974 switch (Inst.getOpcode()) {
975 case ARM::LDC_OFFSET:
976 case ARM::LDC_PRE:
977 case ARM::LDC_POST:
978 case ARM::LDC_OPTION:
979 case ARM::LDCL_OFFSET:
980 case ARM::LDCL_PRE:
981 case ARM::LDCL_POST:
982 case ARM::LDCL_OPTION:
983 case ARM::STC_OFFSET:
984 case ARM::STC_PRE:
985 case ARM::STC_POST:
986 case ARM::STC_OPTION:
987 case ARM::STCL_OFFSET:
988 case ARM::STCL_PRE:
989 case ARM::STCL_POST:
990 case ARM::STCL_OPTION:
Owen Anderson83e3f672011-08-17 17:44:15 +0000991 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000992 break;
993 default:
994 break;
995 }
996
Owen Anderson83e3f672011-08-17 17:44:15 +0000997 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000998}
999
Jim Grosbachc4057822011-08-17 21:58:18 +00001000static DecodeStatus
1001DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
1002 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001003 DecodeStatus S = Success;
1004
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001005 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1006 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1007 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1008 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
1009 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1010 unsigned reg = fieldFromInstruction32(Insn, 25, 1);
1011 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1012 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1013
1014 // On stores, the writeback operand precedes Rt.
1015 switch (Inst.getOpcode()) {
1016 case ARM::STR_POST_IMM:
1017 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001018 case ARM::STRB_POST_IMM:
1019 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001020 case ARM::STRT_POST_REG:
1021 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001022 case ARM::STRBT_POST_REG:
1023 case ARM::STRBT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001024 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001025 break;
1026 default:
1027 break;
1028 }
1029
Owen Anderson83e3f672011-08-17 17:44:15 +00001030 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001031
1032 // On loads, the writeback operand comes after Rt.
1033 switch (Inst.getOpcode()) {
1034 case ARM::LDR_POST_IMM:
1035 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001036 case ARM::LDRB_POST_IMM:
1037 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001038 case ARM::LDR_PRE:
Owen Anderson0d094992011-08-12 20:36:11 +00001039 case ARM::LDRB_PRE:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001040 case ARM::LDRBT_POST_REG:
1041 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001042 case ARM::LDRT_POST_REG:
1043 case ARM::LDRT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001044 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001045 break;
1046 default:
1047 break;
1048 }
1049
Owen Anderson83e3f672011-08-17 17:44:15 +00001050 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001051
1052 ARM_AM::AddrOpc Op = ARM_AM::add;
1053 if (!fieldFromInstruction32(Insn, 23, 1))
1054 Op = ARM_AM::sub;
1055
1056 bool writeback = (P == 0) || (W == 1);
1057 unsigned idx_mode = 0;
1058 if (P && writeback)
1059 idx_mode = ARMII::IndexModePre;
1060 else if (!P && writeback)
1061 idx_mode = ARMII::IndexModePost;
1062
Owen Anderson83e3f672011-08-17 17:44:15 +00001063 if (writeback && (Rn == 15 || Rn == Rt)) S = Unpredictable; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001064
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001065 if (reg) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001066 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001067 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
1068 switch( fieldFromInstruction32(Insn, 5, 2)) {
1069 case 0:
1070 Opc = ARM_AM::lsl;
1071 break;
1072 case 1:
1073 Opc = ARM_AM::lsr;
1074 break;
1075 case 2:
1076 Opc = ARM_AM::asr;
1077 break;
1078 case 3:
1079 Opc = ARM_AM::ror;
1080 break;
1081 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00001082 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001083 }
1084 unsigned amt = fieldFromInstruction32(Insn, 7, 5);
1085 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1086
1087 Inst.addOperand(MCOperand::CreateImm(imm));
1088 } else {
1089 Inst.addOperand(MCOperand::CreateReg(0));
1090 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1091 Inst.addOperand(MCOperand::CreateImm(tmp));
1092 }
1093
Owen Anderson83e3f672011-08-17 17:44:15 +00001094 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001095
Owen Anderson83e3f672011-08-17 17:44:15 +00001096 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001097}
1098
Owen Anderson83e3f672011-08-17 17:44:15 +00001099static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001100 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001101 DecodeStatus S = Success;
1102
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001103 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1104 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1105 unsigned type = fieldFromInstruction32(Val, 5, 2);
1106 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1107 unsigned U = fieldFromInstruction32(Val, 12, 1);
1108
Owen Anderson51157d22011-08-09 21:38:14 +00001109 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001110 switch (type) {
1111 case 0:
1112 ShOp = ARM_AM::lsl;
1113 break;
1114 case 1:
1115 ShOp = ARM_AM::lsr;
1116 break;
1117 case 2:
1118 ShOp = ARM_AM::asr;
1119 break;
1120 case 3:
1121 ShOp = ARM_AM::ror;
1122 break;
1123 }
1124
Owen Anderson83e3f672011-08-17 17:44:15 +00001125 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1126 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001127 unsigned shift;
1128 if (U)
1129 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1130 else
1131 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1132 Inst.addOperand(MCOperand::CreateImm(shift));
1133
Owen Anderson83e3f672011-08-17 17:44:15 +00001134 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001135}
1136
Jim Grosbachc4057822011-08-17 21:58:18 +00001137static DecodeStatus
1138DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
1139 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001140 DecodeStatus S = Success;
1141
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001142 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1143 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1144 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1145 unsigned type = fieldFromInstruction32(Insn, 22, 1);
1146 unsigned imm = fieldFromInstruction32(Insn, 8, 4);
1147 unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
1148 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1149 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1150 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1151
1152 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001153
1154 // For {LD,ST}RD, Rt must be even, else undefined.
1155 switch (Inst.getOpcode()) {
1156 case ARM::STRD:
1157 case ARM::STRD_PRE:
1158 case ARM::STRD_POST:
1159 case ARM::LDRD:
1160 case ARM::LDRD_PRE:
1161 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001162 if (Rt & 0x1) return Fail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001163 break;
1164 default:
1165 break;
1166 }
1167
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001168 if (writeback) { // Writeback
1169 if (P)
1170 U |= ARMII::IndexModePre << 9;
1171 else
1172 U |= ARMII::IndexModePost << 9;
1173
1174 // On stores, the writeback operand precedes Rt.
1175 switch (Inst.getOpcode()) {
1176 case ARM::STRD:
1177 case ARM::STRD_PRE:
1178 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001179 case ARM::STRH:
1180 case ARM::STRH_PRE:
1181 case ARM::STRH_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001182 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001183 break;
1184 default:
1185 break;
1186 }
1187 }
1188
Owen Anderson83e3f672011-08-17 17:44:15 +00001189 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001190 switch (Inst.getOpcode()) {
1191 case ARM::STRD:
1192 case ARM::STRD_PRE:
1193 case ARM::STRD_POST:
1194 case ARM::LDRD:
1195 case ARM::LDRD_PRE:
1196 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001197 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001198 break;
1199 default:
1200 break;
1201 }
1202
1203 if (writeback) {
1204 // On loads, the writeback operand comes after Rt.
1205 switch (Inst.getOpcode()) {
1206 case ARM::LDRD:
1207 case ARM::LDRD_PRE:
1208 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001209 case ARM::LDRH:
1210 case ARM::LDRH_PRE:
1211 case ARM::LDRH_POST:
1212 case ARM::LDRSH:
1213 case ARM::LDRSH_PRE:
1214 case ARM::LDRSH_POST:
1215 case ARM::LDRSB:
1216 case ARM::LDRSB_PRE:
1217 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001218 case ARM::LDRHTr:
1219 case ARM::LDRSBTr:
Owen Anderson83e3f672011-08-17 17:44:15 +00001220 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001221 break;
1222 default:
1223 break;
1224 }
1225 }
1226
Owen Anderson83e3f672011-08-17 17:44:15 +00001227 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001228
1229 if (type) {
1230 Inst.addOperand(MCOperand::CreateReg(0));
1231 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1232 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00001233 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001234 Inst.addOperand(MCOperand::CreateImm(U));
1235 }
1236
Owen Anderson83e3f672011-08-17 17:44:15 +00001237 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001238
Owen Anderson83e3f672011-08-17 17:44:15 +00001239 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001240}
1241
Owen Anderson83e3f672011-08-17 17:44:15 +00001242static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001243 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001244 DecodeStatus S = Success;
1245
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001246 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1247 unsigned mode = fieldFromInstruction32(Insn, 23, 2);
1248
1249 switch (mode) {
1250 case 0:
1251 mode = ARM_AM::da;
1252 break;
1253 case 1:
1254 mode = ARM_AM::ia;
1255 break;
1256 case 2:
1257 mode = ARM_AM::db;
1258 break;
1259 case 3:
1260 mode = ARM_AM::ib;
1261 break;
1262 }
1263
1264 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson83e3f672011-08-17 17:44:15 +00001265 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001266
Owen Anderson83e3f672011-08-17 17:44:15 +00001267 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001268}
1269
Owen Anderson83e3f672011-08-17 17:44:15 +00001270static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001271 unsigned Insn,
1272 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001273 DecodeStatus S = Success;
1274
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001275 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1276 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1277 unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
1278
1279 if (pred == 0xF) {
1280 switch (Inst.getOpcode()) {
Owen Anderson846dd952011-08-18 22:31:17 +00001281 case ARM::LDMDA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001282 Inst.setOpcode(ARM::RFEDA);
1283 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001284 case ARM::LDMDA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001285 Inst.setOpcode(ARM::RFEDA_UPD);
1286 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001287 case ARM::LDMDB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001288 Inst.setOpcode(ARM::RFEDB);
1289 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001290 case ARM::LDMDB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001291 Inst.setOpcode(ARM::RFEDB_UPD);
1292 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001293 case ARM::LDMIA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001294 Inst.setOpcode(ARM::RFEIA);
1295 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001296 case ARM::LDMIA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001297 Inst.setOpcode(ARM::RFEIA_UPD);
1298 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001299 case ARM::LDMIB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001300 Inst.setOpcode(ARM::RFEIB);
1301 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001302 case ARM::LDMIB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001303 Inst.setOpcode(ARM::RFEIB_UPD);
1304 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001305 case ARM::STMDA:
1306 Inst.setOpcode(ARM::SRSDA);
1307 break;
1308 case ARM::STMDA_UPD:
1309 Inst.setOpcode(ARM::SRSDA_UPD);
1310 break;
1311 case ARM::STMDB:
1312 Inst.setOpcode(ARM::SRSDB);
1313 break;
1314 case ARM::STMDB_UPD:
1315 Inst.setOpcode(ARM::SRSDB_UPD);
1316 break;
1317 case ARM::STMIA:
1318 Inst.setOpcode(ARM::SRSIA);
1319 break;
1320 case ARM::STMIA_UPD:
1321 Inst.setOpcode(ARM::SRSIA_UPD);
1322 break;
1323 case ARM::STMIB:
1324 Inst.setOpcode(ARM::SRSIB);
1325 break;
1326 case ARM::STMIB_UPD:
1327 Inst.setOpcode(ARM::SRSIB_UPD);
1328 break;
1329 default:
1330 CHECK(S, Fail);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001331 }
Owen Anderson846dd952011-08-18 22:31:17 +00001332
1333 // For stores (which become SRS's, the only operand is the mode.
1334 if (fieldFromInstruction32(Insn, 20, 1) == 0) {
1335 Inst.addOperand(
1336 MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4)));
1337 return S;
1338 }
1339
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001340 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1341 }
1342
Owen Anderson83e3f672011-08-17 17:44:15 +00001343 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1344 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); // Tied
1345 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
1346 CHECK(S, DecodeRegListOperand(Inst, reglist, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001347
Owen Anderson83e3f672011-08-17 17:44:15 +00001348 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001349}
1350
Owen Anderson83e3f672011-08-17 17:44:15 +00001351static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001352 uint64_t Address, const void *Decoder) {
1353 unsigned imod = fieldFromInstruction32(Insn, 18, 2);
1354 unsigned M = fieldFromInstruction32(Insn, 17, 1);
1355 unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
1356 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1357
Owen Anderson14090bf2011-08-18 22:11:02 +00001358 DecodeStatus S = Success;
Owen Anderson35008c22011-08-09 23:05:39 +00001359
Owen Anderson14090bf2011-08-18 22:11:02 +00001360 // imod == '01' --> UNPREDICTABLE
1361 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1362 // return failure here. The '01' imod value is unprintable, so there's
1363 // nothing useful we could do even if we returned UNPREDICTABLE.
1364
1365 if (imod == 1) CHECK(S, Fail);
1366
1367 if (imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001368 Inst.setOpcode(ARM::CPS3p);
1369 Inst.addOperand(MCOperand::CreateImm(imod));
1370 Inst.addOperand(MCOperand::CreateImm(iflags));
1371 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001372 } else if (imod && !M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001373 Inst.setOpcode(ARM::CPS2p);
1374 Inst.addOperand(MCOperand::CreateImm(imod));
1375 Inst.addOperand(MCOperand::CreateImm(iflags));
Owen Anderson14090bf2011-08-18 22:11:02 +00001376 if (mode) CHECK(S, Unpredictable);
1377 } else if (!imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001378 Inst.setOpcode(ARM::CPS1p);
1379 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001380 if (iflags) CHECK(S, Unpredictable);
Owen Anderson1dd56f02011-08-18 22:15:25 +00001381 } else {
Owen Anderson14090bf2011-08-18 22:11:02 +00001382 // imod == '00' && M == '0' --> UNPREDICTABLE
Owen Anderson1dd56f02011-08-18 22:15:25 +00001383 Inst.setOpcode(ARM::CPS1p);
1384 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001385 CHECK(S, Unpredictable);
Owen Anderson1dd56f02011-08-18 22:15:25 +00001386 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001387
Owen Anderson14090bf2011-08-18 22:11:02 +00001388 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001389}
1390
Owen Anderson83e3f672011-08-17 17:44:15 +00001391static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001392 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001393 DecodeStatus S = Success;
1394
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001395 unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
1396 unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
1397 unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
1398 unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
1399 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1400
1401 if (pred == 0xF)
1402 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1403
Owen Anderson83e3f672011-08-17 17:44:15 +00001404 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder));
1405 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder));
1406 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
1407 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001408
Owen Anderson83e3f672011-08-17 17:44:15 +00001409 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson1fb66732011-08-11 22:05:38 +00001410
Owen Anderson83e3f672011-08-17 17:44:15 +00001411 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001412}
1413
Owen Anderson83e3f672011-08-17 17:44:15 +00001414static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001415 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001416 DecodeStatus S = Success;
1417
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001418 unsigned add = fieldFromInstruction32(Val, 12, 1);
1419 unsigned imm = fieldFromInstruction32(Val, 0, 12);
1420 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1421
Owen Anderson83e3f672011-08-17 17:44:15 +00001422 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001423
1424 if (!add) imm *= -1;
1425 if (imm == 0 && !add) imm = INT32_MIN;
1426 Inst.addOperand(MCOperand::CreateImm(imm));
1427
Owen Anderson83e3f672011-08-17 17:44:15 +00001428 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001429}
1430
Owen Anderson83e3f672011-08-17 17:44:15 +00001431static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001432 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001433 DecodeStatus S = Success;
1434
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001435 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
1436 unsigned U = fieldFromInstruction32(Val, 8, 1);
1437 unsigned imm = fieldFromInstruction32(Val, 0, 8);
1438
Owen Anderson83e3f672011-08-17 17:44:15 +00001439 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001440
1441 if (U)
1442 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
1443 else
1444 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
1445
Owen Anderson83e3f672011-08-17 17:44:15 +00001446 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001447}
1448
Owen Anderson83e3f672011-08-17 17:44:15 +00001449static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001450 uint64_t Address, const void *Decoder) {
1451 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1452}
1453
Jim Grosbachc4057822011-08-17 21:58:18 +00001454static DecodeStatus
1455DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
1456 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001457 DecodeStatus S = Success;
1458
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001459 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1460 unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
1461
1462 if (pred == 0xF) {
1463 Inst.setOpcode(ARM::BLXi);
1464 imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
Benjamin Kramer793b8112011-08-09 22:02:50 +00001465 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001466 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001467 }
1468
Benjamin Kramer793b8112011-08-09 22:02:50 +00001469 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001470 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001471
Owen Anderson83e3f672011-08-17 17:44:15 +00001472 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001473}
1474
1475
Owen Anderson83e3f672011-08-17 17:44:15 +00001476static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001477 uint64_t Address, const void *Decoder) {
1478 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00001479 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001480}
1481
Owen Anderson83e3f672011-08-17 17:44:15 +00001482static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001483 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001484 DecodeStatus S = Success;
1485
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001486 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1487 unsigned align = fieldFromInstruction32(Val, 4, 2);
1488
Owen Anderson83e3f672011-08-17 17:44:15 +00001489 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001490 if (!align)
1491 Inst.addOperand(MCOperand::CreateImm(0));
1492 else
1493 Inst.addOperand(MCOperand::CreateImm(4 << align));
1494
Owen Anderson83e3f672011-08-17 17:44:15 +00001495 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001496}
1497
Owen Anderson83e3f672011-08-17 17:44:15 +00001498static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001499 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001500 DecodeStatus S = Success;
1501
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001502 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1503 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1504 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1505 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1506 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1507 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1508
1509 // First output register
Owen Anderson83e3f672011-08-17 17:44:15 +00001510 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001511
1512 // Second output register
1513 switch (Inst.getOpcode()) {
1514 case ARM::VLD1q8:
1515 case ARM::VLD1q16:
1516 case ARM::VLD1q32:
1517 case ARM::VLD1q64:
1518 case ARM::VLD1q8_UPD:
1519 case ARM::VLD1q16_UPD:
1520 case ARM::VLD1q32_UPD:
1521 case ARM::VLD1q64_UPD:
1522 case ARM::VLD1d8T:
1523 case ARM::VLD1d16T:
1524 case ARM::VLD1d32T:
1525 case ARM::VLD1d64T:
1526 case ARM::VLD1d8T_UPD:
1527 case ARM::VLD1d16T_UPD:
1528 case ARM::VLD1d32T_UPD:
1529 case ARM::VLD1d64T_UPD:
1530 case ARM::VLD1d8Q:
1531 case ARM::VLD1d16Q:
1532 case ARM::VLD1d32Q:
1533 case ARM::VLD1d64Q:
1534 case ARM::VLD1d8Q_UPD:
1535 case ARM::VLD1d16Q_UPD:
1536 case ARM::VLD1d32Q_UPD:
1537 case ARM::VLD1d64Q_UPD:
1538 case ARM::VLD2d8:
1539 case ARM::VLD2d16:
1540 case ARM::VLD2d32:
1541 case ARM::VLD2d8_UPD:
1542 case ARM::VLD2d16_UPD:
1543 case ARM::VLD2d32_UPD:
1544 case ARM::VLD2q8:
1545 case ARM::VLD2q16:
1546 case ARM::VLD2q32:
1547 case ARM::VLD2q8_UPD:
1548 case ARM::VLD2q16_UPD:
1549 case ARM::VLD2q32_UPD:
1550 case ARM::VLD3d8:
1551 case ARM::VLD3d16:
1552 case ARM::VLD3d32:
1553 case ARM::VLD3d8_UPD:
1554 case ARM::VLD3d16_UPD:
1555 case ARM::VLD3d32_UPD:
1556 case ARM::VLD4d8:
1557 case ARM::VLD4d16:
1558 case ARM::VLD4d32:
1559 case ARM::VLD4d8_UPD:
1560 case ARM::VLD4d16_UPD:
1561 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001562 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001563 break;
1564 case ARM::VLD2b8:
1565 case ARM::VLD2b16:
1566 case ARM::VLD2b32:
1567 case ARM::VLD2b8_UPD:
1568 case ARM::VLD2b16_UPD:
1569 case ARM::VLD2b32_UPD:
1570 case ARM::VLD3q8:
1571 case ARM::VLD3q16:
1572 case ARM::VLD3q32:
1573 case ARM::VLD3q8_UPD:
1574 case ARM::VLD3q16_UPD:
1575 case ARM::VLD3q32_UPD:
1576 case ARM::VLD4q8:
1577 case ARM::VLD4q16:
1578 case ARM::VLD4q32:
1579 case ARM::VLD4q8_UPD:
1580 case ARM::VLD4q16_UPD:
1581 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001582 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001583 default:
1584 break;
1585 }
1586
1587 // Third output register
1588 switch(Inst.getOpcode()) {
1589 case ARM::VLD1d8T:
1590 case ARM::VLD1d16T:
1591 case ARM::VLD1d32T:
1592 case ARM::VLD1d64T:
1593 case ARM::VLD1d8T_UPD:
1594 case ARM::VLD1d16T_UPD:
1595 case ARM::VLD1d32T_UPD:
1596 case ARM::VLD1d64T_UPD:
1597 case ARM::VLD1d8Q:
1598 case ARM::VLD1d16Q:
1599 case ARM::VLD1d32Q:
1600 case ARM::VLD1d64Q:
1601 case ARM::VLD1d8Q_UPD:
1602 case ARM::VLD1d16Q_UPD:
1603 case ARM::VLD1d32Q_UPD:
1604 case ARM::VLD1d64Q_UPD:
1605 case ARM::VLD2q8:
1606 case ARM::VLD2q16:
1607 case ARM::VLD2q32:
1608 case ARM::VLD2q8_UPD:
1609 case ARM::VLD2q16_UPD:
1610 case ARM::VLD2q32_UPD:
1611 case ARM::VLD3d8:
1612 case ARM::VLD3d16:
1613 case ARM::VLD3d32:
1614 case ARM::VLD3d8_UPD:
1615 case ARM::VLD3d16_UPD:
1616 case ARM::VLD3d32_UPD:
1617 case ARM::VLD4d8:
1618 case ARM::VLD4d16:
1619 case ARM::VLD4d32:
1620 case ARM::VLD4d8_UPD:
1621 case ARM::VLD4d16_UPD:
1622 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001623 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001624 break;
1625 case ARM::VLD3q8:
1626 case ARM::VLD3q16:
1627 case ARM::VLD3q32:
1628 case ARM::VLD3q8_UPD:
1629 case ARM::VLD3q16_UPD:
1630 case ARM::VLD3q32_UPD:
1631 case ARM::VLD4q8:
1632 case ARM::VLD4q16:
1633 case ARM::VLD4q32:
1634 case ARM::VLD4q8_UPD:
1635 case ARM::VLD4q16_UPD:
1636 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001637 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001638 break;
1639 default:
1640 break;
1641 }
1642
1643 // Fourth output register
1644 switch (Inst.getOpcode()) {
1645 case ARM::VLD1d8Q:
1646 case ARM::VLD1d16Q:
1647 case ARM::VLD1d32Q:
1648 case ARM::VLD1d64Q:
1649 case ARM::VLD1d8Q_UPD:
1650 case ARM::VLD1d16Q_UPD:
1651 case ARM::VLD1d32Q_UPD:
1652 case ARM::VLD1d64Q_UPD:
1653 case ARM::VLD2q8:
1654 case ARM::VLD2q16:
1655 case ARM::VLD2q32:
1656 case ARM::VLD2q8_UPD:
1657 case ARM::VLD2q16_UPD:
1658 case ARM::VLD2q32_UPD:
1659 case ARM::VLD4d8:
1660 case ARM::VLD4d16:
1661 case ARM::VLD4d32:
1662 case ARM::VLD4d8_UPD:
1663 case ARM::VLD4d16_UPD:
1664 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001665 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001666 break;
1667 case ARM::VLD4q8:
1668 case ARM::VLD4q16:
1669 case ARM::VLD4q32:
1670 case ARM::VLD4q8_UPD:
1671 case ARM::VLD4q16_UPD:
1672 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001673 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001674 break;
1675 default:
1676 break;
1677 }
1678
1679 // Writeback operand
1680 switch (Inst.getOpcode()) {
1681 case ARM::VLD1d8_UPD:
1682 case ARM::VLD1d16_UPD:
1683 case ARM::VLD1d32_UPD:
1684 case ARM::VLD1d64_UPD:
1685 case ARM::VLD1q8_UPD:
1686 case ARM::VLD1q16_UPD:
1687 case ARM::VLD1q32_UPD:
1688 case ARM::VLD1q64_UPD:
1689 case ARM::VLD1d8T_UPD:
1690 case ARM::VLD1d16T_UPD:
1691 case ARM::VLD1d32T_UPD:
1692 case ARM::VLD1d64T_UPD:
1693 case ARM::VLD1d8Q_UPD:
1694 case ARM::VLD1d16Q_UPD:
1695 case ARM::VLD1d32Q_UPD:
1696 case ARM::VLD1d64Q_UPD:
1697 case ARM::VLD2d8_UPD:
1698 case ARM::VLD2d16_UPD:
1699 case ARM::VLD2d32_UPD:
1700 case ARM::VLD2q8_UPD:
1701 case ARM::VLD2q16_UPD:
1702 case ARM::VLD2q32_UPD:
1703 case ARM::VLD2b8_UPD:
1704 case ARM::VLD2b16_UPD:
1705 case ARM::VLD2b32_UPD:
1706 case ARM::VLD3d8_UPD:
1707 case ARM::VLD3d16_UPD:
1708 case ARM::VLD3d32_UPD:
1709 case ARM::VLD3q8_UPD:
1710 case ARM::VLD3q16_UPD:
1711 case ARM::VLD3q32_UPD:
1712 case ARM::VLD4d8_UPD:
1713 case ARM::VLD4d16_UPD:
1714 case ARM::VLD4d32_UPD:
1715 case ARM::VLD4q8_UPD:
1716 case ARM::VLD4q16_UPD:
1717 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001718 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001719 break;
1720 default:
1721 break;
1722 }
1723
1724 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001725 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001726
1727 // AddrMode6 Offset (register)
1728 if (Rm == 0xD)
1729 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001730 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001731 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001732 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001733
Owen Anderson83e3f672011-08-17 17:44:15 +00001734 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001735}
1736
Owen Anderson83e3f672011-08-17 17:44:15 +00001737static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001738 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001739 DecodeStatus S = Success;
1740
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001741 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1742 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1743 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1744 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1745 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1746 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1747
1748 // Writeback Operand
1749 switch (Inst.getOpcode()) {
1750 case ARM::VST1d8_UPD:
1751 case ARM::VST1d16_UPD:
1752 case ARM::VST1d32_UPD:
1753 case ARM::VST1d64_UPD:
1754 case ARM::VST1q8_UPD:
1755 case ARM::VST1q16_UPD:
1756 case ARM::VST1q32_UPD:
1757 case ARM::VST1q64_UPD:
1758 case ARM::VST1d8T_UPD:
1759 case ARM::VST1d16T_UPD:
1760 case ARM::VST1d32T_UPD:
1761 case ARM::VST1d64T_UPD:
1762 case ARM::VST1d8Q_UPD:
1763 case ARM::VST1d16Q_UPD:
1764 case ARM::VST1d32Q_UPD:
1765 case ARM::VST1d64Q_UPD:
1766 case ARM::VST2d8_UPD:
1767 case ARM::VST2d16_UPD:
1768 case ARM::VST2d32_UPD:
1769 case ARM::VST2q8_UPD:
1770 case ARM::VST2q16_UPD:
1771 case ARM::VST2q32_UPD:
1772 case ARM::VST2b8_UPD:
1773 case ARM::VST2b16_UPD:
1774 case ARM::VST2b32_UPD:
1775 case ARM::VST3d8_UPD:
1776 case ARM::VST3d16_UPD:
1777 case ARM::VST3d32_UPD:
1778 case ARM::VST3q8_UPD:
1779 case ARM::VST3q16_UPD:
1780 case ARM::VST3q32_UPD:
1781 case ARM::VST4d8_UPD:
1782 case ARM::VST4d16_UPD:
1783 case ARM::VST4d32_UPD:
1784 case ARM::VST4q8_UPD:
1785 case ARM::VST4q16_UPD:
1786 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001787 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001788 break;
1789 default:
1790 break;
1791 }
1792
1793 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001794 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001795
1796 // AddrMode6 Offset (register)
1797 if (Rm == 0xD)
1798 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001799 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001800 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001801 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001802
1803 // First input register
Owen Anderson83e3f672011-08-17 17:44:15 +00001804 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001805
1806 // Second input register
1807 switch (Inst.getOpcode()) {
1808 case ARM::VST1q8:
1809 case ARM::VST1q16:
1810 case ARM::VST1q32:
1811 case ARM::VST1q64:
1812 case ARM::VST1q8_UPD:
1813 case ARM::VST1q16_UPD:
1814 case ARM::VST1q32_UPD:
1815 case ARM::VST1q64_UPD:
1816 case ARM::VST1d8T:
1817 case ARM::VST1d16T:
1818 case ARM::VST1d32T:
1819 case ARM::VST1d64T:
1820 case ARM::VST1d8T_UPD:
1821 case ARM::VST1d16T_UPD:
1822 case ARM::VST1d32T_UPD:
1823 case ARM::VST1d64T_UPD:
1824 case ARM::VST1d8Q:
1825 case ARM::VST1d16Q:
1826 case ARM::VST1d32Q:
1827 case ARM::VST1d64Q:
1828 case ARM::VST1d8Q_UPD:
1829 case ARM::VST1d16Q_UPD:
1830 case ARM::VST1d32Q_UPD:
1831 case ARM::VST1d64Q_UPD:
1832 case ARM::VST2d8:
1833 case ARM::VST2d16:
1834 case ARM::VST2d32:
1835 case ARM::VST2d8_UPD:
1836 case ARM::VST2d16_UPD:
1837 case ARM::VST2d32_UPD:
1838 case ARM::VST2q8:
1839 case ARM::VST2q16:
1840 case ARM::VST2q32:
1841 case ARM::VST2q8_UPD:
1842 case ARM::VST2q16_UPD:
1843 case ARM::VST2q32_UPD:
1844 case ARM::VST3d8:
1845 case ARM::VST3d16:
1846 case ARM::VST3d32:
1847 case ARM::VST3d8_UPD:
1848 case ARM::VST3d16_UPD:
1849 case ARM::VST3d32_UPD:
1850 case ARM::VST4d8:
1851 case ARM::VST4d16:
1852 case ARM::VST4d32:
1853 case ARM::VST4d8_UPD:
1854 case ARM::VST4d16_UPD:
1855 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001856 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001857 break;
1858 case ARM::VST2b8:
1859 case ARM::VST2b16:
1860 case ARM::VST2b32:
1861 case ARM::VST2b8_UPD:
1862 case ARM::VST2b16_UPD:
1863 case ARM::VST2b32_UPD:
1864 case ARM::VST3q8:
1865 case ARM::VST3q16:
1866 case ARM::VST3q32:
1867 case ARM::VST3q8_UPD:
1868 case ARM::VST3q16_UPD:
1869 case ARM::VST3q32_UPD:
1870 case ARM::VST4q8:
1871 case ARM::VST4q16:
1872 case ARM::VST4q32:
1873 case ARM::VST4q8_UPD:
1874 case ARM::VST4q16_UPD:
1875 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001876 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001877 break;
1878 default:
1879 break;
1880 }
1881
1882 // Third input register
1883 switch (Inst.getOpcode()) {
1884 case ARM::VST1d8T:
1885 case ARM::VST1d16T:
1886 case ARM::VST1d32T:
1887 case ARM::VST1d64T:
1888 case ARM::VST1d8T_UPD:
1889 case ARM::VST1d16T_UPD:
1890 case ARM::VST1d32T_UPD:
1891 case ARM::VST1d64T_UPD:
1892 case ARM::VST1d8Q:
1893 case ARM::VST1d16Q:
1894 case ARM::VST1d32Q:
1895 case ARM::VST1d64Q:
1896 case ARM::VST1d8Q_UPD:
1897 case ARM::VST1d16Q_UPD:
1898 case ARM::VST1d32Q_UPD:
1899 case ARM::VST1d64Q_UPD:
1900 case ARM::VST2q8:
1901 case ARM::VST2q16:
1902 case ARM::VST2q32:
1903 case ARM::VST2q8_UPD:
1904 case ARM::VST2q16_UPD:
1905 case ARM::VST2q32_UPD:
1906 case ARM::VST3d8:
1907 case ARM::VST3d16:
1908 case ARM::VST3d32:
1909 case ARM::VST3d8_UPD:
1910 case ARM::VST3d16_UPD:
1911 case ARM::VST3d32_UPD:
1912 case ARM::VST4d8:
1913 case ARM::VST4d16:
1914 case ARM::VST4d32:
1915 case ARM::VST4d8_UPD:
1916 case ARM::VST4d16_UPD:
1917 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001918 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001919 break;
1920 case ARM::VST3q8:
1921 case ARM::VST3q16:
1922 case ARM::VST3q32:
1923 case ARM::VST3q8_UPD:
1924 case ARM::VST3q16_UPD:
1925 case ARM::VST3q32_UPD:
1926 case ARM::VST4q8:
1927 case ARM::VST4q16:
1928 case ARM::VST4q32:
1929 case ARM::VST4q8_UPD:
1930 case ARM::VST4q16_UPD:
1931 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001932 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001933 break;
1934 default:
1935 break;
1936 }
1937
1938 // Fourth input register
1939 switch (Inst.getOpcode()) {
1940 case ARM::VST1d8Q:
1941 case ARM::VST1d16Q:
1942 case ARM::VST1d32Q:
1943 case ARM::VST1d64Q:
1944 case ARM::VST1d8Q_UPD:
1945 case ARM::VST1d16Q_UPD:
1946 case ARM::VST1d32Q_UPD:
1947 case ARM::VST1d64Q_UPD:
1948 case ARM::VST2q8:
1949 case ARM::VST2q16:
1950 case ARM::VST2q32:
1951 case ARM::VST2q8_UPD:
1952 case ARM::VST2q16_UPD:
1953 case ARM::VST2q32_UPD:
1954 case ARM::VST4d8:
1955 case ARM::VST4d16:
1956 case ARM::VST4d32:
1957 case ARM::VST4d8_UPD:
1958 case ARM::VST4d16_UPD:
1959 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001960 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001961 break;
1962 case ARM::VST4q8:
1963 case ARM::VST4q16:
1964 case ARM::VST4q32:
1965 case ARM::VST4q8_UPD:
1966 case ARM::VST4q16_UPD:
1967 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001968 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001969 break;
1970 default:
1971 break;
1972 }
1973
Owen Anderson83e3f672011-08-17 17:44:15 +00001974 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001975}
1976
Owen Anderson83e3f672011-08-17 17:44:15 +00001977static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001978 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001979 DecodeStatus S = Success;
1980
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001981 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1982 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1983 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1984 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1985 unsigned align = fieldFromInstruction32(Insn, 4, 1);
1986 unsigned size = fieldFromInstruction32(Insn, 6, 2);
1987 unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1;
1988
1989 align *= (1 << size);
1990
Owen Anderson83e3f672011-08-17 17:44:15 +00001991 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001992 if (regs == 2) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001993 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001994 }
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00001995 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001996 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001997 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001998
Owen Anderson83e3f672011-08-17 17:44:15 +00001999 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002000 Inst.addOperand(MCOperand::CreateImm(align));
2001
2002 if (Rm == 0xD)
2003 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002004 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002005 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002006 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002007
Owen Anderson83e3f672011-08-17 17:44:15 +00002008 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002009}
2010
Owen Anderson83e3f672011-08-17 17:44:15 +00002011static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002012 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002013 DecodeStatus S = Success;
2014
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002015 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2016 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2017 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2018 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2019 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2020 unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
2021 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2022 align *= 2*size;
2023
Owen Anderson83e3f672011-08-17 17:44:15 +00002024 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2025 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002026 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002027 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002028 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002029
Owen Anderson83e3f672011-08-17 17:44:15 +00002030 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002031 Inst.addOperand(MCOperand::CreateImm(align));
2032
2033 if (Rm == 0xD)
2034 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002035 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002036 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002037 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002038
Owen Anderson83e3f672011-08-17 17:44:15 +00002039 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002040}
2041
Owen Anderson83e3f672011-08-17 17:44:15 +00002042static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002043 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002044 DecodeStatus S = Success;
2045
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002046 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2047 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2048 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2049 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2050 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2051
Owen Anderson83e3f672011-08-17 17:44:15 +00002052 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2053 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2054 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002055 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002056 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002057 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002058
Owen Anderson83e3f672011-08-17 17:44:15 +00002059 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002060 Inst.addOperand(MCOperand::CreateImm(0));
2061
2062 if (Rm == 0xD)
2063 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002064 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002065 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002066 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002067
Owen Anderson83e3f672011-08-17 17:44:15 +00002068 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002069}
2070
Owen Anderson83e3f672011-08-17 17:44:15 +00002071static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002072 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002073 DecodeStatus S = Success;
2074
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002075 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2076 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2077 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2078 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2079 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2080 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2081 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2082
2083 if (size == 0x3) {
2084 size = 4;
2085 align = 16;
2086 } else {
2087 if (size == 2) {
2088 size = 1 << size;
2089 align *= 8;
2090 } else {
2091 size = 1 << size;
2092 align *= 4*size;
2093 }
2094 }
2095
Owen Anderson83e3f672011-08-17 17:44:15 +00002096 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2097 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2098 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
2099 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002100 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002101 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002102 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002103
Owen Anderson83e3f672011-08-17 17:44:15 +00002104 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002105 Inst.addOperand(MCOperand::CreateImm(align));
2106
2107 if (Rm == 0xD)
2108 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002109 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002110 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002111 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002112
Owen Anderson83e3f672011-08-17 17:44:15 +00002113 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002114}
2115
Jim Grosbachc4057822011-08-17 21:58:18 +00002116static DecodeStatus
2117DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
2118 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002119 DecodeStatus S = Success;
2120
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002121 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2122 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2123 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
2124 imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
2125 imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
2126 imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
2127 imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
2128 unsigned Q = fieldFromInstruction32(Insn, 6, 1);
2129
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002130 if (Q) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002131 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002132 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00002133 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002134 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002135
2136 Inst.addOperand(MCOperand::CreateImm(imm));
2137
2138 switch (Inst.getOpcode()) {
2139 case ARM::VORRiv4i16:
2140 case ARM::VORRiv2i32:
2141 case ARM::VBICiv4i16:
2142 case ARM::VBICiv2i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002143 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002144 break;
2145 case ARM::VORRiv8i16:
2146 case ARM::VORRiv4i32:
2147 case ARM::VBICiv8i16:
2148 case ARM::VBICiv4i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002149 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002150 break;
2151 default:
2152 break;
2153 }
2154
Owen Anderson83e3f672011-08-17 17:44:15 +00002155 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002156}
2157
Owen Anderson83e3f672011-08-17 17:44:15 +00002158static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002159 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002160 DecodeStatus S = Success;
2161
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002162 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2163 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2164 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2165 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2166 unsigned size = fieldFromInstruction32(Insn, 18, 2);
2167
Owen Anderson83e3f672011-08-17 17:44:15 +00002168 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
2169 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002170 Inst.addOperand(MCOperand::CreateImm(8 << size));
2171
Owen Anderson83e3f672011-08-17 17:44:15 +00002172 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002173}
2174
Owen Anderson83e3f672011-08-17 17:44:15 +00002175static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002176 uint64_t Address, const void *Decoder) {
2177 Inst.addOperand(MCOperand::CreateImm(8 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002178 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002179}
2180
Owen Anderson83e3f672011-08-17 17:44:15 +00002181static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002182 uint64_t Address, const void *Decoder) {
2183 Inst.addOperand(MCOperand::CreateImm(16 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002184 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002185}
2186
Owen Anderson83e3f672011-08-17 17:44:15 +00002187static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002188 uint64_t Address, const void *Decoder) {
2189 Inst.addOperand(MCOperand::CreateImm(32 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002190 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002191}
2192
Owen Anderson83e3f672011-08-17 17:44:15 +00002193static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002194 uint64_t Address, const void *Decoder) {
2195 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002196 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002197}
2198
Owen Anderson83e3f672011-08-17 17:44:15 +00002199static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002200 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002201 DecodeStatus S = Success;
2202
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002203 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2204 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2205 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2206 Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
2207 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2208 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2209 unsigned op = fieldFromInstruction32(Insn, 6, 1);
2210 unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1;
2211
Owen Anderson83e3f672011-08-17 17:44:15 +00002212 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002213 if (op) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002214 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002215 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002216
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002217 for (unsigned i = 0; i < length; ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002218 CHECK(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002219 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002220
Owen Anderson83e3f672011-08-17 17:44:15 +00002221 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002222
Owen Anderson83e3f672011-08-17 17:44:15 +00002223 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002224}
2225
Owen Anderson83e3f672011-08-17 17:44:15 +00002226static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002227 uint64_t Address, const void *Decoder) {
2228 // The immediate needs to be a fully instantiated float. However, the
2229 // auto-generated decoder is only able to fill in some of the bits
2230 // necessary. For instance, the 'b' bit is replicated multiple times,
2231 // and is even present in inverted form in one bit. We do a little
2232 // binary parsing here to fill in those missing bits, and then
2233 // reinterpret it all as a float.
2234 union {
2235 uint32_t integer;
2236 float fp;
2237 } fp_conv;
2238
2239 fp_conv.integer = Val;
2240 uint32_t b = fieldFromInstruction32(Val, 25, 1);
2241 fp_conv.integer |= b << 26;
2242 fp_conv.integer |= b << 27;
2243 fp_conv.integer |= b << 28;
2244 fp_conv.integer |= b << 29;
2245 fp_conv.integer |= (~b & 0x1) << 30;
2246
2247 Inst.addOperand(MCOperand::CreateFPImm(fp_conv.fp));
Owen Anderson83e3f672011-08-17 17:44:15 +00002248 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002249}
2250
Owen Anderson83e3f672011-08-17 17:44:15 +00002251static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002252 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002253 DecodeStatus S = Success;
2254
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002255 unsigned dst = fieldFromInstruction16(Insn, 8, 3);
2256 unsigned imm = fieldFromInstruction16(Insn, 0, 8);
2257
Owen Anderson83e3f672011-08-17 17:44:15 +00002258 CHECK(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002259
2260 if (Inst.getOpcode() == ARM::tADR)
2261 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2262 else if (Inst.getOpcode() == ARM::tADDrSPi)
2263 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2264 else
Owen Anderson83e3f672011-08-17 17:44:15 +00002265 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002266
2267 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00002268 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002269}
2270
Owen Anderson83e3f672011-08-17 17:44:15 +00002271static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002272 uint64_t Address, const void *Decoder) {
2273 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002274 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002275}
2276
Owen Anderson83e3f672011-08-17 17:44:15 +00002277static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002278 uint64_t Address, const void *Decoder) {
2279 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002280 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002281}
2282
Owen Anderson83e3f672011-08-17 17:44:15 +00002283static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002284 uint64_t Address, const void *Decoder) {
2285 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002286 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002287}
2288
Owen Anderson83e3f672011-08-17 17:44:15 +00002289static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002290 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002291 DecodeStatus S = Success;
2292
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002293 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2294 unsigned Rm = fieldFromInstruction32(Val, 3, 3);
2295
Owen Anderson83e3f672011-08-17 17:44:15 +00002296 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
2297 CHECK(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002298
Owen Anderson83e3f672011-08-17 17:44:15 +00002299 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002300}
2301
Owen Anderson83e3f672011-08-17 17:44:15 +00002302static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002303 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002304 DecodeStatus S = Success;
2305
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002306 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2307 unsigned imm = fieldFromInstruction32(Val, 3, 5);
2308
Owen Anderson83e3f672011-08-17 17:44:15 +00002309 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002310 Inst.addOperand(MCOperand::CreateImm(imm));
2311
Owen Anderson83e3f672011-08-17 17:44:15 +00002312 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002313}
2314
Owen Anderson83e3f672011-08-17 17:44:15 +00002315static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002316 uint64_t Address, const void *Decoder) {
2317 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2318
Owen Anderson83e3f672011-08-17 17:44:15 +00002319 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002320}
2321
Owen Anderson83e3f672011-08-17 17:44:15 +00002322static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002323 uint64_t Address, const void *Decoder) {
2324 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersonb113ec52011-08-22 17:56:58 +00002325 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002326
Owen Anderson83e3f672011-08-17 17:44:15 +00002327 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002328}
2329
Owen Anderson83e3f672011-08-17 17:44:15 +00002330static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002331 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002332 DecodeStatus S = Success;
2333
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002334 unsigned Rn = fieldFromInstruction32(Val, 6, 4);
2335 unsigned Rm = fieldFromInstruction32(Val, 2, 4);
2336 unsigned imm = fieldFromInstruction32(Val, 0, 2);
2337
Owen Anderson83e3f672011-08-17 17:44:15 +00002338 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2339 CHECK(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002340 Inst.addOperand(MCOperand::CreateImm(imm));
2341
Owen Anderson83e3f672011-08-17 17:44:15 +00002342 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002343}
2344
Owen Anderson83e3f672011-08-17 17:44:15 +00002345static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002346 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002347 DecodeStatus S = Success;
2348
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002349 if (Inst.getOpcode() != ARM::t2PLDs) {
2350 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
Owen Anderson83e3f672011-08-17 17:44:15 +00002351 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002352 }
2353
2354 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2355 if (Rn == 0xF) {
2356 switch (Inst.getOpcode()) {
2357 case ARM::t2LDRBs:
2358 Inst.setOpcode(ARM::t2LDRBpci);
2359 break;
2360 case ARM::t2LDRHs:
2361 Inst.setOpcode(ARM::t2LDRHpci);
2362 break;
2363 case ARM::t2LDRSHs:
2364 Inst.setOpcode(ARM::t2LDRSHpci);
2365 break;
2366 case ARM::t2LDRSBs:
2367 Inst.setOpcode(ARM::t2LDRSBpci);
2368 break;
2369 case ARM::t2PLDs:
2370 Inst.setOpcode(ARM::t2PLDi12);
2371 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2372 break;
2373 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002374 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002375 }
2376
2377 int imm = fieldFromInstruction32(Insn, 0, 12);
2378 if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
2379 Inst.addOperand(MCOperand::CreateImm(imm));
2380
Owen Anderson83e3f672011-08-17 17:44:15 +00002381 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002382 }
2383
2384 unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
2385 addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
2386 addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
Owen Anderson83e3f672011-08-17 17:44:15 +00002387 CHECK(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002388
Owen Anderson83e3f672011-08-17 17:44:15 +00002389 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002390}
2391
Owen Anderson83e3f672011-08-17 17:44:15 +00002392static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002393 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002394 int imm = Val & 0xFF;
2395 if (!(Val & 0x100)) imm *= -1;
2396 Inst.addOperand(MCOperand::CreateImm(imm << 2));
2397
Owen Anderson83e3f672011-08-17 17:44:15 +00002398 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002399}
2400
Owen Anderson83e3f672011-08-17 17:44:15 +00002401static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002402 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002403 DecodeStatus S = Success;
2404
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002405 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2406 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2407
Owen Anderson83e3f672011-08-17 17:44:15 +00002408 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2409 CHECK(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002410
Owen Anderson83e3f672011-08-17 17:44:15 +00002411 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002412}
2413
Owen Anderson83e3f672011-08-17 17:44:15 +00002414static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002415 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002416 int imm = Val & 0xFF;
2417 if (!(Val & 0x100)) imm *= -1;
2418 Inst.addOperand(MCOperand::CreateImm(imm));
2419
Owen Anderson83e3f672011-08-17 17:44:15 +00002420 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002421}
2422
2423
Owen Anderson83e3f672011-08-17 17:44:15 +00002424static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002425 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002426 DecodeStatus S = Success;
2427
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002428 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2429 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2430
2431 // Some instructions always use an additive offset.
2432 switch (Inst.getOpcode()) {
2433 case ARM::t2LDRT:
2434 case ARM::t2LDRBT:
2435 case ARM::t2LDRHT:
2436 case ARM::t2LDRSBT:
2437 case ARM::t2LDRSHT:
2438 imm |= 0x100;
2439 break;
2440 default:
2441 break;
2442 }
2443
Owen Anderson83e3f672011-08-17 17:44:15 +00002444 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2445 CHECK(S, DecodeT2Imm8(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002446
Owen Anderson83e3f672011-08-17 17:44:15 +00002447 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002448}
2449
2450
Owen Anderson83e3f672011-08-17 17:44:15 +00002451static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002452 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002453 DecodeStatus S = Success;
2454
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002455 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
2456 unsigned imm = fieldFromInstruction32(Val, 0, 12);
2457
Owen Anderson83e3f672011-08-17 17:44:15 +00002458 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002459 Inst.addOperand(MCOperand::CreateImm(imm));
2460
Owen Anderson83e3f672011-08-17 17:44:15 +00002461 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002462}
2463
2464
Owen Anderson83e3f672011-08-17 17:44:15 +00002465static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002466 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002467 unsigned imm = fieldFromInstruction16(Insn, 0, 7);
2468
2469 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2470 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2471 Inst.addOperand(MCOperand::CreateImm(imm));
2472
Owen Anderson83e3f672011-08-17 17:44:15 +00002473 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002474}
2475
Owen Anderson83e3f672011-08-17 17:44:15 +00002476static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002477 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002478 DecodeStatus S = Success;
2479
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002480 if (Inst.getOpcode() == ARM::tADDrSP) {
2481 unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
2482 Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
2483
Owen Anderson83e3f672011-08-17 17:44:15 +00002484 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002485 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002486 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002487 } else if (Inst.getOpcode() == ARM::tADDspr) {
2488 unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
2489
2490 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2491 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002492 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002493 }
2494
Owen Anderson83e3f672011-08-17 17:44:15 +00002495 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002496}
2497
Owen Anderson83e3f672011-08-17 17:44:15 +00002498static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002499 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002500 unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
2501 unsigned flags = fieldFromInstruction16(Insn, 0, 3);
2502
2503 Inst.addOperand(MCOperand::CreateImm(imod));
2504 Inst.addOperand(MCOperand::CreateImm(flags));
2505
Owen Anderson83e3f672011-08-17 17:44:15 +00002506 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002507}
2508
Owen Anderson83e3f672011-08-17 17:44:15 +00002509static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002510 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002511 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002512 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2513 unsigned add = fieldFromInstruction32(Insn, 4, 1);
2514
Owen Anderson83e3f672011-08-17 17:44:15 +00002515 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)) ;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002516 Inst.addOperand(MCOperand::CreateImm(add));
2517
Owen Anderson83e3f672011-08-17 17:44:15 +00002518 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002519}
2520
Owen Anderson83e3f672011-08-17 17:44:15 +00002521static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002522 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002523 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002524 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002525}
2526
Owen Anderson83e3f672011-08-17 17:44:15 +00002527static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002528 uint64_t Address, const void *Decoder) {
2529 if (Val == 0xA || Val == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +00002530 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002531
2532 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002533 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002534}
2535
Jim Grosbachc4057822011-08-17 21:58:18 +00002536static DecodeStatus
2537DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
2538 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002539 DecodeStatus S = Success;
2540
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002541 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
2542 if (pred == 0xE || pred == 0xF) {
2543 unsigned opc = fieldFromInstruction32(Insn, 4, 2);
2544 switch (opc) {
2545 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002546 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002547 case 0:
2548 Inst.setOpcode(ARM::t2DSB);
2549 break;
2550 case 1:
2551 Inst.setOpcode(ARM::t2DMB);
2552 break;
2553 case 2:
2554 Inst.setOpcode(ARM::t2ISB);
Owen Anderson83e3f672011-08-17 17:44:15 +00002555 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002556 }
2557
2558 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00002559 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002560 }
2561
2562 unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
2563 brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
2564 brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
2565 brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
2566 brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
2567
Owen Anderson83e3f672011-08-17 17:44:15 +00002568 CHECK(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder));
2569 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002570
Owen Anderson83e3f672011-08-17 17:44:15 +00002571 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002572}
2573
2574// Decode a shifted immediate operand. These basically consist
2575// of an 8-bit value, and a 4-bit directive that specifies either
2576// a splat operation or a rotation.
Owen Anderson83e3f672011-08-17 17:44:15 +00002577static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002578 uint64_t Address, const void *Decoder) {
2579 unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
2580 if (ctrl == 0) {
2581 unsigned byte = fieldFromInstruction32(Val, 8, 2);
2582 unsigned imm = fieldFromInstruction32(Val, 0, 8);
2583 switch (byte) {
2584 case 0:
2585 Inst.addOperand(MCOperand::CreateImm(imm));
2586 break;
2587 case 1:
2588 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
2589 break;
2590 case 2:
2591 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
2592 break;
2593 case 3:
2594 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
2595 (imm << 8) | imm));
2596 break;
2597 }
2598 } else {
2599 unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
2600 unsigned rot = fieldFromInstruction32(Val, 7, 5);
2601 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
2602 Inst.addOperand(MCOperand::CreateImm(imm));
2603 }
2604
Owen Anderson83e3f672011-08-17 17:44:15 +00002605 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002606}
2607
Jim Grosbachc4057822011-08-17 21:58:18 +00002608static DecodeStatus
2609DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
2610 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002611 Inst.addOperand(MCOperand::CreateImm(Val << 1));
Owen Anderson83e3f672011-08-17 17:44:15 +00002612 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002613}
2614
Owen Anderson83e3f672011-08-17 17:44:15 +00002615static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002616 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002617 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002618 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002619}
2620
Owen Anderson83e3f672011-08-17 17:44:15 +00002621static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00002622 uint64_t Address, const void *Decoder) {
2623 switch (Val) {
2624 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002625 return Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00002626 case 0xF: // SY
2627 case 0xE: // ST
2628 case 0xB: // ISH
2629 case 0xA: // ISHST
2630 case 0x7: // NSH
2631 case 0x6: // NSHST
2632 case 0x3: // OSH
2633 case 0x2: // OSHST
2634 break;
2635 }
2636
2637 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002638 return Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00002639}
2640
Owen Anderson83e3f672011-08-17 17:44:15 +00002641static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002642 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002643 if (!Val) return Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002644 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002645 return Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002646}
Owen Andersoncbfc0442011-08-11 21:34:58 +00002647
Owen Anderson83e3f672011-08-17 17:44:15 +00002648static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002649 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002650 DecodeStatus S = Success;
2651
Owen Anderson3f3570a2011-08-12 17:58:32 +00002652 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2653 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2654 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2655
Owen Anderson83e3f672011-08-17 17:44:15 +00002656 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002657
Owen Anderson83e3f672011-08-17 17:44:15 +00002658 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2659 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2660 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2661 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson3f3570a2011-08-12 17:58:32 +00002662
Owen Anderson83e3f672011-08-17 17:44:15 +00002663 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002664}
2665
2666
Owen Anderson83e3f672011-08-17 17:44:15 +00002667static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002668 uint64_t Address, const void *Decoder){
Owen Anderson83e3f672011-08-17 17:44:15 +00002669 DecodeStatus S = Success;
2670
Owen Andersoncbfc0442011-08-11 21:34:58 +00002671 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2672 unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
2673 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
Owen Andersonadf2b092011-08-11 22:08:38 +00002674 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002675
Owen Anderson83e3f672011-08-17 17:44:15 +00002676 CHECK(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002677
Owen Anderson83e3f672011-08-17 17:44:15 +00002678 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
2679 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002680
Owen Anderson83e3f672011-08-17 17:44:15 +00002681 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2682 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2683 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2684 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002685
Owen Anderson83e3f672011-08-17 17:44:15 +00002686 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002687}
2688
Owen Anderson83e3f672011-08-17 17:44:15 +00002689static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002690 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002691 DecodeStatus S = Success;
2692
Owen Anderson7cdbf082011-08-12 18:12:39 +00002693 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2694 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2695 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2696 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2697 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2698 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002699
Owen Anderson14090bf2011-08-18 22:11:02 +00002700 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
Owen Anderson7cdbf082011-08-12 18:12:39 +00002701
Owen Anderson83e3f672011-08-17 17:44:15 +00002702 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2703 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2704 CHECK(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder));
2705 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002706
Owen Anderson83e3f672011-08-17 17:44:15 +00002707 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002708}
2709
Owen Anderson83e3f672011-08-17 17:44:15 +00002710static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002711 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002712 DecodeStatus S = Success;
2713
Owen Anderson7cdbf082011-08-12 18:12:39 +00002714 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2715 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2716 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2717 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2718 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2719 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2720
Owen Anderson14090bf2011-08-18 22:11:02 +00002721 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
Owen Anderson7cdbf082011-08-12 18:12:39 +00002722
Owen Anderson83e3f672011-08-17 17:44:15 +00002723 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2724 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2725 CHECK(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder));
2726 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002727
Owen Anderson83e3f672011-08-17 17:44:15 +00002728 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002729}
Owen Anderson7a2e1772011-08-15 18:44:44 +00002730
Owen Anderson83e3f672011-08-17 17:44:15 +00002731static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002732 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002733 DecodeStatus S = Success;
2734
Owen Anderson7a2e1772011-08-15 18:44:44 +00002735 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2736 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2737 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2738 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2739 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2740
2741 unsigned align = 0;
2742 unsigned index = 0;
2743 switch (size) {
2744 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002745 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002746 case 0:
2747 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002748 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002749 index = fieldFromInstruction32(Insn, 5, 3);
2750 break;
2751 case 1:
2752 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002753 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002754 index = fieldFromInstruction32(Insn, 6, 2);
2755 if (fieldFromInstruction32(Insn, 4, 1))
2756 align = 2;
2757 break;
2758 case 2:
2759 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002760 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002761 index = fieldFromInstruction32(Insn, 7, 1);
2762 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2763 align = 4;
2764 }
2765
Owen Anderson83e3f672011-08-17 17:44:15 +00002766 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002767 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002768 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002769 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002770 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002771 Inst.addOperand(MCOperand::CreateImm(align));
2772 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002773 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002774 }
2775
Owen Anderson83e3f672011-08-17 17:44:15 +00002776 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002777 Inst.addOperand(MCOperand::CreateImm(index));
2778
Owen Anderson83e3f672011-08-17 17:44:15 +00002779 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002780}
2781
Owen Anderson83e3f672011-08-17 17:44:15 +00002782static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002783 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002784 DecodeStatus S = Success;
2785
Owen Anderson7a2e1772011-08-15 18:44:44 +00002786 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2787 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2788 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2789 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2790 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2791
2792 unsigned align = 0;
2793 unsigned index = 0;
2794 switch (size) {
2795 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002796 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002797 case 0:
2798 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002799 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002800 index = fieldFromInstruction32(Insn, 5, 3);
2801 break;
2802 case 1:
2803 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002804 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002805 index = fieldFromInstruction32(Insn, 6, 2);
2806 if (fieldFromInstruction32(Insn, 4, 1))
2807 align = 2;
2808 break;
2809 case 2:
2810 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002811 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002812 index = fieldFromInstruction32(Insn, 7, 1);
2813 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2814 align = 4;
2815 }
2816
2817 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002818 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002819 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002820 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002821 Inst.addOperand(MCOperand::CreateImm(align));
2822 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002823 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002824 }
2825
Owen Anderson83e3f672011-08-17 17:44:15 +00002826 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002827 Inst.addOperand(MCOperand::CreateImm(index));
2828
Owen Anderson83e3f672011-08-17 17:44:15 +00002829 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002830}
2831
2832
Owen Anderson83e3f672011-08-17 17:44:15 +00002833static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002834 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002835 DecodeStatus S = Success;
2836
Owen Anderson7a2e1772011-08-15 18:44:44 +00002837 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2838 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2839 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2840 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2841 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2842
2843 unsigned align = 0;
2844 unsigned index = 0;
2845 unsigned inc = 1;
2846 switch (size) {
2847 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002848 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002849 case 0:
2850 index = fieldFromInstruction32(Insn, 5, 3);
2851 if (fieldFromInstruction32(Insn, 4, 1))
2852 align = 2;
2853 break;
2854 case 1:
2855 index = fieldFromInstruction32(Insn, 6, 2);
2856 if (fieldFromInstruction32(Insn, 4, 1))
2857 align = 4;
2858 if (fieldFromInstruction32(Insn, 5, 1))
2859 inc = 2;
2860 break;
2861 case 2:
2862 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002863 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002864 index = fieldFromInstruction32(Insn, 7, 1);
2865 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2866 align = 8;
2867 if (fieldFromInstruction32(Insn, 6, 1))
2868 inc = 2;
2869 break;
2870 }
2871
Owen Anderson83e3f672011-08-17 17:44:15 +00002872 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2873 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002874 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002875 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002876 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002877 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002878 Inst.addOperand(MCOperand::CreateImm(align));
2879 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002880 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002881 }
2882
Owen Anderson83e3f672011-08-17 17:44:15 +00002883 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2884 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002885 Inst.addOperand(MCOperand::CreateImm(index));
2886
Owen Anderson83e3f672011-08-17 17:44:15 +00002887 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002888}
2889
Owen Anderson83e3f672011-08-17 17:44:15 +00002890static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002891 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002892 DecodeStatus S = Success;
2893
Owen Anderson7a2e1772011-08-15 18:44:44 +00002894 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2895 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2896 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2897 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2898 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2899
2900 unsigned align = 0;
2901 unsigned index = 0;
2902 unsigned inc = 1;
2903 switch (size) {
2904 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002905 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002906 case 0:
2907 index = fieldFromInstruction32(Insn, 5, 3);
2908 if (fieldFromInstruction32(Insn, 4, 1))
2909 align = 2;
2910 break;
2911 case 1:
2912 index = fieldFromInstruction32(Insn, 6, 2);
2913 if (fieldFromInstruction32(Insn, 4, 1))
2914 align = 4;
2915 if (fieldFromInstruction32(Insn, 5, 1))
2916 inc = 2;
2917 break;
2918 case 2:
2919 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002920 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002921 index = fieldFromInstruction32(Insn, 7, 1);
2922 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2923 align = 8;
2924 if (fieldFromInstruction32(Insn, 6, 1))
2925 inc = 2;
2926 break;
2927 }
2928
2929 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002930 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002931 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002932 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002933 Inst.addOperand(MCOperand::CreateImm(align));
2934 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002935 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002936 }
2937
Owen Anderson83e3f672011-08-17 17:44:15 +00002938 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2939 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002940 Inst.addOperand(MCOperand::CreateImm(index));
2941
Owen Anderson83e3f672011-08-17 17:44:15 +00002942 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002943}
2944
2945
Owen Anderson83e3f672011-08-17 17:44:15 +00002946static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002947 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002948 DecodeStatus S = Success;
2949
Owen Anderson7a2e1772011-08-15 18:44:44 +00002950 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2951 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2952 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2953 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2954 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2955
2956 unsigned align = 0;
2957 unsigned index = 0;
2958 unsigned inc = 1;
2959 switch (size) {
2960 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002961 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002962 case 0:
2963 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002964 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002965 index = fieldFromInstruction32(Insn, 5, 3);
2966 break;
2967 case 1:
2968 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002969 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002970 index = fieldFromInstruction32(Insn, 6, 2);
2971 if (fieldFromInstruction32(Insn, 5, 1))
2972 inc = 2;
2973 break;
2974 case 2:
2975 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00002976 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002977 index = fieldFromInstruction32(Insn, 7, 1);
2978 if (fieldFromInstruction32(Insn, 6, 1))
2979 inc = 2;
2980 break;
2981 }
2982
Owen Anderson83e3f672011-08-17 17:44:15 +00002983 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2984 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
2985 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002986
2987 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002988 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002989 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002990 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002991 Inst.addOperand(MCOperand::CreateImm(align));
2992 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002993 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002994 }
2995
Owen Anderson83e3f672011-08-17 17:44:15 +00002996 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2997 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
2998 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002999 Inst.addOperand(MCOperand::CreateImm(index));
3000
Owen Anderson83e3f672011-08-17 17:44:15 +00003001 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003002}
3003
Owen Anderson83e3f672011-08-17 17:44:15 +00003004static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003005 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003006 DecodeStatus S = Success;
3007
Owen Anderson7a2e1772011-08-15 18:44:44 +00003008 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3009 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3010 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3011 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3012 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3013
3014 unsigned align = 0;
3015 unsigned index = 0;
3016 unsigned inc = 1;
3017 switch (size) {
3018 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003019 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003020 case 0:
3021 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003022 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003023 index = fieldFromInstruction32(Insn, 5, 3);
3024 break;
3025 case 1:
3026 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003027 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003028 index = fieldFromInstruction32(Insn, 6, 2);
3029 if (fieldFromInstruction32(Insn, 5, 1))
3030 inc = 2;
3031 break;
3032 case 2:
3033 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00003034 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003035 index = fieldFromInstruction32(Insn, 7, 1);
3036 if (fieldFromInstruction32(Insn, 6, 1))
3037 inc = 2;
3038 break;
3039 }
3040
3041 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003042 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003043 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003044 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003045 Inst.addOperand(MCOperand::CreateImm(align));
3046 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003047 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003048 }
3049
Owen Anderson83e3f672011-08-17 17:44:15 +00003050 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3051 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3052 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003053 Inst.addOperand(MCOperand::CreateImm(index));
3054
Owen Anderson83e3f672011-08-17 17:44:15 +00003055 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003056}
3057
3058
Owen Anderson83e3f672011-08-17 17:44:15 +00003059static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003060 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003061 DecodeStatus S = Success;
3062
Owen Anderson7a2e1772011-08-15 18:44:44 +00003063 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3064 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3065 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3066 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3067 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3068
3069 unsigned align = 0;
3070 unsigned index = 0;
3071 unsigned inc = 1;
3072 switch (size) {
3073 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003074 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003075 case 0:
3076 if (fieldFromInstruction32(Insn, 4, 1))
3077 align = 4;
3078 index = fieldFromInstruction32(Insn, 5, 3);
3079 break;
3080 case 1:
3081 if (fieldFromInstruction32(Insn, 4, 1))
3082 align = 8;
3083 index = fieldFromInstruction32(Insn, 6, 2);
3084 if (fieldFromInstruction32(Insn, 5, 1))
3085 inc = 2;
3086 break;
3087 case 2:
3088 if (fieldFromInstruction32(Insn, 4, 2))
3089 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3090 index = fieldFromInstruction32(Insn, 7, 1);
3091 if (fieldFromInstruction32(Insn, 6, 1))
3092 inc = 2;
3093 break;
3094 }
3095
Owen Anderson83e3f672011-08-17 17:44:15 +00003096 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3097 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3098 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3099 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003100
3101 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003102 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003103 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003104 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003105 Inst.addOperand(MCOperand::CreateImm(align));
3106 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003107 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003108 }
3109
Owen Anderson83e3f672011-08-17 17:44:15 +00003110 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3111 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3112 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3113 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003114 Inst.addOperand(MCOperand::CreateImm(index));
3115
Owen Anderson83e3f672011-08-17 17:44:15 +00003116 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003117}
3118
Owen Anderson83e3f672011-08-17 17:44:15 +00003119static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003120 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003121 DecodeStatus S = Success;
3122
Owen Anderson7a2e1772011-08-15 18:44:44 +00003123 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3124 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3125 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3126 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3127 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3128
3129 unsigned align = 0;
3130 unsigned index = 0;
3131 unsigned inc = 1;
3132 switch (size) {
3133 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003134 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003135 case 0:
3136 if (fieldFromInstruction32(Insn, 4, 1))
3137 align = 4;
3138 index = fieldFromInstruction32(Insn, 5, 3);
3139 break;
3140 case 1:
3141 if (fieldFromInstruction32(Insn, 4, 1))
3142 align = 8;
3143 index = fieldFromInstruction32(Insn, 6, 2);
3144 if (fieldFromInstruction32(Insn, 5, 1))
3145 inc = 2;
3146 break;
3147 case 2:
3148 if (fieldFromInstruction32(Insn, 4, 2))
3149 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3150 index = fieldFromInstruction32(Insn, 7, 1);
3151 if (fieldFromInstruction32(Insn, 6, 1))
3152 inc = 2;
3153 break;
3154 }
3155
3156 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003157 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003158 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003159 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003160 Inst.addOperand(MCOperand::CreateImm(align));
3161 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003162 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003163 }
3164
Owen Anderson83e3f672011-08-17 17:44:15 +00003165 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3166 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3167 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3168 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003169 Inst.addOperand(MCOperand::CreateImm(index));
3170
Owen Anderson83e3f672011-08-17 17:44:15 +00003171 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003172}
3173