blob: a476df0b2b43278e24f51014619f013b7cb5c187 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Grosbach31b3e682008-09-11 21:41:29 +000010// This file describes the ARM VFP instruction set.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000011//
12//===----------------------------------------------------------------------===//
13
Dan Gohmanf17a25c2007-07-18 16:29:46 +000014def SDT_FTOI :
15SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
16def SDT_ITOF :
17SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
18def SDT_CMPFP0 :
19SDTypeProfile<0, 1, [SDTCisFP<0>]>;
20def SDT_FMDRR :
21SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
22 SDTCisSameAs<1, 2>]>;
23
Evan Chengc63e15e2008-11-11 02:11:05 +000024def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
25def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
26def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
27def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
Chris Lattner3d254552008-01-15 22:02:54 +000028def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>;
Evan Chengc63e15e2008-11-11 02:11:05 +000029def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
30def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>;
31def arm_fmdrr : SDNode<"ARMISD::FMDRR", SDT_FMDRR>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032
33//===----------------------------------------------------------------------===//
34// Load / store Instructions.
35//
36
Dan Gohman5574cc72008-12-03 18:15:48 +000037let canFoldAsLoad = 1 in {
Evan Chengbb786b32008-11-11 21:48:44 +000038def FLDD : ADI5<0b1101, 0b01, (outs DPR:$dst), (ins addrmode5:$addr),
David Goodwin35d49122009-09-21 20:52:17 +000039 IIC_fpLoad64, "fldd", " $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040 [(set DPR:$dst, (load addrmode5:$addr))]>;
41
Evan Chengbb786b32008-11-11 21:48:44 +000042def FLDS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr),
David Goodwin35d49122009-09-21 20:52:17 +000043 IIC_fpLoad32, "flds", " $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044 [(set SPR:$dst, (load addrmode5:$addr))]>;
Dan Gohman5574cc72008-12-03 18:15:48 +000045} // canFoldAsLoad
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046
Evan Chengbb786b32008-11-11 21:48:44 +000047def FSTD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr),
David Goodwin35d49122009-09-21 20:52:17 +000048 IIC_fpStore64, "fstd", " $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000049 [(store DPR:$src, addrmode5:$addr)]>;
50
Evan Chengbb786b32008-11-11 21:48:44 +000051def FSTS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr),
David Goodwin35d49122009-09-21 20:52:17 +000052 IIC_fpStore32, "fsts", " $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000053 [(store SPR:$src, addrmode5:$addr)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
55//===----------------------------------------------------------------------===//
56// Load / store multiple Instructions.
57//
58
Chris Lattnerca4e0fe2008-01-10 05:12:37 +000059let mayLoad = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +000060def FLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
David Goodwin35d49122009-09-21 20:52:17 +000061 variable_ops), IIC_fpLoadm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 "fldm${addr:submode}d${p} ${addr:base}, $dst1",
Evan Chengbb786b32008-11-11 21:48:44 +000063 []> {
64 let Inst{20} = 1;
65}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066
Evan Chengb783fa32007-07-19 01:14:50 +000067def FLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
David Goodwin35d49122009-09-21 20:52:17 +000068 variable_ops), IIC_fpLoadm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000069 "fldm${addr:submode}s${p} ${addr:base}, $dst1",
Evan Chengbb786b32008-11-11 21:48:44 +000070 []> {
71 let Inst{20} = 1;
72}
Chris Lattnerca4e0fe2008-01-10 05:12:37 +000073}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000074
Chris Lattner6887b142008-01-06 08:36:04 +000075let mayStore = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +000076def FSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
David Goodwin35d49122009-09-21 20:52:17 +000077 variable_ops), IIC_fpStorem,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078 "fstm${addr:submode}d${p} ${addr:base}, $src1",
Evan Chengbb786b32008-11-11 21:48:44 +000079 []> {
80 let Inst{20} = 0;
81}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082
Evan Chengb783fa32007-07-19 01:14:50 +000083def FSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
David Goodwin35d49122009-09-21 20:52:17 +000084 variable_ops), IIC_fpStorem,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000085 "fstm${addr:submode}s${p} ${addr:base}, $src1",
Evan Chengbb786b32008-11-11 21:48:44 +000086 []> {
87 let Inst{20} = 0;
88}
Chris Lattner6887b142008-01-06 08:36:04 +000089} // mayStore
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090
91// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
92
93//===----------------------------------------------------------------------===//
94// FP Binary Operations.
95//
96
Evan Chengc63e15e2008-11-11 02:11:05 +000097def FADDD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +000098 IIC_fpALU64, "faddd", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000099 [(set DPR:$dst, (fadd DPR:$a, DPR:$b))]>;
100
David Goodwindd19ce42009-08-04 17:53:06 +0000101def FADDS : ASbIn<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000102 IIC_fpALU32, "fadds", " $dst, $a, $b",
David Goodwindd19ce42009-08-04 17:53:06 +0000103 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104
Evan Cheng11838a82008-11-12 07:18:38 +0000105// These are encoded as unary instructions.
Evan Chengdf6703e2009-07-20 02:12:31 +0000106let Defs = [FPSCR] in {
Evan Cheng11838a82008-11-12 07:18:38 +0000107def FCMPED : ADuI<0b11101011, 0b0100, 0b1100, (outs), (ins DPR:$a, DPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000108 IIC_fpCMP64, "fcmped", " $a, $b",
Evan Cheng11838a82008-11-12 07:18:38 +0000109 [(arm_cmpfp DPR:$a, DPR:$b)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000110
Evan Cheng11838a82008-11-12 07:18:38 +0000111def FCMPES : ASuI<0b11101011, 0b0100, 0b1100, (outs), (ins SPR:$a, SPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000112 IIC_fpCMP32, "fcmpes", " $a, $b",
Evan Cheng11838a82008-11-12 07:18:38 +0000113 [(arm_cmpfp SPR:$a, SPR:$b)]>;
Evan Chengdf6703e2009-07-20 02:12:31 +0000114}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000115
Evan Chengc63e15e2008-11-11 02:11:05 +0000116def FDIVD : ADbI<0b11101000, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000117 IIC_fpDIV64, "fdivd", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118 [(set DPR:$dst, (fdiv DPR:$a, DPR:$b))]>;
119
Evan Chengc63e15e2008-11-11 02:11:05 +0000120def FDIVS : ASbI<0b11101000, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000121 IIC_fpDIV32, "fdivs", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
123
Evan Chengc63e15e2008-11-11 02:11:05 +0000124def FMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000125 IIC_fpMUL64, "fmuld", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 [(set DPR:$dst, (fmul DPR:$a, DPR:$b))]>;
127
David Goodwindd19ce42009-08-04 17:53:06 +0000128def FMULS : ASbIn<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000129 IIC_fpMUL32, "fmuls", " $dst, $a, $b",
David Goodwindd19ce42009-08-04 17:53:06 +0000130 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131
Evan Chengc63e15e2008-11-11 02:11:05 +0000132def FNMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000133 IIC_fpMUL64, "fnmuld", " $dst, $a, $b",
Evan Chengc63e15e2008-11-11 02:11:05 +0000134 [(set DPR:$dst, (fneg (fmul DPR:$a, DPR:$b)))]> {
135 let Inst{6} = 1;
136}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000137
Evan Chengc63e15e2008-11-11 02:11:05 +0000138def FNMULS : ASbI<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000139 IIC_fpMUL32, "fnmuls", " $dst, $a, $b",
Evan Chengc63e15e2008-11-11 02:11:05 +0000140 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]> {
141 let Inst{6} = 1;
142}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143
144// Match reassociated forms only if not sign dependent rounding.
145def : Pat<(fmul (fneg DPR:$a), DPR:$b),
146 (FNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
147def : Pat<(fmul (fneg SPR:$a), SPR:$b),
148 (FNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
149
150
Evan Chengc63e15e2008-11-11 02:11:05 +0000151def FSUBD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000152 IIC_fpALU64, "fsubd", " $dst, $a, $b",
Evan Chengb4d2a362008-11-13 07:59:48 +0000153 [(set DPR:$dst, (fsub DPR:$a, DPR:$b))]> {
154 let Inst{6} = 1;
155}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156
David Goodwindd19ce42009-08-04 17:53:06 +0000157def FSUBS : ASbIn<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000158 IIC_fpALU32, "fsubs", " $dst, $a, $b",
David Goodwindd19ce42009-08-04 17:53:06 +0000159 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]> {
Evan Chengb4d2a362008-11-13 07:59:48 +0000160 let Inst{6} = 1;
161}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162
163//===----------------------------------------------------------------------===//
164// FP Unary Operations.
165//
166
Evan Chengc63e15e2008-11-11 02:11:05 +0000167def FABSD : ADuI<0b11101011, 0b0000, 0b1100, (outs DPR:$dst), (ins DPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000168 IIC_fpUNA64, "fabsd", " $dst, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000169 [(set DPR:$dst, (fabs DPR:$a))]>;
170
David Goodwinbc7c05e2009-08-04 20:39:05 +0000171def FABSS : ASuIn<0b11101011, 0b0000, 0b1100, (outs SPR:$dst), (ins SPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000172 IIC_fpUNA32, "fabss", " $dst, $a",
David Goodwinbc7c05e2009-08-04 20:39:05 +0000173 [(set SPR:$dst, (fabs SPR:$a))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174
Evan Chengdf6703e2009-07-20 02:12:31 +0000175let Defs = [FPSCR] in {
Evan Chengc63e15e2008-11-11 02:11:05 +0000176def FCMPEZD : ADuI<0b11101011, 0b0101, 0b1100, (outs), (ins DPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000177 IIC_fpCMP64, "fcmpezd", " $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000178 [(arm_cmpfp0 DPR:$a)]>;
179
Evan Chengc63e15e2008-11-11 02:11:05 +0000180def FCMPEZS : ASuI<0b11101011, 0b0101, 0b1100, (outs), (ins SPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000181 IIC_fpCMP32, "fcmpezs", " $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000182 [(arm_cmpfp0 SPR:$a)]>;
Evan Chengdf6703e2009-07-20 02:12:31 +0000183}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184
Evan Chengc63e15e2008-11-11 02:11:05 +0000185def FCVTDS : ASuI<0b11101011, 0b0111, 0b1100, (outs DPR:$dst), (ins SPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000186 IIC_fpCVTDS, "fcvtds", " $dst, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187 [(set DPR:$dst, (fextend SPR:$a))]>;
188
Evan Chengc63e15e2008-11-11 02:11:05 +0000189// Special case encoding: bits 11-8 is 0b1011.
David Goodwince9fbbe2009-07-10 17:03:29 +0000190def FCVTSD : VFPAI<(outs SPR:$dst), (ins DPR:$a), VFPUnaryFrm,
David Goodwin35d49122009-09-21 20:52:17 +0000191 IIC_fpCVTSD, "fcvtsd", " $dst, $a",
David Goodwince9fbbe2009-07-10 17:03:29 +0000192 [(set SPR:$dst, (fround DPR:$a))]> {
Evan Chengc63e15e2008-11-11 02:11:05 +0000193 let Inst{27-23} = 0b11101;
194 let Inst{21-16} = 0b110111;
195 let Inst{11-8} = 0b1011;
196 let Inst{7-4} = 0b1100;
197}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000198
Evan Chengd97d7142009-06-12 20:46:18 +0000199let neverHasSideEffects = 1 in {
Evan Chengc63e15e2008-11-11 02:11:05 +0000200def FCPYD : ADuI<0b11101011, 0b0000, 0b0100, (outs DPR:$dst), (ins DPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000201 IIC_fpUNA64, "fcpyd", " $dst, $a", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000202
Evan Chengc63e15e2008-11-11 02:11:05 +0000203def FCPYS : ASuI<0b11101011, 0b0000, 0b0100, (outs SPR:$dst), (ins SPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000204 IIC_fpUNA32, "fcpys", " $dst, $a", []>;
Evan Chengd97d7142009-06-12 20:46:18 +0000205} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206
Evan Chengc63e15e2008-11-11 02:11:05 +0000207def FNEGD : ADuI<0b11101011, 0b0001, 0b0100, (outs DPR:$dst), (ins DPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000208 IIC_fpUNA64, "fnegd", " $dst, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000209 [(set DPR:$dst, (fneg DPR:$a))]>;
210
David Goodwinbc7c05e2009-08-04 20:39:05 +0000211def FNEGS : ASuIn<0b11101011, 0b0001, 0b0100, (outs SPR:$dst), (ins SPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000212 IIC_fpUNA32, "fnegs", " $dst, $a",
David Goodwinbc7c05e2009-08-04 20:39:05 +0000213 [(set SPR:$dst, (fneg SPR:$a))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214
Evan Chengc63e15e2008-11-11 02:11:05 +0000215def FSQRTD : ADuI<0b11101011, 0b0001, 0b1100, (outs DPR:$dst), (ins DPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000216 IIC_fpSQRT64, "fsqrtd", " $dst, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217 [(set DPR:$dst, (fsqrt DPR:$a))]>;
218
Evan Chengc63e15e2008-11-11 02:11:05 +0000219def FSQRTS : ASuI<0b11101011, 0b0001, 0b1100, (outs SPR:$dst), (ins SPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000220 IIC_fpSQRT32, "fsqrts", " $dst, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221 [(set SPR:$dst, (fsqrt SPR:$a))]>;
222
223//===----------------------------------------------------------------------===//
224// FP <-> GPR Copies. Int <-> FP Conversions.
225//
226
Evan Cheng74273382008-11-12 06:41:41 +0000227def FMRS : AVConv2I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src),
David Goodwin35d49122009-09-21 20:52:17 +0000228 IIC_fpMOVSI, "fmrs", " $dst, $src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229 [(set GPR:$dst, (bitconvert SPR:$src))]>;
230
Evan Cheng74273382008-11-12 06:41:41 +0000231def FMSR : AVConv4I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src),
David Goodwin35d49122009-09-21 20:52:17 +0000232 IIC_fpMOVIS, "fmsr", " $dst, $src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233 [(set SPR:$dst, (bitconvert GPR:$src))]>;
234
Evan Cheng74273382008-11-12 06:41:41 +0000235def FMRRD : AVConv3I<0b11000101, 0b1011,
Evan Cheng9d3cc182008-11-11 19:40:26 +0000236 (outs GPR:$dst1, GPR:$dst2), (ins DPR:$src),
David Goodwin35d49122009-09-21 20:52:17 +0000237 IIC_fpMOVDI, "fmrrd", " $dst1, $dst2, $src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238 [/* FIXME: Can't write pattern for multiple result instr*/]>;
239
240// FMDHR: GPR -> SPR
241// FMDLR: GPR -> SPR
242
Evan Cheng74165932008-12-11 22:02:02 +0000243def FMDRR : AVConv5I<0b11000100, 0b1011,
244 (outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
David Goodwin35d49122009-09-21 20:52:17 +0000245 IIC_fpMOVID, "fmdrr", " $dst, $src1, $src2",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]>;
247
248// FMRDH: SPR -> GPR
249// FMRDL: SPR -> GPR
250// FMRRS: SPR -> GPR
251// FMRX : SPR system reg -> GPR
252
253// FMSRR: GPR -> SPR
254
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255// FMXR: GPR -> VFP Sstem reg
256
257
258// Int to FP:
259
Evan Cheng74273382008-11-12 06:41:41 +0000260def FSITOD : AVConv1I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000261 IIC_fpCVTID, "fsitod", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000262 [(set DPR:$dst, (arm_sitof SPR:$a))]> {
Evan Chengbd05c5f2008-11-15 00:40:57 +0000263 let Inst{7} = 1;
Evan Cheng9d3cc182008-11-11 19:40:26 +0000264}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265
David Goodwin4b358db2009-08-10 22:17:39 +0000266def FSITOS : AVConv1In<0b11101011, 0b1000, 0b1010, (outs SPR:$dst),(ins SPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000267 IIC_fpCVTIS, "fsitos", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000268 [(set SPR:$dst, (arm_sitof SPR:$a))]> {
Evan Chengbd05c5f2008-11-15 00:40:57 +0000269 let Inst{7} = 1;
Evan Cheng9d3cc182008-11-11 19:40:26 +0000270}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271
Evan Cheng74273382008-11-12 06:41:41 +0000272def FUITOD : AVConv1I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000273 IIC_fpCVTID, "fuitod", " $dst, $a",
Evan Chengbd05c5f2008-11-15 00:40:57 +0000274 [(set DPR:$dst, (arm_uitof SPR:$a))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275
David Goodwin4b358db2009-08-10 22:17:39 +0000276def FUITOS : AVConv1In<0b11101011, 0b1000, 0b1010, (outs SPR:$dst),(ins SPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000277 IIC_fpCVTIS, "fuitos", " $dst, $a",
Evan Chengbd05c5f2008-11-15 00:40:57 +0000278 [(set SPR:$dst, (arm_uitof SPR:$a))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279
280// FP to Int:
281// Always set Z bit in the instruction, i.e. "round towards zero" variants.
282
Evan Cheng74273382008-11-12 06:41:41 +0000283def FTOSIZD : AVConv1I<0b11101011, 0b1101, 0b1011,
Evan Cheng9d3cc182008-11-11 19:40:26 +0000284 (outs SPR:$dst), (ins DPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000285 IIC_fpCVTDI, "ftosizd", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000286 [(set SPR:$dst, (arm_ftosi DPR:$a))]> {
287 let Inst{7} = 1; // Z bit
288}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289
David Goodwin4b358db2009-08-10 22:17:39 +0000290def FTOSIZS : AVConv1In<0b11101011, 0b1101, 0b1010,
291 (outs SPR:$dst), (ins SPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000292 IIC_fpCVTSI, "ftosizs", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000293 [(set SPR:$dst, (arm_ftosi SPR:$a))]> {
294 let Inst{7} = 1; // Z bit
295}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296
Evan Cheng74273382008-11-12 06:41:41 +0000297def FTOUIZD : AVConv1I<0b11101011, 0b1100, 0b1011,
Evan Cheng9d3cc182008-11-11 19:40:26 +0000298 (outs SPR:$dst), (ins DPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000299 IIC_fpCVTDI, "ftouizd", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000300 [(set SPR:$dst, (arm_ftoui DPR:$a))]> {
301 let Inst{7} = 1; // Z bit
302}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303
David Goodwin4b358db2009-08-10 22:17:39 +0000304def FTOUIZS : AVConv1In<0b11101011, 0b1100, 0b1010,
305 (outs SPR:$dst), (ins SPR:$a),
David Goodwin35d49122009-09-21 20:52:17 +0000306 IIC_fpCVTSI, "ftouizs", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000307 [(set SPR:$dst, (arm_ftoui SPR:$a))]> {
308 let Inst{7} = 1; // Z bit
309}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310
311//===----------------------------------------------------------------------===//
312// FP FMA Operations.
313//
314
Evan Chengc63e15e2008-11-11 02:11:05 +0000315def FMACD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000316 IIC_fpMAC64, "fmacd", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
318 RegConstraint<"$dstin = $dst">;
319
David Goodwindd19ce42009-08-04 17:53:06 +0000320def FMACS : ASbIn<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000321 IIC_fpMAC32, "fmacs", " $dst, $a, $b",
David Goodwindd19ce42009-08-04 17:53:06 +0000322 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
323 RegConstraint<"$dstin = $dst">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324
Evan Chengc63e15e2008-11-11 02:11:05 +0000325def FMSCD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000326 IIC_fpMAC64, "fmscd", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
328 RegConstraint<"$dstin = $dst">;
329
Evan Chengc63e15e2008-11-11 02:11:05 +0000330def FMSCS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000331 IIC_fpMAC32, "fmscs", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
333 RegConstraint<"$dstin = $dst">;
334
Evan Chengc63e15e2008-11-11 02:11:05 +0000335def FNMACD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000336 IIC_fpMAC64, "fnmacd", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
Evan Chengc63e15e2008-11-11 02:11:05 +0000338 RegConstraint<"$dstin = $dst"> {
339 let Inst{6} = 1;
340}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341
David Goodwindd19ce42009-08-04 17:53:06 +0000342def FNMACS : ASbIn<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000343 IIC_fpMAC32, "fnmacs", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Evan Chengc63e15e2008-11-11 02:11:05 +0000345 RegConstraint<"$dstin = $dst"> {
346 let Inst{6} = 1;
347}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000348
David Goodwinf31748c2009-08-04 18:44:29 +0000349def : Pat<(fsub DPR:$dstin, (fmul DPR:$a, DPR:$b)),
350 (FNMACD DPR:$dstin, DPR:$a, DPR:$b)>, Requires<[DontUseNEONForFP]>;
351def : Pat<(fsub SPR:$dstin, (fmul SPR:$a, SPR:$b)),
352 (FNMACS SPR:$dstin, SPR:$a, SPR:$b)>, Requires<[DontUseNEONForFP]>;
353
Evan Chengc63e15e2008-11-11 02:11:05 +0000354def FNMSCD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000355 IIC_fpMAC64, "fnmscd", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
Evan Chengc63e15e2008-11-11 02:11:05 +0000357 RegConstraint<"$dstin = $dst"> {
358 let Inst{6} = 1;
359}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360
Evan Chengc63e15e2008-11-11 02:11:05 +0000361def FNMSCS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
David Goodwin35d49122009-09-21 20:52:17 +0000362 IIC_fpMAC32, "fnmscs", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Evan Chengc63e15e2008-11-11 02:11:05 +0000364 RegConstraint<"$dstin = $dst"> {
365 let Inst{6} = 1;
366}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367
368//===----------------------------------------------------------------------===//
369// FP Conditional moves.
370//
371
Evan Cheng9d3cc182008-11-11 19:40:26 +0000372def FCPYDcc : ADuI<0b11101011, 0b0000, 0b0100,
373 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
David Goodwin35d49122009-09-21 20:52:17 +0000374 IIC_fpUNA64, "fcpyd", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000375 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
376 RegConstraint<"$false = $dst">;
377
Evan Cheng9d3cc182008-11-11 19:40:26 +0000378def FCPYScc : ASuI<0b11101011, 0b0000, 0b0100,
379 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
David Goodwin35d49122009-09-21 20:52:17 +0000380 IIC_fpUNA32, "fcpys", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000381 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
382 RegConstraint<"$false = $dst">;
383
Evan Cheng9d3cc182008-11-11 19:40:26 +0000384def FNEGDcc : ADuI<0b11101011, 0b0001, 0b0100,
385 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
David Goodwin35d49122009-09-21 20:52:17 +0000386 IIC_fpUNA64, "fnegd", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
388 RegConstraint<"$false = $dst">;
389
Evan Cheng9d3cc182008-11-11 19:40:26 +0000390def FNEGScc : ASuI<0b11101011, 0b0001, 0b0100,
391 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
David Goodwin35d49122009-09-21 20:52:17 +0000392 IIC_fpUNA32, "fnegs", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000393 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
394 RegConstraint<"$false = $dst">;
Evan Cheng9d3cc182008-11-11 19:40:26 +0000395
396
397//===----------------------------------------------------------------------===//
398// Misc.
399//
400
Evan Chengdf6703e2009-07-20 02:12:31 +0000401let Defs = [CPSR], Uses = [FPSCR] in
David Goodwin35d49122009-09-21 20:52:17 +0000402def FMSTAT : VFPAI<(outs), (ins), VFPMiscFrm, IIC_fpSTAT, "fmstat", "", [(arm_fmstat)]> {
Evan Chengbb786b32008-11-11 21:48:44 +0000403 let Inst{27-20} = 0b11101111;
404 let Inst{19-16} = 0b0001;
405 let Inst{15-12} = 0b1111;
406 let Inst{11-8} = 0b1010;
407 let Inst{7} = 0;
408 let Inst{4} = 1;
409}