blob: 2393ed16b8e65de469d19f4cf9efd6327857329a [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
68def NEONvduplaneq : SDNode<"ARMISD::VDUPLANEQ",
69 SDTypeProfile<1, 2, [SDTCisVT<2, i32>]>>;
70
Bob Wilson055a90d2009-08-05 00:49:09 +000071def SDTARMVLD2 : SDTypeProfile<2, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<2>]>;
72def SDTARMVLD3 : SDTypeProfile<3, 1, [SDTCisSameAs<0, 1>,
73 SDTCisSameAs<0, 2>, SDTCisPtrTy<3>]>;
74def SDTARMVLD4 : SDTypeProfile<4, 1, [SDTCisSameAs<0, 1>,
75 SDTCisSameAs<0, 2>,
76 SDTCisSameAs<0, 3>, SDTCisPtrTy<4>]>;
77def NEONvld2d : SDNode<"ARMISD::VLD2D", SDTARMVLD2,
78 [SDNPHasChain, SDNPMayLoad]>;
79def NEONvld3d : SDNode<"ARMISD::VLD3D", SDTARMVLD3,
80 [SDNPHasChain, SDNPMayLoad]>;
81def NEONvld4d : SDNode<"ARMISD::VLD4D", SDTARMVLD4,
82 [SDNPHasChain, SDNPMayLoad]>;
Bob Wilsond2a2e002009-08-04 00:36:16 +000083
Bob Wilsone60fee02009-06-22 23:27:02 +000084//===----------------------------------------------------------------------===//
85// NEON operand definitions
86//===----------------------------------------------------------------------===//
87
88// addrmode_neonldstm := reg
89//
90/* TODO: Take advantage of vldm.
91def addrmode_neonldstm : Operand<i32>,
92 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
93 let PrintMethod = "printAddrNeonLdStMOperand";
94 let MIOperandInfo = (ops GPR, i32imm);
95}
96*/
97
98//===----------------------------------------------------------------------===//
99// NEON load / store instructions
100//===----------------------------------------------------------------------===//
101
102/* TODO: Take advantage of vldm.
103let mayLoad = 1 in {
104def VLDMD : NI<(outs),
105 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000106 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000107 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000108 []> {
109 let Inst{27-25} = 0b110;
110 let Inst{20} = 1;
111 let Inst{11-9} = 0b101;
112}
Bob Wilsone60fee02009-06-22 23:27:02 +0000113
114def VLDMS : NI<(outs),
115 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000116 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000117 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000118 []> {
119 let Inst{27-25} = 0b110;
120 let Inst{20} = 1;
121 let Inst{11-9} = 0b101;
122}
Bob Wilsone60fee02009-06-22 23:27:02 +0000123}
124*/
125
126// Use vldmia to load a Q register as a D register pair.
127def VLDRQ : NI<(outs QPR:$dst), (ins GPR:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000128 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000129 "vldmia $addr, ${dst:dregpair}",
Evan Chengdabc6c02009-07-08 22:51:32 +0000130 [(set QPR:$dst, (v2f64 (load GPR:$addr)))]> {
131 let Inst{27-25} = 0b110;
132 let Inst{24} = 0; // P bit
133 let Inst{23} = 1; // U bit
134 let Inst{20} = 1;
135 let Inst{11-9} = 0b101;
136}
Bob Wilsone60fee02009-06-22 23:27:02 +0000137
138// Use vstmia to store a Q register as a D register pair.
139def VSTRQ : NI<(outs), (ins QPR:$src, GPR:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000140 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000141 "vstmia $addr, ${src:dregpair}",
Evan Chengdabc6c02009-07-08 22:51:32 +0000142 [(store (v2f64 QPR:$src), GPR:$addr)]> {
143 let Inst{27-25} = 0b110;
144 let Inst{24} = 0; // P bit
145 let Inst{23} = 1; // U bit
146 let Inst{20} = 0;
147 let Inst{11-9} = 0b101;
148}
Bob Wilsone60fee02009-06-22 23:27:02 +0000149
150
Bob Wilsoned592c02009-07-08 18:11:30 +0000151// VLD1 : Vector Load (multiple single elements)
152class VLD1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
153 : NLdSt<(outs DPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000154 NoItinerary,
Bob Wilson560d2d02009-08-04 21:39:33 +0000155 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000156 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000157class VLD1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
158 : NLdSt<(outs QPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000159 NoItinerary,
Bob Wilsoned592c02009-07-08 18:11:30 +0000160 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000161 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000162
Bob Wilsond3902f72009-07-29 16:39:22 +0000163def VLD1d8 : VLD1D<"vld1.8", v8i8, int_arm_neon_vld1i>;
164def VLD1d16 : VLD1D<"vld1.16", v4i16, int_arm_neon_vld1i>;
165def VLD1d32 : VLD1D<"vld1.32", v2i32, int_arm_neon_vld1i>;
166def VLD1df : VLD1D<"vld1.32", v2f32, int_arm_neon_vld1f>;
167def VLD1d64 : VLD1D<"vld1.64", v1i64, int_arm_neon_vld1i>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000168
Bob Wilsond3902f72009-07-29 16:39:22 +0000169def VLD1q8 : VLD1Q<"vld1.8", v16i8, int_arm_neon_vld1i>;
170def VLD1q16 : VLD1Q<"vld1.16", v8i16, int_arm_neon_vld1i>;
171def VLD1q32 : VLD1Q<"vld1.32", v4i32, int_arm_neon_vld1i>;
172def VLD1qf : VLD1Q<"vld1.32", v4f32, int_arm_neon_vld1f>;
173def VLD1q64 : VLD1Q<"vld1.64", v2i64, int_arm_neon_vld1i>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000174
Bob Wilsonf7e1ae32009-07-08 20:32:02 +0000175// VST1 : Vector Store (multiple single elements)
176class VST1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
177 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +0000178 NoItinerary,
Bob Wilson560d2d02009-08-04 21:39:33 +0000179 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000180 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
Bob Wilsonf7e1ae32009-07-08 20:32:02 +0000181class VST1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
182 : NLdSt<(outs), (ins addrmode6:$addr, QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +0000183 NoItinerary,
Bob Wilsonf7e1ae32009-07-08 20:32:02 +0000184 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000185 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
Bob Wilsonf7e1ae32009-07-08 20:32:02 +0000186
Bob Wilsond3902f72009-07-29 16:39:22 +0000187def VST1d8 : VST1D<"vst1.8", v8i8, int_arm_neon_vst1i>;
188def VST1d16 : VST1D<"vst1.16", v4i16, int_arm_neon_vst1i>;
189def VST1d32 : VST1D<"vst1.32", v2i32, int_arm_neon_vst1i>;
190def VST1df : VST1D<"vst1.32", v2f32, int_arm_neon_vst1f>;
191def VST1d64 : VST1D<"vst1.64", v1i64, int_arm_neon_vst1i>;
Bob Wilsonf7e1ae32009-07-08 20:32:02 +0000192
Bob Wilsond3902f72009-07-29 16:39:22 +0000193def VST1q8 : VST1Q<"vst1.8", v16i8, int_arm_neon_vst1i>;
194def VST1q16 : VST1Q<"vst1.16", v8i16, int_arm_neon_vst1i>;
195def VST1q32 : VST1Q<"vst1.32", v4i32, int_arm_neon_vst1i>;
196def VST1qf : VST1Q<"vst1.32", v4f32, int_arm_neon_vst1f>;
197def VST1q64 : VST1Q<"vst1.64", v2i64, int_arm_neon_vst1i>;
Bob Wilsonf7e1ae32009-07-08 20:32:02 +0000198
Bob Wilson055a90d2009-08-05 00:49:09 +0000199// VLD2 : Vector Load (multiple 2-element structures)
200class VLD2D<string OpcodeStr>
201 : NLdSt<(outs DPR:$dst1, DPR:$dst2), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000202 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000203 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), []>;
204
205def VLD2d8 : VLD2D<"vld2.8">;
206def VLD2d16 : VLD2D<"vld2.16">;
207def VLD2d32 : VLD2D<"vld2.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000208
209// VLD3 : Vector Load (multiple 3-element structures)
210class VLD3D<string OpcodeStr>
211 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000212 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000213 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), []>;
214
215def VLD3d8 : VLD3D<"vld3.8">;
216def VLD3d16 : VLD3D<"vld3.16">;
217def VLD3d32 : VLD3D<"vld3.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000218
219// VLD4 : Vector Load (multiple 4-element structures)
220class VLD4D<string OpcodeStr>
221 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
222 (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000223 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000224 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"), []>;
225
226def VLD4d8 : VLD4D<"vld4.8">;
227def VLD4d16 : VLD4D<"vld4.16">;
228def VLD4d32 : VLD4D<"vld4.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000229
Bob Wilsoned592c02009-07-08 18:11:30 +0000230
Bob Wilsone60fee02009-06-22 23:27:02 +0000231//===----------------------------------------------------------------------===//
232// NEON pattern fragments
233//===----------------------------------------------------------------------===//
234
235// Extract D sub-registers of Q registers.
236// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
237def SubReg_i8_reg : SDNodeXForm<imm, [{
238 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
239}]>;
240def SubReg_i16_reg : SDNodeXForm<imm, [{
241 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
242}]>;
243def SubReg_i32_reg : SDNodeXForm<imm, [{
244 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
245}]>;
246def SubReg_f64_reg : SDNodeXForm<imm, [{
247 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
248}]>;
249
250// Translate lane numbers from Q registers to D subregs.
251def SubReg_i8_lane : SDNodeXForm<imm, [{
252 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
253}]>;
254def SubReg_i16_lane : SDNodeXForm<imm, [{
255 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
256}]>;
257def SubReg_i32_lane : SDNodeXForm<imm, [{
258 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
259}]>;
260
261//===----------------------------------------------------------------------===//
262// Instruction Classes
263//===----------------------------------------------------------------------===//
264
265// Basic 2-register operations, both double- and quad-register.
266class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
267 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
268 ValueType ResTy, ValueType OpTy, SDNode OpNode>
269 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000270 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000271 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
272class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
273 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
274 ValueType ResTy, ValueType OpTy, SDNode OpNode>
275 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000276 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000277 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
278
279// Basic 2-register intrinsics, both double- and quad-register.
280class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
281 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
282 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
283 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000284 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000285 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
286class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
287 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
288 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
289 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000290 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000291 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
292
David Goodwinbc7c05e2009-08-04 20:39:05 +0000293// Basic 2-register operations, scalar single-precision
294class N2VDInts<SDNode OpNode, NeonI Inst>
295 : NEONFPPat<(f32 (OpNode SPR:$a)),
David Goodwin2105b902009-08-05 21:02:22 +0000296 (EXTRACT_SUBREG (COPY_TO_REGCLASS
297 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
298 SPR:$a, arm_ssubreg_0)),
299 DPR_VFP2),
300 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000301
Bob Wilsone60fee02009-06-22 23:27:02 +0000302// Narrow 2-register intrinsics.
303class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
304 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
305 string OpcodeStr, ValueType TyD, ValueType TyQ, Intrinsic IntOp>
306 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000307 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000308 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
309
310// Long 2-register intrinsics. (This is currently only used for VMOVL and is
311// derived from N2VImm instead of N2V because of the way the size is encoded.)
312class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
313 bit op6, bit op4, string OpcodeStr, ValueType TyQ, ValueType TyD,
314 Intrinsic IntOp>
315 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000316 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000317 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
318
319// Basic 3-register operations, both double- and quad-register.
320class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
321 string OpcodeStr, ValueType ResTy, ValueType OpTy,
322 SDNode OpNode, bit Commutable>
323 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000324 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000325 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
326 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
327 let isCommutable = Commutable;
328}
329class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
330 string OpcodeStr, ValueType ResTy, ValueType OpTy,
331 SDNode OpNode, bit Commutable>
332 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000333 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000334 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
335 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
336 let isCommutable = Commutable;
337}
338
David Goodwindd19ce42009-08-04 17:53:06 +0000339// Basic 3-register operations, scalar single-precision
340class N3VDs<SDNode OpNode, NeonI Inst>
341 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
David Goodwin2105b902009-08-05 21:02:22 +0000342 (EXTRACT_SUBREG (COPY_TO_REGCLASS
343 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
344 SPR:$a, arm_ssubreg_0),
345 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
346 SPR:$b, arm_ssubreg_0)),
347 DPR_VFP2),
348 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000349
Bob Wilsone60fee02009-06-22 23:27:02 +0000350// Basic 3-register intrinsics, both double- and quad-register.
351class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
352 string OpcodeStr, ValueType ResTy, ValueType OpTy,
353 Intrinsic IntOp, bit Commutable>
354 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000355 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000356 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
357 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
358 let isCommutable = Commutable;
359}
360class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
361 string OpcodeStr, ValueType ResTy, ValueType OpTy,
362 Intrinsic IntOp, bit Commutable>
363 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000364 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000365 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
366 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
367 let isCommutable = Commutable;
368}
369
370// Multiply-Add/Sub operations, both double- and quad-register.
371class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
372 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
373 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000374 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000375 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
376 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
377 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
378class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
379 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
380 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000381 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000382 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
383 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
384 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
385
David Goodwindd19ce42009-08-04 17:53:06 +0000386// Multiply-Add/Sub operations, scalar single-precision
387class N3VDMulOps<SDNode MulNode, SDNode OpNode, NeonI Inst>
388 : NEONFPPat<(f32 (OpNode SPR:$acc,
389 (f32 (MulNode SPR:$a, SPR:$b)))),
David Goodwin2105b902009-08-05 21:02:22 +0000390 (EXTRACT_SUBREG (COPY_TO_REGCLASS
391 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
392 SPR:$acc, arm_ssubreg_0),
393 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
394 SPR:$a, arm_ssubreg_0),
395 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
396 SPR:$b, arm_ssubreg_0)),
397 DPR_VFP2),
Evan Cheng3f19e312009-08-05 06:41:25 +0000398 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000399
Bob Wilsone60fee02009-06-22 23:27:02 +0000400// Neon 3-argument intrinsics, both double- and quad-register.
401// The destination register is also used as the first source operand register.
402class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
403 string OpcodeStr, ValueType ResTy, ValueType OpTy,
404 Intrinsic IntOp>
405 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000406 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000407 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
408 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
409 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
410class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
411 string OpcodeStr, ValueType ResTy, ValueType OpTy,
412 Intrinsic IntOp>
413 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000414 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000415 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
416 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
417 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
418
419// Neon Long 3-argument intrinsic. The destination register is
420// a quad-register and is also used as the first source operand register.
421class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
422 string OpcodeStr, ValueType TyQ, ValueType TyD, Intrinsic IntOp>
423 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000424 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000425 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
426 [(set QPR:$dst,
427 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
428
429// Narrowing 3-register intrinsics.
430class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
431 string OpcodeStr, ValueType TyD, ValueType TyQ,
432 Intrinsic IntOp, bit Commutable>
433 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000434 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000435 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
436 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
437 let isCommutable = Commutable;
438}
439
440// Long 3-register intrinsics.
441class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
442 string OpcodeStr, ValueType TyQ, ValueType TyD,
443 Intrinsic IntOp, bit Commutable>
444 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000445 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000446 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
447 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
448 let isCommutable = Commutable;
449}
450
451// Wide 3-register intrinsics.
452class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
453 string OpcodeStr, ValueType TyQ, ValueType TyD,
454 Intrinsic IntOp, bit Commutable>
455 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000456 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000457 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
458 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
459 let isCommutable = Commutable;
460}
461
462// Pairwise long 2-register intrinsics, both double- and quad-register.
463class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
464 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
465 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
466 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000467 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000468 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
469class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
470 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
471 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
472 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000473 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000474 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
475
476// Pairwise long 2-register accumulate intrinsics,
477// both double- and quad-register.
478// The destination register is also used as the first source operand register.
479class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
480 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
481 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
482 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000483 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000484 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
485 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
486class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
487 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
488 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
489 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000490 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000491 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
492 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
493
494// Shift by immediate,
495// both double- and quad-register.
496class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
497 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
498 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000499 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000500 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
501 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
502class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
503 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
504 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000505 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000506 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
507 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
508
509// Long shift by immediate.
510class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
511 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
512 ValueType OpTy, SDNode OpNode>
513 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000514 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000515 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
516 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
517 (i32 imm:$SIMM))))]>;
518
519// Narrow shift by immediate.
520class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
521 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
522 ValueType OpTy, SDNode OpNode>
523 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000524 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000525 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
526 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
527 (i32 imm:$SIMM))))]>;
528
529// Shift right by immediate and accumulate,
530// both double- and quad-register.
531class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
532 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
533 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
534 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000535 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000536 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
537 [(set DPR:$dst, (Ty (add DPR:$src1,
538 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
539class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
540 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
541 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
542 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000543 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000544 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
545 [(set QPR:$dst, (Ty (add QPR:$src1,
546 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
547
548// Shift by immediate and insert,
549// both double- and quad-register.
550class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
551 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
552 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
553 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000554 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000555 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
556 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
557class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
558 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
559 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
560 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000561 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000562 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
563 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
564
565// Convert, with fractional bits immediate,
566// both double- and quad-register.
567class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
568 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
569 Intrinsic IntOp>
570 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000571 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000572 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
573 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
574class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
575 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
576 Intrinsic IntOp>
577 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000578 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000579 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
580 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
581
582//===----------------------------------------------------------------------===//
583// Multiclasses
584//===----------------------------------------------------------------------===//
585
586// Neon 3-register vector operations.
587
588// First with only element sizes of 8, 16 and 32 bits:
589multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
590 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
591 // 64-bit vector types.
592 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
593 v8i8, v8i8, OpNode, Commutable>;
594 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
595 v4i16, v4i16, OpNode, Commutable>;
596 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
597 v2i32, v2i32, OpNode, Commutable>;
598
599 // 128-bit vector types.
600 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
601 v16i8, v16i8, OpNode, Commutable>;
602 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
603 v8i16, v8i16, OpNode, Commutable>;
604 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
605 v4i32, v4i32, OpNode, Commutable>;
606}
607
608// ....then also with element size 64 bits:
609multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
610 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
611 : N3V_QHS<op24, op23, op11_8, op4, OpcodeStr, OpNode, Commutable> {
612 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
613 v1i64, v1i64, OpNode, Commutable>;
614 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
615 v2i64, v2i64, OpNode, Commutable>;
616}
617
618
619// Neon Narrowing 2-register vector intrinsics,
620// source operand element sizes of 16, 32 and 64 bits:
621multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
622 bits<5> op11_7, bit op6, bit op4, string OpcodeStr,
623 Intrinsic IntOp> {
624 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
625 !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
626 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
627 !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
628 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
629 !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
630}
631
632
633// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
634// source operand element sizes of 16, 32 and 64 bits:
635multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
636 bit op4, string OpcodeStr, Intrinsic IntOp> {
637 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
638 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
639 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
640 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
641 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
642 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
643}
644
645
646// Neon 3-register vector intrinsics.
647
648// First with only element sizes of 16 and 32 bits:
649multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
650 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
651 // 64-bit vector types.
652 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
653 v4i16, v4i16, IntOp, Commutable>;
654 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
655 v2i32, v2i32, IntOp, Commutable>;
656
657 // 128-bit vector types.
658 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
659 v8i16, v8i16, IntOp, Commutable>;
660 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
661 v4i32, v4i32, IntOp, Commutable>;
662}
663
664// ....then also with element size of 8 bits:
665multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
666 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
667 : N3VInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
668 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
669 v8i8, v8i8, IntOp, Commutable>;
670 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
671 v16i8, v16i8, IntOp, Commutable>;
672}
673
674// ....then also with element size of 64 bits:
675multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
676 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
677 : N3VInt_QHS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
678 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
679 v1i64, v1i64, IntOp, Commutable>;
680 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
681 v2i64, v2i64, IntOp, Commutable>;
682}
683
684
685// Neon Narrowing 3-register vector intrinsics,
686// source operand element sizes of 16, 32 and 64 bits:
687multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
688 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
689 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
690 v8i8, v8i16, IntOp, Commutable>;
691 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
692 v4i16, v4i32, IntOp, Commutable>;
693 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
694 v2i32, v2i64, IntOp, Commutable>;
695}
696
697
698// Neon Long 3-register vector intrinsics.
699
700// First with only element sizes of 16 and 32 bits:
701multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
702 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
703 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
704 v4i32, v4i16, IntOp, Commutable>;
705 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
706 v2i64, v2i32, IntOp, Commutable>;
707}
708
709// ....then also with element size of 8 bits:
710multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
711 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
712 : N3VLInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
713 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
714 v8i16, v8i8, IntOp, Commutable>;
715}
716
717
718// Neon Wide 3-register vector intrinsics,
719// source operand element sizes of 8, 16 and 32 bits:
720multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
721 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
722 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
723 v8i16, v8i8, IntOp, Commutable>;
724 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
725 v4i32, v4i16, IntOp, Commutable>;
726 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
727 v2i64, v2i32, IntOp, Commutable>;
728}
729
730
731// Neon Multiply-Op vector operations,
732// element sizes of 8, 16 and 32 bits:
733multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
734 string OpcodeStr, SDNode OpNode> {
735 // 64-bit vector types.
736 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4,
737 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
738 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4,
739 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
740 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4,
741 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
742
743 // 128-bit vector types.
744 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4,
745 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
746 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4,
747 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
748 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4,
749 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
750}
751
752
753// Neon 3-argument intrinsics,
754// element sizes of 8, 16 and 32 bits:
755multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
756 string OpcodeStr, Intrinsic IntOp> {
757 // 64-bit vector types.
758 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4,
759 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
760 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4,
761 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
762 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4,
763 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
764
765 // 128-bit vector types.
766 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4,
767 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
768 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4,
769 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
770 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4,
771 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
772}
773
774
775// Neon Long 3-argument intrinsics.
776
777// First with only element sizes of 16 and 32 bits:
778multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
779 string OpcodeStr, Intrinsic IntOp> {
780 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
781 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
782 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4,
783 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
784}
785
786// ....then also with element size of 8 bits:
787multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
788 string OpcodeStr, Intrinsic IntOp>
789 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
790 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
791 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
792}
793
794
795// Neon 2-register vector intrinsics,
796// element sizes of 8, 16 and 32 bits:
797multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
798 bits<5> op11_7, bit op4, string OpcodeStr,
799 Intrinsic IntOp> {
800 // 64-bit vector types.
801 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
802 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
803 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
804 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
805 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
806 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
807
808 // 128-bit vector types.
809 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
810 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
811 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
812 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
813 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
814 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
815}
816
817
818// Neon Pairwise long 2-register intrinsics,
819// element sizes of 8, 16 and 32 bits:
820multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
821 bits<5> op11_7, bit op4,
822 string OpcodeStr, Intrinsic IntOp> {
823 // 64-bit vector types.
824 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
825 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
826 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
827 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
828 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
829 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
830
831 // 128-bit vector types.
832 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
833 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
834 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
835 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
836 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
837 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
838}
839
840
841// Neon Pairwise long 2-register accumulate intrinsics,
842// element sizes of 8, 16 and 32 bits:
843multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
844 bits<5> op11_7, bit op4,
845 string OpcodeStr, Intrinsic IntOp> {
846 // 64-bit vector types.
847 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
848 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
849 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
850 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
851 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
852 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
853
854 // 128-bit vector types.
855 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
856 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
857 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
858 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
859 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
860 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
861}
862
863
864// Neon 2-register vector shift by immediate,
865// element sizes of 8, 16, 32 and 64 bits:
866multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
867 string OpcodeStr, SDNode OpNode> {
868 // 64-bit vector types.
869 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4,
870 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
871 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4,
872 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
873 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4,
874 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
875 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4,
876 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
877
878 // 128-bit vector types.
879 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4,
880 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
881 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4,
882 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
883 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4,
884 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
885 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4,
886 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
887}
888
889
890// Neon Shift-Accumulate vector operations,
891// element sizes of 8, 16, 32 and 64 bits:
892multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
893 string OpcodeStr, SDNode ShOp> {
894 // 64-bit vector types.
895 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
896 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
897 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
898 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
899 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
900 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
901 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
902 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
903
904 // 128-bit vector types.
905 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
906 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
907 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
908 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
909 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
910 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
911 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
912 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
913}
914
915
916// Neon Shift-Insert vector operations,
917// element sizes of 8, 16, 32 and 64 bits:
918multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
919 string OpcodeStr, SDNode ShOp> {
920 // 64-bit vector types.
921 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
922 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
923 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
924 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
925 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
926 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
927 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
928 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
929
930 // 128-bit vector types.
931 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
932 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
933 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
934 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
935 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
936 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
937 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
938 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
939}
940
941//===----------------------------------------------------------------------===//
942// Instruction Definitions.
943//===----------------------------------------------------------------------===//
944
945// Vector Add Operations.
946
947// VADD : Vector Add (integer and floating-point)
948defm VADD : N3V_QHSD<0, 0, 0b1000, 0, "vadd.i", add, 1>;
949def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd, 1>;
950def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, "vadd.f32", v4f32, v4f32, fadd, 1>;
951// VADDL : Vector Add Long (Q = D + D)
952defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, "vaddl.s", int_arm_neon_vaddls, 1>;
953defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, "vaddl.u", int_arm_neon_vaddlu, 1>;
954// VADDW : Vector Add Wide (Q = Q + D)
955defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
956defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
957// VHADD : Vector Halving Add
958defm VHADDs : N3VInt_QHS<0,0,0b0000,0, "vhadd.s", int_arm_neon_vhadds, 1>;
959defm VHADDu : N3VInt_QHS<1,0,0b0000,0, "vhadd.u", int_arm_neon_vhaddu, 1>;
960// VRHADD : Vector Rounding Halving Add
961defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, "vrhadd.s", int_arm_neon_vrhadds, 1>;
962defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
963// VQADD : Vector Saturating Add
964defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, "vqadd.s", int_arm_neon_vqadds, 1>;
965defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, "vqadd.u", int_arm_neon_vqaddu, 1>;
966// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
967defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
968// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
969defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
970
David Goodwindd19ce42009-08-04 17:53:06 +0000971// Vector Add Operations used for single-precision FP
972def : N3VDs<fadd, VADDfd>;
973
Bob Wilsone60fee02009-06-22 23:27:02 +0000974// Vector Multiply Operations.
975
976// VMUL : Vector Multiply (integer, polynomial and floating-point)
977defm VMUL : N3V_QHS<0, 0, 0b1001, 1, "vmul.i", mul, 1>;
978def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v8i8, v8i8,
979 int_arm_neon_vmulp, 1>;
980def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v16i8, v16i8,
981 int_arm_neon_vmulp, 1>;
982def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul, 1>;
983def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, "vmul.f32", v4f32, v4f32, fmul, 1>;
984// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
985defm VQDMULH : N3VInt_HS<0,0,0b1011,0, "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
986// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
987defm VQRDMULH : N3VInt_HS<1,0,0b1011,0, "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
988// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
989defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, "vmull.s", int_arm_neon_vmulls, 1>;
990defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, "vmull.u", int_arm_neon_vmullu, 1>;
991def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, "vmull.p8", v8i16, v8i8,
992 int_arm_neon_vmullp, 1>;
993// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
994defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, "vqdmull.s", int_arm_neon_vqdmull, 1>;
995
David Goodwindd19ce42009-08-04 17:53:06 +0000996// Vector Multiply Operations used for single-precision FP
997def : N3VDs<fmul, VMULfd>;
998
Bob Wilsone60fee02009-06-22 23:27:02 +0000999// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1000
1001// VMLA : Vector Multiply Accumulate (integer and floating-point)
1002defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmla.i", add>;
1003def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32, fmul, fadd>;
1004def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v4f32, fmul, fadd>;
1005// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1006defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1007defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
1008// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1009defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
1010// VMLS : Vector Multiply Subtract (integer and floating-point)
1011defm VMLS : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmls.i", sub>;
1012def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32, fmul, fsub>;
1013def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v4f32, fmul, fsub>;
1014// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1015defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1016defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
1017// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1018defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
1019
David Goodwindd19ce42009-08-04 17:53:06 +00001020// Vector Multiply-Accumulate/Subtract used for single-precision FP
1021def : N3VDMulOps<fmul, fadd, VMLAfd>;
David Goodwinf31748c2009-08-04 18:44:29 +00001022def : N3VDMulOps<fmul, fsub, VMLSfd>;
David Goodwindd19ce42009-08-04 17:53:06 +00001023
Bob Wilsone60fee02009-06-22 23:27:02 +00001024// Vector Subtract Operations.
1025
1026// VSUB : Vector Subtract (integer and floating-point)
1027defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, "vsub.i", sub, 0>;
1028def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub, 0>;
1029def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, "vsub.f32", v4f32, v4f32, fsub, 0>;
1030// VSUBL : Vector Subtract Long (Q = D - D)
1031defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, "vsubl.s", int_arm_neon_vsubls, 1>;
1032defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, "vsubl.u", int_arm_neon_vsublu, 1>;
1033// VSUBW : Vector Subtract Wide (Q = Q - D)
1034defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1035defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1036// VHSUB : Vector Halving Subtract
1037defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, "vhsub.s", int_arm_neon_vhsubs, 0>;
1038defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, "vhsub.u", int_arm_neon_vhsubu, 0>;
1039// VQSUB : Vector Saturing Subtract
1040defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, "vqsub.s", int_arm_neon_vqsubs, 0>;
1041defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, "vqsub.u", int_arm_neon_vqsubu, 0>;
1042// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1043defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1044// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1045defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1046
David Goodwindd19ce42009-08-04 17:53:06 +00001047// Vector Sub Operations used for single-precision FP
1048def : N3VDs<fsub, VSUBfd>;
1049
Bob Wilsone60fee02009-06-22 23:27:02 +00001050// Vector Comparisons.
1051
1052// VCEQ : Vector Compare Equal
1053defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, "vceq.i", NEONvceq, 1>;
1054def VCEQfd : N3VD<0,0,0b00,0b1110,0, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1055def VCEQfq : N3VQ<0,0,0b00,0b1110,0, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
1056// VCGE : Vector Compare Greater Than or Equal
1057defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, "vcge.s", NEONvcge, 0>;
1058defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, "vcge.u", NEONvcgeu, 0>;
1059def VCGEfd : N3VD<1,0,0b00,0b1110,0, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1060def VCGEfq : N3VQ<1,0,0b00,0b1110,0, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
1061// VCGT : Vector Compare Greater Than
1062defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, "vcgt.s", NEONvcgt, 0>;
1063defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, "vcgt.u", NEONvcgtu, 0>;
1064def VCGTfd : N3VD<1,0,0b10,0b1110,0, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1065def VCGTfq : N3VQ<1,0,0b10,0b1110,0, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
1066// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
1067def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v2i32, v2f32,
1068 int_arm_neon_vacged, 0>;
1069def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v4i32, v4f32,
1070 int_arm_neon_vacgeq, 0>;
1071// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
1072def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v2i32, v2f32,
1073 int_arm_neon_vacgtd, 0>;
1074def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v4i32, v4f32,
1075 int_arm_neon_vacgtq, 0>;
1076// VTST : Vector Test Bits
1077defm VTST : N3V_QHS<0, 0, 0b1000, 1, "vtst.i", NEONvtst, 1>;
1078
1079// Vector Bitwise Operations.
1080
1081// VAND : Vector Bitwise AND
1082def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, "vand", v2i32, v2i32, and, 1>;
1083def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, "vand", v4i32, v4i32, and, 1>;
1084
1085// VEOR : Vector Bitwise Exclusive OR
1086def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, "veor", v2i32, v2i32, xor, 1>;
1087def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, "veor", v4i32, v4i32, xor, 1>;
1088
1089// VORR : Vector Bitwise OR
1090def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, "vorr", v2i32, v2i32, or, 1>;
1091def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, "vorr", v4i32, v4i32, or, 1>;
1092
1093// VBIC : Vector Bitwise Bit Clear (AND NOT)
1094def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001095 (ins DPR:$src1, DPR:$src2), NoItinerary,
1096 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001097 [(set DPR:$dst, (v2i32 (and DPR:$src1,(vnot DPR:$src2))))]>;
1098def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001099 (ins QPR:$src1, QPR:$src2), NoItinerary,
1100 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001101 [(set QPR:$dst, (v4i32 (and QPR:$src1,(vnot QPR:$src2))))]>;
1102
1103// VORN : Vector Bitwise OR NOT
1104def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001105 (ins DPR:$src1, DPR:$src2), NoItinerary,
1106 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001107 [(set DPR:$dst, (v2i32 (or DPR:$src1, (vnot DPR:$src2))))]>;
1108def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001109 (ins QPR:$src1, QPR:$src2), NoItinerary,
1110 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001111 [(set QPR:$dst, (v4i32 (or QPR:$src1, (vnot QPR:$src2))))]>;
1112
1113// VMVN : Vector Bitwise NOT
1114def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001115 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1116 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001117 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1118def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001119 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1120 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001121 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1122def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1123def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1124
1125// VBSL : Vector Bitwise Select
1126def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001127 (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001128 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1129 [(set DPR:$dst,
1130 (v2i32 (or (and DPR:$src2, DPR:$src1),
1131 (and DPR:$src3, (vnot DPR:$src1)))))]>;
1132def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001133 (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001134 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1135 [(set QPR:$dst,
1136 (v4i32 (or (and QPR:$src2, QPR:$src1),
1137 (and QPR:$src3, (vnot QPR:$src1)))))]>;
1138
1139// VBIF : Vector Bitwise Insert if False
1140// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1141// VBIT : Vector Bitwise Insert if True
1142// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1143// These are not yet implemented. The TwoAddress pass will not go looking
1144// for equivalent operations with different register constraints; it just
1145// inserts copies.
1146
1147// Vector Absolute Differences.
1148
1149// VABD : Vector Absolute Difference
1150defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, "vabd.s", int_arm_neon_vabds, 0>;
1151defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, "vabd.u", int_arm_neon_vabdu, 0>;
1152def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v2f32, v2f32,
1153 int_arm_neon_vabdf, 0>;
1154def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v4f32, v4f32,
1155 int_arm_neon_vabdf, 0>;
1156
1157// VABDL : Vector Absolute Difference Long (Q = | D - D |)
1158defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, "vabdl.s", int_arm_neon_vabdls, 0>;
1159defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, "vabdl.u", int_arm_neon_vabdlu, 0>;
1160
1161// VABA : Vector Absolute Difference and Accumulate
1162defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1163defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1164
1165// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1166defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1167defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1168
1169// Vector Maximum and Minimum.
1170
1171// VMAX : Vector Maximum
1172defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, "vmax.s", int_arm_neon_vmaxs, 1>;
1173defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, "vmax.u", int_arm_neon_vmaxu, 1>;
1174def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v2f32, v2f32,
1175 int_arm_neon_vmaxf, 1>;
1176def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v4f32, v4f32,
1177 int_arm_neon_vmaxf, 1>;
1178
1179// VMIN : Vector Minimum
1180defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, "vmin.s", int_arm_neon_vmins, 1>;
1181defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, "vmin.u", int_arm_neon_vminu, 1>;
1182def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v2f32, v2f32,
1183 int_arm_neon_vminf, 1>;
1184def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v4f32, v4f32,
1185 int_arm_neon_vminf, 1>;
1186
1187// Vector Pairwise Operations.
1188
1189// VPADD : Vector Pairwise Add
1190def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, "vpadd.i8", v8i8, v8i8,
1191 int_arm_neon_vpaddi, 0>;
1192def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, "vpadd.i16", v4i16, v4i16,
1193 int_arm_neon_vpaddi, 0>;
1194def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, "vpadd.i32", v2i32, v2i32,
1195 int_arm_neon_vpaddi, 0>;
1196def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, "vpadd.f32", v2f32, v2f32,
1197 int_arm_neon_vpaddf, 0>;
1198
1199// VPADDL : Vector Pairwise Add Long
1200defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1201 int_arm_neon_vpaddls>;
1202defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1203 int_arm_neon_vpaddlu>;
1204
1205// VPADAL : Vector Pairwise Add and Accumulate Long
1206defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1207 int_arm_neon_vpadals>;
1208defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1209 int_arm_neon_vpadalu>;
1210
1211// VPMAX : Vector Pairwise Maximum
1212def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, "vpmax.s8", v8i8, v8i8,
1213 int_arm_neon_vpmaxs, 0>;
1214def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, "vpmax.s16", v4i16, v4i16,
1215 int_arm_neon_vpmaxs, 0>;
1216def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, "vpmax.s32", v2i32, v2i32,
1217 int_arm_neon_vpmaxs, 0>;
1218def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, "vpmax.u8", v8i8, v8i8,
1219 int_arm_neon_vpmaxu, 0>;
1220def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, "vpmax.u16", v4i16, v4i16,
1221 int_arm_neon_vpmaxu, 0>;
1222def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, "vpmax.u32", v2i32, v2i32,
1223 int_arm_neon_vpmaxu, 0>;
1224def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, "vpmax.f32", v2f32, v2f32,
1225 int_arm_neon_vpmaxf, 0>;
1226
1227// VPMIN : Vector Pairwise Minimum
1228def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, "vpmin.s8", v8i8, v8i8,
1229 int_arm_neon_vpmins, 0>;
1230def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, "vpmin.s16", v4i16, v4i16,
1231 int_arm_neon_vpmins, 0>;
1232def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, "vpmin.s32", v2i32, v2i32,
1233 int_arm_neon_vpmins, 0>;
1234def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, "vpmin.u8", v8i8, v8i8,
1235 int_arm_neon_vpminu, 0>;
1236def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, "vpmin.u16", v4i16, v4i16,
1237 int_arm_neon_vpminu, 0>;
1238def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, "vpmin.u32", v2i32, v2i32,
1239 int_arm_neon_vpminu, 0>;
1240def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, "vpmin.f32", v2f32, v2f32,
1241 int_arm_neon_vpminf, 0>;
1242
1243// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1244
1245// VRECPE : Vector Reciprocal Estimate
1246def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1247 v2i32, v2i32, int_arm_neon_vrecpe>;
1248def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1249 v4i32, v4i32, int_arm_neon_vrecpe>;
1250def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
1251 v2f32, v2f32, int_arm_neon_vrecpef>;
1252def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
1253 v4f32, v4f32, int_arm_neon_vrecpef>;
1254
1255// VRECPS : Vector Reciprocal Step
1256def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v2f32, v2f32,
1257 int_arm_neon_vrecps, 1>;
1258def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v4f32, v4f32,
1259 int_arm_neon_vrecps, 1>;
1260
1261// VRSQRTE : Vector Reciprocal Square Root Estimate
1262def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1263 v2i32, v2i32, int_arm_neon_vrsqrte>;
1264def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1265 v4i32, v4i32, int_arm_neon_vrsqrte>;
1266def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
1267 v2f32, v2f32, int_arm_neon_vrsqrtef>;
1268def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
1269 v4f32, v4f32, int_arm_neon_vrsqrtef>;
1270
1271// VRSQRTS : Vector Reciprocal Square Root Step
1272def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v2f32, v2f32,
1273 int_arm_neon_vrsqrts, 1>;
1274def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v4f32, v4f32,
1275 int_arm_neon_vrsqrts, 1>;
1276
1277// Vector Shifts.
1278
1279// VSHL : Vector Shift
1280defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, "vshl.s", int_arm_neon_vshifts, 0>;
1281defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, "vshl.u", int_arm_neon_vshiftu, 0>;
1282// VSHL : Vector Shift Left (Immediate)
1283defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, "vshl.i", NEONvshl>;
1284// VSHR : Vector Shift Right (Immediate)
1285defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, "vshr.s", NEONvshrs>;
1286defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, "vshr.u", NEONvshru>;
1287
1288// VSHLL : Vector Shift Left Long
1289def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
1290 v8i16, v8i8, NEONvshlls>;
1291def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
1292 v4i32, v4i16, NEONvshlls>;
1293def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
1294 v2i64, v2i32, NEONvshlls>;
1295def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
1296 v8i16, v8i8, NEONvshllu>;
1297def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
1298 v4i32, v4i16, NEONvshllu>;
1299def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
1300 v2i64, v2i32, NEONvshllu>;
1301
1302// VSHLL : Vector Shift Left Long (with maximum shift count)
1303def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
1304 v8i16, v8i8, NEONvshlli>;
1305def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
1306 v4i32, v4i16, NEONvshlli>;
1307def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
1308 v2i64, v2i32, NEONvshlli>;
1309
1310// VSHRN : Vector Shift Right and Narrow
1311def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1, "vshrn.i16",
1312 v8i8, v8i16, NEONvshrn>;
1313def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1, "vshrn.i32",
1314 v4i16, v4i32, NEONvshrn>;
1315def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1, "vshrn.i64",
1316 v2i32, v2i64, NEONvshrn>;
1317
1318// VRSHL : Vector Rounding Shift
1319defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, "vrshl.s", int_arm_neon_vrshifts, 0>;
1320defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, "vrshl.u", int_arm_neon_vrshiftu, 0>;
1321// VRSHR : Vector Rounding Shift Right
1322defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, "vrshr.s", NEONvrshrs>;
1323defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, "vrshr.u", NEONvrshru>;
1324
1325// VRSHRN : Vector Rounding Shift Right and Narrow
1326def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1, "vrshrn.i16",
1327 v8i8, v8i16, NEONvrshrn>;
1328def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1, "vrshrn.i32",
1329 v4i16, v4i32, NEONvrshrn>;
1330def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1, "vrshrn.i64",
1331 v2i32, v2i64, NEONvrshrn>;
1332
1333// VQSHL : Vector Saturating Shift
1334defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, "vqshl.s", int_arm_neon_vqshifts, 0>;
1335defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, "vqshl.u", int_arm_neon_vqshiftu, 0>;
1336// VQSHL : Vector Saturating Shift Left (Immediate)
1337defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, "vqshl.s", NEONvqshls>;
1338defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, "vqshl.u", NEONvqshlu>;
1339// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
1340defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, "vqshlu.s", NEONvqshlsu>;
1341
1342// VQSHRN : Vector Saturating Shift Right and Narrow
1343def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.s16",
1344 v8i8, v8i16, NEONvqshrns>;
1345def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.s32",
1346 v4i16, v4i32, NEONvqshrns>;
1347def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.s64",
1348 v2i32, v2i64, NEONvqshrns>;
1349def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.u16",
1350 v8i8, v8i16, NEONvqshrnu>;
1351def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.u32",
1352 v4i16, v4i32, NEONvqshrnu>;
1353def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.u64",
1354 v2i32, v2i64, NEONvqshrnu>;
1355
1356// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
1357def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1, "vqshrun.s16",
1358 v8i8, v8i16, NEONvqshrnsu>;
1359def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1, "vqshrun.s32",
1360 v4i16, v4i32, NEONvqshrnsu>;
1361def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1, "vqshrun.s64",
1362 v2i32, v2i64, NEONvqshrnsu>;
1363
1364// VQRSHL : Vector Saturating Rounding Shift
1365defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, "vqrshl.s",
1366 int_arm_neon_vqrshifts, 0>;
1367defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, "vqrshl.u",
1368 int_arm_neon_vqrshiftu, 0>;
1369
1370// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
1371def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.s16",
1372 v8i8, v8i16, NEONvqrshrns>;
1373def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.s32",
1374 v4i16, v4i32, NEONvqrshrns>;
1375def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.s64",
1376 v2i32, v2i64, NEONvqrshrns>;
1377def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.u16",
1378 v8i8, v8i16, NEONvqrshrnu>;
1379def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.u32",
1380 v4i16, v4i32, NEONvqrshrnu>;
1381def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.u64",
1382 v2i32, v2i64, NEONvqrshrnu>;
1383
1384// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
1385def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1, "vqrshrun.s16",
1386 v8i8, v8i16, NEONvqrshrnsu>;
1387def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1, "vqrshrun.s32",
1388 v4i16, v4i32, NEONvqrshrnsu>;
1389def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1, "vqrshrun.s64",
1390 v2i32, v2i64, NEONvqrshrnsu>;
1391
1392// VSRA : Vector Shift Right and Accumulate
1393defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
1394defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
1395// VRSRA : Vector Rounding Shift Right and Accumulate
1396defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
1397defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
1398
1399// VSLI : Vector Shift Left and Insert
1400defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
1401// VSRI : Vector Shift Right and Insert
1402defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
1403
1404// Vector Absolute and Saturating Absolute.
1405
1406// VABS : Vector Absolute Value
1407defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, "vabs.s",
1408 int_arm_neon_vabs>;
1409def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
1410 v2f32, v2f32, int_arm_neon_vabsf>;
1411def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
1412 v4f32, v4f32, int_arm_neon_vabsf>;
David Goodwinbc7c05e2009-08-04 20:39:05 +00001413def : N2VDInts<fabs, VABSfd>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001414
1415// VQABS : Vector Saturating Absolute Value
1416defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, "vqabs.s",
1417 int_arm_neon_vqabs>;
1418
1419// Vector Negate.
1420
1421def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
1422def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
1423
1424class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
1425 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001426 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001427 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1428 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
1429class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
1430 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001431 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001432 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1433 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
1434
1435// VNEG : Vector Negate
1436def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
1437def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
1438def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
1439def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
1440def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
1441def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
1442
1443// VNEG : Vector Negate (floating-point)
1444def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001445 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1446 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001447 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
1448def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001449 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1450 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001451 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
David Goodwinbc7c05e2009-08-04 20:39:05 +00001452def : N2VDInts<fneg, VNEGf32d>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001453
1454def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
1455def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
1456def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
1457def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
1458def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
1459def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
1460
1461// VQNEG : Vector Saturating Negate
1462defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, "vqneg.s",
1463 int_arm_neon_vqneg>;
1464
1465// Vector Bit Counting Operations.
1466
1467// VCLS : Vector Count Leading Sign Bits
1468defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, "vcls.s",
1469 int_arm_neon_vcls>;
1470// VCLZ : Vector Count Leading Zeros
1471defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, "vclz.i",
1472 int_arm_neon_vclz>;
1473// VCNT : Vector Count One Bits
1474def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1475 v8i8, v8i8, int_arm_neon_vcnt>;
1476def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1477 v16i8, v16i8, int_arm_neon_vcnt>;
1478
1479// Vector Move Operations.
1480
1481// VMOV : Vector Move (Register)
1482
1483def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001484 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001485def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001486 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001487
1488// VMOV : Vector Move (Immediate)
1489
1490// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
1491def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
1492 return ARM::getVMOVImm(N, 1, *CurDAG);
1493}]>;
1494def vmovImm8 : PatLeaf<(build_vector), [{
1495 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
1496}], VMOV_get_imm8>;
1497
1498// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
1499def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
1500 return ARM::getVMOVImm(N, 2, *CurDAG);
1501}]>;
1502def vmovImm16 : PatLeaf<(build_vector), [{
1503 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
1504}], VMOV_get_imm16>;
1505
1506// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
1507def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
1508 return ARM::getVMOVImm(N, 4, *CurDAG);
1509}]>;
1510def vmovImm32 : PatLeaf<(build_vector), [{
1511 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
1512}], VMOV_get_imm32>;
1513
1514// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
1515def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
1516 return ARM::getVMOVImm(N, 8, *CurDAG);
1517}]>;
1518def vmovImm64 : PatLeaf<(build_vector), [{
1519 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
1520}], VMOV_get_imm64>;
1521
1522// Note: Some of the cmode bits in the following VMOV instructions need to
1523// be encoded based on the immed values.
1524
1525def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001526 (ins i8imm:$SIMM), NoItinerary,
1527 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001528 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
1529def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001530 (ins i8imm:$SIMM), NoItinerary,
1531 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001532 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
1533
1534def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001535 (ins i16imm:$SIMM), NoItinerary,
1536 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001537 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
1538def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001539 (ins i16imm:$SIMM), NoItinerary,
1540 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001541 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
1542
1543def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001544 (ins i32imm:$SIMM), NoItinerary,
1545 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001546 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
1547def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001548 (ins i32imm:$SIMM), NoItinerary,
1549 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001550 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
1551
1552def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001553 (ins i64imm:$SIMM), NoItinerary,
1554 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001555 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
1556def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001557 (ins i64imm:$SIMM), NoItinerary,
1558 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001559 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
1560
1561// VMOV : Vector Get Lane (move scalar to ARM core register)
1562
1563def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
1564 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001565 NoItinerary, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001566 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
1567 imm:$lane))]>;
1568def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
1569 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001570 NoItinerary, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001571 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
1572 imm:$lane))]>;
1573def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
1574 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001575 NoItinerary, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001576 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
1577 imm:$lane))]>;
1578def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
1579 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001580 NoItinerary, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001581 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
1582 imm:$lane))]>;
1583def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
1584 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001585 NoItinerary, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001586 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
1587 imm:$lane))]>;
1588// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
1589def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
1590 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
1591 (SubReg_i8_reg imm:$lane))),
1592 (SubReg_i8_lane imm:$lane))>;
1593def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
1594 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
1595 (SubReg_i16_reg imm:$lane))),
1596 (SubReg_i16_lane imm:$lane))>;
1597def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
1598 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
1599 (SubReg_i8_reg imm:$lane))),
1600 (SubReg_i8_lane imm:$lane))>;
1601def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
1602 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
1603 (SubReg_i16_reg imm:$lane))),
1604 (SubReg_i16_lane imm:$lane))>;
1605def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
1606 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
1607 (SubReg_i32_reg imm:$lane))),
1608 (SubReg_i32_lane imm:$lane))>;
1609//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
1610// (EXTRACT_SUBREG QPR:$src1, (SubReg_f64_reg imm:$src2))>;
1611def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
1612 (EXTRACT_SUBREG QPR:$src1, (SubReg_f64_reg imm:$src2))>;
1613
1614
1615// VMOV : Vector Set Lane (move ARM core register to scalar)
1616
1617let Constraints = "$src1 = $dst" in {
1618def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
1619 (ins DPR:$src1, GPR:$src2, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001620 NoItinerary, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001621 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
1622 GPR:$src2, imm:$lane))]>;
1623def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
1624 (ins DPR:$src1, GPR:$src2, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001625 NoItinerary, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001626 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
1627 GPR:$src2, imm:$lane))]>;
1628def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
1629 (ins DPR:$src1, GPR:$src2, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001630 NoItinerary, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001631 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
1632 GPR:$src2, imm:$lane))]>;
1633}
1634def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
1635 (v16i8 (INSERT_SUBREG QPR:$src1,
1636 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
1637 (SubReg_i8_reg imm:$lane))),
1638 GPR:$src2, (SubReg_i8_lane imm:$lane)),
1639 (SubReg_i8_reg imm:$lane)))>;
1640def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
1641 (v8i16 (INSERT_SUBREG QPR:$src1,
1642 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
1643 (SubReg_i16_reg imm:$lane))),
1644 GPR:$src2, (SubReg_i16_lane imm:$lane)),
1645 (SubReg_i16_reg imm:$lane)))>;
1646def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
1647 (v4i32 (INSERT_SUBREG QPR:$src1,
1648 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
1649 (SubReg_i32_reg imm:$lane))),
1650 GPR:$src2, (SubReg_i32_lane imm:$lane)),
1651 (SubReg_i32_reg imm:$lane)))>;
1652
1653//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
1654// (INSERT_SUBREG QPR:$src1, DPR:$src2, (SubReg_f64_reg imm:$src3))>;
1655def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
1656 (INSERT_SUBREG QPR:$src1, DPR:$src2, (SubReg_f64_reg imm:$src3))>;
1657
1658// VDUP : Vector Duplicate (from ARM core register to all elements)
1659
1660def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
1661 (vector_shuffle node:$lhs, node:$rhs), [{
1662 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1663 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
1664}]>;
1665
1666class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1667 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001668 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001669 [(set DPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1670class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1671 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001672 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001673 [(set QPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1674
1675def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
1676def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
1677def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
1678def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
1679def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
1680def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
1681
1682def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001683 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001684 [(set DPR:$dst, (v2f32 (splat_lo
1685 (scalar_to_vector
1686 (f32 (bitconvert GPR:$src))),
1687 undef)))]>;
1688def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001689 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001690 [(set QPR:$dst, (v4f32 (splat_lo
1691 (scalar_to_vector
1692 (f32 (bitconvert GPR:$src))),
1693 undef)))]>;
1694
1695// VDUP : Vector Duplicate Lane (from scalar to all elements)
1696
1697def SHUFFLE_get_splat_lane : SDNodeXForm<vector_shuffle, [{
1698 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1699 return CurDAG->getTargetConstant(SVOp->getSplatIndex(), MVT::i32);
1700}]>;
1701
1702def splat_lane : PatFrag<(ops node:$lhs, node:$rhs),
1703 (vector_shuffle node:$lhs, node:$rhs), [{
1704 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1705 return SVOp->isSplat();
1706}], SHUFFLE_get_splat_lane>;
1707
1708class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
1709 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001710 (outs DPR:$dst), (ins DPR:$src, i32imm:$lane), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001711 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
1712 [(set DPR:$dst, (Ty (splat_lane:$lane DPR:$src, undef)))]>;
1713
1714// vector_shuffle requires that the source and destination types match, so
1715// VDUP to a 128-bit result uses a target-specific VDUPLANEQ node.
1716class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
1717 ValueType ResTy, ValueType OpTy>
1718 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001719 (outs QPR:$dst), (ins DPR:$src, i32imm:$lane), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001720 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
1721 [(set QPR:$dst, (ResTy (NEONvduplaneq (OpTy DPR:$src), imm:$lane)))]>;
1722
1723def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
1724def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
1725def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
1726def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
1727def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
1728def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
1729def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
1730def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
1731
1732// VMOVN : Vector Narrowing Move
1733defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, "vmovn.i",
1734 int_arm_neon_vmovn>;
1735// VQMOVN : Vector Saturating Narrowing Move
1736defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, "vqmovn.s",
1737 int_arm_neon_vqmovns>;
1738defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, "vqmovn.u",
1739 int_arm_neon_vqmovnu>;
1740defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, "vqmovun.s",
1741 int_arm_neon_vqmovnsu>;
1742// VMOVL : Vector Lengthening Move
1743defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
1744defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
1745
1746// Vector Conversions.
1747
1748// VCVT : Vector Convert Between Floating-Point and Integers
1749def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1750 v2i32, v2f32, fp_to_sint>;
1751def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1752 v2i32, v2f32, fp_to_uint>;
1753def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1754 v2f32, v2i32, sint_to_fp>;
1755def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1756 v2f32, v2i32, uint_to_fp>;
1757
1758def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1759 v4i32, v4f32, fp_to_sint>;
1760def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1761 v4i32, v4f32, fp_to_uint>;
1762def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1763 v4f32, v4i32, sint_to_fp>;
1764def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1765 v4f32, v4i32, uint_to_fp>;
1766
1767// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
1768// Note: Some of the opcode bits in the following VCVT instructions need to
1769// be encoded based on the immed values.
1770def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1771 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
1772def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1773 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
1774def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1775 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
1776def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1777 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
1778
1779def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1780 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
1781def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1782 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
1783def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1784 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
1785def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1786 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
1787
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001788// VREV : Vector Reverse
1789
1790def vrev64_shuffle : PatFrag<(ops node:$in),
1791 (vector_shuffle node:$in, undef), [{
1792 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1793 return ARM::isVREVMask(SVOp, 64);
1794}]>;
1795
1796def vrev32_shuffle : PatFrag<(ops node:$in),
1797 (vector_shuffle node:$in, undef), [{
1798 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1799 return ARM::isVREVMask(SVOp, 32);
1800}]>;
1801
1802def vrev16_shuffle : PatFrag<(ops node:$in),
1803 (vector_shuffle node:$in, undef), [{
1804 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1805 return ARM::isVREVMask(SVOp, 16);
1806}]>;
1807
1808// VREV64 : Vector Reverse elements within 64-bit doublewords
1809
1810class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1811 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001812 (ins DPR:$src), NoItinerary,
1813 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001814 [(set DPR:$dst, (Ty (vrev64_shuffle (Ty DPR:$src))))]>;
1815class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1816 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001817 (ins QPR:$src), NoItinerary,
1818 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001819 [(set QPR:$dst, (Ty (vrev64_shuffle (Ty QPR:$src))))]>;
1820
1821def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
1822def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
1823def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
1824def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
1825
1826def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
1827def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
1828def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
1829def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
1830
1831// VREV32 : Vector Reverse elements within 32-bit words
1832
1833class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1834 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001835 (ins DPR:$src), NoItinerary,
1836 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001837 [(set DPR:$dst, (Ty (vrev32_shuffle (Ty DPR:$src))))]>;
1838class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1839 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001840 (ins QPR:$src), NoItinerary,
1841 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001842 [(set QPR:$dst, (Ty (vrev32_shuffle (Ty QPR:$src))))]>;
1843
1844def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
1845def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
1846
1847def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
1848def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
1849
1850// VREV16 : Vector Reverse elements within 16-bit halfwords
1851
1852class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1853 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001854 (ins DPR:$src), NoItinerary,
1855 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001856 [(set DPR:$dst, (Ty (vrev16_shuffle (Ty DPR:$src))))]>;
1857class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1858 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001859 (ins QPR:$src), NoItinerary,
1860 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001861 [(set QPR:$dst, (Ty (vrev16_shuffle (Ty QPR:$src))))]>;
1862
1863def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
1864def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
1865
Bob Wilsone60fee02009-06-22 23:27:02 +00001866//===----------------------------------------------------------------------===//
1867// Non-Instruction Patterns
1868//===----------------------------------------------------------------------===//
1869
1870// bit_convert
1871def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
1872def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
1873def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
1874def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
1875def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
1876def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
1877def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
1878def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
1879def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
1880def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
1881def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
1882def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
1883def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
1884def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
1885def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
1886def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
1887def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
1888def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
1889def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
1890def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
1891def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
1892def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
1893def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
1894def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
1895def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
1896def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
1897def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
1898def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
1899def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
1900def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
1901
1902def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
1903def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
1904def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
1905def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
1906def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
1907def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
1908def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
1909def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
1910def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
1911def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
1912def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
1913def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
1914def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
1915def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
1916def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
1917def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
1918def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
1919def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
1920def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
1921def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
1922def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
1923def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
1924def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
1925def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
1926def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
1927def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
1928def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
1929def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
1930def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
1931def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;