blob: f4a8c275bec0039ce8d555619083eeddb9ec60c2 [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information ----*- C++ -*-===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chengb9803a82009-11-06 23:52:48 +000014#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000015#include "ARM.h"
Evan Chengb9803a82009-11-06 23:52:48 +000016#include "ARMConstantPoolValue.h"
Evan Cheng6495f632009-07-28 05:48:47 +000017#include "ARMAddressingModes.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000018#include "ARMGenInstrInfo.inc"
19#include "ARMMachineFunctionInfo.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge3ce8aa2009-11-01 22:04:35 +000022#include "llvm/CodeGen/MachineMemOperand.h"
23#include "llvm/CodeGen/PseudoSourceValue.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000024#include "llvm/ADT/SmallVector.h"
David Goodwinb50ea5c2009-07-02 22:18:33 +000025#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000026
27using namespace llvm;
28
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000029Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
30 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000031}
32
Evan Cheng446c4282009-07-11 06:43:01 +000033unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000034 // FIXME
35 return 0;
36}
37
David Goodwin334c2642009-07-08 16:09:28 +000038bool
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000039Thumb2InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
40 MachineBasicBlock::iterator I,
41 unsigned DestReg, unsigned SrcReg,
42 const TargetRegisterClass *DestRC,
43 const TargetRegisterClass *SrcRC) const {
44 DebugLoc DL = DebugLoc::getUnknownLoc();
45 if (I != MBB.end()) DL = I->getDebugLoc();
46
Evan Cheng08b93c62009-07-27 00:33:08 +000047 if (DestRC == ARM::GPRRegisterClass &&
48 SrcRC == ARM::GPRRegisterClass) {
Evan Chenge118cb62009-08-07 19:34:35 +000049 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2gpr), DestReg).addReg(SrcReg);
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000050 return true;
Evan Cheng08b93c62009-07-27 00:33:08 +000051 } else if (DestRC == ARM::GPRRegisterClass &&
Evan Cheng86198642009-08-07 00:34:42 +000052 SrcRC == ARM::tGPRRegisterClass) {
Evan Cheng08b93c62009-07-27 00:33:08 +000053 BuildMI(MBB, I, DL, get(ARM::tMOVtgpr2gpr), DestReg).addReg(SrcReg);
54 return true;
55 } else if (DestRC == ARM::tGPRRegisterClass &&
56 SrcRC == ARM::GPRRegisterClass) {
57 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2tgpr), DestReg).addReg(SrcReg);
58 return true;
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000059 }
60
Evan Cheng08b93c62009-07-27 00:33:08 +000061 // Handle SPR, DPR, and QPR copies.
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000062 return ARMBaseInstrInfo::copyRegToReg(MBB, I, DestReg, SrcReg, DestRC, SrcRC);
63}
Evan Cheng5732ca02009-07-27 03:14:20 +000064
65void Thumb2InstrInfo::
66storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
67 unsigned SrcReg, bool isKill, int FI,
68 const TargetRegisterClass *RC) const {
69 DebugLoc DL = DebugLoc::getUnknownLoc();
70 if (I != MBB.end()) DL = I->getDebugLoc();
71
72 if (RC == ARM::GPRRegisterClass) {
Evan Chenge3ce8aa2009-11-01 22:04:35 +000073 MachineFunction &MF = *MBB.getParent();
74 MachineFrameInfo &MFI = *MF.getFrameInfo();
75 MachineMemOperand *MMO =
76 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
77 MachineMemOperand::MOStore, 0,
78 MFI.getObjectSize(FI),
79 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +000080 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
81 .addReg(SrcReg, getKillRegState(isKill))
Evan Chenge3ce8aa2009-11-01 22:04:35 +000082 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +000083 return;
84 }
85
86 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC);
87}
88
89void Thumb2InstrInfo::
90loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
91 unsigned DestReg, int FI,
92 const TargetRegisterClass *RC) const {
93 DebugLoc DL = DebugLoc::getUnknownLoc();
94 if (I != MBB.end()) DL = I->getDebugLoc();
95
96 if (RC == ARM::GPRRegisterClass) {
Evan Chenge3ce8aa2009-11-01 22:04:35 +000097 MachineFunction &MF = *MBB.getParent();
98 MachineFrameInfo &MFI = *MF.getFrameInfo();
99 MachineMemOperand *MMO =
100 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
101 MachineMemOperand::MOLoad, 0,
102 MFI.getObjectSize(FI),
103 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000104 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000105 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000106 return;
107 }
108
109 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC);
110}
Evan Cheng6495f632009-07-28 05:48:47 +0000111
Evan Cheng6495f632009-07-28 05:48:47 +0000112void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
113 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
114 unsigned DestReg, unsigned BaseReg, int NumBytes,
115 ARMCC::CondCodes Pred, unsigned PredReg,
116 const ARMBaseInstrInfo &TII) {
117 bool isSub = NumBytes < 0;
118 if (isSub) NumBytes = -NumBytes;
119
120 // If profitable, use a movw or movt to materialize the offset.
121 // FIXME: Use the scavenger to grab a scratch register.
122 if (DestReg != ARM::SP && DestReg != BaseReg &&
123 NumBytes >= 4096 &&
124 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
125 bool Fits = false;
126 if (NumBytes < 65536) {
127 // Use a movw to materialize the 16-bit constant.
128 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
129 .addImm(NumBytes)
130 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
131 Fits = true;
132 } else if ((NumBytes & 0xffff) == 0) {
133 // Use a movt to materialize the 32-bit constant.
134 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
135 .addReg(DestReg)
136 .addImm(NumBytes >> 16)
137 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
138 Fits = true;
139 }
140
141 if (Fits) {
142 if (isSub) {
143 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
144 .addReg(BaseReg, RegState::Kill)
145 .addReg(DestReg, RegState::Kill)
146 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
147 } else {
148 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
149 .addReg(DestReg, RegState::Kill)
150 .addReg(BaseReg, RegState::Kill)
151 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
152 }
153 return;
154 }
155 }
156
157 while (NumBytes) {
Evan Cheng6495f632009-07-28 05:48:47 +0000158 unsigned ThisVal = NumBytes;
Evan Cheng86198642009-08-07 00:34:42 +0000159 unsigned Opc = 0;
160 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
161 // mov sp, rn. Note t2MOVr cannot be used.
162 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr),DestReg).addReg(BaseReg);
163 BaseReg = ARM::SP;
164 continue;
165 }
166
167 if (BaseReg == ARM::SP) {
168 // sub sp, sp, #imm7
169 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
170 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
171 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
172 // FIXME: Fix Thumb1 immediate encoding.
173 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
174 .addReg(BaseReg).addImm(ThisVal/4);
175 NumBytes = 0;
176 continue;
177 }
178
179 // sub rd, sp, so_imm
180 Opc = isSub ? ARM::t2SUBrSPi : ARM::t2ADDrSPi;
181 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
182 NumBytes = 0;
183 } else {
184 // FIXME: Move this to ARMAddressingModes.h?
185 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
186 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
187 NumBytes &= ~ThisVal;
188 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
189 "Bit extraction didn't work?");
190 }
Evan Cheng6495f632009-07-28 05:48:47 +0000191 } else {
Evan Cheng86198642009-08-07 00:34:42 +0000192 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
193 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
194 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
195 NumBytes = 0;
196 } else if (ThisVal < 4096) {
197 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
198 NumBytes = 0;
199 } else {
200 // FIXME: Move this to ARMAddressingModes.h?
201 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
202 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
203 NumBytes &= ~ThisVal;
204 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
205 "Bit extraction didn't work?");
206 }
Evan Cheng6495f632009-07-28 05:48:47 +0000207 }
208
209 // Build the new ADD / SUB.
Evan Cheng86198642009-08-07 00:34:42 +0000210 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
211 .addReg(BaseReg, RegState::Kill)
212 .addImm(ThisVal)));
213
Evan Cheng6495f632009-07-28 05:48:47 +0000214 BaseReg = DestReg;
215 }
216}
217
218static unsigned
219negativeOffsetOpcode(unsigned opcode)
220{
221 switch (opcode) {
222 case ARM::t2LDRi12: return ARM::t2LDRi8;
223 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
224 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
225 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
226 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
227 case ARM::t2STRi12: return ARM::t2STRi8;
228 case ARM::t2STRBi12: return ARM::t2STRBi8;
229 case ARM::t2STRHi12: return ARM::t2STRHi8;
230
231 case ARM::t2LDRi8:
232 case ARM::t2LDRHi8:
233 case ARM::t2LDRBi8:
234 case ARM::t2LDRSHi8:
235 case ARM::t2LDRSBi8:
236 case ARM::t2STRi8:
237 case ARM::t2STRBi8:
238 case ARM::t2STRHi8:
239 return opcode;
240
241 default:
242 break;
243 }
244
245 return 0;
246}
247
248static unsigned
249positiveOffsetOpcode(unsigned opcode)
250{
251 switch (opcode) {
252 case ARM::t2LDRi8: return ARM::t2LDRi12;
253 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
254 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
255 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
256 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
257 case ARM::t2STRi8: return ARM::t2STRi12;
258 case ARM::t2STRBi8: return ARM::t2STRBi12;
259 case ARM::t2STRHi8: return ARM::t2STRHi12;
260
261 case ARM::t2LDRi12:
262 case ARM::t2LDRHi12:
263 case ARM::t2LDRBi12:
264 case ARM::t2LDRSHi12:
265 case ARM::t2LDRSBi12:
266 case ARM::t2STRi12:
267 case ARM::t2STRBi12:
268 case ARM::t2STRHi12:
269 return opcode;
270
271 default:
272 break;
273 }
274
275 return 0;
276}
277
278static unsigned
279immediateOffsetOpcode(unsigned opcode)
280{
281 switch (opcode) {
282 case ARM::t2LDRs: return ARM::t2LDRi12;
283 case ARM::t2LDRHs: return ARM::t2LDRHi12;
284 case ARM::t2LDRBs: return ARM::t2LDRBi12;
285 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
286 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
287 case ARM::t2STRs: return ARM::t2STRi12;
288 case ARM::t2STRBs: return ARM::t2STRBi12;
289 case ARM::t2STRHs: return ARM::t2STRHi12;
290
291 case ARM::t2LDRi12:
292 case ARM::t2LDRHi12:
293 case ARM::t2LDRBi12:
294 case ARM::t2LDRSHi12:
295 case ARM::t2LDRSBi12:
296 case ARM::t2STRi12:
297 case ARM::t2STRBi12:
298 case ARM::t2STRHi12:
299 case ARM::t2LDRi8:
300 case ARM::t2LDRHi8:
301 case ARM::t2LDRBi8:
302 case ARM::t2LDRSHi8:
303 case ARM::t2LDRSBi8:
304 case ARM::t2STRi8:
305 case ARM::t2STRBi8:
306 case ARM::t2STRHi8:
307 return opcode;
308
309 default:
310 break;
311 }
312
313 return 0;
314}
315
Evan Chengcdbb3f52009-08-27 01:23:50 +0000316bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
317 unsigned FrameReg, int &Offset,
318 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +0000319 unsigned Opcode = MI.getOpcode();
Evan Cheng6495f632009-07-28 05:48:47 +0000320 const TargetInstrDesc &Desc = MI.getDesc();
321 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
322 bool isSub = false;
323
324 // Memory operands in inline assembly always use AddrModeT2_i12.
325 if (Opcode == ARM::INLINEASM)
326 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbach764ab522009-08-11 15:33:49 +0000327
Evan Cheng6495f632009-07-28 05:48:47 +0000328 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
329 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Cheng86198642009-08-07 00:34:42 +0000330
331 bool isSP = FrameReg == ARM::SP;
Evan Cheng6495f632009-07-28 05:48:47 +0000332 if (Offset == 0) {
333 // Turn it into a move.
Evan Cheng09d97352009-08-10 02:06:53 +0000334 MI.setDesc(TII.get(ARM::tMOVgpr2gpr));
Evan Cheng6495f632009-07-28 05:48:47 +0000335 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
336 MI.RemoveOperand(FrameRegIdx+1);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000337 Offset = 0;
338 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000339 }
340
341 if (Offset < 0) {
342 Offset = -Offset;
343 isSub = true;
Evan Cheng86198642009-08-07 00:34:42 +0000344 MI.setDesc(TII.get(isSP ? ARM::t2SUBrSPi : ARM::t2SUBri));
345 } else {
346 MI.setDesc(TII.get(isSP ? ARM::t2ADDrSPi : ARM::t2ADDri));
Evan Cheng6495f632009-07-28 05:48:47 +0000347 }
348
349 // Common case: small offset, fits into instruction.
350 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng6495f632009-07-28 05:48:47 +0000351 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
352 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000353 Offset = 0;
354 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000355 }
356 // Another common case: imm12.
357 if (Offset < 4096) {
Evan Cheng86198642009-08-07 00:34:42 +0000358 unsigned NewOpc = isSP
359 ? (isSub ? ARM::t2SUBrSPi12 : ARM::t2ADDrSPi12)
360 : (isSub ? ARM::t2SUBri12 : ARM::t2ADDri12);
361 MI.setDesc(TII.get(NewOpc));
Evan Cheng6495f632009-07-28 05:48:47 +0000362 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
363 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000364 Offset = 0;
365 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000366 }
367
368 // Otherwise, extract 8 adjacent bits from the immediate into this
369 // t2ADDri/t2SUBri.
370 unsigned RotAmt = CountLeadingZeros_32(Offset);
371 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
372
373 // We will handle these bits from offset, clear them.
374 Offset &= ~ThisImmVal;
375
376 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
377 "Bit extraction didn't work?");
378 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
379 } else {
Bob Wilsone4863f42009-09-15 17:56:18 +0000380
381 // AddrMode4 cannot handle any offset.
382 if (AddrMode == ARMII::AddrMode4)
383 return false;
384
Evan Cheng6495f632009-07-28 05:48:47 +0000385 // AddrModeT2_so cannot handle any offset. If there is no offset
386 // register then we change to an immediate version.
Evan Cheng86198642009-08-07 00:34:42 +0000387 unsigned NewOpc = Opcode;
Evan Cheng6495f632009-07-28 05:48:47 +0000388 if (AddrMode == ARMII::AddrModeT2_so) {
389 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
390 if (OffsetReg != 0) {
391 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000392 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000393 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000394
Evan Cheng6495f632009-07-28 05:48:47 +0000395 MI.RemoveOperand(FrameRegIdx+1);
396 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
397 NewOpc = immediateOffsetOpcode(Opcode);
398 AddrMode = ARMII::AddrModeT2_i12;
399 }
400
401 unsigned NumBits = 0;
402 unsigned Scale = 1;
403 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
404 // i8 supports only negative, and i12 supports only positive, so
405 // based on Offset sign convert Opcode to the appropriate
406 // instruction
407 Offset += MI.getOperand(FrameRegIdx+1).getImm();
408 if (Offset < 0) {
409 NewOpc = negativeOffsetOpcode(Opcode);
410 NumBits = 8;
411 isSub = true;
412 Offset = -Offset;
413 } else {
414 NewOpc = positiveOffsetOpcode(Opcode);
415 NumBits = 12;
416 }
417 } else {
Evan Chengcdbb3f52009-08-27 01:23:50 +0000418 // VFP and NEON address modes.
419 int InstrOffs = 0;
420 if (AddrMode == ARMII::AddrMode5) {
421 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
422 InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
423 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
424 InstrOffs *= -1;
425 }
Evan Cheng6495f632009-07-28 05:48:47 +0000426 NumBits = 8;
427 Scale = 4;
428 Offset += InstrOffs * 4;
429 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
430 if (Offset < 0) {
431 Offset = -Offset;
432 isSub = true;
433 }
434 }
435
436 if (NewOpc != Opcode)
437 MI.setDesc(TII.get(NewOpc));
438
439 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
440
441 // Attempt to fold address computation
442 // Common case: small offset, fits into instruction.
443 int ImmedOffset = Offset / Scale;
444 unsigned Mask = (1 << NumBits) - 1;
445 if ((unsigned)Offset <= Mask * Scale) {
446 // Replace the FrameIndex with fp/sp
447 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
448 if (isSub) {
449 if (AddrMode == ARMII::AddrMode5)
450 // FIXME: Not consistent.
451 ImmedOffset |= 1 << NumBits;
Jim Grosbach764ab522009-08-11 15:33:49 +0000452 else
Evan Cheng6495f632009-07-28 05:48:47 +0000453 ImmedOffset = -ImmedOffset;
454 }
455 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000456 Offset = 0;
457 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000458 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000459
Evan Cheng6495f632009-07-28 05:48:47 +0000460 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwind9453782009-07-28 23:52:33 +0000461 ImmedOffset = ImmedOffset & Mask;
Evan Cheng6495f632009-07-28 05:48:47 +0000462 if (isSub) {
463 if (AddrMode == ARMII::AddrMode5)
464 // FIXME: Not consistent.
465 ImmedOffset |= 1 << NumBits;
Evan Chenga8e89842009-08-03 02:38:06 +0000466 else {
Evan Cheng6495f632009-07-28 05:48:47 +0000467 ImmedOffset = -ImmedOffset;
Evan Chenga8e89842009-08-03 02:38:06 +0000468 if (ImmedOffset == 0)
469 // Change the opcode back if the encoded offset is zero.
470 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
471 }
Evan Cheng6495f632009-07-28 05:48:47 +0000472 }
473 ImmOp.ChangeToImmediate(ImmedOffset);
474 Offset &= ~(Mask*Scale);
475 }
476
Evan Chengcdbb3f52009-08-27 01:23:50 +0000477 Offset = (isSub) ? -Offset : Offset;
478 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000479}