blob: 39bda04b4d13b648deb2cbc3d4a37d0a743ee69c [file] [log] [blame]
Misha Brukmana85d6bc2002-11-22 22:42:50 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3501fea2003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner055c9652002-10-29 21:05:24 +000014#include "X86InstrInfo.h"
Chris Lattner4ce42a72002-12-03 05:42:53 +000015#include "X86.h"
Chris Lattnerabf05b22003-08-03 21:55:55 +000016#include "X86GenInstrInfo.inc"
Evan Chengaa3c1412006-05-30 21:45:53 +000017#include "X86InstrBuilder.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000021#include "llvm/DerivedTypes.h"
Owen Anderson0a5372e2009-07-13 04:09:18 +000022#include "llvm/LLVMContext.h"
Owen Anderson718cb662007-09-07 04:06:50 +000023#include "llvm/ADT/STLExtras.h"
Dan Gohman62c939d2008-12-03 05:21:24 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng258ff672006-12-01 21:52:41 +000028#include "llvm/CodeGen/LiveVariables.h"
David Greeneb87bc952009-11-12 20:55:29 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Owen Anderson43dbe052008-01-07 01:35:02 +000030#include "llvm/Support/CommandLine.h"
David Greene5b901322010-01-05 01:29:29 +000031#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000032#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
Evan Cheng0488db92007-09-25 01:57:46 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000035#include "llvm/MC/MCAsmInfo.h"
David Greeneb87bc952009-11-12 20:55:29 +000036
37#include <limits>
38
Brian Gaeked0fde302003-11-11 22:41:34 +000039using namespace llvm;
40
Chris Lattner705e07f2009-08-23 03:41:05 +000041static cl::opt<bool>
42NoFusing("disable-spill-fusing",
43 cl::desc("Disable fusing of spill code into instructions"));
44static cl::opt<bool>
45PrintFailedFusing("print-failed-fuse-candidates",
46 cl::desc("Print instructions that the allocator wants to"
47 " fuse, but the X86 backend currently can't"),
48 cl::Hidden);
49static cl::opt<bool>
50ReMatPICStubLoad("remat-pic-stub-load",
51 cl::desc("Re-materialize load from stub in PIC mode"),
52 cl::init(false), cl::Hidden);
Owen Anderson43dbe052008-01-07 01:35:02 +000053
Evan Chengaa3c1412006-05-30 21:45:53 +000054X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000055 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Evan Cheng25ab6902006-09-08 06:48:29 +000056 TM(tm), RI(tm, *this) {
Owen Anderson43dbe052008-01-07 01:35:02 +000057 SmallVector<unsigned,16> AmbEntries;
58 static const unsigned OpTbl2Addr[][2] = {
59 { X86::ADC32ri, X86::ADC32mi },
60 { X86::ADC32ri8, X86::ADC32mi8 },
61 { X86::ADC32rr, X86::ADC32mr },
62 { X86::ADC64ri32, X86::ADC64mi32 },
63 { X86::ADC64ri8, X86::ADC64mi8 },
64 { X86::ADC64rr, X86::ADC64mr },
65 { X86::ADD16ri, X86::ADD16mi },
66 { X86::ADD16ri8, X86::ADD16mi8 },
67 { X86::ADD16rr, X86::ADD16mr },
68 { X86::ADD32ri, X86::ADD32mi },
69 { X86::ADD32ri8, X86::ADD32mi8 },
70 { X86::ADD32rr, X86::ADD32mr },
71 { X86::ADD64ri32, X86::ADD64mi32 },
72 { X86::ADD64ri8, X86::ADD64mi8 },
73 { X86::ADD64rr, X86::ADD64mr },
74 { X86::ADD8ri, X86::ADD8mi },
75 { X86::ADD8rr, X86::ADD8mr },
76 { X86::AND16ri, X86::AND16mi },
77 { X86::AND16ri8, X86::AND16mi8 },
78 { X86::AND16rr, X86::AND16mr },
79 { X86::AND32ri, X86::AND32mi },
80 { X86::AND32ri8, X86::AND32mi8 },
81 { X86::AND32rr, X86::AND32mr },
82 { X86::AND64ri32, X86::AND64mi32 },
83 { X86::AND64ri8, X86::AND64mi8 },
84 { X86::AND64rr, X86::AND64mr },
85 { X86::AND8ri, X86::AND8mi },
86 { X86::AND8rr, X86::AND8mr },
87 { X86::DEC16r, X86::DEC16m },
88 { X86::DEC32r, X86::DEC32m },
89 { X86::DEC64_16r, X86::DEC64_16m },
90 { X86::DEC64_32r, X86::DEC64_32m },
91 { X86::DEC64r, X86::DEC64m },
92 { X86::DEC8r, X86::DEC8m },
93 { X86::INC16r, X86::INC16m },
94 { X86::INC32r, X86::INC32m },
95 { X86::INC64_16r, X86::INC64_16m },
96 { X86::INC64_32r, X86::INC64_32m },
97 { X86::INC64r, X86::INC64m },
98 { X86::INC8r, X86::INC8m },
99 { X86::NEG16r, X86::NEG16m },
100 { X86::NEG32r, X86::NEG32m },
101 { X86::NEG64r, X86::NEG64m },
102 { X86::NEG8r, X86::NEG8m },
103 { X86::NOT16r, X86::NOT16m },
104 { X86::NOT32r, X86::NOT32m },
105 { X86::NOT64r, X86::NOT64m },
106 { X86::NOT8r, X86::NOT8m },
107 { X86::OR16ri, X86::OR16mi },
108 { X86::OR16ri8, X86::OR16mi8 },
109 { X86::OR16rr, X86::OR16mr },
110 { X86::OR32ri, X86::OR32mi },
111 { X86::OR32ri8, X86::OR32mi8 },
112 { X86::OR32rr, X86::OR32mr },
113 { X86::OR64ri32, X86::OR64mi32 },
114 { X86::OR64ri8, X86::OR64mi8 },
115 { X86::OR64rr, X86::OR64mr },
116 { X86::OR8ri, X86::OR8mi },
117 { X86::OR8rr, X86::OR8mr },
118 { X86::ROL16r1, X86::ROL16m1 },
119 { X86::ROL16rCL, X86::ROL16mCL },
120 { X86::ROL16ri, X86::ROL16mi },
121 { X86::ROL32r1, X86::ROL32m1 },
122 { X86::ROL32rCL, X86::ROL32mCL },
123 { X86::ROL32ri, X86::ROL32mi },
124 { X86::ROL64r1, X86::ROL64m1 },
125 { X86::ROL64rCL, X86::ROL64mCL },
126 { X86::ROL64ri, X86::ROL64mi },
127 { X86::ROL8r1, X86::ROL8m1 },
128 { X86::ROL8rCL, X86::ROL8mCL },
129 { X86::ROL8ri, X86::ROL8mi },
130 { X86::ROR16r1, X86::ROR16m1 },
131 { X86::ROR16rCL, X86::ROR16mCL },
132 { X86::ROR16ri, X86::ROR16mi },
133 { X86::ROR32r1, X86::ROR32m1 },
134 { X86::ROR32rCL, X86::ROR32mCL },
135 { X86::ROR32ri, X86::ROR32mi },
136 { X86::ROR64r1, X86::ROR64m1 },
137 { X86::ROR64rCL, X86::ROR64mCL },
138 { X86::ROR64ri, X86::ROR64mi },
139 { X86::ROR8r1, X86::ROR8m1 },
140 { X86::ROR8rCL, X86::ROR8mCL },
141 { X86::ROR8ri, X86::ROR8mi },
142 { X86::SAR16r1, X86::SAR16m1 },
143 { X86::SAR16rCL, X86::SAR16mCL },
144 { X86::SAR16ri, X86::SAR16mi },
145 { X86::SAR32r1, X86::SAR32m1 },
146 { X86::SAR32rCL, X86::SAR32mCL },
147 { X86::SAR32ri, X86::SAR32mi },
148 { X86::SAR64r1, X86::SAR64m1 },
149 { X86::SAR64rCL, X86::SAR64mCL },
150 { X86::SAR64ri, X86::SAR64mi },
151 { X86::SAR8r1, X86::SAR8m1 },
152 { X86::SAR8rCL, X86::SAR8mCL },
153 { X86::SAR8ri, X86::SAR8mi },
154 { X86::SBB32ri, X86::SBB32mi },
155 { X86::SBB32ri8, X86::SBB32mi8 },
156 { X86::SBB32rr, X86::SBB32mr },
157 { X86::SBB64ri32, X86::SBB64mi32 },
158 { X86::SBB64ri8, X86::SBB64mi8 },
159 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson43dbe052008-01-07 01:35:02 +0000160 { X86::SHL16rCL, X86::SHL16mCL },
161 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000162 { X86::SHL32rCL, X86::SHL32mCL },
163 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000164 { X86::SHL64rCL, X86::SHL64mCL },
165 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000166 { X86::SHL8rCL, X86::SHL8mCL },
167 { X86::SHL8ri, X86::SHL8mi },
168 { X86::SHLD16rrCL, X86::SHLD16mrCL },
169 { X86::SHLD16rri8, X86::SHLD16mri8 },
170 { X86::SHLD32rrCL, X86::SHLD32mrCL },
171 { X86::SHLD32rri8, X86::SHLD32mri8 },
172 { X86::SHLD64rrCL, X86::SHLD64mrCL },
173 { X86::SHLD64rri8, X86::SHLD64mri8 },
174 { X86::SHR16r1, X86::SHR16m1 },
175 { X86::SHR16rCL, X86::SHR16mCL },
176 { X86::SHR16ri, X86::SHR16mi },
177 { X86::SHR32r1, X86::SHR32m1 },
178 { X86::SHR32rCL, X86::SHR32mCL },
179 { X86::SHR32ri, X86::SHR32mi },
180 { X86::SHR64r1, X86::SHR64m1 },
181 { X86::SHR64rCL, X86::SHR64mCL },
182 { X86::SHR64ri, X86::SHR64mi },
183 { X86::SHR8r1, X86::SHR8m1 },
184 { X86::SHR8rCL, X86::SHR8mCL },
185 { X86::SHR8ri, X86::SHR8mi },
186 { X86::SHRD16rrCL, X86::SHRD16mrCL },
187 { X86::SHRD16rri8, X86::SHRD16mri8 },
188 { X86::SHRD32rrCL, X86::SHRD32mrCL },
189 { X86::SHRD32rri8, X86::SHRD32mri8 },
190 { X86::SHRD64rrCL, X86::SHRD64mrCL },
191 { X86::SHRD64rri8, X86::SHRD64mri8 },
192 { X86::SUB16ri, X86::SUB16mi },
193 { X86::SUB16ri8, X86::SUB16mi8 },
194 { X86::SUB16rr, X86::SUB16mr },
195 { X86::SUB32ri, X86::SUB32mi },
196 { X86::SUB32ri8, X86::SUB32mi8 },
197 { X86::SUB32rr, X86::SUB32mr },
198 { X86::SUB64ri32, X86::SUB64mi32 },
199 { X86::SUB64ri8, X86::SUB64mi8 },
200 { X86::SUB64rr, X86::SUB64mr },
201 { X86::SUB8ri, X86::SUB8mi },
202 { X86::SUB8rr, X86::SUB8mr },
203 { X86::XOR16ri, X86::XOR16mi },
204 { X86::XOR16ri8, X86::XOR16mi8 },
205 { X86::XOR16rr, X86::XOR16mr },
206 { X86::XOR32ri, X86::XOR32mi },
207 { X86::XOR32ri8, X86::XOR32mi8 },
208 { X86::XOR32rr, X86::XOR32mr },
209 { X86::XOR64ri32, X86::XOR64mi32 },
210 { X86::XOR64ri8, X86::XOR64mi8 },
211 { X86::XOR64rr, X86::XOR64mr },
212 { X86::XOR8ri, X86::XOR8mi },
213 { X86::XOR8rr, X86::XOR8mr }
214 };
215
216 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
217 unsigned RegOp = OpTbl2Addr[i][0];
218 unsigned MemOp = OpTbl2Addr[i][1];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000219 if (!RegOp2MemOpTable2Addr.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000220 std::make_pair(MemOp,0))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000221 assert(false && "Duplicated entries?");
Evan Chengf9b36f02009-07-15 06:10:07 +0000222 // Index 0, folded load and store, no alignment requirement.
223 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5);
Owen Anderson43dbe052008-01-07 01:35:02 +0000224 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000225 std::make_pair(RegOp,
226 AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000227 AmbEntries.push_back(MemOp);
228 }
229
230 // If the third value is 1, then it's folding either a load or a store.
Evan Chengf9b36f02009-07-15 06:10:07 +0000231 static const unsigned OpTbl0[][4] = {
232 { X86::BT16ri8, X86::BT16mi8, 1, 0 },
233 { X86::BT32ri8, X86::BT32mi8, 1, 0 },
234 { X86::BT64ri8, X86::BT64mi8, 1, 0 },
235 { X86::CALL32r, X86::CALL32m, 1, 0 },
236 { X86::CALL64r, X86::CALL64m, 1, 0 },
237 { X86::CMP16ri, X86::CMP16mi, 1, 0 },
238 { X86::CMP16ri8, X86::CMP16mi8, 1, 0 },
239 { X86::CMP16rr, X86::CMP16mr, 1, 0 },
240 { X86::CMP32ri, X86::CMP32mi, 1, 0 },
241 { X86::CMP32ri8, X86::CMP32mi8, 1, 0 },
242 { X86::CMP32rr, X86::CMP32mr, 1, 0 },
243 { X86::CMP64ri32, X86::CMP64mi32, 1, 0 },
244 { X86::CMP64ri8, X86::CMP64mi8, 1, 0 },
245 { X86::CMP64rr, X86::CMP64mr, 1, 0 },
246 { X86::CMP8ri, X86::CMP8mi, 1, 0 },
247 { X86::CMP8rr, X86::CMP8mr, 1, 0 },
248 { X86::DIV16r, X86::DIV16m, 1, 0 },
249 { X86::DIV32r, X86::DIV32m, 1, 0 },
250 { X86::DIV64r, X86::DIV64m, 1, 0 },
251 { X86::DIV8r, X86::DIV8m, 1, 0 },
252 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0, 16 },
253 { X86::FsMOVAPDrr, X86::MOVSDmr, 0, 0 },
254 { X86::FsMOVAPSrr, X86::MOVSSmr, 0, 0 },
255 { X86::IDIV16r, X86::IDIV16m, 1, 0 },
256 { X86::IDIV32r, X86::IDIV32m, 1, 0 },
257 { X86::IDIV64r, X86::IDIV64m, 1, 0 },
258 { X86::IDIV8r, X86::IDIV8m, 1, 0 },
259 { X86::IMUL16r, X86::IMUL16m, 1, 0 },
260 { X86::IMUL32r, X86::IMUL32m, 1, 0 },
261 { X86::IMUL64r, X86::IMUL64m, 1, 0 },
262 { X86::IMUL8r, X86::IMUL8m, 1, 0 },
263 { X86::JMP32r, X86::JMP32m, 1, 0 },
264 { X86::JMP64r, X86::JMP64m, 1, 0 },
265 { X86::MOV16ri, X86::MOV16mi, 0, 0 },
266 { X86::MOV16rr, X86::MOV16mr, 0, 0 },
267 { X86::MOV32ri, X86::MOV32mi, 0, 0 },
268 { X86::MOV32rr, X86::MOV32mr, 0, 0 },
269 { X86::MOV64ri32, X86::MOV64mi32, 0, 0 },
270 { X86::MOV64rr, X86::MOV64mr, 0, 0 },
271 { X86::MOV8ri, X86::MOV8mi, 0, 0 },
272 { X86::MOV8rr, X86::MOV8mr, 0, 0 },
273 { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, 0, 0 },
274 { X86::MOVAPDrr, X86::MOVAPDmr, 0, 16 },
275 { X86::MOVAPSrr, X86::MOVAPSmr, 0, 16 },
276 { X86::MOVDQArr, X86::MOVDQAmr, 0, 16 },
277 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0, 0 },
278 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000279 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0, 0 },
280 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000281 { X86::MOVUPDrr, X86::MOVUPDmr, 0, 0 },
282 { X86::MOVUPSrr, X86::MOVUPSmr, 0, 0 },
283 { X86::MUL16r, X86::MUL16m, 1, 0 },
284 { X86::MUL32r, X86::MUL32m, 1, 0 },
285 { X86::MUL64r, X86::MUL64m, 1, 0 },
286 { X86::MUL8r, X86::MUL8m, 1, 0 },
287 { X86::SETAEr, X86::SETAEm, 0, 0 },
288 { X86::SETAr, X86::SETAm, 0, 0 },
289 { X86::SETBEr, X86::SETBEm, 0, 0 },
290 { X86::SETBr, X86::SETBm, 0, 0 },
291 { X86::SETEr, X86::SETEm, 0, 0 },
292 { X86::SETGEr, X86::SETGEm, 0, 0 },
293 { X86::SETGr, X86::SETGm, 0, 0 },
294 { X86::SETLEr, X86::SETLEm, 0, 0 },
295 { X86::SETLr, X86::SETLm, 0, 0 },
296 { X86::SETNEr, X86::SETNEm, 0, 0 },
297 { X86::SETNOr, X86::SETNOm, 0, 0 },
298 { X86::SETNPr, X86::SETNPm, 0, 0 },
299 { X86::SETNSr, X86::SETNSm, 0, 0 },
300 { X86::SETOr, X86::SETOm, 0, 0 },
301 { X86::SETPr, X86::SETPm, 0, 0 },
302 { X86::SETSr, X86::SETSm, 0, 0 },
303 { X86::TAILJMPr, X86::TAILJMPm, 1, 0 },
304 { X86::TEST16ri, X86::TEST16mi, 1, 0 },
305 { X86::TEST32ri, X86::TEST32mi, 1, 0 },
306 { X86::TEST64ri32, X86::TEST64mi32, 1, 0 },
307 { X86::TEST8ri, X86::TEST8mi, 1, 0 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000308 };
309
310 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
311 unsigned RegOp = OpTbl0[i][0];
312 unsigned MemOp = OpTbl0[i][1];
Evan Chengf9b36f02009-07-15 06:10:07 +0000313 unsigned Align = OpTbl0[i][3];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000314 if (!RegOp2MemOpTable0.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000315 std::make_pair(MemOp,Align))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000316 assert(false && "Duplicated entries?");
317 unsigned FoldedLoad = OpTbl0[i][2];
318 // Index 0, folded load or store.
319 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
320 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
321 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000322 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000323 AmbEntries.push_back(MemOp);
324 }
325
Evan Chengf9b36f02009-07-15 06:10:07 +0000326 static const unsigned OpTbl1[][3] = {
327 { X86::CMP16rr, X86::CMP16rm, 0 },
328 { X86::CMP32rr, X86::CMP32rm, 0 },
329 { X86::CMP64rr, X86::CMP64rm, 0 },
330 { X86::CMP8rr, X86::CMP8rm, 0 },
331 { X86::CVTSD2SSrr, X86::CVTSD2SSrm, 0 },
332 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm, 0 },
333 { X86::CVTSI2SDrr, X86::CVTSI2SDrm, 0 },
334 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm, 0 },
335 { X86::CVTSI2SSrr, X86::CVTSI2SSrm, 0 },
336 { X86::CVTSS2SDrr, X86::CVTSS2SDrm, 0 },
337 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm, 0 },
338 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm, 0 },
339 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm, 0 },
340 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm, 0 },
341 { X86::FsMOVAPDrr, X86::MOVSDrm, 0 },
342 { X86::FsMOVAPSrr, X86::MOVSSrm, 0 },
343 { X86::IMUL16rri, X86::IMUL16rmi, 0 },
344 { X86::IMUL16rri8, X86::IMUL16rmi8, 0 },
345 { X86::IMUL32rri, X86::IMUL32rmi, 0 },
346 { X86::IMUL32rri8, X86::IMUL32rmi8, 0 },
347 { X86::IMUL64rri32, X86::IMUL64rmi32, 0 },
348 { X86::IMUL64rri8, X86::IMUL64rmi8, 0 },
349 { X86::Int_CMPSDrr, X86::Int_CMPSDrm, 0 },
350 { X86::Int_CMPSSrr, X86::Int_CMPSSrm, 0 },
351 { X86::Int_COMISDrr, X86::Int_COMISDrm, 0 },
352 { X86::Int_COMISSrr, X86::Int_COMISSrm, 0 },
353 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm, 16 },
354 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm, 16 },
355 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm, 16 },
356 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm, 16 },
357 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm, 16 },
358 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm, 0 },
359 { X86::Int_CVTSD2SI64rr,X86::Int_CVTSD2SI64rm, 0 },
360 { X86::Int_CVTSD2SIrr, X86::Int_CVTSD2SIrm, 0 },
361 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm, 0 },
362 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm, 0 },
363 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm, 0 },
364 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm, 0 },
365 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm, 0 },
366 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm, 0 },
367 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm, 0 },
368 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm, 0 },
369 { X86::Int_CVTTPD2DQrr, X86::Int_CVTTPD2DQrm, 16 },
370 { X86::Int_CVTTPS2DQrr, X86::Int_CVTTPS2DQrm, 16 },
371 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm, 0 },
372 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm, 0 },
373 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm, 0 },
374 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm, 0 },
375 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm, 0 },
376 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm, 0 },
377 { X86::MOV16rr, X86::MOV16rm, 0 },
378 { X86::MOV32rr, X86::MOV32rm, 0 },
379 { X86::MOV64rr, X86::MOV64rm, 0 },
380 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm, 0 },
381 { X86::MOV64toSDrr, X86::MOV64toSDrm, 0 },
382 { X86::MOV8rr, X86::MOV8rm, 0 },
383 { X86::MOVAPDrr, X86::MOVAPDrm, 16 },
384 { X86::MOVAPSrr, X86::MOVAPSrm, 16 },
385 { X86::MOVDDUPrr, X86::MOVDDUPrm, 0 },
386 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm, 0 },
387 { X86::MOVDI2SSrr, X86::MOVDI2SSrm, 0 },
388 { X86::MOVDQArr, X86::MOVDQArm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000389 { X86::MOVSHDUPrr, X86::MOVSHDUPrm, 16 },
390 { X86::MOVSLDUPrr, X86::MOVSLDUPrm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000391 { X86::MOVSX16rr8, X86::MOVSX16rm8, 0 },
392 { X86::MOVSX32rr16, X86::MOVSX32rm16, 0 },
393 { X86::MOVSX32rr8, X86::MOVSX32rm8, 0 },
394 { X86::MOVSX64rr16, X86::MOVSX64rm16, 0 },
395 { X86::MOVSX64rr32, X86::MOVSX64rm32, 0 },
396 { X86::MOVSX64rr8, X86::MOVSX64rm8, 0 },
397 { X86::MOVUPDrr, X86::MOVUPDrm, 16 },
Evan Cheng94da7212010-01-21 00:55:14 +0000398 { X86::MOVUPSrr, X86::MOVUPSrm, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000399 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm, 0 },
400 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm, 0 },
401 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm, 16 },
402 { X86::MOVZX16rr8, X86::MOVZX16rm8, 0 },
403 { X86::MOVZX32rr16, X86::MOVZX32rm16, 0 },
404 { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8, 0 },
405 { X86::MOVZX32rr8, X86::MOVZX32rm8, 0 },
406 { X86::MOVZX64rr16, X86::MOVZX64rm16, 0 },
407 { X86::MOVZX64rr32, X86::MOVZX64rm32, 0 },
408 { X86::MOVZX64rr8, X86::MOVZX64rm8, 0 },
409 { X86::PSHUFDri, X86::PSHUFDmi, 16 },
410 { X86::PSHUFHWri, X86::PSHUFHWmi, 16 },
411 { X86::PSHUFLWri, X86::PSHUFLWmi, 16 },
412 { X86::RCPPSr, X86::RCPPSm, 16 },
413 { X86::RCPPSr_Int, X86::RCPPSm_Int, 16 },
414 { X86::RSQRTPSr, X86::RSQRTPSm, 16 },
415 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int, 16 },
416 { X86::RSQRTSSr, X86::RSQRTSSm, 0 },
417 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int, 0 },
418 { X86::SQRTPDr, X86::SQRTPDm, 16 },
419 { X86::SQRTPDr_Int, X86::SQRTPDm_Int, 16 },
420 { X86::SQRTPSr, X86::SQRTPSm, 16 },
421 { X86::SQRTPSr_Int, X86::SQRTPSm_Int, 16 },
422 { X86::SQRTSDr, X86::SQRTSDm, 0 },
423 { X86::SQRTSDr_Int, X86::SQRTSDm_Int, 0 },
424 { X86::SQRTSSr, X86::SQRTSSm, 0 },
425 { X86::SQRTSSr_Int, X86::SQRTSSm_Int, 0 },
426 { X86::TEST16rr, X86::TEST16rm, 0 },
427 { X86::TEST32rr, X86::TEST32rm, 0 },
428 { X86::TEST64rr, X86::TEST64rm, 0 },
429 { X86::TEST8rr, X86::TEST8rm, 0 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000430 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
Evan Chengf9b36f02009-07-15 06:10:07 +0000431 { X86::UCOMISDrr, X86::UCOMISDrm, 0 },
432 { X86::UCOMISSrr, X86::UCOMISSrm, 0 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000433 };
434
435 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
436 unsigned RegOp = OpTbl1[i][0];
437 unsigned MemOp = OpTbl1[i][1];
Evan Chengf9b36f02009-07-15 06:10:07 +0000438 unsigned Align = OpTbl1[i][2];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000439 if (!RegOp2MemOpTable1.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000440 std::make_pair(MemOp,Align))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000441 assert(false && "Duplicated entries?");
Evan Chengf9b36f02009-07-15 06:10:07 +0000442 // Index 1, folded load
443 unsigned AuxInfo = 1 | (1 << 4);
Owen Anderson43dbe052008-01-07 01:35:02 +0000444 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
445 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000446 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000447 AmbEntries.push_back(MemOp);
448 }
449
Evan Chengf9b36f02009-07-15 06:10:07 +0000450 static const unsigned OpTbl2[][3] = {
451 { X86::ADC32rr, X86::ADC32rm, 0 },
452 { X86::ADC64rr, X86::ADC64rm, 0 },
453 { X86::ADD16rr, X86::ADD16rm, 0 },
454 { X86::ADD32rr, X86::ADD32rm, 0 },
455 { X86::ADD64rr, X86::ADD64rm, 0 },
456 { X86::ADD8rr, X86::ADD8rm, 0 },
457 { X86::ADDPDrr, X86::ADDPDrm, 16 },
458 { X86::ADDPSrr, X86::ADDPSrm, 16 },
459 { X86::ADDSDrr, X86::ADDSDrm, 0 },
460 { X86::ADDSSrr, X86::ADDSSrm, 0 },
461 { X86::ADDSUBPDrr, X86::ADDSUBPDrm, 16 },
462 { X86::ADDSUBPSrr, X86::ADDSUBPSrm, 16 },
463 { X86::AND16rr, X86::AND16rm, 0 },
464 { X86::AND32rr, X86::AND32rm, 0 },
465 { X86::AND64rr, X86::AND64rm, 0 },
466 { X86::AND8rr, X86::AND8rm, 0 },
467 { X86::ANDNPDrr, X86::ANDNPDrm, 16 },
468 { X86::ANDNPSrr, X86::ANDNPSrm, 16 },
469 { X86::ANDPDrr, X86::ANDPDrm, 16 },
470 { X86::ANDPSrr, X86::ANDPSrm, 16 },
471 { X86::CMOVA16rr, X86::CMOVA16rm, 0 },
472 { X86::CMOVA32rr, X86::CMOVA32rm, 0 },
473 { X86::CMOVA64rr, X86::CMOVA64rm, 0 },
474 { X86::CMOVAE16rr, X86::CMOVAE16rm, 0 },
475 { X86::CMOVAE32rr, X86::CMOVAE32rm, 0 },
476 { X86::CMOVAE64rr, X86::CMOVAE64rm, 0 },
477 { X86::CMOVB16rr, X86::CMOVB16rm, 0 },
478 { X86::CMOVB32rr, X86::CMOVB32rm, 0 },
479 { X86::CMOVB64rr, X86::CMOVB64rm, 0 },
480 { X86::CMOVBE16rr, X86::CMOVBE16rm, 0 },
481 { X86::CMOVBE32rr, X86::CMOVBE32rm, 0 },
482 { X86::CMOVBE64rr, X86::CMOVBE64rm, 0 },
483 { X86::CMOVE16rr, X86::CMOVE16rm, 0 },
484 { X86::CMOVE32rr, X86::CMOVE32rm, 0 },
485 { X86::CMOVE64rr, X86::CMOVE64rm, 0 },
486 { X86::CMOVG16rr, X86::CMOVG16rm, 0 },
487 { X86::CMOVG32rr, X86::CMOVG32rm, 0 },
488 { X86::CMOVG64rr, X86::CMOVG64rm, 0 },
489 { X86::CMOVGE16rr, X86::CMOVGE16rm, 0 },
490 { X86::CMOVGE32rr, X86::CMOVGE32rm, 0 },
491 { X86::CMOVGE64rr, X86::CMOVGE64rm, 0 },
492 { X86::CMOVL16rr, X86::CMOVL16rm, 0 },
493 { X86::CMOVL32rr, X86::CMOVL32rm, 0 },
494 { X86::CMOVL64rr, X86::CMOVL64rm, 0 },
495 { X86::CMOVLE16rr, X86::CMOVLE16rm, 0 },
496 { X86::CMOVLE32rr, X86::CMOVLE32rm, 0 },
497 { X86::CMOVLE64rr, X86::CMOVLE64rm, 0 },
498 { X86::CMOVNE16rr, X86::CMOVNE16rm, 0 },
499 { X86::CMOVNE32rr, X86::CMOVNE32rm, 0 },
500 { X86::CMOVNE64rr, X86::CMOVNE64rm, 0 },
501 { X86::CMOVNO16rr, X86::CMOVNO16rm, 0 },
502 { X86::CMOVNO32rr, X86::CMOVNO32rm, 0 },
503 { X86::CMOVNO64rr, X86::CMOVNO64rm, 0 },
504 { X86::CMOVNP16rr, X86::CMOVNP16rm, 0 },
505 { X86::CMOVNP32rr, X86::CMOVNP32rm, 0 },
506 { X86::CMOVNP64rr, X86::CMOVNP64rm, 0 },
507 { X86::CMOVNS16rr, X86::CMOVNS16rm, 0 },
508 { X86::CMOVNS32rr, X86::CMOVNS32rm, 0 },
509 { X86::CMOVNS64rr, X86::CMOVNS64rm, 0 },
510 { X86::CMOVO16rr, X86::CMOVO16rm, 0 },
511 { X86::CMOVO32rr, X86::CMOVO32rm, 0 },
512 { X86::CMOVO64rr, X86::CMOVO64rm, 0 },
513 { X86::CMOVP16rr, X86::CMOVP16rm, 0 },
514 { X86::CMOVP32rr, X86::CMOVP32rm, 0 },
515 { X86::CMOVP64rr, X86::CMOVP64rm, 0 },
516 { X86::CMOVS16rr, X86::CMOVS16rm, 0 },
517 { X86::CMOVS32rr, X86::CMOVS32rm, 0 },
518 { X86::CMOVS64rr, X86::CMOVS64rm, 0 },
519 { X86::CMPPDrri, X86::CMPPDrmi, 16 },
520 { X86::CMPPSrri, X86::CMPPSrmi, 16 },
521 { X86::CMPSDrr, X86::CMPSDrm, 0 },
522 { X86::CMPSSrr, X86::CMPSSrm, 0 },
523 { X86::DIVPDrr, X86::DIVPDrm, 16 },
524 { X86::DIVPSrr, X86::DIVPSrm, 16 },
525 { X86::DIVSDrr, X86::DIVSDrm, 0 },
526 { X86::DIVSSrr, X86::DIVSSrm, 0 },
527 { X86::FsANDNPDrr, X86::FsANDNPDrm, 16 },
528 { X86::FsANDNPSrr, X86::FsANDNPSrm, 16 },
529 { X86::FsANDPDrr, X86::FsANDPDrm, 16 },
530 { X86::FsANDPSrr, X86::FsANDPSrm, 16 },
531 { X86::FsORPDrr, X86::FsORPDrm, 16 },
532 { X86::FsORPSrr, X86::FsORPSrm, 16 },
533 { X86::FsXORPDrr, X86::FsXORPDrm, 16 },
534 { X86::FsXORPSrr, X86::FsXORPSrm, 16 },
535 { X86::HADDPDrr, X86::HADDPDrm, 16 },
536 { X86::HADDPSrr, X86::HADDPSrm, 16 },
537 { X86::HSUBPDrr, X86::HSUBPDrm, 16 },
538 { X86::HSUBPSrr, X86::HSUBPSrm, 16 },
539 { X86::IMUL16rr, X86::IMUL16rm, 0 },
540 { X86::IMUL32rr, X86::IMUL32rm, 0 },
541 { X86::IMUL64rr, X86::IMUL64rm, 0 },
542 { X86::MAXPDrr, X86::MAXPDrm, 16 },
543 { X86::MAXPDrr_Int, X86::MAXPDrm_Int, 16 },
544 { X86::MAXPSrr, X86::MAXPSrm, 16 },
545 { X86::MAXPSrr_Int, X86::MAXPSrm_Int, 16 },
546 { X86::MAXSDrr, X86::MAXSDrm, 0 },
547 { X86::MAXSDrr_Int, X86::MAXSDrm_Int, 0 },
548 { X86::MAXSSrr, X86::MAXSSrm, 0 },
549 { X86::MAXSSrr_Int, X86::MAXSSrm_Int, 0 },
550 { X86::MINPDrr, X86::MINPDrm, 16 },
551 { X86::MINPDrr_Int, X86::MINPDrm_Int, 16 },
552 { X86::MINPSrr, X86::MINPSrm, 16 },
553 { X86::MINPSrr_Int, X86::MINPSrm_Int, 16 },
554 { X86::MINSDrr, X86::MINSDrm, 0 },
555 { X86::MINSDrr_Int, X86::MINSDrm_Int, 0 },
556 { X86::MINSSrr, X86::MINSSrm, 0 },
557 { X86::MINSSrr_Int, X86::MINSSrm_Int, 0 },
558 { X86::MULPDrr, X86::MULPDrm, 16 },
559 { X86::MULPSrr, X86::MULPSrm, 16 },
560 { X86::MULSDrr, X86::MULSDrm, 0 },
561 { X86::MULSSrr, X86::MULSSrm, 0 },
562 { X86::OR16rr, X86::OR16rm, 0 },
563 { X86::OR32rr, X86::OR32rm, 0 },
564 { X86::OR64rr, X86::OR64rm, 0 },
565 { X86::OR8rr, X86::OR8rm, 0 },
566 { X86::ORPDrr, X86::ORPDrm, 16 },
567 { X86::ORPSrr, X86::ORPSrm, 16 },
568 { X86::PACKSSDWrr, X86::PACKSSDWrm, 16 },
569 { X86::PACKSSWBrr, X86::PACKSSWBrm, 16 },
570 { X86::PACKUSWBrr, X86::PACKUSWBrm, 16 },
571 { X86::PADDBrr, X86::PADDBrm, 16 },
572 { X86::PADDDrr, X86::PADDDrm, 16 },
573 { X86::PADDQrr, X86::PADDQrm, 16 },
574 { X86::PADDSBrr, X86::PADDSBrm, 16 },
575 { X86::PADDSWrr, X86::PADDSWrm, 16 },
576 { X86::PADDWrr, X86::PADDWrm, 16 },
577 { X86::PANDNrr, X86::PANDNrm, 16 },
578 { X86::PANDrr, X86::PANDrm, 16 },
579 { X86::PAVGBrr, X86::PAVGBrm, 16 },
580 { X86::PAVGWrr, X86::PAVGWrm, 16 },
581 { X86::PCMPEQBrr, X86::PCMPEQBrm, 16 },
582 { X86::PCMPEQDrr, X86::PCMPEQDrm, 16 },
583 { X86::PCMPEQWrr, X86::PCMPEQWrm, 16 },
584 { X86::PCMPGTBrr, X86::PCMPGTBrm, 16 },
585 { X86::PCMPGTDrr, X86::PCMPGTDrm, 16 },
586 { X86::PCMPGTWrr, X86::PCMPGTWrm, 16 },
587 { X86::PINSRWrri, X86::PINSRWrmi, 16 },
588 { X86::PMADDWDrr, X86::PMADDWDrm, 16 },
589 { X86::PMAXSWrr, X86::PMAXSWrm, 16 },
590 { X86::PMAXUBrr, X86::PMAXUBrm, 16 },
591 { X86::PMINSWrr, X86::PMINSWrm, 16 },
592 { X86::PMINUBrr, X86::PMINUBrm, 16 },
593 { X86::PMULDQrr, X86::PMULDQrm, 16 },
594 { X86::PMULHUWrr, X86::PMULHUWrm, 16 },
595 { X86::PMULHWrr, X86::PMULHWrm, 16 },
596 { X86::PMULLDrr, X86::PMULLDrm, 16 },
597 { X86::PMULLDrr_int, X86::PMULLDrm_int, 16 },
598 { X86::PMULLWrr, X86::PMULLWrm, 16 },
599 { X86::PMULUDQrr, X86::PMULUDQrm, 16 },
600 { X86::PORrr, X86::PORrm, 16 },
601 { X86::PSADBWrr, X86::PSADBWrm, 16 },
602 { X86::PSLLDrr, X86::PSLLDrm, 16 },
603 { X86::PSLLQrr, X86::PSLLQrm, 16 },
604 { X86::PSLLWrr, X86::PSLLWrm, 16 },
605 { X86::PSRADrr, X86::PSRADrm, 16 },
606 { X86::PSRAWrr, X86::PSRAWrm, 16 },
607 { X86::PSRLDrr, X86::PSRLDrm, 16 },
608 { X86::PSRLQrr, X86::PSRLQrm, 16 },
609 { X86::PSRLWrr, X86::PSRLWrm, 16 },
610 { X86::PSUBBrr, X86::PSUBBrm, 16 },
611 { X86::PSUBDrr, X86::PSUBDrm, 16 },
612 { X86::PSUBSBrr, X86::PSUBSBrm, 16 },
613 { X86::PSUBSWrr, X86::PSUBSWrm, 16 },
614 { X86::PSUBWrr, X86::PSUBWrm, 16 },
615 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm, 16 },
616 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm, 16 },
617 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm, 16 },
618 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm, 16 },
619 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm, 16 },
620 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm, 16 },
621 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm, 16 },
622 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm, 16 },
623 { X86::PXORrr, X86::PXORrm, 16 },
624 { X86::SBB32rr, X86::SBB32rm, 0 },
625 { X86::SBB64rr, X86::SBB64rm, 0 },
626 { X86::SHUFPDrri, X86::SHUFPDrmi, 16 },
627 { X86::SHUFPSrri, X86::SHUFPSrmi, 16 },
628 { X86::SUB16rr, X86::SUB16rm, 0 },
629 { X86::SUB32rr, X86::SUB32rm, 0 },
630 { X86::SUB64rr, X86::SUB64rm, 0 },
631 { X86::SUB8rr, X86::SUB8rm, 0 },
632 { X86::SUBPDrr, X86::SUBPDrm, 16 },
633 { X86::SUBPSrr, X86::SUBPSrm, 16 },
634 { X86::SUBSDrr, X86::SUBSDrm, 0 },
635 { X86::SUBSSrr, X86::SUBSSrm, 0 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000636 // FIXME: TEST*rr -> swapped operand of TEST*mr.
Evan Chengf9b36f02009-07-15 06:10:07 +0000637 { X86::UNPCKHPDrr, X86::UNPCKHPDrm, 16 },
638 { X86::UNPCKHPSrr, X86::UNPCKHPSrm, 16 },
639 { X86::UNPCKLPDrr, X86::UNPCKLPDrm, 16 },
640 { X86::UNPCKLPSrr, X86::UNPCKLPSrm, 16 },
641 { X86::XOR16rr, X86::XOR16rm, 0 },
642 { X86::XOR32rr, X86::XOR32rm, 0 },
643 { X86::XOR64rr, X86::XOR64rm, 0 },
644 { X86::XOR8rr, X86::XOR8rm, 0 },
645 { X86::XORPDrr, X86::XORPDrm, 16 },
646 { X86::XORPSrr, X86::XORPSrm, 16 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000647 };
648
649 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
650 unsigned RegOp = OpTbl2[i][0];
651 unsigned MemOp = OpTbl2[i][1];
Evan Chengf9b36f02009-07-15 06:10:07 +0000652 unsigned Align = OpTbl2[i][2];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000653 if (!RegOp2MemOpTable2.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000654 std::make_pair(MemOp,Align))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000655 assert(false && "Duplicated entries?");
Evan Chengf9b36f02009-07-15 06:10:07 +0000656 // Index 2, folded load
657 unsigned AuxInfo = 2 | (1 << 4);
Owen Anderson43dbe052008-01-07 01:35:02 +0000658 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000659 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000660 AmbEntries.push_back(MemOp);
661 }
662
663 // Remove ambiguous entries.
664 assert(AmbEntries.empty() && "Duplicated entries in unfolding maps?");
Chris Lattner72614082002-10-25 22:55:53 +0000665}
666
Alkis Evlogimenos5e300022003-12-28 17:35:08 +0000667bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
Evan Cheng04ee5a12009-01-20 19:12:24 +0000668 unsigned &SrcReg, unsigned &DstReg,
669 unsigned &SrcSubIdx, unsigned &DstSubIdx) const {
Chris Lattner07f7cc32008-03-11 19:28:17 +0000670 switch (MI.getOpcode()) {
671 default:
672 return false;
673 case X86::MOV8rr:
Bill Wendling18247732009-04-17 22:40:38 +0000674 case X86::MOV8rr_NOREX:
Chris Lattner07f7cc32008-03-11 19:28:17 +0000675 case X86::MOV16rr:
676 case X86::MOV32rr:
677 case X86::MOV64rr:
Chris Lattner1d386772008-03-11 19:30:09 +0000678
679 // FP Stack register class copies
680 case X86::MOV_Fp3232: case X86::MOV_Fp6464: case X86::MOV_Fp8080:
681 case X86::MOV_Fp3264: case X86::MOV_Fp3280:
682 case X86::MOV_Fp6432: case X86::MOV_Fp8032:
Dan Gohman874cada2010-02-28 00:17:42 +0000683
684 // Note that MOVSSrr and MOVSDrr are not considered copies. FR32 and FR64
685 // copies are done with FsMOVAPSrr and FsMOVAPDrr.
686
Chris Lattner07f7cc32008-03-11 19:28:17 +0000687 case X86::FsMOVAPSrr:
688 case X86::FsMOVAPDrr:
689 case X86::MOVAPSrr:
690 case X86::MOVAPDrr:
Dan Gohman54462742009-01-09 02:40:34 +0000691 case X86::MOVDQArr:
Chris Lattner07f7cc32008-03-11 19:28:17 +0000692 case X86::MMX_MOVQ64rr:
693 assert(MI.getNumOperands() >= 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +0000694 MI.getOperand(0).isReg() &&
695 MI.getOperand(1).isReg() &&
Chris Lattner07f7cc32008-03-11 19:28:17 +0000696 "invalid register-register move instruction");
Evan Cheng04ee5a12009-01-20 19:12:24 +0000697 SrcReg = MI.getOperand(1).getReg();
698 DstReg = MI.getOperand(0).getReg();
699 SrcSubIdx = MI.getOperand(1).getSubReg();
700 DstSubIdx = MI.getOperand(0).getSubReg();
Chris Lattner07f7cc32008-03-11 19:28:17 +0000701 return true;
Alkis Evlogimenos5e300022003-12-28 17:35:08 +0000702 }
Alkis Evlogimenos5e300022003-12-28 17:35:08 +0000703}
Alkis Evlogimenos36f506e2004-07-31 09:38:47 +0000704
Evan Chenga5a81d72010-01-12 00:09:37 +0000705bool
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000706X86InstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
707 unsigned &SrcReg, unsigned &DstReg,
708 unsigned &SubIdx) const {
Evan Chenga5a81d72010-01-12 00:09:37 +0000709 switch (MI.getOpcode()) {
710 default: break;
711 case X86::MOVSX16rr8:
712 case X86::MOVZX16rr8:
713 case X86::MOVSX32rr8:
714 case X86::MOVZX32rr8:
715 case X86::MOVSX64rr8:
716 case X86::MOVZX64rr8:
Evan Cheng57d1d932010-01-13 08:01:32 +0000717 if (!TM.getSubtarget<X86Subtarget>().is64Bit())
718 // It's not always legal to reference the low 8-bit of the larger
719 // register in 32-bit mode.
720 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000721 case X86::MOVSX32rr16:
722 case X86::MOVZX32rr16:
723 case X86::MOVSX64rr16:
724 case X86::MOVZX64rr16:
725 case X86::MOVSX64rr32:
726 case X86::MOVZX64rr32: {
727 if (MI.getOperand(0).getSubReg() || MI.getOperand(1).getSubReg())
728 // Be conservative.
729 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000730 SrcReg = MI.getOperand(1).getReg();
731 DstReg = MI.getOperand(0).getReg();
Evan Chenga5a81d72010-01-12 00:09:37 +0000732 switch (MI.getOpcode()) {
733 default:
734 llvm_unreachable(0);
735 break;
736 case X86::MOVSX16rr8:
737 case X86::MOVZX16rr8:
738 case X86::MOVSX32rr8:
739 case X86::MOVZX32rr8:
740 case X86::MOVSX64rr8:
741 case X86::MOVZX64rr8:
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000742 SubIdx = 1;
Evan Chenga5a81d72010-01-12 00:09:37 +0000743 break;
744 case X86::MOVSX32rr16:
745 case X86::MOVZX32rr16:
746 case X86::MOVSX64rr16:
747 case X86::MOVZX64rr16:
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000748 SubIdx = 3;
Evan Chenga5a81d72010-01-12 00:09:37 +0000749 break;
750 case X86::MOVSX64rr32:
751 case X86::MOVZX64rr32:
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000752 SubIdx = 4;
Evan Chenga5a81d72010-01-12 00:09:37 +0000753 break;
754 }
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000755 return true;
Evan Chenga5a81d72010-01-12 00:09:37 +0000756 }
757 }
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000758 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000759}
760
David Greeneb87bc952009-11-12 20:55:29 +0000761/// isFrameOperand - Return true and the FrameIndex if the specified
762/// operand and follow operands form a reference to the stack frame.
763bool X86InstrInfo::isFrameOperand(const MachineInstr *MI, unsigned int Op,
764 int &FrameIndex) const {
765 if (MI->getOperand(Op).isFI() && MI->getOperand(Op+1).isImm() &&
766 MI->getOperand(Op+2).isReg() && MI->getOperand(Op+3).isImm() &&
767 MI->getOperand(Op+1).getImm() == 1 &&
768 MI->getOperand(Op+2).getReg() == 0 &&
769 MI->getOperand(Op+3).getImm() == 0) {
770 FrameIndex = MI->getOperand(Op).getIndex();
771 return true;
772 }
773 return false;
774}
775
David Greenedda39782009-11-13 00:29:53 +0000776static bool isFrameLoadOpcode(int Opcode) {
777 switch (Opcode) {
Chris Lattner40839602006-02-02 20:12:32 +0000778 default: break;
779 case X86::MOV8rm:
780 case X86::MOV16rm:
781 case X86::MOV32rm:
Evan Cheng25ab6902006-09-08 06:48:29 +0000782 case X86::MOV64rm:
Dale Johannesene377d4d2007-07-04 21:07:47 +0000783 case X86::LD_Fp64m:
Chris Lattner40839602006-02-02 20:12:32 +0000784 case X86::MOVSSrm:
785 case X86::MOVSDrm:
Chris Lattner993c8972006-04-18 16:44:51 +0000786 case X86::MOVAPSrm:
787 case X86::MOVAPDrm:
Dan Gohman54462742009-01-09 02:40:34 +0000788 case X86::MOVDQArm:
Bill Wendling823efee2007-04-03 06:00:37 +0000789 case X86::MMX_MOVD64rm:
790 case X86::MMX_MOVQ64rm:
David Greenedda39782009-11-13 00:29:53 +0000791 return true;
792 break;
793 }
794 return false;
795}
796
797static bool isFrameStoreOpcode(int Opcode) {
798 switch (Opcode) {
799 default: break;
800 case X86::MOV8mr:
801 case X86::MOV16mr:
802 case X86::MOV32mr:
803 case X86::MOV64mr:
804 case X86::ST_FpP64m:
805 case X86::MOVSSmr:
806 case X86::MOVSDmr:
807 case X86::MOVAPSmr:
808 case X86::MOVAPDmr:
809 case X86::MOVDQAmr:
810 case X86::MMX_MOVD64mr:
811 case X86::MMX_MOVQ64mr:
812 case X86::MMX_MOVNTQmr:
813 return true;
814 }
815 return false;
816}
817
818unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
819 int &FrameIndex) const {
820 if (isFrameLoadOpcode(MI->getOpcode()))
821 if (isFrameOperand(MI, 1, FrameIndex))
Chris Lattner40839602006-02-02 20:12:32 +0000822 return MI->getOperand(0).getReg();
David Greenedda39782009-11-13 00:29:53 +0000823 return 0;
824}
825
826unsigned X86InstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
827 int &FrameIndex) const {
828 if (isFrameLoadOpcode(MI->getOpcode())) {
829 unsigned Reg;
830 if ((Reg = isLoadFromStackSlot(MI, FrameIndex)))
831 return Reg;
David Greeneb87bc952009-11-12 20:55:29 +0000832 // Check for post-frame index elimination operations
David Greene29dbf502009-12-04 22:38:46 +0000833 const MachineMemOperand *Dummy;
834 return hasLoadFromStackSlot(MI, Dummy, FrameIndex);
Chris Lattner40839602006-02-02 20:12:32 +0000835 }
836 return 0;
837}
838
David Greeneb87bc952009-11-12 20:55:29 +0000839bool X86InstrInfo::hasLoadFromStackSlot(const MachineInstr *MI,
David Greene29dbf502009-12-04 22:38:46 +0000840 const MachineMemOperand *&MMO,
David Greeneb87bc952009-11-12 20:55:29 +0000841 int &FrameIndex) const {
842 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
843 oe = MI->memoperands_end();
844 o != oe;
845 ++o) {
846 if ((*o)->isLoad() && (*o)->getValue())
847 if (const FixedStackPseudoSourceValue *Value =
848 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
849 FrameIndex = Value->getFrameIndex();
David Greene29dbf502009-12-04 22:38:46 +0000850 MMO = *o;
David Greeneb87bc952009-11-12 20:55:29 +0000851 return true;
852 }
853 }
854 return false;
855}
856
Dan Gohmancbad42c2008-11-18 19:49:32 +0000857unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner40839602006-02-02 20:12:32 +0000858 int &FrameIndex) const {
David Greenedda39782009-11-13 00:29:53 +0000859 if (isFrameStoreOpcode(MI->getOpcode()))
860 if (isFrameOperand(MI, 0, FrameIndex))
Rafael Espindolab449a682009-03-28 17:03:24 +0000861 return MI->getOperand(X86AddrNumOperands).getReg();
David Greenedda39782009-11-13 00:29:53 +0000862 return 0;
863}
864
865unsigned X86InstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
866 int &FrameIndex) const {
867 if (isFrameStoreOpcode(MI->getOpcode())) {
868 unsigned Reg;
869 if ((Reg = isStoreToStackSlot(MI, FrameIndex)))
870 return Reg;
David Greeneb87bc952009-11-12 20:55:29 +0000871 // Check for post-frame index elimination operations
David Greene29dbf502009-12-04 22:38:46 +0000872 const MachineMemOperand *Dummy;
873 return hasStoreToStackSlot(MI, Dummy, FrameIndex);
Chris Lattner40839602006-02-02 20:12:32 +0000874 }
875 return 0;
876}
877
David Greeneb87bc952009-11-12 20:55:29 +0000878bool X86InstrInfo::hasStoreToStackSlot(const MachineInstr *MI,
David Greene29dbf502009-12-04 22:38:46 +0000879 const MachineMemOperand *&MMO,
David Greeneb87bc952009-11-12 20:55:29 +0000880 int &FrameIndex) const {
881 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
882 oe = MI->memoperands_end();
883 o != oe;
884 ++o) {
885 if ((*o)->isStore() && (*o)->getValue())
886 if (const FixedStackPseudoSourceValue *Value =
887 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
888 FrameIndex = Value->getFrameIndex();
David Greene29dbf502009-12-04 22:38:46 +0000889 MMO = *o;
David Greeneb87bc952009-11-12 20:55:29 +0000890 return true;
891 }
892 }
893 return false;
894}
895
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000896/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
897/// X86::MOVPC32r.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000898static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000899 bool isPICBase = false;
900 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
901 E = MRI.def_end(); I != E; ++I) {
902 MachineInstr *DefMI = I.getOperand().getParent();
903 if (DefMI->getOpcode() != X86::MOVPC32r)
904 return false;
905 assert(!isPICBase && "More than one PIC base?");
906 isPICBase = true;
907 }
908 return isPICBase;
909}
Evan Cheng9d15abe2008-03-31 07:54:19 +0000910
Bill Wendling9f8fea32008-05-12 20:54:26 +0000911bool
Dan Gohman3731bc02009-10-10 00:34:18 +0000912X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
913 AliasAnalysis *AA) const {
Dan Gohmanc101e952007-06-14 20:50:44 +0000914 switch (MI->getOpcode()) {
915 default: break;
Evan Chenge771ebd2008-03-27 01:41:09 +0000916 case X86::MOV8rm:
917 case X86::MOV16rm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000918 case X86::MOV32rm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000919 case X86::MOV64rm:
920 case X86::LD_Fp64m:
921 case X86::MOVSSrm:
922 case X86::MOVSDrm:
923 case X86::MOVAPSrm:
Evan Cheng600c0432009-11-16 21:56:03 +0000924 case X86::MOVUPSrm:
Evan Chengd15ac2f2009-11-17 09:51:18 +0000925 case X86::MOVUPSrm_Int:
Evan Chenge771ebd2008-03-27 01:41:09 +0000926 case X86::MOVAPDrm:
Dan Gohman54462742009-01-09 02:40:34 +0000927 case X86::MOVDQArm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000928 case X86::MMX_MOVD64rm:
Evan Chengd15ac2f2009-11-17 09:51:18 +0000929 case X86::MMX_MOVQ64rm:
930 case X86::FsMOVAPSrm:
931 case X86::FsMOVAPDrm: {
Evan Chenge771ebd2008-03-27 01:41:09 +0000932 // Loads from constant pools are trivially rematerializable.
Dan Gohmand735b802008-10-03 15:45:36 +0000933 if (MI->getOperand(1).isReg() &&
934 MI->getOperand(2).isImm() &&
935 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
Dan Gohman3731bc02009-10-10 00:34:18 +0000936 MI->isInvariantLoad(AA)) {
Evan Chenge771ebd2008-03-27 01:41:09 +0000937 unsigned BaseReg = MI->getOperand(1).getReg();
Chris Lattner18c59872009-06-27 04:16:01 +0000938 if (BaseReg == 0 || BaseReg == X86::RIP)
Evan Chenge771ebd2008-03-27 01:41:09 +0000939 return true;
940 // Allow re-materialization of PIC load.
Dan Gohmand735b802008-10-03 15:45:36 +0000941 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
Evan Chengffe2eb02008-04-01 23:26:12 +0000942 return false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000943 const MachineFunction &MF = *MI->getParent()->getParent();
944 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chenge771ebd2008-03-27 01:41:09 +0000945 bool isPICBase = false;
946 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
947 E = MRI.def_end(); I != E; ++I) {
948 MachineInstr *DefMI = I.getOperand().getParent();
949 if (DefMI->getOpcode() != X86::MOVPC32r)
950 return false;
951 assert(!isPICBase && "More than one PIC base?");
952 isPICBase = true;
953 }
954 return isPICBase;
955 }
956 return false;
Evan Chengd8850a52008-02-22 09:25:47 +0000957 }
Evan Chenge771ebd2008-03-27 01:41:09 +0000958
959 case X86::LEA32r:
960 case X86::LEA64r: {
Dan Gohmand735b802008-10-03 15:45:36 +0000961 if (MI->getOperand(2).isImm() &&
962 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
963 !MI->getOperand(4).isReg()) {
Evan Chenge771ebd2008-03-27 01:41:09 +0000964 // lea fi#, lea GV, etc. are all rematerializable.
Dan Gohmand735b802008-10-03 15:45:36 +0000965 if (!MI->getOperand(1).isReg())
Dan Gohman83ccd142008-09-26 21:30:20 +0000966 return true;
Evan Chenge771ebd2008-03-27 01:41:09 +0000967 unsigned BaseReg = MI->getOperand(1).getReg();
968 if (BaseReg == 0)
969 return true;
970 // Allow re-materialization of lea PICBase + x.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000971 const MachineFunction &MF = *MI->getParent()->getParent();
972 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000973 return regIsPICBase(BaseReg, MRI);
Evan Chenge771ebd2008-03-27 01:41:09 +0000974 }
975 return false;
976 }
Dan Gohmanc101e952007-06-14 20:50:44 +0000977 }
Evan Chenge771ebd2008-03-27 01:41:09 +0000978
Dan Gohmand45eddd2007-06-26 00:48:07 +0000979 // All other instructions marked M_REMATERIALIZABLE are always trivially
980 // rematerializable.
981 return true;
Dan Gohmanc101e952007-06-14 20:50:44 +0000982}
983
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000984/// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
985/// would clobber the EFLAGS condition register. Note the result may be
986/// conservative. If it cannot definitely determine the safety after visiting
Dan Gohman1b1764b2009-10-14 00:08:59 +0000987/// a few instructions in each direction it assumes it's not safe.
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000988static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
989 MachineBasicBlock::iterator I) {
Dan Gohman3afda6e2008-10-21 03:24:31 +0000990 // It's always safe to clobber EFLAGS at the end of a block.
991 if (I == MBB.end())
992 return true;
993
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000994 // For compile time consideration, if we are not able to determine the
Dan Gohman1b1764b2009-10-14 00:08:59 +0000995 // safety after visiting 4 instructions in each direction, we will assume
996 // it's not safe.
997 MachineBasicBlock::iterator Iter = I;
998 for (unsigned i = 0; i < 4; ++i) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000999 bool SeenDef = false;
Dan Gohman1b1764b2009-10-14 00:08:59 +00001000 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1001 MachineOperand &MO = Iter->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001002 if (!MO.isReg())
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001003 continue;
1004 if (MO.getReg() == X86::EFLAGS) {
1005 if (MO.isUse())
1006 return false;
1007 SeenDef = true;
1008 }
1009 }
1010
1011 if (SeenDef)
1012 // This instruction defines EFLAGS, no need to look any further.
1013 return true;
Dan Gohman1b1764b2009-10-14 00:08:59 +00001014 ++Iter;
Dan Gohman3afda6e2008-10-21 03:24:31 +00001015
1016 // If we make it to the end of the block, it's safe to clobber EFLAGS.
Dan Gohman1b1764b2009-10-14 00:08:59 +00001017 if (Iter == MBB.end())
1018 return true;
1019 }
1020
1021 Iter = I;
1022 for (unsigned i = 0; i < 4; ++i) {
1023 // If we make it to the beginning of the block, it's safe to clobber
1024 // EFLAGS iff EFLAGS is not live-in.
1025 if (Iter == MBB.begin())
1026 return !MBB.isLiveIn(X86::EFLAGS);
1027
1028 --Iter;
1029 bool SawKill = false;
1030 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1031 MachineOperand &MO = Iter->getOperand(j);
1032 if (MO.isReg() && MO.getReg() == X86::EFLAGS) {
1033 if (MO.isDef()) return MO.isDead();
1034 if (MO.isKill()) SawKill = true;
1035 }
1036 }
1037
1038 if (SawKill)
1039 // This instruction kills EFLAGS and doesn't redefine it, so
1040 // there's no need to look further.
Dan Gohman3afda6e2008-10-21 03:24:31 +00001041 return true;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001042 }
1043
1044 // Conservative answer.
1045 return false;
1046}
1047
Evan Chengca1267c2008-03-31 20:40:39 +00001048void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
1049 MachineBasicBlock::iterator I,
Evan Cheng37844532009-07-16 09:20:10 +00001050 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +00001051 const MachineInstr *Orig,
1052 const TargetRegisterInfo *TRI) const {
Dale Johannesen6ec25f52010-01-26 00:03:12 +00001053 DebugLoc DL = MBB.findDebugLoc(I);
Bill Wendlingfbef3102009-02-11 21:51:19 +00001054
Evan Cheng03eb3882008-04-16 23:44:44 +00001055 if (SubIdx && TargetRegisterInfo::isPhysicalRegister(DestReg)) {
Evan Chengd57cdd52009-11-14 02:55:43 +00001056 DestReg = TRI->getSubReg(DestReg, SubIdx);
Evan Cheng03eb3882008-04-16 23:44:44 +00001057 SubIdx = 0;
1058 }
1059
Evan Chengca1267c2008-03-31 20:40:39 +00001060 // MOV32r0 etc. are implemented with xor which clobbers condition code.
1061 // Re-materialize them as movri instructions to avoid side effects.
Evan Cheng37844532009-07-16 09:20:10 +00001062 bool Clone = true;
1063 unsigned Opc = Orig->getOpcode();
1064 switch (Opc) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001065 default: break;
Evan Chengca1267c2008-03-31 20:40:39 +00001066 case X86::MOV8r0:
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001067 case X86::MOV16r0:
1068 case X86::MOV32r0:
1069 case X86::MOV64r0: {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001070 if (!isSafeToClobberEFLAGS(MBB, I)) {
Evan Cheng37844532009-07-16 09:20:10 +00001071 switch (Opc) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001072 default: break;
1073 case X86::MOV8r0: Opc = X86::MOV8ri; break;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001074 case X86::MOV16r0: Opc = X86::MOV16ri; break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001075 case X86::MOV32r0: Opc = X86::MOV32ri; break;
Dan Gohman6fe0df22010-02-26 16:49:27 +00001076 case X86::MOV64r0: Opc = X86::MOV64ri64i32; break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001077 }
Evan Cheng37844532009-07-16 09:20:10 +00001078 Clone = false;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001079 }
Evan Chengca1267c2008-03-31 20:40:39 +00001080 break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001081 }
1082 }
1083
Evan Cheng37844532009-07-16 09:20:10 +00001084 if (Clone) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001085 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Chengca1267c2008-03-31 20:40:39 +00001086 MI->getOperand(0).setReg(DestReg);
1087 MBB.insert(I, MI);
Evan Cheng37844532009-07-16 09:20:10 +00001088 } else {
1089 BuildMI(MBB, I, DL, get(Opc), DestReg).addImm(0);
Evan Chengca1267c2008-03-31 20:40:39 +00001090 }
Evan Cheng03eb3882008-04-16 23:44:44 +00001091
Evan Cheng37844532009-07-16 09:20:10 +00001092 MachineInstr *NewMI = prior(I);
1093 NewMI->getOperand(0).setSubReg(SubIdx);
Evan Chengca1267c2008-03-31 20:40:39 +00001094}
1095
Evan Cheng3f411c72007-10-05 08:04:01 +00001096/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
1097/// is not marked dead.
1098static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Cheng3f411c72007-10-05 08:04:01 +00001099 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1100 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001101 if (MO.isReg() && MO.isDef() &&
Evan Cheng3f411c72007-10-05 08:04:01 +00001102 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
1103 return true;
1104 }
1105 }
1106 return false;
1107}
1108
Evan Chengdd99f3a2009-12-12 20:03:14 +00001109/// convertToThreeAddressWithLEA - Helper for convertToThreeAddress when
Evan Cheng656e5142009-12-11 06:01:48 +00001110/// 16-bit LEA is disabled, use 32-bit LEA to form 3-address code by promoting
1111/// to a 32-bit superregister and then truncating back down to a 16-bit
1112/// subregister.
1113MachineInstr *
1114X86InstrInfo::convertToThreeAddressWithLEA(unsigned MIOpc,
1115 MachineFunction::iterator &MFI,
1116 MachineBasicBlock::iterator &MBBI,
1117 LiveVariables *LV) const {
1118 MachineInstr *MI = MBBI;
1119 unsigned Dest = MI->getOperand(0).getReg();
1120 unsigned Src = MI->getOperand(1).getReg();
1121 bool isDead = MI->getOperand(0).isDead();
1122 bool isKill = MI->getOperand(1).isKill();
1123
1124 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1125 ? X86::LEA64_32r : X86::LEA32r;
1126 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
1127 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1128 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1129
1130 // Build and insert into an implicit UNDEF value. This is OK because
1131 // well be shifting and then extracting the lower 16-bits.
Evan Chengdd99f3a2009-12-12 20:03:14 +00001132 // This has the potential to cause partial register stall. e.g.
Evan Cheng04ab19c2009-12-12 18:55:26 +00001133 // movw (%rbp,%rcx,2), %dx
1134 // leal -65(%rdx), %esi
Evan Chengdd99f3a2009-12-12 20:03:14 +00001135 // But testing has shown this *does* help performance in 64-bit mode (at
1136 // least on modern x86 machines).
Evan Cheng656e5142009-12-11 06:01:48 +00001137 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
1138 MachineInstr *InsMI =
1139 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::INSERT_SUBREG),leaInReg)
1140 .addReg(leaInReg)
1141 .addReg(Src, getKillRegState(isKill))
1142 .addImm(X86::SUBREG_16BIT);
1143
1144 MachineInstrBuilder MIB = BuildMI(*MFI, MBBI, MI->getDebugLoc(),
1145 get(Opc), leaOutReg);
1146 switch (MIOpc) {
1147 default:
1148 llvm_unreachable(0);
1149 break;
1150 case X86::SHL16ri: {
1151 unsigned ShAmt = MI->getOperand(2).getImm();
1152 MIB.addReg(0).addImm(1 << ShAmt)
1153 .addReg(leaInReg, RegState::Kill).addImm(0);
1154 break;
1155 }
1156 case X86::INC16r:
1157 case X86::INC64_16r:
1158 addLeaRegOffset(MIB, leaInReg, true, 1);
1159 break;
1160 case X86::DEC16r:
1161 case X86::DEC64_16r:
1162 addLeaRegOffset(MIB, leaInReg, true, -1);
1163 break;
1164 case X86::ADD16ri:
1165 case X86::ADD16ri8:
1166 addLeaRegOffset(MIB, leaInReg, true, MI->getOperand(2).getImm());
1167 break;
1168 case X86::ADD16rr: {
1169 unsigned Src2 = MI->getOperand(2).getReg();
1170 bool isKill2 = MI->getOperand(2).isKill();
1171 unsigned leaInReg2 = 0;
1172 MachineInstr *InsMI2 = 0;
1173 if (Src == Src2) {
1174 // ADD16rr %reg1028<kill>, %reg1028
1175 // just a single insert_subreg.
1176 addRegReg(MIB, leaInReg, true, leaInReg, false);
1177 } else {
1178 leaInReg2 = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1179 // Build and insert into an implicit UNDEF value. This is OK because
1180 // well be shifting and then extracting the lower 16-bits.
1181 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg2);
1182 InsMI2 =
1183 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::INSERT_SUBREG),leaInReg2)
1184 .addReg(leaInReg2)
1185 .addReg(Src2, getKillRegState(isKill2))
1186 .addImm(X86::SUBREG_16BIT);
1187 addRegReg(MIB, leaInReg, true, leaInReg2, true);
1188 }
1189 if (LV && isKill2 && InsMI2)
1190 LV->replaceKillInstruction(Src2, MI, InsMI2);
1191 break;
1192 }
1193 }
1194
1195 MachineInstr *NewMI = MIB;
1196 MachineInstr *ExtMI =
1197 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::EXTRACT_SUBREG))
1198 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1199 .addReg(leaOutReg, RegState::Kill)
1200 .addImm(X86::SUBREG_16BIT);
1201
1202 if (LV) {
1203 // Update live variables
1204 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1205 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1206 if (isKill)
1207 LV->replaceKillInstruction(Src, MI, InsMI);
1208 if (isDead)
1209 LV->replaceKillInstruction(Dest, MI, ExtMI);
1210 }
1211
1212 return ExtMI;
1213}
1214
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001215/// convertToThreeAddress - This method must be implemented by targets that
1216/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
1217/// may be able to convert a two-address instruction into a true
1218/// three-address instruction on demand. This allows the X86 target (for
1219/// example) to convert ADD and SHL instructions into LEA instructions if they
1220/// would require register copies due to two-addressness.
1221///
1222/// This method returns a null pointer if the transformation cannot be
1223/// performed, otherwise it returns the new instruction.
1224///
Evan Cheng258ff672006-12-01 21:52:41 +00001225MachineInstr *
1226X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1227 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +00001228 LiveVariables *LV) const {
Evan Cheng258ff672006-12-01 21:52:41 +00001229 MachineInstr *MI = MBBI;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001230 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001231 // All instructions input are two-addr instructions. Get the known operands.
1232 unsigned Dest = MI->getOperand(0).getReg();
1233 unsigned Src = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +00001234 bool isDead = MI->getOperand(0).isDead();
1235 bool isKill = MI->getOperand(1).isKill();
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001236
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001237 MachineInstr *NewMI = NULL;
Evan Cheng258ff672006-12-01 21:52:41 +00001238 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001239 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Chengdd99f3a2009-12-12 20:03:14 +00001240 // 16-bit LEA is also slow on Core2.
Evan Cheng258ff672006-12-01 21:52:41 +00001241 bool DisableLEA16 = true;
Evan Chengdd99f3a2009-12-12 20:03:14 +00001242 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng258ff672006-12-01 21:52:41 +00001243
Evan Cheng559dc462007-10-05 20:34:26 +00001244 unsigned MIOpc = MI->getOpcode();
1245 switch (MIOpc) {
Evan Chengccba76b2006-05-30 20:26:50 +00001246 case X86::SHUFPSrri: {
1247 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001248 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1249
Evan Chengaa3c1412006-05-30 21:45:53 +00001250 unsigned B = MI->getOperand(1).getReg();
1251 unsigned C = MI->getOperand(2).getReg();
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001252 if (B != C) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001253 unsigned A = MI->getOperand(0).getReg();
1254 unsigned M = MI->getOperand(3).getImm();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001255 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
Bill Wendling587daed2009-05-13 21:33:08 +00001256 .addReg(A, RegState::Define | getDeadRegState(isDead))
1257 .addReg(B, getKillRegState(isKill)).addImm(M);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001258 break;
1259 }
Chris Lattner995f5502007-03-28 18:12:31 +00001260 case X86::SHL64ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001261 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattner995f5502007-03-28 18:12:31 +00001262 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1263 // the flags produced by a shift yet, so this is safe.
Chris Lattner995f5502007-03-28 18:12:31 +00001264 unsigned ShAmt = MI->getOperand(2).getImm();
1265 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001266
Bill Wendlingfbef3102009-02-11 21:51:19 +00001267 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Bill Wendling587daed2009-05-13 21:33:08 +00001268 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1269 .addReg(0).addImm(1 << ShAmt)
1270 .addReg(Src, getKillRegState(isKill))
1271 .addImm(0);
Chris Lattner995f5502007-03-28 18:12:31 +00001272 break;
1273 }
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001274 case X86::SHL32ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001275 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001276 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1277 // the flags produced by a shift yet, so this is safe.
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001278 unsigned ShAmt = MI->getOperand(2).getImm();
1279 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001280
Evan Chengdd99f3a2009-12-12 20:03:14 +00001281 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Bill Wendlingfbef3102009-02-11 21:51:19 +00001282 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001283 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001284 .addReg(0).addImm(1 << ShAmt)
Bill Wendling587daed2009-05-13 21:33:08 +00001285 .addReg(Src, getKillRegState(isKill)).addImm(0);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001286 break;
1287 }
1288 case X86::SHL16ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001289 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng61d9c862007-09-06 00:14:41 +00001290 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1291 // the flags produced by a shift yet, so this is safe.
Evan Cheng61d9c862007-09-06 00:14:41 +00001292 unsigned ShAmt = MI->getOperand(2).getImm();
1293 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001294
Evan Cheng656e5142009-12-11 06:01:48 +00001295 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001296 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng656e5142009-12-11 06:01:48 +00001297 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1298 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1299 .addReg(0).addImm(1 << ShAmt)
1300 .addReg(Src, getKillRegState(isKill))
1301 .addImm(0);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001302 break;
Evan Chengccba76b2006-05-30 20:26:50 +00001303 }
Evan Cheng559dc462007-10-05 20:34:26 +00001304 default: {
1305 // The following opcodes also sets the condition code register(s). Only
1306 // convert them to equivalent lea if the condition code register def's
1307 // are dead!
1308 if (hasLiveCondCodeDef(MI))
1309 return 0;
Evan Chengccba76b2006-05-30 20:26:50 +00001310
Evan Cheng559dc462007-10-05 20:34:26 +00001311 switch (MIOpc) {
1312 default: return 0;
1313 case X86::INC64r:
Dan Gohmancca29832009-01-06 23:34:46 +00001314 case X86::INC32r:
1315 case X86::INC64_32r: {
Evan Cheng559dc462007-10-05 20:34:26 +00001316 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001317 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1318 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindola094fad32009-04-08 21:14:34 +00001319 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001320 .addReg(Dest, RegState::Define |
1321 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001322 Src, isKill, 1);
Evan Cheng559dc462007-10-05 20:34:26 +00001323 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001324 }
Evan Cheng559dc462007-10-05 20:34:26 +00001325 case X86::INC16r:
1326 case X86::INC64_16r:
Evan Cheng656e5142009-12-11 06:01:48 +00001327 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001328 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001329 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Bill Wendlingfbef3102009-02-11 21:51:19 +00001330 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001331 .addReg(Dest, RegState::Define |
1332 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001333 Src, isKill, 1);
Evan Cheng559dc462007-10-05 20:34:26 +00001334 break;
1335 case X86::DEC64r:
Dan Gohmancca29832009-01-06 23:34:46 +00001336 case X86::DEC32r:
1337 case X86::DEC64_32r: {
Evan Cheng559dc462007-10-05 20:34:26 +00001338 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001339 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1340 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindola094fad32009-04-08 21:14:34 +00001341 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001342 .addReg(Dest, RegState::Define |
1343 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001344 Src, isKill, -1);
Evan Cheng559dc462007-10-05 20:34:26 +00001345 break;
1346 }
1347 case X86::DEC16r:
1348 case X86::DEC64_16r:
Evan Cheng656e5142009-12-11 06:01:48 +00001349 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001350 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001351 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Bill Wendlingfbef3102009-02-11 21:51:19 +00001352 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001353 .addReg(Dest, RegState::Define |
1354 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001355 Src, isKill, -1);
Evan Cheng559dc462007-10-05 20:34:26 +00001356 break;
1357 case X86::ADD64rr:
1358 case X86::ADD32rr: {
1359 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001360 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
1361 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng9f1c8312008-07-03 09:09:37 +00001362 unsigned Src2 = MI->getOperand(2).getReg();
1363 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001364 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001365 .addReg(Dest, RegState::Define |
1366 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001367 Src, isKill, Src2, isKill2);
1368 if (LV && isKill2)
1369 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng559dc462007-10-05 20:34:26 +00001370 break;
1371 }
Evan Cheng9f1c8312008-07-03 09:09:37 +00001372 case X86::ADD16rr: {
Evan Cheng656e5142009-12-11 06:01:48 +00001373 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001374 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001375 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng9f1c8312008-07-03 09:09:37 +00001376 unsigned Src2 = MI->getOperand(2).getReg();
1377 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001378 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001379 .addReg(Dest, RegState::Define |
1380 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001381 Src, isKill, Src2, isKill2);
1382 if (LV && isKill2)
1383 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng559dc462007-10-05 20:34:26 +00001384 break;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001385 }
Evan Cheng559dc462007-10-05 20:34:26 +00001386 case X86::ADD64ri32:
1387 case X86::ADD64ri8:
1388 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng656e5142009-12-11 06:01:48 +00001389 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
1390 .addReg(Dest, RegState::Define |
1391 getDeadRegState(isDead)),
1392 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +00001393 break;
1394 case X86::ADD32ri:
Evan Cheng656e5142009-12-11 06:01:48 +00001395 case X86::ADD32ri8: {
Evan Cheng559dc462007-10-05 20:34:26 +00001396 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng656e5142009-12-11 06:01:48 +00001397 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
1398 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1399 .addReg(Dest, RegState::Define |
1400 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001401 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +00001402 break;
1403 }
Evan Cheng656e5142009-12-11 06:01:48 +00001404 case X86::ADD16ri:
1405 case X86::ADD16ri8:
1406 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001407 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng656e5142009-12-11 06:01:48 +00001408 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1409 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1410 .addReg(Dest, RegState::Define |
1411 getDeadRegState(isDead)),
1412 Src, isKill, MI->getOperand(2).getImm());
1413 break;
Evan Cheng559dc462007-10-05 20:34:26 +00001414 }
1415 }
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001416 }
1417
Evan Cheng15246732008-02-07 08:29:53 +00001418 if (!NewMI) return 0;
1419
Evan Cheng9f1c8312008-07-03 09:09:37 +00001420 if (LV) { // Update live variables
1421 if (isKill)
1422 LV->replaceKillInstruction(Src, MI, NewMI);
1423 if (isDead)
1424 LV->replaceKillInstruction(Dest, MI, NewMI);
1425 }
1426
Evan Cheng559dc462007-10-05 20:34:26 +00001427 MFI->insert(MBBI, NewMI); // Insert the new inst
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001428 return NewMI;
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001429}
1430
Chris Lattner41e431b2005-01-19 07:11:01 +00001431/// commuteInstruction - We have a few instructions that must be hacked on to
1432/// commute them.
1433///
Evan Cheng58dcb0e2008-06-16 07:33:11 +00001434MachineInstr *
1435X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Chris Lattner41e431b2005-01-19 07:11:01 +00001436 switch (MI->getOpcode()) {
Chris Lattner0df53d22005-01-19 07:31:24 +00001437 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1438 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
Chris Lattner41e431b2005-01-19 07:11:01 +00001439 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohmane47f1f92007-09-14 23:17:45 +00001440 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1441 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1442 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Chris Lattner0df53d22005-01-19 07:31:24 +00001443 unsigned Opc;
1444 unsigned Size;
1445 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001446 default: llvm_unreachable("Unreachable!");
Chris Lattner0df53d22005-01-19 07:31:24 +00001447 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1448 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1449 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1450 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohmane47f1f92007-09-14 23:17:45 +00001451 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1452 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Chris Lattner0df53d22005-01-19 07:31:24 +00001453 }
Chris Lattner9a1ceae2007-12-30 20:49:49 +00001454 unsigned Amt = MI->getOperand(3).getImm();
Dan Gohman74feef22008-10-17 01:23:35 +00001455 if (NewMI) {
1456 MachineFunction &MF = *MI->getParent()->getParent();
1457 MI = MF.CloneMachineInstr(MI);
1458 NewMI = false;
Evan Chenga4d16a12008-02-13 02:46:49 +00001459 }
Dan Gohman74feef22008-10-17 01:23:35 +00001460 MI->setDesc(get(Opc));
1461 MI->getOperand(3).setImm(Size-Amt);
1462 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner41e431b2005-01-19 07:11:01 +00001463 }
Evan Cheng7ad42d92007-10-05 23:13:21 +00001464 case X86::CMOVB16rr:
1465 case X86::CMOVB32rr:
1466 case X86::CMOVB64rr:
1467 case X86::CMOVAE16rr:
1468 case X86::CMOVAE32rr:
1469 case X86::CMOVAE64rr:
1470 case X86::CMOVE16rr:
1471 case X86::CMOVE32rr:
1472 case X86::CMOVE64rr:
1473 case X86::CMOVNE16rr:
1474 case X86::CMOVNE32rr:
1475 case X86::CMOVNE64rr:
1476 case X86::CMOVBE16rr:
1477 case X86::CMOVBE32rr:
1478 case X86::CMOVBE64rr:
1479 case X86::CMOVA16rr:
1480 case X86::CMOVA32rr:
1481 case X86::CMOVA64rr:
1482 case X86::CMOVL16rr:
1483 case X86::CMOVL32rr:
1484 case X86::CMOVL64rr:
1485 case X86::CMOVGE16rr:
1486 case X86::CMOVGE32rr:
1487 case X86::CMOVGE64rr:
1488 case X86::CMOVLE16rr:
1489 case X86::CMOVLE32rr:
1490 case X86::CMOVLE64rr:
1491 case X86::CMOVG16rr:
1492 case X86::CMOVG32rr:
1493 case X86::CMOVG64rr:
1494 case X86::CMOVS16rr:
1495 case X86::CMOVS32rr:
1496 case X86::CMOVS64rr:
1497 case X86::CMOVNS16rr:
1498 case X86::CMOVNS32rr:
1499 case X86::CMOVNS64rr:
1500 case X86::CMOVP16rr:
1501 case X86::CMOVP32rr:
1502 case X86::CMOVP64rr:
1503 case X86::CMOVNP16rr:
1504 case X86::CMOVNP32rr:
Dan Gohman305fceb2009-01-07 00:35:10 +00001505 case X86::CMOVNP64rr:
1506 case X86::CMOVO16rr:
1507 case X86::CMOVO32rr:
1508 case X86::CMOVO64rr:
1509 case X86::CMOVNO16rr:
1510 case X86::CMOVNO32rr:
1511 case X86::CMOVNO64rr: {
Evan Cheng7ad42d92007-10-05 23:13:21 +00001512 unsigned Opc = 0;
1513 switch (MI->getOpcode()) {
1514 default: break;
1515 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1516 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1517 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1518 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1519 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1520 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1521 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1522 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1523 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1524 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1525 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1526 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
1527 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1528 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1529 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1530 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1531 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1532 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
1533 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1534 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1535 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1536 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1537 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1538 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1539 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1540 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1541 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1542 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1543 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1544 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1545 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1546 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001547 case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001548 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1549 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1550 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1551 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1552 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001553 case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001554 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1555 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1556 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
Dan Gohman305fceb2009-01-07 00:35:10 +00001557 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
1558 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001559 case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break;
Dan Gohman305fceb2009-01-07 00:35:10 +00001560 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
1561 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
1562 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001563 }
Dan Gohman74feef22008-10-17 01:23:35 +00001564 if (NewMI) {
1565 MachineFunction &MF = *MI->getParent()->getParent();
1566 MI = MF.CloneMachineInstr(MI);
1567 NewMI = false;
1568 }
Chris Lattner5080f4d2008-01-11 18:10:50 +00001569 MI->setDesc(get(Opc));
Evan Cheng7ad42d92007-10-05 23:13:21 +00001570 // Fallthrough intended.
1571 }
Chris Lattner41e431b2005-01-19 07:11:01 +00001572 default:
Evan Cheng58dcb0e2008-06-16 07:33:11 +00001573 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner41e431b2005-01-19 07:11:01 +00001574 }
1575}
1576
Chris Lattner7fbe9722006-10-20 17:42:20 +00001577static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1578 switch (BrOpc) {
1579 default: return X86::COND_INVALID;
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001580 case X86::JE_4: return X86::COND_E;
1581 case X86::JNE_4: return X86::COND_NE;
1582 case X86::JL_4: return X86::COND_L;
1583 case X86::JLE_4: return X86::COND_LE;
1584 case X86::JG_4: return X86::COND_G;
1585 case X86::JGE_4: return X86::COND_GE;
1586 case X86::JB_4: return X86::COND_B;
1587 case X86::JBE_4: return X86::COND_BE;
1588 case X86::JA_4: return X86::COND_A;
1589 case X86::JAE_4: return X86::COND_AE;
1590 case X86::JS_4: return X86::COND_S;
1591 case X86::JNS_4: return X86::COND_NS;
1592 case X86::JP_4: return X86::COND_P;
1593 case X86::JNP_4: return X86::COND_NP;
1594 case X86::JO_4: return X86::COND_O;
1595 case X86::JNO_4: return X86::COND_NO;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001596 }
1597}
1598
1599unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1600 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001601 default: llvm_unreachable("Illegal condition code!");
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001602 case X86::COND_E: return X86::JE_4;
1603 case X86::COND_NE: return X86::JNE_4;
1604 case X86::COND_L: return X86::JL_4;
1605 case X86::COND_LE: return X86::JLE_4;
1606 case X86::COND_G: return X86::JG_4;
1607 case X86::COND_GE: return X86::JGE_4;
1608 case X86::COND_B: return X86::JB_4;
1609 case X86::COND_BE: return X86::JBE_4;
1610 case X86::COND_A: return X86::JA_4;
1611 case X86::COND_AE: return X86::JAE_4;
1612 case X86::COND_S: return X86::JS_4;
1613 case X86::COND_NS: return X86::JNS_4;
1614 case X86::COND_P: return X86::JP_4;
1615 case X86::COND_NP: return X86::JNP_4;
1616 case X86::COND_O: return X86::JO_4;
1617 case X86::COND_NO: return X86::JNO_4;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001618 }
1619}
1620
Chris Lattner9cd68752006-10-21 05:52:40 +00001621/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1622/// e.g. turning COND_E to COND_NE.
1623X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1624 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001625 default: llvm_unreachable("Illegal condition code!");
Chris Lattner9cd68752006-10-21 05:52:40 +00001626 case X86::COND_E: return X86::COND_NE;
1627 case X86::COND_NE: return X86::COND_E;
1628 case X86::COND_L: return X86::COND_GE;
1629 case X86::COND_LE: return X86::COND_G;
1630 case X86::COND_G: return X86::COND_LE;
1631 case X86::COND_GE: return X86::COND_L;
1632 case X86::COND_B: return X86::COND_AE;
1633 case X86::COND_BE: return X86::COND_A;
1634 case X86::COND_A: return X86::COND_BE;
1635 case X86::COND_AE: return X86::COND_B;
1636 case X86::COND_S: return X86::COND_NS;
1637 case X86::COND_NS: return X86::COND_S;
1638 case X86::COND_P: return X86::COND_NP;
1639 case X86::COND_NP: return X86::COND_P;
1640 case X86::COND_O: return X86::COND_NO;
1641 case X86::COND_NO: return X86::COND_O;
1642 }
1643}
1644
Dale Johannesen318093b2007-06-14 22:03:45 +00001645bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner749c6f62008-01-07 07:27:27 +00001646 const TargetInstrDesc &TID = MI->getDesc();
1647 if (!TID.isTerminator()) return false;
Chris Lattner69244302008-01-07 01:56:04 +00001648
1649 // Conditional branch is a special case.
Chris Lattner749c6f62008-01-07 07:27:27 +00001650 if (TID.isBranch() && !TID.isBarrier())
Chris Lattner69244302008-01-07 01:56:04 +00001651 return true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001652 if (!TID.isPredicable())
Chris Lattner69244302008-01-07 01:56:04 +00001653 return true;
1654 return !isPredicated(MI);
Dale Johannesen318093b2007-06-14 22:03:45 +00001655}
Chris Lattner9cd68752006-10-21 05:52:40 +00001656
Evan Cheng85dce6c2007-07-26 17:32:14 +00001657// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
1658static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
1659 const X86InstrInfo &TII) {
1660 if (MI->getOpcode() == X86::FP_REG_KILL)
1661 return false;
1662 return TII.isUnpredicatedTerminator(MI);
1663}
1664
Chris Lattner7fbe9722006-10-20 17:42:20 +00001665bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1666 MachineBasicBlock *&TBB,
1667 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +00001668 SmallVectorImpl<MachineOperand> &Cond,
1669 bool AllowModify) const {
Dan Gohman279c22e2008-10-21 03:29:32 +00001670 // Start from the bottom of the block and work up, examining the
1671 // terminator instructions.
Chris Lattner7fbe9722006-10-20 17:42:20 +00001672 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001673 while (I != MBB.begin()) {
1674 --I;
Bill Wendling85de1e52009-12-14 06:51:19 +00001675
1676 // Working from the bottom, when we see a non-terminator instruction, we're
1677 // done.
Dan Gohman279c22e2008-10-21 03:29:32 +00001678 if (!isBrAnalysisUnpredicatedTerminator(I, *this))
1679 break;
Bill Wendling85de1e52009-12-14 06:51:19 +00001680
1681 // A terminator that isn't a branch can't easily be handled by this
1682 // analysis.
Dan Gohman279c22e2008-10-21 03:29:32 +00001683 if (!I->getDesc().isBranch())
Chris Lattner7fbe9722006-10-20 17:42:20 +00001684 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001685
Dan Gohman279c22e2008-10-21 03:29:32 +00001686 // Handle unconditional branches.
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001687 if (I->getOpcode() == X86::JMP_4) {
Evan Chengdc54d312009-02-09 07:14:22 +00001688 if (!AllowModify) {
1689 TBB = I->getOperand(0).getMBB();
Evan Cheng45e00102009-05-08 06:34:09 +00001690 continue;
Evan Chengdc54d312009-02-09 07:14:22 +00001691 }
1692
Dan Gohman279c22e2008-10-21 03:29:32 +00001693 // If the block has any instructions after a JMP, delete them.
Chris Lattner7896c9f2009-12-03 00:50:42 +00001694 while (llvm::next(I) != MBB.end())
1695 llvm::next(I)->eraseFromParent();
Bill Wendling85de1e52009-12-14 06:51:19 +00001696
Dan Gohman279c22e2008-10-21 03:29:32 +00001697 Cond.clear();
1698 FBB = 0;
Bill Wendling85de1e52009-12-14 06:51:19 +00001699
Dan Gohman279c22e2008-10-21 03:29:32 +00001700 // Delete the JMP if it's equivalent to a fall-through.
1701 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
1702 TBB = 0;
1703 I->eraseFromParent();
1704 I = MBB.end();
1705 continue;
1706 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001707
Dan Gohman279c22e2008-10-21 03:29:32 +00001708 // TBB is used to indicate the unconditinal destination.
1709 TBB = I->getOperand(0).getMBB();
1710 continue;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001711 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001712
Dan Gohman279c22e2008-10-21 03:29:32 +00001713 // Handle conditional branches.
1714 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
Chris Lattner7fbe9722006-10-20 17:42:20 +00001715 if (BranchCode == X86::COND_INVALID)
1716 return true; // Can't handle indirect branch.
Bill Wendling85de1e52009-12-14 06:51:19 +00001717
Dan Gohman279c22e2008-10-21 03:29:32 +00001718 // Working from the bottom, handle the first conditional branch.
1719 if (Cond.empty()) {
1720 FBB = TBB;
1721 TBB = I->getOperand(0).getMBB();
1722 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1723 continue;
1724 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001725
1726 // Handle subsequent conditional branches. Only handle the case where all
1727 // conditional branches branch to the same destination and their condition
1728 // opcodes fit one of the special multi-branch idioms.
Dan Gohman279c22e2008-10-21 03:29:32 +00001729 assert(Cond.size() == 1);
1730 assert(TBB);
Bill Wendling85de1e52009-12-14 06:51:19 +00001731
1732 // Only handle the case where all conditional branches branch to the same
1733 // destination.
Dan Gohman279c22e2008-10-21 03:29:32 +00001734 if (TBB != I->getOperand(0).getMBB())
1735 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001736
Dan Gohman279c22e2008-10-21 03:29:32 +00001737 // If the conditions are the same, we can leave them alone.
Bill Wendling85de1e52009-12-14 06:51:19 +00001738 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
Dan Gohman279c22e2008-10-21 03:29:32 +00001739 if (OldBranchCode == BranchCode)
1740 continue;
Bill Wendling85de1e52009-12-14 06:51:19 +00001741
1742 // If they differ, see if they fit one of the known patterns. Theoretically,
1743 // we could handle more patterns here, but we shouldn't expect to see them
1744 // if instruction selection has done a reasonable job.
Dan Gohman279c22e2008-10-21 03:29:32 +00001745 if ((OldBranchCode == X86::COND_NP &&
1746 BranchCode == X86::COND_E) ||
1747 (OldBranchCode == X86::COND_E &&
1748 BranchCode == X86::COND_NP))
1749 BranchCode = X86::COND_NP_OR_E;
1750 else if ((OldBranchCode == X86::COND_P &&
1751 BranchCode == X86::COND_NE) ||
1752 (OldBranchCode == X86::COND_NE &&
1753 BranchCode == X86::COND_P))
1754 BranchCode = X86::COND_NE_OR_P;
1755 else
1756 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001757
Dan Gohman279c22e2008-10-21 03:29:32 +00001758 // Update the MachineOperand.
1759 Cond[0].setImm(BranchCode);
Chris Lattner6ce64432006-10-30 22:27:23 +00001760 }
Chris Lattner7fbe9722006-10-20 17:42:20 +00001761
Dan Gohman279c22e2008-10-21 03:29:32 +00001762 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001763}
1764
Evan Cheng6ae36262007-05-18 00:18:17 +00001765unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001766 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001767 unsigned Count = 0;
1768
1769 while (I != MBB.begin()) {
1770 --I;
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001771 if (I->getOpcode() != X86::JMP_4 &&
Dan Gohman279c22e2008-10-21 03:29:32 +00001772 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1773 break;
1774 // Remove the branch.
1775 I->eraseFromParent();
1776 I = MBB.end();
1777 ++Count;
1778 }
Chris Lattner7fbe9722006-10-20 17:42:20 +00001779
Dan Gohman279c22e2008-10-21 03:29:32 +00001780 return Count;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001781}
1782
Evan Cheng6ae36262007-05-18 00:18:17 +00001783unsigned
1784X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1785 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +00001786 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001787 // FIXME this should probably have a DebugLoc operand
1788 DebugLoc dl = DebugLoc::getUnknownLoc();
Chris Lattner7fbe9722006-10-20 17:42:20 +00001789 // Shouldn't be a fall through.
1790 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner34a84ac2006-10-21 05:34:23 +00001791 assert((Cond.size() == 1 || Cond.size() == 0) &&
1792 "X86 branch conditions have one component!");
1793
Dan Gohman279c22e2008-10-21 03:29:32 +00001794 if (Cond.empty()) {
1795 // Unconditional branch?
1796 assert(!FBB && "Unconditional branch with multiple successors!");
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001797 BuildMI(&MBB, dl, get(X86::JMP_4)).addMBB(TBB);
Evan Cheng6ae36262007-05-18 00:18:17 +00001798 return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001799 }
Dan Gohman279c22e2008-10-21 03:29:32 +00001800
1801 // Conditional branch.
1802 unsigned Count = 0;
1803 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
1804 switch (CC) {
1805 case X86::COND_NP_OR_E:
1806 // Synthesize NP_OR_E with two branches.
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001807 BuildMI(&MBB, dl, get(X86::JNP_4)).addMBB(TBB);
Dan Gohman279c22e2008-10-21 03:29:32 +00001808 ++Count;
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001809 BuildMI(&MBB, dl, get(X86::JE_4)).addMBB(TBB);
Dan Gohman279c22e2008-10-21 03:29:32 +00001810 ++Count;
1811 break;
1812 case X86::COND_NE_OR_P:
1813 // Synthesize NE_OR_P with two branches.
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001814 BuildMI(&MBB, dl, get(X86::JNE_4)).addMBB(TBB);
Dan Gohman279c22e2008-10-21 03:29:32 +00001815 ++Count;
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001816 BuildMI(&MBB, dl, get(X86::JP_4)).addMBB(TBB);
Dan Gohman279c22e2008-10-21 03:29:32 +00001817 ++Count;
1818 break;
1819 default: {
1820 unsigned Opc = GetCondBranchFromCond(CC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001821 BuildMI(&MBB, dl, get(Opc)).addMBB(TBB);
Dan Gohman279c22e2008-10-21 03:29:32 +00001822 ++Count;
1823 }
1824 }
1825 if (FBB) {
1826 // Two-way Conditional branch. Insert the second branch.
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001827 BuildMI(&MBB, dl, get(X86::JMP_4)).addMBB(FBB);
Dan Gohman279c22e2008-10-21 03:29:32 +00001828 ++Count;
1829 }
1830 return Count;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001831}
1832
Dan Gohman6d9305c2009-04-15 00:04:23 +00001833/// isHReg - Test if the given register is a physical h register.
1834static bool isHReg(unsigned Reg) {
Dan Gohman4af325d2009-04-27 16:41:36 +00001835 return X86::GR8_ABCD_HRegClass.contains(Reg);
Dan Gohman6d9305c2009-04-15 00:04:23 +00001836}
1837
Owen Anderson940f83e2008-08-26 18:03:31 +00001838bool X86InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Chris Lattner5c927502008-03-09 08:46:19 +00001839 MachineBasicBlock::iterator MI,
1840 unsigned DestReg, unsigned SrcReg,
1841 const TargetRegisterClass *DestRC,
1842 const TargetRegisterClass *SrcRC) const {
Dale Johannesen6ec25f52010-01-26 00:03:12 +00001843 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00001844
Dan Gohman70bc17d2009-04-20 22:54:34 +00001845 // Determine if DstRC and SrcRC have a common superclass in common.
1846 const TargetRegisterClass *CommonRC = DestRC;
1847 if (DestRC == SrcRC)
1848 /* Source and destination have the same register class. */;
1849 else if (CommonRC->hasSuperClass(SrcRC))
1850 CommonRC = SrcRC;
Dan Gohmana4714e02009-07-30 01:56:29 +00001851 else if (!DestRC->hasSubClass(SrcRC)) {
1852 // Neither of GR64_NOREX or GR64_NOSP is a superclass of the other,
Dan Gohmanb4e8aab2010-02-22 04:09:26 +00001853 // but we want to copy them as GR64. Similarly, for GR32_NOREX and
Dan Gohman59e34922009-08-05 22:18:26 +00001854 // GR32_NOSP, copy as GR32.
Dan Gohman31082222009-08-11 15:59:48 +00001855 if (SrcRC->hasSuperClass(&X86::GR64RegClass) &&
1856 DestRC->hasSuperClass(&X86::GR64RegClass))
Dan Gohmana4714e02009-07-30 01:56:29 +00001857 CommonRC = &X86::GR64RegClass;
Dan Gohman31082222009-08-11 15:59:48 +00001858 else if (SrcRC->hasSuperClass(&X86::GR32RegClass) &&
1859 DestRC->hasSuperClass(&X86::GR32RegClass))
Dan Gohman59e34922009-08-05 22:18:26 +00001860 CommonRC = &X86::GR32RegClass;
Dan Gohmana4714e02009-07-30 01:56:29 +00001861 else
1862 CommonRC = 0;
1863 }
Dan Gohman70bc17d2009-04-20 22:54:34 +00001864
1865 if (CommonRC) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001866 unsigned Opc;
Dan Gohmana4714e02009-07-30 01:56:29 +00001867 if (CommonRC == &X86::GR64RegClass || CommonRC == &X86::GR64_NOSPRegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001868 Opc = X86::MOV64rr;
Dan Gohmana4714e02009-07-30 01:56:29 +00001869 } else if (CommonRC == &X86::GR32RegClass ||
1870 CommonRC == &X86::GR32_NOSPRegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001871 Opc = X86::MOV32rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001872 } else if (CommonRC == &X86::GR16RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001873 Opc = X86::MOV16rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001874 } else if (CommonRC == &X86::GR8RegClass) {
Dan Gohman4af325d2009-04-27 16:41:36 +00001875 // Copying to or from a physical H register on x86-64 requires a NOREX
Bill Wendling18247732009-04-17 22:40:38 +00001876 // move. Otherwise use a normal move.
1877 if ((isHReg(DestReg) || isHReg(SrcReg)) &&
1878 TM.getSubtarget<X86Subtarget>().is64Bit())
Dan Gohman6d9305c2009-04-15 00:04:23 +00001879 Opc = X86::MOV8rr_NOREX;
1880 else
1881 Opc = X86::MOV8rr;
Dan Gohman62417622009-04-27 16:33:14 +00001882 } else if (CommonRC == &X86::GR64_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001883 Opc = X86::MOV64rr;
Dan Gohman62417622009-04-27 16:33:14 +00001884 } else if (CommonRC == &X86::GR32_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001885 Opc = X86::MOV32rr;
Dan Gohman62417622009-04-27 16:33:14 +00001886 } else if (CommonRC == &X86::GR16_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001887 Opc = X86::MOV16rr;
Dan Gohman4af325d2009-04-27 16:41:36 +00001888 } else if (CommonRC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001889 Opc = X86::MOV8rr;
Dan Gohman4af325d2009-04-27 16:41:36 +00001890 } else if (CommonRC == &X86::GR8_ABCD_HRegClass) {
1891 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1892 Opc = X86::MOV8rr_NOREX;
1893 else
1894 Opc = X86::MOV8rr;
Dan Gohmana4714e02009-07-30 01:56:29 +00001895 } else if (CommonRC == &X86::GR64_NOREXRegClass ||
1896 CommonRC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001897 Opc = X86::MOV64rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001898 } else if (CommonRC == &X86::GR32_NOREXRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001899 Opc = X86::MOV32rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001900 } else if (CommonRC == &X86::GR16_NOREXRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001901 Opc = X86::MOV16rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001902 } else if (CommonRC == &X86::GR8_NOREXRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001903 Opc = X86::MOV8rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001904 } else if (CommonRC == &X86::RFP32RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001905 Opc = X86::MOV_Fp3232;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001906 } else if (CommonRC == &X86::RFP64RegClass || CommonRC == &X86::RSTRegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001907 Opc = X86::MOV_Fp6464;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001908 } else if (CommonRC == &X86::RFP80RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001909 Opc = X86::MOV_Fp8080;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001910 } else if (CommonRC == &X86::FR32RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001911 Opc = X86::FsMOVAPSrr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001912 } else if (CommonRC == &X86::FR64RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001913 Opc = X86::FsMOVAPDrr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001914 } else if (CommonRC == &X86::VR128RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001915 Opc = X86::MOVAPSrr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001916 } else if (CommonRC == &X86::VR64RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001917 Opc = X86::MMX_MOVQ64rr;
1918 } else {
Owen Anderson940f83e2008-08-26 18:03:31 +00001919 return false;
Owen Andersond10fd972007-12-31 06:32:00 +00001920 }
Bill Wendlingfbef3102009-02-11 21:51:19 +00001921 BuildMI(MBB, MI, DL, get(Opc), DestReg).addReg(SrcReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001922 return true;
Owen Andersond10fd972007-12-31 06:32:00 +00001923 }
Dan Gohmana4714e02009-07-30 01:56:29 +00001924
Chris Lattner90b347d2008-03-09 07:58:04 +00001925 // Moving EFLAGS to / from another register requires a push and a pop.
1926 if (SrcRC == &X86::CCRRegClass) {
Owen Andersona3177672008-08-26 18:50:40 +00001927 if (SrcReg != X86::EFLAGS)
1928 return false;
Dan Gohmana4714e02009-07-30 01:56:29 +00001929 if (DestRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Sean Callanan108934c2009-12-18 00:01:26 +00001930 BuildMI(MBB, MI, DL, get(X86::PUSHFQ64));
Bill Wendlingfbef3102009-02-11 21:51:19 +00001931 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001932 return true;
Dan Gohmana4714e02009-07-30 01:56:29 +00001933 } else if (DestRC == &X86::GR32RegClass ||
1934 DestRC == &X86::GR32_NOSPRegClass) {
Bill Wendlingfbef3102009-02-11 21:51:19 +00001935 BuildMI(MBB, MI, DL, get(X86::PUSHFD));
1936 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001937 return true;
Chris Lattner90b347d2008-03-09 07:58:04 +00001938 }
1939 } else if (DestRC == &X86::CCRRegClass) {
Owen Andersona3177672008-08-26 18:50:40 +00001940 if (DestReg != X86::EFLAGS)
1941 return false;
Dan Gohmana4714e02009-07-30 01:56:29 +00001942 if (SrcRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Bill Wendlingfbef3102009-02-11 21:51:19 +00001943 BuildMI(MBB, MI, DL, get(X86::PUSH64r)).addReg(SrcReg);
1944 BuildMI(MBB, MI, DL, get(X86::POPFQ));
Owen Anderson940f83e2008-08-26 18:03:31 +00001945 return true;
Dan Gohmana4714e02009-07-30 01:56:29 +00001946 } else if (SrcRC == &X86::GR32RegClass ||
1947 DestRC == &X86::GR32_NOSPRegClass) {
Bill Wendlingfbef3102009-02-11 21:51:19 +00001948 BuildMI(MBB, MI, DL, get(X86::PUSH32r)).addReg(SrcReg);
1949 BuildMI(MBB, MI, DL, get(X86::POPFD));
Owen Anderson940f83e2008-08-26 18:03:31 +00001950 return true;
Chris Lattner90b347d2008-03-09 07:58:04 +00001951 }
Owen Andersond10fd972007-12-31 06:32:00 +00001952 }
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001953
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001954 // Moving from ST(0) turns into FpGET_ST0_32 etc.
Chris Lattner5c927502008-03-09 08:46:19 +00001955 if (SrcRC == &X86::RSTRegClass) {
Chris Lattner24e0a542008-03-21 06:38:26 +00001956 // Copying from ST(0)/ST(1).
Owen Anderson940f83e2008-08-26 18:03:31 +00001957 if (SrcReg != X86::ST0 && SrcReg != X86::ST1)
1958 // Can only copy from ST(0)/ST(1) right now
1959 return false;
Chris Lattner24e0a542008-03-21 06:38:26 +00001960 bool isST0 = SrcReg == X86::ST0;
Chris Lattner5c927502008-03-09 08:46:19 +00001961 unsigned Opc;
1962 if (DestRC == &X86::RFP32RegClass)
Chris Lattner24e0a542008-03-21 06:38:26 +00001963 Opc = isST0 ? X86::FpGET_ST0_32 : X86::FpGET_ST1_32;
Chris Lattner5c927502008-03-09 08:46:19 +00001964 else if (DestRC == &X86::RFP64RegClass)
Chris Lattner24e0a542008-03-21 06:38:26 +00001965 Opc = isST0 ? X86::FpGET_ST0_64 : X86::FpGET_ST1_64;
Chris Lattner5c927502008-03-09 08:46:19 +00001966 else {
Owen Andersona3177672008-08-26 18:50:40 +00001967 if (DestRC != &X86::RFP80RegClass)
1968 return false;
Chris Lattner24e0a542008-03-21 06:38:26 +00001969 Opc = isST0 ? X86::FpGET_ST0_80 : X86::FpGET_ST1_80;
Chris Lattner5c927502008-03-09 08:46:19 +00001970 }
Bill Wendlingfbef3102009-02-11 21:51:19 +00001971 BuildMI(MBB, MI, DL, get(Opc), DestReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001972 return true;
Chris Lattner5c927502008-03-09 08:46:19 +00001973 }
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001974
1975 // Moving to ST(0) turns into FpSET_ST0_32 etc.
1976 if (DestRC == &X86::RSTRegClass) {
Evan Chenga0eedac2009-02-09 23:32:07 +00001977 // Copying to ST(0) / ST(1).
1978 if (DestReg != X86::ST0 && DestReg != X86::ST1)
Owen Anderson940f83e2008-08-26 18:03:31 +00001979 // Can only copy to TOS right now
1980 return false;
Evan Chenga0eedac2009-02-09 23:32:07 +00001981 bool isST0 = DestReg == X86::ST0;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001982 unsigned Opc;
1983 if (SrcRC == &X86::RFP32RegClass)
Evan Chenga0eedac2009-02-09 23:32:07 +00001984 Opc = isST0 ? X86::FpSET_ST0_32 : X86::FpSET_ST1_32;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001985 else if (SrcRC == &X86::RFP64RegClass)
Evan Chenga0eedac2009-02-09 23:32:07 +00001986 Opc = isST0 ? X86::FpSET_ST0_64 : X86::FpSET_ST1_64;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001987 else {
Owen Andersona3177672008-08-26 18:50:40 +00001988 if (SrcRC != &X86::RFP80RegClass)
1989 return false;
Evan Chenga0eedac2009-02-09 23:32:07 +00001990 Opc = isST0 ? X86::FpSET_ST0_80 : X86::FpSET_ST1_80;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001991 }
Bill Wendlingfbef3102009-02-11 21:51:19 +00001992 BuildMI(MBB, MI, DL, get(Opc)).addReg(SrcReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001993 return true;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001994 }
Chris Lattner5c927502008-03-09 08:46:19 +00001995
Owen Anderson940f83e2008-08-26 18:03:31 +00001996 // Not yet supported!
1997 return false;
Owen Andersond10fd972007-12-31 06:32:00 +00001998}
1999
Dan Gohman4af325d2009-04-27 16:41:36 +00002000static unsigned getStoreRegOpcode(unsigned SrcReg,
2001 const TargetRegisterClass *RC,
2002 bool isStackAligned,
2003 TargetMachine &TM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00002004 unsigned Opc = 0;
Dan Gohmana4714e02009-07-30 01:56:29 +00002005 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00002006 Opc = X86::MOV64mr;
Dan Gohmana4714e02009-07-30 01:56:29 +00002007 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00002008 Opc = X86::MOV32mr;
2009 } else if (RC == &X86::GR16RegClass) {
2010 Opc = X86::MOV16mr;
2011 } else if (RC == &X86::GR8RegClass) {
Dan Gohman4af325d2009-04-27 16:41:36 +00002012 // Copying to or from a physical H register on x86-64 requires a NOREX
2013 // move. Otherwise use a normal move.
2014 if (isHReg(SrcReg) &&
2015 TM.getSubtarget<X86Subtarget>().is64Bit())
2016 Opc = X86::MOV8mr_NOREX;
2017 else
2018 Opc = X86::MOV8mr;
Dan Gohman62417622009-04-27 16:33:14 +00002019 } else if (RC == &X86::GR64_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002020 Opc = X86::MOV64mr;
Dan Gohman62417622009-04-27 16:33:14 +00002021 } else if (RC == &X86::GR32_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002022 Opc = X86::MOV32mr;
Dan Gohman62417622009-04-27 16:33:14 +00002023 } else if (RC == &X86::GR16_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002024 Opc = X86::MOV16mr;
Dan Gohman4af325d2009-04-27 16:41:36 +00002025 } else if (RC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002026 Opc = X86::MOV8mr;
Dan Gohman4af325d2009-04-27 16:41:36 +00002027 } else if (RC == &X86::GR8_ABCD_HRegClass) {
2028 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2029 Opc = X86::MOV8mr_NOREX;
2030 else
2031 Opc = X86::MOV8mr;
Dan Gohmana4714e02009-07-30 01:56:29 +00002032 } else if (RC == &X86::GR64_NOREXRegClass ||
2033 RC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002034 Opc = X86::MOV64mr;
2035 } else if (RC == &X86::GR32_NOREXRegClass) {
2036 Opc = X86::MOV32mr;
2037 } else if (RC == &X86::GR16_NOREXRegClass) {
2038 Opc = X86::MOV16mr;
2039 } else if (RC == &X86::GR8_NOREXRegClass) {
2040 Opc = X86::MOV8mr;
Owen Andersonf6372aa2008-01-01 21:11:32 +00002041 } else if (RC == &X86::RFP80RegClass) {
2042 Opc = X86::ST_FpP80m; // pops
2043 } else if (RC == &X86::RFP64RegClass) {
2044 Opc = X86::ST_Fp64m;
2045 } else if (RC == &X86::RFP32RegClass) {
2046 Opc = X86::ST_Fp32m;
2047 } else if (RC == &X86::FR32RegClass) {
2048 Opc = X86::MOVSSmr;
2049 } else if (RC == &X86::FR64RegClass) {
2050 Opc = X86::MOVSDmr;
2051 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002052 // If stack is realigned we can use aligned stores.
2053 Opc = isStackAligned ? X86::MOVAPSmr : X86::MOVUPSmr;
Owen Andersonf6372aa2008-01-01 21:11:32 +00002054 } else if (RC == &X86::VR64RegClass) {
2055 Opc = X86::MMX_MOVQ64mr;
2056 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00002057 llvm_unreachable("Unknown regclass");
Owen Andersonf6372aa2008-01-01 21:11:32 +00002058 }
2059
2060 return Opc;
2061}
2062
2063void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
2064 MachineBasicBlock::iterator MI,
2065 unsigned SrcReg, bool isKill, int FrameIdx,
2066 const TargetRegisterClass *RC) const {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002067 const MachineFunction &MF = *MBB.getParent();
Jim Grosbache45ab8a2010-01-19 18:31:11 +00002068 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00002069 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Dale Johannesen6ec25f52010-01-26 00:03:12 +00002070 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002071 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
Bill Wendling587daed2009-05-13 21:33:08 +00002072 .addReg(SrcReg, getKillRegState(isKill));
Owen Andersonf6372aa2008-01-01 21:11:32 +00002073}
2074
2075void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
2076 bool isKill,
2077 SmallVectorImpl<MachineOperand> &Addr,
2078 const TargetRegisterClass *RC,
Dan Gohman91e69c32009-10-09 18:10:05 +00002079 MachineInstr::mmo_iterator MMOBegin,
2080 MachineInstr::mmo_iterator MMOEnd,
Owen Andersonf6372aa2008-01-01 21:11:32 +00002081 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng600c0432009-11-16 21:56:03 +00002082 bool isAligned = (*MMOBegin)->getAlignment() >= 16;
Dan Gohman4af325d2009-04-27 16:41:36 +00002083 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Dale Johannesen21b55412009-02-12 23:08:38 +00002084 DebugLoc DL = DebugLoc::getUnknownLoc();
2085 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
Owen Andersonf6372aa2008-01-01 21:11:32 +00002086 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002087 MIB.addOperand(Addr[i]);
Bill Wendling587daed2009-05-13 21:33:08 +00002088 MIB.addReg(SrcReg, getKillRegState(isKill));
Dan Gohman91e69c32009-10-09 18:10:05 +00002089 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002090 NewMIs.push_back(MIB);
2091}
2092
Dan Gohman4af325d2009-04-27 16:41:36 +00002093static unsigned getLoadRegOpcode(unsigned DestReg,
2094 const TargetRegisterClass *RC,
2095 bool isStackAligned,
2096 const TargetMachine &TM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00002097 unsigned Opc = 0;
Dan Gohmana4714e02009-07-30 01:56:29 +00002098 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00002099 Opc = X86::MOV64rm;
Dan Gohmana4714e02009-07-30 01:56:29 +00002100 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00002101 Opc = X86::MOV32rm;
2102 } else if (RC == &X86::GR16RegClass) {
2103 Opc = X86::MOV16rm;
2104 } else if (RC == &X86::GR8RegClass) {
Dan Gohman4af325d2009-04-27 16:41:36 +00002105 // Copying to or from a physical H register on x86-64 requires a NOREX
2106 // move. Otherwise use a normal move.
2107 if (isHReg(DestReg) &&
2108 TM.getSubtarget<X86Subtarget>().is64Bit())
2109 Opc = X86::MOV8rm_NOREX;
2110 else
2111 Opc = X86::MOV8rm;
Dan Gohman62417622009-04-27 16:33:14 +00002112 } else if (RC == &X86::GR64_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002113 Opc = X86::MOV64rm;
Dan Gohman62417622009-04-27 16:33:14 +00002114 } else if (RC == &X86::GR32_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002115 Opc = X86::MOV32rm;
Dan Gohman62417622009-04-27 16:33:14 +00002116 } else if (RC == &X86::GR16_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002117 Opc = X86::MOV16rm;
Dan Gohman4af325d2009-04-27 16:41:36 +00002118 } else if (RC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002119 Opc = X86::MOV8rm;
Dan Gohman4af325d2009-04-27 16:41:36 +00002120 } else if (RC == &X86::GR8_ABCD_HRegClass) {
2121 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2122 Opc = X86::MOV8rm_NOREX;
2123 else
2124 Opc = X86::MOV8rm;
Dan Gohmana4714e02009-07-30 01:56:29 +00002125 } else if (RC == &X86::GR64_NOREXRegClass ||
2126 RC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002127 Opc = X86::MOV64rm;
2128 } else if (RC == &X86::GR32_NOREXRegClass) {
2129 Opc = X86::MOV32rm;
2130 } else if (RC == &X86::GR16_NOREXRegClass) {
2131 Opc = X86::MOV16rm;
2132 } else if (RC == &X86::GR8_NOREXRegClass) {
2133 Opc = X86::MOV8rm;
Owen Andersonf6372aa2008-01-01 21:11:32 +00002134 } else if (RC == &X86::RFP80RegClass) {
2135 Opc = X86::LD_Fp80m;
2136 } else if (RC == &X86::RFP64RegClass) {
2137 Opc = X86::LD_Fp64m;
2138 } else if (RC == &X86::RFP32RegClass) {
2139 Opc = X86::LD_Fp32m;
2140 } else if (RC == &X86::FR32RegClass) {
2141 Opc = X86::MOVSSrm;
2142 } else if (RC == &X86::FR64RegClass) {
2143 Opc = X86::MOVSDrm;
2144 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002145 // If stack is realigned we can use aligned loads.
2146 Opc = isStackAligned ? X86::MOVAPSrm : X86::MOVUPSrm;
Owen Andersonf6372aa2008-01-01 21:11:32 +00002147 } else if (RC == &X86::VR64RegClass) {
2148 Opc = X86::MMX_MOVQ64rm;
2149 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00002150 llvm_unreachable("Unknown regclass");
Owen Andersonf6372aa2008-01-01 21:11:32 +00002151 }
2152
2153 return Opc;
2154}
2155
2156void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002157 MachineBasicBlock::iterator MI,
2158 unsigned DestReg, int FrameIdx,
2159 const TargetRegisterClass *RC) const{
2160 const MachineFunction &MF = *MBB.getParent();
Jim Grosbache45ab8a2010-01-19 18:31:11 +00002161 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00002162 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Dale Johannesen6ec25f52010-01-26 00:03:12 +00002163 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002164 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002165}
2166
2167void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Cheng9f1c8312008-07-03 09:09:37 +00002168 SmallVectorImpl<MachineOperand> &Addr,
2169 const TargetRegisterClass *RC,
Dan Gohman91e69c32009-10-09 18:10:05 +00002170 MachineInstr::mmo_iterator MMOBegin,
2171 MachineInstr::mmo_iterator MMOEnd,
Owen Andersonf6372aa2008-01-01 21:11:32 +00002172 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng600c0432009-11-16 21:56:03 +00002173 bool isAligned = (*MMOBegin)->getAlignment() >= 16;
Dan Gohman4af325d2009-04-27 16:41:36 +00002174 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Dale Johannesen21b55412009-02-12 23:08:38 +00002175 DebugLoc DL = DebugLoc::getUnknownLoc();
2176 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002177 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002178 MIB.addOperand(Addr[i]);
Dan Gohman91e69c32009-10-09 18:10:05 +00002179 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002180 NewMIs.push_back(MIB);
2181}
2182
Owen Andersond94b6a12008-01-04 23:57:37 +00002183bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002184 MachineBasicBlock::iterator MI,
Owen Andersond94b6a12008-01-04 23:57:37 +00002185 const std::vector<CalleeSavedInfo> &CSI) const {
2186 if (CSI.empty())
2187 return false;
2188
Dale Johannesen73e884b2010-01-20 21:36:02 +00002189 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002190
Evan Chenga67f32a2008-09-26 19:14:21 +00002191 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikov6f9bb6f2009-08-28 16:06:41 +00002192 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002193 unsigned SlotSize = is64Bit ? 8 : 4;
2194
2195 MachineFunction &MF = *MBB.getParent();
Evan Cheng910139f2009-07-09 06:53:48 +00002196 unsigned FPReg = RI.getFrameRegister(MF);
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002197 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002198 unsigned CalleeFrameSize = 0;
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002199
Owen Andersond94b6a12008-01-04 23:57:37 +00002200 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
2201 for (unsigned i = CSI.size(); i != 0; --i) {
2202 unsigned Reg = CSI[i-1].getReg();
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002203 const TargetRegisterClass *RegClass = CSI[i-1].getRegClass();
Owen Andersond94b6a12008-01-04 23:57:37 +00002204 // Add the callee-saved register as live-in. It's killed at the spill.
2205 MBB.addLiveIn(Reg);
Evan Cheng910139f2009-07-09 06:53:48 +00002206 if (Reg == FPReg)
2207 // X86RegisterInfo::emitPrologue will handle spilling of frame register.
2208 continue;
Anton Korobeynikov6f9bb6f2009-08-28 16:06:41 +00002209 if (RegClass != &X86::VR128RegClass && !isWin64) {
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002210 CalleeFrameSize += SlotSize;
Evan Cheng910139f2009-07-09 06:53:48 +00002211 BuildMI(MBB, MI, DL, get(Opc)).addReg(Reg, RegState::Kill);
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002212 } else {
2213 storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(), RegClass);
2214 }
Owen Andersond94b6a12008-01-04 23:57:37 +00002215 }
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002216
2217 X86FI->setCalleeSavedFrameSize(CalleeFrameSize);
Owen Andersond94b6a12008-01-04 23:57:37 +00002218 return true;
2219}
2220
2221bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002222 MachineBasicBlock::iterator MI,
Owen Andersond94b6a12008-01-04 23:57:37 +00002223 const std::vector<CalleeSavedInfo> &CSI) const {
2224 if (CSI.empty())
2225 return false;
Bill Wendlingfbef3102009-02-11 21:51:19 +00002226
Dale Johannesen73e884b2010-01-20 21:36:02 +00002227 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002228
Evan Cheng910139f2009-07-09 06:53:48 +00002229 MachineFunction &MF = *MBB.getParent();
2230 unsigned FPReg = RI.getFrameRegister(MF);
Owen Andersond94b6a12008-01-04 23:57:37 +00002231 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikov6f9bb6f2009-08-28 16:06:41 +00002232 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Owen Andersond94b6a12008-01-04 23:57:37 +00002233 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
2234 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
2235 unsigned Reg = CSI[i].getReg();
Evan Cheng910139f2009-07-09 06:53:48 +00002236 if (Reg == FPReg)
2237 // X86RegisterInfo::emitEpilogue will handle restoring of frame register.
2238 continue;
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002239 const TargetRegisterClass *RegClass = CSI[i].getRegClass();
Anton Korobeynikov6f9bb6f2009-08-28 16:06:41 +00002240 if (RegClass != &X86::VR128RegClass && !isWin64) {
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002241 BuildMI(MBB, MI, DL, get(Opc), Reg);
2242 } else {
2243 loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(), RegClass);
2244 }
Owen Andersond94b6a12008-01-04 23:57:37 +00002245 }
2246 return true;
2247}
2248
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002249static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
Dan Gohmand68a0762009-01-05 17:59:02 +00002250 const SmallVectorImpl<MachineOperand> &MOs,
Bill Wendling9bc96a52009-02-03 00:55:04 +00002251 MachineInstr *MI,
2252 const TargetInstrInfo &TII) {
Owen Anderson43dbe052008-01-07 01:35:02 +00002253 // Create the base instruction with the memory operand as the first part.
Bill Wendling9bc96a52009-02-03 00:55:04 +00002254 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2255 MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002256 MachineInstrBuilder MIB(NewMI);
2257 unsigned NumAddrOps = MOs.size();
2258 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002259 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002260 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002261 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002262
2263 // Loop over the rest of the ri operands, converting them over.
Chris Lattner749c6f62008-01-07 07:27:27 +00002264 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson43dbe052008-01-07 01:35:02 +00002265 for (unsigned i = 0; i != NumOps; ++i) {
2266 MachineOperand &MO = MI->getOperand(i+2);
Dan Gohman97357612009-02-18 05:45:50 +00002267 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002268 }
2269 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
2270 MachineOperand &MO = MI->getOperand(i);
Dan Gohman97357612009-02-18 05:45:50 +00002271 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002272 }
2273 return MIB;
2274}
2275
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002276static MachineInstr *FuseInst(MachineFunction &MF,
2277 unsigned Opcode, unsigned OpNo,
Dan Gohmand68a0762009-01-05 17:59:02 +00002278 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson43dbe052008-01-07 01:35:02 +00002279 MachineInstr *MI, const TargetInstrInfo &TII) {
Bill Wendling9bc96a52009-02-03 00:55:04 +00002280 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2281 MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002282 MachineInstrBuilder MIB(NewMI);
2283
2284 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2285 MachineOperand &MO = MI->getOperand(i);
2286 if (i == OpNo) {
Dan Gohmand735b802008-10-03 15:45:36 +00002287 assert(MO.isReg() && "Expected to fold into reg operand!");
Owen Anderson43dbe052008-01-07 01:35:02 +00002288 unsigned NumAddrOps = MOs.size();
2289 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002290 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002291 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002292 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002293 } else {
Dan Gohman97357612009-02-18 05:45:50 +00002294 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002295 }
2296 }
2297 return MIB;
2298}
2299
2300static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
Dan Gohmand68a0762009-01-05 17:59:02 +00002301 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson43dbe052008-01-07 01:35:02 +00002302 MachineInstr *MI) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002303 MachineFunction &MF = *MI->getParent()->getParent();
Bill Wendlingfbef3102009-02-11 21:51:19 +00002304 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode));
Owen Anderson43dbe052008-01-07 01:35:02 +00002305
2306 unsigned NumAddrOps = MOs.size();
2307 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002308 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002309 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002310 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002311 return MIB.addImm(0);
2312}
2313
2314MachineInstr*
Dan Gohmanc54baa22008-12-03 18:43:12 +00002315X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2316 MachineInstr *MI, unsigned i,
Evan Chengf9b36f02009-07-15 06:10:07 +00002317 const SmallVectorImpl<MachineOperand> &MOs,
Evan Cheng9cef48e2009-09-11 00:39:26 +00002318 unsigned Size, unsigned Align) const {
Evan Chengf9b36f02009-07-15 06:10:07 +00002319 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson43dbe052008-01-07 01:35:02 +00002320 bool isTwoAddrFold = false;
Chris Lattner749c6f62008-01-07 07:27:27 +00002321 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson43dbe052008-01-07 01:35:02 +00002322 bool isTwoAddr = NumOps > 1 &&
Chris Lattner749c6f62008-01-07 07:27:27 +00002323 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson43dbe052008-01-07 01:35:02 +00002324
2325 MachineInstr *NewMI = NULL;
2326 // Folding a memory location into the two-address part of a two-address
2327 // instruction is different than folding it other places. It requires
2328 // replacing the *two* registers with the memory location.
2329 if (isTwoAddr && NumOps >= 2 && i < 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +00002330 MI->getOperand(0).isReg() &&
2331 MI->getOperand(1).isReg() &&
Owen Anderson43dbe052008-01-07 01:35:02 +00002332 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
2333 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2334 isTwoAddrFold = true;
2335 } else if (i == 0) { // If operand 0
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002336 if (MI->getOpcode() == X86::MOV64r0)
2337 NewMI = MakeM0Inst(*this, X86::MOV64mi32, MOs, MI);
2338 else if (MI->getOpcode() == X86::MOV32r0)
Owen Anderson43dbe052008-01-07 01:35:02 +00002339 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002340 else if (MI->getOpcode() == X86::MOV16r0)
2341 NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI);
Owen Anderson43dbe052008-01-07 01:35:02 +00002342 else if (MI->getOpcode() == X86::MOV8r0)
2343 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
Evan Cheng9f1c8312008-07-03 09:09:37 +00002344 if (NewMI)
Owen Anderson43dbe052008-01-07 01:35:02 +00002345 return NewMI;
Owen Anderson43dbe052008-01-07 01:35:02 +00002346
2347 OpcodeTablePtr = &RegOp2MemOpTable0;
2348 } else if (i == 1) {
2349 OpcodeTablePtr = &RegOp2MemOpTable1;
2350 } else if (i == 2) {
2351 OpcodeTablePtr = &RegOp2MemOpTable2;
2352 }
2353
2354 // If table selected...
2355 if (OpcodeTablePtr) {
2356 // Find the Opcode to fuse
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002357 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002358 OpcodeTablePtr->find((unsigned*)MI->getOpcode());
2359 if (I != OpcodeTablePtr->end()) {
Evan Cheng9cef48e2009-09-11 00:39:26 +00002360 unsigned Opcode = I->second.first;
Evan Chengf9b36f02009-07-15 06:10:07 +00002361 unsigned MinAlign = I->second.second;
2362 if (Align < MinAlign)
2363 return NULL;
Evan Cheng879caea2009-09-11 01:01:31 +00002364 bool NarrowToMOV32rm = false;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002365 if (Size) {
2366 unsigned RCSize = MI->getDesc().OpInfo[i].getRegClass(&RI)->getSize();
2367 if (Size < RCSize) {
2368 // Check if it's safe to fold the load. If the size of the object is
2369 // narrower than the load width, then it's not.
2370 if (Opcode != X86::MOV64rm || RCSize != 8 || Size != 4)
2371 return NULL;
2372 // If this is a 64-bit load, but the spill slot is 32, then we can do
2373 // a 32-bit load which is implicitly zero-extended. This likely is due
2374 // to liveintervalanalysis remat'ing a load from stack slot.
Evan Cheng879caea2009-09-11 01:01:31 +00002375 if (MI->getOperand(0).getSubReg() || MI->getOperand(1).getSubReg())
2376 return NULL;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002377 Opcode = X86::MOV32rm;
Evan Cheng879caea2009-09-11 01:01:31 +00002378 NarrowToMOV32rm = true;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002379 }
2380 }
2381
Owen Anderson43dbe052008-01-07 01:35:02 +00002382 if (isTwoAddrFold)
Evan Cheng9cef48e2009-09-11 00:39:26 +00002383 NewMI = FuseTwoAddrInst(MF, Opcode, MOs, MI, *this);
Owen Anderson43dbe052008-01-07 01:35:02 +00002384 else
Evan Cheng9cef48e2009-09-11 00:39:26 +00002385 NewMI = FuseInst(MF, Opcode, i, MOs, MI, *this);
Evan Cheng879caea2009-09-11 01:01:31 +00002386
2387 if (NarrowToMOV32rm) {
2388 // If this is the special case where we use a MOV32rm to load a 32-bit
2389 // value and zero-extend the top bits. Change the destination register
2390 // to a 32-bit one.
2391 unsigned DstReg = NewMI->getOperand(0).getReg();
2392 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
2393 NewMI->getOperand(0).setReg(RI.getSubReg(DstReg,
2394 4/*x86_subreg_32bit*/));
2395 else
2396 NewMI->getOperand(0).setSubReg(4/*x86_subreg_32bit*/);
2397 }
Owen Anderson43dbe052008-01-07 01:35:02 +00002398 return NewMI;
2399 }
2400 }
2401
2402 // No fusion
2403 if (PrintFailedFusing)
David Greene5b901322010-01-05 01:29:29 +00002404 dbgs() << "We failed to fuse operand " << i << " in " << *MI;
Owen Anderson43dbe052008-01-07 01:35:02 +00002405 return NULL;
2406}
2407
2408
Dan Gohmanc54baa22008-12-03 18:43:12 +00002409MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2410 MachineInstr *MI,
Evan Chengf9b36f02009-07-15 06:10:07 +00002411 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +00002412 int FrameIndex) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002413 // Check switch flag
2414 if (NoFusing) return NULL;
2415
Evan Chengb1f49812009-12-22 17:47:23 +00002416 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Cheng400073d2009-12-18 07:40:29 +00002417 switch (MI->getOpcode()) {
2418 case X86::CVTSD2SSrr:
2419 case X86::Int_CVTSD2SSrr:
2420 case X86::CVTSS2SDrr:
2421 case X86::Int_CVTSS2SDrr:
2422 case X86::RCPSSr:
2423 case X86::RCPSSr_Int:
2424 case X86::ROUNDSDr_Int:
2425 case X86::ROUNDSSr_Int:
2426 case X86::RSQRTSSr:
2427 case X86::RSQRTSSr_Int:
2428 case X86::SQRTSSr:
2429 case X86::SQRTSSr_Int:
2430 return 0;
2431 }
2432
Evan Cheng5fd79d02008-02-08 21:20:40 +00002433 const MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng9cef48e2009-09-11 00:39:26 +00002434 unsigned Size = MFI->getObjectSize(FrameIndex);
Evan Cheng5fd79d02008-02-08 21:20:40 +00002435 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
Owen Anderson43dbe052008-01-07 01:35:02 +00002436 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2437 unsigned NewOpc = 0;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002438 unsigned RCSize = 0;
Owen Anderson43dbe052008-01-07 01:35:02 +00002439 switch (MI->getOpcode()) {
2440 default: return NULL;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002441 case X86::TEST8rr: NewOpc = X86::CMP8ri; RCSize = 1; break;
2442 case X86::TEST16rr: NewOpc = X86::CMP16ri; RCSize = 2; break;
2443 case X86::TEST32rr: NewOpc = X86::CMP32ri; RCSize = 4; break;
2444 case X86::TEST64rr: NewOpc = X86::CMP64ri32; RCSize = 8; break;
Owen Anderson43dbe052008-01-07 01:35:02 +00002445 }
Evan Cheng9cef48e2009-09-11 00:39:26 +00002446 // Check if it's safe to fold the load. If the size of the object is
2447 // narrower than the load width, then it's not.
2448 if (Size < RCSize)
2449 return NULL;
Owen Anderson43dbe052008-01-07 01:35:02 +00002450 // Change to CMPXXri r, 0 first.
Chris Lattner5080f4d2008-01-11 18:10:50 +00002451 MI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002452 MI->getOperand(1).ChangeToImmediate(0);
2453 } else if (Ops.size() != 1)
2454 return NULL;
2455
2456 SmallVector<MachineOperand,4> MOs;
2457 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
Evan Cheng9cef48e2009-09-11 00:39:26 +00002458 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Size, Alignment);
Owen Anderson43dbe052008-01-07 01:35:02 +00002459}
2460
Dan Gohmanc54baa22008-12-03 18:43:12 +00002461MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2462 MachineInstr *MI,
Evan Chengf9b36f02009-07-15 06:10:07 +00002463 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +00002464 MachineInstr *LoadMI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002465 // Check switch flag
2466 if (NoFusing) return NULL;
2467
Evan Chengb1f49812009-12-22 17:47:23 +00002468 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Cheng400073d2009-12-18 07:40:29 +00002469 switch (MI->getOpcode()) {
2470 case X86::CVTSD2SSrr:
2471 case X86::Int_CVTSD2SSrr:
2472 case X86::CVTSS2SDrr:
2473 case X86::Int_CVTSS2SDrr:
2474 case X86::RCPSSr:
2475 case X86::RCPSSr_Int:
2476 case X86::ROUNDSDr_Int:
2477 case X86::ROUNDSSr_Int:
2478 case X86::RSQRTSSr:
2479 case X86::RSQRTSSr_Int:
2480 case X86::SQRTSSr:
2481 case X86::SQRTSSr_Int:
2482 return 0;
2483 }
2484
Dan Gohmancddc11e2008-07-12 00:10:52 +00002485 // Determine the alignment of the load.
Evan Cheng5fd79d02008-02-08 21:20:40 +00002486 unsigned Alignment = 0;
Dan Gohmancddc11e2008-07-12 00:10:52 +00002487 if (LoadMI->hasOneMemOperand())
Dan Gohmanc76909a2009-09-25 20:36:54 +00002488 Alignment = (*LoadMI->memoperands_begin())->getAlignment();
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002489 else
2490 switch (LoadMI->getOpcode()) {
2491 case X86::V_SET0:
2492 case X86::V_SETALLONES:
2493 Alignment = 16;
2494 break;
2495 case X86::FsFLD0SD:
2496 Alignment = 8;
2497 break;
2498 case X86::FsFLD0SS:
2499 Alignment = 4;
2500 break;
2501 default:
2502 llvm_unreachable("Don't know how to fold this instruction!");
2503 }
Owen Anderson43dbe052008-01-07 01:35:02 +00002504 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2505 unsigned NewOpc = 0;
2506 switch (MI->getOpcode()) {
2507 default: return NULL;
2508 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
2509 case X86::TEST16rr: NewOpc = X86::CMP16ri; break;
2510 case X86::TEST32rr: NewOpc = X86::CMP32ri; break;
2511 case X86::TEST64rr: NewOpc = X86::CMP64ri32; break;
2512 }
2513 // Change to CMPXXri r, 0 first.
Chris Lattner5080f4d2008-01-11 18:10:50 +00002514 MI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002515 MI->getOperand(1).ChangeToImmediate(0);
2516 } else if (Ops.size() != 1)
2517 return NULL;
2518
Rafael Espindola094fad32009-04-08 21:14:34 +00002519 SmallVector<MachineOperand,X86AddrNumOperands> MOs;
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002520 switch (LoadMI->getOpcode()) {
2521 case X86::V_SET0:
2522 case X86::V_SETALLONES:
2523 case X86::FsFLD0SD:
2524 case X86::FsFLD0SS: {
Dan Gohman62c939d2008-12-03 05:21:24 +00002525 // Folding a V_SET0 or V_SETALLONES as a load, to ease register pressure.
2526 // Create a constant-pool entry and operands to load from it.
2527
2528 // x86-32 PIC requires a PIC base register for constant pools.
2529 unsigned PICBase = 0;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002530 if (TM.getRelocationModel() == Reloc::PIC_) {
Evan Cheng2b48ab92009-07-16 18:44:05 +00002531 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2532 PICBase = X86::RIP;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002533 else
Evan Cheng2b48ab92009-07-16 18:44:05 +00002534 // FIXME: PICBase = TM.getInstrInfo()->getGlobalBaseReg(&MF);
2535 // This doesn't work for several reasons.
2536 // 1. GlobalBaseReg may have been spilled.
2537 // 2. It may not be live at MI.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002538 return NULL;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002539 }
Dan Gohman62c939d2008-12-03 05:21:24 +00002540
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002541 // Create a constant-pool entry.
Dan Gohman62c939d2008-12-03 05:21:24 +00002542 MachineConstantPool &MCP = *MF.getConstantPool();
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002543 const Type *Ty;
2544 if (LoadMI->getOpcode() == X86::FsFLD0SS)
2545 Ty = Type::getFloatTy(MF.getFunction()->getContext());
2546 else if (LoadMI->getOpcode() == X86::FsFLD0SD)
2547 Ty = Type::getDoubleTy(MF.getFunction()->getContext());
2548 else
2549 Ty = VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 4);
2550 Constant *C = LoadMI->getOpcode() == X86::V_SETALLONES ?
2551 Constant::getAllOnesValue(Ty) :
2552 Constant::getNullValue(Ty);
2553 unsigned CPI = MCP.getConstantPoolIndex(C, Alignment);
Dan Gohman62c939d2008-12-03 05:21:24 +00002554
2555 // Create operands to load from the constant pool entry.
2556 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
2557 MOs.push_back(MachineOperand::CreateImm(1));
2558 MOs.push_back(MachineOperand::CreateReg(0, false));
2559 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
Rafael Espindola094fad32009-04-08 21:14:34 +00002560 MOs.push_back(MachineOperand::CreateReg(0, false));
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002561 break;
2562 }
2563 default: {
Dan Gohman62c939d2008-12-03 05:21:24 +00002564 // Folding a normal load. Just copy the load's address operands.
2565 unsigned NumOps = LoadMI->getDesc().getNumOperands();
Rafael Espindola705d8002009-03-27 15:57:50 +00002566 for (unsigned i = NumOps - X86AddrNumOperands; i != NumOps; ++i)
Dan Gohman62c939d2008-12-03 05:21:24 +00002567 MOs.push_back(LoadMI->getOperand(i));
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002568 break;
2569 }
Dan Gohman62c939d2008-12-03 05:21:24 +00002570 }
Evan Cheng9cef48e2009-09-11 00:39:26 +00002571 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, 0, Alignment);
Owen Anderson43dbe052008-01-07 01:35:02 +00002572}
2573
2574
Dan Gohman8e8b8a22008-10-16 01:49:15 +00002575bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2576 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002577 // Check switch flag
2578 if (NoFusing) return 0;
2579
2580 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2581 switch (MI->getOpcode()) {
2582 default: return false;
2583 case X86::TEST8rr:
2584 case X86::TEST16rr:
2585 case X86::TEST32rr:
2586 case X86::TEST64rr:
2587 return true;
2588 }
2589 }
2590
2591 if (Ops.size() != 1)
2592 return false;
2593
2594 unsigned OpNum = Ops[0];
2595 unsigned Opc = MI->getOpcode();
Chris Lattner749c6f62008-01-07 07:27:27 +00002596 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson43dbe052008-01-07 01:35:02 +00002597 bool isTwoAddr = NumOps > 1 &&
Chris Lattner749c6f62008-01-07 07:27:27 +00002598 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson43dbe052008-01-07 01:35:02 +00002599
2600 // Folding a memory location into the two-address part of a two-address
2601 // instruction is different than folding it other places. It requires
2602 // replacing the *two* registers with the memory location.
Evan Chengf9b36f02009-07-15 06:10:07 +00002603 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson43dbe052008-01-07 01:35:02 +00002604 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2605 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2606 } else if (OpNum == 0) { // If operand 0
2607 switch (Opc) {
Chris Lattner9ac75422009-07-14 20:19:57 +00002608 case X86::MOV8r0:
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002609 case X86::MOV16r0:
Owen Anderson43dbe052008-01-07 01:35:02 +00002610 case X86::MOV32r0:
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002611 case X86::MOV64r0:
Owen Anderson43dbe052008-01-07 01:35:02 +00002612 return true;
2613 default: break;
2614 }
2615 OpcodeTablePtr = &RegOp2MemOpTable0;
2616 } else if (OpNum == 1) {
2617 OpcodeTablePtr = &RegOp2MemOpTable1;
2618 } else if (OpNum == 2) {
2619 OpcodeTablePtr = &RegOp2MemOpTable2;
2620 }
2621
2622 if (OpcodeTablePtr) {
2623 // Find the Opcode to fuse
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002624 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002625 OpcodeTablePtr->find((unsigned*)Opc);
2626 if (I != OpcodeTablePtr->end())
2627 return true;
2628 }
2629 return false;
2630}
2631
2632bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2633 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002634 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002635 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002636 MemOp2RegOpTable.find((unsigned*)MI->getOpcode());
2637 if (I == MemOp2RegOpTable.end())
2638 return false;
2639 unsigned Opc = I->second.first;
2640 unsigned Index = I->second.second & 0xf;
2641 bool FoldedLoad = I->second.second & (1 << 4);
2642 bool FoldedStore = I->second.second & (1 << 5);
2643 if (UnfoldLoad && !FoldedLoad)
2644 return false;
2645 UnfoldLoad &= FoldedLoad;
2646 if (UnfoldStore && !FoldedStore)
2647 return false;
2648 UnfoldStore &= FoldedStore;
2649
Chris Lattner749c6f62008-01-07 07:27:27 +00002650 const TargetInstrDesc &TID = get(Opc);
Owen Anderson43dbe052008-01-07 01:35:02 +00002651 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattnercb778a82009-07-29 21:10:12 +00002652 const TargetRegisterClass *RC = TOI.getRegClass(&RI);
Rafael Espindola705d8002009-03-27 15:57:50 +00002653 SmallVector<MachineOperand, X86AddrNumOperands> AddrOps;
Owen Anderson43dbe052008-01-07 01:35:02 +00002654 SmallVector<MachineOperand,2> BeforeOps;
2655 SmallVector<MachineOperand,2> AfterOps;
2656 SmallVector<MachineOperand,4> ImpOps;
2657 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2658 MachineOperand &Op = MI->getOperand(i);
Rafael Espindola705d8002009-03-27 15:57:50 +00002659 if (i >= Index && i < Index + X86AddrNumOperands)
Owen Anderson43dbe052008-01-07 01:35:02 +00002660 AddrOps.push_back(Op);
Dan Gohmand735b802008-10-03 15:45:36 +00002661 else if (Op.isReg() && Op.isImplicit())
Owen Anderson43dbe052008-01-07 01:35:02 +00002662 ImpOps.push_back(Op);
2663 else if (i < Index)
2664 BeforeOps.push_back(Op);
2665 else if (i > Index)
2666 AfterOps.push_back(Op);
2667 }
2668
2669 // Emit the load instruction.
2670 if (UnfoldLoad) {
Dan Gohman91e69c32009-10-09 18:10:05 +00002671 std::pair<MachineInstr::mmo_iterator,
2672 MachineInstr::mmo_iterator> MMOs =
2673 MF.extractLoadMemRefs(MI->memoperands_begin(),
2674 MI->memoperands_end());
2675 loadRegFromAddr(MF, Reg, AddrOps, RC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson43dbe052008-01-07 01:35:02 +00002676 if (UnfoldStore) {
2677 // Address operands cannot be marked isKill.
Rafael Espindola705d8002009-03-27 15:57:50 +00002678 for (unsigned i = 1; i != 1 + X86AddrNumOperands; ++i) {
Owen Anderson43dbe052008-01-07 01:35:02 +00002679 MachineOperand &MO = NewMIs[0]->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002680 if (MO.isReg())
Owen Anderson43dbe052008-01-07 01:35:02 +00002681 MO.setIsKill(false);
2682 }
2683 }
2684 }
2685
2686 // Emit the data processing instruction.
Bill Wendling9bc96a52009-02-03 00:55:04 +00002687 MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002688 MachineInstrBuilder MIB(DataMI);
2689
2690 if (FoldedStore)
Bill Wendling587daed2009-05-13 21:33:08 +00002691 MIB.addReg(Reg, RegState::Define);
Owen Anderson43dbe052008-01-07 01:35:02 +00002692 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002693 MIB.addOperand(BeforeOps[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002694 if (FoldedLoad)
2695 MIB.addReg(Reg);
2696 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002697 MIB.addOperand(AfterOps[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002698 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2699 MachineOperand &MO = ImpOps[i];
Bill Wendling587daed2009-05-13 21:33:08 +00002700 MIB.addReg(MO.getReg(),
2701 getDefRegState(MO.isDef()) |
2702 RegState::Implicit |
2703 getKillRegState(MO.isKill()) |
Evan Cheng4784f1f2009-06-30 08:49:04 +00002704 getDeadRegState(MO.isDead()) |
2705 getUndefRegState(MO.isUndef()));
Owen Anderson43dbe052008-01-07 01:35:02 +00002706 }
2707 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2708 unsigned NewOpc = 0;
2709 switch (DataMI->getOpcode()) {
2710 default: break;
2711 case X86::CMP64ri32:
2712 case X86::CMP32ri:
2713 case X86::CMP16ri:
2714 case X86::CMP8ri: {
2715 MachineOperand &MO0 = DataMI->getOperand(0);
2716 MachineOperand &MO1 = DataMI->getOperand(1);
2717 if (MO1.getImm() == 0) {
2718 switch (DataMI->getOpcode()) {
2719 default: break;
2720 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
2721 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
2722 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2723 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2724 }
Chris Lattner5080f4d2008-01-11 18:10:50 +00002725 DataMI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002726 MO1.ChangeToRegister(MO0.getReg(), false);
2727 }
2728 }
2729 }
2730 NewMIs.push_back(DataMI);
2731
2732 // Emit the store instruction.
2733 if (UnfoldStore) {
Chris Lattnercb778a82009-07-29 21:10:12 +00002734 const TargetRegisterClass *DstRC = TID.OpInfo[0].getRegClass(&RI);
Dan Gohman91e69c32009-10-09 18:10:05 +00002735 std::pair<MachineInstr::mmo_iterator,
2736 MachineInstr::mmo_iterator> MMOs =
2737 MF.extractStoreMemRefs(MI->memoperands_begin(),
2738 MI->memoperands_end());
2739 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson43dbe052008-01-07 01:35:02 +00002740 }
2741
2742 return true;
2743}
2744
2745bool
2746X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002747 SmallVectorImpl<SDNode*> &NewNodes) const {
Dan Gohmane8be6c62008-07-17 19:10:17 +00002748 if (!N->isMachineOpcode())
Owen Anderson43dbe052008-01-07 01:35:02 +00002749 return false;
2750
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002751 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Dan Gohmane8be6c62008-07-17 19:10:17 +00002752 MemOp2RegOpTable.find((unsigned*)N->getMachineOpcode());
Owen Anderson43dbe052008-01-07 01:35:02 +00002753 if (I == MemOp2RegOpTable.end())
2754 return false;
2755 unsigned Opc = I->second.first;
2756 unsigned Index = I->second.second & 0xf;
2757 bool FoldedLoad = I->second.second & (1 << 4);
2758 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner749c6f62008-01-07 07:27:27 +00002759 const TargetInstrDesc &TID = get(Opc);
Chris Lattnercb778a82009-07-29 21:10:12 +00002760 const TargetRegisterClass *RC = TID.OpInfo[Index].getRegClass(&RI);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002761 unsigned NumDefs = TID.NumDefs;
Dan Gohman475871a2008-07-27 21:46:04 +00002762 std::vector<SDValue> AddrOps;
2763 std::vector<SDValue> BeforeOps;
2764 std::vector<SDValue> AfterOps;
Dale Johannesened2eee62009-02-06 01:31:28 +00002765 DebugLoc dl = N->getDebugLoc();
Owen Anderson43dbe052008-01-07 01:35:02 +00002766 unsigned NumOps = N->getNumOperands();
Dan Gohmanc76909a2009-09-25 20:36:54 +00002767 for (unsigned i = 0; i != NumOps-1; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002768 SDValue Op = N->getOperand(i);
Rafael Espindola705d8002009-03-27 15:57:50 +00002769 if (i >= Index-NumDefs && i < Index-NumDefs + X86AddrNumOperands)
Owen Anderson43dbe052008-01-07 01:35:02 +00002770 AddrOps.push_back(Op);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002771 else if (i < Index-NumDefs)
Owen Anderson43dbe052008-01-07 01:35:02 +00002772 BeforeOps.push_back(Op);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002773 else if (i > Index-NumDefs)
Owen Anderson43dbe052008-01-07 01:35:02 +00002774 AfterOps.push_back(Op);
2775 }
Dan Gohman475871a2008-07-27 21:46:04 +00002776 SDValue Chain = N->getOperand(NumOps-1);
Owen Anderson43dbe052008-01-07 01:35:02 +00002777 AddrOps.push_back(Chain);
2778
2779 // Emit the load instruction.
2780 SDNode *Load = 0;
Dan Gohman91e69c32009-10-09 18:10:05 +00002781 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson43dbe052008-01-07 01:35:02 +00002782 if (FoldedLoad) {
Owen Andersone50ed302009-08-10 22:56:29 +00002783 EVT VT = *RC->vt_begin();
Evan Cheng600c0432009-11-16 21:56:03 +00002784 std::pair<MachineInstr::mmo_iterator,
2785 MachineInstr::mmo_iterator> MMOs =
2786 MF.extractLoadMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2787 cast<MachineSDNode>(N)->memoperands_end());
2788 bool isAligned = (*MMOs.first)->getAlignment() >= 16;
Dan Gohman602b0c82009-09-25 18:54:59 +00002789 Load = DAG.getMachineNode(getLoadRegOpcode(0, RC, isAligned, TM), dl,
2790 VT, MVT::Other, &AddrOps[0], AddrOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002791 NewNodes.push_back(Load);
Dan Gohman91e69c32009-10-09 18:10:05 +00002792
2793 // Preserve memory reference information.
Dan Gohman91e69c32009-10-09 18:10:05 +00002794 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson43dbe052008-01-07 01:35:02 +00002795 }
2796
2797 // Emit the data processing instruction.
Owen Andersone50ed302009-08-10 22:56:29 +00002798 std::vector<EVT> VTs;
Owen Anderson43dbe052008-01-07 01:35:02 +00002799 const TargetRegisterClass *DstRC = 0;
Chris Lattner349c4952008-01-07 03:13:06 +00002800 if (TID.getNumDefs() > 0) {
Chris Lattnercb778a82009-07-29 21:10:12 +00002801 DstRC = TID.OpInfo[0].getRegClass(&RI);
Owen Anderson43dbe052008-01-07 01:35:02 +00002802 VTs.push_back(*DstRC->vt_begin());
2803 }
2804 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00002805 EVT VT = N->getValueType(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00002806 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson43dbe052008-01-07 01:35:02 +00002807 VTs.push_back(VT);
2808 }
2809 if (Load)
Dan Gohman475871a2008-07-27 21:46:04 +00002810 BeforeOps.push_back(SDValue(Load, 0));
Owen Anderson43dbe052008-01-07 01:35:02 +00002811 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
Dan Gohman602b0c82009-09-25 18:54:59 +00002812 SDNode *NewNode= DAG.getMachineNode(Opc, dl, VTs, &BeforeOps[0],
2813 BeforeOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002814 NewNodes.push_back(NewNode);
2815
2816 // Emit the store instruction.
2817 if (FoldedStore) {
2818 AddrOps.pop_back();
Dan Gohman475871a2008-07-27 21:46:04 +00002819 AddrOps.push_back(SDValue(NewNode, 0));
Owen Anderson43dbe052008-01-07 01:35:02 +00002820 AddrOps.push_back(Chain);
Evan Cheng600c0432009-11-16 21:56:03 +00002821 std::pair<MachineInstr::mmo_iterator,
2822 MachineInstr::mmo_iterator> MMOs =
2823 MF.extractStoreMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2824 cast<MachineSDNode>(N)->memoperands_end());
2825 bool isAligned = (*MMOs.first)->getAlignment() >= 16;
Dan Gohman602b0c82009-09-25 18:54:59 +00002826 SDNode *Store = DAG.getMachineNode(getStoreRegOpcode(0, DstRC,
2827 isAligned, TM),
2828 dl, MVT::Other,
2829 &AddrOps[0], AddrOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002830 NewNodes.push_back(Store);
Dan Gohman91e69c32009-10-09 18:10:05 +00002831
2832 // Preserve memory reference information.
Dan Gohman91e69c32009-10-09 18:10:05 +00002833 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson43dbe052008-01-07 01:35:02 +00002834 }
2835
2836 return true;
2837}
2838
2839unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
Dan Gohman0115e162009-10-30 22:18:41 +00002840 bool UnfoldLoad, bool UnfoldStore,
2841 unsigned *LoadRegIndex) const {
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002842 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002843 MemOp2RegOpTable.find((unsigned*)Opc);
2844 if (I == MemOp2RegOpTable.end())
2845 return 0;
2846 bool FoldedLoad = I->second.second & (1 << 4);
2847 bool FoldedStore = I->second.second & (1 << 5);
2848 if (UnfoldLoad && !FoldedLoad)
2849 return 0;
2850 if (UnfoldStore && !FoldedStore)
2851 return 0;
Dan Gohman0115e162009-10-30 22:18:41 +00002852 if (LoadRegIndex)
2853 *LoadRegIndex = I->second.second & 0xf;
Owen Anderson43dbe052008-01-07 01:35:02 +00002854 return I->second.first;
2855}
2856
Evan Cheng96dc1152010-01-22 03:34:51 +00002857bool
2858X86InstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
2859 int64_t &Offset1, int64_t &Offset2) const {
2860 if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
2861 return false;
2862 unsigned Opc1 = Load1->getMachineOpcode();
2863 unsigned Opc2 = Load2->getMachineOpcode();
2864 switch (Opc1) {
2865 default: return false;
2866 case X86::MOV8rm:
2867 case X86::MOV16rm:
2868 case X86::MOV32rm:
2869 case X86::MOV64rm:
2870 case X86::LD_Fp32m:
2871 case X86::LD_Fp64m:
2872 case X86::LD_Fp80m:
2873 case X86::MOVSSrm:
2874 case X86::MOVSDrm:
2875 case X86::MMX_MOVD64rm:
2876 case X86::MMX_MOVQ64rm:
2877 case X86::FsMOVAPSrm:
2878 case X86::FsMOVAPDrm:
2879 case X86::MOVAPSrm:
2880 case X86::MOVUPSrm:
2881 case X86::MOVUPSrm_Int:
2882 case X86::MOVAPDrm:
2883 case X86::MOVDQArm:
2884 case X86::MOVDQUrm:
2885 case X86::MOVDQUrm_Int:
2886 break;
2887 }
2888 switch (Opc2) {
2889 default: return false;
2890 case X86::MOV8rm:
2891 case X86::MOV16rm:
2892 case X86::MOV32rm:
2893 case X86::MOV64rm:
2894 case X86::LD_Fp32m:
2895 case X86::LD_Fp64m:
2896 case X86::LD_Fp80m:
2897 case X86::MOVSSrm:
2898 case X86::MOVSDrm:
2899 case X86::MMX_MOVD64rm:
2900 case X86::MMX_MOVQ64rm:
2901 case X86::FsMOVAPSrm:
2902 case X86::FsMOVAPDrm:
2903 case X86::MOVAPSrm:
2904 case X86::MOVUPSrm:
2905 case X86::MOVUPSrm_Int:
2906 case X86::MOVAPDrm:
2907 case X86::MOVDQArm:
2908 case X86::MOVDQUrm:
2909 case X86::MOVDQUrm_Int:
2910 break;
2911 }
2912
2913 // Check if chain operands and base addresses match.
2914 if (Load1->getOperand(0) != Load2->getOperand(0) ||
2915 Load1->getOperand(5) != Load2->getOperand(5))
2916 return false;
2917 // Segment operands should match as well.
2918 if (Load1->getOperand(4) != Load2->getOperand(4))
2919 return false;
2920 // Scale should be 1, Index should be Reg0.
2921 if (Load1->getOperand(1) == Load2->getOperand(1) &&
2922 Load1->getOperand(2) == Load2->getOperand(2)) {
2923 if (cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue() != 1)
2924 return false;
2925 SDValue Op2 = Load1->getOperand(2);
2926 if (!isa<RegisterSDNode>(Op2) ||
2927 cast<RegisterSDNode>(Op2)->getReg() != 0)
2928 return 0;
2929
2930 // Now let's examine the displacements.
2931 if (isa<ConstantSDNode>(Load1->getOperand(3)) &&
2932 isa<ConstantSDNode>(Load2->getOperand(3))) {
2933 Offset1 = cast<ConstantSDNode>(Load1->getOperand(3))->getSExtValue();
2934 Offset2 = cast<ConstantSDNode>(Load2->getOperand(3))->getSExtValue();
2935 return true;
2936 }
2937 }
2938 return false;
2939}
2940
2941bool X86InstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
2942 int64_t Offset1, int64_t Offset2,
2943 unsigned NumLoads) const {
2944 assert(Offset2 > Offset1);
2945 if ((Offset2 - Offset1) / 8 > 64)
2946 return false;
2947
2948 unsigned Opc1 = Load1->getMachineOpcode();
2949 unsigned Opc2 = Load2->getMachineOpcode();
2950 if (Opc1 != Opc2)
2951 return false; // FIXME: overly conservative?
2952
2953 switch (Opc1) {
2954 default: break;
2955 case X86::LD_Fp32m:
2956 case X86::LD_Fp64m:
2957 case X86::LD_Fp80m:
2958 case X86::MMX_MOVD64rm:
2959 case X86::MMX_MOVQ64rm:
2960 return false;
2961 }
2962
2963 EVT VT = Load1->getValueType(0);
2964 switch (VT.getSimpleVT().SimpleTy) {
2965 default: {
2966 // XMM registers. In 64-bit mode we can be a bit more aggressive since we
2967 // have 16 of them to play with.
2968 if (TM.getSubtargetImpl()->is64Bit()) {
2969 if (NumLoads >= 3)
2970 return false;
2971 } else if (NumLoads)
2972 return false;
2973 break;
2974 }
2975 case MVT::i8:
2976 case MVT::i16:
2977 case MVT::i32:
2978 case MVT::i64:
Evan Chengafc36732010-01-22 23:49:11 +00002979 case MVT::f32:
2980 case MVT::f64:
Evan Cheng96dc1152010-01-22 03:34:51 +00002981 if (NumLoads)
2982 return false;
2983 }
2984
2985 return true;
2986}
2987
2988
Chris Lattner7fbe9722006-10-20 17:42:20 +00002989bool X86InstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +00002990ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner9cd68752006-10-21 05:52:40 +00002991 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
Evan Cheng97af60b2008-08-29 23:21:31 +00002992 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
Dan Gohman279c22e2008-10-21 03:29:32 +00002993 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
2994 return true;
Evan Cheng97af60b2008-08-29 23:21:31 +00002995 Cond[0].setImm(GetOppositeBranchCondition(CC));
Chris Lattner9cd68752006-10-21 05:52:40 +00002996 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002997}
2998
Evan Cheng23066282008-10-27 07:14:50 +00002999bool X86InstrInfo::
Evan Cheng4350eb82009-02-06 17:17:30 +00003000isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
3001 // FIXME: Return false for x87 stack register classes for now. We can't
Evan Cheng23066282008-10-27 07:14:50 +00003002 // allow any loads of these registers before FpGet_ST0_80.
Evan Cheng4350eb82009-02-06 17:17:30 +00003003 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
3004 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
Evan Cheng23066282008-10-27 07:14:50 +00003005}
3006
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003007
Chris Lattner39a612e2010-02-05 22:10:22 +00003008/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended (r8 or higher)
3009/// register? e.g. r8, xmm8, xmm13, etc.
3010bool X86InstrInfo::isX86_64ExtendedReg(unsigned RegNo) {
3011 switch (RegNo) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003012 default: break;
3013 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
3014 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
3015 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
3016 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
3017 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
3018 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
3019 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
3020 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
3021 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
3022 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
3023 return true;
3024 }
3025 return false;
3026}
3027
3028
3029/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
3030/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
3031/// size, and 3) use of X86-64 extended registers.
3032unsigned X86InstrInfo::determineREX(const MachineInstr &MI) {
3033 unsigned REX = 0;
3034 const TargetInstrDesc &Desc = MI.getDesc();
3035
3036 // Pseudo instructions do not need REX prefix byte.
3037 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
3038 return 0;
3039 if (Desc.TSFlags & X86II::REX_W)
3040 REX |= 1 << 3;
3041
3042 unsigned NumOps = Desc.getNumOperands();
3043 if (NumOps) {
3044 bool isTwoAddr = NumOps > 1 &&
3045 Desc.getOperandConstraint(1, TOI::TIED_TO) != -1;
3046
3047 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
3048 unsigned i = isTwoAddr ? 1 : 0;
3049 for (unsigned e = NumOps; i != e; ++i) {
3050 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00003051 if (MO.isReg()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003052 unsigned Reg = MO.getReg();
3053 if (isX86_64NonExtLowByteReg(Reg))
3054 REX |= 0x40;
3055 }
3056 }
3057
3058 switch (Desc.TSFlags & X86II::FormMask) {
3059 case X86II::MRMInitReg:
3060 if (isX86_64ExtendedReg(MI.getOperand(0)))
3061 REX |= (1 << 0) | (1 << 2);
3062 break;
3063 case X86II::MRMSrcReg: {
3064 if (isX86_64ExtendedReg(MI.getOperand(0)))
3065 REX |= 1 << 2;
3066 i = isTwoAddr ? 2 : 1;
3067 for (unsigned e = NumOps; i != e; ++i) {
3068 const MachineOperand& MO = MI.getOperand(i);
3069 if (isX86_64ExtendedReg(MO))
3070 REX |= 1 << 0;
3071 }
3072 break;
3073 }
3074 case X86II::MRMSrcMem: {
3075 if (isX86_64ExtendedReg(MI.getOperand(0)))
3076 REX |= 1 << 2;
3077 unsigned Bit = 0;
3078 i = isTwoAddr ? 2 : 1;
3079 for (; i != NumOps; ++i) {
3080 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00003081 if (MO.isReg()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003082 if (isX86_64ExtendedReg(MO))
3083 REX |= 1 << Bit;
3084 Bit++;
3085 }
3086 }
3087 break;
3088 }
3089 case X86II::MRM0m: case X86II::MRM1m:
3090 case X86II::MRM2m: case X86II::MRM3m:
3091 case X86II::MRM4m: case X86II::MRM5m:
3092 case X86II::MRM6m: case X86II::MRM7m:
3093 case X86II::MRMDestMem: {
Dan Gohman8cc632f2009-04-13 15:04:25 +00003094 unsigned e = (isTwoAddr ? X86AddrNumOperands+1 : X86AddrNumOperands);
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003095 i = isTwoAddr ? 1 : 0;
3096 if (NumOps > e && isX86_64ExtendedReg(MI.getOperand(e)))
3097 REX |= 1 << 2;
3098 unsigned Bit = 0;
3099 for (; i != e; ++i) {
3100 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00003101 if (MO.isReg()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003102 if (isX86_64ExtendedReg(MO))
3103 REX |= 1 << Bit;
3104 Bit++;
3105 }
3106 }
3107 break;
3108 }
3109 default: {
3110 if (isX86_64ExtendedReg(MI.getOperand(0)))
3111 REX |= 1 << 0;
3112 i = isTwoAddr ? 2 : 1;
3113 for (unsigned e = NumOps; i != e; ++i) {
3114 const MachineOperand& MO = MI.getOperand(i);
3115 if (isX86_64ExtendedReg(MO))
3116 REX |= 1 << 2;
3117 }
3118 break;
3119 }
3120 }
3121 }
3122 return REX;
3123}
3124
3125/// sizePCRelativeBlockAddress - This method returns the size of a PC
3126/// relative block address instruction
3127///
3128static unsigned sizePCRelativeBlockAddress() {
3129 return 4;
3130}
3131
3132/// sizeGlobalAddress - Give the size of the emission of this global address
3133///
3134static unsigned sizeGlobalAddress(bool dword) {
3135 return dword ? 8 : 4;
3136}
3137
3138/// sizeConstPoolAddress - Give the size of the emission of this constant
3139/// pool address
3140///
3141static unsigned sizeConstPoolAddress(bool dword) {
3142 return dword ? 8 : 4;
3143}
3144
3145/// sizeExternalSymbolAddress - Give the size of the emission of this external
3146/// symbol
3147///
3148static unsigned sizeExternalSymbolAddress(bool dword) {
3149 return dword ? 8 : 4;
3150}
3151
3152/// sizeJumpTableAddress - Give the size of the emission of this jump
3153/// table address
3154///
3155static unsigned sizeJumpTableAddress(bool dword) {
3156 return dword ? 8 : 4;
3157}
3158
3159static unsigned sizeConstant(unsigned Size) {
3160 return Size;
3161}
3162
3163static unsigned sizeRegModRMByte(){
3164 return 1;
3165}
3166
3167static unsigned sizeSIBByte(){
3168 return 1;
3169}
3170
3171static unsigned getDisplacementFieldSize(const MachineOperand *RelocOp) {
3172 unsigned FinalSize = 0;
3173 // If this is a simple integer displacement that doesn't require a relocation.
3174 if (!RelocOp) {
3175 FinalSize += sizeConstant(4);
3176 return FinalSize;
3177 }
3178
3179 // Otherwise, this is something that requires a relocation.
Dan Gohmand735b802008-10-03 15:45:36 +00003180 if (RelocOp->isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003181 FinalSize += sizeGlobalAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00003182 } else if (RelocOp->isCPI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003183 FinalSize += sizeConstPoolAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00003184 } else if (RelocOp->isJTI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003185 FinalSize += sizeJumpTableAddress(false);
3186 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003187 llvm_unreachable("Unknown value to relocate!");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003188 }
3189 return FinalSize;
3190}
3191
3192static unsigned getMemModRMByteSize(const MachineInstr &MI, unsigned Op,
3193 bool IsPIC, bool Is64BitMode) {
3194 const MachineOperand &Op3 = MI.getOperand(Op+3);
3195 int DispVal = 0;
3196 const MachineOperand *DispForReloc = 0;
3197 unsigned FinalSize = 0;
3198
3199 // Figure out what sort of displacement we have to handle here.
Dan Gohmand735b802008-10-03 15:45:36 +00003200 if (Op3.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003201 DispForReloc = &Op3;
Dan Gohmand735b802008-10-03 15:45:36 +00003202 } else if (Op3.isCPI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003203 if (Is64BitMode || IsPIC) {
3204 DispForReloc = &Op3;
3205 } else {
3206 DispVal = 1;
3207 }
Dan Gohmand735b802008-10-03 15:45:36 +00003208 } else if (Op3.isJTI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003209 if (Is64BitMode || IsPIC) {
3210 DispForReloc = &Op3;
3211 } else {
3212 DispVal = 1;
3213 }
3214 } else {
3215 DispVal = 1;
3216 }
3217
3218 const MachineOperand &Base = MI.getOperand(Op);
3219 const MachineOperand &IndexReg = MI.getOperand(Op+2);
3220
3221 unsigned BaseReg = Base.getReg();
3222
3223 // Is a SIB byte needed?
Evan Cheng6ed34912009-05-12 00:07:35 +00003224 if ((!Is64BitMode || DispForReloc || BaseReg != 0) &&
3225 IndexReg.getReg() == 0 &&
Evan Chengb0030dd2009-05-04 22:49:16 +00003226 (BaseReg == 0 || X86RegisterInfo::getX86RegNum(BaseReg) != N86::ESP)) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003227 if (BaseReg == 0) { // Just a displacement?
3228 // Emit special case [disp32] encoding
3229 ++FinalSize;
3230 FinalSize += getDisplacementFieldSize(DispForReloc);
3231 } else {
3232 unsigned BaseRegNo = X86RegisterInfo::getX86RegNum(BaseReg);
3233 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
3234 // Emit simple indirect register encoding... [EAX] f.e.
3235 ++FinalSize;
3236 // Be pessimistic and assume it's a disp32, not a disp8
3237 } else {
3238 // Emit the most general non-SIB encoding: [REG+disp32]
3239 ++FinalSize;
3240 FinalSize += getDisplacementFieldSize(DispForReloc);
3241 }
3242 }
3243
3244 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
3245 assert(IndexReg.getReg() != X86::ESP &&
3246 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
3247
3248 bool ForceDisp32 = false;
3249 if (BaseReg == 0 || DispForReloc) {
3250 // Emit the normal disp32 encoding.
3251 ++FinalSize;
3252 ForceDisp32 = true;
3253 } else {
3254 ++FinalSize;
3255 }
3256
3257 FinalSize += sizeSIBByte();
3258
3259 // Do we need to output a displacement?
3260 if (DispVal != 0 || ForceDisp32) {
3261 FinalSize += getDisplacementFieldSize(DispForReloc);
3262 }
3263 }
3264 return FinalSize;
3265}
3266
3267
3268static unsigned GetInstSizeWithDesc(const MachineInstr &MI,
3269 const TargetInstrDesc *Desc,
3270 bool IsPIC, bool Is64BitMode) {
3271
3272 unsigned Opcode = Desc->Opcode;
3273 unsigned FinalSize = 0;
3274
3275 // Emit the lock opcode prefix as needed.
3276 if (Desc->TSFlags & X86II::LOCK) ++FinalSize;
3277
Bill Wendling2265ba02009-05-28 23:40:46 +00003278 // Emit segment override opcode prefix as needed.
Anton Korobeynikovd21a6302008-10-12 10:30:11 +00003279 switch (Desc->TSFlags & X86II::SegOvrMask) {
3280 case X86II::FS:
3281 case X86II::GS:
3282 ++FinalSize;
3283 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003284 default: llvm_unreachable("Invalid segment!");
Anton Korobeynikovd21a6302008-10-12 10:30:11 +00003285 case 0: break; // No segment override!
3286 }
3287
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003288 // Emit the repeat opcode prefix as needed.
3289 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) ++FinalSize;
3290
3291 // Emit the operand size opcode prefix as needed.
3292 if (Desc->TSFlags & X86II::OpSize) ++FinalSize;
3293
3294 // Emit the address size opcode prefix as needed.
3295 if (Desc->TSFlags & X86II::AdSize) ++FinalSize;
3296
3297 bool Need0FPrefix = false;
3298 switch (Desc->TSFlags & X86II::Op0Mask) {
3299 case X86II::TB: // Two-byte opcode prefix
3300 case X86II::T8: // 0F 38
3301 case X86II::TA: // 0F 3A
3302 Need0FPrefix = true;
3303 break;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003304 case X86II::TF: // F2 0F 38
3305 ++FinalSize;
3306 Need0FPrefix = true;
3307 break;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003308 case X86II::REP: break; // already handled.
3309 case X86II::XS: // F3 0F
3310 ++FinalSize;
3311 Need0FPrefix = true;
3312 break;
3313 case X86II::XD: // F2 0F
3314 ++FinalSize;
3315 Need0FPrefix = true;
3316 break;
3317 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
3318 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
3319 ++FinalSize;
3320 break; // Two-byte opcode prefix
Torok Edwinc23197a2009-07-14 16:55:14 +00003321 default: llvm_unreachable("Invalid prefix!");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003322 case 0: break; // No prefix!
3323 }
3324
3325 if (Is64BitMode) {
3326 // REX prefix
3327 unsigned REX = X86InstrInfo::determineREX(MI);
3328 if (REX)
3329 ++FinalSize;
3330 }
3331
3332 // 0x0F escape code must be emitted just before the opcode.
3333 if (Need0FPrefix)
3334 ++FinalSize;
3335
3336 switch (Desc->TSFlags & X86II::Op0Mask) {
3337 case X86II::T8: // 0F 38
3338 ++FinalSize;
3339 break;
Bill Wendling2265ba02009-05-28 23:40:46 +00003340 case X86II::TA: // 0F 3A
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003341 ++FinalSize;
3342 break;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003343 case X86II::TF: // F2 0F 38
3344 ++FinalSize;
3345 break;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003346 }
3347
3348 // If this is a two-address instruction, skip one of the register operands.
3349 unsigned NumOps = Desc->getNumOperands();
3350 unsigned CurOp = 0;
3351 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
3352 CurOp++;
Evan Chengb0030dd2009-05-04 22:49:16 +00003353 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
3354 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
3355 --NumOps;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003356
3357 switch (Desc->TSFlags & X86II::FormMask) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003358 default: llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003359 case X86II::Pseudo:
3360 // Remember the current PC offset, this is the PIC relocation
3361 // base address.
3362 switch (Opcode) {
3363 default:
3364 break;
Chris Lattner518bb532010-02-09 19:54:29 +00003365 case TargetOpcode::INLINEASM: {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003366 const MachineFunction *MF = MI.getParent()->getParent();
Chris Lattnerd90183d2009-08-02 05:20:37 +00003367 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
3368 FinalSize += TII.getInlineAsmLength(MI.getOperand(0).getSymbolName(),
Chris Lattneraf76e592009-08-22 20:48:53 +00003369 *MF->getTarget().getMCAsmInfo());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003370 break;
3371 }
Chris Lattner518bb532010-02-09 19:54:29 +00003372 case TargetOpcode::DBG_LABEL:
3373 case TargetOpcode::EH_LABEL:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003374 break;
Chris Lattner518bb532010-02-09 19:54:29 +00003375 case TargetOpcode::IMPLICIT_DEF:
3376 case TargetOpcode::KILL:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003377 case X86::FP_REG_KILL:
3378 break;
3379 case X86::MOVPC32r: {
3380 // This emits the "call" portion of this pseudo instruction.
3381 ++FinalSize;
Chris Lattner74a21512010-02-05 19:24:13 +00003382 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003383 break;
3384 }
3385 }
3386 CurOp = NumOps;
3387 break;
3388 case X86II::RawFrm:
3389 ++FinalSize;
3390
3391 if (CurOp != NumOps) {
3392 const MachineOperand &MO = MI.getOperand(CurOp++);
Dan Gohmand735b802008-10-03 15:45:36 +00003393 if (MO.isMBB()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003394 FinalSize += sizePCRelativeBlockAddress();
Dan Gohmand735b802008-10-03 15:45:36 +00003395 } else if (MO.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003396 FinalSize += sizeGlobalAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00003397 } else if (MO.isSymbol()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003398 FinalSize += sizeExternalSymbolAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00003399 } else if (MO.isImm()) {
Chris Lattner74a21512010-02-05 19:24:13 +00003400 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003401 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003402 llvm_unreachable("Unknown RawFrm operand!");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003403 }
3404 }
3405 break;
3406
3407 case X86II::AddRegFrm:
3408 ++FinalSize;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003409 ++CurOp;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003410
3411 if (CurOp != NumOps) {
3412 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattner74a21512010-02-05 19:24:13 +00003413 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Dan Gohmand735b802008-10-03 15:45:36 +00003414 if (MO1.isImm())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003415 FinalSize += sizeConstant(Size);
3416 else {
3417 bool dword = false;
3418 if (Opcode == X86::MOV64ri)
3419 dword = true;
Dan Gohmand735b802008-10-03 15:45:36 +00003420 if (MO1.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003421 FinalSize += sizeGlobalAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003422 } else if (MO1.isSymbol())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003423 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003424 else if (MO1.isCPI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003425 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003426 else if (MO1.isJTI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003427 FinalSize += sizeJumpTableAddress(dword);
3428 }
3429 }
3430 break;
3431
3432 case X86II::MRMDestReg: {
3433 ++FinalSize;
3434 FinalSize += sizeRegModRMByte();
3435 CurOp += 2;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003436 if (CurOp != NumOps) {
3437 ++CurOp;
Chris Lattner74a21512010-02-05 19:24:13 +00003438 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003439 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003440 break;
3441 }
3442 case X86II::MRMDestMem: {
3443 ++FinalSize;
3444 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Chengb0030dd2009-05-04 22:49:16 +00003445 CurOp += X86AddrNumOperands + 1;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003446 if (CurOp != NumOps) {
3447 ++CurOp;
Chris Lattner74a21512010-02-05 19:24:13 +00003448 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003449 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003450 break;
3451 }
3452
3453 case X86II::MRMSrcReg:
3454 ++FinalSize;
3455 FinalSize += sizeRegModRMByte();
3456 CurOp += 2;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003457 if (CurOp != NumOps) {
3458 ++CurOp;
Chris Lattner74a21512010-02-05 19:24:13 +00003459 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003460 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003461 break;
3462
3463 case X86II::MRMSrcMem: {
Evan Chengb0030dd2009-05-04 22:49:16 +00003464 int AddrOperands;
3465 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
3466 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
3467 AddrOperands = X86AddrNumOperands - 1; // No segment register
3468 else
3469 AddrOperands = X86AddrNumOperands;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003470
3471 ++FinalSize;
3472 FinalSize += getMemModRMByteSize(MI, CurOp+1, IsPIC, Is64BitMode);
Evan Chengb0030dd2009-05-04 22:49:16 +00003473 CurOp += AddrOperands + 1;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003474 if (CurOp != NumOps) {
3475 ++CurOp;
Chris Lattner74a21512010-02-05 19:24:13 +00003476 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003477 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003478 break;
3479 }
3480
3481 case X86II::MRM0r: case X86II::MRM1r:
3482 case X86II::MRM2r: case X86II::MRM3r:
3483 case X86II::MRM4r: case X86II::MRM5r:
3484 case X86II::MRM6r: case X86II::MRM7r:
3485 ++FinalSize;
Evan Chengb0030dd2009-05-04 22:49:16 +00003486 if (Desc->getOpcode() == X86::LFENCE ||
Bill Wendling2265ba02009-05-28 23:40:46 +00003487 Desc->getOpcode() == X86::MFENCE) {
3488 // Special handling of lfence and mfence;
Evan Chengb0030dd2009-05-04 22:49:16 +00003489 FinalSize += sizeRegModRMByte();
Bill Wendling2265ba02009-05-28 23:40:46 +00003490 } else if (Desc->getOpcode() == X86::MONITOR ||
3491 Desc->getOpcode() == X86::MWAIT) {
3492 // Special handling of monitor and mwait.
3493 FinalSize += sizeRegModRMByte() + 1; // +1 for the opcode.
3494 } else {
Evan Chengb0030dd2009-05-04 22:49:16 +00003495 ++CurOp;
3496 FinalSize += sizeRegModRMByte();
3497 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003498
3499 if (CurOp != NumOps) {
3500 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattner74a21512010-02-05 19:24:13 +00003501 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Dan Gohmand735b802008-10-03 15:45:36 +00003502 if (MO1.isImm())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003503 FinalSize += sizeConstant(Size);
3504 else {
3505 bool dword = false;
3506 if (Opcode == X86::MOV64ri32)
3507 dword = true;
Dan Gohmand735b802008-10-03 15:45:36 +00003508 if (MO1.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003509 FinalSize += sizeGlobalAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003510 } else if (MO1.isSymbol())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003511 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003512 else if (MO1.isCPI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003513 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003514 else if (MO1.isJTI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003515 FinalSize += sizeJumpTableAddress(dword);
3516 }
3517 }
3518 break;
3519
3520 case X86II::MRM0m: case X86II::MRM1m:
3521 case X86II::MRM2m: case X86II::MRM3m:
3522 case X86II::MRM4m: case X86II::MRM5m:
3523 case X86II::MRM6m: case X86II::MRM7m: {
3524
3525 ++FinalSize;
3526 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Chengb0030dd2009-05-04 22:49:16 +00003527 CurOp += X86AddrNumOperands;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003528
3529 if (CurOp != NumOps) {
3530 const MachineOperand &MO = MI.getOperand(CurOp++);
Chris Lattner74a21512010-02-05 19:24:13 +00003531 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Dan Gohmand735b802008-10-03 15:45:36 +00003532 if (MO.isImm())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003533 FinalSize += sizeConstant(Size);
3534 else {
3535 bool dword = false;
3536 if (Opcode == X86::MOV64mi32)
3537 dword = true;
Dan Gohmand735b802008-10-03 15:45:36 +00003538 if (MO.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003539 FinalSize += sizeGlobalAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003540 } else if (MO.isSymbol())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003541 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003542 else if (MO.isCPI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003543 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003544 else if (MO.isJTI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003545 FinalSize += sizeJumpTableAddress(dword);
3546 }
3547 }
3548 break;
Chris Lattner0d8db8e2010-02-12 02:06:33 +00003549
3550 case X86II::MRM_C1:
3551 case X86II::MRM_C8:
3552 case X86II::MRM_C9:
3553 case X86II::MRM_E8:
3554 case X86II::MRM_F0:
3555 FinalSize += 2;
3556 break;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003557 }
3558
3559 case X86II::MRMInitReg:
3560 ++FinalSize;
3561 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
3562 FinalSize += sizeRegModRMByte();
3563 ++CurOp;
3564 break;
3565 }
3566
3567 if (!Desc->isVariadic() && CurOp != NumOps) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00003568 std::string msg;
3569 raw_string_ostream Msg(msg);
3570 Msg << "Cannot determine size: " << MI;
3571 llvm_report_error(Msg.str());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003572 }
3573
3574
3575 return FinalSize;
3576}
3577
3578
3579unsigned X86InstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
3580 const TargetInstrDesc &Desc = MI->getDesc();
Chris Lattner84853a12009-07-10 20:53:38 +00003581 bool IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00003582 bool Is64BitMode = TM.getSubtargetImpl()->is64Bit();
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003583 unsigned Size = GetInstSizeWithDesc(*MI, &Desc, IsPIC, Is64BitMode);
Chris Lattnerb1fb84d2009-06-25 17:28:07 +00003584 if (Desc.getOpcode() == X86::MOVPC32r)
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003585 Size += GetInstSizeWithDesc(*MI, &get(X86::POP32r), IsPIC, Is64BitMode);
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003586 return Size;
3587}
Dan Gohman8b746962008-09-23 18:22:58 +00003588
Dan Gohman57c3dac2008-09-30 00:58:23 +00003589/// getGlobalBaseReg - Return a virtual register initialized with the
3590/// the global base register value. Output instructions required to
3591/// initialize the register in the function entry block, if necessary.
Dan Gohman8b746962008-09-23 18:22:58 +00003592///
Dan Gohman57c3dac2008-09-30 00:58:23 +00003593unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
3594 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
3595 "X86-64 PIC uses RIP relative addressing");
3596
3597 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3598 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3599 if (GlobalBaseReg != 0)
3600 return GlobalBaseReg;
3601
Dan Gohman8b746962008-09-23 18:22:58 +00003602 // Insert the set of GlobalBaseReg into the first MBB of the function
3603 MachineBasicBlock &FirstMBB = MF->front();
3604 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Dale Johannesen6ec25f52010-01-26 00:03:12 +00003605 DebugLoc DL = FirstMBB.findDebugLoc(MBBI);
Dan Gohman8b746962008-09-23 18:22:58 +00003606 MachineRegisterInfo &RegInfo = MF->getRegInfo();
3607 unsigned PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3608
3609 const TargetInstrInfo *TII = TM.getInstrInfo();
3610 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3611 // only used in JIT code emission as displacement to pc.
Chris Lattnerac5e8872009-06-25 17:38:33 +00003612 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0);
Dan Gohman8b746962008-09-23 18:22:58 +00003613
3614 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
Chris Lattnerac5e8872009-06-25 17:38:33 +00003615 // not to pc, but to _GLOBAL_OFFSET_TABLE_ external.
Chris Lattner15a380a2009-07-09 04:39:06 +00003616 if (TM.getSubtarget<X86Subtarget>().isPICStyleGOT()) {
Chris Lattnerac5e8872009-06-25 17:38:33 +00003617 GlobalBaseReg = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3618 // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register
Bill Wendlingfbef3102009-02-11 21:51:19 +00003619 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
Daniel Dunbar31e2c7b2009-09-01 22:06:46 +00003620 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_",
Chris Lattnerac5e8872009-06-25 17:38:33 +00003621 X86II::MO_GOT_ABSOLUTE_ADDRESS);
Dan Gohman57c3dac2008-09-30 00:58:23 +00003622 } else {
3623 GlobalBaseReg = PC;
Dan Gohman8b746962008-09-23 18:22:58 +00003624 }
3625
Dan Gohman57c3dac2008-09-30 00:58:23 +00003626 X86FI->setGlobalBaseReg(GlobalBaseReg);
3627 return GlobalBaseReg;
Dan Gohman8b746962008-09-23 18:22:58 +00003628}