blob: 074cd4c0d7d4228c6aef48ff37fe7ddfaf99d39e [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMSubtarget.cpp - ARM Subtarget Information ------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng5b1b44892011-07-01 21:01:15 +000010// This file implements the ARM specific subclass of TargetSubtargetInfo.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "ARMSubtarget.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000015#include "ARMBaseRegisterInfo.h"
Evan Chenge4e4ed32009-08-28 23:18:09 +000016#include "llvm/GlobalValue.h"
Evan Cheng5b1b44892011-07-01 21:01:15 +000017#include "llvm/Target/TargetSubtargetInfo.h"
Bob Wilson54fc1242009-06-22 21:01:46 +000018#include "llvm/Support/CommandLine.h"
David Goodwinc2e8a7e2009-11-10 00:48:55 +000019#include "llvm/ADT/SmallVector.h"
Evan Cheng94214702011-07-01 20:45:01 +000020
Evan Cheng94214702011-07-01 20:45:01 +000021#define GET_SUBTARGETINFO_TARGET_DESC
Evan Chengebdeeab2011-07-08 01:53:10 +000022#define GET_SUBTARGETINFO_CTOR
Evan Cheng385e9302011-07-01 22:36:09 +000023#include "ARMGenSubtargetInfo.inc"
Evan Cheng94214702011-07-01 20:45:01 +000024
Evan Chenga8e29892007-01-19 07:51:42 +000025using namespace llvm;
26
Bob Wilson54fc1242009-06-22 21:01:46 +000027static cl::opt<bool>
28ReserveR9("arm-reserve-r9", cl::Hidden,
29 cl::desc("Reserve R9, making it unavailable as GPR"));
30
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000031static cl::opt<bool>
Evan Cheng53519f02011-01-21 18:55:51 +000032DarwinUseMOVT("arm-darwin-use-movt", cl::init(true), cl::Hidden);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000033
Bob Wilson02aba732010-09-28 04:09:35 +000034static cl::opt<bool>
35StrictAlign("arm-strict-align", cl::Hidden,
36 cl::desc("Disallow all unaligned memory accesses"));
37
Evan Cheng276365d2011-06-30 01:53:36 +000038ARMSubtarget::ARMSubtarget(const std::string &TT, const std::string &CPU,
Evan Cheng94ca42f2011-07-07 00:08:19 +000039 const std::string &FS)
Evan Cheng0ddff1b2011-07-07 07:07:08 +000040 : ARMGenSubtargetInfo(TT, CPU, FS)
Evan Cheng3ef1c872010-09-10 01:29:16 +000041 , ARMProcFamily(Others)
Evan Cheng39dfb0f2011-07-07 03:55:05 +000042 , HasV4TOps(false)
43 , HasV5TOps(false)
44 , HasV5TEOps(false)
45 , HasV6Ops(false)
46 , HasV6T2Ops(false)
47 , HasV7Ops(false)
48 , HasVFPv2(false)
49 , HasVFPv3(false)
50 , HasNEON(false)
Jim Grosbach7ec7a0e2010-03-25 23:47:34 +000051 , UseNEONForSinglePrecisionFP(false)
Evan Cheng48575f62010-12-05 22:04:16 +000052 , SlowFPVMLx(false)
Benjamin Kramer0e3ee432011-04-01 09:20:31 +000053 , HasVMLxForwarding(false)
Evan Cheng9de1ac22010-08-09 19:19:36 +000054 , SlowFPBrcc(false)
Evan Cheng963b03c2011-07-07 19:05:12 +000055 , InThumbMode(false)
Evan Cheng94ca42f2011-07-07 00:08:19 +000056 , HasThumb2(false)
James Molloyacad68d2011-09-28 14:21:38 +000057 , IsMClass(false)
Evan Cheng7b4d3112010-08-11 07:17:46 +000058 , NoARM(false)
David Goodwin0dad89f2009-09-30 00:10:16 +000059 , PostRAScheduler(false)
Bob Wilson54fc1242009-06-22 21:01:46 +000060 , IsR9Reserved(ReserveR9)
Evan Cheng5de5d4b2011-01-17 08:03:18 +000061 , UseMovt(false)
Bob Wilson6d2f9ce2011-10-07 17:17:49 +000062 , SupportsTailCall(false)
Anton Korobeynikov631379e2010-03-14 18:42:38 +000063 , HasFP16(false)
Bob Wilson77f42b52010-10-12 16:22:47 +000064 , HasD16(false)
Jim Grosbach29402132010-05-05 23:44:43 +000065 , HasHardwareDivide(false)
66 , HasT2ExtractPack(false)
Evan Cheng11db0682010-08-11 06:22:01 +000067 , HasDataBarrier(false)
Evan Cheng9de1ac22010-08-09 19:19:36 +000068 , Pref32BitThumb(false)
Bob Wilson5dde8932011-04-19 18:11:49 +000069 , AvoidCPSRPartialUpdate(false)
Evan Chengdfed19f2010-11-03 06:34:55 +000070 , HasMPExtension(false)
Jim Grosbachfcba5e62010-08-11 15:44:15 +000071 , FPOnlySP(false)
Bob Wilson02aba732010-09-28 04:09:35 +000072 , AllowsUnalignedMem(false)
Jim Grosbacha7603982011-07-01 21:12:19 +000073 , Thumb2DSP(false)
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000074 , stackAlignment(4)
Evan Cheng276365d2011-06-30 01:53:36 +000075 , CPUString(CPU)
Evan Chengb72d2a92011-01-11 21:46:47 +000076 , TargetTriple(TT)
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000077 , TargetABI(ARM_ABI_APCS) {
Evan Chenga8e29892007-01-19 07:51:42 +000078 // Determine default and user specified characteristics
Evan Cheng276365d2011-06-30 01:53:36 +000079 if (CPUString.empty())
80 CPUString = "generic";
Evan Cheng4b174742009-03-08 04:02:49 +000081
Evan Cheng4cc446b2011-06-30 02:12:44 +000082 // Insert the architecture feature derived from the target triple into the
83 // feature string. This is important for setting features that are implied
84 // based on the architecture version.
Evan Chengdb068732011-07-07 08:26:46 +000085 std::string ArchFS = ARM_MC::ParseARMTriple(TT);
Evan Cheng94ca42f2011-07-07 00:08:19 +000086 if (!FS.empty()) {
87 if (!ArchFS.empty())
88 ArchFS = ArchFS + "," + FS;
89 else
90 ArchFS = FS;
91 }
Evan Cheng0ddff1b2011-07-07 07:07:08 +000092 ParseSubtargetFeatures(CPUString, ArchFS);
Evan Cheng94ca42f2011-07-07 00:08:19 +000093
94 // Thumb2 implies at least V6T2. FIXME: Fix tests to explicitly specify a
95 // ARM version or CPU and then remove this.
Evan Cheng39dfb0f2011-07-07 03:55:05 +000096 if (!HasV6T2Ops && hasThumb2())
97 HasV4TOps = HasV5TOps = HasV5TEOps = HasV6Ops = HasV6T2Ops = true;
Bob Wilson66f6c792010-11-09 22:50:47 +000098
Evan Cheng94214702011-07-01 20:45:01 +000099 // Initialize scheduling itinerary for the specified CPU.
100 InstrItins = getInstrItineraryForCPU(CPUString);
101
Andrew Trick2da8bc82010-12-24 05:03:26 +0000102 // After parsing Itineraries, set ItinData.IssueWidth.
103 computeIssueWidth();
104
Evan Cheng0ddff1b2011-07-07 07:07:08 +0000105 if (TT.find("eabi") != std::string::npos)
106 TargetABI = ARM_ABI_AAPCS;
107
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000108 if (isAAPCS_ABI())
109 stackAlignment = 8;
110
Evan Chengafff9412011-12-20 18:26:50 +0000111 if (!isTargetIOS())
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000112 UseMovt = hasV6T2Ops();
113 else {
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000114 IsR9Reserved = ReserveR9 | !HasV6Ops;
Evan Cheng53519f02011-01-21 18:55:51 +0000115 UseMovt = DarwinUseMOVT && hasV6T2Ops();
Bob Wilson6d2f9ce2011-10-07 17:17:49 +0000116 const Triple &T = getTargetTriple();
Evan Chengafff9412011-12-20 18:26:50 +0000117 SupportsTailCall = !T.isOSVersionLT(5, 0);
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000118 }
David Goodwin471850a2009-10-01 21:46:35 +0000119
Evan Chengd3dd50f2009-10-16 06:11:08 +0000120 if (!isThumb() || hasThumb2())
121 PostRAScheduler = true;
Bob Wilson02aba732010-09-28 04:09:35 +0000122
123 // v6+ may or may not support unaligned mem access depending on the system
124 // configuration.
125 if (!StrictAlign && hasV6Ops() && isTargetDarwin())
126 AllowsUnalignedMem = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000127}
Evan Chenge4e4ed32009-08-28 23:18:09 +0000128
129/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol.
Evan Cheng63476a82009-09-03 07:04:02 +0000130bool
Dan Gohman46510a72010-04-15 01:51:59 +0000131ARMSubtarget::GVIsIndirectSymbol(const GlobalValue *GV,
132 Reloc::Model RelocM) const {
Evan Cheng63476a82009-09-03 07:04:02 +0000133 if (RelocM == Reloc::Static)
Evan Chenge4e4ed32009-08-28 23:18:09 +0000134 return false;
Evan Cheng63476a82009-09-03 07:04:02 +0000135
Jeffrey Yasskinf0356fe2010-01-27 20:34:15 +0000136 // Materializable GVs (in JIT lazy compilation mode) do not require an extra
137 // load from stub.
Evan Chengaf05c692011-02-22 06:58:34 +0000138 bool isDecl = GV->hasAvailableExternallyLinkage();
139 if (GV->isDeclaration() && !GV->isMaterializable())
140 isDecl = true;
Evan Cheng63476a82009-09-03 07:04:02 +0000141
142 if (!isTargetDarwin()) {
143 // Extra load is needed for all externally visible.
144 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
145 return false;
146 return true;
147 } else {
148 if (RelocM == Reloc::PIC_) {
149 // If this is a strong reference to a definition, it is definitely not
150 // through a stub.
151 if (!isDecl && !GV->isWeakForLinker())
152 return false;
153
154 // Unless we have a symbol with hidden visibility, we have to go through a
155 // normal $non_lazy_ptr stub because this symbol might be resolved late.
156 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
157 return true;
158
159 // If symbol visibility is hidden, we have a stub for common symbol
160 // references and external declarations.
161 if (isDecl || GV->hasCommonLinkage())
162 // Hidden $non_lazy_ptr reference.
163 return true;
164
165 return false;
166 } else {
167 // If this is a strong reference to a definition, it is definitely not
168 // through a stub.
169 if (!isDecl && !GV->isWeakForLinker())
170 return false;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000171
Evan Cheng63476a82009-09-03 07:04:02 +0000172 // Unless we have a symbol with hidden visibility, we have to go through a
173 // normal $non_lazy_ptr stub because this symbol might be resolved late.
174 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
175 return true;
176 }
177 }
178
179 return false;
Evan Chenge4e4ed32009-08-28 23:18:09 +0000180}
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000181
Owen Anderson654d5442010-09-28 21:57:50 +0000182unsigned ARMSubtarget::getMispredictionPenalty() const {
183 // If we have a reasonable estimate of the pipeline depth, then we can
184 // estimate the penalty of a misprediction based on that.
185 if (isCortexA8())
186 return 13;
187 else if (isCortexA9())
188 return 8;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000189
Owen Anderson654d5442010-09-28 21:57:50 +0000190 // Otherwise, just return a sensible default.
191 return 10;
192}
193
Andrew Trick2da8bc82010-12-24 05:03:26 +0000194void ARMSubtarget::computeIssueWidth() {
195 unsigned allStage1Units = 0;
196 for (const InstrItinerary *itin = InstrItins.Itineraries;
197 itin->FirstStage != ~0U; ++itin) {
198 const InstrStage *IS = InstrItins.Stages + itin->FirstStage;
199 allStage1Units |= IS->getUnits();
200 }
201 InstrItins.IssueWidth = 0;
202 while (allStage1Units) {
203 ++InstrItins.IssueWidth;
204 // clear the lowest bit
205 allStage1Units ^= allStage1Units & ~(allStage1Units - 1);
206 }
Andrew Trick6018dee2011-01-04 00:32:57 +0000207 assert(InstrItins.IssueWidth <= 2 && "itinerary bug, too many stage 1 units");
Andrew Trick2da8bc82010-12-24 05:03:26 +0000208}
209
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000210bool ARMSubtarget::enablePostRAScheduler(
211 CodeGenOpt::Level OptLevel,
Evan Cheng5b1b44892011-07-01 21:01:15 +0000212 TargetSubtargetInfo::AntiDepBreakMode& Mode,
David Goodwin87d21b92009-11-13 19:52:48 +0000213 RegClassVector& CriticalPathRCs) const {
Evan Cheng5b1b44892011-07-01 21:01:15 +0000214 Mode = TargetSubtargetInfo::ANTIDEP_CRITICAL;
David Goodwin87d21b92009-11-13 19:52:48 +0000215 CriticalPathRCs.clear();
216 CriticalPathRCs.push_back(&ARM::GPRRegClass);
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000217 return PostRAScheduler && OptLevel >= CodeGenOpt::Default;
218}