blob: d04b9b73cc4dae299f02cf02f0e67ec79d9f6688 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000054 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
56 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
57 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000058 MCSymbolRefExpr::VariantKind Variant);
59
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000060
Jim Grosbach7ce05792011-08-03 23:50:40 +000061 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
62 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000063 bool parseDirectiveWord(unsigned Size, SMLoc L);
64 bool parseDirectiveThumb(SMLoc L);
65 bool parseDirectiveThumbFunc(SMLoc L);
66 bool parseDirectiveCode(SMLoc L);
67 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000068
Jim Grosbach1355cf12011-07-26 17:10:22 +000069 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000070 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000072 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000073
Evan Chengebdeeab2011-07-08 01:53:10 +000074 bool isThumb() const {
75 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000076 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000077 }
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000079 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000080 }
Jim Grosbach47a0d522011-08-16 20:45:50 +000081 bool isThumbTwo() const {
82 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
83 }
Jim Grosbach194bd892011-08-16 22:20:01 +000084 bool hasV6Ops() const {
85 return STI.getFeatureBits() & ARM::HasV6Ops;
86 }
Evan Cheng32869202011-07-08 22:36:29 +000087 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000088 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
89 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000090 }
Evan Chengebdeeab2011-07-08 01:53:10 +000091
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000092 /// @name Auto-generated Match Functions
93 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000094
Chris Lattner0692ee62010-09-06 19:11:01 +000095#define GET_ASSEMBLER_HEADER
96#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000097
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000098 /// }
99
Jim Grosbach43904292011-07-25 20:14:50 +0000100 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000101 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000102 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000103 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000104 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000105 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000106 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000107 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000108 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000109 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000110 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
111 StringRef Op, int Low, int High);
112 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
113 return parsePKHImm(O, "lsl", 0, 31);
114 }
115 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
116 return parsePKHImm(O, "asr", 1, 32);
117 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000118 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000119 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000120 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000121 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000122 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000123 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000124
125 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000126 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000127 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000128 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
129 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000130 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000131 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000132 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
133 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000134 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
135 const SmallVectorImpl<MCParsedAsmOperand*> &);
136 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
137 const SmallVectorImpl<MCParsedAsmOperand*> &);
138 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
139 const SmallVectorImpl<MCParsedAsmOperand*> &);
140 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
141 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000142 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
143 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000144 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
145 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000146 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
147 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000148
149 bool validateInstruction(MCInst &Inst,
150 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000151 void processInstruction(MCInst &Inst,
152 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000153 bool shouldOmitCCOutOperand(StringRef Mnemonic,
154 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000155
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000156public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000157 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000158 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
159 Match_RequiresV6,
160 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000161 };
162
Evan Chengffc0e732011-07-09 05:47:46 +0000163 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000164 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000165 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000166
Evan Chengebdeeab2011-07-08 01:53:10 +0000167 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000168 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000169 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000170
Jim Grosbach1355cf12011-07-26 17:10:22 +0000171 // Implementation of the MCTargetAsmParser interface:
172 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
173 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000174 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000175 bool ParseDirective(AsmToken DirectiveID);
176
Jim Grosbach47a0d522011-08-16 20:45:50 +0000177 unsigned checkTargetMatchPredicate(MCInst &Inst);
178
Jim Grosbach1355cf12011-07-26 17:10:22 +0000179 bool MatchAndEmitInstruction(SMLoc IDLoc,
180 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
181 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000182};
Jim Grosbach16c74252010-10-29 14:46:02 +0000183} // end anonymous namespace
184
Chris Lattner3a697562010-10-28 17:20:03 +0000185namespace {
186
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000187/// ARMOperand - Instances of this class represent a parsed ARM machine
188/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000189class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000190 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000191 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000192 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000193 CoprocNum,
194 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000195 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000196 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000197 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000198 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000199 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000200 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000201 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000202 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000203 DPRRegisterList,
204 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000205 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000206 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000207 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000208 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000209 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000210 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000211 } Kind;
212
Sean Callanan76264762010-04-02 22:27:05 +0000213 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000214 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000215
216 union {
217 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000218 ARMCC::CondCodes Val;
219 } CC;
220
221 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000222 ARM_MB::MemBOpt Val;
223 } MBOpt;
224
225 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000226 unsigned Val;
227 } Cop;
228
229 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000230 ARM_PROC::IFlags Val;
231 } IFlags;
232
233 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000234 unsigned Val;
235 } MMask;
236
237 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000238 const char *Data;
239 unsigned Length;
240 } Tok;
241
242 struct {
243 unsigned RegNum;
244 } Reg;
245
Bill Wendling8155e5b2010-11-06 22:19:43 +0000246 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000247 const MCExpr *Val;
248 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000249
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000250 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000251 struct {
252 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000253 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
254 // was specified.
255 const MCConstantExpr *OffsetImm; // Offset immediate value
256 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
257 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000258 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000259 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000260 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000261
262 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000263 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000264 bool isAdd;
265 ARM_AM::ShiftOpc ShiftTy;
266 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000267 } PostIdxReg;
268
269 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000270 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000271 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000272 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000273 struct {
274 ARM_AM::ShiftOpc ShiftTy;
275 unsigned SrcReg;
276 unsigned ShiftReg;
277 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000278 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000279 struct {
280 ARM_AM::ShiftOpc ShiftTy;
281 unsigned SrcReg;
282 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000283 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000284 struct {
285 unsigned Imm;
286 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000287 struct {
288 unsigned LSB;
289 unsigned Width;
290 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000291 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000292
Bill Wendling146018f2010-11-06 21:42:12 +0000293 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
294public:
Sean Callanan76264762010-04-02 22:27:05 +0000295 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
296 Kind = o.Kind;
297 StartLoc = o.StartLoc;
298 EndLoc = o.EndLoc;
299 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000300 case CondCode:
301 CC = o.CC;
302 break;
Sean Callanan76264762010-04-02 22:27:05 +0000303 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000304 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000305 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000306 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000307 case Register:
308 Reg = o.Reg;
309 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000310 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000311 case DPRRegisterList:
312 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000313 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000314 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000315 case CoprocNum:
316 case CoprocReg:
317 Cop = o.Cop;
318 break;
Sean Callanan76264762010-04-02 22:27:05 +0000319 case Immediate:
320 Imm = o.Imm;
321 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000322 case MemBarrierOpt:
323 MBOpt = o.MBOpt;
324 break;
Sean Callanan76264762010-04-02 22:27:05 +0000325 case Memory:
326 Mem = o.Mem;
327 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000328 case PostIndexRegister:
329 PostIdxReg = o.PostIdxReg;
330 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000331 case MSRMask:
332 MMask = o.MMask;
333 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000334 case ProcIFlags:
335 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000336 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000337 case ShifterImmediate:
338 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000339 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000340 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000341 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000342 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000343 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000344 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000345 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000346 case RotateImmediate:
347 RotImm = o.RotImm;
348 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000349 case BitfieldDescriptor:
350 Bitfield = o.Bitfield;
351 break;
Sean Callanan76264762010-04-02 22:27:05 +0000352 }
353 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000354
Sean Callanan76264762010-04-02 22:27:05 +0000355 /// getStartLoc - Get the location of the first token of this operand.
356 SMLoc getStartLoc() const { return StartLoc; }
357 /// getEndLoc - Get the location of the last token of this operand.
358 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000359
Daniel Dunbar8462b302010-08-11 06:36:53 +0000360 ARMCC::CondCodes getCondCode() const {
361 assert(Kind == CondCode && "Invalid access!");
362 return CC.Val;
363 }
364
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000365 unsigned getCoproc() const {
366 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
367 return Cop.Val;
368 }
369
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000370 StringRef getToken() const {
371 assert(Kind == Token && "Invalid access!");
372 return StringRef(Tok.Data, Tok.Length);
373 }
374
375 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000376 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000377 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000378 }
379
Bill Wendling5fa22a12010-11-09 23:28:44 +0000380 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000381 assert((Kind == RegisterList || Kind == DPRRegisterList ||
382 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000383 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000384 }
385
Kevin Enderbycfe07242009-10-13 22:19:02 +0000386 const MCExpr *getImm() const {
387 assert(Kind == Immediate && "Invalid access!");
388 return Imm.Val;
389 }
390
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000391 ARM_MB::MemBOpt getMemBarrierOpt() const {
392 assert(Kind == MemBarrierOpt && "Invalid access!");
393 return MBOpt.Val;
394 }
395
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000396 ARM_PROC::IFlags getProcIFlags() const {
397 assert(Kind == ProcIFlags && "Invalid access!");
398 return IFlags.Val;
399 }
400
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000401 unsigned getMSRMask() const {
402 assert(Kind == MSRMask && "Invalid access!");
403 return MMask.Val;
404 }
405
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000406 bool isCoprocNum() const { return Kind == CoprocNum; }
407 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000408 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000409 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000410 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000411 bool isImm0_255() const {
412 if (Kind != Immediate)
413 return false;
414 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
415 if (!CE) return false;
416 int64_t Value = CE->getValue();
417 return Value >= 0 && Value < 256;
418 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000419 bool isImm0_7() const {
420 if (Kind != Immediate)
421 return false;
422 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
423 if (!CE) return false;
424 int64_t Value = CE->getValue();
425 return Value >= 0 && Value < 8;
426 }
427 bool isImm0_15() const {
428 if (Kind != Immediate)
429 return false;
430 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
431 if (!CE) return false;
432 int64_t Value = CE->getValue();
433 return Value >= 0 && Value < 16;
434 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000435 bool isImm0_31() const {
436 if (Kind != Immediate)
437 return false;
438 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
439 if (!CE) return false;
440 int64_t Value = CE->getValue();
441 return Value >= 0 && Value < 32;
442 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000443 bool isImm1_16() const {
444 if (Kind != Immediate)
445 return false;
446 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
447 if (!CE) return false;
448 int64_t Value = CE->getValue();
449 return Value > 0 && Value < 17;
450 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000451 bool isImm1_32() const {
452 if (Kind != Immediate)
453 return false;
454 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
455 if (!CE) return false;
456 int64_t Value = CE->getValue();
457 return Value > 0 && Value < 33;
458 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000459 bool isImm0_65535() const {
460 if (Kind != Immediate)
461 return false;
462 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
463 if (!CE) return false;
464 int64_t Value = CE->getValue();
465 return Value >= 0 && Value < 65536;
466 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000467 bool isImm0_65535Expr() const {
468 if (Kind != Immediate)
469 return false;
470 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
471 // If it's not a constant expression, it'll generate a fixup and be
472 // handled later.
473 if (!CE) return true;
474 int64_t Value = CE->getValue();
475 return Value >= 0 && Value < 65536;
476 }
Jim Grosbached838482011-07-26 16:24:27 +0000477 bool isImm24bit() const {
478 if (Kind != Immediate)
479 return false;
480 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
481 if (!CE) return false;
482 int64_t Value = CE->getValue();
483 return Value >= 0 && Value <= 0xffffff;
484 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000485 bool isImmThumbSR() const {
486 if (Kind != Immediate)
487 return false;
488 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
489 if (!CE) return false;
490 int64_t Value = CE->getValue();
491 return Value > 0 && Value < 33;
492 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000493 bool isPKHLSLImm() const {
494 if (Kind != Immediate)
495 return false;
496 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
497 if (!CE) return false;
498 int64_t Value = CE->getValue();
499 return Value >= 0 && Value < 32;
500 }
501 bool isPKHASRImm() const {
502 if (Kind != Immediate)
503 return false;
504 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
505 if (!CE) return false;
506 int64_t Value = CE->getValue();
507 return Value > 0 && Value <= 32;
508 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000509 bool isARMSOImm() const {
510 if (Kind != Immediate)
511 return false;
512 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
513 if (!CE) return false;
514 int64_t Value = CE->getValue();
515 return ARM_AM::getSOImmVal(Value) != -1;
516 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000517 bool isT2SOImm() const {
518 if (Kind != Immediate)
519 return false;
520 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
521 if (!CE) return false;
522 int64_t Value = CE->getValue();
523 return ARM_AM::getT2SOImmVal(Value) != -1;
524 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000525 bool isSetEndImm() const {
526 if (Kind != Immediate)
527 return false;
528 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
529 if (!CE) return false;
530 int64_t Value = CE->getValue();
531 return Value == 1 || Value == 0;
532 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000533 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000534 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000535 bool isDPRRegList() const { return Kind == DPRRegisterList; }
536 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000537 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000538 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000539 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000540 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000541 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
542 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000543 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000544 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000545 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
546 bool isPostIdxReg() const {
547 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
548 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000549 bool isMemNoOffset() const {
550 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000551 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000552 // No offset of any kind.
553 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000554 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000555 bool isAddrMode2() const {
556 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000557 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000558 // Check for register offset.
559 if (Mem.OffsetRegNum) return true;
560 // Immediate offset in range [-4095, 4095].
561 if (!Mem.OffsetImm) return true;
562 int64_t Val = Mem.OffsetImm->getValue();
563 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000564 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000565 bool isAM2OffsetImm() const {
566 if (Kind != Immediate)
567 return false;
568 // Immediate offset in range [-4095, 4095].
569 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
570 if (!CE) return false;
571 int64_t Val = CE->getValue();
572 return Val > -4096 && Val < 4096;
573 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000574 bool isAddrMode3() const {
575 if (Kind != Memory)
576 return false;
577 // No shifts are legal for AM3.
578 if (Mem.ShiftType != ARM_AM::no_shift) return false;
579 // Check for register offset.
580 if (Mem.OffsetRegNum) return true;
581 // Immediate offset in range [-255, 255].
582 if (!Mem.OffsetImm) return true;
583 int64_t Val = Mem.OffsetImm->getValue();
584 return Val > -256 && Val < 256;
585 }
586 bool isAM3Offset() const {
587 if (Kind != Immediate && Kind != PostIndexRegister)
588 return false;
589 if (Kind == PostIndexRegister)
590 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
591 // Immediate offset in range [-255, 255].
592 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
593 if (!CE) return false;
594 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000595 // Special case, #-0 is INT32_MIN.
596 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000597 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000598 bool isAddrMode5() const {
599 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000600 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000601 // Check for register offset.
602 if (Mem.OffsetRegNum) return false;
603 // Immediate offset in range [-1020, 1020] and a multiple of 4.
604 if (!Mem.OffsetImm) return true;
605 int64_t Val = Mem.OffsetImm->getValue();
606 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000607 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000608 bool isMemRegOffset() const {
609 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000610 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000611 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000612 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000613 bool isMemThumbRR() const {
614 // Thumb reg+reg addressing is simple. Just two registers, a base and
615 // an offset. No shifts, negations or any other complicating factors.
616 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
617 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000618 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000619 return isARMLowRegister(Mem.BaseRegNum) &&
620 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
621 }
622 bool isMemThumbRIs4() const {
623 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
624 !isARMLowRegister(Mem.BaseRegNum))
625 return false;
626 // Immediate offset, multiple of 4 in range [0, 124].
627 if (!Mem.OffsetImm) return true;
628 int64_t Val = Mem.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +0000629 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
630 }
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000631 bool isMemThumbRIs1() const {
632 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
633 !isARMLowRegister(Mem.BaseRegNum))
634 return false;
635 // Immediate offset in range [0, 31].
636 if (!Mem.OffsetImm) return true;
637 int64_t Val = Mem.OffsetImm->getValue();
638 return Val >= 0 && Val <= 31;
639 }
Jim Grosbachecd85892011-08-19 18:13:48 +0000640 bool isMemThumbSPI() const {
641 if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP)
642 return false;
643 // Immediate offset, multiple of 4 in range [0, 1020].
644 if (!Mem.OffsetImm) return true;
645 int64_t Val = Mem.OffsetImm->getValue();
646 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000647 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000648 bool isMemImm8Offset() const {
649 if (Kind != Memory || Mem.OffsetRegNum != 0)
650 return false;
651 // Immediate offset in range [-255, 255].
652 if (!Mem.OffsetImm) return true;
653 int64_t Val = Mem.OffsetImm->getValue();
654 return Val > -256 && Val < 256;
655 }
656 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000657 // If we have an immediate that's not a constant, treat it as a label
658 // reference needing a fixup. If it is a constant, it's something else
659 // and we reject it.
660 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
661 return true;
662
Jim Grosbach7ce05792011-08-03 23:50:40 +0000663 if (Kind != Memory || Mem.OffsetRegNum != 0)
664 return false;
665 // Immediate offset in range [-4095, 4095].
666 if (!Mem.OffsetImm) return true;
667 int64_t Val = Mem.OffsetImm->getValue();
668 return Val > -4096 && Val < 4096;
669 }
670 bool isPostIdxImm8() const {
671 if (Kind != Immediate)
672 return false;
673 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
674 if (!CE) return false;
675 int64_t Val = CE->getValue();
676 return Val > -256 && Val < 256;
677 }
678
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000679 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000680 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000681
682 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000683 // Add as immediates when possible. Null MCExpr = 0.
684 if (Expr == 0)
685 Inst.addOperand(MCOperand::CreateImm(0));
686 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000687 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
688 else
689 Inst.addOperand(MCOperand::CreateExpr(Expr));
690 }
691
Daniel Dunbar8462b302010-08-11 06:36:53 +0000692 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000693 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000694 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000695 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
696 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000697 }
698
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000699 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
700 assert(N == 1 && "Invalid number of operands!");
701 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
702 }
703
704 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
705 assert(N == 1 && "Invalid number of operands!");
706 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
707 }
708
Jim Grosbachd67641b2010-12-06 18:21:12 +0000709 void addCCOutOperands(MCInst &Inst, unsigned N) const {
710 assert(N == 1 && "Invalid number of operands!");
711 Inst.addOperand(MCOperand::CreateReg(getReg()));
712 }
713
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000714 void addRegOperands(MCInst &Inst, unsigned N) const {
715 assert(N == 1 && "Invalid number of operands!");
716 Inst.addOperand(MCOperand::CreateReg(getReg()));
717 }
718
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000719 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000720 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000721 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
722 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
723 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000724 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000725 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000726 }
727
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000728 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000729 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000730 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
731 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000732 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000733 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000734 }
735
736
Jim Grosbach580f4a92011-07-25 22:20:28 +0000737 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000738 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000739 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
740 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000741 }
742
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000743 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000744 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000745 const SmallVectorImpl<unsigned> &RegList = getRegList();
746 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000747 I = RegList.begin(), E = RegList.end(); I != E; ++I)
748 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000749 }
750
Bill Wendling0f630752010-11-17 04:32:08 +0000751 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
752 addRegListOperands(Inst, N);
753 }
754
755 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
756 addRegListOperands(Inst, N);
757 }
758
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000759 void addRotImmOperands(MCInst &Inst, unsigned N) const {
760 assert(N == 1 && "Invalid number of operands!");
761 // Encoded as val>>3. The printer handles display as 8, 16, 24.
762 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
763 }
764
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000765 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
766 assert(N == 1 && "Invalid number of operands!");
767 // Munge the lsb/width into a bitfield mask.
768 unsigned lsb = Bitfield.LSB;
769 unsigned width = Bitfield.Width;
770 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
771 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
772 (32 - (lsb + width)));
773 Inst.addOperand(MCOperand::CreateImm(Mask));
774 }
775
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000776 void addImmOperands(MCInst &Inst, unsigned N) const {
777 assert(N == 1 && "Invalid number of operands!");
778 addExpr(Inst, getImm());
779 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000780
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000781 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
782 assert(N == 1 && "Invalid number of operands!");
783 addExpr(Inst, getImm());
784 }
785
Jim Grosbach83ab0702011-07-13 22:01:08 +0000786 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
787 assert(N == 1 && "Invalid number of operands!");
788 addExpr(Inst, getImm());
789 }
790
791 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
792 assert(N == 1 && "Invalid number of operands!");
793 addExpr(Inst, getImm());
794 }
795
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000796 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
797 assert(N == 1 && "Invalid number of operands!");
798 addExpr(Inst, getImm());
799 }
800
Jim Grosbachf4943352011-07-25 23:09:14 +0000801 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
802 assert(N == 1 && "Invalid number of operands!");
803 // The constant encodes as the immediate-1, and we store in the instruction
804 // the bits as encoded, so subtract off one here.
805 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
806 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
807 }
808
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000809 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
810 assert(N == 1 && "Invalid number of operands!");
811 // The constant encodes as the immediate-1, and we store in the instruction
812 // the bits as encoded, so subtract off one here.
813 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
814 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
815 }
816
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000817 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
818 assert(N == 1 && "Invalid number of operands!");
819 addExpr(Inst, getImm());
820 }
821
Jim Grosbachffa32252011-07-19 19:13:28 +0000822 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
823 assert(N == 1 && "Invalid number of operands!");
824 addExpr(Inst, getImm());
825 }
826
Jim Grosbached838482011-07-26 16:24:27 +0000827 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
828 assert(N == 1 && "Invalid number of operands!");
829 addExpr(Inst, getImm());
830 }
831
Jim Grosbach70939ee2011-08-17 21:51:27 +0000832 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
833 assert(N == 1 && "Invalid number of operands!");
834 // The constant encodes as the immediate, except for 32, which encodes as
835 // zero.
836 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
837 unsigned Imm = CE->getValue();
838 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
839 }
840
Jim Grosbachf6c05252011-07-21 17:23:04 +0000841 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
842 assert(N == 1 && "Invalid number of operands!");
843 addExpr(Inst, getImm());
844 }
845
846 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
847 assert(N == 1 && "Invalid number of operands!");
848 // An ASR value of 32 encodes as 0, so that's how we want to add it to
849 // the instruction as well.
850 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
851 int Val = CE->getValue();
852 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
853 }
854
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000855 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
856 assert(N == 1 && "Invalid number of operands!");
857 addExpr(Inst, getImm());
858 }
859
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000860 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
861 assert(N == 1 && "Invalid number of operands!");
862 addExpr(Inst, getImm());
863 }
864
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000865 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
866 assert(N == 1 && "Invalid number of operands!");
867 addExpr(Inst, getImm());
868 }
869
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000870 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
871 assert(N == 1 && "Invalid number of operands!");
872 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
873 }
874
Jim Grosbach7ce05792011-08-03 23:50:40 +0000875 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
876 assert(N == 1 && "Invalid number of operands!");
877 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000878 }
879
Jim Grosbach7ce05792011-08-03 23:50:40 +0000880 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
881 assert(N == 3 && "Invalid number of operands!");
882 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
883 if (!Mem.OffsetRegNum) {
884 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
885 // Special case for #-0
886 if (Val == INT32_MIN) Val = 0;
887 if (Val < 0) Val = -Val;
888 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
889 } else {
890 // For register offset, we encode the shift type and negation flag
891 // here.
892 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +0000893 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000894 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000895 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
896 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
897 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000898 }
899
Jim Grosbach039c2e12011-08-04 23:01:30 +0000900 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
901 assert(N == 2 && "Invalid number of operands!");
902 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
903 assert(CE && "non-constant AM2OffsetImm operand!");
904 int32_t Val = CE->getValue();
905 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
906 // Special case for #-0
907 if (Val == INT32_MIN) Val = 0;
908 if (Val < 0) Val = -Val;
909 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
910 Inst.addOperand(MCOperand::CreateReg(0));
911 Inst.addOperand(MCOperand::CreateImm(Val));
912 }
913
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000914 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
915 assert(N == 3 && "Invalid number of operands!");
916 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
917 if (!Mem.OffsetRegNum) {
918 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
919 // Special case for #-0
920 if (Val == INT32_MIN) Val = 0;
921 if (Val < 0) Val = -Val;
922 Val = ARM_AM::getAM3Opc(AddSub, Val);
923 } else {
924 // For register offset, we encode the shift type and negation flag
925 // here.
926 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
927 }
928 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
929 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
930 Inst.addOperand(MCOperand::CreateImm(Val));
931 }
932
933 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
934 assert(N == 2 && "Invalid number of operands!");
935 if (Kind == PostIndexRegister) {
936 int32_t Val =
937 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
938 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
939 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +0000940 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000941 }
942
943 // Constant offset.
944 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
945 int32_t Val = CE->getValue();
946 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
947 // Special case for #-0
948 if (Val == INT32_MIN) Val = 0;
949 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +0000950 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000951 Inst.addOperand(MCOperand::CreateReg(0));
952 Inst.addOperand(MCOperand::CreateImm(Val));
953 }
954
Jim Grosbach7ce05792011-08-03 23:50:40 +0000955 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
956 assert(N == 2 && "Invalid number of operands!");
957 // The lower two bits are always zero and as such are not encoded.
958 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
959 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
960 // Special case for #-0
961 if (Val == INT32_MIN) Val = 0;
962 if (Val < 0) Val = -Val;
963 Val = ARM_AM::getAM5Opc(AddSub, Val);
964 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
965 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000966 }
967
Jim Grosbach7ce05792011-08-03 23:50:40 +0000968 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
969 assert(N == 2 && "Invalid number of operands!");
970 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
971 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
972 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000973 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000974
Jim Grosbach7ce05792011-08-03 23:50:40 +0000975 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
976 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +0000977 // If this is an immediate, it's a label reference.
978 if (Kind == Immediate) {
979 addExpr(Inst, getImm());
980 Inst.addOperand(MCOperand::CreateImm(0));
981 return;
982 }
983
984 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000985 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
986 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
987 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000988 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000989
Jim Grosbach7ce05792011-08-03 23:50:40 +0000990 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
991 assert(N == 3 && "Invalid number of operands!");
992 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000993 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000994 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
995 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
996 Inst.addOperand(MCOperand::CreateImm(Val));
997 }
998
999 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
1000 assert(N == 2 && "Invalid number of operands!");
1001 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1002 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1003 }
1004
Jim Grosbach60f91a32011-08-19 17:55:24 +00001005 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
1006 assert(N == 2 && "Invalid number of operands!");
1007 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1008 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1009 Inst.addOperand(MCOperand::CreateImm(Val));
1010 }
1011
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001012 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
1013 assert(N == 2 && "Invalid number of operands!");
1014 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0;
1015 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1016 Inst.addOperand(MCOperand::CreateImm(Val));
1017 }
1018
Jim Grosbachecd85892011-08-19 18:13:48 +00001019 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1020 assert(N == 2 && "Invalid number of operands!");
1021 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1022 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1023 Inst.addOperand(MCOperand::CreateImm(Val));
1024 }
1025
Jim Grosbach7ce05792011-08-03 23:50:40 +00001026 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1027 assert(N == 1 && "Invalid number of operands!");
1028 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1029 assert(CE && "non-constant post-idx-imm8 operand!");
1030 int Imm = CE->getValue();
1031 bool isAdd = Imm >= 0;
1032 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1033 Inst.addOperand(MCOperand::CreateImm(Imm));
1034 }
1035
1036 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1037 assert(N == 2 && "Invalid number of operands!");
1038 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001039 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1040 }
1041
1042 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1043 assert(N == 2 && "Invalid number of operands!");
1044 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1045 // The sign, shift type, and shift amount are encoded in a single operand
1046 // using the AM2 encoding helpers.
1047 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1048 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1049 PostIdxReg.ShiftTy);
1050 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001051 }
1052
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001053 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1054 assert(N == 1 && "Invalid number of operands!");
1055 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1056 }
1057
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001058 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1059 assert(N == 1 && "Invalid number of operands!");
1060 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1061 }
1062
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001063 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001064
Chris Lattner3a697562010-10-28 17:20:03 +00001065 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1066 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001067 Op->CC.Val = CC;
1068 Op->StartLoc = S;
1069 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001070 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001071 }
1072
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001073 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1074 ARMOperand *Op = new ARMOperand(CoprocNum);
1075 Op->Cop.Val = CopVal;
1076 Op->StartLoc = S;
1077 Op->EndLoc = S;
1078 return Op;
1079 }
1080
1081 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1082 ARMOperand *Op = new ARMOperand(CoprocReg);
1083 Op->Cop.Val = CopVal;
1084 Op->StartLoc = S;
1085 Op->EndLoc = S;
1086 return Op;
1087 }
1088
Jim Grosbachd67641b2010-12-06 18:21:12 +00001089 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1090 ARMOperand *Op = new ARMOperand(CCOut);
1091 Op->Reg.RegNum = RegNum;
1092 Op->StartLoc = S;
1093 Op->EndLoc = S;
1094 return Op;
1095 }
1096
Chris Lattner3a697562010-10-28 17:20:03 +00001097 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1098 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001099 Op->Tok.Data = Str.data();
1100 Op->Tok.Length = Str.size();
1101 Op->StartLoc = S;
1102 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001103 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001104 }
1105
Bill Wendling50d0f582010-11-18 23:43:05 +00001106 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001107 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001108 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001109 Op->StartLoc = S;
1110 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001111 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001112 }
1113
Jim Grosbache8606dc2011-07-13 17:50:29 +00001114 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1115 unsigned SrcReg,
1116 unsigned ShiftReg,
1117 unsigned ShiftImm,
1118 SMLoc S, SMLoc E) {
1119 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001120 Op->RegShiftedReg.ShiftTy = ShTy;
1121 Op->RegShiftedReg.SrcReg = SrcReg;
1122 Op->RegShiftedReg.ShiftReg = ShiftReg;
1123 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001124 Op->StartLoc = S;
1125 Op->EndLoc = E;
1126 return Op;
1127 }
1128
Owen Anderson92a20222011-07-21 18:54:16 +00001129 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1130 unsigned SrcReg,
1131 unsigned ShiftImm,
1132 SMLoc S, SMLoc E) {
1133 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001134 Op->RegShiftedImm.ShiftTy = ShTy;
1135 Op->RegShiftedImm.SrcReg = SrcReg;
1136 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001137 Op->StartLoc = S;
1138 Op->EndLoc = E;
1139 return Op;
1140 }
1141
Jim Grosbach580f4a92011-07-25 22:20:28 +00001142 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001143 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001144 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1145 Op->ShifterImm.isASR = isASR;
1146 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001147 Op->StartLoc = S;
1148 Op->EndLoc = E;
1149 return Op;
1150 }
1151
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001152 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1153 ARMOperand *Op = new ARMOperand(RotateImmediate);
1154 Op->RotImm.Imm = Imm;
1155 Op->StartLoc = S;
1156 Op->EndLoc = E;
1157 return Op;
1158 }
1159
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001160 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1161 SMLoc S, SMLoc E) {
1162 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1163 Op->Bitfield.LSB = LSB;
1164 Op->Bitfield.Width = Width;
1165 Op->StartLoc = S;
1166 Op->EndLoc = E;
1167 return Op;
1168 }
1169
Bill Wendling7729e062010-11-09 22:44:22 +00001170 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001171 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001172 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001173 KindTy Kind = RegisterList;
1174
Evan Cheng275944a2011-07-25 21:32:49 +00001175 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1176 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001177 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001178 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1179 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001180 Kind = SPRRegisterList;
1181
1182 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001183 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001184 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001185 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001186 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001187 Op->StartLoc = StartLoc;
1188 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001189 return Op;
1190 }
1191
Chris Lattner3a697562010-10-28 17:20:03 +00001192 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1193 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001194 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001195 Op->StartLoc = S;
1196 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001197 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001198 }
1199
Jim Grosbach7ce05792011-08-03 23:50:40 +00001200 static ARMOperand *CreateMem(unsigned BaseRegNum,
1201 const MCConstantExpr *OffsetImm,
1202 unsigned OffsetRegNum,
1203 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001204 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001205 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001206 SMLoc S, SMLoc E) {
1207 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001208 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001209 Op->Mem.OffsetImm = OffsetImm;
1210 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001211 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001212 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001213 Op->Mem.isNegative = isNegative;
1214 Op->StartLoc = S;
1215 Op->EndLoc = E;
1216 return Op;
1217 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001218
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001219 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1220 ARM_AM::ShiftOpc ShiftTy,
1221 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001222 SMLoc S, SMLoc E) {
1223 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1224 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001225 Op->PostIdxReg.isAdd = isAdd;
1226 Op->PostIdxReg.ShiftTy = ShiftTy;
1227 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001228 Op->StartLoc = S;
1229 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001230 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001231 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001232
1233 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1234 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1235 Op->MBOpt.Val = Opt;
1236 Op->StartLoc = S;
1237 Op->EndLoc = S;
1238 return Op;
1239 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001240
1241 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1242 ARMOperand *Op = new ARMOperand(ProcIFlags);
1243 Op->IFlags.Val = IFlags;
1244 Op->StartLoc = S;
1245 Op->EndLoc = S;
1246 return Op;
1247 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001248
1249 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1250 ARMOperand *Op = new ARMOperand(MSRMask);
1251 Op->MMask.Val = MMask;
1252 Op->StartLoc = S;
1253 Op->EndLoc = S;
1254 return Op;
1255 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001256};
1257
1258} // end anonymous namespace.
1259
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001260void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001261 switch (Kind) {
1262 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001263 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001264 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001265 case CCOut:
1266 OS << "<ccout " << getReg() << ">";
1267 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001268 case CoprocNum:
1269 OS << "<coprocessor number: " << getCoproc() << ">";
1270 break;
1271 case CoprocReg:
1272 OS << "<coprocessor register: " << getCoproc() << ">";
1273 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001274 case MSRMask:
1275 OS << "<mask: " << getMSRMask() << ">";
1276 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001277 case Immediate:
1278 getImm()->print(OS);
1279 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001280 case MemBarrierOpt:
1281 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1282 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001283 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001284 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001285 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001286 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001287 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001288 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001289 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1290 << PostIdxReg.RegNum;
1291 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1292 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1293 << PostIdxReg.ShiftImm;
1294 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001295 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001296 case ProcIFlags: {
1297 OS << "<ARM_PROC::";
1298 unsigned IFlags = getProcIFlags();
1299 for (int i=2; i >= 0; --i)
1300 if (IFlags & (1 << i))
1301 OS << ARM_PROC::IFlagsToString(1 << i);
1302 OS << ">";
1303 break;
1304 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001305 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001306 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001307 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001308 case ShifterImmediate:
1309 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1310 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001311 break;
1312 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001313 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001314 << RegShiftedReg.SrcReg
1315 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1316 << ", " << RegShiftedReg.ShiftReg << ", "
1317 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001318 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001319 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001320 case ShiftedImmediate:
1321 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001322 << RegShiftedImm.SrcReg
1323 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1324 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001325 << ">";
1326 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001327 case RotateImmediate:
1328 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1329 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001330 case BitfieldDescriptor:
1331 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1332 << ", width: " << Bitfield.Width << ">";
1333 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001334 case RegisterList:
1335 case DPRRegisterList:
1336 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001337 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001338
Bill Wendling5fa22a12010-11-09 23:28:44 +00001339 const SmallVectorImpl<unsigned> &RegList = getRegList();
1340 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001341 I = RegList.begin(), E = RegList.end(); I != E; ) {
1342 OS << *I;
1343 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001344 }
1345
1346 OS << ">";
1347 break;
1348 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001349 case Token:
1350 OS << "'" << getToken() << "'";
1351 break;
1352 }
1353}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001354
1355/// @name Auto-generated Match Functions
1356/// {
1357
1358static unsigned MatchRegisterName(StringRef Name);
1359
1360/// }
1361
Bob Wilson69df7232011-02-03 21:46:10 +00001362bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1363 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001364 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001365
1366 return (RegNo == (unsigned)-1);
1367}
1368
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001369/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001370/// and if it is a register name the token is eaten and the register number is
1371/// returned. Otherwise return -1.
1372///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001373int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001374 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001375 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001376
Chris Lattnere5658fa2010-10-30 04:09:10 +00001377 // FIXME: Validate register for the current architecture; we have to do
1378 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001379 std::string upperCase = Tok.getString().str();
1380 std::string lowerCase = LowercaseString(upperCase);
1381 unsigned RegNum = MatchRegisterName(lowerCase);
1382 if (!RegNum) {
1383 RegNum = StringSwitch<unsigned>(lowerCase)
1384 .Case("r13", ARM::SP)
1385 .Case("r14", ARM::LR)
1386 .Case("r15", ARM::PC)
1387 .Case("ip", ARM::R12)
1388 .Default(0);
1389 }
1390 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001391
Chris Lattnere5658fa2010-10-30 04:09:10 +00001392 Parser.Lex(); // Eat identifier token.
1393 return RegNum;
1394}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001395
Jim Grosbach19906722011-07-13 18:49:30 +00001396// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1397// If a recoverable error occurs, return 1. If an irrecoverable error
1398// occurs, return -1. An irrecoverable error is one where tokens have been
1399// consumed in the process of trying to parse the shifter (i.e., when it is
1400// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001401int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001402 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1403 SMLoc S = Parser.getTok().getLoc();
1404 const AsmToken &Tok = Parser.getTok();
1405 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1406
1407 std::string upperCase = Tok.getString().str();
1408 std::string lowerCase = LowercaseString(upperCase);
1409 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1410 .Case("lsl", ARM_AM::lsl)
1411 .Case("lsr", ARM_AM::lsr)
1412 .Case("asr", ARM_AM::asr)
1413 .Case("ror", ARM_AM::ror)
1414 .Case("rrx", ARM_AM::rrx)
1415 .Default(ARM_AM::no_shift);
1416
1417 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001418 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001419
Jim Grosbache8606dc2011-07-13 17:50:29 +00001420 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001421
Jim Grosbache8606dc2011-07-13 17:50:29 +00001422 // The source register for the shift has already been added to the
1423 // operand list, so we need to pop it off and combine it into the shifted
1424 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001425 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001426 if (!PrevOp->isReg())
1427 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1428 int SrcReg = PrevOp->getReg();
1429 int64_t Imm = 0;
1430 int ShiftReg = 0;
1431 if (ShiftTy == ARM_AM::rrx) {
1432 // RRX Doesn't have an explicit shift amount. The encoder expects
1433 // the shift register to be the same as the source register. Seems odd,
1434 // but OK.
1435 ShiftReg = SrcReg;
1436 } else {
1437 // Figure out if this is shifted by a constant or a register (for non-RRX).
1438 if (Parser.getTok().is(AsmToken::Hash)) {
1439 Parser.Lex(); // Eat hash.
1440 SMLoc ImmLoc = Parser.getTok().getLoc();
1441 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001442 if (getParser().ParseExpression(ShiftExpr)) {
1443 Error(ImmLoc, "invalid immediate shift value");
1444 return -1;
1445 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001446 // The expression must be evaluatable as an immediate.
1447 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001448 if (!CE) {
1449 Error(ImmLoc, "invalid immediate shift value");
1450 return -1;
1451 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001452 // Range check the immediate.
1453 // lsl, ror: 0 <= imm <= 31
1454 // lsr, asr: 0 <= imm <= 32
1455 Imm = CE->getValue();
1456 if (Imm < 0 ||
1457 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1458 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001459 Error(ImmLoc, "immediate shift value out of range");
1460 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001461 }
1462 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001463 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001464 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001465 if (ShiftReg == -1) {
1466 Error (L, "expected immediate or register in shift operand");
1467 return -1;
1468 }
1469 } else {
1470 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001471 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001472 return -1;
1473 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001474 }
1475
Owen Anderson92a20222011-07-21 18:54:16 +00001476 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1477 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001478 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001479 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001480 else
1481 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1482 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001483
Jim Grosbach19906722011-07-13 18:49:30 +00001484 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001485}
1486
1487
Bill Wendling50d0f582010-11-18 23:43:05 +00001488/// Try to parse a register name. The token must be an Identifier when called.
1489/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1490/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001491///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001492/// TODO this is likely to change to allow different register types and or to
1493/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001494bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001495tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001496 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001497 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001498 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001499 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001500
Bill Wendling50d0f582010-11-18 23:43:05 +00001501 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001502
Chris Lattnere5658fa2010-10-30 04:09:10 +00001503 const AsmToken &ExclaimTok = Parser.getTok();
1504 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001505 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1506 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001507 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001508 }
1509
Bill Wendling50d0f582010-11-18 23:43:05 +00001510 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001511}
1512
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001513/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1514/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1515/// "c5", ...
1516static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001517 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1518 // but efficient.
1519 switch (Name.size()) {
1520 default: break;
1521 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001522 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001523 return -1;
1524 switch (Name[1]) {
1525 default: return -1;
1526 case '0': return 0;
1527 case '1': return 1;
1528 case '2': return 2;
1529 case '3': return 3;
1530 case '4': return 4;
1531 case '5': return 5;
1532 case '6': return 6;
1533 case '7': return 7;
1534 case '8': return 8;
1535 case '9': return 9;
1536 }
1537 break;
1538 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001539 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001540 return -1;
1541 switch (Name[2]) {
1542 default: return -1;
1543 case '0': return 10;
1544 case '1': return 11;
1545 case '2': return 12;
1546 case '3': return 13;
1547 case '4': return 14;
1548 case '5': return 15;
1549 }
1550 break;
1551 }
1552
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001553 return -1;
1554}
1555
Jim Grosbach43904292011-07-25 20:14:50 +00001556/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001557/// token must be an Identifier when called, and if it is a coprocessor
1558/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001559ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001560parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001561 SMLoc S = Parser.getTok().getLoc();
1562 const AsmToken &Tok = Parser.getTok();
1563 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1564
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001565 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001566 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001567 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001568
1569 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001570 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001571 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001572}
1573
Jim Grosbach43904292011-07-25 20:14:50 +00001574/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001575/// token must be an Identifier when called, and if it is a coprocessor
1576/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001577ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001578parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001579 SMLoc S = Parser.getTok().getLoc();
1580 const AsmToken &Tok = Parser.getTok();
1581 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1582
1583 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1584 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001585 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001586
1587 Parser.Lex(); // Eat identifier token.
1588 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001589 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001590}
1591
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001592/// Parse a register list, return it if successful else return null. The first
1593/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001594bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001595parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001596 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001597 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001598 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001599
Bill Wendling7729e062010-11-09 22:44:22 +00001600 // Read the rest of the registers in the list.
1601 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001602 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001603
Bill Wendling7729e062010-11-09 22:44:22 +00001604 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001605 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001606 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001607
Sean Callanan18b83232010-01-19 21:44:56 +00001608 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001609 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001610 if (RegTok.isNot(AsmToken::Identifier)) {
1611 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001612 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001613 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001614
Jim Grosbach1355cf12011-07-26 17:10:22 +00001615 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001616 if (RegNum == -1) {
1617 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001618 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001619 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001620
Bill Wendlinge7176102010-11-06 22:36:58 +00001621 if (IsRange) {
1622 int Reg = PrevRegNum;
1623 do {
1624 ++Reg;
1625 Registers.push_back(std::make_pair(Reg, RegLoc));
1626 } while (Reg != RegNum);
1627 } else {
1628 Registers.push_back(std::make_pair(RegNum, RegLoc));
1629 }
1630
1631 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001632 } while (Parser.getTok().is(AsmToken::Comma) ||
1633 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001634
1635 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001636 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001637 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1638 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001639 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001640 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001641
Bill Wendlinge7176102010-11-06 22:36:58 +00001642 SMLoc E = RCurlyTok.getLoc();
1643 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001644
Bill Wendlinge7176102010-11-06 22:36:58 +00001645 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001646 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001647 RI = Registers.begin(), RE = Registers.end();
1648
Bill Wendling7caebff2011-01-12 21:20:59 +00001649 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001650 bool EmittedWarning = false;
1651
Bill Wendling7caebff2011-01-12 21:20:59 +00001652 DenseMap<unsigned, bool> RegMap;
1653 RegMap[HighRegNum] = true;
1654
Bill Wendlinge7176102010-11-06 22:36:58 +00001655 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001656 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001657 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001658
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001659 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001660 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001661 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001662 }
1663
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001664 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001665 Warning(RegInfo.second,
1666 "register not in ascending order in register list");
1667
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001668 RegMap[Reg] = true;
1669 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001670 }
1671
Bill Wendling50d0f582010-11-18 23:43:05 +00001672 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1673 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001674}
1675
Jim Grosbach43904292011-07-25 20:14:50 +00001676/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001677ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001678parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001679 SMLoc S = Parser.getTok().getLoc();
1680 const AsmToken &Tok = Parser.getTok();
1681 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1682 StringRef OptStr = Tok.getString();
1683
1684 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1685 .Case("sy", ARM_MB::SY)
1686 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001687 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001688 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001689 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001690 .Case("ishst", ARM_MB::ISHST)
1691 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001692 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001693 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001694 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001695 .Case("osh", ARM_MB::OSH)
1696 .Case("oshst", ARM_MB::OSHST)
1697 .Default(~0U);
1698
1699 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001700 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001701
1702 Parser.Lex(); // Eat identifier token.
1703 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001704 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001705}
1706
Jim Grosbach43904292011-07-25 20:14:50 +00001707/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001708ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001709parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001710 SMLoc S = Parser.getTok().getLoc();
1711 const AsmToken &Tok = Parser.getTok();
1712 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1713 StringRef IFlagsStr = Tok.getString();
1714
1715 unsigned IFlags = 0;
1716 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1717 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1718 .Case("a", ARM_PROC::A)
1719 .Case("i", ARM_PROC::I)
1720 .Case("f", ARM_PROC::F)
1721 .Default(~0U);
1722
1723 // If some specific iflag is already set, it means that some letter is
1724 // present more than once, this is not acceptable.
1725 if (Flag == ~0U || (IFlags & Flag))
1726 return MatchOperand_NoMatch;
1727
1728 IFlags |= Flag;
1729 }
1730
1731 Parser.Lex(); // Eat identifier token.
1732 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1733 return MatchOperand_Success;
1734}
1735
Jim Grosbach43904292011-07-25 20:14:50 +00001736/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001737ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001738parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001739 SMLoc S = Parser.getTok().getLoc();
1740 const AsmToken &Tok = Parser.getTok();
1741 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1742 StringRef Mask = Tok.getString();
1743
1744 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1745 size_t Start = 0, Next = Mask.find('_');
1746 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001747 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001748 if (Next != StringRef::npos)
1749 Flags = Mask.slice(Next+1, Mask.size());
1750
1751 // FlagsVal contains the complete mask:
1752 // 3-0: Mask
1753 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1754 unsigned FlagsVal = 0;
1755
1756 if (SpecReg == "apsr") {
1757 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001758 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001759 .Case("g", 0x4) // same as CPSR_s
1760 .Case("nzcvqg", 0xc) // same as CPSR_fs
1761 .Default(~0U);
1762
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001763 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001764 if (!Flags.empty())
1765 return MatchOperand_NoMatch;
1766 else
1767 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001768 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001769 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001770 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1771 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001772 for (int i = 0, e = Flags.size(); i != e; ++i) {
1773 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1774 .Case("c", 1)
1775 .Case("x", 2)
1776 .Case("s", 4)
1777 .Case("f", 8)
1778 .Default(~0U);
1779
1780 // If some specific flag is already set, it means that some letter is
1781 // present more than once, this is not acceptable.
1782 if (FlagsVal == ~0U || (FlagsVal & Flag))
1783 return MatchOperand_NoMatch;
1784 FlagsVal |= Flag;
1785 }
1786 } else // No match for special register.
1787 return MatchOperand_NoMatch;
1788
1789 // Special register without flags are equivalent to "fc" flags.
1790 if (!FlagsVal)
1791 FlagsVal = 0x9;
1792
1793 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1794 if (SpecReg == "spsr")
1795 FlagsVal |= 16;
1796
1797 Parser.Lex(); // Eat identifier token.
1798 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1799 return MatchOperand_Success;
1800}
1801
Jim Grosbachf6c05252011-07-21 17:23:04 +00001802ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1803parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1804 int Low, int High) {
1805 const AsmToken &Tok = Parser.getTok();
1806 if (Tok.isNot(AsmToken::Identifier)) {
1807 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1808 return MatchOperand_ParseFail;
1809 }
1810 StringRef ShiftName = Tok.getString();
1811 std::string LowerOp = LowercaseString(Op);
1812 std::string UpperOp = UppercaseString(Op);
1813 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1814 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1815 return MatchOperand_ParseFail;
1816 }
1817 Parser.Lex(); // Eat shift type token.
1818
1819 // There must be a '#' and a shift amount.
1820 if (Parser.getTok().isNot(AsmToken::Hash)) {
1821 Error(Parser.getTok().getLoc(), "'#' expected");
1822 return MatchOperand_ParseFail;
1823 }
1824 Parser.Lex(); // Eat hash token.
1825
1826 const MCExpr *ShiftAmount;
1827 SMLoc Loc = Parser.getTok().getLoc();
1828 if (getParser().ParseExpression(ShiftAmount)) {
1829 Error(Loc, "illegal expression");
1830 return MatchOperand_ParseFail;
1831 }
1832 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1833 if (!CE) {
1834 Error(Loc, "constant expression expected");
1835 return MatchOperand_ParseFail;
1836 }
1837 int Val = CE->getValue();
1838 if (Val < Low || Val > High) {
1839 Error(Loc, "immediate value out of range");
1840 return MatchOperand_ParseFail;
1841 }
1842
1843 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1844
1845 return MatchOperand_Success;
1846}
1847
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001848ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1849parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1850 const AsmToken &Tok = Parser.getTok();
1851 SMLoc S = Tok.getLoc();
1852 if (Tok.isNot(AsmToken::Identifier)) {
1853 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1854 return MatchOperand_ParseFail;
1855 }
1856 int Val = StringSwitch<int>(Tok.getString())
1857 .Case("be", 1)
1858 .Case("le", 0)
1859 .Default(-1);
1860 Parser.Lex(); // Eat the token.
1861
1862 if (Val == -1) {
1863 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1864 return MatchOperand_ParseFail;
1865 }
1866 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1867 getContext()),
1868 S, Parser.getTok().getLoc()));
1869 return MatchOperand_Success;
1870}
1871
Jim Grosbach580f4a92011-07-25 22:20:28 +00001872/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1873/// instructions. Legal values are:
1874/// lsl #n 'n' in [0,31]
1875/// asr #n 'n' in [1,32]
1876/// n == 32 encoded as n == 0.
1877ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1878parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1879 const AsmToken &Tok = Parser.getTok();
1880 SMLoc S = Tok.getLoc();
1881 if (Tok.isNot(AsmToken::Identifier)) {
1882 Error(S, "shift operator 'asr' or 'lsl' expected");
1883 return MatchOperand_ParseFail;
1884 }
1885 StringRef ShiftName = Tok.getString();
1886 bool isASR;
1887 if (ShiftName == "lsl" || ShiftName == "LSL")
1888 isASR = false;
1889 else if (ShiftName == "asr" || ShiftName == "ASR")
1890 isASR = true;
1891 else {
1892 Error(S, "shift operator 'asr' or 'lsl' expected");
1893 return MatchOperand_ParseFail;
1894 }
1895 Parser.Lex(); // Eat the operator.
1896
1897 // A '#' and a shift amount.
1898 if (Parser.getTok().isNot(AsmToken::Hash)) {
1899 Error(Parser.getTok().getLoc(), "'#' expected");
1900 return MatchOperand_ParseFail;
1901 }
1902 Parser.Lex(); // Eat hash token.
1903
1904 const MCExpr *ShiftAmount;
1905 SMLoc E = Parser.getTok().getLoc();
1906 if (getParser().ParseExpression(ShiftAmount)) {
1907 Error(E, "malformed shift expression");
1908 return MatchOperand_ParseFail;
1909 }
1910 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1911 if (!CE) {
1912 Error(E, "shift amount must be an immediate");
1913 return MatchOperand_ParseFail;
1914 }
1915
1916 int64_t Val = CE->getValue();
1917 if (isASR) {
1918 // Shift amount must be in [1,32]
1919 if (Val < 1 || Val > 32) {
1920 Error(E, "'asr' shift amount must be in range [1,32]");
1921 return MatchOperand_ParseFail;
1922 }
1923 // asr #32 encoded as asr #0.
1924 if (Val == 32) Val = 0;
1925 } else {
1926 // Shift amount must be in [1,32]
1927 if (Val < 0 || Val > 31) {
1928 Error(E, "'lsr' shift amount must be in range [0,31]");
1929 return MatchOperand_ParseFail;
1930 }
1931 }
1932
1933 E = Parser.getTok().getLoc();
1934 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1935
1936 return MatchOperand_Success;
1937}
1938
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001939/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1940/// of instructions. Legal values are:
1941/// ror #n 'n' in {0, 8, 16, 24}
1942ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1943parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1944 const AsmToken &Tok = Parser.getTok();
1945 SMLoc S = Tok.getLoc();
1946 if (Tok.isNot(AsmToken::Identifier)) {
1947 Error(S, "rotate operator 'ror' expected");
1948 return MatchOperand_ParseFail;
1949 }
1950 StringRef ShiftName = Tok.getString();
1951 if (ShiftName != "ror" && ShiftName != "ROR") {
1952 Error(S, "rotate operator 'ror' expected");
1953 return MatchOperand_ParseFail;
1954 }
1955 Parser.Lex(); // Eat the operator.
1956
1957 // A '#' and a rotate amount.
1958 if (Parser.getTok().isNot(AsmToken::Hash)) {
1959 Error(Parser.getTok().getLoc(), "'#' expected");
1960 return MatchOperand_ParseFail;
1961 }
1962 Parser.Lex(); // Eat hash token.
1963
1964 const MCExpr *ShiftAmount;
1965 SMLoc E = Parser.getTok().getLoc();
1966 if (getParser().ParseExpression(ShiftAmount)) {
1967 Error(E, "malformed rotate expression");
1968 return MatchOperand_ParseFail;
1969 }
1970 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1971 if (!CE) {
1972 Error(E, "rotate amount must be an immediate");
1973 return MatchOperand_ParseFail;
1974 }
1975
1976 int64_t Val = CE->getValue();
1977 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1978 // normally, zero is represented in asm by omitting the rotate operand
1979 // entirely.
1980 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1981 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1982 return MatchOperand_ParseFail;
1983 }
1984
1985 E = Parser.getTok().getLoc();
1986 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1987
1988 return MatchOperand_Success;
1989}
1990
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001991ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1992parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1993 SMLoc S = Parser.getTok().getLoc();
1994 // The bitfield descriptor is really two operands, the LSB and the width.
1995 if (Parser.getTok().isNot(AsmToken::Hash)) {
1996 Error(Parser.getTok().getLoc(), "'#' expected");
1997 return MatchOperand_ParseFail;
1998 }
1999 Parser.Lex(); // Eat hash token.
2000
2001 const MCExpr *LSBExpr;
2002 SMLoc E = Parser.getTok().getLoc();
2003 if (getParser().ParseExpression(LSBExpr)) {
2004 Error(E, "malformed immediate expression");
2005 return MatchOperand_ParseFail;
2006 }
2007 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
2008 if (!CE) {
2009 Error(E, "'lsb' operand must be an immediate");
2010 return MatchOperand_ParseFail;
2011 }
2012
2013 int64_t LSB = CE->getValue();
2014 // The LSB must be in the range [0,31]
2015 if (LSB < 0 || LSB > 31) {
2016 Error(E, "'lsb' operand must be in the range [0,31]");
2017 return MatchOperand_ParseFail;
2018 }
2019 E = Parser.getTok().getLoc();
2020
2021 // Expect another immediate operand.
2022 if (Parser.getTok().isNot(AsmToken::Comma)) {
2023 Error(Parser.getTok().getLoc(), "too few operands");
2024 return MatchOperand_ParseFail;
2025 }
2026 Parser.Lex(); // Eat hash token.
2027 if (Parser.getTok().isNot(AsmToken::Hash)) {
2028 Error(Parser.getTok().getLoc(), "'#' expected");
2029 return MatchOperand_ParseFail;
2030 }
2031 Parser.Lex(); // Eat hash token.
2032
2033 const MCExpr *WidthExpr;
2034 if (getParser().ParseExpression(WidthExpr)) {
2035 Error(E, "malformed immediate expression");
2036 return MatchOperand_ParseFail;
2037 }
2038 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2039 if (!CE) {
2040 Error(E, "'width' operand must be an immediate");
2041 return MatchOperand_ParseFail;
2042 }
2043
2044 int64_t Width = CE->getValue();
2045 // The LSB must be in the range [1,32-lsb]
2046 if (Width < 1 || Width > 32 - LSB) {
2047 Error(E, "'width' operand must be in the range [1,32-lsb]");
2048 return MatchOperand_ParseFail;
2049 }
2050 E = Parser.getTok().getLoc();
2051
2052 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2053
2054 return MatchOperand_Success;
2055}
2056
Jim Grosbach7ce05792011-08-03 23:50:40 +00002057ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2058parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2059 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002060 // postidx_reg := '+' register {, shift}
2061 // | '-' register {, shift}
2062 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002063
2064 // This method must return MatchOperand_NoMatch without consuming any tokens
2065 // in the case where there is no match, as other alternatives take other
2066 // parse methods.
2067 AsmToken Tok = Parser.getTok();
2068 SMLoc S = Tok.getLoc();
2069 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002070 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002071 int Reg = -1;
2072 if (Tok.is(AsmToken::Plus)) {
2073 Parser.Lex(); // Eat the '+' token.
2074 haveEaten = true;
2075 } else if (Tok.is(AsmToken::Minus)) {
2076 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002077 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002078 haveEaten = true;
2079 }
2080 if (Parser.getTok().is(AsmToken::Identifier))
2081 Reg = tryParseRegister();
2082 if (Reg == -1) {
2083 if (!haveEaten)
2084 return MatchOperand_NoMatch;
2085 Error(Parser.getTok().getLoc(), "register expected");
2086 return MatchOperand_ParseFail;
2087 }
2088 SMLoc E = Parser.getTok().getLoc();
2089
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002090 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2091 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002092 if (Parser.getTok().is(AsmToken::Comma)) {
2093 Parser.Lex(); // Eat the ','.
2094 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2095 return MatchOperand_ParseFail;
2096 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002097
2098 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2099 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002100
2101 return MatchOperand_Success;
2102}
2103
Jim Grosbach251bf252011-08-10 21:56:18 +00002104ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2105parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2106 // Check for a post-index addressing register operand. Specifically:
2107 // am3offset := '+' register
2108 // | '-' register
2109 // | register
2110 // | # imm
2111 // | # + imm
2112 // | # - imm
2113
2114 // This method must return MatchOperand_NoMatch without consuming any tokens
2115 // in the case where there is no match, as other alternatives take other
2116 // parse methods.
2117 AsmToken Tok = Parser.getTok();
2118 SMLoc S = Tok.getLoc();
2119
2120 // Do immediates first, as we always parse those if we have a '#'.
2121 if (Parser.getTok().is(AsmToken::Hash)) {
2122 Parser.Lex(); // Eat the '#'.
2123 // Explicitly look for a '-', as we need to encode negative zero
2124 // differently.
2125 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2126 const MCExpr *Offset;
2127 if (getParser().ParseExpression(Offset))
2128 return MatchOperand_ParseFail;
2129 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2130 if (!CE) {
2131 Error(S, "constant expression expected");
2132 return MatchOperand_ParseFail;
2133 }
2134 SMLoc E = Tok.getLoc();
2135 // Negative zero is encoded as the flag value INT32_MIN.
2136 int32_t Val = CE->getValue();
2137 if (isNegative && Val == 0)
2138 Val = INT32_MIN;
2139
2140 Operands.push_back(
2141 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2142
2143 return MatchOperand_Success;
2144 }
2145
2146
2147 bool haveEaten = false;
2148 bool isAdd = true;
2149 int Reg = -1;
2150 if (Tok.is(AsmToken::Plus)) {
2151 Parser.Lex(); // Eat the '+' token.
2152 haveEaten = true;
2153 } else if (Tok.is(AsmToken::Minus)) {
2154 Parser.Lex(); // Eat the '-' token.
2155 isAdd = false;
2156 haveEaten = true;
2157 }
2158 if (Parser.getTok().is(AsmToken::Identifier))
2159 Reg = tryParseRegister();
2160 if (Reg == -1) {
2161 if (!haveEaten)
2162 return MatchOperand_NoMatch;
2163 Error(Parser.getTok().getLoc(), "register expected");
2164 return MatchOperand_ParseFail;
2165 }
2166 SMLoc E = Parser.getTok().getLoc();
2167
2168 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2169 0, S, E));
2170
2171 return MatchOperand_Success;
2172}
2173
Jim Grosbach1355cf12011-07-26 17:10:22 +00002174/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002175/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2176/// when they refer multiple MIOperands inside a single one.
2177bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002178cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002179 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2180 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2181
2182 // Create a writeback register dummy placeholder.
2183 Inst.addOperand(MCOperand::CreateImm(0));
2184
Jim Grosbach7ce05792011-08-03 23:50:40 +00002185 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002186 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2187 return true;
2188}
2189
Jim Grosbach548340c2011-08-11 19:22:40 +00002190/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2191/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2192/// when they refer multiple MIOperands inside a single one.
2193bool ARMAsmParser::
2194cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2195 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2196 // Create a writeback register dummy placeholder.
2197 Inst.addOperand(MCOperand::CreateImm(0));
2198 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2199 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2200 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2201 return true;
2202}
2203
Jim Grosbach1355cf12011-07-26 17:10:22 +00002204/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002205/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2206/// when they refer multiple MIOperands inside a single one.
2207bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002208cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002209 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2210 // Create a writeback register dummy placeholder.
2211 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002212 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2213 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2214 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002215 return true;
2216}
2217
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002218/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2219/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2220/// when they refer multiple MIOperands inside a single one.
2221bool ARMAsmParser::
2222cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2223 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2224 // Create a writeback register dummy placeholder.
2225 Inst.addOperand(MCOperand::CreateImm(0));
2226 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2227 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2228 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2229 return true;
2230}
2231
Jim Grosbach7ce05792011-08-03 23:50:40 +00002232/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2233/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2234/// when they refer multiple MIOperands inside a single one.
2235bool ARMAsmParser::
2236cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2237 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2238 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002239 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002240 // Create a writeback register dummy placeholder.
2241 Inst.addOperand(MCOperand::CreateImm(0));
2242 // addr
2243 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2244 // offset
2245 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2246 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002247 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2248 return true;
2249}
2250
Jim Grosbach7ce05792011-08-03 23:50:40 +00002251/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002252/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2253/// when they refer multiple MIOperands inside a single one.
2254bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002255cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2256 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2257 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002258 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002259 // Create a writeback register dummy placeholder.
2260 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002261 // addr
2262 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2263 // offset
2264 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2265 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002266 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2267 return true;
2268}
2269
Jim Grosbach7ce05792011-08-03 23:50:40 +00002270/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002271/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2272/// when they refer multiple MIOperands inside a single one.
2273bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002274cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2275 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002276 // Create a writeback register dummy placeholder.
2277 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002278 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002279 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002280 // addr
2281 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2282 // offset
2283 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2284 // pred
2285 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2286 return true;
2287}
2288
2289/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2290/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2291/// when they refer multiple MIOperands inside a single one.
2292bool ARMAsmParser::
2293cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2294 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2295 // Create a writeback register dummy placeholder.
2296 Inst.addOperand(MCOperand::CreateImm(0));
2297 // Rt
2298 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2299 // addr
2300 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2301 // offset
2302 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2303 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002304 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2305 return true;
2306}
2307
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002308/// cvtLdrdPre - Convert parsed operands to MCInst.
2309/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2310/// when they refer multiple MIOperands inside a single one.
2311bool ARMAsmParser::
2312cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2313 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2314 // Rt, Rt2
2315 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2316 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2317 // Create a writeback register dummy placeholder.
2318 Inst.addOperand(MCOperand::CreateImm(0));
2319 // addr
2320 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2321 // pred
2322 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2323 return true;
2324}
2325
Jim Grosbach14605d12011-08-11 20:28:23 +00002326/// cvtStrdPre - Convert parsed operands to MCInst.
2327/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2328/// when they refer multiple MIOperands inside a single one.
2329bool ARMAsmParser::
2330cvtStrdPre(MCInst &Inst, unsigned Opcode,
2331 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2332 // Create a writeback register dummy placeholder.
2333 Inst.addOperand(MCOperand::CreateImm(0));
2334 // Rt, Rt2
2335 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2336 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2337 // addr
2338 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2339 // pred
2340 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2341 return true;
2342}
2343
Jim Grosbach623a4542011-08-10 22:42:16 +00002344/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2345/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2346/// when they refer multiple MIOperands inside a single one.
2347bool ARMAsmParser::
2348cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2349 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2350 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2351 // Create a writeback register dummy placeholder.
2352 Inst.addOperand(MCOperand::CreateImm(0));
2353 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2354 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2355 return true;
2356}
2357
2358
Bill Wendlinge7176102010-11-06 22:36:58 +00002359/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002360/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002361bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002362parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002363 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002364 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002365 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002366 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002367 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002368
Sean Callanan18b83232010-01-19 21:44:56 +00002369 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002370 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002371 if (BaseRegNum == -1)
2372 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002373
Daniel Dunbar05710932011-01-18 05:34:17 +00002374 // The next token must either be a comma or a closing bracket.
2375 const AsmToken &Tok = Parser.getTok();
2376 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002377 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002378
Jim Grosbach7ce05792011-08-03 23:50:40 +00002379 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002380 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002381 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002382
Jim Grosbach7ce05792011-08-03 23:50:40 +00002383 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2384 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002385
Jim Grosbach7ce05792011-08-03 23:50:40 +00002386 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002387 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002388
Jim Grosbach7ce05792011-08-03 23:50:40 +00002389 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2390 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002391
Jim Grosbach7ce05792011-08-03 23:50:40 +00002392 // If we have a '#' it's an immediate offset, else assume it's a register
2393 // offset.
2394 if (Parser.getTok().is(AsmToken::Hash)) {
2395 Parser.Lex(); // Eat the '#'.
2396 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002397
Jim Grosbach7ce05792011-08-03 23:50:40 +00002398 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002399
Jim Grosbach7ce05792011-08-03 23:50:40 +00002400 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002401 if (getParser().ParseExpression(Offset))
2402 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002403
2404 // The expression has to be a constant. Memory references with relocations
2405 // don't come through here, as they use the <label> forms of the relevant
2406 // instructions.
2407 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2408 if (!CE)
2409 return Error (E, "constant expression expected");
2410
2411 // Now we should have the closing ']'
2412 E = Parser.getTok().getLoc();
2413 if (Parser.getTok().isNot(AsmToken::RBrac))
2414 return Error(E, "']' expected");
2415 Parser.Lex(); // Eat right bracket token.
2416
2417 // Don't worry about range checking the value here. That's handled by
2418 // the is*() predicates.
2419 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2420 ARM_AM::no_shift, 0, false, S,E));
2421
2422 // If there's a pre-indexing writeback marker, '!', just add it as a token
2423 // operand.
2424 if (Parser.getTok().is(AsmToken::Exclaim)) {
2425 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2426 Parser.Lex(); // Eat the '!'.
2427 }
2428
2429 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002430 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002431
2432 // The register offset is optionally preceded by a '+' or '-'
2433 bool isNegative = false;
2434 if (Parser.getTok().is(AsmToken::Minus)) {
2435 isNegative = true;
2436 Parser.Lex(); // Eat the '-'.
2437 } else if (Parser.getTok().is(AsmToken::Plus)) {
2438 // Nothing to do.
2439 Parser.Lex(); // Eat the '+'.
2440 }
2441
2442 E = Parser.getTok().getLoc();
2443 int OffsetRegNum = tryParseRegister();
2444 if (OffsetRegNum == -1)
2445 return Error(E, "register expected");
2446
2447 // If there's a shift operator, handle it.
2448 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002449 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002450 if (Parser.getTok().is(AsmToken::Comma)) {
2451 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002452 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002453 return true;
2454 }
2455
2456 // Now we should have the closing ']'
2457 E = Parser.getTok().getLoc();
2458 if (Parser.getTok().isNot(AsmToken::RBrac))
2459 return Error(E, "']' expected");
2460 Parser.Lex(); // Eat right bracket token.
2461
2462 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002463 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002464 S, E));
2465
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002466 // If there's a pre-indexing writeback marker, '!', just add it as a token
2467 // operand.
2468 if (Parser.getTok().is(AsmToken::Exclaim)) {
2469 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2470 Parser.Lex(); // Eat the '!'.
2471 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002472
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002473 return false;
2474}
2475
Jim Grosbach7ce05792011-08-03 23:50:40 +00002476/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002477/// ( lsl | lsr | asr | ror ) , # shift_amount
2478/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002479/// return true if it parses a shift otherwise it returns false.
2480bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2481 unsigned &Amount) {
2482 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002483 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002484 if (Tok.isNot(AsmToken::Identifier))
2485 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002486 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002487 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002488 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002489 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002490 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002491 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002492 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002493 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002494 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002495 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002496 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002497 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002498 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002499 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002500
Jim Grosbach7ce05792011-08-03 23:50:40 +00002501 // rrx stands alone.
2502 Amount = 0;
2503 if (St != ARM_AM::rrx) {
2504 Loc = Parser.getTok().getLoc();
2505 // A '#' and a shift amount.
2506 const AsmToken &HashTok = Parser.getTok();
2507 if (HashTok.isNot(AsmToken::Hash))
2508 return Error(HashTok.getLoc(), "'#' expected");
2509 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002510
Jim Grosbach7ce05792011-08-03 23:50:40 +00002511 const MCExpr *Expr;
2512 if (getParser().ParseExpression(Expr))
2513 return true;
2514 // Range check the immediate.
2515 // lsl, ror: 0 <= imm <= 31
2516 // lsr, asr: 0 <= imm <= 32
2517 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2518 if (!CE)
2519 return Error(Loc, "shift amount must be an immediate");
2520 int64_t Imm = CE->getValue();
2521 if (Imm < 0 ||
2522 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2523 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2524 return Error(Loc, "immediate shift value out of range");
2525 Amount = Imm;
2526 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002527
2528 return false;
2529}
2530
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002531/// Parse a arm instruction operand. For now this parses the operand regardless
2532/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002533bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002534 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002535 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002536
2537 // Check if the current operand has a custom associated parser, if so, try to
2538 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002539 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2540 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002541 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002542 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2543 // there was a match, but an error occurred, in which case, just return that
2544 // the operand parsing failed.
2545 if (ResTy == MatchOperand_ParseFail)
2546 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002547
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002548 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002549 default:
2550 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002551 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002552 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002553 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002554 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002555 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002556 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002557 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002558 else if (Res == -1) // irrecoverable error
2559 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002560
2561 // Fall though for the Identifier case that is not a register or a
2562 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002563 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002564 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2565 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002566 // This was not a register so parse other operands that start with an
2567 // identifier (like labels) as expressions and create them as immediates.
2568 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002569 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002570 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002571 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002572 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002573 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2574 return false;
2575 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002576 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002577 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002578 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002579 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002580 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002581 // #42 -> immediate.
2582 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002583 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002584 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002585 const MCExpr *ImmVal;
2586 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002587 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002588 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002589 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2590 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002591 case AsmToken::Colon: {
2592 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002593 // FIXME: Check it's an expression prefix,
2594 // e.g. (FOO - :lower16:BAR) isn't legal.
2595 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002596 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002597 return true;
2598
Evan Cheng75972122011-01-13 07:58:56 +00002599 const MCExpr *SubExprVal;
2600 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002601 return true;
2602
Evan Cheng75972122011-01-13 07:58:56 +00002603 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2604 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002605 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002606 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002607 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002608 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002609 }
2610}
2611
Jim Grosbach1355cf12011-07-26 17:10:22 +00002612// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002613// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002614bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002615 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002616
2617 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002618 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002619 Parser.Lex(); // Eat ':'
2620
2621 if (getLexer().isNot(AsmToken::Identifier)) {
2622 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2623 return true;
2624 }
2625
2626 StringRef IDVal = Parser.getTok().getIdentifier();
2627 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002628 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002629 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002630 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002631 } else {
2632 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2633 return true;
2634 }
2635 Parser.Lex();
2636
2637 if (getLexer().isNot(AsmToken::Colon)) {
2638 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2639 return true;
2640 }
2641 Parser.Lex(); // Eat the last ':'
2642 return false;
2643}
2644
2645const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002646ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002647 MCSymbolRefExpr::VariantKind Variant) {
2648 // Recurse over the given expression, rebuilding it to apply the given variant
2649 // to the leftmost symbol.
2650 if (Variant == MCSymbolRefExpr::VK_None)
2651 return E;
2652
2653 switch (E->getKind()) {
2654 case MCExpr::Target:
2655 llvm_unreachable("Can't handle target expr yet");
2656 case MCExpr::Constant:
2657 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2658
2659 case MCExpr::SymbolRef: {
2660 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2661
2662 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2663 return 0;
2664
2665 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2666 }
2667
2668 case MCExpr::Unary:
2669 llvm_unreachable("Can't handle unary expressions yet");
2670
2671 case MCExpr::Binary: {
2672 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002673 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002674 const MCExpr *RHS = BE->getRHS();
2675 if (!LHS)
2676 return 0;
2677
2678 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2679 }
2680 }
2681
2682 assert(0 && "Invalid expression kind!");
2683 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002684}
2685
Daniel Dunbar352e1482011-01-11 15:59:50 +00002686/// \brief Given a mnemonic, split out possible predication code and carry
2687/// setting letters to form a canonical mnemonic and flags.
2688//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002689// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002690StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002691 unsigned &PredicationCode,
2692 bool &CarrySetting,
2693 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002694 PredicationCode = ARMCC::AL;
2695 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002696 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002697
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002698 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002699 //
2700 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002701 if ((Mnemonic == "movs" && isThumb()) ||
2702 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2703 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2704 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2705 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2706 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2707 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2708 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002709 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002710
Jim Grosbach3f00e312011-07-11 17:09:57 +00002711 // First, split out any predication code. Ignore mnemonics we know aren't
2712 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002713 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002714 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach49f2ced2011-07-27 22:01:42 +00002715 Mnemonic != "umlals" && Mnemonic != "umulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002716 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2717 .Case("eq", ARMCC::EQ)
2718 .Case("ne", ARMCC::NE)
2719 .Case("hs", ARMCC::HS)
2720 .Case("cs", ARMCC::HS)
2721 .Case("lo", ARMCC::LO)
2722 .Case("cc", ARMCC::LO)
2723 .Case("mi", ARMCC::MI)
2724 .Case("pl", ARMCC::PL)
2725 .Case("vs", ARMCC::VS)
2726 .Case("vc", ARMCC::VC)
2727 .Case("hi", ARMCC::HI)
2728 .Case("ls", ARMCC::LS)
2729 .Case("ge", ARMCC::GE)
2730 .Case("lt", ARMCC::LT)
2731 .Case("gt", ARMCC::GT)
2732 .Case("le", ARMCC::LE)
2733 .Case("al", ARMCC::AL)
2734 .Default(~0U);
2735 if (CC != ~0U) {
2736 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2737 PredicationCode = CC;
2738 }
Bill Wendling52925b62010-10-29 23:50:21 +00002739 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002740
Daniel Dunbar352e1482011-01-11 15:59:50 +00002741 // Next, determine if we have a carry setting bit. We explicitly ignore all
2742 // the instructions we know end in 's'.
2743 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00002744 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002745 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2746 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2747 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002748 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2749 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002750 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2751 CarrySetting = true;
2752 }
2753
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002754 // The "cps" instruction can have a interrupt mode operand which is glued into
2755 // the mnemonic. Check if this is the case, split it and parse the imod op
2756 if (Mnemonic.startswith("cps")) {
2757 // Split out any imod code.
2758 unsigned IMod =
2759 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2760 .Case("ie", ARM_PROC::IE)
2761 .Case("id", ARM_PROC::ID)
2762 .Default(~0U);
2763 if (IMod != ~0U) {
2764 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2765 ProcessorIMod = IMod;
2766 }
2767 }
2768
Daniel Dunbar352e1482011-01-11 15:59:50 +00002769 return Mnemonic;
2770}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002771
2772/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2773/// inclusion of carry set or predication code operands.
2774//
2775// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002776void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002777getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002778 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002779 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2780 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2781 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2782 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002783 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002784 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2785 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002786 Mnemonic == "eor" || Mnemonic == "smlal" ||
Jim Grosbach194bd892011-08-16 22:20:01 +00002787 // FIXME: We need a better way. This really confused Thumb2
2788 // parsing for 'mov'.
Evan Chengebdeeab2011-07-08 01:53:10 +00002789 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002790 CanAcceptCarrySet = true;
2791 } else {
2792 CanAcceptCarrySet = false;
2793 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002794
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002795 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2796 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2797 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2798 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002799 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002800 Mnemonic == "setend" ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002801 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002802 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2803 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002804 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002805 CanAcceptPredicationCode = false;
2806 } else {
2807 CanAcceptPredicationCode = true;
2808 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002809
Evan Chengebdeeab2011-07-08 01:53:10 +00002810 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002811 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002812 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002813 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002814}
2815
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002816bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
2817 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2818
2819 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2820 // another does not. Specifically, the MOVW instruction does not. So we
2821 // special case it here and remove the defaulted (non-setting) cc_out
2822 // operand if that's the instruction we're trying to match.
2823 //
2824 // We do this as post-processing of the explicit operands rather than just
2825 // conditionally adding the cc_out in the first place because we need
2826 // to check the type of the parsed immediate operand.
2827 if (Mnemonic == "mov" && Operands.size() > 4 &&
2828 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
2829 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2830 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2831 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00002832
2833 // Register-register 'add' for thumb does not have a cc_out operand
2834 // when there are only two register operands.
2835 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
2836 static_cast<ARMOperand*>(Operands[3])->isReg() &&
2837 static_cast<ARMOperand*>(Operands[4])->isReg() &&
2838 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2839 return true;
2840
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002841 return false;
2842}
2843
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002844/// Parse an arm instruction mnemonic followed by its operands.
2845bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2846 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2847 // Create the leading tokens for the mnemonic, split by '.' characters.
2848 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002849 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002850
Daniel Dunbar352e1482011-01-11 15:59:50 +00002851 // Split out the predication code and carry setting flag from the mnemonic.
2852 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002853 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002854 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002855 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002856 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002857
Jim Grosbachffa32252011-07-19 19:13:28 +00002858 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2859
2860 // FIXME: This is all a pretty gross hack. We should automatically handle
2861 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002862
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002863 // Next, add the CCOut and ConditionCode operands, if needed.
2864 //
2865 // For mnemonics which can ever incorporate a carry setting bit or predication
2866 // code, our matching model involves us always generating CCOut and
2867 // ConditionCode operands to match the mnemonic "as written" and then we let
2868 // the matcher deal with finding the right instruction or generating an
2869 // appropriate error.
2870 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002871 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002872
Jim Grosbach33c16a22011-07-14 22:04:21 +00002873 // If we had a carry-set on an instruction that can't do that, issue an
2874 // error.
2875 if (!CanAcceptCarrySet && CarrySetting) {
2876 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002877 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002878 "' can not set flags, but 's' suffix specified");
2879 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002880 // If we had a predication code on an instruction that can't do that, issue an
2881 // error.
2882 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2883 Parser.EatToEndOfStatement();
2884 return Error(NameLoc, "instruction '" + Mnemonic +
2885 "' is not predicable, but condition code specified");
2886 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002887
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002888 // Add the carry setting operand, if necessary.
2889 //
2890 // FIXME: It would be awesome if we could somehow invent a location such that
2891 // match errors on this operand would print a nice diagnostic about how the
2892 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002893 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002894 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2895 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002896
2897 // Add the predication code operand, if necessary.
2898 if (CanAcceptPredicationCode) {
2899 Operands.push_back(ARMOperand::CreateCondCode(
2900 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002901 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002902
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002903 // Add the processor imod operand, if necessary.
2904 if (ProcessorIMod) {
2905 Operands.push_back(ARMOperand::CreateImm(
2906 MCConstantExpr::Create(ProcessorIMod, getContext()),
2907 NameLoc, NameLoc));
2908 } else {
2909 // This mnemonic can't ever accept a imod, but the user wrote
2910 // one (or misspelled another mnemonic).
2911
2912 // FIXME: Issue a nice error.
2913 }
2914
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002915 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002916 while (Next != StringRef::npos) {
2917 Start = Next;
2918 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002919 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002920
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002921 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002922 }
2923
2924 // Read the remaining operands.
2925 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002926 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002927 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002928 Parser.EatToEndOfStatement();
2929 return true;
2930 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002931
2932 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002933 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002934
2935 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002936 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002937 Parser.EatToEndOfStatement();
2938 return true;
2939 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002940 }
2941 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002942
Chris Lattnercbf8a982010-09-11 16:18:25 +00002943 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2944 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002945 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002946 }
Bill Wendling146018f2010-11-06 21:42:12 +00002947
Chris Lattner34e53142010-09-08 05:10:46 +00002948 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002949
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002950 // Some instructions, mostly Thumb, have forms for the same mnemonic that
2951 // do and don't have a cc_out optional-def operand. With some spot-checks
2952 // of the operand list, we can figure out which variant we're trying to
2953 // parse and adjust accordingly before actually matching. Reason number
2954 // #317 the table driven matcher doesn't fit well with the ARM instruction
2955 // set.
2956 if (shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002957 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2958 Operands.erase(Operands.begin() + 1);
2959 delete Op;
2960 }
2961
Jim Grosbachcf121c32011-07-28 21:57:55 +00002962 // ARM mode 'blx' need special handling, as the register operand version
2963 // is predicable, but the label operand version is not. So, we can't rely
2964 // on the Mnemonic based checking to correctly figure out when to put
2965 // a CondCode operand in the list. If we're trying to match the label
2966 // version, remove the CondCode operand here.
2967 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
2968 static_cast<ARMOperand*>(Operands[2])->isImm()) {
2969 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2970 Operands.erase(Operands.begin() + 1);
2971 delete Op;
2972 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00002973
2974 // The vector-compare-to-zero instructions have a literal token "#0" at
2975 // the end that comes to here as an immediate operand. Convert it to a
2976 // token to play nicely with the matcher.
2977 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
2978 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
2979 static_cast<ARMOperand*>(Operands[5])->isImm()) {
2980 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
2981 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
2982 if (CE && CE->getValue() == 0) {
2983 Operands.erase(Operands.begin() + 5);
2984 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
2985 delete Op;
2986 }
2987 }
Chris Lattner98986712010-01-14 22:21:20 +00002988 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002989}
2990
Jim Grosbach189610f2011-07-26 18:25:39 +00002991// Validate context-sensitive operand constraints.
2992// FIXME: We would really like to be able to tablegen'erate this.
2993bool ARMAsmParser::
2994validateInstruction(MCInst &Inst,
2995 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2996 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002997 case ARM::LDRD:
2998 case ARM::LDRD_PRE:
2999 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003000 case ARM::LDREXD: {
3001 // Rt2 must be Rt + 1.
3002 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3003 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3004 if (Rt2 != Rt + 1)
3005 return Error(Operands[3]->getStartLoc(),
3006 "destination operands must be sequential");
3007 return false;
3008 }
Jim Grosbach14605d12011-08-11 20:28:23 +00003009 case ARM::STRD: {
3010 // Rt2 must be Rt + 1.
3011 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3012 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3013 if (Rt2 != Rt + 1)
3014 return Error(Operands[3]->getStartLoc(),
3015 "source operands must be sequential");
3016 return false;
3017 }
Jim Grosbach53642c52011-08-10 20:49:18 +00003018 case ARM::STRD_PRE:
3019 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003020 case ARM::STREXD: {
3021 // Rt2 must be Rt + 1.
3022 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3023 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
3024 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00003025 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00003026 "source operands must be sequential");
3027 return false;
3028 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003029 case ARM::SBFX:
3030 case ARM::UBFX: {
3031 // width must be in range [1, 32-lsb]
3032 unsigned lsb = Inst.getOperand(2).getImm();
3033 unsigned widthm1 = Inst.getOperand(3).getImm();
3034 if (widthm1 >= 32 - lsb)
3035 return Error(Operands[5]->getStartLoc(),
3036 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003037 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003038 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003039 case ARM::tLDMIA: {
3040 // Thumb LDM instructions are writeback iff the base register is not
3041 // in the register list.
3042 unsigned Rn = Inst.getOperand(0).getReg();
3043 bool doesWriteback = true;
3044 for (unsigned i = 3; i < Inst.getNumOperands(); ++i) {
3045 unsigned Reg = Inst.getOperand(i).getReg();
3046 if (Reg == Rn)
3047 doesWriteback = false;
3048 // Anything other than a low register isn't legal here.
Jim Grosbach2f7232e2011-08-19 17:57:22 +00003049 if (!isARMLowRegister(Reg))
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003050 return Error(Operands[4]->getStartLoc(),
3051 "registers must be in range r0-r7");
3052 }
3053 // If we should have writeback, then there should be a '!' token.
3054 if (doesWriteback &&
3055 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
3056 static_cast<ARMOperand*>(Operands[3])->getToken() != "!"))
3057 return Error(Operands[2]->getStartLoc(),
3058 "writeback operator '!' expected");
3059
3060 break;
3061 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003062 }
3063
3064 return false;
3065}
3066
Jim Grosbachf8fce712011-08-11 17:35:48 +00003067void ARMAsmParser::
3068processInstruction(MCInst &Inst,
3069 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3070 switch (Inst.getOpcode()) {
3071 case ARM::LDMIA_UPD:
3072 // If this is a load of a single register via a 'pop', then we should use
3073 // a post-indexed LDR instruction instead, per the ARM ARM.
3074 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3075 Inst.getNumOperands() == 5) {
3076 MCInst TmpInst;
3077 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3078 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3079 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3080 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3081 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3082 TmpInst.addOperand(MCOperand::CreateImm(4));
3083 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3084 TmpInst.addOperand(Inst.getOperand(3));
3085 Inst = TmpInst;
3086 }
3087 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003088 case ARM::STMDB_UPD:
3089 // If this is a store of a single register via a 'push', then we should use
3090 // a pre-indexed STR instruction instead, per the ARM ARM.
3091 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3092 Inst.getNumOperands() == 5) {
3093 MCInst TmpInst;
3094 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3095 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3096 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3097 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3098 TmpInst.addOperand(MCOperand::CreateImm(-4));
3099 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3100 TmpInst.addOperand(Inst.getOperand(3));
3101 Inst = TmpInst;
3102 }
3103 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003104 case ARM::tADDi8:
3105 // If the immediate is in the range 0-7, we really wanted tADDi3.
3106 if (Inst.getOperand(3).getImm() < 8)
3107 Inst.setOpcode(ARM::tADDi3);
3108 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003109 case ARM::tBcc:
3110 // If the conditional is AL, we really want tB.
3111 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3112 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003113 break;
Jim Grosbachf8fce712011-08-11 17:35:48 +00003114 }
3115}
3116
Jim Grosbach47a0d522011-08-16 20:45:50 +00003117// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3118// the ARMInsts array) instead. Getting that here requires awkward
3119// API changes, though. Better way?
3120namespace llvm {
3121extern MCInstrDesc ARMInsts[];
3122}
3123static MCInstrDesc &getInstDesc(unsigned Opcode) {
3124 return ARMInsts[Opcode];
3125}
3126
3127unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3128 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3129 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003130 unsigned Opc = Inst.getOpcode();
3131 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003132 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3133 assert(MCID.hasOptionalDef() &&
3134 "optionally flag setting instruction missing optional def operand");
3135 assert(MCID.NumOperands == Inst.getNumOperands() &&
3136 "operand count mismatch!");
3137 // Find the optional-def operand (cc_out).
3138 unsigned OpNo;
3139 for (OpNo = 0;
3140 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3141 ++OpNo)
3142 ;
3143 // If we're parsing Thumb1, reject it completely.
3144 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3145 return Match_MnemonicFail;
3146 // If we're parsing Thumb2, which form is legal depends on whether we're
3147 // in an IT block.
3148 // FIXME: We don't yet do IT blocks, so just always consider it to be
3149 // that we aren't in one until we do.
3150 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3151 return Match_RequiresITBlock;
3152 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003153 // Some high-register supporting Thumb1 encodings only allow both registers
3154 // to be from r0-r7 when in Thumb2.
3155 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3156 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3157 isARMLowRegister(Inst.getOperand(2).getReg()))
3158 return Match_RequiresThumb2;
3159 // Others only require ARMv6 or later.
3160 else if (Opc == ARM::tMOVr && isThumbOne() &&
3161 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3162 isARMLowRegister(Inst.getOperand(1).getReg()))
3163 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003164 return Match_Success;
3165}
3166
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003167bool ARMAsmParser::
3168MatchAndEmitInstruction(SMLoc IDLoc,
3169 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3170 MCStreamer &Out) {
3171 MCInst Inst;
3172 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003173 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003174 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003175 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003176 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003177 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003178 // Context sensitive operand constraints aren't handled by the matcher,
3179 // so check them here.
3180 if (validateInstruction(Inst, Operands))
3181 return true;
3182
Jim Grosbachf8fce712011-08-11 17:35:48 +00003183 // Some instructions need post-processing to, for example, tweak which
3184 // encoding is selected.
3185 processInstruction(Inst, Operands);
3186
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003187 Out.EmitInstruction(Inst);
3188 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003189 case Match_MissingFeature:
3190 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3191 return true;
3192 case Match_InvalidOperand: {
3193 SMLoc ErrorLoc = IDLoc;
3194 if (ErrorInfo != ~0U) {
3195 if (ErrorInfo >= Operands.size())
3196 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003197
Chris Lattnere73d4f82010-10-28 21:41:58 +00003198 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3199 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3200 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003201
Chris Lattnere73d4f82010-10-28 21:41:58 +00003202 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003203 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003204 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003205 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003206 case Match_ConversionFail:
3207 return Error(IDLoc, "unable to convert operands to instruction");
Jim Grosbach47a0d522011-08-16 20:45:50 +00003208 case Match_RequiresITBlock:
3209 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003210 case Match_RequiresV6:
3211 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3212 case Match_RequiresThumb2:
3213 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003214 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003215
Eric Christopherc223e2b2010-10-29 09:26:59 +00003216 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003217 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003218}
3219
Jim Grosbach1355cf12011-07-26 17:10:22 +00003220/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003221bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3222 StringRef IDVal = DirectiveID.getIdentifier();
3223 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003224 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003225 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003226 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003227 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003228 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003229 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003230 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003231 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003232 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003233 return true;
3234}
3235
Jim Grosbach1355cf12011-07-26 17:10:22 +00003236/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003237/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003238bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003239 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3240 for (;;) {
3241 const MCExpr *Value;
3242 if (getParser().ParseExpression(Value))
3243 return true;
3244
Chris Lattneraaec2052010-01-19 19:46:13 +00003245 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003246
3247 if (getLexer().is(AsmToken::EndOfStatement))
3248 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003249
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003250 // FIXME: Improve diagnostic.
3251 if (getLexer().isNot(AsmToken::Comma))
3252 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003253 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003254 }
3255 }
3256
Sean Callananb9a25b72010-01-19 20:27:46 +00003257 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003258 return false;
3259}
3260
Jim Grosbach1355cf12011-07-26 17:10:22 +00003261/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003262/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003263bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003264 if (getLexer().isNot(AsmToken::EndOfStatement))
3265 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003266 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003267
3268 // TODO: set thumb mode
3269 // TODO: tell the MC streamer the mode
3270 // getParser().getStreamer().Emit???();
3271 return false;
3272}
3273
Jim Grosbach1355cf12011-07-26 17:10:22 +00003274/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003275/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003276bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003277 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3278 bool isMachO = MAI.hasSubsectionsViaSymbols();
3279 StringRef Name;
3280
3281 // Darwin asm has function name after .thumb_func direction
3282 // ELF doesn't
3283 if (isMachO) {
3284 const AsmToken &Tok = Parser.getTok();
3285 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3286 return Error(L, "unexpected token in .thumb_func directive");
3287 Name = Tok.getString();
3288 Parser.Lex(); // Consume the identifier token.
3289 }
3290
Kevin Enderby515d5092009-10-15 20:48:48 +00003291 if (getLexer().isNot(AsmToken::EndOfStatement))
3292 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003293 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003294
Rafael Espindola64695402011-05-16 16:17:21 +00003295 // FIXME: assuming function name will be the line following .thumb_func
3296 if (!isMachO) {
3297 Name = Parser.getTok().getString();
3298 }
3299
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003300 // Mark symbol as a thumb symbol.
3301 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3302 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003303 return false;
3304}
3305
Jim Grosbach1355cf12011-07-26 17:10:22 +00003306/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003307/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003308bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003309 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003310 if (Tok.isNot(AsmToken::Identifier))
3311 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003312 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003313 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003314 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003315 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003316 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003317 else
3318 return Error(L, "unrecognized syntax mode in .syntax directive");
3319
3320 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003321 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003322 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003323
3324 // TODO tell the MC streamer the mode
3325 // getParser().getStreamer().Emit???();
3326 return false;
3327}
3328
Jim Grosbach1355cf12011-07-26 17:10:22 +00003329/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003330/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003331bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003332 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003333 if (Tok.isNot(AsmToken::Integer))
3334 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003335 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003336 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003337 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003338 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003339 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003340 else
3341 return Error(L, "invalid operand to .code directive");
3342
3343 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003344 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003345 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003346
Evan Cheng32869202011-07-08 22:36:29 +00003347 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003348 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003349 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003350 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3351 }
Evan Cheng32869202011-07-08 22:36:29 +00003352 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003353 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003354 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003355 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3356 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003357 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003358
Kevin Enderby515d5092009-10-15 20:48:48 +00003359 return false;
3360}
3361
Sean Callanan90b70972010-04-07 20:29:34 +00003362extern "C" void LLVMInitializeARMAsmLexer();
3363
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003364/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003365extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003366 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3367 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003368 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003369}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003370
Chris Lattner0692ee62010-09-06 19:11:01 +00003371#define GET_REGISTER_MATCHER
3372#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003373#include "ARMGenAsmMatcher.inc"