blob: f7a0e102df13f8b7abf295c248dfdd845f013216 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000018#include "llvm/LLVMContext.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000019#include "llvm/Metadata.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000020#include "llvm/Module.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000021#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000023#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000025#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000026#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000027#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000030#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000031#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000032#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000033#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000034#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000035#include "llvm/Analysis/AliasAnalysis.h"
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +000036#include "llvm/Analysis/DebugInfo.h"
David Greene3b325332010-01-04 23:48:20 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000039#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000042#include "llvm/ADT/FoldingSet.h"
Chris Lattner0742b592004-02-23 18:38:20 +000043using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000044
Chris Lattnerf7382302007-12-30 21:56:09 +000045//===----------------------------------------------------------------------===//
46// MachineOperand Implementation
47//===----------------------------------------------------------------------===//
48
Chris Lattner62ed6b92008-01-01 01:12:31 +000049/// AddRegOperandToRegInfo - Add this register operand to the specified
50/// MachineRegisterInfo. If it is null, then the next/prev fields should be
51/// explicitly nulled out.
52void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000053 assert(isReg() && "Can only add reg operand to use lists");
Jim Grosbachee61d672011-08-24 16:44:17 +000054
Chris Lattner62ed6b92008-01-01 01:12:31 +000055 // If the reginfo pointer is null, just explicitly null out or next/prev
56 // pointers, to ensure they are not garbage.
57 if (RegInfo == 0) {
58 Contents.Reg.Prev = 0;
59 Contents.Reg.Next = 0;
60 return;
61 }
Jim Grosbachee61d672011-08-24 16:44:17 +000062
Chris Lattner62ed6b92008-01-01 01:12:31 +000063 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000064 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Jim Grosbachee61d672011-08-24 16:44:17 +000065
Chris Lattner80fe5312008-01-01 21:08:22 +000066 // For SSA values, we prefer to keep the definition at the start of the list.
67 // we do this by skipping over the definition if it is at the head of the
68 // list.
69 if (*Head && (*Head)->isDef())
70 Head = &(*Head)->Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000071
Chris Lattner80fe5312008-01-01 21:08:22 +000072 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000073 if (Contents.Reg.Next) {
74 assert(getReg() == Contents.Reg.Next->getReg() &&
75 "Different regs on the same list!");
76 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
77 }
Jim Grosbachee61d672011-08-24 16:44:17 +000078
Chris Lattner80fe5312008-01-01 21:08:22 +000079 Contents.Reg.Prev = Head;
80 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000081}
82
Dan Gohman3bc1a372009-04-15 01:17:37 +000083/// RemoveRegOperandFromRegInfo - Remove this register operand from the
84/// MachineRegisterInfo it is linked with.
85void MachineOperand::RemoveRegOperandFromRegInfo() {
86 assert(isOnRegUseList() && "Reg operand is not on a use list");
87 // Unlink this from the doubly linked list of operands.
88 MachineOperand *NextOp = Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000089 *Contents.Reg.Prev = NextOp;
Dan Gohman3bc1a372009-04-15 01:17:37 +000090 if (NextOp) {
91 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
92 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
93 }
94 Contents.Reg.Prev = 0;
95 Contents.Reg.Next = 0;
96}
97
Chris Lattner62ed6b92008-01-01 01:12:31 +000098void MachineOperand::setReg(unsigned Reg) {
99 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +0000100
Chris Lattner62ed6b92008-01-01 01:12:31 +0000101 // Otherwise, we have to change the register. If this operand is embedded
102 // into a machine function, we need to update the old and new register's
103 // use/def lists.
104 if (MachineInstr *MI = getParent())
105 if (MachineBasicBlock *MBB = MI->getParent())
106 if (MachineFunction *MF = MBB->getParent()) {
107 RemoveRegOperandFromRegInfo();
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000108 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000109 AddRegOperandToRegInfo(&MF->getRegInfo());
110 return;
111 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000112
Chris Lattner62ed6b92008-01-01 01:12:31 +0000113 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000114 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000115}
116
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000117void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
118 const TargetRegisterInfo &TRI) {
119 assert(TargetRegisterInfo::isVirtualRegister(Reg));
120 if (SubIdx && getSubReg())
121 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
122 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +0000123 if (SubIdx)
124 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000125}
126
127void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
128 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
129 if (getSubReg()) {
130 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +0000131 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
132 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000133 setSubReg(0);
134 }
135 setReg(Reg);
136}
137
Chris Lattner62ed6b92008-01-01 01:12:31 +0000138/// ChangeToImmediate - Replace this operand with a new immediate operand of
139/// the specified value. If an operand is known to be an immediate already,
140/// the setImm method should be used.
141void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
142 // If this operand is currently a register operand, and if this is in a
143 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000144 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000145 getParent()->getParent()->getParent())
146 RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000147
Chris Lattner62ed6b92008-01-01 01:12:31 +0000148 OpKind = MO_Immediate;
149 Contents.ImmVal = ImmVal;
150}
151
152/// ChangeToRegister - Replace this operand with a new register operand of
153/// the specified value. If an operand is known to be an register already,
154/// the setReg method should be used.
155void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000156 bool isKill, bool isDead, bool isUndef,
157 bool isDebug) {
Jim Grosbachee61d672011-08-24 16:44:17 +0000158 // If this operand is already a register operand, use setReg to update the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000159 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000160 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000161 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000162 setReg(Reg);
163 } else {
164 // Otherwise, change this to a register and set the reg#.
165 OpKind = MO_Register;
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000166 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000167
168 // If this operand is embedded in a function, add the operand to the
169 // register's use/def list.
170 if (MachineInstr *MI = getParent())
171 if (MachineBasicBlock *MBB = MI->getParent())
172 if (MachineFunction *MF = MBB->getParent())
173 AddRegOperandToRegInfo(&MF->getRegInfo());
174 }
175
176 IsDef = isDef;
177 IsImp = isImp;
178 IsKill = isKill;
179 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000180 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000181 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000182 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000183 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000184 SubReg = 0;
185}
186
Chris Lattnerf7382302007-12-30 21:56:09 +0000187/// isIdenticalTo - Return true if this operand is identical to the specified
188/// operand.
189bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000190 if (getType() != Other.getType() ||
191 getTargetFlags() != Other.getTargetFlags())
192 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000193
Chris Lattnerf7382302007-12-30 21:56:09 +0000194 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000195 case MachineOperand::MO_Register:
196 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
197 getSubReg() == Other.getSubReg();
198 case MachineOperand::MO_Immediate:
199 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000200 case MachineOperand::MO_CImmediate:
201 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000202 case MachineOperand::MO_FPImmediate:
203 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000204 case MachineOperand::MO_MachineBasicBlock:
205 return getMBB() == Other.getMBB();
206 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000207 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000208 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000209 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000210 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000211 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000212 case MachineOperand::MO_GlobalAddress:
213 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
214 case MachineOperand::MO_ExternalSymbol:
215 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
216 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000217 case MachineOperand::MO_BlockAddress:
218 return getBlockAddress() == Other.getBlockAddress();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000219 case MachineOperand::MO_MCSymbol:
220 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000221 case MachineOperand::MO_Metadata:
222 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000223 }
224}
225
226/// print - Print the specified machine operand.
227///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000228void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000229 // If the instruction is embedded into a basic block, we can find the
230 // target info for the instruction.
231 if (!TM)
232 if (const MachineInstr *MI = getParent())
233 if (const MachineBasicBlock *MBB = MI->getParent())
234 if (const MachineFunction *MF = MBB->getParent())
235 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000236 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000237
Chris Lattnerf7382302007-12-30 21:56:09 +0000238 switch (getType()) {
239 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000240 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000241
Evan Cheng4784f1f2009-06-30 08:49:04 +0000242 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen04003452011-12-07 01:08:22 +0000243 isInternalRead() || isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000244 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000245 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000246 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000247 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000248 if (isEarlyClobber())
249 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000250 if (isImplicit())
251 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000252 OS << "def";
253 NeedComma = true;
Evan Cheng5affca02009-10-21 07:56:02 +0000254 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000255 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000256 NeedComma = true;
257 }
Evan Cheng07897072009-10-14 23:37:31 +0000258
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000259 if (isKill() || isDead() || isUndef() || isInternalRead()) {
Chris Lattner31530612009-06-24 17:54:48 +0000260 if (NeedComma) OS << ',';
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000261 NeedComma = false;
262 if (isKill()) {
263 OS << "kill";
264 NeedComma = true;
265 }
266 if (isDead()) {
267 OS << "dead";
268 NeedComma = true;
269 }
Evan Cheng4784f1f2009-06-30 08:49:04 +0000270 if (isUndef()) {
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000271 if (NeedComma) OS << ',';
Evan Cheng4784f1f2009-06-30 08:49:04 +0000272 OS << "undef";
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000273 NeedComma = true;
274 }
275 if (isInternalRead()) {
276 if (NeedComma) OS << ',';
277 OS << "internal";
278 NeedComma = true;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000279 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000280 }
Chris Lattner31530612009-06-24 17:54:48 +0000281 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000282 }
283 break;
284 case MachineOperand::MO_Immediate:
285 OS << getImm();
286 break;
Devang Patel8594d422011-06-24 20:46:11 +0000287 case MachineOperand::MO_CImmediate:
288 getCImm()->getValue().print(OS, false);
289 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000290 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000291 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000292 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000293 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000294 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000295 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000296 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000297 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000298 break;
299 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000300 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000301 break;
302 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000303 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000304 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000305 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000306 break;
307 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000308 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000309 break;
310 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000311 OS << "<ga:";
312 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000313 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000314 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000315 break;
316 case MachineOperand::MO_ExternalSymbol:
317 OS << "<es:" << getSymbolName();
318 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000319 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000320 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000321 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000322 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000323 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000324 OS << '>';
325 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000326 case MachineOperand::MO_Metadata:
327 OS << '<';
328 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
329 OS << '>';
330 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000331 case MachineOperand::MO_MCSymbol:
332 OS << "<MCSym=" << *getMCSymbol() << '>';
333 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000334 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000335
Chris Lattner31530612009-06-24 17:54:48 +0000336 if (unsigned TF = getTargetFlags())
337 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000338}
339
340//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000341// MachineMemOperand Implementation
342//===----------------------------------------------------------------------===//
343
Chris Lattner40a858f2010-09-21 05:39:30 +0000344/// getAddrSpace - Return the LLVM IR address space number that this pointer
345/// points into.
346unsigned MachinePointerInfo::getAddrSpace() const {
347 if (V == 0) return 0;
348 return cast<PointerType>(V->getType())->getAddressSpace();
349}
350
Chris Lattnere8639032010-09-21 06:22:23 +0000351/// getConstantPool - Return a MachinePointerInfo record that refers to the
352/// constant pool.
353MachinePointerInfo MachinePointerInfo::getConstantPool() {
354 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
355}
356
357/// getFixedStack - Return a MachinePointerInfo record that refers to the
358/// the specified FrameIndex.
359MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
360 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
361}
362
Chris Lattner1daa6f42010-09-21 06:43:24 +0000363MachinePointerInfo MachinePointerInfo::getJumpTable() {
364 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
365}
366
367MachinePointerInfo MachinePointerInfo::getGOT() {
368 return MachinePointerInfo(PseudoSourceValue::getGOT());
369}
Chris Lattner40a858f2010-09-21 05:39:30 +0000370
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000371MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
372 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
373}
374
Chris Lattnerda39c392010-09-21 04:32:08 +0000375MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000376 uint64_t s, unsigned int a,
377 const MDNode *TBAAInfo)
Chris Lattnerda39c392010-09-21 04:32:08 +0000378 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000379 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
380 TBAAInfo(TBAAInfo) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000381 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
382 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000383 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000384 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000385}
386
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000387/// Profile - Gather unique data for the object.
388///
389void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000390 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000391 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000392 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000393 ID.AddInteger(Flags);
394}
395
Dan Gohmanc76909a2009-09-25 20:36:54 +0000396void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
397 // The Value and Offset may differ due to CSE. But the flags and size
398 // should be the same.
399 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
400 assert(MMO->getSize() == getSize() && "Size mismatch!");
401
402 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
403 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000404 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
405 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000406 // Also update the base and offset, because the new alignment may
407 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000408 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000409 }
410}
411
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000412/// getAlignment - Return the minimum known alignment in bytes of the
413/// actual memory reference.
414uint64_t MachineMemOperand::getAlignment() const {
415 return MinAlign(getBaseAlignment(), getOffset());
416}
417
Dan Gohmanc76909a2009-09-25 20:36:54 +0000418raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
419 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000420 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000421
Dan Gohmanc76909a2009-09-25 20:36:54 +0000422 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000423 OS << "Volatile ";
424
Dan Gohmanc76909a2009-09-25 20:36:54 +0000425 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000426 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000427 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000428 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000429 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000430
Dan Gohmancd26ec52009-09-23 01:33:16 +0000431 // Print the address information.
432 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000433 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000434 OS << "<unknown>";
435 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000436 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000437
438 // If the alignment of the memory reference itself differs from the alignment
439 // of the base pointer, print the base alignment explicitly, next to the base
440 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000441 if (MMO.getBaseAlignment() != MMO.getAlignment())
442 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000443
Dan Gohmanc76909a2009-09-25 20:36:54 +0000444 if (MMO.getOffset() != 0)
445 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000446 OS << "]";
447
448 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000449 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
450 MMO.getBaseAlignment() != MMO.getSize())
451 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000452
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000453 // Print TBAA info.
454 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
455 OS << "(tbaa=";
456 if (TBAAInfo->getNumOperands() > 0)
457 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
458 else
459 OS << "<unknown>";
460 OS << ")";
461 }
462
Bill Wendlingd65ba722011-04-29 23:45:22 +0000463 // Print nontemporal info.
464 if (MMO.isNonTemporal())
465 OS << "(nontemporal)";
466
Dan Gohmancd26ec52009-09-23 01:33:16 +0000467 return OS;
468}
469
Dan Gohmance42e402008-07-07 20:32:02 +0000470//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000471// MachineInstr Implementation
472//===----------------------------------------------------------------------===//
473
Evan Chengc0f64ff2006-11-27 23:37:22 +0000474/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000475/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000476MachineInstr::MachineInstr()
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000477 : MCID(0), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000478 MemRefs(0), MemRefsEnd(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000479 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000480 // Make sure that we get added to a machine basicblock
481 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000482}
483
Evan Cheng67f660c2006-11-30 07:08:44 +0000484void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000485 if (MCID->ImplicitDefs)
486 for (const unsigned *ImpDefs = MCID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000487 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000488 if (MCID->ImplicitUses)
489 for (const unsigned *ImpUses = MCID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000490 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000491}
492
Bob Wilson0855cad2010-04-09 04:34:03 +0000493/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
494/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000495/// the MCInstrDesc.
496MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000497 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000498 MemRefs(0), MemRefsEnd(0), Parent(0) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000499 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000500 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000501 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
502 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000503 if (!NoImp)
504 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000505 // Make sure that we get added to a machine basicblock
506 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000507}
508
Dale Johannesen06efc022009-01-27 23:20:29 +0000509/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000510MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000511 bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000512 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000513 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000514 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000515 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000516 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
517 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000518 if (!NoImp)
519 addImplicitDefUseOperands();
520 // Make sure that we get added to a machine basicblock
521 LeakDetector::addGarbageObject(this);
522}
523
524/// MachineInstr ctor - Work exactly the same as the ctor two above, except
Jim Grosbachee61d672011-08-24 16:44:17 +0000525/// that the MachineInstr is created and added to the end of the specified
Dale Johannesen06efc022009-01-27 23:20:29 +0000526/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000527MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000528 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000529 MemRefs(0), MemRefsEnd(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000530 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000531 unsigned NumImplicitOps =
532 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000533 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000534 addImplicitDefUseOperands();
535 // Make sure that we get added to a machine basicblock
536 LeakDetector::addGarbageObject(this);
537 MBB->push_back(this); // Add instruction to end of basic block!
538}
539
540/// MachineInstr ctor - As above, but with a DebugLoc.
541///
542MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000543 const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000544 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000545 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000546 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000547 unsigned NumImplicitOps =
548 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000549 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000550 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000551 // Make sure that we get added to a machine basicblock
552 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000553 MBB->push_back(this); // Add instruction to end of basic block!
554}
555
Misha Brukmance22e762004-07-09 14:45:17 +0000556/// MachineInstr ctor - Copies MachineInstr arg exactly
557///
Evan Cheng1ed99222008-07-19 00:37:25 +0000558MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000559 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000560 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
561 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000562 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000563
Misha Brukmance22e762004-07-09 14:45:17 +0000564 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000565 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
566 addOperand(MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000567
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000568 // Copy all the flags.
569 Flags = MI.Flags;
570
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000571 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000572 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000573
574 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000575}
576
Misha Brukmance22e762004-07-09 14:45:17 +0000577MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000578 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000579#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000580 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000581 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000582 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000583 "Reg operand def/use list corrupted");
584 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000585#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000586}
587
Chris Lattner62ed6b92008-01-01 01:12:31 +0000588/// getRegInfo - If this instruction is embedded into a MachineFunction,
589/// return the MachineRegisterInfo object for the current function, otherwise
590/// return null.
591MachineRegisterInfo *MachineInstr::getRegInfo() {
592 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000593 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000594 return 0;
595}
596
597/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
598/// this instruction from their respective use lists. This requires that the
599/// operands already be on their use lists.
600void MachineInstr::RemoveRegOperandsFromUseLists() {
601 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000602 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000603 Operands[i].RemoveRegOperandFromRegInfo();
604 }
605}
606
607/// AddRegOperandsToUseLists - Add all of the register operands in
608/// this instruction from their respective use lists. This requires that the
609/// operands not be on their use lists yet.
610void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
611 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000612 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000613 Operands[i].AddRegOperandToRegInfo(&RegInfo);
614 }
615}
616
617
618/// addOperand - Add the specified operand to the instruction. If it is an
619/// implicit operand, it is added to the end of the operand list. If it is
620/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000621/// (before the first implicit operand).
Chris Lattner62ed6b92008-01-01 01:12:31 +0000622void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000623 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000624 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000625 MachineRegisterInfo *RegInfo = getRegInfo();
626
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000627 // If the Operands backing store is reallocated, all register operands must
628 // be removed and re-added to RegInfo. It is storing pointers to operands.
629 bool Reallocate = RegInfo &&
630 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000631
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000632 // Find the insert location for the new operand. Implicit registers go at
633 // the end, everything goes before the implicit regs.
634 unsigned OpNo = Operands.size();
Jim Grosbachee61d672011-08-24 16:44:17 +0000635
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000636 // Remove all the implicit operands from RegInfo if they need to be shifted.
637 // FIXME: Allow mixed explicit and implicit operands on inline asm.
638 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
639 // implicit-defs, but they must not be moved around. See the FIXME in
640 // InstrEmitter.cpp.
641 if (!isImpReg && !isInlineAsm()) {
642 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
643 --OpNo;
644 if (RegInfo)
645 Operands[OpNo].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000646 }
647 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000648
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000649 // OpNo now points as the desired insertion point. Unless this is a variadic
650 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
651 assert((isImpReg || MCID->isVariadic() || OpNo < MCID->getNumOperands()) &&
652 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000653
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000654 // All operands from OpNo have been removed from RegInfo. If the Operands
655 // backing store needs to be reallocated, we also need to remove any other
656 // register operands.
657 if (Reallocate)
658 for (unsigned i = 0; i != OpNo; ++i)
659 if (Operands[i].isReg())
660 Operands[i].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000661
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000662 // Insert the new operand at OpNo.
663 Operands.insert(Operands.begin() + OpNo, Op);
664 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000665
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000666 // The Operands backing store has now been reallocated, so we can re-add the
667 // operands before OpNo.
668 if (Reallocate)
669 for (unsigned i = 0; i != OpNo; ++i)
670 if (Operands[i].isReg())
671 Operands[i].AddRegOperandToRegInfo(RegInfo);
Jim Grosbachee61d672011-08-24 16:44:17 +0000672
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000673 // When adding a register operand, tell RegInfo about it.
674 if (Operands[OpNo].isReg()) {
675 // Add the new operand to RegInfo, even when RegInfo is NULL.
676 // This will initialize the linked list pointers.
677 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
678 // If the register operand is flagged as early, mark the operand as such.
679 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
680 Operands[OpNo].setIsEarlyClobber(true);
681 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000682
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000683 // Re-add all the implicit ops.
684 if (RegInfo) {
685 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000686 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000687 Operands[i].AddRegOperandToRegInfo(RegInfo);
688 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000689 }
690}
691
692/// RemoveOperand - Erase an operand from an instruction, leaving it with one
693/// fewer operand than it started with.
694///
695void MachineInstr::RemoveOperand(unsigned OpNo) {
696 assert(OpNo < Operands.size() && "Invalid operand number");
Jim Grosbachee61d672011-08-24 16:44:17 +0000697
Chris Lattner62ed6b92008-01-01 01:12:31 +0000698 // Special case removing the last one.
699 if (OpNo == Operands.size()-1) {
700 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000701 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000702 Operands.back().RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000703
Chris Lattner62ed6b92008-01-01 01:12:31 +0000704 Operands.pop_back();
705 return;
706 }
707
708 // Otherwise, we are removing an interior operand. If we have reginfo to
709 // update, remove all operands that will be shifted down from their reg lists,
710 // move everything down, then re-add them.
711 MachineRegisterInfo *RegInfo = getRegInfo();
712 if (RegInfo) {
713 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000714 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000715 Operands[i].RemoveRegOperandFromRegInfo();
716 }
717 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000718
Chris Lattner62ed6b92008-01-01 01:12:31 +0000719 Operands.erase(Operands.begin()+OpNo);
720
721 if (RegInfo) {
722 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000723 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000724 Operands[i].AddRegOperandToRegInfo(RegInfo);
725 }
726 }
727}
728
Dan Gohmanc76909a2009-09-25 20:36:54 +0000729/// addMemOperand - Add a MachineMemOperand to the machine instruction.
730/// This function should be used only occasionally. The setMemRefs function
731/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000732void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000733 MachineMemOperand *MO) {
734 mmo_iterator OldMemRefs = MemRefs;
735 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000736
Dan Gohmanc76909a2009-09-25 20:36:54 +0000737 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
738 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
739 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000740
Dan Gohmanc76909a2009-09-25 20:36:54 +0000741 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
742 NewMemRefs[NewNum - 1] = MO;
743
744 MemRefs = NewMemRefs;
745 MemRefsEnd = NewMemRefsEnd;
746}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000747
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000748bool
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000749MachineInstr::hasProperty(unsigned MCFlag, QueryType Type) const {
Evan Chengddfd1372011-12-14 02:11:42 +0000750 if (Type == IgnoreBundle || !isBundle())
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000751 return getDesc().getFlags() & (1 << MCFlag);
752
753 const MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000754 MachineBasicBlock::const_instr_iterator MII = *this; ++MII;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000755 while (MII != MBB->end() && MII->isInsideBundle()) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000756 if (MII->getDesc().getFlags() & (1 << MCFlag)) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000757 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000758 return true;
759 } else {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000760 if (Type == AllInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000761 return false;
762 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000763 ++MII;
764 }
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000765
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000766 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000767}
768
Evan Cheng506049f2010-03-03 01:44:33 +0000769bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
770 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000771 // If opcodes or number of operands are not the same then the two
772 // instructions are obviously not identical.
773 if (Other->getOpcode() != getOpcode() ||
774 Other->getNumOperands() != getNumOperands())
775 return false;
776
Evan Chengddfd1372011-12-14 02:11:42 +0000777 if (isBundle()) {
778 // Both instructions are bundles, compare MIs inside the bundle.
779 MachineBasicBlock::const_instr_iterator I1 = *this;
780 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
781 MachineBasicBlock::const_instr_iterator I2 = *Other;
782 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
783 while (++I1 != E1 && I1->isInsideBundle()) {
784 ++I2;
785 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
786 return false;
787 }
788 }
789
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000790 // Check operands to make sure they match.
791 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
792 const MachineOperand &MO = getOperand(i);
793 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000794 if (!MO.isReg()) {
795 if (!MO.isIdenticalTo(OMO))
796 return false;
797 continue;
798 }
799
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000800 // Clients may or may not want to ignore defs when testing for equality.
801 // For example, machine CSE pass only cares about finding common
802 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000803 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000804 if (Check == IgnoreDefs)
805 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000806 else if (Check == IgnoreVRegDefs) {
807 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
808 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
809 if (MO.getReg() != OMO.getReg())
810 return false;
811 } else {
812 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000813 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000814 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
815 return false;
816 }
817 } else {
818 if (!MO.isIdenticalTo(OMO))
819 return false;
820 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
821 return false;
822 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000823 }
Devang Patel9194c672011-07-07 17:45:33 +0000824 // If DebugLoc does not match then two dbg.values are not identical.
825 if (isDebugValue())
826 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
827 && getDebugLoc() != Other->getDebugLoc())
828 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000829 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000830}
831
Chris Lattner48d7c062006-04-17 21:35:41 +0000832/// removeFromParent - This method unlinks 'this' from the containing basic
833/// block, and returns it, but does not delete it.
834MachineInstr *MachineInstr::removeFromParent() {
835 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000836
837 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000838 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000839 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000840 MachineBasicBlock::instr_iterator MII = *this; ++MII;
841 MachineBasicBlock::instr_iterator E = MBB->instr_end();
842 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000843 MachineInstr *MI = &*MII;
844 ++MII;
845 MBB->remove(MI);
846 }
847 }
Chris Lattner48d7c062006-04-17 21:35:41 +0000848 getParent()->remove(this);
849 return this;
850}
851
852
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000853/// eraseFromParent - This method unlinks 'this' from the containing basic
854/// block, and deletes it.
855void MachineInstr::eraseFromParent() {
856 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000857 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000858 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000859 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000860 MachineBasicBlock::instr_iterator MII = *this; ++MII;
861 MachineBasicBlock::instr_iterator E = MBB->instr_end();
862 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000863 MachineInstr *MI = &*MII;
864 ++MII;
865 MBB->erase(MI);
866 }
867 }
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000868 getParent()->erase(this);
869}
870
871
Evan Cheng19e3f312007-05-15 01:26:09 +0000872/// getNumExplicitOperands - Returns the number of non-implicit operands.
873///
874unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000875 unsigned NumOperands = MCID->getNumOperands();
876 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000877 return NumOperands;
878
Dan Gohman9407cd42009-04-15 17:59:11 +0000879 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
880 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000881 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000882 NumOperands++;
883 }
884 return NumOperands;
885}
886
Evan Chengc36b7062011-01-07 23:50:32 +0000887bool MachineInstr::isStackAligningInlineAsm() const {
888 if (isInlineAsm()) {
889 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
890 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
891 return true;
892 }
893 return false;
894}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000895
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000896int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
897 unsigned *GroupNo) const {
898 assert(isInlineAsm() && "Expected an inline asm instruction");
899 assert(OpIdx < getNumOperands() && "OpIdx out of range");
900
901 // Ignore queries about the initial operands.
902 if (OpIdx < InlineAsm::MIOp_FirstOperand)
903 return -1;
904
905 unsigned Group = 0;
906 unsigned NumOps;
907 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
908 i += NumOps) {
909 const MachineOperand &FlagMO = getOperand(i);
910 // If we reach the implicit register operands, stop looking.
911 if (!FlagMO.isImm())
912 return -1;
913 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
914 if (i + NumOps > OpIdx) {
915 if (GroupNo)
916 *GroupNo = Group;
917 return i;
918 }
919 ++Group;
920 }
921 return -1;
922}
923
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000924const TargetRegisterClass*
925MachineInstr::getRegClassConstraint(unsigned OpIdx,
926 const TargetInstrInfo *TII,
927 const TargetRegisterInfo *TRI) const {
928 // Most opcodes have fixed constraints in their MCInstrDesc.
929 if (!isInlineAsm())
930 return TII->getRegClass(getDesc(), OpIdx, TRI);
931
932 if (!getOperand(OpIdx).isReg())
933 return NULL;
934
935 // For tied uses on inline asm, get the constraint from the def.
936 unsigned DefIdx;
937 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
938 OpIdx = DefIdx;
939
940 // Inline asm stores register class constraints in the flag word.
941 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
942 if (FlagIdx < 0)
943 return NULL;
944
945 unsigned Flag = getOperand(FlagIdx).getImm();
946 unsigned RCID;
947 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
948 return TRI->getRegClass(RCID);
949
950 // Assume that all registers in a memory operand are pointers.
951 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
952 return TRI->getPointerRegClass();
953
954 return NULL;
955}
956
Evan Chengddfd1372011-12-14 02:11:42 +0000957/// getBundleSize - Return the number of instructions inside the MI bundle.
958unsigned MachineInstr::getBundleSize() const {
959 assert(isBundle() && "Expecting a bundle");
960
961 MachineBasicBlock::const_instr_iterator I = *this;
962 unsigned Size = 0;
963 while ((++I)->isInsideBundle()) {
964 ++Size;
965 }
966 assert(Size > 1 && "Malformed bundle");
967
968 return Size;
969}
970
Evan Chengfaa51072007-04-26 19:00:32 +0000971/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000972/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000973/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000974int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
975 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000976 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000977 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000978 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000979 continue;
980 unsigned MOReg = MO.getReg();
981 if (!MOReg)
982 continue;
983 if (MOReg == Reg ||
984 (TRI &&
985 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
986 TargetRegisterInfo::isPhysicalRegister(Reg) &&
987 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +0000988 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000989 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000990 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000991 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000992}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000993
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000994/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
995/// indicating if this instruction reads or writes Reg. This also considers
996/// partial defines.
997std::pair<bool,bool>
998MachineInstr::readsWritesVirtualRegister(unsigned Reg,
999 SmallVectorImpl<unsigned> *Ops) const {
1000 bool PartDef = false; // Partial redefine.
1001 bool FullDef = false; // Full define.
1002 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001003
1004 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1005 const MachineOperand &MO = getOperand(i);
1006 if (!MO.isReg() || MO.getReg() != Reg)
1007 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001008 if (Ops)
1009 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001010 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001011 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001012 else if (MO.getSubReg() && !MO.isUndef())
1013 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001014 PartDef = true;
1015 else
1016 FullDef = true;
1017 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001018 // A partial redefine uses Reg unless there is also a full define.
1019 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001020}
1021
Evan Cheng6130f662008-03-05 00:59:57 +00001022/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001023/// the specified register or -1 if it is not found. If isDead is true, defs
1024/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1025/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001026int
1027MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1028 const TargetRegisterInfo *TRI) const {
1029 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001030 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001031 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001032 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001033 continue;
1034 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001035 bool Found = (MOReg == Reg);
1036 if (!Found && TRI && isPhys &&
1037 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1038 if (Overlap)
1039 Found = TRI->regsOverlap(MOReg, Reg);
1040 else
1041 Found = TRI->isSubRegister(MOReg, Reg);
1042 }
1043 if (Found && (!isDead || MO.isDead()))
1044 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001045 }
Evan Cheng6130f662008-03-05 00:59:57 +00001046 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001047}
Evan Cheng19e3f312007-05-15 01:26:09 +00001048
Evan Chengf277ee42007-05-29 18:35:22 +00001049/// findFirstPredOperandIdx() - Find the index of the first operand in the
1050/// operand list that is used to represent the predicate. It returns -1 if
1051/// none is found.
1052int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001053 // Don't call MCID.findFirstPredOperandIdx() because this variant
1054 // is sometimes called on an instruction that's not yet complete, and
1055 // so the number of operands is less than the MCID indicates. In
1056 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001057 const MCInstrDesc &MCID = getDesc();
1058 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001059 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001060 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001061 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001062 }
1063
Evan Chengf277ee42007-05-29 18:35:22 +00001064 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001065}
Jim Grosbachee61d672011-08-24 16:44:17 +00001066
Bob Wilsond9df5012009-04-09 17:16:43 +00001067/// isRegTiedToUseOperand - Given the index of a register def operand,
1068/// check if the register def is tied to a source operand, due to either
1069/// two-address elimination or inline assembly constraints. Returns the
1070/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001071bool MachineInstr::
1072isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001073 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +00001074 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +00001075 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +00001076 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001077 return false;
Evan Chengef5d0702009-06-24 02:05:51 +00001078 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +00001079 unsigned DefNo = 0;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001080 int FlagIdx = findInlineAsmFlagIdx(DefOpIdx, &DefNo);
1081 if (FlagIdx < 0)
1082 return false;
1083
1084 // Which part of the group is DefOpIdx?
1085 unsigned DefPart = DefOpIdx - (FlagIdx + 1);
1086
Evan Chengc36b7062011-01-07 23:50:32 +00001087 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
1088 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +00001089 const MachineOperand &FMO = getOperand(i);
1090 if (!FMO.isImm())
1091 continue;
1092 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
1093 continue;
1094 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +00001095 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +00001096 Idx == DefNo) {
1097 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001098 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +00001099 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001100 }
Evan Chengfb112882009-03-23 08:01:15 +00001101 }
Evan Chengef5d0702009-06-24 02:05:51 +00001102 return false;
Evan Chengfb112882009-03-23 08:01:15 +00001103 }
1104
Bob Wilsond9df5012009-04-09 17:16:43 +00001105 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Evan Chenge837dea2011-06-28 19:10:37 +00001106 const MCInstrDesc &MCID = getDesc();
1107 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Chengef0732d2008-07-10 07:35:43 +00001108 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +00001109 if (MO.isReg() && MO.isUse() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001110 MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) {
Bob Wilsond9df5012009-04-09 17:16:43 +00001111 if (UseOpIdx)
1112 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +00001113 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001114 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001115 }
1116 return false;
1117}
1118
Evan Chenga24752f2009-03-19 20:30:06 +00001119/// isRegTiedToDefOperand - Return true if the operand of the specified index
1120/// is a register use and it is tied to an def operand. It also returns the def
1121/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001122bool MachineInstr::
1123isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001124 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +00001125 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +00001126 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001127 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001128
1129 // Find the flag operand corresponding to UseOpIdx
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001130 int FlagIdx = findInlineAsmFlagIdx(UseOpIdx);
1131 if (FlagIdx < 0)
Evan Chengef5d0702009-06-24 02:05:51 +00001132 return false;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001133
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001134 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001135 unsigned DefNo;
1136 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1137 if (!DefOpIdx)
1138 return true;
1139
Evan Chengc36b7062011-01-07 23:50:32 +00001140 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001141 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001142 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001143 while (DefNo) {
1144 const MachineOperand &FMO = getOperand(DefIdx);
1145 assert(FMO.isImm());
1146 // Skip over this def.
1147 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1148 --DefNo;
1149 }
Evan Chengef5d0702009-06-24 02:05:51 +00001150 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001151 return true;
1152 }
1153 return false;
1154 }
1155
Evan Chenge837dea2011-06-28 19:10:37 +00001156 const MCInstrDesc &MCID = getDesc();
1157 if (UseOpIdx >= MCID.getNumOperands())
Evan Chenga24752f2009-03-19 20:30:06 +00001158 return false;
1159 const MachineOperand &MO = getOperand(UseOpIdx);
1160 if (!MO.isReg() || !MO.isUse())
1161 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001162 int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO);
Evan Chenga24752f2009-03-19 20:30:06 +00001163 if (DefIdx == -1)
1164 return false;
1165 if (DefOpIdx)
1166 *DefOpIdx = (unsigned)DefIdx;
1167 return true;
1168}
1169
Dan Gohmane6cd7572010-05-13 20:34:42 +00001170/// clearKillInfo - Clears kill flags on all operands.
1171///
1172void MachineInstr::clearKillInfo() {
1173 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1174 MachineOperand &MO = getOperand(i);
1175 if (MO.isReg() && MO.isUse())
1176 MO.setIsKill(false);
1177 }
1178}
1179
Evan Cheng576d1232006-12-06 08:27:42 +00001180/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1181///
1182void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1183 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1184 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001185 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001186 continue;
1187 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1188 MachineOperand &MOp = getOperand(j);
1189 if (!MOp.isIdenticalTo(MO))
1190 continue;
1191 if (MO.isKill())
1192 MOp.setIsKill();
1193 else
1194 MOp.setIsDead();
1195 break;
1196 }
1197 }
1198}
1199
Evan Cheng19e3f312007-05-15 01:26:09 +00001200/// copyPredicates - Copies predicate operand(s) from MI.
1201void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chengddfd1372011-12-14 02:11:42 +00001202 assert(!isBundle() && "MachineInstr::copyPredicates() can't handle bundles");
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001203
Evan Chenge837dea2011-06-28 19:10:37 +00001204 const MCInstrDesc &MCID = MI->getDesc();
1205 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001206 return;
1207 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001208 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001209 // Predicated operands must be last operands.
1210 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001211 }
1212 }
1213}
1214
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001215void MachineInstr::substituteRegister(unsigned FromReg,
1216 unsigned ToReg,
1217 unsigned SubIdx,
1218 const TargetRegisterInfo &RegInfo) {
1219 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1220 if (SubIdx)
1221 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1222 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1223 MachineOperand &MO = getOperand(i);
1224 if (!MO.isReg() || MO.getReg() != FromReg)
1225 continue;
1226 MO.substPhysReg(ToReg, RegInfo);
1227 }
1228 } else {
1229 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1230 MachineOperand &MO = getOperand(i);
1231 if (!MO.isReg() || MO.getReg() != FromReg)
1232 continue;
1233 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1234 }
1235 }
1236}
1237
Evan Cheng9f1c8312008-07-03 09:09:37 +00001238/// isSafeToMove - Return true if it is safe to move this instruction. If
1239/// SawStore is set to true, it means that there is a store (or call) between
1240/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001241bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001242 AliasAnalysis *AA,
1243 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001244 // Ignore stuff that we obviously can't move.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001245 if (mayStore() || isCall()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001246 SawStore = true;
1247 return false;
1248 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001249
1250 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001251 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001252 return false;
1253
1254 // See if this instruction does a load. If so, we have to guarantee that the
1255 // loaded value doesn't change between the load and the its intended
1256 // destination. The check for isInvariantLoad gives the targe the chance to
1257 // classify the load as always returning a constant, e.g. a constant pool
1258 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001259 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001260 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001261 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001262 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001263
Evan Chengb27087f2008-03-13 00:44:09 +00001264 return true;
1265}
1266
Evan Chengdf3b9932008-08-27 20:33:50 +00001267/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1268/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001269bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001270 AliasAnalysis *AA,
1271 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001272 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001273 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001274 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001275 return false;
1276 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001277 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001278 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001279 continue;
1280 // FIXME: For now, do not remat any instruction with register operands.
1281 // Later on, we can loosen the restriction is the register operands have
1282 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001283 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001284 // partially).
1285 if (MO.isUse())
1286 return false;
1287 else if (!MO.isDead() && MO.getReg() != DstReg)
1288 return false;
1289 }
1290 return true;
1291}
1292
Dan Gohman3e4fb702008-09-24 00:06:15 +00001293/// hasVolatileMemoryRef - Return true if this instruction may have a
1294/// volatile memory reference, or if the information describing the
1295/// memory reference is not available. Return false if it is known to
1296/// have no volatile memory references.
1297bool MachineInstr::hasVolatileMemoryRef() const {
1298 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001299 if (!mayStore() &&
1300 !mayLoad() &&
1301 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001302 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001303 return false;
1304
1305 // Otherwise, if the instruction has no memory reference information,
1306 // conservatively assume it wasn't preserved.
1307 if (memoperands_empty())
1308 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001309
Dan Gohman3e4fb702008-09-24 00:06:15 +00001310 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001311 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1312 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001313 return true;
1314
1315 return false;
1316}
1317
Dan Gohmane33f44c2009-10-07 17:38:06 +00001318/// isInvariantLoad - Return true if this instruction is loading from a
1319/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001320/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001321/// of a function if it does not change. This should only return true of
1322/// *all* loads the instruction does are invariant (if it does multiple loads).
1323bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1324 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001325 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001326 return false;
1327
1328 // If the instruction has lost its memoperands, conservatively assume that
1329 // it may not be an invariant load.
1330 if (memoperands_empty())
1331 return false;
1332
1333 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1334
1335 for (mmo_iterator I = memoperands_begin(),
1336 E = memoperands_end(); I != E; ++I) {
1337 if ((*I)->isVolatile()) return false;
1338 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001339 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001340
1341 if (const Value *V = (*I)->getValue()) {
1342 // A load from a constant PseudoSourceValue is invariant.
1343 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1344 if (PSV->isConstant(MFI))
1345 continue;
1346 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001347 if (AA && AA->pointsToConstantMemory(
1348 AliasAnalysis::Location(V, (*I)->getSize(),
1349 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001350 continue;
1351 }
1352
1353 // Otherwise assume conservatively.
1354 return false;
1355 }
1356
1357 // Everything checks out.
1358 return true;
1359}
1360
Evan Cheng229694f2009-12-03 02:31:43 +00001361/// isConstantValuePHI - If the specified instruction is a PHI that always
1362/// merges together the same virtual register, return the register, otherwise
1363/// return 0.
1364unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001365 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001366 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001367 assert(getNumOperands() >= 3 &&
1368 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001369
1370 unsigned Reg = getOperand(1).getReg();
1371 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1372 if (getOperand(i).getReg() != Reg)
1373 return 0;
1374 return Reg;
1375}
1376
Evan Chengc36b7062011-01-07 23:50:32 +00001377bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001378 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001379 return true;
1380 if (isInlineAsm()) {
1381 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1382 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1383 return true;
1384 }
1385
1386 return false;
1387}
1388
Evan Chenga57fabe2010-04-08 20:02:37 +00001389/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1390///
1391bool MachineInstr::allDefsAreDead() const {
1392 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1393 const MachineOperand &MO = getOperand(i);
1394 if (!MO.isReg() || MO.isUse())
1395 continue;
1396 if (!MO.isDead())
1397 return false;
1398 }
1399 return true;
1400}
1401
Evan Chengc8f46c42010-10-22 21:49:09 +00001402/// copyImplicitOps - Copy implicit register operands from specified
1403/// instruction to this instruction.
1404void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1405 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1406 i != e; ++i) {
1407 const MachineOperand &MO = MI->getOperand(i);
1408 if (MO.isReg() && MO.isImplicit())
1409 addOperand(MO);
1410 }
1411}
1412
Brian Gaeke21326fc2004-02-13 04:39:32 +00001413void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001414 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001415}
1416
Jim Grosbachee61d672011-08-24 16:44:17 +00001417static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001418 raw_ostream &CommentOS) {
1419 const LLVMContext &Ctx = MF->getFunction()->getContext();
1420 if (!DL.isUnknown()) { // Print source line info.
1421 DIScope Scope(DL.getScope(Ctx));
1422 // Omit the directory, because it's likely to be long and uninteresting.
1423 if (Scope.Verify())
1424 CommentOS << Scope.getFilename();
1425 else
1426 CommentOS << "<unknown>";
1427 CommentOS << ':' << DL.getLine();
1428 if (DL.getCol() != 0)
1429 CommentOS << ':' << DL.getCol();
1430 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1431 if (!InlinedAtDL.isUnknown()) {
1432 CommentOS << " @[ ";
1433 printDebugLoc(InlinedAtDL, MF, CommentOS);
1434 CommentOS << " ]";
1435 }
1436 }
1437}
1438
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001439void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001440 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1441 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001442 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001443 if (const MachineBasicBlock *MBB = getParent()) {
1444 MF = MBB->getParent();
1445 if (!TM && MF)
1446 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001447 if (MF)
1448 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001449 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001450
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001451 // Save a list of virtual registers.
1452 SmallVector<unsigned, 8> VirtRegs;
1453
Dan Gohman0ba90f32009-10-31 20:19:03 +00001454 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001455 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001456 for (; StartOp < e && getOperand(StartOp).isReg() &&
1457 getOperand(StartOp).isDef() &&
1458 !getOperand(StartOp).isImplicit();
1459 ++StartOp) {
1460 if (StartOp != 0) OS << ", ";
1461 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001462 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001463 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001464 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001465 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001466
Dan Gohman0ba90f32009-10-31 20:19:03 +00001467 if (StartOp != 0)
1468 OS << " = ";
1469
1470 // Print the opcode name.
Chris Lattner749c6f62008-01-07 07:27:27 +00001471 OS << getDesc().getName();
Misha Brukmanedf128a2005-04-21 22:36:52 +00001472
Dan Gohman0ba90f32009-10-31 20:19:03 +00001473 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001474 bool OmittedAnyCallClobbers = false;
1475 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001476 unsigned AsmDescOp = ~0u;
1477 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001478
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001479 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001480 // Print asm string.
1481 OS << " ";
1482 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1483
1484 // Print HasSideEffects, IsAlignStack
1485 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1486 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1487 OS << " [sideeffect]";
1488 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1489 OS << " [alignstack]";
1490
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001491 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001492 FirstOp = false;
1493 }
1494
1495
Chris Lattner6a592272002-10-30 01:55:38 +00001496 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001497 const MachineOperand &MO = getOperand(i);
1498
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001499 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001500 VirtRegs.push_back(MO.getReg());
1501
Dan Gohman80f6c582009-11-09 19:38:45 +00001502 // Omit call-clobbered registers which aren't used anywhere. This makes
1503 // call instructions much less noisy on targets where calls clobber lots
1504 // of registers. Don't rely on MO.isDead() because we may be called before
1505 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001506 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001507 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1508 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001509 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001510 const MachineRegisterInfo &MRI = MF->getRegInfo();
1511 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1512 bool HasAliasLive = false;
1513 for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
1514 unsigned AliasReg = *Alias; ++Alias)
1515 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1516 HasAliasLive = true;
1517 break;
1518 }
1519 if (!HasAliasLive) {
1520 OmittedAnyCallClobbers = true;
1521 continue;
1522 }
1523 }
1524 }
1525 }
1526
1527 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001528 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001529 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001530 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1531 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001532 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001533 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001534 OS << "opt:";
1535 }
Evan Cheng59b36552010-04-28 20:03:13 +00001536 if (isDebugValue() && MO.isMetadata()) {
1537 // Pretty print DBG_VALUE instructions.
1538 const MDNode *MD = MO.getMetadata();
1539 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1540 OS << "!\"" << MDS->getString() << '\"';
1541 else
1542 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001543 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1544 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001545 } else if (i == AsmDescOp && MO.isImm()) {
1546 // Pretty print the inline asm operand descriptor.
1547 OS << '$' << AsmOpCount++;
1548 unsigned Flag = MO.getImm();
1549 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001550 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1551 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1552 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1553 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1554 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1555 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1556 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001557 }
1558
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001559 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001560 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001561 if (TM)
1562 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1563 else
1564 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001565 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001566
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001567 unsigned TiedTo = 0;
1568 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001569 OS << " tiedto:$" << TiedTo;
1570
1571 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001572
1573 // Compute the index of the next operand descriptor.
1574 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001575 } else
1576 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001577 }
1578
1579 // Briefly indicate whether any call clobbers were omitted.
1580 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001581 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001582 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001583 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001584
Dan Gohman0ba90f32009-10-31 20:19:03 +00001585 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001586 if (Flags) {
1587 if (!HaveSemi) OS << ";"; HaveSemi = true;
1588 OS << " flags: ";
1589
1590 if (Flags & FrameSetup)
1591 OS << "FrameSetup";
1592 }
1593
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001594 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001595 if (!HaveSemi) OS << ";"; HaveSemi = true;
1596
1597 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001598 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1599 i != e; ++i) {
1600 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001601 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001602 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001603 }
1604 }
1605
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001606 // Print the regclass of any virtual registers encountered.
1607 if (MRI && !VirtRegs.empty()) {
1608 if (!HaveSemi) OS << ";"; HaveSemi = true;
1609 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1610 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001611 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001612 for (unsigned j = i+1; j != VirtRegs.size();) {
1613 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1614 ++j;
1615 continue;
1616 }
1617 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001618 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001619 VirtRegs.erase(VirtRegs.begin()+j);
1620 }
1621 }
1622 }
1623
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001624 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001625 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1626 if (!HaveSemi) OS << ";"; HaveSemi = true;
1627 DIVariable DV(getOperand(e - 1).getMetadata());
1628 OS << " line no:" << DV.getLineNumber();
1629 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1630 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1631 if (!InlinedAtDL.isUnknown()) {
1632 OS << " inlined @[ ";
1633 printDebugLoc(InlinedAtDL, MF, OS);
1634 OS << " ]";
1635 }
1636 }
1637 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001638 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001639 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001640 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001641 }
1642
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001643 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001644}
1645
Owen Andersonb487e722008-01-24 01:10:07 +00001646bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001647 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001648 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001649 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001650 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001651 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001652 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001653 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1654 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001655 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001656 continue;
1657 unsigned Reg = MO.getReg();
1658 if (!Reg)
1659 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001660
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001661 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001662 if (!Found) {
1663 if (MO.isKill())
1664 // The register is already marked kill.
1665 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001666 if (isPhysReg && isRegTiedToDefOperand(i))
1667 // Two-address uses of physregs must not be marked kill.
1668 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001669 MO.setIsKill();
1670 Found = true;
1671 }
1672 } else if (hasAliases && MO.isKill() &&
1673 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001674 // A super-register kill already exists.
1675 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001676 return true;
1677 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001678 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001679 }
1680 }
1681
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001682 // Trim unneeded kill operands.
1683 while (!DeadOps.empty()) {
1684 unsigned OpIdx = DeadOps.back();
1685 if (getOperand(OpIdx).isImplicit())
1686 RemoveOperand(OpIdx);
1687 else
1688 getOperand(OpIdx).setIsKill(false);
1689 DeadOps.pop_back();
1690 }
1691
Bill Wendling4a23d722008-03-03 22:14:33 +00001692 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001693 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001694 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001695 addOperand(MachineOperand::CreateReg(IncomingReg,
1696 false /*IsDef*/,
1697 true /*IsImp*/,
1698 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001699 return true;
1700 }
Dan Gohman3f629402008-09-03 15:56:16 +00001701 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001702}
1703
1704bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001705 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001706 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001707 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +00001708 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001709 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001710 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001711 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1712 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001713 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001714 continue;
1715 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001716 if (!Reg)
1717 continue;
1718
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001719 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001720 MO.setIsDead();
1721 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001722 } else if (hasAliases && MO.isDead() &&
1723 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001724 // There exists a super-register that's marked dead.
1725 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001726 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +00001727 if (RegInfo->getSubRegisters(IncomingReg) &&
1728 RegInfo->getSuperRegisters(Reg) &&
1729 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001730 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001731 }
1732 }
1733
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001734 // Trim unneeded dead operands.
1735 while (!DeadOps.empty()) {
1736 unsigned OpIdx = DeadOps.back();
1737 if (getOperand(OpIdx).isImplicit())
1738 RemoveOperand(OpIdx);
1739 else
1740 getOperand(OpIdx).setIsDead(false);
1741 DeadOps.pop_back();
1742 }
1743
Dan Gohman3f629402008-09-03 15:56:16 +00001744 // If not found, this means an alias of one of the operands is dead. Add a
1745 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001746 if (Found || !AddIfNotFound)
1747 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001748
Chris Lattner31530612009-06-24 17:54:48 +00001749 addOperand(MachineOperand::CreateReg(IncomingReg,
1750 true /*IsDef*/,
1751 true /*IsImp*/,
1752 false /*IsKill*/,
1753 true /*IsDead*/));
1754 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001755}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001756
1757void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1758 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001759 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1760 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1761 if (MO)
1762 return;
1763 } else {
1764 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1765 const MachineOperand &MO = getOperand(i);
1766 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1767 MO.getSubReg() == 0)
1768 return;
1769 }
1770 }
1771 addOperand(MachineOperand::CreateReg(IncomingReg,
1772 true /*IsDef*/,
1773 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001774}
Evan Cheng67eaa082010-03-03 23:37:30 +00001775
Dan Gohmandb497122010-06-18 23:28:01 +00001776void MachineInstr::setPhysRegsDeadExcept(const SmallVectorImpl<unsigned> &UsedRegs,
1777 const TargetRegisterInfo &TRI) {
1778 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1779 MachineOperand &MO = getOperand(i);
1780 if (!MO.isReg() || !MO.isDef()) continue;
1781 unsigned Reg = MO.getReg();
1782 if (Reg == 0) continue;
1783 bool Dead = true;
1784 for (SmallVectorImpl<unsigned>::const_iterator I = UsedRegs.begin(),
1785 E = UsedRegs.end(); I != E; ++I)
1786 if (TRI.regsOverlap(*I, Reg)) {
1787 Dead = false;
1788 break;
1789 }
1790 // If there are no uses, including partial uses, the def is dead.
1791 if (Dead) MO.setIsDead();
1792 }
1793}
1794
Evan Cheng67eaa082010-03-03 23:37:30 +00001795unsigned
1796MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
1797 unsigned Hash = MI->getOpcode() * 37;
1798 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1799 const MachineOperand &MO = MI->getOperand(i);
1800 uint64_t Key = (uint64_t)MO.getType() << 32;
1801 switch (MO.getType()) {
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001802 default: break;
1803 case MachineOperand::MO_Register:
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001804 if (MO.isDef() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001805 continue; // Skip virtual register defs.
1806 Key |= MO.getReg();
1807 break;
1808 case MachineOperand::MO_Immediate:
1809 Key |= MO.getImm();
1810 break;
1811 case MachineOperand::MO_FrameIndex:
1812 case MachineOperand::MO_ConstantPoolIndex:
1813 case MachineOperand::MO_JumpTableIndex:
1814 Key |= MO.getIndex();
1815 break;
1816 case MachineOperand::MO_MachineBasicBlock:
1817 Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB());
1818 break;
1819 case MachineOperand::MO_GlobalAddress:
1820 Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal());
1821 break;
1822 case MachineOperand::MO_BlockAddress:
1823 Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress());
1824 break;
1825 case MachineOperand::MO_MCSymbol:
1826 Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol());
1827 break;
Evan Cheng67eaa082010-03-03 23:37:30 +00001828 }
1829 Key += ~(Key << 32);
1830 Key ^= (Key >> 22);
1831 Key += ~(Key << 13);
1832 Key ^= (Key >> 8);
1833 Key += (Key << 3);
1834 Key ^= (Key >> 15);
1835 Key += ~(Key << 27);
1836 Key ^= (Key >> 31);
1837 Hash = (unsigned)Key + Hash * 37;
1838 }
1839 return Hash;
1840}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001841
1842void MachineInstr::emitError(StringRef Msg) const {
1843 // Find the source location cookie.
1844 unsigned LocCookie = 0;
1845 const MDNode *LocMD = 0;
1846 for (unsigned i = getNumOperands(); i != 0; --i) {
1847 if (getOperand(i-1).isMetadata() &&
1848 (LocMD = getOperand(i-1).getMetadata()) &&
1849 LocMD->getNumOperands() != 0) {
1850 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1851 LocCookie = CI->getZExtValue();
1852 break;
1853 }
1854 }
1855 }
1856
1857 if (const MachineBasicBlock *MBB = getParent())
1858 if (const MachineFunction *MF = MBB->getParent())
1859 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1860 report_fatal_error(Msg);
1861}