blob: d92c45d51dfc2ff4b092902676d3554c5bba375b [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsASMBackend.cpp - Mips Asm Backend ----------------------------===//
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the MipsAsmBackend and MipsELFObjectWriter classes.
11//
12//===----------------------------------------------------------------------===//
13//
14
15#include "MipsFixupKinds.h"
Akira Hatanaka82ea7312011-09-30 21:04:02 +000016#include "MCTargetDesc/MipsMCTargetDesc.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000017#include "llvm/MC/MCAsmBackend.h"
Akira Hatanaka82ea7312011-09-30 21:04:02 +000018#include "llvm/MC/MCAssembler.h"
19#include "llvm/MC/MCDirectives.h"
20#include "llvm/MC/MCELFObjectWriter.h"
Craig Topperf1d0f772012-03-26 06:58:25 +000021#include "llvm/MC/MCFixupKindInfo.h"
Akira Hatanaka82ea7312011-09-30 21:04:02 +000022#include "llvm/MC/MCObjectWriter.h"
Akira Hatanaka82ea7312011-09-30 21:04:02 +000023#include "llvm/MC/MCSubtargetInfo.h"
Akira Hatanaka82ea7312011-09-30 21:04:02 +000024#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/raw_ostream.h"
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +000026
Akira Hatanaka82ea7312011-09-30 21:04:02 +000027using namespace llvm;
28
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +000029// Prepare value for the target space for it
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000030static unsigned adjustFixupValue(unsigned Kind, uint64_t Value) {
31
32 // Add/subtract and shift
33 switch (Kind) {
34 default:
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +000035 return 0;
36 case FK_GPRel_4:
37 case FK_Data_4:
38 case Mips::fixup_Mips_LO16:
Jack Carter0140e552012-06-27 22:48:25 +000039 case Mips::fixup_Mips_GPOFF_HI:
40 case Mips::fixup_Mips_GPOFF_LO:
41 case Mips::fixup_Mips_GOT_PAGE:
42 case Mips::fixup_Mips_GOT_OFST:
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000043 break;
44 case Mips::fixup_Mips_PC16:
45 // So far we are only using this type for branches.
46 // For branches we start 1 instruction after the branch
47 // so the displacement will be one instruction size less.
48 Value -= 4;
49 // The displacement is then divided by 4 to give us an 18 bit
50 // address range.
51 Value >>= 2;
52 break;
53 case Mips::fixup_Mips_26:
54 // So far we are only using this type for jumps.
55 // The displacement is then divided by 4 to give us an 28 bit
56 // address range.
57 Value >>= 2;
58 break;
Akira Hatanaka84bfc2f2011-11-23 22:18:04 +000059 case Mips::fixup_Mips_HI16:
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +000060 case Mips::fixup_Mips_GOT_Local:
61 // Get the higher 16-bits. Also add 1 if bit 15 is 1.
Akira Hatanakabca9c252012-03-27 01:50:08 +000062 Value = ((Value + 0x8000) >> 16) & 0xffff;
Akira Hatanaka84bfc2f2011-11-23 22:18:04 +000063 break;
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000064 }
65
66 return Value;
67}
68
Akira Hatanaka82ea7312011-09-30 21:04:02 +000069namespace {
Akira Hatanaka82ea7312011-09-30 21:04:02 +000070class MipsAsmBackend : public MCAsmBackend {
Akira Hatanakae9e520f2012-03-01 01:53:15 +000071 Triple::OSType OSType;
72 bool IsLittle; // Big or little endian
Akira Hatanakaa551a482012-04-02 19:25:22 +000073 bool Is64Bit; // 32 or 64 bit words
Akira Hatanakae9e520f2012-03-01 01:53:15 +000074
Akira Hatanaka82ea7312011-09-30 21:04:02 +000075public:
Akira Hatanakaa551a482012-04-02 19:25:22 +000076 MipsAsmBackend(const Target &T, Triple::OSType _OSType,
77 bool _isLittle, bool _is64Bit)
78 :MCAsmBackend(), OSType(_OSType), IsLittle(_isLittle), Is64Bit(_is64Bit) {}
Akira Hatanakae9e520f2012-03-01 01:53:15 +000079
80 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Jack Carter39ae3632012-07-02 20:04:43 +000081 return createMipsELFObjectWriter(OS,
82 MCELFObjectTargetWriter::getOSABI(OSType), IsLittle, Is64Bit);
Akira Hatanakae9e520f2012-03-01 01:53:15 +000083 }
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +000084
85 /// ApplyFixup - Apply the \arg Value for given \arg Fixup into the provided
86 /// data fragment, at the offset specified by the fixup and following the
87 /// fixup kind as appropriate.
Jim Grosbachec343382012-01-18 18:52:16 +000088 void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +000089 uint64_t Value) const {
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +000090 MCFixupKind Kind = Fixup.getKind();
91 Value = adjustFixupValue((unsigned)Kind, Value);
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000092
Akira Hatanaka3ef7edc2012-04-16 18:00:19 +000093 if (!Value)
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +000094 return; // Doesn't change encoding.
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000095
Akira Hatanakafb54afb2012-03-21 00:52:01 +000096 // Where do we start in the object
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000097 unsigned Offset = Fixup.getOffset();
Akira Hatanakafb54afb2012-03-21 00:52:01 +000098 // Number of bytes we need to fixup
99 unsigned NumBytes = (getFixupKindInfo(Kind).TargetSize + 7) / 8;
100 // Used to point to big endian bytes
101 unsigned FullSize;
102
Craig Topper9be7c942012-03-21 02:28:53 +0000103 switch ((unsigned)Kind) {
Akira Hatanakafb54afb2012-03-21 00:52:01 +0000104 case Mips::fixup_Mips_16:
105 FullSize = 2;
106 break;
107 case Mips::fixup_Mips_64:
108 FullSize = 8;
109 break;
110 default:
111 FullSize = 4;
112 break;
113 }
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +0000114
115 // Grab current value, if any, from bits.
116 uint64_t CurVal = 0;
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +0000117
Akira Hatanakafb54afb2012-03-21 00:52:01 +0000118 for (unsigned i = 0; i != NumBytes; ++i) {
119 unsigned Idx = IsLittle ? i : (FullSize - 1 - i);
120 CurVal |= (uint64_t)((uint8_t)Data[Offset + Idx]) << (i*8);
121 }
122
Akira Hatanaka864f6602012-06-14 21:10:56 +0000123 uint64_t Mask = ((uint64_t)(-1) >>
124 (64 - getFixupKindInfo(Kind).TargetSize));
Akira Hatanaka3ef7edc2012-04-16 18:00:19 +0000125 CurVal |= Value & Mask;
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +0000126
Akira Hatanakafb54afb2012-03-21 00:52:01 +0000127 // Write out the fixed up bytes back to the code/data bits.
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +0000128 for (unsigned i = 0; i != NumBytes; ++i) {
Akira Hatanakafb54afb2012-03-21 00:52:01 +0000129 unsigned Idx = IsLittle ? i : (FullSize - 1 - i);
130 Data[Offset + Idx] = (uint8_t)((CurVal >> (i*8)) & 0xff);
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000131 }
Akira Hatanakafb54afb2012-03-21 00:52:01 +0000132 }
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000133
134 unsigned getNumFixupKinds() const { return Mips::NumTargetFixupKinds; }
135
136 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
137 const static MCFixupKindInfo Infos[Mips::NumTargetFixupKinds] = {
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +0000138 // This table *must* be in same the order of fixup_* kinds in
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000139 // MipsFixupKinds.h.
140 //
141 // name offset bits flags
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000142 { "fixup_Mips_16", 0, 16, 0 },
143 { "fixup_Mips_32", 0, 32, 0 },
144 { "fixup_Mips_REL32", 0, 32, 0 },
145 { "fixup_Mips_26", 0, 26, 0 },
146 { "fixup_Mips_HI16", 0, 16, 0 },
147 { "fixup_Mips_LO16", 0, 16, 0 },
148 { "fixup_Mips_GPREL16", 0, 16, 0 },
149 { "fixup_Mips_LITERAL", 0, 16, 0 },
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +0000150 { "fixup_Mips_GOT_Global", 0, 16, 0 },
151 { "fixup_Mips_GOT_Local", 0, 16, 0 },
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000152 { "fixup_Mips_PC16", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
153 { "fixup_Mips_CALL16", 0, 16, 0 },
154 { "fixup_Mips_GPREL32", 0, 32, 0 },
155 { "fixup_Mips_SHIFT5", 6, 5, 0 },
156 { "fixup_Mips_SHIFT6", 6, 5, 0 },
157 { "fixup_Mips_64", 0, 64, 0 },
158 { "fixup_Mips_TLSGD", 0, 16, 0 },
159 { "fixup_Mips_GOTTPREL", 0, 16, 0 },
160 { "fixup_Mips_TPREL_HI", 0, 16, 0 },
161 { "fixup_Mips_TPREL_LO", 0, 16, 0 },
Akira Hatanakabc249852011-12-22 01:05:17 +0000162 { "fixup_Mips_TLSLDM", 0, 16, 0 },
163 { "fixup_Mips_DTPREL_HI", 0, 16, 0 },
164 { "fixup_Mips_DTPREL_LO", 0, 16, 0 },
Jack Carter0140e552012-06-27 22:48:25 +0000165 { "fixup_Mips_Branch_PCRel", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
166 { "fixup_Mips_GPOFF_HI", 0, 16, 0 },
167 { "fixup_Mips_GPOFF_LO", 0, 16, 0 },
168 { "fixup_Mips_GOT_PAGE", 0, 16, 0 },
169 { "fixup_Mips_GOT_OFST", 0, 16, 0 }
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000170 };
171
172 if (Kind < FirstTargetFixupKind)
173 return MCAsmBackend::getFixupKindInfo(Kind);
174
175 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
176 "Invalid kind!");
177 return Infos[Kind - FirstTargetFixupKind];
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000178 }
179
180 /// @name Target Relaxation Interfaces
181 /// @{
182
183 /// MayNeedRelaxation - Check whether the given instruction may need
184 /// relaxation.
185 ///
186 /// \param Inst - The instruction to test.
Jim Grosbachec343382012-01-18 18:52:16 +0000187 bool mayNeedRelaxation(const MCInst &Inst) const {
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000188 return false;
189 }
190
Jim Grosbach370b78d2011-12-06 00:47:03 +0000191 /// fixupNeedsRelaxation - Target specific predicate for whether a given
192 /// fixup requires the associated instruction to be relaxed.
193 bool fixupNeedsRelaxation(const MCFixup &Fixup,
194 uint64_t Value,
195 const MCInstFragment *DF,
196 const MCAsmLayout &Layout) const {
197 // FIXME.
198 assert(0 && "RelaxInstruction() unimplemented");
NAKAMURA Takumi6482e912011-12-06 01:48:32 +0000199 return false;
Jim Grosbach370b78d2011-12-06 00:47:03 +0000200 }
201
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000202 /// RelaxInstruction - Relax the instruction in the given fragment
203 /// to the next wider instruction.
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000204 ///
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000205 /// \param Inst - The instruction to relax, which may be the same
206 /// as the output.
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000207 /// \parm Res [output] - On return, the relaxed instruction.
Jim Grosbachec343382012-01-18 18:52:16 +0000208 void relaxInstruction(const MCInst &Inst, MCInst &Res) const {
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000209 }
Jia Liubb481f82012-02-28 07:46:26 +0000210
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000211 /// @}
212
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000213 /// WriteNopData - Write an (optimal) nop sequence of Count bytes
214 /// to the given output. If the target cannot generate such a sequence,
215 /// it should return an error.
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000216 ///
217 /// \return - True on success.
Jim Grosbachec343382012-01-18 18:52:16 +0000218 bool writeNopData(uint64_t Count, MCObjectWriter *OW) const {
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000219 return true;
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000220 }
Akira Hatanakaa551a482012-04-02 19:25:22 +0000221}; // class MipsAsmBackend
Akira Hatanaka82ea7312011-09-30 21:04:02 +0000222
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000223} // namespace
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000224
Akira Hatanakae9e520f2012-03-01 01:53:15 +0000225// MCAsmBackend
Akira Hatanakaa551a482012-04-02 19:25:22 +0000226MCAsmBackend *llvm::createMipsAsmBackendEL32(const Target &T, StringRef TT) {
Akira Hatanakae9e520f2012-03-01 01:53:15 +0000227 return new MipsAsmBackend(T, Triple(TT).getOS(),
Akira Hatanakaa551a482012-04-02 19:25:22 +0000228 /*IsLittle*/true, /*Is64Bit*/false);
Rafael Espindola29a17142012-01-11 04:04:14 +0000229}
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000230
Akira Hatanakaa551a482012-04-02 19:25:22 +0000231MCAsmBackend *llvm::createMipsAsmBackendEB32(const Target &T, StringRef TT) {
Akira Hatanakae9e520f2012-03-01 01:53:15 +0000232 return new MipsAsmBackend(T, Triple(TT).getOS(),
Akira Hatanakaa551a482012-04-02 19:25:22 +0000233 /*IsLittle*/false, /*Is64Bit*/false);
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000234}
Akira Hatanakaa551a482012-04-02 19:25:22 +0000235
236MCAsmBackend *llvm::createMipsAsmBackendEL64(const Target &T, StringRef TT) {
237 return new MipsAsmBackend(T, Triple(TT).getOS(),
238 /*IsLittle*/true, /*Is64Bit*/true);
239}
240
241MCAsmBackend *llvm::createMipsAsmBackendEB64(const Target &T, StringRef TT) {
242 return new MipsAsmBackend(T, Triple(TT).getOS(),
243 /*IsLittle*/false, /*Is64Bit*/true);
244}
245