blob: 2f6ac8d86d4c808c3a976250879a886e66eedcc5 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "ARM.h"
Daniel Dunbar3483aca2010-08-11 05:24:50 +000011#include "ARMSubtarget.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000012#include "llvm/MC/MCParser/MCAsmLexer.h"
13#include "llvm/MC/MCParser/MCAsmParser.h"
14#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000015#include "llvm/MC/MCStreamer.h"
16#include "llvm/MC/MCExpr.h"
17#include "llvm/MC/MCInst.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/Target/TargetRegistry.h"
19#include "llvm/Target/TargetAsmParser.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000020#include "llvm/Support/Compiler.h"
21#include "llvm/Support/SourceMgr.h"
Sean Callanan76264762010-04-02 22:27:05 +000022#include "llvm/ADT/OwningPtr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000023#include "llvm/ADT/SmallVector.h"
24#include "llvm/ADT/Twine.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000025using namespace llvm;
26
27namespace {
28struct ARMOperand;
29
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000030// The shift types for register controlled shifts in arm memory addressing
31enum ShiftType {
32 Lsl,
33 Lsr,
34 Asr,
35 Ror,
36 Rrx
37};
38
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000039class ARMAsmParser : public TargetAsmParser {
40 MCAsmParser &Parser;
Daniel Dunbard73ada72010-07-19 00:33:49 +000041 TargetMachine &TM;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042
43private:
44 MCAsmParser &getParser() const { return Parser; }
45
46 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
47
48 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
49
50 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
51
Sean Callanan76264762010-04-02 22:27:05 +000052 bool MaybeParseRegister(OwningPtr<ARMOperand> &Op, bool ParseWriteBack);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000053
Sean Callanan76264762010-04-02 22:27:05 +000054 bool ParseRegisterList(OwningPtr<ARMOperand> &Op);
Kevin Enderbyd7894f12009-10-09 21:12:28 +000055
Sean Callanan76264762010-04-02 22:27:05 +000056 bool ParseMemory(OwningPtr<ARMOperand> &Op);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000057
Kevin Enderby9c41fa82009-10-30 22:55:57 +000058 bool ParseMemoryOffsetReg(bool &Negative,
59 bool &OffsetRegShifted,
60 enum ShiftType &ShiftType,
61 const MCExpr *&ShiftAmount,
62 const MCExpr *&Offset,
63 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +000064 int &OffsetRegNum,
65 SMLoc &E);
Kevin Enderby9c41fa82009-10-30 22:55:57 +000066
Sean Callanan76264762010-04-02 22:27:05 +000067 bool ParseShift(enum ShiftType &St, const MCExpr *&ShiftAmount, SMLoc &E);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000068
Sean Callanan76264762010-04-02 22:27:05 +000069 bool ParseOperand(OwningPtr<ARMOperand> &Op);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000070
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000071 bool ParseDirectiveWord(unsigned Size, SMLoc L);
72
Kevin Enderby515d5092009-10-15 20:48:48 +000073 bool ParseDirectiveThumb(SMLoc L);
74
75 bool ParseDirectiveThumbFunc(SMLoc L);
76
77 bool ParseDirectiveCode(SMLoc L);
78
79 bool ParseDirectiveSyntax(SMLoc L);
80
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000081 /// @name Auto-generated Match Functions
82 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000083
84 unsigned ComputeAvailableFeatures(const ARMSubtarget *Subtarget) const;
85
Chris Lattner98986712010-01-14 22:21:20 +000086 bool MatchInstruction(const SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000087 MCInst &Inst);
88
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000089 /// }
90
91
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000092public:
Daniel Dunbard73ada72010-07-19 00:33:49 +000093 ARMAsmParser(const Target &T, MCAsmParser &_Parser, TargetMachine &_TM)
94 : TargetAsmParser(T), Parser(_Parser), TM(_TM) {}
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000095
Benjamin Kramer38e59892010-07-14 22:38:02 +000096 virtual bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Chris Lattner98986712010-01-14 22:21:20 +000097 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000098
99 virtual bool ParseDirective(AsmToken DirectiveID);
100};
101
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000102/// ARMOperand - Instances of this class represent a parsed ARM machine
103/// instruction.
Chris Lattner76593892010-01-14 21:21:40 +0000104struct ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000105private:
106 ARMOperand() {}
107public:
108 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000109 CondCode,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000110 Immediate,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000111 Memory,
112 Register,
113 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000114 } Kind;
115
Sean Callanan76264762010-04-02 22:27:05 +0000116 SMLoc StartLoc, EndLoc;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000117
118 union {
119 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000120 ARMCC::CondCodes Val;
121 } CC;
122
123 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000124 const char *Data;
125 unsigned Length;
126 } Tok;
127
128 struct {
129 unsigned RegNum;
Kevin Enderby99e6d4e2009-10-07 18:01:35 +0000130 bool Writeback;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000131 } Reg;
132
Kevin Enderbycfe07242009-10-13 22:19:02 +0000133 struct {
134 const MCExpr *Val;
135 } Imm;
Sean Callanan76264762010-04-02 22:27:05 +0000136
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000137 // This is for all forms of ARM address expressions
138 struct {
139 unsigned BaseRegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000140 unsigned OffsetRegNum; // used when OffsetIsReg is true
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000141 const MCExpr *Offset; // used when OffsetIsReg is false
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000142 const MCExpr *ShiftAmount; // used when OffsetRegShifted is true
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000143 enum ShiftType ShiftType; // used when OffsetRegShifted is true
144 unsigned
145 OffsetRegShifted : 1, // only used when OffsetIsReg is true
146 Preindexed : 1,
147 Postindexed : 1,
148 OffsetIsReg : 1,
149 Negative : 1, // only used when OffsetIsReg is true
150 Writeback : 1;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000151 } Mem;
152
153 };
Sean Callanan76264762010-04-02 22:27:05 +0000154
155 ARMOperand(KindTy K, SMLoc S, SMLoc E)
156 : Kind(K), StartLoc(S), EndLoc(E) {}
157
158 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
159 Kind = o.Kind;
160 StartLoc = o.StartLoc;
161 EndLoc = o.EndLoc;
162 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000163 case CondCode:
164 CC = o.CC;
165 break;
Sean Callanan76264762010-04-02 22:27:05 +0000166 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000167 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000168 break;
169 case Register:
170 Reg = o.Reg;
171 break;
172 case Immediate:
173 Imm = o.Imm;
174 break;
175 case Memory:
176 Mem = o.Mem;
177 break;
178 }
179 }
180
181 /// getStartLoc - Get the location of the first token of this operand.
182 SMLoc getStartLoc() const { return StartLoc; }
183 /// getEndLoc - Get the location of the last token of this operand.
184 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000185
Daniel Dunbar8462b302010-08-11 06:36:53 +0000186 ARMCC::CondCodes getCondCode() const {
187 assert(Kind == CondCode && "Invalid access!");
188 return CC.Val;
189 }
190
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000191 StringRef getToken() const {
192 assert(Kind == Token && "Invalid access!");
193 return StringRef(Tok.Data, Tok.Length);
194 }
195
196 unsigned getReg() const {
197 assert(Kind == Register && "Invalid access!");
198 return Reg.RegNum;
199 }
200
Kevin Enderbycfe07242009-10-13 22:19:02 +0000201 const MCExpr *getImm() const {
202 assert(Kind == Immediate && "Invalid access!");
203 return Imm.Val;
204 }
205
Daniel Dunbar8462b302010-08-11 06:36:53 +0000206 bool isCondCode() const { return Kind == CondCode; }
207
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000208 bool isImm() const { return Kind == Immediate; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000209
210 bool isReg() const { return Kind == Register; }
211
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000212 bool isToken() const {return Kind == Token; }
213
214 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
215 // Add as immediates when possible.
216 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
217 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
218 else
219 Inst.addOperand(MCOperand::CreateExpr(Expr));
220 }
221
Daniel Dunbar8462b302010-08-11 06:36:53 +0000222 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
223 assert(N == 1 && "Invalid number of operands!");
224 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
225 }
226
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000227 void addRegOperands(MCInst &Inst, unsigned N) const {
228 assert(N == 1 && "Invalid number of operands!");
229 Inst.addOperand(MCOperand::CreateReg(getReg()));
230 }
231
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000232 void addImmOperands(MCInst &Inst, unsigned N) const {
233 assert(N == 1 && "Invalid number of operands!");
234 addExpr(Inst, getImm());
235 }
236
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000237 virtual void dump(raw_ostream &OS) const {}
238
Sean Callanan76264762010-04-02 22:27:05 +0000239 static void CreateToken(OwningPtr<ARMOperand> &Op, StringRef Str,
240 SMLoc S) {
241 Op.reset(new ARMOperand);
242 Op->Kind = Token;
243 Op->Tok.Data = Str.data();
244 Op->Tok.Length = Str.size();
245 Op->StartLoc = S;
246 Op->EndLoc = S;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000247 }
248
Sean Callanan76264762010-04-02 22:27:05 +0000249 static void CreateReg(OwningPtr<ARMOperand> &Op, unsigned RegNum,
250 bool Writeback, SMLoc S, SMLoc E) {
251 Op.reset(new ARMOperand);
252 Op->Kind = Register;
253 Op->Reg.RegNum = RegNum;
254 Op->Reg.Writeback = Writeback;
255
256 Op->StartLoc = S;
257 Op->EndLoc = E;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000258 }
259
Sean Callanan76264762010-04-02 22:27:05 +0000260 static void CreateImm(OwningPtr<ARMOperand> &Op, const MCExpr *Val,
261 SMLoc S, SMLoc E) {
262 Op.reset(new ARMOperand);
263 Op->Kind = Immediate;
264 Op->Imm.Val = Val;
265
266 Op->StartLoc = S;
267 Op->EndLoc = E;
Kevin Enderbycfe07242009-10-13 22:19:02 +0000268 }
269
Sean Callanan76264762010-04-02 22:27:05 +0000270 static void CreateMem(OwningPtr<ARMOperand> &Op,
271 unsigned BaseRegNum, bool OffsetIsReg,
272 const MCExpr *Offset, unsigned OffsetRegNum,
273 bool OffsetRegShifted, enum ShiftType ShiftType,
274 const MCExpr *ShiftAmount, bool Preindexed,
275 bool Postindexed, bool Negative, bool Writeback,
276 SMLoc S, SMLoc E) {
277 Op.reset(new ARMOperand);
278 Op->Kind = Memory;
279 Op->Mem.BaseRegNum = BaseRegNum;
280 Op->Mem.OffsetIsReg = OffsetIsReg;
281 Op->Mem.Offset = Offset;
282 Op->Mem.OffsetRegNum = OffsetRegNum;
283 Op->Mem.OffsetRegShifted = OffsetRegShifted;
284 Op->Mem.ShiftType = ShiftType;
285 Op->Mem.ShiftAmount = ShiftAmount;
286 Op->Mem.Preindexed = Preindexed;
287 Op->Mem.Postindexed = Postindexed;
288 Op->Mem.Negative = Negative;
289 Op->Mem.Writeback = Writeback;
290
291 Op->StartLoc = S;
292 Op->EndLoc = E;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000293 }
294};
295
296} // end anonymous namespace.
297
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000298
299/// @name Auto-generated Match Functions
300/// {
301
302static unsigned MatchRegisterName(StringRef Name);
303
304/// }
305
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000306/// Try to parse a register name. The token must be an Identifier when called,
307/// and if it is a register name a Reg operand is created, the token is eaten
308/// and false is returned. Else true is returned and no token is eaten.
309/// TODO this is likely to change to allow different register types and or to
310/// parse for a specific register type.
Sean Callanan76264762010-04-02 22:27:05 +0000311bool ARMAsmParser::MaybeParseRegister
312 (OwningPtr<ARMOperand> &Op, bool ParseWriteBack) {
313 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +0000314 const AsmToken &Tok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000315 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
316
317 // FIXME: Validate register for the current architecture; we have to do
318 // validation later, so maybe there is no need for this here.
Kevin Enderbyd7894f12009-10-09 21:12:28 +0000319 int RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000320
321 RegNum = MatchRegisterName(Tok.getString());
Kevin Enderbyd7894f12009-10-09 21:12:28 +0000322 if (RegNum == -1)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000323 return true;
Sean Callanan76264762010-04-02 22:27:05 +0000324
325 S = Tok.getLoc();
326
Sean Callananb9a25b72010-01-19 20:27:46 +0000327 Parser.Lex(); // Eat identifier token.
Sean Callanan76264762010-04-02 22:27:05 +0000328
329 E = Parser.getTok().getLoc();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000330
Kevin Enderby99e6d4e2009-10-07 18:01:35 +0000331 bool Writeback = false;
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000332 if (ParseWriteBack) {
Sean Callanan18b83232010-01-19 21:44:56 +0000333 const AsmToken &ExclaimTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000334 if (ExclaimTok.is(AsmToken::Exclaim)) {
Sean Callanan76264762010-04-02 22:27:05 +0000335 E = ExclaimTok.getLoc();
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000336 Writeback = true;
Sean Callananb9a25b72010-01-19 20:27:46 +0000337 Parser.Lex(); // Eat exclaim token
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000338 }
Kevin Enderby99e6d4e2009-10-07 18:01:35 +0000339 }
340
Sean Callanan76264762010-04-02 22:27:05 +0000341 ARMOperand::CreateReg(Op, RegNum, Writeback, S, E);
Kevin Enderby99e6d4e2009-10-07 18:01:35 +0000342
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000343 return false;
344}
345
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000346/// Parse a register list, return false if successful else return true or an
347/// error. The first token must be a '{' when called.
Sean Callanan76264762010-04-02 22:27:05 +0000348bool ARMAsmParser::ParseRegisterList(OwningPtr<ARMOperand> &Op) {
349 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +0000350 assert(Parser.getTok().is(AsmToken::LCurly) &&
Kevin Enderbycfe07242009-10-13 22:19:02 +0000351 "Token is not an Left Curly Brace");
Sean Callanan76264762010-04-02 22:27:05 +0000352 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +0000353 Parser.Lex(); // Eat left curly brace token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +0000354
Sean Callanan18b83232010-01-19 21:44:56 +0000355 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +0000356 SMLoc RegLoc = RegTok.getLoc();
357 if (RegTok.isNot(AsmToken::Identifier))
358 return Error(RegLoc, "register expected");
359 int RegNum = MatchRegisterName(RegTok.getString());
360 if (RegNum == -1)
361 return Error(RegLoc, "register expected");
Sean Callananb9a25b72010-01-19 20:27:46 +0000362 Parser.Lex(); // Eat identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +0000363 unsigned RegList = 1 << RegNum;
364
365 int HighRegNum = RegNum;
366 // TODO ranges like "{Rn-Rm}"
Sean Callanan18b83232010-01-19 21:44:56 +0000367 while (Parser.getTok().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +0000368 Parser.Lex(); // Eat comma token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +0000369
Sean Callanan18b83232010-01-19 21:44:56 +0000370 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +0000371 SMLoc RegLoc = RegTok.getLoc();
372 if (RegTok.isNot(AsmToken::Identifier))
373 return Error(RegLoc, "register expected");
374 int RegNum = MatchRegisterName(RegTok.getString());
375 if (RegNum == -1)
376 return Error(RegLoc, "register expected");
377
378 if (RegList & (1 << RegNum))
379 Warning(RegLoc, "register duplicated in register list");
380 else if (RegNum <= HighRegNum)
381 Warning(RegLoc, "register not in ascending order in register list");
382 RegList |= 1 << RegNum;
383 HighRegNum = RegNum;
384
Sean Callananb9a25b72010-01-19 20:27:46 +0000385 Parser.Lex(); // Eat identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +0000386 }
Sean Callanan18b83232010-01-19 21:44:56 +0000387 const AsmToken &RCurlyTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +0000388 if (RCurlyTok.isNot(AsmToken::RCurly))
389 return Error(RCurlyTok.getLoc(), "'}' expected");
Sean Callanan76264762010-04-02 22:27:05 +0000390 E = RCurlyTok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +0000391 Parser.Lex(); // Eat left curly brace token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +0000392
393 return false;
394}
395
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000396/// Parse an arm memory expression, return false if successful else return true
397/// or an error. The first token must be a '[' when called.
398/// TODO Only preindexing and postindexing addressing are started, unindexed
399/// with option, etc are still to do.
Sean Callanan76264762010-04-02 22:27:05 +0000400bool ARMAsmParser::ParseMemory(OwningPtr<ARMOperand> &Op) {
401 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +0000402 assert(Parser.getTok().is(AsmToken::LBrac) &&
Kevin Enderby6bd266e2009-10-12 22:51:49 +0000403 "Token is not an Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +0000404 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +0000405 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000406
Sean Callanan18b83232010-01-19 21:44:56 +0000407 const AsmToken &BaseRegTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000408 if (BaseRegTok.isNot(AsmToken::Identifier))
409 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000410 if (MaybeParseRegister(Op, false))
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000411 return Error(BaseRegTok.getLoc(), "register expected");
Sean Callanan76264762010-04-02 22:27:05 +0000412 int BaseRegNum = Op->getReg();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000413
414 bool Preindexed = false;
415 bool Postindexed = false;
416 bool OffsetIsReg = false;
417 bool Negative = false;
418 bool Writeback = false;
419
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000420 // First look for preindexed address forms, that is after the "[Rn" we now
421 // have to see if the next token is a comma.
Sean Callanan18b83232010-01-19 21:44:56 +0000422 const AsmToken &Tok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000423 if (Tok.is(AsmToken::Comma)) {
424 Preindexed = true;
Sean Callananb9a25b72010-01-19 20:27:46 +0000425 Parser.Lex(); // Eat comma token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000426 int OffsetRegNum;
427 bool OffsetRegShifted;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000428 enum ShiftType ShiftType;
429 const MCExpr *ShiftAmount;
430 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000431 if(ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, ShiftAmount,
Sean Callanan76264762010-04-02 22:27:05 +0000432 Offset, OffsetIsReg, OffsetRegNum, E))
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000433 return true;
Sean Callanan18b83232010-01-19 21:44:56 +0000434 const AsmToken &RBracTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000435 if (RBracTok.isNot(AsmToken::RBrac))
436 return Error(RBracTok.getLoc(), "']' expected");
Sean Callanan76264762010-04-02 22:27:05 +0000437 E = RBracTok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +0000438 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000439
Sean Callanan18b83232010-01-19 21:44:56 +0000440 const AsmToken &ExclaimTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000441 if (ExclaimTok.is(AsmToken::Exclaim)) {
Sean Callanan76264762010-04-02 22:27:05 +0000442 E = ExclaimTok.getLoc();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000443 Writeback = true;
Sean Callananb9a25b72010-01-19 20:27:46 +0000444 Parser.Lex(); // Eat exclaim token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000445 }
Sean Callanan76264762010-04-02 22:27:05 +0000446 ARMOperand::CreateMem(Op, BaseRegNum, OffsetIsReg, Offset, OffsetRegNum,
447 OffsetRegShifted, ShiftType, ShiftAmount,
448 Preindexed, Postindexed, Negative, Writeback, S, E);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000449 return false;
450 }
451 // The "[Rn" we have so far was not followed by a comma.
452 else if (Tok.is(AsmToken::RBrac)) {
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000453 // This is a post indexing addressing forms, that is a ']' follows after
454 // the "[Rn".
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000455 Postindexed = true;
456 Writeback = true;
Sean Callanan76264762010-04-02 22:27:05 +0000457 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +0000458 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000459
Kevin Enderbye2a98dd2009-10-15 21:42:45 +0000460 int OffsetRegNum = 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000461 bool OffsetRegShifted = false;
462 enum ShiftType ShiftType;
463 const MCExpr *ShiftAmount;
464 const MCExpr *Offset;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000465
Sean Callanan18b83232010-01-19 21:44:56 +0000466 const AsmToken &NextTok = Parser.getTok();
Kevin Enderbye2a98dd2009-10-15 21:42:45 +0000467 if (NextTok.isNot(AsmToken::EndOfStatement)) {
468 if (NextTok.isNot(AsmToken::Comma))
Duncan Sands34727662010-07-12 08:16:59 +0000469 return Error(NextTok.getLoc(), "',' expected");
Sean Callananb9a25b72010-01-19 20:27:46 +0000470 Parser.Lex(); // Eat comma token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000471 if(ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType,
Sean Callanan76264762010-04-02 22:27:05 +0000472 ShiftAmount, Offset, OffsetIsReg, OffsetRegNum,
473 E))
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000474 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000475 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000476
Sean Callanan76264762010-04-02 22:27:05 +0000477 ARMOperand::CreateMem(Op, BaseRegNum, OffsetIsReg, Offset, OffsetRegNum,
478 OffsetRegShifted, ShiftType, ShiftAmount,
479 Preindexed, Postindexed, Negative, Writeback, S, E);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000480 return false;
481 }
482
483 return true;
484}
485
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000486/// Parse the offset of a memory operand after we have seen "[Rn," or "[Rn],"
487/// we will parse the following (were +/- means that a plus or minus is
488/// optional):
489/// +/-Rm
490/// +/-Rm, shift
491/// #offset
492/// we return false on success or an error otherwise.
493bool ARMAsmParser::ParseMemoryOffsetReg(bool &Negative,
Sean Callanan76264762010-04-02 22:27:05 +0000494 bool &OffsetRegShifted,
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000495 enum ShiftType &ShiftType,
496 const MCExpr *&ShiftAmount,
497 const MCExpr *&Offset,
498 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +0000499 int &OffsetRegNum,
500 SMLoc &E) {
501 OwningPtr<ARMOperand> Op;
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000502 Negative = false;
503 OffsetRegShifted = false;
504 OffsetIsReg = false;
505 OffsetRegNum = -1;
Sean Callanan18b83232010-01-19 21:44:56 +0000506 const AsmToken &NextTok = Parser.getTok();
Sean Callanan76264762010-04-02 22:27:05 +0000507 E = NextTok.getLoc();
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000508 if (NextTok.is(AsmToken::Plus))
Sean Callananb9a25b72010-01-19 20:27:46 +0000509 Parser.Lex(); // Eat plus token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000510 else if (NextTok.is(AsmToken::Minus)) {
511 Negative = true;
Sean Callananb9a25b72010-01-19 20:27:46 +0000512 Parser.Lex(); // Eat minus token
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000513 }
514 // See if there is a register following the "[Rn," or "[Rn]," we have so far.
Sean Callanan18b83232010-01-19 21:44:56 +0000515 const AsmToken &OffsetRegTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000516 if (OffsetRegTok.is(AsmToken::Identifier)) {
517 OffsetIsReg = !MaybeParseRegister(Op, false);
Sean Callanan76264762010-04-02 22:27:05 +0000518 if (OffsetIsReg) {
519 E = Op->getEndLoc();
520 OffsetRegNum = Op->getReg();
521 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000522 }
523 // If we parsed a register as the offset then their can be a shift after that
524 if (OffsetRegNum != -1) {
525 // Look for a comma then a shift
Sean Callanan18b83232010-01-19 21:44:56 +0000526 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000527 if (Tok.is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +0000528 Parser.Lex(); // Eat comma token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000529
Sean Callanan18b83232010-01-19 21:44:56 +0000530 const AsmToken &Tok = Parser.getTok();
Sean Callanan76264762010-04-02 22:27:05 +0000531 if (ParseShift(ShiftType, ShiftAmount, E))
Duncan Sands34727662010-07-12 08:16:59 +0000532 return Error(Tok.getLoc(), "shift expected");
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000533 OffsetRegShifted = true;
534 }
535 }
536 else { // the "[Rn," or "[Rn,]" we have so far was not followed by "Rm"
537 // Look for #offset following the "[Rn," or "[Rn],"
Sean Callanan18b83232010-01-19 21:44:56 +0000538 const AsmToken &HashTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000539 if (HashTok.isNot(AsmToken::Hash))
540 return Error(HashTok.getLoc(), "'#' expected");
Sean Callanan76264762010-04-02 22:27:05 +0000541
Sean Callananb9a25b72010-01-19 20:27:46 +0000542 Parser.Lex(); // Eat hash token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000543
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000544 if (getParser().ParseExpression(Offset))
545 return true;
Sean Callanan76264762010-04-02 22:27:05 +0000546 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000547 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000548 return false;
549}
550
551/// ParseShift as one of these two:
552/// ( lsl | lsr | asr | ror ) , # shift_amount
553/// rrx
554/// and returns true if it parses a shift otherwise it returns false.
Sean Callanan76264762010-04-02 22:27:05 +0000555bool ARMAsmParser::ParseShift(ShiftType &St,
556 const MCExpr *&ShiftAmount,
557 SMLoc &E) {
Sean Callanan18b83232010-01-19 21:44:56 +0000558 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000559 if (Tok.isNot(AsmToken::Identifier))
560 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +0000561 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000562 if (ShiftName == "lsl" || ShiftName == "LSL")
563 St = Lsl;
564 else if (ShiftName == "lsr" || ShiftName == "LSR")
565 St = Lsr;
566 else if (ShiftName == "asr" || ShiftName == "ASR")
567 St = Asr;
568 else if (ShiftName == "ror" || ShiftName == "ROR")
569 St = Ror;
570 else if (ShiftName == "rrx" || ShiftName == "RRX")
571 St = Rrx;
572 else
573 return true;
Sean Callananb9a25b72010-01-19 20:27:46 +0000574 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000575
576 // Rrx stands alone.
577 if (St == Rrx)
578 return false;
579
580 // Otherwise, there must be a '#' and a shift amount.
Sean Callanan18b83232010-01-19 21:44:56 +0000581 const AsmToken &HashTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000582 if (HashTok.isNot(AsmToken::Hash))
583 return Error(HashTok.getLoc(), "'#' expected");
Sean Callananb9a25b72010-01-19 20:27:46 +0000584 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000585
586 if (getParser().ParseExpression(ShiftAmount))
587 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000588
589 return false;
590}
591
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000592/// Parse a arm instruction operand. For now this parses the operand regardless
593/// of the mnemonic.
Sean Callanan76264762010-04-02 22:27:05 +0000594bool ARMAsmParser::ParseOperand(OwningPtr<ARMOperand> &Op) {
595 SMLoc S, E;
596
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000597 switch (getLexer().getKind()) {
598 case AsmToken::Identifier:
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000599 if (!MaybeParseRegister(Op, true))
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000600 return false;
Kevin Enderby515d5092009-10-15 20:48:48 +0000601 // This was not a register so parse other operands that start with an
602 // identifier (like labels) as expressions and create them as immediates.
603 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +0000604 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +0000605 if (getParser().ParseExpression(IdVal))
606 return true;
Sean Callanan76264762010-04-02 22:27:05 +0000607 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
608 ARMOperand::CreateImm(Op, IdVal, S, E);
Kevin Enderby515d5092009-10-15 20:48:48 +0000609 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000610 case AsmToken::LBrac:
Kevin Enderby515d5092009-10-15 20:48:48 +0000611 return ParseMemory(Op);
Kevin Enderbyd7894f12009-10-09 21:12:28 +0000612 case AsmToken::LCurly:
Kevin Enderby515d5092009-10-15 20:48:48 +0000613 return ParseRegisterList(Op);
Kevin Enderbyd7894f12009-10-09 21:12:28 +0000614 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +0000615 // #42 -> immediate.
616 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +0000617 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +0000618 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +0000619 const MCExpr *ImmVal;
620 if (getParser().ParseExpression(ImmVal))
Kevin Enderbycfe07242009-10-13 22:19:02 +0000621 return true;
Sean Callanan76264762010-04-02 22:27:05 +0000622 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
623 ARMOperand::CreateImm(Op, ImmVal, S, E);
Kevin Enderbycfe07242009-10-13 22:19:02 +0000624 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000625 default:
Sean Callanan18b83232010-01-19 21:44:56 +0000626 return Error(Parser.getTok().getLoc(), "unexpected token in operand");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000627 }
628}
629
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000630/// Parse an arm instruction mnemonic followed by its operands.
Benjamin Kramer38e59892010-07-14 22:38:02 +0000631bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
Chris Lattner98986712010-01-14 22:21:20 +0000632 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +0000633 OwningPtr<ARMOperand> Op;
634 ARMOperand::CreateToken(Op, Name, NameLoc);
635
636 Operands.push_back(Op.take());
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000637
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000638 if (getLexer().isNot(AsmToken::EndOfStatement)) {
639
640 // Read the first operand.
Sean Callanan76264762010-04-02 22:27:05 +0000641 OwningPtr<ARMOperand> Op;
Chris Lattner98986712010-01-14 22:21:20 +0000642 if (ParseOperand(Op)) return true;
Sean Callanan76264762010-04-02 22:27:05 +0000643 Operands.push_back(Op.take());
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000644
645 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +0000646 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000647
648 // Parse and remember the operand.
Chris Lattner98986712010-01-14 22:21:20 +0000649 if (ParseOperand(Op)) return true;
Sean Callanan76264762010-04-02 22:27:05 +0000650 Operands.push_back(Op.take());
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000651 }
652 }
Chris Lattner98986712010-01-14 22:21:20 +0000653 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000654}
655
Kevin Enderby515d5092009-10-15 20:48:48 +0000656/// ParseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000657bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
658 StringRef IDVal = DirectiveID.getIdentifier();
659 if (IDVal == ".word")
660 return ParseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +0000661 else if (IDVal == ".thumb")
662 return ParseDirectiveThumb(DirectiveID.getLoc());
663 else if (IDVal == ".thumb_func")
664 return ParseDirectiveThumbFunc(DirectiveID.getLoc());
665 else if (IDVal == ".code")
666 return ParseDirectiveCode(DirectiveID.getLoc());
667 else if (IDVal == ".syntax")
668 return ParseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000669 return true;
670}
671
672/// ParseDirectiveWord
673/// ::= .word [ expression (, expression)* ]
674bool ARMAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
675 if (getLexer().isNot(AsmToken::EndOfStatement)) {
676 for (;;) {
677 const MCExpr *Value;
678 if (getParser().ParseExpression(Value))
679 return true;
680
Chris Lattneraaec2052010-01-19 19:46:13 +0000681 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000682
683 if (getLexer().is(AsmToken::EndOfStatement))
684 break;
685
686 // FIXME: Improve diagnostic.
687 if (getLexer().isNot(AsmToken::Comma))
688 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +0000689 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000690 }
691 }
692
Sean Callananb9a25b72010-01-19 20:27:46 +0000693 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000694 return false;
695}
696
Kevin Enderby515d5092009-10-15 20:48:48 +0000697/// ParseDirectiveThumb
698/// ::= .thumb
699bool ARMAsmParser::ParseDirectiveThumb(SMLoc L) {
700 if (getLexer().isNot(AsmToken::EndOfStatement))
701 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +0000702 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +0000703
704 // TODO: set thumb mode
705 // TODO: tell the MC streamer the mode
706 // getParser().getStreamer().Emit???();
707 return false;
708}
709
710/// ParseDirectiveThumbFunc
711/// ::= .thumbfunc symbol_name
712bool ARMAsmParser::ParseDirectiveThumbFunc(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +0000713 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +0000714 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
715 return Error(L, "unexpected token in .syntax directive");
Sean Callanan18b83232010-01-19 21:44:56 +0000716 StringRef ATTRIBUTE_UNUSED SymbolName = Parser.getTok().getIdentifier();
Sean Callananb9a25b72010-01-19 20:27:46 +0000717 Parser.Lex(); // Consume the identifier token.
Kevin Enderby515d5092009-10-15 20:48:48 +0000718
719 if (getLexer().isNot(AsmToken::EndOfStatement))
720 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +0000721 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +0000722
723 // TODO: mark symbol as a thumb symbol
724 // getParser().getStreamer().Emit???();
725 return false;
726}
727
728/// ParseDirectiveSyntax
729/// ::= .syntax unified | divided
730bool ARMAsmParser::ParseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +0000731 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +0000732 if (Tok.isNot(AsmToken::Identifier))
733 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +0000734 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +0000735 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +0000736 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +0000737 else if (Mode == "divided" || Mode == "DIVIDED")
Sean Callananb9a25b72010-01-19 20:27:46 +0000738 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +0000739 else
740 return Error(L, "unrecognized syntax mode in .syntax directive");
741
742 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +0000743 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +0000744 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +0000745
746 // TODO tell the MC streamer the mode
747 // getParser().getStreamer().Emit???();
748 return false;
749}
750
751/// ParseDirectiveCode
752/// ::= .code 16 | 32
753bool ARMAsmParser::ParseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +0000754 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +0000755 if (Tok.isNot(AsmToken::Integer))
756 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +0000757 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +0000758 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +0000759 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +0000760 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +0000761 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +0000762 else
763 return Error(L, "invalid operand to .code directive");
764
765 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +0000766 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +0000767 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +0000768
769 // TODO tell the MC streamer the mode
770 // getParser().getStreamer().Emit???();
771 return false;
772}
773
Sean Callanan90b70972010-04-07 20:29:34 +0000774extern "C" void LLVMInitializeARMAsmLexer();
775
Kevin Enderby9c41fa82009-10-30 22:55:57 +0000776/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000777extern "C" void LLVMInitializeARMAsmParser() {
778 RegisterAsmParser<ARMAsmParser> X(TheARMTarget);
779 RegisterAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +0000780 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000781}
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000782
783#include "ARMGenAsmMatcher.inc"