Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 1 | //===-- MachineLICM.cpp - Machine Loop Invariant Code Motion Pass ---------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This pass performs loop invariant code motion on machine instructions. We |
| 11 | // attempt to remove as much code from the body of a loop as possible. |
| 12 | // |
Dan Gohman | c475c36 | 2009-01-15 22:01:38 +0000 | [diff] [blame] | 13 | // This pass does not attempt to throttle itself to limit register pressure. |
| 14 | // The register allocation phases are expected to perform rematerialization |
| 15 | // to recover when register pressure is high. |
| 16 | // |
| 17 | // This pass is not intended to be a replacement or a complete alternative |
| 18 | // for the LLVM-IR-level LICM pass. It is only designed to hoist simple |
| 19 | // constructs that are not exposed before lowering and instruction selection. |
| 20 | // |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 21 | //===----------------------------------------------------------------------===// |
| 22 | |
| 23 | #define DEBUG_TYPE "machine-licm" |
Chris Lattner | ac69582 | 2008-01-04 06:41:45 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/Passes.h" |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineDominators.h" |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineLoopInfo.h" |
Dan Gohman | 589f1f5 | 2009-10-28 03:21:57 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineMemOperand.h" |
Bill Wendling | 9258cd3 | 2008-01-02 19:32:43 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | 589f1f5 | 2009-10-28 03:21:57 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Evan Cheng | ab8be96 | 2011-06-29 01:14:12 +0000 | [diff] [blame] | 31 | #include "llvm/MC/MCInstrItineraries.h" |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 32 | #include "llvm/Target/TargetLowering.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 33 | #include "llvm/Target/TargetRegisterInfo.h" |
Bill Wendling | efe2be7 | 2007-12-11 23:27:51 +0000 | [diff] [blame] | 34 | #include "llvm/Target/TargetInstrInfo.h" |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 35 | #include "llvm/Target/TargetMachine.h" |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 36 | #include "llvm/Analysis/AliasAnalysis.h" |
Evan Cheng | af6949d | 2009-02-05 08:45:46 +0000 | [diff] [blame] | 37 | #include "llvm/ADT/DenseMap.h" |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 38 | #include "llvm/ADT/SmallSet.h" |
Chris Lattner | ac69582 | 2008-01-04 06:41:45 +0000 | [diff] [blame] | 39 | #include "llvm/ADT/Statistic.h" |
Evan Cheng | 7007e4c | 2011-10-12 21:33:49 +0000 | [diff] [blame] | 40 | #include "llvm/Support/CommandLine.h" |
Chris Lattner | ac69582 | 2008-01-04 06:41:45 +0000 | [diff] [blame] | 41 | #include "llvm/Support/Debug.h" |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 42 | #include "llvm/Support/raw_ostream.h" |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 43 | using namespace llvm; |
| 44 | |
Evan Cheng | 7007e4c | 2011-10-12 21:33:49 +0000 | [diff] [blame] | 45 | static cl::opt<bool> |
| 46 | AvoidSpeculation("avoid-speculation", |
| 47 | cl::desc("MachineLICM should avoid speculation"), |
Evan Cheng | 73b5bb3 | 2011-10-26 01:26:57 +0000 | [diff] [blame] | 48 | cl::init(true), cl::Hidden); |
Evan Cheng | 7007e4c | 2011-10-12 21:33:49 +0000 | [diff] [blame] | 49 | |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 50 | STATISTIC(NumHoisted, |
| 51 | "Number of machine instructions hoisted out of loops"); |
| 52 | STATISTIC(NumLowRP, |
| 53 | "Number of instructions hoisted in low reg pressure situation"); |
| 54 | STATISTIC(NumHighLatency, |
| 55 | "Number of high latency instructions hoisted"); |
| 56 | STATISTIC(NumCSEed, |
| 57 | "Number of hoisted machine instructions CSEed"); |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 58 | STATISTIC(NumPostRAHoisted, |
| 59 | "Number of machine instructions hoisted out of loops post regalloc"); |
Bill Wendling | b48519c | 2007-12-08 01:47:01 +0000 | [diff] [blame] | 60 | |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 61 | namespace { |
Nick Lewycky | 6726b6d | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 62 | class MachineLICM : public MachineFunctionPass { |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 63 | bool PreRegAlloc; |
| 64 | |
Bill Wendling | 9258cd3 | 2008-01-02 19:32:43 +0000 | [diff] [blame] | 65 | const TargetMachine *TM; |
Bill Wendling | efe2be7 | 2007-12-11 23:27:51 +0000 | [diff] [blame] | 66 | const TargetInstrInfo *TII; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 67 | const TargetLowering *TLI; |
Dan Gohman | a8fb336 | 2009-09-25 23:58:45 +0000 | [diff] [blame] | 68 | const TargetRegisterInfo *TRI; |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 69 | const MachineFrameInfo *MFI; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 70 | MachineRegisterInfo *MRI; |
| 71 | const InstrItineraryData *InstrItins; |
Bill Wendling | 12ebf14 | 2007-12-11 19:40:06 +0000 | [diff] [blame] | 72 | |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 73 | // Various analyses that we use... |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 74 | AliasAnalysis *AA; // Alias analysis info. |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 75 | MachineLoopInfo *MLI; // Current MachineLoopInfo |
Bill Wendling | e4fc1cc | 2008-05-12 19:38:32 +0000 | [diff] [blame] | 76 | MachineDominatorTree *DT; // Machine dominator tree for the cur loop |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 77 | |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 78 | // State that is updated as we process loops |
Bill Wendling | e4fc1cc | 2008-05-12 19:38:32 +0000 | [diff] [blame] | 79 | bool Changed; // True if a loop is changed. |
Evan Cheng | 82e0a1a | 2010-05-29 00:06:36 +0000 | [diff] [blame] | 80 | bool FirstInLoop; // True if it's the first LICM in the loop. |
Bill Wendling | e4fc1cc | 2008-05-12 19:38:32 +0000 | [diff] [blame] | 81 | MachineLoop *CurLoop; // The current loop we are working on. |
Dan Gohman | c475c36 | 2009-01-15 22:01:38 +0000 | [diff] [blame] | 82 | MachineBasicBlock *CurPreheader; // The preheader for CurLoop. |
Evan Cheng | af6949d | 2009-02-05 08:45:46 +0000 | [diff] [blame] | 83 | |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 84 | BitVector AllocatableSet; |
| 85 | |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 86 | // Track 'estimated' register pressure. |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 87 | SmallSet<unsigned, 32> RegSeen; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 88 | SmallVector<unsigned, 8> RegPressure; |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 89 | |
| 90 | // Register pressure "limit" per register class. If the pressure |
| 91 | // is higher than the limit, then it's considered high. |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 92 | SmallVector<unsigned, 8> RegLimit; |
| 93 | |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 94 | // Register pressure on path leading from loop preheader to current BB. |
| 95 | SmallVector<SmallVector<unsigned, 8>, 16> BackTrace; |
| 96 | |
Dale Johannesen | c46a5f2 | 2010-07-29 17:45:24 +0000 | [diff] [blame] | 97 | // For each opcode, keep a list of potential CSE instructions. |
Evan Cheng | 777c6b7 | 2009-11-03 21:40:02 +0000 | [diff] [blame] | 98 | DenseMap<unsigned, std::vector<const MachineInstr*> > CSEMap; |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 99 | |
Evan Cheng | fad6287 | 2011-10-11 23:48:44 +0000 | [diff] [blame] | 100 | enum { |
| 101 | SpeculateFalse = 0, |
| 102 | SpeculateTrue = 1, |
| 103 | SpeculateUnknown = 2 |
| 104 | }; |
| 105 | |
Devang Patel | 2e35047 | 2011-10-11 18:09:58 +0000 | [diff] [blame] | 106 | // If a MBB does not dominate loop exiting blocks then it may not safe |
| 107 | // to hoist loads from this block. |
Evan Cheng | fad6287 | 2011-10-11 23:48:44 +0000 | [diff] [blame] | 108 | // Tri-state: 0 - false, 1 - true, 2 - unknown |
| 109 | unsigned SpeculationState; |
Devang Patel | 2e35047 | 2011-10-11 18:09:58 +0000 | [diff] [blame] | 110 | |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 111 | public: |
| 112 | static char ID; // Pass identification, replacement for typeid |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 113 | MachineLICM() : |
Owen Anderson | 081c34b | 2010-10-19 17:21:58 +0000 | [diff] [blame] | 114 | MachineFunctionPass(ID), PreRegAlloc(true) { |
| 115 | initializeMachineLICMPass(*PassRegistry::getPassRegistry()); |
| 116 | } |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 117 | |
| 118 | explicit MachineLICM(bool PreRA) : |
Owen Anderson | 081c34b | 2010-10-19 17:21:58 +0000 | [diff] [blame] | 119 | MachineFunctionPass(ID), PreRegAlloc(PreRA) { |
| 120 | initializeMachineLICMPass(*PassRegistry::getPassRegistry()); |
| 121 | } |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 122 | |
| 123 | virtual bool runOnMachineFunction(MachineFunction &MF); |
| 124 | |
Dan Gohman | 7224170 | 2008-12-18 01:37:56 +0000 | [diff] [blame] | 125 | const char *getPassName() const { return "Machine Instruction LICM"; } |
| 126 | |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 127 | virtual void getAnalysisUsage(AnalysisUsage &AU) const { |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 128 | AU.addRequired<MachineLoopInfo>(); |
| 129 | AU.addRequired<MachineDominatorTree>(); |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 130 | AU.addRequired<AliasAnalysis>(); |
Bill Wendling | d5da704 | 2008-01-04 08:48:49 +0000 | [diff] [blame] | 131 | AU.addPreserved<MachineLoopInfo>(); |
| 132 | AU.addPreserved<MachineDominatorTree>(); |
| 133 | MachineFunctionPass::getAnalysisUsage(AU); |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 134 | } |
Evan Cheng | af6949d | 2009-02-05 08:45:46 +0000 | [diff] [blame] | 135 | |
| 136 | virtual void releaseMemory() { |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 137 | RegSeen.clear(); |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 138 | RegPressure.clear(); |
| 139 | RegLimit.clear(); |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 140 | BackTrace.clear(); |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 141 | for (DenseMap<unsigned,std::vector<const MachineInstr*> >::iterator |
| 142 | CI = CSEMap.begin(), CE = CSEMap.end(); CI != CE; ++CI) |
| 143 | CI->second.clear(); |
Evan Cheng | af6949d | 2009-02-05 08:45:46 +0000 | [diff] [blame] | 144 | CSEMap.clear(); |
| 145 | } |
| 146 | |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 147 | private: |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 148 | /// CandidateInfo - Keep track of information about hoisting candidates. |
| 149 | struct CandidateInfo { |
| 150 | MachineInstr *MI; |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 151 | unsigned Def; |
Evan Cheng | 5dc57ce | 2010-04-13 18:16:00 +0000 | [diff] [blame] | 152 | int FI; |
| 153 | CandidateInfo(MachineInstr *mi, unsigned def, int fi) |
| 154 | : MI(mi), Def(def), FI(fi) {} |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 155 | }; |
| 156 | |
| 157 | /// HoistRegionPostRA - Walk the specified region of the CFG and hoist loop |
| 158 | /// invariants out to the preheader. |
Evan Cheng | 94d1d9c | 2010-04-17 07:07:11 +0000 | [diff] [blame] | 159 | void HoistRegionPostRA(); |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 160 | |
| 161 | /// HoistPostRA - When an instruction is found to only use loop invariant |
| 162 | /// operands that is safe to hoist, this instruction is called to do the |
| 163 | /// dirty work. |
| 164 | void HoistPostRA(MachineInstr *MI, unsigned Def); |
| 165 | |
| 166 | /// ProcessMI - Examine the instruction for potentai LICM candidate. Also |
| 167 | /// gather register def and frame object update information. |
| 168 | void ProcessMI(MachineInstr *MI, unsigned *PhysRegDefs, |
| 169 | SmallSet<int, 32> &StoredFIs, |
| 170 | SmallVector<CandidateInfo, 32> &Candidates); |
| 171 | |
Evan Cheng | 94d1d9c | 2010-04-17 07:07:11 +0000 | [diff] [blame] | 172 | /// AddToLiveIns - Add register 'Reg' to the livein sets of BBs in the |
| 173 | /// current loop. |
| 174 | void AddToLiveIns(unsigned Reg); |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 175 | |
Evan Cheng | 5dc57ce | 2010-04-13 18:16:00 +0000 | [diff] [blame] | 176 | /// IsLICMCandidate - Returns true if the instruction may be a suitable |
Chris Lattner | 7791080 | 2010-07-12 00:00:35 +0000 | [diff] [blame] | 177 | /// candidate for LICM. e.g. If the instruction is a call, then it's |
| 178 | /// obviously not safe to hoist it. |
Evan Cheng | 5dc57ce | 2010-04-13 18:16:00 +0000 | [diff] [blame] | 179 | bool IsLICMCandidate(MachineInstr &I); |
| 180 | |
Bill Wendling | 041b3f8 | 2007-12-08 23:58:46 +0000 | [diff] [blame] | 181 | /// IsLoopInvariantInst - Returns true if the instruction is loop |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 182 | /// invariant. I.e., all virtual register operands are defined outside of |
| 183 | /// the loop, physical registers aren't accessed (explicitly or implicitly), |
| 184 | /// and the instruction is hoistable. |
| 185 | /// |
Bill Wendling | 041b3f8 | 2007-12-08 23:58:46 +0000 | [diff] [blame] | 186 | bool IsLoopInvariantInst(MachineInstr &I); |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 187 | |
Evan Cheng | d67705f | 2011-04-11 21:09:18 +0000 | [diff] [blame] | 188 | /// HasAnyPHIUse - Return true if the specified register is used by any |
| 189 | /// phi node. |
| 190 | bool HasAnyPHIUse(unsigned Reg) const; |
| 191 | |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 192 | /// HasHighOperandLatency - Compute operand latency between a def of 'Reg' |
| 193 | /// and an use in the current loop, return true if the target considered |
| 194 | /// it 'high'. |
Evan Cheng | c8141df | 2010-10-26 02:08:50 +0000 | [diff] [blame] | 195 | bool HasHighOperandLatency(MachineInstr &MI, unsigned DefIdx, |
| 196 | unsigned Reg) const; |
| 197 | |
| 198 | bool IsCheapInstruction(MachineInstr &MI) const; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 199 | |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 200 | /// CanCauseHighRegPressure - Visit BBs from header to current BB, |
| 201 | /// check if hoisting an instruction of the given cost matrix can cause high |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 202 | /// register pressure. |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 203 | bool CanCauseHighRegPressure(DenseMap<unsigned, int> &Cost); |
| 204 | |
| 205 | /// UpdateBackTraceRegPressure - Traverse the back trace from header to |
| 206 | /// the current block and update their register pressures to reflect the |
| 207 | /// effect of hoisting MI from the current block to the preheader. |
| 208 | void UpdateBackTraceRegPressure(const MachineInstr *MI); |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 209 | |
Evan Cheng | 45e94d6 | 2009-02-04 09:19:56 +0000 | [diff] [blame] | 210 | /// IsProfitableToHoist - Return true if it is potentially profitable to |
| 211 | /// hoist the given loop invariant. |
Evan Cheng | c26abd9 | 2009-11-20 23:31:34 +0000 | [diff] [blame] | 212 | bool IsProfitableToHoist(MachineInstr &MI); |
Evan Cheng | 45e94d6 | 2009-02-04 09:19:56 +0000 | [diff] [blame] | 213 | |
Devang Patel | 2e35047 | 2011-10-11 18:09:58 +0000 | [diff] [blame] | 214 | /// IsGuaranteedToExecute - Check if this mbb is guaranteed to execute. |
| 215 | /// If not then a load from this mbb may not be safe to hoist. |
| 216 | bool IsGuaranteedToExecute(MachineBasicBlock *BB); |
| 217 | |
Pete Cooper | acde91e | 2011-12-22 02:05:40 +0000 | [diff] [blame] | 218 | void EnterScope(MachineBasicBlock *MBB); |
| 219 | |
| 220 | void ExitScope(MachineBasicBlock *MBB); |
| 221 | |
| 222 | /// ExitScopeIfDone - Destroy scope for the MBB that corresponds to given |
| 223 | /// dominator tree node if its a leaf or all of its children are done. Walk |
| 224 | /// up the dominator tree to destroy ancestors which are now done. |
| 225 | void ExitScopeIfDone(MachineDomTreeNode *Node, |
| 226 | DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren, |
| 227 | DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap); |
| 228 | |
| 229 | /// HoistOutOfLoop - Walk the specified loop in the CFG (defined by all |
| 230 | /// blocks dominated by the specified header block, and that are in the |
| 231 | /// current loop) in depth first order w.r.t the DominatorTree. This allows |
| 232 | /// us to visit definitions before uses, allowing us to hoist a loop body in |
| 233 | /// one pass without iteration. |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 234 | /// |
Pete Cooper | acde91e | 2011-12-22 02:05:40 +0000 | [diff] [blame] | 235 | void HoistOutOfLoop(MachineDomTreeNode *LoopHeaderNode); |
| 236 | void HoistRegion(MachineDomTreeNode *N, bool IsHeader); |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 237 | |
Evan Cheng | 61560e2 | 2011-09-01 01:45:00 +0000 | [diff] [blame] | 238 | /// getRegisterClassIDAndCost - For a given MI, register, and the operand |
| 239 | /// index, return the ID and cost of its representative register class by |
| 240 | /// reference. |
| 241 | void getRegisterClassIDAndCost(const MachineInstr *MI, |
| 242 | unsigned Reg, unsigned OpIdx, |
| 243 | unsigned &RCId, unsigned &RCCost) const; |
| 244 | |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 245 | /// InitRegPressure - Find all virtual register references that are liveout |
| 246 | /// of the preheader to initialize the starting "register pressure". Note |
| 247 | /// this does not count live through (livein but not used) registers. |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 248 | void InitRegPressure(MachineBasicBlock *BB); |
| 249 | |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 250 | /// UpdateRegPressure - Update estimate of register pressure after the |
| 251 | /// specified instruction. |
| 252 | void UpdateRegPressure(const MachineInstr *MI); |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 253 | |
Dan Gohman | 5c95230 | 2009-10-29 17:47:20 +0000 | [diff] [blame] | 254 | /// ExtractHoistableLoad - Unfold a load from the given machineinstr if |
| 255 | /// the load itself could be hoisted. Return the unfolded and hoistable |
| 256 | /// load, or null if the load couldn't be unfolded or if it wouldn't |
| 257 | /// be hoistable. |
| 258 | MachineInstr *ExtractHoistableLoad(MachineInstr *MI); |
| 259 | |
Evan Cheng | 78e5c11 | 2009-11-07 03:52:02 +0000 | [diff] [blame] | 260 | /// LookForDuplicate - Find an instruction amount PrevMIs that is a |
| 261 | /// duplicate of MI. Return this instruction if it's found. |
| 262 | const MachineInstr *LookForDuplicate(const MachineInstr *MI, |
| 263 | std::vector<const MachineInstr*> &PrevMIs); |
| 264 | |
Evan Cheng | 9fb744e | 2009-11-05 00:51:13 +0000 | [diff] [blame] | 265 | /// EliminateCSE - Given a LICM'ed instruction, look for an instruction on |
| 266 | /// the preheader that compute the same value. If it's found, do a RAU on |
| 267 | /// with the definition of the existing instruction rather than hoisting |
| 268 | /// the instruction to the preheader. |
| 269 | bool EliminateCSE(MachineInstr *MI, |
| 270 | DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator &CI); |
| 271 | |
Evan Cheng | 7efba85 | 2011-10-12 00:09:14 +0000 | [diff] [blame] | 272 | /// MayCSE - Return true if the given instruction will be CSE'd if it's |
| 273 | /// hoisted out of the loop. |
| 274 | bool MayCSE(MachineInstr *MI); |
| 275 | |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 276 | /// Hoist - When an instruction is found to only use loop invariant operands |
| 277 | /// that is safe to hoist, this instruction is called to do the dirty work. |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 278 | /// It returns true if the instruction is hoisted. |
| 279 | bool Hoist(MachineInstr *MI, MachineBasicBlock *Preheader); |
Evan Cheng | 777c6b7 | 2009-11-03 21:40:02 +0000 | [diff] [blame] | 280 | |
| 281 | /// InitCSEMap - Initialize the CSE map with instructions that are in the |
| 282 | /// current loop preheader that may become duplicates of instructions that |
| 283 | /// are hoisted out of the loop. |
| 284 | void InitCSEMap(MachineBasicBlock *BB); |
Dan Gohman | 853d3fb | 2010-06-22 17:25:57 +0000 | [diff] [blame] | 285 | |
| 286 | /// getCurPreheader - Get the preheader for the current loop, splitting |
| 287 | /// a critical edge if needed. |
| 288 | MachineBasicBlock *getCurPreheader(); |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 289 | }; |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 290 | } // end anonymous namespace |
| 291 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 292 | char MachineLICM::ID = 0; |
Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 293 | INITIALIZE_PASS_BEGIN(MachineLICM, "machinelicm", |
| 294 | "Machine Loop Invariant Code Motion", false, false) |
| 295 | INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo) |
| 296 | INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree) |
| 297 | INITIALIZE_AG_DEPENDENCY(AliasAnalysis) |
| 298 | INITIALIZE_PASS_END(MachineLICM, "machinelicm", |
Owen Anderson | ce665bd | 2010-10-07 22:25:06 +0000 | [diff] [blame] | 299 | "Machine Loop Invariant Code Motion", false, false) |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 300 | |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 301 | FunctionPass *llvm::createMachineLICMPass(bool PreRegAlloc) { |
| 302 | return new MachineLICM(PreRegAlloc); |
| 303 | } |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 304 | |
Dan Gohman | 853d3fb | 2010-06-22 17:25:57 +0000 | [diff] [blame] | 305 | /// LoopIsOuterMostWithPredecessor - Test if the given loop is the outer-most |
| 306 | /// loop that has a unique predecessor. |
| 307 | static bool LoopIsOuterMostWithPredecessor(MachineLoop *CurLoop) { |
Dan Gohman | aa74260 | 2010-07-09 18:49:45 +0000 | [diff] [blame] | 308 | // Check whether this loop even has a unique predecessor. |
| 309 | if (!CurLoop->getLoopPredecessor()) |
| 310 | return false; |
| 311 | // Ok, now check to see if any of its outer loops do. |
Dan Gohman | c475c36 | 2009-01-15 22:01:38 +0000 | [diff] [blame] | 312 | for (MachineLoop *L = CurLoop->getParentLoop(); L; L = L->getParentLoop()) |
Dan Gohman | 853d3fb | 2010-06-22 17:25:57 +0000 | [diff] [blame] | 313 | if (L->getLoopPredecessor()) |
Dan Gohman | c475c36 | 2009-01-15 22:01:38 +0000 | [diff] [blame] | 314 | return false; |
Dan Gohman | aa74260 | 2010-07-09 18:49:45 +0000 | [diff] [blame] | 315 | // None of them did, so this is the outermost with a unique predecessor. |
Dan Gohman | c475c36 | 2009-01-15 22:01:38 +0000 | [diff] [blame] | 316 | return true; |
| 317 | } |
| 318 | |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 319 | bool MachineLICM::runOnMachineFunction(MachineFunction &MF) { |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 320 | if (PreRegAlloc) |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 321 | DEBUG(dbgs() << "******** Pre-regalloc Machine LICM: "); |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 322 | else |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 323 | DEBUG(dbgs() << "******** Post-regalloc Machine LICM: "); |
| 324 | DEBUG(dbgs() << MF.getFunction()->getName() << " ********\n"); |
Bill Wendling | a17ad59 | 2007-12-11 22:22:22 +0000 | [diff] [blame] | 325 | |
Evan Cheng | 82e0a1a | 2010-05-29 00:06:36 +0000 | [diff] [blame] | 326 | Changed = FirstInLoop = false; |
Bill Wendling | acb04ec | 2008-08-31 02:30:23 +0000 | [diff] [blame] | 327 | TM = &MF.getTarget(); |
Bill Wendling | 9258cd3 | 2008-01-02 19:32:43 +0000 | [diff] [blame] | 328 | TII = TM->getInstrInfo(); |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 329 | TLI = TM->getTargetLowering(); |
Dan Gohman | a8fb336 | 2009-09-25 23:58:45 +0000 | [diff] [blame] | 330 | TRI = TM->getRegisterInfo(); |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 331 | MFI = MF.getFrameInfo(); |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 332 | MRI = &MF.getRegInfo(); |
| 333 | InstrItins = TM->getInstrItineraryData(); |
Dan Gohman | 45094e3 | 2009-09-26 02:34:00 +0000 | [diff] [blame] | 334 | AllocatableSet = TRI->getAllocatableSet(MF); |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 335 | |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 336 | if (PreRegAlloc) { |
| 337 | // Estimate register pressure during pre-regalloc pass. |
| 338 | unsigned NumRC = TRI->getNumRegClasses(); |
| 339 | RegPressure.resize(NumRC); |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 340 | std::fill(RegPressure.begin(), RegPressure.end(), 0); |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 341 | RegLimit.resize(NumRC); |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 342 | for (TargetRegisterInfo::regclass_iterator I = TRI->regclass_begin(), |
| 343 | E = TRI->regclass_end(); I != E; ++I) |
Cameron Zwarich | be2119e | 2011-03-07 21:56:36 +0000 | [diff] [blame] | 344 | RegLimit[(*I)->getID()] = TRI->getRegPressureLimit(*I, MF); |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 345 | } |
| 346 | |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 347 | // Get our Loop information... |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 348 | MLI = &getAnalysis<MachineLoopInfo>(); |
| 349 | DT = &getAnalysis<MachineDominatorTree>(); |
| 350 | AA = &getAnalysis<AliasAnalysis>(); |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 351 | |
Dan Gohman | aa74260 | 2010-07-09 18:49:45 +0000 | [diff] [blame] | 352 | SmallVector<MachineLoop *, 8> Worklist(MLI->begin(), MLI->end()); |
| 353 | while (!Worklist.empty()) { |
| 354 | CurLoop = Worklist.pop_back_val(); |
Dan Gohman | 853d3fb | 2010-06-22 17:25:57 +0000 | [diff] [blame] | 355 | CurPreheader = 0; |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 356 | |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 357 | // If this is done before regalloc, only visit outer-most preheader-sporting |
| 358 | // loops. |
Dan Gohman | aa74260 | 2010-07-09 18:49:45 +0000 | [diff] [blame] | 359 | if (PreRegAlloc && !LoopIsOuterMostWithPredecessor(CurLoop)) { |
| 360 | Worklist.append(CurLoop->begin(), CurLoop->end()); |
Dan Gohman | c475c36 | 2009-01-15 22:01:38 +0000 | [diff] [blame] | 361 | continue; |
Dan Gohman | aa74260 | 2010-07-09 18:49:45 +0000 | [diff] [blame] | 362 | } |
Dan Gohman | c475c36 | 2009-01-15 22:01:38 +0000 | [diff] [blame] | 363 | |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 364 | if (!PreRegAlloc) |
Evan Cheng | 94d1d9c | 2010-04-17 07:07:11 +0000 | [diff] [blame] | 365 | HoistRegionPostRA(); |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 366 | else { |
Evan Cheng | 94d1d9c | 2010-04-17 07:07:11 +0000 | [diff] [blame] | 367 | // CSEMap is initialized for loop header when the first instruction is |
| 368 | // being hoisted. |
| 369 | MachineDomTreeNode *N = DT->getNode(CurLoop->getHeader()); |
Evan Cheng | 82e0a1a | 2010-05-29 00:06:36 +0000 | [diff] [blame] | 370 | FirstInLoop = true; |
Pete Cooper | acde91e | 2011-12-22 02:05:40 +0000 | [diff] [blame] | 371 | HoistOutOfLoop(N); |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 372 | CSEMap.clear(); |
| 373 | } |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 374 | } |
| 375 | |
| 376 | return Changed; |
| 377 | } |
| 378 | |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 379 | /// InstructionStoresToFI - Return true if instruction stores to the |
| 380 | /// specified frame. |
| 381 | static bool InstructionStoresToFI(const MachineInstr *MI, int FI) { |
| 382 | for (MachineInstr::mmo_iterator o = MI->memoperands_begin(), |
| 383 | oe = MI->memoperands_end(); o != oe; ++o) { |
| 384 | if (!(*o)->isStore() || !(*o)->getValue()) |
| 385 | continue; |
| 386 | if (const FixedStackPseudoSourceValue *Value = |
| 387 | dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) { |
| 388 | if (Value->getFrameIndex() == FI) |
| 389 | return true; |
| 390 | } |
| 391 | } |
| 392 | return false; |
| 393 | } |
| 394 | |
| 395 | /// ProcessMI - Examine the instruction for potentai LICM candidate. Also |
| 396 | /// gather register def and frame object update information. |
| 397 | void MachineLICM::ProcessMI(MachineInstr *MI, |
| 398 | unsigned *PhysRegDefs, |
| 399 | SmallSet<int, 32> &StoredFIs, |
| 400 | SmallVector<CandidateInfo, 32> &Candidates) { |
| 401 | bool RuledOut = false; |
Evan Cheng | aeb2f4a | 2010-04-13 20:21:05 +0000 | [diff] [blame] | 402 | bool HasNonInvariantUse = false; |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 403 | unsigned Def = 0; |
| 404 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 405 | const MachineOperand &MO = MI->getOperand(i); |
| 406 | if (MO.isFI()) { |
| 407 | // Remember if the instruction stores to the frame index. |
| 408 | int FI = MO.getIndex(); |
| 409 | if (!StoredFIs.count(FI) && |
| 410 | MFI->isSpillSlotObjectIndex(FI) && |
| 411 | InstructionStoresToFI(MI, FI)) |
| 412 | StoredFIs.insert(FI); |
Evan Cheng | aeb2f4a | 2010-04-13 20:21:05 +0000 | [diff] [blame] | 413 | HasNonInvariantUse = true; |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 414 | continue; |
| 415 | } |
| 416 | |
| 417 | if (!MO.isReg()) |
| 418 | continue; |
| 419 | unsigned Reg = MO.getReg(); |
| 420 | if (!Reg) |
| 421 | continue; |
| 422 | assert(TargetRegisterInfo::isPhysicalRegister(Reg) && |
| 423 | "Not expecting virtual register!"); |
| 424 | |
Evan Cheng | 5dc57ce | 2010-04-13 18:16:00 +0000 | [diff] [blame] | 425 | if (!MO.isDef()) { |
Evan Cheng | 6327537 | 2010-04-13 22:13:34 +0000 | [diff] [blame] | 426 | if (Reg && PhysRegDefs[Reg]) |
Evan Cheng | aeb2f4a | 2010-04-13 20:21:05 +0000 | [diff] [blame] | 427 | // If it's using a non-loop-invariant register, then it's obviously not |
| 428 | // safe to hoist. |
| 429 | HasNonInvariantUse = true; |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 430 | continue; |
Evan Cheng | 5dc57ce | 2010-04-13 18:16:00 +0000 | [diff] [blame] | 431 | } |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 432 | |
| 433 | if (MO.isImplicit()) { |
| 434 | ++PhysRegDefs[Reg]; |
| 435 | for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS) |
| 436 | ++PhysRegDefs[*AS]; |
| 437 | if (!MO.isDead()) |
| 438 | // Non-dead implicit def? This cannot be hoisted. |
| 439 | RuledOut = true; |
| 440 | // No need to check if a dead implicit def is also defined by |
| 441 | // another instruction. |
| 442 | continue; |
| 443 | } |
| 444 | |
| 445 | // FIXME: For now, avoid instructions with multiple defs, unless |
| 446 | // it's a dead implicit def. |
| 447 | if (Def) |
| 448 | RuledOut = true; |
| 449 | else |
| 450 | Def = Reg; |
| 451 | |
| 452 | // If we have already seen another instruction that defines the same |
| 453 | // register, then this is not safe. |
| 454 | if (++PhysRegDefs[Reg] > 1) |
| 455 | // MI defined register is seen defined by another instruction in |
| 456 | // the loop, it cannot be a LICM candidate. |
| 457 | RuledOut = true; |
| 458 | for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS) |
| 459 | if (++PhysRegDefs[*AS] > 1) |
| 460 | RuledOut = true; |
| 461 | } |
| 462 | |
Evan Cheng | 5dc57ce | 2010-04-13 18:16:00 +0000 | [diff] [blame] | 463 | // Only consider reloads for now and remats which do not have register |
| 464 | // operands. FIXME: Consider unfold load folding instructions. |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 465 | if (Def && !RuledOut) { |
Evan Cheng | 5dc57ce | 2010-04-13 18:16:00 +0000 | [diff] [blame] | 466 | int FI = INT_MIN; |
Evan Cheng | aeb2f4a | 2010-04-13 20:21:05 +0000 | [diff] [blame] | 467 | if ((!HasNonInvariantUse && IsLICMCandidate(*MI)) || |
Evan Cheng | 5dc57ce | 2010-04-13 18:16:00 +0000 | [diff] [blame] | 468 | (TII->isLoadFromStackSlot(MI, FI) && MFI->isSpillSlotObjectIndex(FI))) |
| 469 | Candidates.push_back(CandidateInfo(MI, Def, FI)); |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 470 | } |
| 471 | } |
| 472 | |
| 473 | /// HoistRegionPostRA - Walk the specified region of the CFG and hoist loop |
| 474 | /// invariants out to the preheader. |
Evan Cheng | 94d1d9c | 2010-04-17 07:07:11 +0000 | [diff] [blame] | 475 | void MachineLICM::HoistRegionPostRA() { |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 476 | unsigned NumRegs = TRI->getNumRegs(); |
| 477 | unsigned *PhysRegDefs = new unsigned[NumRegs]; |
| 478 | std::fill(PhysRegDefs, PhysRegDefs + NumRegs, 0); |
| 479 | |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 480 | SmallVector<CandidateInfo, 32> Candidates; |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 481 | SmallSet<int, 32> StoredFIs; |
| 482 | |
| 483 | // Walk the entire region, count number of defs for each register, and |
Evan Cheng | 94d1d9c | 2010-04-17 07:07:11 +0000 | [diff] [blame] | 484 | // collect potential LICM candidates. |
| 485 | const std::vector<MachineBasicBlock*> Blocks = CurLoop->getBlocks(); |
| 486 | for (unsigned i = 0, e = Blocks.size(); i != e; ++i) { |
| 487 | MachineBasicBlock *BB = Blocks[i]; |
Bill Wendling | a2e8791 | 2011-10-12 02:58:01 +0000 | [diff] [blame] | 488 | |
| 489 | // If the header of the loop containing this basic block is a landing pad, |
| 490 | // then don't try to hoist instructions out of this loop. |
| 491 | const MachineLoop *ML = MLI->getLoopFor(BB); |
| 492 | if (ML && ML->getHeader()->isLandingPad()) continue; |
| 493 | |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 494 | // Conservatively treat live-in's as an external def. |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 495 | // FIXME: That means a reload that're reused in successor block(s) will not |
| 496 | // be LICM'ed. |
Dan Gohman | 81bf03e | 2010-04-13 16:57:55 +0000 | [diff] [blame] | 497 | for (MachineBasicBlock::livein_iterator I = BB->livein_begin(), |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 498 | E = BB->livein_end(); I != E; ++I) { |
| 499 | unsigned Reg = *I; |
| 500 | ++PhysRegDefs[Reg]; |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 501 | for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS) |
| 502 | ++PhysRegDefs[*AS]; |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 503 | } |
| 504 | |
Evan Cheng | fad6287 | 2011-10-11 23:48:44 +0000 | [diff] [blame] | 505 | SpeculationState = SpeculateUnknown; |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 506 | for (MachineBasicBlock::iterator |
| 507 | MII = BB->begin(), E = BB->end(); MII != E; ++MII) { |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 508 | MachineInstr *MI = &*MII; |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 509 | ProcessMI(MI, PhysRegDefs, StoredFIs, Candidates); |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 510 | } |
Evan Cheng | 94d1d9c | 2010-04-17 07:07:11 +0000 | [diff] [blame] | 511 | } |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 512 | |
| 513 | // Now evaluate whether the potential candidates qualify. |
| 514 | // 1. Check if the candidate defined register is defined by another |
| 515 | // instruction in the loop. |
| 516 | // 2. If the candidate is a load from stack slot (always true for now), |
| 517 | // check if the slot is stored anywhere in the loop. |
| 518 | for (unsigned i = 0, e = Candidates.size(); i != e; ++i) { |
Evan Cheng | 5dc57ce | 2010-04-13 18:16:00 +0000 | [diff] [blame] | 519 | if (Candidates[i].FI != INT_MIN && |
| 520 | StoredFIs.count(Candidates[i].FI)) |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 521 | continue; |
| 522 | |
Evan Cheng | aeb2f4a | 2010-04-13 20:21:05 +0000 | [diff] [blame] | 523 | if (PhysRegDefs[Candidates[i].Def] == 1) { |
| 524 | bool Safe = true; |
| 525 | MachineInstr *MI = Candidates[i].MI; |
Evan Cheng | c15d913 | 2010-04-13 20:25:29 +0000 | [diff] [blame] | 526 | for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) { |
| 527 | const MachineOperand &MO = MI->getOperand(j); |
Evan Cheng | 6327537 | 2010-04-13 22:13:34 +0000 | [diff] [blame] | 528 | if (!MO.isReg() || MO.isDef() || !MO.getReg()) |
Evan Cheng | aeb2f4a | 2010-04-13 20:21:05 +0000 | [diff] [blame] | 529 | continue; |
| 530 | if (PhysRegDefs[MO.getReg()]) { |
| 531 | // If it's using a non-loop-invariant register, then it's obviously |
| 532 | // not safe to hoist. |
| 533 | Safe = false; |
| 534 | break; |
| 535 | } |
| 536 | } |
| 537 | if (Safe) |
| 538 | HoistPostRA(MI, Candidates[i].Def); |
| 539 | } |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 540 | } |
Benjamin Kramer | 678d9b7 | 2010-04-12 11:38:35 +0000 | [diff] [blame] | 541 | |
| 542 | delete[] PhysRegDefs; |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 543 | } |
| 544 | |
Jakob Stoklund Olesen | 9196ab6 | 2010-04-20 18:45:47 +0000 | [diff] [blame] | 545 | /// AddToLiveIns - Add register 'Reg' to the livein sets of BBs in the current |
| 546 | /// loop, and make sure it is not killed by any instructions in the loop. |
Evan Cheng | 94d1d9c | 2010-04-17 07:07:11 +0000 | [diff] [blame] | 547 | void MachineLICM::AddToLiveIns(unsigned Reg) { |
| 548 | const std::vector<MachineBasicBlock*> Blocks = CurLoop->getBlocks(); |
Jakob Stoklund Olesen | 9196ab6 | 2010-04-20 18:45:47 +0000 | [diff] [blame] | 549 | for (unsigned i = 0, e = Blocks.size(); i != e; ++i) { |
| 550 | MachineBasicBlock *BB = Blocks[i]; |
| 551 | if (!BB->isLiveIn(Reg)) |
| 552 | BB->addLiveIn(Reg); |
| 553 | for (MachineBasicBlock::iterator |
| 554 | MII = BB->begin(), E = BB->end(); MII != E; ++MII) { |
| 555 | MachineInstr *MI = &*MII; |
| 556 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 557 | MachineOperand &MO = MI->getOperand(i); |
| 558 | if (!MO.isReg() || !MO.getReg() || MO.isDef()) continue; |
| 559 | if (MO.getReg() == Reg || TRI->isSuperRegister(Reg, MO.getReg())) |
| 560 | MO.setIsKill(false); |
| 561 | } |
| 562 | } |
| 563 | } |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 564 | } |
| 565 | |
| 566 | /// HoistPostRA - When an instruction is found to only use loop invariant |
| 567 | /// operands that is safe to hoist, this instruction is called to do the |
| 568 | /// dirty work. |
| 569 | void MachineLICM::HoistPostRA(MachineInstr *MI, unsigned Def) { |
Dan Gohman | 853d3fb | 2010-06-22 17:25:57 +0000 | [diff] [blame] | 570 | MachineBasicBlock *Preheader = getCurPreheader(); |
| 571 | if (!Preheader) return; |
| 572 | |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 573 | // Now move the instructions to the predecessor, inserting it before any |
| 574 | // terminator instructions. |
| 575 | DEBUG({ |
| 576 | dbgs() << "Hoisting " << *MI; |
Dan Gohman | 853d3fb | 2010-06-22 17:25:57 +0000 | [diff] [blame] | 577 | if (Preheader->getBasicBlock()) |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 578 | dbgs() << " to MachineBasicBlock " |
Dan Gohman | 853d3fb | 2010-06-22 17:25:57 +0000 | [diff] [blame] | 579 | << Preheader->getName(); |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 580 | if (MI->getParent()->getBasicBlock()) |
| 581 | dbgs() << " from MachineBasicBlock " |
| 582 | << MI->getParent()->getName(); |
| 583 | dbgs() << "\n"; |
| 584 | }); |
| 585 | |
| 586 | // Splice the instruction to the preheader. |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 587 | MachineBasicBlock *MBB = MI->getParent(); |
Dan Gohman | 853d3fb | 2010-06-22 17:25:57 +0000 | [diff] [blame] | 588 | Preheader->splice(Preheader->getFirstTerminator(), MBB, MI); |
Evan Cheng | 4038f9c | 2010-04-08 01:03:47 +0000 | [diff] [blame] | 589 | |
Evan Cheng | 94d1d9c | 2010-04-17 07:07:11 +0000 | [diff] [blame] | 590 | // Add register to livein list to all the BBs in the current loop since a |
| 591 | // loop invariant must be kept live throughout the whole loop. This is |
| 592 | // important to ensure later passes do not scavenge the def register. |
| 593 | AddToLiveIns(Def); |
Evan Cheng | d94671a | 2010-04-07 00:41:17 +0000 | [diff] [blame] | 594 | |
| 595 | ++NumPostRAHoisted; |
| 596 | Changed = true; |
| 597 | } |
| 598 | |
Devang Patel | 2e35047 | 2011-10-11 18:09:58 +0000 | [diff] [blame] | 599 | // IsGuaranteedToExecute - Check if this mbb is guaranteed to execute. |
| 600 | // If not then a load from this mbb may not be safe to hoist. |
| 601 | bool MachineLICM::IsGuaranteedToExecute(MachineBasicBlock *BB) { |
Evan Cheng | fad6287 | 2011-10-11 23:48:44 +0000 | [diff] [blame] | 602 | if (SpeculationState != SpeculateUnknown) |
| 603 | return SpeculationState == SpeculateFalse; |
| 604 | |
Devang Patel | 2e35047 | 2011-10-11 18:09:58 +0000 | [diff] [blame] | 605 | if (BB != CurLoop->getHeader()) { |
| 606 | // Check loop exiting blocks. |
| 607 | SmallVector<MachineBasicBlock*, 8> CurrentLoopExitingBlocks; |
| 608 | CurLoop->getExitingBlocks(CurrentLoopExitingBlocks); |
| 609 | for (unsigned i = 0, e = CurrentLoopExitingBlocks.size(); i != e; ++i) |
| 610 | if (!DT->dominates(BB, CurrentLoopExitingBlocks[i])) { |
Nick Lewycky | ea3abd5 | 2011-10-13 01:09:50 +0000 | [diff] [blame] | 611 | SpeculationState = SpeculateTrue; |
| 612 | return false; |
Devang Patel | 2e35047 | 2011-10-11 18:09:58 +0000 | [diff] [blame] | 613 | } |
| 614 | } |
| 615 | |
Evan Cheng | fad6287 | 2011-10-11 23:48:44 +0000 | [diff] [blame] | 616 | SpeculationState = SpeculateFalse; |
| 617 | return true; |
Devang Patel | 2e35047 | 2011-10-11 18:09:58 +0000 | [diff] [blame] | 618 | } |
| 619 | |
Pete Cooper | acde91e | 2011-12-22 02:05:40 +0000 | [diff] [blame] | 620 | void MachineLICM::EnterScope(MachineBasicBlock *MBB) { |
| 621 | DEBUG(dbgs() << "Entering: " << MBB->getName() << '\n'); |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 622 | |
Pete Cooper | acde91e | 2011-12-22 02:05:40 +0000 | [diff] [blame] | 623 | // Remember livein register pressure. |
| 624 | BackTrace.push_back(RegPressure); |
| 625 | } |
Bill Wendling | a2e8791 | 2011-10-12 02:58:01 +0000 | [diff] [blame] | 626 | |
Pete Cooper | acde91e | 2011-12-22 02:05:40 +0000 | [diff] [blame] | 627 | void MachineLICM::ExitScope(MachineBasicBlock *MBB) { |
| 628 | DEBUG(dbgs() << "Exiting: " << MBB->getName() << '\n'); |
| 629 | BackTrace.pop_back(); |
| 630 | } |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 631 | |
Pete Cooper | acde91e | 2011-12-22 02:05:40 +0000 | [diff] [blame] | 632 | /// ExitScopeIfDone - Destroy scope for the MBB that corresponds to the given |
| 633 | /// dominator tree node if its a leaf or all of its children are done. Walk |
| 634 | /// up the dominator tree to destroy ancestors which are now done. |
| 635 | void MachineLICM::ExitScopeIfDone(MachineDomTreeNode *Node, |
| 636 | DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren, |
| 637 | DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap) { |
| 638 | if (OpenChildren[Node]) |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 639 | return; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 640 | |
Pete Cooper | acde91e | 2011-12-22 02:05:40 +0000 | [diff] [blame] | 641 | // Pop scope. |
| 642 | ExitScope(Node->getBlock()); |
| 643 | |
| 644 | // Now traverse upwards to pop ancestors whose offsprings are all done. |
| 645 | while (MachineDomTreeNode *Parent = ParentMap[Node]) { |
| 646 | unsigned Left = --OpenChildren[Parent]; |
| 647 | if (Left != 0) |
| 648 | break; |
| 649 | ExitScope(Parent->getBlock()); |
| 650 | Node = Parent; |
| 651 | } |
| 652 | } |
| 653 | |
| 654 | /// HoistOutOfLoop - Walk the specified loop in the CFG (defined by all |
| 655 | /// blocks dominated by the specified header block, and that are in the |
| 656 | /// current loop) in depth first order w.r.t the DominatorTree. This allows |
| 657 | /// us to visit definitions before uses, allowing us to hoist a loop body in |
| 658 | /// one pass without iteration. |
| 659 | /// |
| 660 | void MachineLICM::HoistOutOfLoop(MachineDomTreeNode *HeaderN) { |
| 661 | SmallVector<MachineDomTreeNode*, 32> Scopes; |
| 662 | SmallVector<MachineDomTreeNode*, 8> WorkList; |
| 663 | DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> ParentMap; |
| 664 | DenseMap<MachineDomTreeNode*, unsigned> OpenChildren; |
| 665 | |
| 666 | // Perform a DFS walk to determine the order of visit. |
| 667 | WorkList.push_back(HeaderN); |
| 668 | do { |
| 669 | MachineDomTreeNode *Node = WorkList.pop_back_val(); |
| 670 | assert(Node != 0 && "Null dominator tree node?"); |
| 671 | MachineBasicBlock *BB = Node->getBlock(); |
| 672 | |
| 673 | // If the header of the loop containing this basic block is a landing pad, |
| 674 | // then don't try to hoist instructions out of this loop. |
| 675 | const MachineLoop *ML = MLI->getLoopFor(BB); |
| 676 | if (ML && ML->getHeader()->isLandingPad()) |
| 677 | continue; |
| 678 | |
| 679 | // If this subregion is not in the top level loop at all, exit. |
| 680 | if (!CurLoop->contains(BB)) |
| 681 | continue; |
| 682 | |
| 683 | Scopes.push_back(Node); |
| 684 | const std::vector<MachineDomTreeNode*> &Children = Node->getChildren(); |
| 685 | unsigned NumChildren = Children.size(); |
| 686 | |
| 687 | // Don't hoist things out of a large switch statement. This often causes |
| 688 | // code to be hoisted that wasn't going to be executed, and increases |
| 689 | // register pressure in a situation where it's likely to matter. |
| 690 | if (BB->succ_size() >= 25) |
| 691 | NumChildren = 0; |
| 692 | |
| 693 | OpenChildren[Node] = NumChildren; |
| 694 | // Add children in reverse order as then the next popped worklist node is |
| 695 | // the first child of this node. This means we ultimately traverse the |
| 696 | // DOM tree in exactly the same order as if we'd recursed. |
| 697 | for (int i = (int)NumChildren-1; i >= 0; --i) { |
| 698 | MachineDomTreeNode *Child = Children[i]; |
| 699 | ParentMap[Child] = Node; |
| 700 | WorkList.push_back(Child); |
| 701 | } |
| 702 | } while (!WorkList.empty()); |
| 703 | |
| 704 | if (Scopes.size() != 0) { |
| 705 | MachineBasicBlock *Preheader = getCurPreheader(); |
| 706 | if (!Preheader) |
| 707 | return; |
| 708 | |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 709 | // Compute registers which are livein into the loop headers. |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 710 | RegSeen.clear(); |
| 711 | BackTrace.clear(); |
| 712 | InitRegPressure(Preheader); |
Daniel Dunbar | 9869413 | 2010-10-19 17:14:24 +0000 | [diff] [blame] | 713 | } |
Evan Cheng | 11e8b74 | 2010-10-19 00:55:07 +0000 | [diff] [blame] | 714 | |
Pete Cooper | acde91e | 2011-12-22 02:05:40 +0000 | [diff] [blame] | 715 | // Now perform LICM. |
| 716 | for (unsigned i = 0, e = Scopes.size(); i != e; ++i) { |
| 717 | MachineDomTreeNode *Node = Scopes[i]; |
| 718 | MachineBasicBlock *MBB = Node->getBlock(); |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 719 | |
Pete Cooper | acde91e | 2011-12-22 02:05:40 +0000 | [diff] [blame] | 720 | MachineBasicBlock *Preheader = getCurPreheader(); |
| 721 | if (!Preheader) |
| 722 | continue; |
| 723 | |
| 724 | EnterScope(MBB); |
| 725 | |
| 726 | // Process the block |
| 727 | SpeculationState = SpeculateUnknown; |
| 728 | for (MachineBasicBlock::iterator |
| 729 | MII = MBB->begin(), E = MBB->end(); MII != E; ) { |
| 730 | MachineBasicBlock::iterator NextMII = MII; ++NextMII; |
| 731 | MachineInstr *MI = &*MII; |
| 732 | if (!Hoist(MI, Preheader)) |
| 733 | UpdateRegPressure(MI); |
| 734 | MII = NextMII; |
| 735 | } |
| 736 | |
| 737 | // If it's a leaf node, it's done. Traverse upwards to pop ancestors. |
| 738 | ExitScopeIfDone(Node, OpenChildren, ParentMap); |
Dan Gohman | c475c36 | 2009-01-15 22:01:38 +0000 | [diff] [blame] | 739 | } |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 740 | } |
| 741 | |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 742 | static bool isOperandKill(const MachineOperand &MO, MachineRegisterInfo *MRI) { |
| 743 | return MO.isKill() || MRI->hasOneNonDBGUse(MO.getReg()); |
| 744 | } |
| 745 | |
Evan Cheng | 61560e2 | 2011-09-01 01:45:00 +0000 | [diff] [blame] | 746 | /// getRegisterClassIDAndCost - For a given MI, register, and the operand |
| 747 | /// index, return the ID and cost of its representative register class. |
| 748 | void |
| 749 | MachineLICM::getRegisterClassIDAndCost(const MachineInstr *MI, |
| 750 | unsigned Reg, unsigned OpIdx, |
| 751 | unsigned &RCId, unsigned &RCCost) const { |
| 752 | const TargetRegisterClass *RC = MRI->getRegClass(Reg); |
| 753 | EVT VT = *RC->vt_begin(); |
Owen Anderson | 99aa14f | 2011-11-16 01:02:57 +0000 | [diff] [blame] | 754 | if (VT == MVT::Untyped) { |
Evan Cheng | 61560e2 | 2011-09-01 01:45:00 +0000 | [diff] [blame] | 755 | RCId = RC->getID(); |
| 756 | RCCost = 1; |
| 757 | } else { |
| 758 | RCId = TLI->getRepRegClassFor(VT)->getID(); |
| 759 | RCCost = TLI->getRepRegClassCostFor(VT); |
| 760 | } |
| 761 | } |
| 762 | |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 763 | /// InitRegPressure - Find all virtual register references that are liveout of |
| 764 | /// the preheader to initialize the starting "register pressure". Note this |
| 765 | /// does not count live through (livein but not used) registers. |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 766 | void MachineLICM::InitRegPressure(MachineBasicBlock *BB) { |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 767 | std::fill(RegPressure.begin(), RegPressure.end(), 0); |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 768 | |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 769 | // If the preheader has only a single predecessor and it ends with a |
| 770 | // fallthrough or an unconditional branch, then scan its predecessor for live |
| 771 | // defs as well. This happens whenever the preheader is created by splitting |
| 772 | // the critical edge from the loop predecessor to the loop header. |
| 773 | if (BB->pred_size() == 1) { |
| 774 | MachineBasicBlock *TBB = 0, *FBB = 0; |
| 775 | SmallVector<MachineOperand, 4> Cond; |
| 776 | if (!TII->AnalyzeBranch(*BB, TBB, FBB, Cond, false) && Cond.empty()) |
| 777 | InitRegPressure(*BB->pred_begin()); |
| 778 | } |
| 779 | |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 780 | for (MachineBasicBlock::iterator MII = BB->begin(), E = BB->end(); |
| 781 | MII != E; ++MII) { |
| 782 | MachineInstr *MI = &*MII; |
| 783 | for (unsigned i = 0, e = MI->getDesc().getNumOperands(); i != e; ++i) { |
| 784 | const MachineOperand &MO = MI->getOperand(i); |
| 785 | if (!MO.isReg() || MO.isImplicit()) |
| 786 | continue; |
| 787 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 788 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 789 | continue; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 790 | |
Andrew Trick | dc986d2 | 2010-10-19 02:50:50 +0000 | [diff] [blame] | 791 | bool isNew = RegSeen.insert(Reg); |
Evan Cheng | 61560e2 | 2011-09-01 01:45:00 +0000 | [diff] [blame] | 792 | unsigned RCId, RCCost; |
| 793 | getRegisterClassIDAndCost(MI, Reg, i, RCId, RCCost); |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 794 | if (MO.isDef()) |
Evan Cheng | 61560e2 | 2011-09-01 01:45:00 +0000 | [diff] [blame] | 795 | RegPressure[RCId] += RCCost; |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 796 | else { |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 797 | bool isKill = isOperandKill(MO, MRI); |
| 798 | if (isNew && !isKill) |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 799 | // Haven't seen this, it must be a livein. |
Evan Cheng | 61560e2 | 2011-09-01 01:45:00 +0000 | [diff] [blame] | 800 | RegPressure[RCId] += RCCost; |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 801 | else if (!isNew && isKill) |
Evan Cheng | 61560e2 | 2011-09-01 01:45:00 +0000 | [diff] [blame] | 802 | RegPressure[RCId] -= RCCost; |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 803 | } |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 804 | } |
| 805 | } |
| 806 | } |
| 807 | |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 808 | /// UpdateRegPressure - Update estimate of register pressure after the |
| 809 | /// specified instruction. |
| 810 | void MachineLICM::UpdateRegPressure(const MachineInstr *MI) { |
| 811 | if (MI->isImplicitDef()) |
| 812 | return; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 813 | |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 814 | SmallVector<unsigned, 4> Defs; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 815 | for (unsigned i = 0, e = MI->getDesc().getNumOperands(); i != e; ++i) { |
| 816 | const MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 817 | if (!MO.isReg() || MO.isImplicit()) |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 818 | continue; |
| 819 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 820 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 821 | continue; |
| 822 | |
Andrew Trick | dc986d2 | 2010-10-19 02:50:50 +0000 | [diff] [blame] | 823 | bool isNew = RegSeen.insert(Reg); |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 824 | if (MO.isDef()) |
| 825 | Defs.push_back(Reg); |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 826 | else if (!isNew && isOperandKill(MO, MRI)) { |
Evan Cheng | 61560e2 | 2011-09-01 01:45:00 +0000 | [diff] [blame] | 827 | unsigned RCId, RCCost; |
| 828 | getRegisterClassIDAndCost(MI, Reg, i, RCId, RCCost); |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 829 | if (RCCost > RegPressure[RCId]) |
| 830 | RegPressure[RCId] = 0; |
| 831 | else |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 832 | RegPressure[RCId] -= RCCost; |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 833 | } |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 834 | } |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 835 | |
Evan Cheng | 61560e2 | 2011-09-01 01:45:00 +0000 | [diff] [blame] | 836 | unsigned Idx = 0; |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 837 | while (!Defs.empty()) { |
| 838 | unsigned Reg = Defs.pop_back_val(); |
Evan Cheng | 61560e2 | 2011-09-01 01:45:00 +0000 | [diff] [blame] | 839 | unsigned RCId, RCCost; |
| 840 | getRegisterClassIDAndCost(MI, Reg, Idx, RCId, RCCost); |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 841 | RegPressure[RCId] += RCCost; |
Evan Cheng | 61560e2 | 2011-09-01 01:45:00 +0000 | [diff] [blame] | 842 | ++Idx; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 843 | } |
| 844 | } |
| 845 | |
Devang Patel | 06e16bb | 2011-10-20 17:42:23 +0000 | [diff] [blame] | 846 | /// isLoadFromGOTOrConstantPool - Return true if this machine instruction |
| 847 | /// loads from global offset table or constant pool. |
| 848 | static bool isLoadFromGOTOrConstantPool(MachineInstr &MI) { |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 849 | assert (MI.mayLoad() && "Expected MI that loads!"); |
Devang Patel | 6c15fec | 2011-10-17 17:35:01 +0000 | [diff] [blame] | 850 | for (MachineInstr::mmo_iterator I = MI.memoperands_begin(), |
| 851 | E = MI.memoperands_end(); I != E; ++I) { |
| 852 | if (const Value *V = (*I)->getValue()) { |
| 853 | if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) |
Devang Patel | 06e16bb | 2011-10-20 17:42:23 +0000 | [diff] [blame] | 854 | if (PSV == PSV->getGOT() || PSV == PSV->getConstantPool()) |
Devang Patel | 6c15fec | 2011-10-17 17:35:01 +0000 | [diff] [blame] | 855 | return true; |
| 856 | } |
| 857 | } |
| 858 | return false; |
| 859 | } |
| 860 | |
Evan Cheng | 5dc57ce | 2010-04-13 18:16:00 +0000 | [diff] [blame] | 861 | /// IsLICMCandidate - Returns true if the instruction may be a suitable |
| 862 | /// candidate for LICM. e.g. If the instruction is a call, then it's obviously |
| 863 | /// not safe to hoist it. |
| 864 | bool MachineLICM::IsLICMCandidate(MachineInstr &I) { |
Chris Lattner | 7791080 | 2010-07-12 00:00:35 +0000 | [diff] [blame] | 865 | // Check if it's safe to move the instruction. |
| 866 | bool DontMoveAcrossStore = true; |
| 867 | if (!I.isSafeToMove(TII, AA, DontMoveAcrossStore)) |
Chris Lattner | a22edc8 | 2008-01-10 23:08:24 +0000 | [diff] [blame] | 868 | return false; |
Devang Patel | 2e35047 | 2011-10-11 18:09:58 +0000 | [diff] [blame] | 869 | |
| 870 | // If it is load then check if it is guaranteed to execute by making sure that |
| 871 | // it dominates all exiting blocks. If it doesn't, then there is a path out of |
Devang Patel | e6de9f3 | 2011-10-20 17:31:18 +0000 | [diff] [blame] | 872 | // the loop which does not execute this load, so we can't hoist it. Loads |
| 873 | // from constant memory are not safe to speculate all the time, for example |
| 874 | // indexed load from a jump table. |
Devang Patel | 2e35047 | 2011-10-11 18:09:58 +0000 | [diff] [blame] | 875 | // Stores and side effects are already checked by isSafeToMove. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 876 | if (I.mayLoad() && !isLoadFromGOTOrConstantPool(I) && |
Devang Patel | 6c15fec | 2011-10-17 17:35:01 +0000 | [diff] [blame] | 877 | !IsGuaranteedToExecute(I.getParent())) |
Devang Patel | 2e35047 | 2011-10-11 18:09:58 +0000 | [diff] [blame] | 878 | return false; |
| 879 | |
Evan Cheng | 5dc57ce | 2010-04-13 18:16:00 +0000 | [diff] [blame] | 880 | return true; |
| 881 | } |
| 882 | |
| 883 | /// IsLoopInvariantInst - Returns true if the instruction is loop |
| 884 | /// invariant. I.e., all virtual register operands are defined outside of the |
| 885 | /// loop, physical registers aren't accessed explicitly, and there are no side |
| 886 | /// effects that aren't captured by the operands or other flags. |
| 887 | /// |
| 888 | bool MachineLICM::IsLoopInvariantInst(MachineInstr &I) { |
| 889 | if (!IsLICMCandidate(I)) |
| 890 | return false; |
Bill Wendling | 074223a | 2008-03-10 08:13:01 +0000 | [diff] [blame] | 891 | |
Bill Wendling | e4fc1cc | 2008-05-12 19:38:32 +0000 | [diff] [blame] | 892 | // The instruction is loop invariant if all of its operands are. |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 893 | for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) { |
| 894 | const MachineOperand &MO = I.getOperand(i); |
| 895 | |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 896 | if (!MO.isReg()) |
Bill Wendling | fb018d0 | 2008-08-20 20:32:05 +0000 | [diff] [blame] | 897 | continue; |
| 898 | |
Dan Gohman | c475c36 | 2009-01-15 22:01:38 +0000 | [diff] [blame] | 899 | unsigned Reg = MO.getReg(); |
| 900 | if (Reg == 0) continue; |
| 901 | |
| 902 | // Don't hoist an instruction that uses or defines a physical register. |
Dan Gohman | a8fb336 | 2009-09-25 23:58:45 +0000 | [diff] [blame] | 903 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { |
Dan Gohman | a8fb336 | 2009-09-25 23:58:45 +0000 | [diff] [blame] | 904 | if (MO.isUse()) { |
| 905 | // If the physreg has no defs anywhere, it's just an ambient register |
Dan Gohman | 45094e3 | 2009-09-26 02:34:00 +0000 | [diff] [blame] | 906 | // and we can freely move its uses. Alternatively, if it's allocatable, |
| 907 | // it could get allocated to something with a def during allocation. |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 908 | if (!MRI->def_empty(Reg)) |
Dan Gohman | a8fb336 | 2009-09-25 23:58:45 +0000 | [diff] [blame] | 909 | return false; |
Dan Gohman | 45094e3 | 2009-09-26 02:34:00 +0000 | [diff] [blame] | 910 | if (AllocatableSet.test(Reg)) |
| 911 | return false; |
Dan Gohman | a8fb336 | 2009-09-25 23:58:45 +0000 | [diff] [blame] | 912 | // Check for a def among the register's aliases too. |
Dan Gohman | 45094e3 | 2009-09-26 02:34:00 +0000 | [diff] [blame] | 913 | for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias) { |
| 914 | unsigned AliasReg = *Alias; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 915 | if (!MRI->def_empty(AliasReg)) |
Dan Gohman | a8fb336 | 2009-09-25 23:58:45 +0000 | [diff] [blame] | 916 | return false; |
Dan Gohman | 45094e3 | 2009-09-26 02:34:00 +0000 | [diff] [blame] | 917 | if (AllocatableSet.test(AliasReg)) |
| 918 | return false; |
| 919 | } |
Dan Gohman | a8fb336 | 2009-09-25 23:58:45 +0000 | [diff] [blame] | 920 | // Otherwise it's safe to move. |
| 921 | continue; |
| 922 | } else if (!MO.isDead()) { |
| 923 | // A def that isn't dead. We can't move it. |
| 924 | return false; |
Dan Gohman | a363a9b | 2010-02-28 00:08:44 +0000 | [diff] [blame] | 925 | } else if (CurLoop->getHeader()->isLiveIn(Reg)) { |
| 926 | // If the reg is live into the loop, we can't hoist an instruction |
| 927 | // which would clobber it. |
| 928 | return false; |
Dan Gohman | a8fb336 | 2009-09-25 23:58:45 +0000 | [diff] [blame] | 929 | } |
| 930 | } |
Bill Wendling | fb018d0 | 2008-08-20 20:32:05 +0000 | [diff] [blame] | 931 | |
| 932 | if (!MO.isUse()) |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 933 | continue; |
| 934 | |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 935 | assert(MRI->getVRegDef(Reg) && |
Bill Wendling | e4fc1cc | 2008-05-12 19:38:32 +0000 | [diff] [blame] | 936 | "Machine instr not mapped for this vreg?!"); |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 937 | |
| 938 | // If the loop contains the definition of an operand, then the instruction |
| 939 | // isn't loop invariant. |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 940 | if (CurLoop->contains(MRI->getVRegDef(Reg))) |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 941 | return false; |
| 942 | } |
| 943 | |
| 944 | // If we got this far, the instruction is loop invariant! |
| 945 | return true; |
| 946 | } |
| 947 | |
Evan Cheng | af6949d | 2009-02-05 08:45:46 +0000 | [diff] [blame] | 948 | |
Evan Cheng | d67705f | 2011-04-11 21:09:18 +0000 | [diff] [blame] | 949 | /// HasAnyPHIUse - Return true if the specified register is used by any |
| 950 | /// phi node. |
| 951 | bool MachineLICM::HasAnyPHIUse(unsigned Reg) const { |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 952 | for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(Reg), |
| 953 | UE = MRI->use_end(); UI != UE; ++UI) { |
Evan Cheng | 45e94d6 | 2009-02-04 09:19:56 +0000 | [diff] [blame] | 954 | MachineInstr *UseMI = &*UI; |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 955 | if (UseMI->isPHI()) |
Evan Cheng | af6949d | 2009-02-05 08:45:46 +0000 | [diff] [blame] | 956 | return true; |
Evan Cheng | d67705f | 2011-04-11 21:09:18 +0000 | [diff] [blame] | 957 | // Look pass copies as well. |
| 958 | if (UseMI->isCopy()) { |
| 959 | unsigned Def = UseMI->getOperand(0).getReg(); |
| 960 | if (TargetRegisterInfo::isVirtualRegister(Def) && |
| 961 | HasAnyPHIUse(Def)) |
| 962 | return true; |
| 963 | } |
Evan Cheng | 45e94d6 | 2009-02-04 09:19:56 +0000 | [diff] [blame] | 964 | } |
Evan Cheng | af6949d | 2009-02-05 08:45:46 +0000 | [diff] [blame] | 965 | return false; |
Evan Cheng | 45e94d6 | 2009-02-04 09:19:56 +0000 | [diff] [blame] | 966 | } |
| 967 | |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 968 | /// HasHighOperandLatency - Compute operand latency between a def of 'Reg' |
| 969 | /// and an use in the current loop, return true if the target considered |
| 970 | /// it 'high'. |
| 971 | bool MachineLICM::HasHighOperandLatency(MachineInstr &MI, |
Evan Cheng | c8141df | 2010-10-26 02:08:50 +0000 | [diff] [blame] | 972 | unsigned DefIdx, unsigned Reg) const { |
| 973 | if (!InstrItins || InstrItins->isEmpty() || MRI->use_nodbg_empty(Reg)) |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 974 | return false; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 975 | |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 976 | for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(Reg), |
| 977 | E = MRI->use_nodbg_end(); I != E; ++I) { |
| 978 | MachineInstr *UseMI = &*I; |
Evan Cheng | c8141df | 2010-10-26 02:08:50 +0000 | [diff] [blame] | 979 | if (UseMI->isCopyLike()) |
| 980 | continue; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 981 | if (!CurLoop->contains(UseMI->getParent())) |
| 982 | continue; |
| 983 | for (unsigned i = 0, e = UseMI->getNumOperands(); i != e; ++i) { |
| 984 | const MachineOperand &MO = UseMI->getOperand(i); |
| 985 | if (!MO.isReg() || !MO.isUse()) |
| 986 | continue; |
| 987 | unsigned MOReg = MO.getReg(); |
| 988 | if (MOReg != Reg) |
| 989 | continue; |
| 990 | |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 991 | if (TII->hasHighOperandLatency(InstrItins, MRI, &MI, DefIdx, UseMI, i)) |
| 992 | return true; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 993 | } |
| 994 | |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 995 | // Only look at the first in loop use. |
| 996 | break; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 997 | } |
| 998 | |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 999 | return false; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 1000 | } |
| 1001 | |
Evan Cheng | c8141df | 2010-10-26 02:08:50 +0000 | [diff] [blame] | 1002 | /// IsCheapInstruction - Return true if the instruction is marked "cheap" or |
| 1003 | /// the operand latency between its def and a use is one or less. |
| 1004 | bool MachineLICM::IsCheapInstruction(MachineInstr &MI) const { |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1005 | if (MI.isAsCheapAsAMove() || MI.isCopyLike()) |
Evan Cheng | c8141df | 2010-10-26 02:08:50 +0000 | [diff] [blame] | 1006 | return true; |
| 1007 | if (!InstrItins || InstrItins->isEmpty()) |
| 1008 | return false; |
| 1009 | |
| 1010 | bool isCheap = false; |
| 1011 | unsigned NumDefs = MI.getDesc().getNumDefs(); |
| 1012 | for (unsigned i = 0, e = MI.getNumOperands(); NumDefs && i != e; ++i) { |
| 1013 | MachineOperand &DefMO = MI.getOperand(i); |
| 1014 | if (!DefMO.isReg() || !DefMO.isDef()) |
| 1015 | continue; |
| 1016 | --NumDefs; |
| 1017 | unsigned Reg = DefMO.getReg(); |
| 1018 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 1019 | continue; |
| 1020 | |
| 1021 | if (!TII->hasLowDefLatency(InstrItins, &MI, i)) |
| 1022 | return false; |
| 1023 | isCheap = true; |
| 1024 | } |
| 1025 | |
| 1026 | return isCheap; |
| 1027 | } |
| 1028 | |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 1029 | /// CanCauseHighRegPressure - Visit BBs from header to current BB, check |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 1030 | /// if hoisting an instruction of the given cost matrix can cause high |
| 1031 | /// register pressure. |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 1032 | bool MachineLICM::CanCauseHighRegPressure(DenseMap<unsigned, int> &Cost) { |
| 1033 | for (DenseMap<unsigned, int>::iterator CI = Cost.begin(), CE = Cost.end(); |
| 1034 | CI != CE; ++CI) { |
| 1035 | if (CI->second <= 0) |
| 1036 | continue; |
| 1037 | |
| 1038 | unsigned RCId = CI->first; |
Pete Cooper | 3cfecf5 | 2011-12-22 02:13:25 +0000 | [diff] [blame^] | 1039 | unsigned Limit = RegLimit[RCId]; |
| 1040 | int Cost = CI->second; |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 1041 | for (unsigned i = BackTrace.size(); i != 0; --i) { |
| 1042 | SmallVector<unsigned, 8> &RP = BackTrace[i-1]; |
Pete Cooper | 3cfecf5 | 2011-12-22 02:13:25 +0000 | [diff] [blame^] | 1043 | if (RP[RCId] + Cost >= Limit) |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 1044 | return true; |
| 1045 | } |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 1046 | } |
| 1047 | |
| 1048 | return false; |
| 1049 | } |
| 1050 | |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 1051 | /// UpdateBackTraceRegPressure - Traverse the back trace from header to the |
| 1052 | /// current block and update their register pressures to reflect the effect |
| 1053 | /// of hoisting MI from the current block to the preheader. |
| 1054 | void MachineLICM::UpdateBackTraceRegPressure(const MachineInstr *MI) { |
| 1055 | if (MI->isImplicitDef()) |
| 1056 | return; |
| 1057 | |
| 1058 | // First compute the 'cost' of the instruction, i.e. its contribution |
| 1059 | // to register pressure. |
| 1060 | DenseMap<unsigned, int> Cost; |
| 1061 | for (unsigned i = 0, e = MI->getDesc().getNumOperands(); i != e; ++i) { |
| 1062 | const MachineOperand &MO = MI->getOperand(i); |
| 1063 | if (!MO.isReg() || MO.isImplicit()) |
| 1064 | continue; |
| 1065 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1066 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 1067 | continue; |
| 1068 | |
Evan Cheng | 61560e2 | 2011-09-01 01:45:00 +0000 | [diff] [blame] | 1069 | unsigned RCId, RCCost; |
| 1070 | getRegisterClassIDAndCost(MI, Reg, i, RCId, RCCost); |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 1071 | if (MO.isDef()) { |
| 1072 | DenseMap<unsigned, int>::iterator CI = Cost.find(RCId); |
| 1073 | if (CI != Cost.end()) |
| 1074 | CI->second += RCCost; |
| 1075 | else |
| 1076 | Cost.insert(std::make_pair(RCId, RCCost)); |
| 1077 | } else if (isOperandKill(MO, MRI)) { |
| 1078 | DenseMap<unsigned, int>::iterator CI = Cost.find(RCId); |
| 1079 | if (CI != Cost.end()) |
| 1080 | CI->second -= RCCost; |
| 1081 | else |
| 1082 | Cost.insert(std::make_pair(RCId, -RCCost)); |
| 1083 | } |
| 1084 | } |
| 1085 | |
| 1086 | // Update register pressure of blocks from loop header to current block. |
| 1087 | for (unsigned i = 0, e = BackTrace.size(); i != e; ++i) { |
| 1088 | SmallVector<unsigned, 8> &RP = BackTrace[i]; |
| 1089 | for (DenseMap<unsigned, int>::iterator CI = Cost.begin(), CE = Cost.end(); |
| 1090 | CI != CE; ++CI) { |
| 1091 | unsigned RCId = CI->first; |
| 1092 | RP[RCId] += CI->second; |
| 1093 | } |
| 1094 | } |
| 1095 | } |
| 1096 | |
Evan Cheng | 45e94d6 | 2009-02-04 09:19:56 +0000 | [diff] [blame] | 1097 | /// IsProfitableToHoist - Return true if it is potentially profitable to hoist |
| 1098 | /// the given loop invariant. |
Evan Cheng | c26abd9 | 2009-11-20 23:31:34 +0000 | [diff] [blame] | 1099 | bool MachineLICM::IsProfitableToHoist(MachineInstr &MI) { |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 1100 | if (MI.isImplicitDef()) |
| 1101 | return true; |
| 1102 | |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 1103 | // If the instruction is cheap, only hoist if it is re-materilizable. LICM |
| 1104 | // will increase register pressure. It's probably not worth it if the |
| 1105 | // instruction is cheap. |
Evan Cheng | 87b75ba | 2009-11-20 19:55:37 +0000 | [diff] [blame] | 1106 | // Also hoist loads from constant memory, e.g. load from stubs, GOT. Hoisting |
| 1107 | // these tend to help performance in low register pressure situation. The |
| 1108 | // trade off is it may cause spill in high pressure situation. It will end up |
| 1109 | // adding a store in the loop preheader. But the reload is no more expensive. |
| 1110 | // The side benefit is these loads are frequently CSE'ed. |
Evan Cheng | c8141df | 2010-10-26 02:08:50 +0000 | [diff] [blame] | 1111 | if (IsCheapInstruction(MI)) { |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 1112 | if (!TII->isTriviallyReMaterializable(&MI, AA)) |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 1113 | return false; |
| 1114 | } else { |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 1115 | // Estimate register pressure to determine whether to LICM the instruction. |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 1116 | // In low register pressure situation, we can be more aggressive about |
| 1117 | // hoisting. Also, favors hoisting long latency instructions even in |
| 1118 | // moderately high pressure situation. |
Dan Gohman | fca0b10 | 2010-11-11 18:08:43 +0000 | [diff] [blame] | 1119 | // FIXME: If there are long latency loop-invariant instructions inside the |
| 1120 | // loop at this point, why didn't the optimizer's LICM hoist them? |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 1121 | DenseMap<unsigned, int> Cost; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 1122 | for (unsigned i = 0, e = MI.getDesc().getNumOperands(); i != e; ++i) { |
| 1123 | const MachineOperand &MO = MI.getOperand(i); |
| 1124 | if (!MO.isReg() || MO.isImplicit()) |
| 1125 | continue; |
| 1126 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1127 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 1128 | continue; |
Evan Cheng | 61560e2 | 2011-09-01 01:45:00 +0000 | [diff] [blame] | 1129 | |
| 1130 | unsigned RCId, RCCost; |
| 1131 | getRegisterClassIDAndCost(&MI, Reg, i, RCId, RCCost); |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 1132 | if (MO.isDef()) { |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 1133 | if (HasHighOperandLatency(MI, i, Reg)) { |
| 1134 | ++NumHighLatency; |
| 1135 | return true; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 1136 | } |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 1137 | |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 1138 | DenseMap<unsigned, int>::iterator CI = Cost.find(RCId); |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 1139 | if (CI != Cost.end()) |
| 1140 | CI->second += RCCost; |
| 1141 | else |
| 1142 | Cost.insert(std::make_pair(RCId, RCCost)); |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 1143 | } else if (isOperandKill(MO, MRI)) { |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 1144 | // Is a virtual register use is a kill, hoisting it out of the loop |
| 1145 | // may actually reduce register pressure or be register pressure |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 1146 | // neutral. |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 1147 | DenseMap<unsigned, int>::iterator CI = Cost.find(RCId); |
| 1148 | if (CI != Cost.end()) |
| 1149 | CI->second -= RCCost; |
| 1150 | else |
| 1151 | Cost.insert(std::make_pair(RCId, -RCCost)); |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 1152 | } |
| 1153 | } |
| 1154 | |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 1155 | // Visit BBs from header to current BB, if hoisting this doesn't cause |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 1156 | // high register pressure, then it's safe to proceed. |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 1157 | if (!CanCauseHighRegPressure(Cost)) { |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 1158 | ++NumLowRP; |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 1159 | return true; |
Evan Cheng | 03a9fdf | 2010-10-16 02:20:26 +0000 | [diff] [blame] | 1160 | } |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 1161 | |
Evan Cheng | 7007e4c | 2011-10-12 21:33:49 +0000 | [diff] [blame] | 1162 | // Do not "speculate" in high register pressure situation. If an |
Evan Cheng | fad6287 | 2011-10-11 23:48:44 +0000 | [diff] [blame] | 1163 | // instruction is not guaranteed to be executed in the loop, it's best to be |
| 1164 | // conservative. |
Evan Cheng | 7007e4c | 2011-10-12 21:33:49 +0000 | [diff] [blame] | 1165 | if (AvoidSpeculation && |
| 1166 | (!IsGuaranteedToExecute(MI.getParent()) && !MayCSE(&MI))) |
| 1167 | return false; |
| 1168 | |
| 1169 | // High register pressure situation, only hoist if the instruction is going to |
| 1170 | // be remat'ed. |
| 1171 | if (!TII->isTriviallyReMaterializable(&MI, AA) && |
| 1172 | !MI.isInvariantLoad(AA)) |
Evan Cheng | 87b75ba | 2009-11-20 19:55:37 +0000 | [diff] [blame] | 1173 | return false; |
Evan Cheng | 87b75ba | 2009-11-20 19:55:37 +0000 | [diff] [blame] | 1174 | } |
Evan Cheng | 45e94d6 | 2009-02-04 09:19:56 +0000 | [diff] [blame] | 1175 | |
Evan Cheng | d67705f | 2011-04-11 21:09:18 +0000 | [diff] [blame] | 1176 | // If result(s) of this instruction is used by PHIs outside of the loop, then |
| 1177 | // don't hoist it if the instruction because it will introduce an extra copy. |
Evan Cheng | 45e94d6 | 2009-02-04 09:19:56 +0000 | [diff] [blame] | 1178 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 1179 | const MachineOperand &MO = MI.getOperand(i); |
| 1180 | if (!MO.isReg() || !MO.isDef()) |
| 1181 | continue; |
Evan Cheng | d67705f | 2011-04-11 21:09:18 +0000 | [diff] [blame] | 1182 | if (HasAnyPHIUse(MO.getReg())) |
Evan Cheng | af6949d | 2009-02-05 08:45:46 +0000 | [diff] [blame] | 1183 | return false; |
Evan Cheng | 45e94d6 | 2009-02-04 09:19:56 +0000 | [diff] [blame] | 1184 | } |
Evan Cheng | af6949d | 2009-02-05 08:45:46 +0000 | [diff] [blame] | 1185 | |
| 1186 | return true; |
| 1187 | } |
| 1188 | |
Dan Gohman | 5c95230 | 2009-10-29 17:47:20 +0000 | [diff] [blame] | 1189 | MachineInstr *MachineLICM::ExtractHoistableLoad(MachineInstr *MI) { |
Evan Cheng | e95f319 | 2010-10-08 18:59:19 +0000 | [diff] [blame] | 1190 | // Don't unfold simple loads. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1191 | if (MI->canFoldAsLoad()) |
Evan Cheng | e95f319 | 2010-10-08 18:59:19 +0000 | [diff] [blame] | 1192 | return 0; |
| 1193 | |
Dan Gohman | 5c95230 | 2009-10-29 17:47:20 +0000 | [diff] [blame] | 1194 | // If not, we may be able to unfold a load and hoist that. |
| 1195 | // First test whether the instruction is loading from an amenable |
| 1196 | // memory location. |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1197 | if (!MI->isInvariantLoad(AA)) |
Evan Cheng | 87b75ba | 2009-11-20 19:55:37 +0000 | [diff] [blame] | 1198 | return 0; |
| 1199 | |
Dan Gohman | 5c95230 | 2009-10-29 17:47:20 +0000 | [diff] [blame] | 1200 | // Next determine the register class for a temporary register. |
Dan Gohman | 0115e16 | 2009-10-30 22:18:41 +0000 | [diff] [blame] | 1201 | unsigned LoadRegIndex; |
Dan Gohman | 5c95230 | 2009-10-29 17:47:20 +0000 | [diff] [blame] | 1202 | unsigned NewOpc = |
| 1203 | TII->getOpcodeAfterMemoryUnfold(MI->getOpcode(), |
| 1204 | /*UnfoldLoad=*/true, |
Dan Gohman | 0115e16 | 2009-10-30 22:18:41 +0000 | [diff] [blame] | 1205 | /*UnfoldStore=*/false, |
| 1206 | &LoadRegIndex); |
Dan Gohman | 5c95230 | 2009-10-29 17:47:20 +0000 | [diff] [blame] | 1207 | if (NewOpc == 0) return 0; |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1208 | const MCInstrDesc &MID = TII->get(NewOpc); |
| 1209 | if (MID.getNumDefs() != 1) return 0; |
| 1210 | const TargetRegisterClass *RC = TII->getRegClass(MID, LoadRegIndex, TRI); |
Dan Gohman | 5c95230 | 2009-10-29 17:47:20 +0000 | [diff] [blame] | 1211 | // Ok, we're unfolding. Create a temporary register and do the unfold. |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 1212 | unsigned Reg = MRI->createVirtualRegister(RC); |
Evan Cheng | 87b75ba | 2009-11-20 19:55:37 +0000 | [diff] [blame] | 1213 | |
| 1214 | MachineFunction &MF = *MI->getParent()->getParent(); |
Dan Gohman | 5c95230 | 2009-10-29 17:47:20 +0000 | [diff] [blame] | 1215 | SmallVector<MachineInstr *, 2> NewMIs; |
| 1216 | bool Success = |
| 1217 | TII->unfoldMemoryOperand(MF, MI, Reg, |
| 1218 | /*UnfoldLoad=*/true, /*UnfoldStore=*/false, |
| 1219 | NewMIs); |
| 1220 | (void)Success; |
| 1221 | assert(Success && |
| 1222 | "unfoldMemoryOperand failed when getOpcodeAfterMemoryUnfold " |
| 1223 | "succeeded!"); |
| 1224 | assert(NewMIs.size() == 2 && |
| 1225 | "Unfolded a load into multiple instructions!"); |
| 1226 | MachineBasicBlock *MBB = MI->getParent(); |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 1227 | MachineBasicBlock::iterator Pos = MI; |
| 1228 | MBB->insert(Pos, NewMIs[0]); |
| 1229 | MBB->insert(Pos, NewMIs[1]); |
Dan Gohman | 5c95230 | 2009-10-29 17:47:20 +0000 | [diff] [blame] | 1230 | // If unfolding produced a load that wasn't loop-invariant or profitable to |
| 1231 | // hoist, discard the new instructions and bail. |
Evan Cheng | c26abd9 | 2009-11-20 23:31:34 +0000 | [diff] [blame] | 1232 | if (!IsLoopInvariantInst(*NewMIs[0]) || !IsProfitableToHoist(*NewMIs[0])) { |
Dan Gohman | 5c95230 | 2009-10-29 17:47:20 +0000 | [diff] [blame] | 1233 | NewMIs[0]->eraseFromParent(); |
| 1234 | NewMIs[1]->eraseFromParent(); |
| 1235 | return 0; |
| 1236 | } |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 1237 | |
| 1238 | // Update register pressure for the unfolded instruction. |
| 1239 | UpdateRegPressure(NewMIs[1]); |
| 1240 | |
Dan Gohman | 5c95230 | 2009-10-29 17:47:20 +0000 | [diff] [blame] | 1241 | // Otherwise we successfully unfolded a load that we can hoist. |
| 1242 | MI->eraseFromParent(); |
| 1243 | return NewMIs[0]; |
| 1244 | } |
| 1245 | |
Evan Cheng | 777c6b7 | 2009-11-03 21:40:02 +0000 | [diff] [blame] | 1246 | void MachineLICM::InitCSEMap(MachineBasicBlock *BB) { |
| 1247 | for (MachineBasicBlock::iterator I = BB->begin(),E = BB->end(); I != E; ++I) { |
| 1248 | const MachineInstr *MI = &*I; |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1249 | unsigned Opcode = MI->getOpcode(); |
| 1250 | DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator |
| 1251 | CI = CSEMap.find(Opcode); |
| 1252 | if (CI != CSEMap.end()) |
| 1253 | CI->second.push_back(MI); |
| 1254 | else { |
| 1255 | std::vector<const MachineInstr*> CSEMIs; |
| 1256 | CSEMIs.push_back(MI); |
| 1257 | CSEMap.insert(std::make_pair(Opcode, CSEMIs)); |
Evan Cheng | 777c6b7 | 2009-11-03 21:40:02 +0000 | [diff] [blame] | 1258 | } |
| 1259 | } |
| 1260 | } |
| 1261 | |
Evan Cheng | 78e5c11 | 2009-11-07 03:52:02 +0000 | [diff] [blame] | 1262 | const MachineInstr* |
| 1263 | MachineLICM::LookForDuplicate(const MachineInstr *MI, |
| 1264 | std::vector<const MachineInstr*> &PrevMIs) { |
Evan Cheng | 9fb744e | 2009-11-05 00:51:13 +0000 | [diff] [blame] | 1265 | for (unsigned i = 0, e = PrevMIs.size(); i != e; ++i) { |
| 1266 | const MachineInstr *PrevMI = PrevMIs[i]; |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1267 | if (TII->produceSameValue(MI, PrevMI, (PreRegAlloc ? MRI : 0))) |
Evan Cheng | 9fb744e | 2009-11-05 00:51:13 +0000 | [diff] [blame] | 1268 | return PrevMI; |
| 1269 | } |
| 1270 | return 0; |
| 1271 | } |
| 1272 | |
| 1273 | bool MachineLICM::EliminateCSE(MachineInstr *MI, |
| 1274 | DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator &CI) { |
Evan Cheng | db89809 | 2010-07-14 01:22:19 +0000 | [diff] [blame] | 1275 | // Do not CSE implicit_def so ProcessImplicitDefs can properly propagate |
| 1276 | // the undef property onto uses. |
| 1277 | if (CI == CSEMap.end() || MI->isImplicitDef()) |
Evan Cheng | 78e5c11 | 2009-11-07 03:52:02 +0000 | [diff] [blame] | 1278 | return false; |
| 1279 | |
| 1280 | if (const MachineInstr *Dup = LookForDuplicate(MI, CI->second)) { |
David Greene | 65a41eb | 2010-01-05 00:03:48 +0000 | [diff] [blame] | 1281 | DEBUG(dbgs() << "CSEing " << *MI << " with " << *Dup); |
Dan Gohman | 6ac33b4 | 2010-02-28 01:33:43 +0000 | [diff] [blame] | 1282 | |
| 1283 | // Replace virtual registers defined by MI by their counterparts defined |
| 1284 | // by Dup. |
Evan Cheng | 1025cce | 2011-10-17 19:50:12 +0000 | [diff] [blame] | 1285 | SmallVector<unsigned, 2> Defs; |
Evan Cheng | 78e5c11 | 2009-11-07 03:52:02 +0000 | [diff] [blame] | 1286 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1287 | const MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | 6ac33b4 | 2010-02-28 01:33:43 +0000 | [diff] [blame] | 1288 | |
| 1289 | // Physical registers may not differ here. |
| 1290 | assert((!MO.isReg() || MO.getReg() == 0 || |
| 1291 | !TargetRegisterInfo::isPhysicalRegister(MO.getReg()) || |
| 1292 | MO.getReg() == Dup->getOperand(i).getReg()) && |
| 1293 | "Instructions with different phys regs are not identical!"); |
| 1294 | |
| 1295 | if (MO.isReg() && MO.isDef() && |
Evan Cheng | 1025cce | 2011-10-17 19:50:12 +0000 | [diff] [blame] | 1296 | !TargetRegisterInfo::isPhysicalRegister(MO.getReg())) |
| 1297 | Defs.push_back(i); |
| 1298 | } |
| 1299 | |
| 1300 | SmallVector<const TargetRegisterClass*, 2> OrigRCs; |
| 1301 | for (unsigned i = 0, e = Defs.size(); i != e; ++i) { |
| 1302 | unsigned Idx = Defs[i]; |
| 1303 | unsigned Reg = MI->getOperand(Idx).getReg(); |
| 1304 | unsigned DupReg = Dup->getOperand(Idx).getReg(); |
| 1305 | OrigRCs.push_back(MRI->getRegClass(DupReg)); |
| 1306 | |
| 1307 | if (!MRI->constrainRegClass(DupReg, MRI->getRegClass(Reg))) { |
| 1308 | // Restore old RCs if more than one defs. |
| 1309 | for (unsigned j = 0; j != i; ++j) |
| 1310 | MRI->setRegClass(Dup->getOperand(Defs[j]).getReg(), OrigRCs[j]); |
| 1311 | return false; |
Dan Gohman | e6cd757 | 2010-05-13 20:34:42 +0000 | [diff] [blame] | 1312 | } |
Evan Cheng | 9fb744e | 2009-11-05 00:51:13 +0000 | [diff] [blame] | 1313 | } |
Evan Cheng | 1025cce | 2011-10-17 19:50:12 +0000 | [diff] [blame] | 1314 | |
| 1315 | for (unsigned i = 0, e = Defs.size(); i != e; ++i) { |
| 1316 | unsigned Idx = Defs[i]; |
| 1317 | unsigned Reg = MI->getOperand(Idx).getReg(); |
| 1318 | unsigned DupReg = Dup->getOperand(Idx).getReg(); |
| 1319 | MRI->replaceRegWith(Reg, DupReg); |
| 1320 | MRI->clearKillFlags(DupReg); |
| 1321 | } |
| 1322 | |
Evan Cheng | 78e5c11 | 2009-11-07 03:52:02 +0000 | [diff] [blame] | 1323 | MI->eraseFromParent(); |
| 1324 | ++NumCSEed; |
| 1325 | return true; |
Evan Cheng | 9fb744e | 2009-11-05 00:51:13 +0000 | [diff] [blame] | 1326 | } |
| 1327 | return false; |
| 1328 | } |
| 1329 | |
Evan Cheng | 7efba85 | 2011-10-12 00:09:14 +0000 | [diff] [blame] | 1330 | /// MayCSE - Return true if the given instruction will be CSE'd if it's |
| 1331 | /// hoisted out of the loop. |
| 1332 | bool MachineLICM::MayCSE(MachineInstr *MI) { |
| 1333 | unsigned Opcode = MI->getOpcode(); |
| 1334 | DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator |
| 1335 | CI = CSEMap.find(Opcode); |
| 1336 | // Do not CSE implicit_def so ProcessImplicitDefs can properly propagate |
| 1337 | // the undef property onto uses. |
| 1338 | if (CI == CSEMap.end() || MI->isImplicitDef()) |
| 1339 | return false; |
| 1340 | |
| 1341 | return LookForDuplicate(MI, CI->second) != 0; |
| 1342 | } |
| 1343 | |
Bill Wendling | e4fc1cc | 2008-05-12 19:38:32 +0000 | [diff] [blame] | 1344 | /// Hoist - When an instruction is found to use only loop invariant operands |
| 1345 | /// that are safe to hoist, this instruction is called to do the dirty work. |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 1346 | /// |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 1347 | bool MachineLICM::Hoist(MachineInstr *MI, MachineBasicBlock *Preheader) { |
Dan Gohman | 589f1f5 | 2009-10-28 03:21:57 +0000 | [diff] [blame] | 1348 | // First check whether we should hoist this instruction. |
Evan Cheng | c26abd9 | 2009-11-20 23:31:34 +0000 | [diff] [blame] | 1349 | if (!IsLoopInvariantInst(*MI) || !IsProfitableToHoist(*MI)) { |
Dan Gohman | 5c95230 | 2009-10-29 17:47:20 +0000 | [diff] [blame] | 1350 | // If not, try unfolding a hoistable load. |
| 1351 | MI = ExtractHoistableLoad(MI); |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 1352 | if (!MI) return false; |
Dan Gohman | 589f1f5 | 2009-10-28 03:21:57 +0000 | [diff] [blame] | 1353 | } |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 1354 | |
Dan Gohman | c475c36 | 2009-01-15 22:01:38 +0000 | [diff] [blame] | 1355 | // Now move the instructions to the predecessor, inserting it before any |
| 1356 | // terminator instructions. |
| 1357 | DEBUG({ |
David Greene | 65a41eb | 2010-01-05 00:03:48 +0000 | [diff] [blame] | 1358 | dbgs() << "Hoisting " << *MI; |
Dan Gohman | 853d3fb | 2010-06-22 17:25:57 +0000 | [diff] [blame] | 1359 | if (Preheader->getBasicBlock()) |
David Greene | 65a41eb | 2010-01-05 00:03:48 +0000 | [diff] [blame] | 1360 | dbgs() << " to MachineBasicBlock " |
Dan Gohman | 853d3fb | 2010-06-22 17:25:57 +0000 | [diff] [blame] | 1361 | << Preheader->getName(); |
Dan Gohman | 589f1f5 | 2009-10-28 03:21:57 +0000 | [diff] [blame] | 1362 | if (MI->getParent()->getBasicBlock()) |
David Greene | 65a41eb | 2010-01-05 00:03:48 +0000 | [diff] [blame] | 1363 | dbgs() << " from MachineBasicBlock " |
Jakob Stoklund Olesen | 324da76 | 2009-11-20 01:17:03 +0000 | [diff] [blame] | 1364 | << MI->getParent()->getName(); |
David Greene | 65a41eb | 2010-01-05 00:03:48 +0000 | [diff] [blame] | 1365 | dbgs() << "\n"; |
Dan Gohman | c475c36 | 2009-01-15 22:01:38 +0000 | [diff] [blame] | 1366 | }); |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 1367 | |
Evan Cheng | 777c6b7 | 2009-11-03 21:40:02 +0000 | [diff] [blame] | 1368 | // If this is the first instruction being hoisted to the preheader, |
| 1369 | // initialize the CSE map with potential common expressions. |
Evan Cheng | 82e0a1a | 2010-05-29 00:06:36 +0000 | [diff] [blame] | 1370 | if (FirstInLoop) { |
Dan Gohman | 853d3fb | 2010-06-22 17:25:57 +0000 | [diff] [blame] | 1371 | InitCSEMap(Preheader); |
Evan Cheng | 82e0a1a | 2010-05-29 00:06:36 +0000 | [diff] [blame] | 1372 | FirstInLoop = false; |
| 1373 | } |
Evan Cheng | 777c6b7 | 2009-11-03 21:40:02 +0000 | [diff] [blame] | 1374 | |
Evan Cheng | af6949d | 2009-02-05 08:45:46 +0000 | [diff] [blame] | 1375 | // Look for opportunity to CSE the hoisted instruction. |
Evan Cheng | 777c6b7 | 2009-11-03 21:40:02 +0000 | [diff] [blame] | 1376 | unsigned Opcode = MI->getOpcode(); |
| 1377 | DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator |
| 1378 | CI = CSEMap.find(Opcode); |
Evan Cheng | 9fb744e | 2009-11-05 00:51:13 +0000 | [diff] [blame] | 1379 | if (!EliminateCSE(MI, CI)) { |
| 1380 | // Otherwise, splice the instruction to the preheader. |
Dan Gohman | 853d3fb | 2010-06-22 17:25:57 +0000 | [diff] [blame] | 1381 | Preheader->splice(Preheader->getFirstTerminator(),MI->getParent(),MI); |
Evan Cheng | 777c6b7 | 2009-11-03 21:40:02 +0000 | [diff] [blame] | 1382 | |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 1383 | // Update register pressure for BBs from header to this block. |
| 1384 | UpdateBackTraceRegPressure(MI); |
| 1385 | |
Dan Gohman | e6cd757 | 2010-05-13 20:34:42 +0000 | [diff] [blame] | 1386 | // Clear the kill flags of any register this instruction defines, |
| 1387 | // since they may need to be live throughout the entire loop |
| 1388 | // rather than just live for part of it. |
| 1389 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1390 | MachineOperand &MO = MI->getOperand(i); |
| 1391 | if (MO.isReg() && MO.isDef() && !MO.isDead()) |
Evan Cheng | 0e67391 | 2010-10-14 01:16:09 +0000 | [diff] [blame] | 1392 | MRI->clearKillFlags(MO.getReg()); |
Dan Gohman | e6cd757 | 2010-05-13 20:34:42 +0000 | [diff] [blame] | 1393 | } |
| 1394 | |
Evan Cheng | af6949d | 2009-02-05 08:45:46 +0000 | [diff] [blame] | 1395 | // Add to the CSE map. |
| 1396 | if (CI != CSEMap.end()) |
Dan Gohman | 589f1f5 | 2009-10-28 03:21:57 +0000 | [diff] [blame] | 1397 | CI->second.push_back(MI); |
Evan Cheng | af6949d | 2009-02-05 08:45:46 +0000 | [diff] [blame] | 1398 | else { |
| 1399 | std::vector<const MachineInstr*> CSEMIs; |
Dan Gohman | 589f1f5 | 2009-10-28 03:21:57 +0000 | [diff] [blame] | 1400 | CSEMIs.push_back(MI); |
Evan Cheng | 777c6b7 | 2009-11-03 21:40:02 +0000 | [diff] [blame] | 1401 | CSEMap.insert(std::make_pair(Opcode, CSEMIs)); |
Evan Cheng | af6949d | 2009-02-05 08:45:46 +0000 | [diff] [blame] | 1402 | } |
| 1403 | } |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 1404 | |
Dan Gohman | c475c36 | 2009-01-15 22:01:38 +0000 | [diff] [blame] | 1405 | ++NumHoisted; |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 1406 | Changed = true; |
Evan Cheng | 134982d | 2010-10-20 22:03:58 +0000 | [diff] [blame] | 1407 | |
| 1408 | return true; |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 1409 | } |
Dan Gohman | 853d3fb | 2010-06-22 17:25:57 +0000 | [diff] [blame] | 1410 | |
| 1411 | MachineBasicBlock *MachineLICM::getCurPreheader() { |
| 1412 | // Determine the block to which to hoist instructions. If we can't find a |
| 1413 | // suitable loop predecessor, we can't do any hoisting. |
| 1414 | |
| 1415 | // If we've tried to get a preheader and failed, don't try again. |
| 1416 | if (CurPreheader == reinterpret_cast<MachineBasicBlock *>(-1)) |
| 1417 | return 0; |
| 1418 | |
| 1419 | if (!CurPreheader) { |
| 1420 | CurPreheader = CurLoop->getLoopPreheader(); |
| 1421 | if (!CurPreheader) { |
| 1422 | MachineBasicBlock *Pred = CurLoop->getLoopPredecessor(); |
| 1423 | if (!Pred) { |
| 1424 | CurPreheader = reinterpret_cast<MachineBasicBlock *>(-1); |
| 1425 | return 0; |
| 1426 | } |
| 1427 | |
| 1428 | CurPreheader = Pred->SplitCriticalEdge(CurLoop->getHeader(), this); |
| 1429 | if (!CurPreheader) { |
| 1430 | CurPreheader = reinterpret_cast<MachineBasicBlock *>(-1); |
| 1431 | return 0; |
| 1432 | } |
| 1433 | } |
| 1434 | } |
| 1435 | return CurPreheader; |
| 1436 | } |