blob: 696f815d02a8a3865a4c154c818c07ac6279364a [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- TargetSelectionDAG.td - Common code for DAG isels ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the target-independent interfaces used by SelectionDAG
11// instruction selection generators.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// Selection DAG Type Constraint definitions.
17//
18// Note that the semantics of these constraints are hard coded into tblgen. To
19// modify or add constraints, you have to hack tblgen.
20//
21
22class SDTypeConstraint<int opnum> {
23 int OperandNum = opnum;
24}
25
26// SDTCisVT - The specified operand has exactly this VT.
27class SDTCisVT<int OpNum, ValueType vt> : SDTypeConstraint<OpNum> {
28 ValueType VT = vt;
29}
30
31class SDTCisPtrTy<int OpNum> : SDTypeConstraint<OpNum>;
32
33// SDTCisInt - The specified operand is has integer type.
34class SDTCisInt<int OpNum> : SDTypeConstraint<OpNum>;
35
36// SDTCisFP - The specified operand is has floating point type.
37class SDTCisFP<int OpNum> : SDTypeConstraint<OpNum>;
38
39// SDTCisSameAs - The two specified operands have identical types.
40class SDTCisSameAs<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
41 int OtherOperandNum = OtherOp;
42}
43
44// SDTCisVTSmallerThanOp - The specified operand is a VT SDNode, and its type is
45// smaller than the 'Other' operand.
46class SDTCisVTSmallerThanOp<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
47 int OtherOperandNum = OtherOp;
48}
49
50class SDTCisOpSmallerThanOp<int SmallOp, int BigOp> : SDTypeConstraint<SmallOp>{
51 int BigOperandNum = BigOp;
52}
53
54/// SDTCisIntVectorOfSameSize - This indicates that ThisOp and OtherOp are
55/// vector types, and that ThisOp is the result of
56/// MVT::getIntVectorWithNumElements with the number of elements that ThisOp
57/// has.
58class SDTCisIntVectorOfSameSize<int ThisOp, int OtherOp>
59 : SDTypeConstraint<ThisOp> {
60 int OtherOpNum = OtherOp;
61}
62
63//===----------------------------------------------------------------------===//
64// Selection DAG Type Profile definitions.
65//
66// These use the constraints defined above to describe the type requirements of
67// the various nodes. These are not hard coded into tblgen, allowing targets to
68// add their own if needed.
69//
70
71// SDTypeProfile - This profile describes the type requirements of a Selection
72// DAG node.
73class SDTypeProfile<int numresults, int numoperands,
74 list<SDTypeConstraint> constraints> {
75 int NumResults = numresults;
76 int NumOperands = numoperands;
77 list<SDTypeConstraint> Constraints = constraints;
78}
79
80// Builtin profiles.
81def SDTIntLeaf: SDTypeProfile<1, 0, [SDTCisInt<0>]>; // for 'imm'.
82def SDTFPLeaf : SDTypeProfile<1, 0, [SDTCisFP<0>]>; // for 'fpimm'.
83def SDTPtrLeaf: SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; // for '&g'.
84def SDTOther : SDTypeProfile<1, 0, [SDTCisVT<0, OtherVT>]>; // for 'vt'.
85def SDTUNDEF : SDTypeProfile<1, 0, []>; // for 'undef'.
86def SDTUnaryOp : SDTypeProfile<1, 1, []>; // bitconvert
87
88def SDTIntBinOp : SDTypeProfile<1, 2, [ // add, and, or, xor, udiv, etc.
89 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>
90]>;
91def SDTIntShiftOp : SDTypeProfile<1, 2, [ // shl, sra, srl
92 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<2>
93]>;
94def SDTFPBinOp : SDTypeProfile<1, 2, [ // fadd, fmul, etc.
95 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>
96]>;
97def SDTFPSignOp : SDTypeProfile<1, 2, [ // fcopysign.
98 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisFP<2>
99]>;
100def SDTFPTernaryOp : SDTypeProfile<1, 3, [ // fmadd, fnmsub, etc.
101 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisFP<0>
102]>;
103def SDTIntUnaryOp : SDTypeProfile<1, 1, [ // ctlz
104 SDTCisSameAs<0, 1>, SDTCisInt<0>
105]>;
106def SDTIntExtendOp : SDTypeProfile<1, 1, [ // sext, zext, anyext
107 SDTCisInt<0>, SDTCisInt<1>, SDTCisOpSmallerThanOp<1, 0>
108]>;
109def SDTIntTruncOp : SDTypeProfile<1, 1, [ // trunc
110 SDTCisInt<0>, SDTCisInt<1>, SDTCisOpSmallerThanOp<0, 1>
111]>;
112def SDTFPUnaryOp : SDTypeProfile<1, 1, [ // fneg, fsqrt, etc
113 SDTCisSameAs<0, 1>, SDTCisFP<0>
114]>;
115def SDTFPRoundOp : SDTypeProfile<1, 1, [ // fround
116 SDTCisFP<0>, SDTCisFP<1>, SDTCisOpSmallerThanOp<0, 1>
117]>;
118def SDTFPExtendOp : SDTypeProfile<1, 1, [ // fextend
119 SDTCisFP<0>, SDTCisFP<1>, SDTCisOpSmallerThanOp<1, 0>
120]>;
121def SDTIntToFPOp : SDTypeProfile<1, 1, [ // [su]int_to_fp
122 SDTCisFP<0>, SDTCisInt<1>
123]>;
124def SDTFPToIntOp : SDTypeProfile<1, 1, [ // fp_to_[su]int
125 SDTCisInt<0>, SDTCisFP<1>
126]>;
127def SDTExtInreg : SDTypeProfile<1, 2, [ // sext_inreg
128 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisVT<2, OtherVT>,
129 SDTCisVTSmallerThanOp<2, 1>
130]>;
131
132def SDTSetCC : SDTypeProfile<1, 3, [ // setcc
133 SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, OtherVT>
134]>;
135
136def SDTSelect : SDTypeProfile<1, 3, [ // select
137 SDTCisInt<1>, SDTCisSameAs<0, 2>, SDTCisSameAs<2, 3>
138]>;
139
140def SDTSelectCC : SDTypeProfile<1, 5, [ // select_cc
141 SDTCisSameAs<1, 2>, SDTCisSameAs<3, 4>, SDTCisSameAs<0, 3>,
142 SDTCisVT<5, OtherVT>
143]>;
144
145def SDTBr : SDTypeProfile<0, 1, [ // br
146 SDTCisVT<0, OtherVT>
147]>;
148
149def SDTBrcond : SDTypeProfile<0, 2, [ // brcond
150 SDTCisInt<0>, SDTCisVT<1, OtherVT>
151]>;
152
153def SDTBrind : SDTypeProfile<0, 1, [ // brind
154 SDTCisPtrTy<0>
155]>;
156
Chris Lattner3d254552008-01-15 22:02:54 +0000157def SDTNone : SDTypeProfile<0, 0, []>; // ret, trap
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158
159def SDTLoad : SDTypeProfile<1, 1, [ // load
160 SDTCisPtrTy<1>
161]>;
162
163def SDTStore : SDTypeProfile<0, 2, [ // store
164 SDTCisPtrTy<1>
165]>;
166
167def SDTIStore : SDTypeProfile<1, 3, [ // indexed store
168 SDTCisSameAs<0, 2>, SDTCisPtrTy<0>, SDTCisPtrTy<3>
169]>;
170
171def SDTVecShuffle : SDTypeProfile<1, 3, [
172 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisIntVectorOfSameSize<3, 0>
173]>;
174
Bill Wendling7173da52007-11-13 09:19:02 +0000175class SDCallSeqStart<list<SDTypeConstraint> constraints> :
176 SDTypeProfile<0, 1, constraints>;
177class SDCallSeqEnd<list<SDTypeConstraint> constraints> :
178 SDTypeProfile<0, 2, constraints>;
179
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180//===----------------------------------------------------------------------===//
181// Selection DAG Node Properties.
182//
183// Note: These are hard coded into tblgen.
184//
185class SDNodeProperty;
186def SDNPCommutative : SDNodeProperty; // X op Y == Y op X
187def SDNPAssociative : SDNodeProperty; // (X op Y) op Z == X op (Y op Z)
188def SDNPHasChain : SDNodeProperty; // R/W chain operand and result
189def SDNPOutFlag : SDNodeProperty; // Write a flag result
190def SDNPInFlag : SDNodeProperty; // Read a flag operand
191def SDNPOptInFlag : SDNodeProperty; // Optionally read a flag operand
Chris Lattner6887b142008-01-06 08:36:04 +0000192def SDNPMayStore : SDNodeProperty; // May write to memory, sets 'mayStore'.
Chris Lattnerdfde8132008-01-10 04:44:32 +0000193def SDNPMayLoad : SDNodeProperty; // May read memory, sets 'mayLoad'.
Chris Lattner2e40ad12008-01-10 05:48:23 +0000194def SDNPSideEffect : SDNodeProperty; // Sets 'HasUnmodelledSideEffects'.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000195
196//===----------------------------------------------------------------------===//
197// Selection DAG Node definitions.
198//
199class SDNode<string opcode, SDTypeProfile typeprof,
200 list<SDNodeProperty> props = [], string sdclass = "SDNode"> {
201 string Opcode = opcode;
202 string SDClass = sdclass;
203 list<SDNodeProperty> Properties = props;
204 SDTypeProfile TypeProfile = typeprof;
205}
206
207def set;
Evan Chengf031fcb2007-09-25 01:48:59 +0000208def implicit;
Evan Cheng775baac2007-09-12 23:30:14 +0000209def parallel;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000210def node;
211def srcvalue;
212
213def imm : SDNode<"ISD::Constant" , SDTIntLeaf , [], "ConstantSDNode">;
214def fpimm : SDNode<"ISD::TargetConstantFP",
215 SDTFPLeaf, [], "ConstantFPSDNode">;
216def vt : SDNode<"ISD::VALUETYPE" , SDTOther , [], "VTSDNode">;
217def bb : SDNode<"ISD::BasicBlock", SDTOther , [], "BasicBlockSDNode">;
218def cond : SDNode<"ISD::CONDCODE" , SDTOther , [], "CondCodeSDNode">;
219def undef : SDNode<"ISD::UNDEF" , SDTUNDEF , []>;
220def globaladdr : SDNode<"ISD::GlobalAddress", SDTPtrLeaf, [],
221 "GlobalAddressSDNode">;
222def tglobaladdr : SDNode<"ISD::TargetGlobalAddress", SDTPtrLeaf, [],
223 "GlobalAddressSDNode">;
224def globaltlsaddr : SDNode<"ISD::GlobalTLSAddress", SDTPtrLeaf, [],
225 "GlobalAddressSDNode">;
226def tglobaltlsaddr : SDNode<"ISD::TargetGlobalTLSAddress", SDTPtrLeaf, [],
227 "GlobalAddressSDNode">;
228def constpool : SDNode<"ISD::ConstantPool", SDTPtrLeaf, [],
229 "ConstantPoolSDNode">;
230def tconstpool : SDNode<"ISD::TargetConstantPool", SDTPtrLeaf, [],
231 "ConstantPoolSDNode">;
232def jumptable : SDNode<"ISD::JumpTable", SDTPtrLeaf, [],
233 "JumpTableSDNode">;
234def tjumptable : SDNode<"ISD::TargetJumpTable", SDTPtrLeaf, [],
235 "JumpTableSDNode">;
236def frameindex : SDNode<"ISD::FrameIndex", SDTPtrLeaf, [],
237 "FrameIndexSDNode">;
238def tframeindex : SDNode<"ISD::TargetFrameIndex", SDTPtrLeaf, [],
239 "FrameIndexSDNode">;
240def externalsym : SDNode<"ISD::ExternalSymbol", SDTPtrLeaf, [],
241 "ExternalSymbolSDNode">;
242def texternalsym: SDNode<"ISD::TargetExternalSymbol", SDTPtrLeaf, [],
243 "ExternalSymbolSDNode">;
244
245def add : SDNode<"ISD::ADD" , SDTIntBinOp ,
246 [SDNPCommutative, SDNPAssociative]>;
247def sub : SDNode<"ISD::SUB" , SDTIntBinOp>;
248def mul : SDNode<"ISD::MUL" , SDTIntBinOp,
249 [SDNPCommutative, SDNPAssociative]>;
250def mulhs : SDNode<"ISD::MULHS" , SDTIntBinOp, [SDNPCommutative]>;
251def mulhu : SDNode<"ISD::MULHU" , SDTIntBinOp, [SDNPCommutative]>;
252def sdiv : SDNode<"ISD::SDIV" , SDTIntBinOp>;
253def udiv : SDNode<"ISD::UDIV" , SDTIntBinOp>;
254def srem : SDNode<"ISD::SREM" , SDTIntBinOp>;
255def urem : SDNode<"ISD::UREM" , SDTIntBinOp>;
256def srl : SDNode<"ISD::SRL" , SDTIntShiftOp>;
257def sra : SDNode<"ISD::SRA" , SDTIntShiftOp>;
258def shl : SDNode<"ISD::SHL" , SDTIntShiftOp>;
259def rotl : SDNode<"ISD::ROTL" , SDTIntShiftOp>;
260def rotr : SDNode<"ISD::ROTR" , SDTIntShiftOp>;
261def and : SDNode<"ISD::AND" , SDTIntBinOp,
262 [SDNPCommutative, SDNPAssociative]>;
263def or : SDNode<"ISD::OR" , SDTIntBinOp,
264 [SDNPCommutative, SDNPAssociative]>;
265def xor : SDNode<"ISD::XOR" , SDTIntBinOp,
266 [SDNPCommutative, SDNPAssociative]>;
267def addc : SDNode<"ISD::ADDC" , SDTIntBinOp,
268 [SDNPCommutative, SDNPOutFlag]>;
269def adde : SDNode<"ISD::ADDE" , SDTIntBinOp,
270 [SDNPCommutative, SDNPOutFlag, SDNPInFlag]>;
271def subc : SDNode<"ISD::SUBC" , SDTIntBinOp,
272 [SDNPOutFlag]>;
273def sube : SDNode<"ISD::SUBE" , SDTIntBinOp,
274 [SDNPOutFlag, SDNPInFlag]>;
275
276def sext_inreg : SDNode<"ISD::SIGN_EXTEND_INREG", SDTExtInreg>;
277def bswap : SDNode<"ISD::BSWAP" , SDTIntUnaryOp>;
278def ctlz : SDNode<"ISD::CTLZ" , SDTIntUnaryOp>;
279def cttz : SDNode<"ISD::CTTZ" , SDTIntUnaryOp>;
280def ctpop : SDNode<"ISD::CTPOP" , SDTIntUnaryOp>;
281def sext : SDNode<"ISD::SIGN_EXTEND", SDTIntExtendOp>;
282def zext : SDNode<"ISD::ZERO_EXTEND", SDTIntExtendOp>;
283def anyext : SDNode<"ISD::ANY_EXTEND" , SDTIntExtendOp>;
284def trunc : SDNode<"ISD::TRUNCATE" , SDTIntTruncOp>;
285def bitconvert : SDNode<"ISD::BIT_CONVERT", SDTUnaryOp>;
286
287def fadd : SDNode<"ISD::FADD" , SDTFPBinOp, [SDNPCommutative]>;
288def fsub : SDNode<"ISD::FSUB" , SDTFPBinOp>;
289def fmul : SDNode<"ISD::FMUL" , SDTFPBinOp, [SDNPCommutative]>;
290def fdiv : SDNode<"ISD::FDIV" , SDTFPBinOp>;
291def frem : SDNode<"ISD::FREM" , SDTFPBinOp>;
292def fabs : SDNode<"ISD::FABS" , SDTFPUnaryOp>;
293def fneg : SDNode<"ISD::FNEG" , SDTFPUnaryOp>;
294def fsqrt : SDNode<"ISD::FSQRT" , SDTFPUnaryOp>;
295def fsin : SDNode<"ISD::FSIN" , SDTFPUnaryOp>;
296def fcos : SDNode<"ISD::FCOS" , SDTFPUnaryOp>;
297
298def fround : SDNode<"ISD::FP_ROUND" , SDTFPRoundOp>;
299def fextend : SDNode<"ISD::FP_EXTEND" , SDTFPExtendOp>;
300def fcopysign : SDNode<"ISD::FCOPYSIGN" , SDTFPSignOp>;
301
302def sint_to_fp : SDNode<"ISD::SINT_TO_FP" , SDTIntToFPOp>;
303def uint_to_fp : SDNode<"ISD::UINT_TO_FP" , SDTIntToFPOp>;
304def fp_to_sint : SDNode<"ISD::FP_TO_SINT" , SDTFPToIntOp>;
305def fp_to_uint : SDNode<"ISD::FP_TO_UINT" , SDTFPToIntOp>;
306
307def setcc : SDNode<"ISD::SETCC" , SDTSetCC>;
308def select : SDNode<"ISD::SELECT" , SDTSelect>;
309def selectcc : SDNode<"ISD::SELECT_CC" , SDTSelectCC>;
310
311def brcond : SDNode<"ISD::BRCOND" , SDTBrcond, [SDNPHasChain]>;
312def brind : SDNode<"ISD::BRIND" , SDTBrind, [SDNPHasChain]>;
313def br : SDNode<"ISD::BR" , SDTBr, [SDNPHasChain]>;
Chris Lattner3d254552008-01-15 22:02:54 +0000314def ret : SDNode<"ISD::RET" , SDTNone, [SDNPHasChain]>;
315def trap : SDNode<"ISD::TRAP" , SDTNone,
316 [SDNPHasChain, SDNPSideEffect]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317
318// Do not use ld, st directly. Use load, extload, sextload, zextload, store,
319// and truncst (see below).
Chris Lattnerdfde8132008-01-10 04:44:32 +0000320def ld : SDNode<"ISD::LOAD" , SDTLoad,
321 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000322def st : SDNode<"ISD::STORE" , SDTStore,
323 [SDNPHasChain, SDNPMayStore]>;
324def ist : SDNode<"ISD::STORE" , SDTIStore,
325 [SDNPHasChain, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000326
327def vector_shuffle : SDNode<"ISD::VECTOR_SHUFFLE", SDTVecShuffle, []>;
328def build_vector : SDNode<"ISD::BUILD_VECTOR", SDTypeProfile<1, 0, []>, []>;
329def scalar_to_vector : SDNode<"ISD::SCALAR_TO_VECTOR", SDTypeProfile<1, 1, []>,
330 []>;
331def vector_extract : SDNode<"ISD::EXTRACT_VECTOR_ELT",
332 SDTypeProfile<1, 2, [SDTCisPtrTy<2>]>, []>;
333def vector_insert : SDNode<"ISD::INSERT_VECTOR_ELT",
334 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisPtrTy<3>]>, []>;
Christopher Lambb768c2e2007-07-26 07:34:40 +0000335
336def extract_subreg : SDNode<"ISD::EXTRACT_SUBREG",
337 SDTypeProfile<1, 2, []>>;
338def insert_subreg : SDNode<"ISD::INSERT_SUBREG",
339 SDTypeProfile<1, 3, []>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340
341// Nodes for intrinsics, you should use the intrinsic itself and let tblgen use
342// these internally. Don't reference these directly.
343def intrinsic_void : SDNode<"ISD::INTRINSIC_VOID",
344 SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>,
345 [SDNPHasChain]>;
346def intrinsic_w_chain : SDNode<"ISD::INTRINSIC_W_CHAIN",
347 SDTypeProfile<1, -1, [SDTCisPtrTy<1>]>,
348 [SDNPHasChain]>;
349def intrinsic_wo_chain : SDNode<"ISD::INTRINSIC_WO_CHAIN",
350 SDTypeProfile<1, -1, [SDTCisPtrTy<1>]>, []>;
351
352
353//===----------------------------------------------------------------------===//
354// Selection DAG Condition Codes
355
356class CondCode; // ISD::CondCode enums
357def SETOEQ : CondCode; def SETOGT : CondCode;
358def SETOGE : CondCode; def SETOLT : CondCode; def SETOLE : CondCode;
359def SETONE : CondCode; def SETO : CondCode; def SETUO : CondCode;
360def SETUEQ : CondCode; def SETUGT : CondCode; def SETUGE : CondCode;
361def SETULT : CondCode; def SETULE : CondCode; def SETUNE : CondCode;
362
363def SETEQ : CondCode; def SETGT : CondCode; def SETGE : CondCode;
364def SETLT : CondCode; def SETLE : CondCode; def SETNE : CondCode;
365
366
367//===----------------------------------------------------------------------===//
368// Selection DAG Node Transformation Functions.
369//
370// This mechanism allows targets to manipulate nodes in the output DAG once a
371// match has been formed. This is typically used to manipulate immediate
372// values.
373//
374class SDNodeXForm<SDNode opc, code xformFunction> {
375 SDNode Opcode = opc;
376 code XFormFunction = xformFunction;
377}
378
379def NOOP_SDNodeXForm : SDNodeXForm<imm, [{}]>;
380
381
382//===----------------------------------------------------------------------===//
383// Selection DAG Pattern Fragments.
384//
385// Pattern fragments are reusable chunks of dags that match specific things.
386// They can take arguments and have C++ predicates that control whether they
387// match. They are intended to make the patterns for common instructions more
388// compact and readable.
389//
390
391/// PatFrag - Represents a pattern fragment. This can match something on the
392/// DAG, frame a single node to multiply nested other fragments.
393///
394class PatFrag<dag ops, dag frag, code pred = [{}],
395 SDNodeXForm xform = NOOP_SDNodeXForm> {
396 dag Operands = ops;
397 dag Fragment = frag;
398 code Predicate = pred;
399 SDNodeXForm OperandTransform = xform;
400}
401
402// PatLeaf's are pattern fragments that have no operands. This is just a helper
403// to define immediates and other common things concisely.
404class PatLeaf<dag frag, code pred = [{}], SDNodeXForm xform = NOOP_SDNodeXForm>
405 : PatFrag<(ops), frag, pred, xform>;
406
407// Leaf fragments.
408
409def vtInt : PatLeaf<(vt), [{ return MVT::isInteger(N->getVT()); }]>;
410def vtFP : PatLeaf<(vt), [{ return MVT::isFloatingPoint(N->getVT()); }]>;
411
412def immAllOnes : PatLeaf<(imm), [{ return N->isAllOnesValue(); }]>;
413def immAllOnesV: PatLeaf<(build_vector), [{
414 return ISD::isBuildVectorAllOnes(N);
415}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000416def immAllOnesV_bc: PatLeaf<(bitconvert), [{
417 return ISD::isBuildVectorAllOnes(N);
418}]>;
Chris Lattner8f259c02007-11-24 19:02:07 +0000419def immAllZerosV: PatLeaf<(build_vector), [{
420 return ISD::isBuildVectorAllZeros(N);
421}]>;
422def immAllZerosV_bc: PatLeaf<(bitconvert), [{
423 return ISD::isBuildVectorAllZeros(N);
424}]>;
425
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426
427
428// Other helper fragments.
429def not : PatFrag<(ops node:$in), (xor node:$in, immAllOnes)>;
430def vnot : PatFrag<(ops node:$in), (xor node:$in, immAllOnesV)>;
431def vnot_conv : PatFrag<(ops node:$in), (xor node:$in, immAllOnesV_bc)>;
432def ineg : PatFrag<(ops node:$in), (sub 0, node:$in)>;
433
434// load fragments.
435def load : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
436 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
437 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
438 LD->getAddressingMode() == ISD::UNINDEXED;
439 return false;
440}]>;
441
442// extending load fragments.
443def extloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
444 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
445 return LD->getExtensionType() == ISD::EXTLOAD &&
446 LD->getAddressingMode() == ISD::UNINDEXED &&
447 LD->getLoadedVT() == MVT::i1;
448 return false;
449}]>;
450def extloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
451 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
452 return LD->getExtensionType() == ISD::EXTLOAD &&
453 LD->getAddressingMode() == ISD::UNINDEXED &&
454 LD->getLoadedVT() == MVT::i8;
455 return false;
456}]>;
457def extloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
458 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
459 return LD->getExtensionType() == ISD::EXTLOAD &&
460 LD->getAddressingMode() == ISD::UNINDEXED &&
461 LD->getLoadedVT() == MVT::i16;
462 return false;
463}]>;
464def extloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
465 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
466 return LD->getExtensionType() == ISD::EXTLOAD &&
467 LD->getAddressingMode() == ISD::UNINDEXED &&
468 LD->getLoadedVT() == MVT::i32;
469 return false;
470}]>;
471def extloadf32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
472 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
473 return LD->getExtensionType() == ISD::EXTLOAD &&
474 LD->getAddressingMode() == ISD::UNINDEXED &&
475 LD->getLoadedVT() == MVT::f32;
476 return false;
477}]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000478def extloadf64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
479 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
480 return LD->getExtensionType() == ISD::EXTLOAD &&
481 LD->getAddressingMode() == ISD::UNINDEXED &&
482 LD->getLoadedVT() == MVT::f64;
483 return false;
484}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485
486def sextloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
487 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
488 return LD->getExtensionType() == ISD::SEXTLOAD &&
489 LD->getAddressingMode() == ISD::UNINDEXED &&
490 LD->getLoadedVT() == MVT::i1;
491 return false;
492}]>;
493def sextloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
494 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
495 return LD->getExtensionType() == ISD::SEXTLOAD &&
496 LD->getAddressingMode() == ISD::UNINDEXED &&
497 LD->getLoadedVT() == MVT::i8;
498 return false;
499}]>;
500def sextloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
501 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
502 return LD->getExtensionType() == ISD::SEXTLOAD &&
503 LD->getAddressingMode() == ISD::UNINDEXED &&
504 LD->getLoadedVT() == MVT::i16;
505 return false;
506}]>;
507def sextloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
508 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
509 return LD->getExtensionType() == ISD::SEXTLOAD &&
510 LD->getAddressingMode() == ISD::UNINDEXED &&
511 LD->getLoadedVT() == MVT::i32;
512 return false;
513}]>;
514
515def zextloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
516 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
517 return LD->getExtensionType() == ISD::ZEXTLOAD &&
518 LD->getAddressingMode() == ISD::UNINDEXED &&
519 LD->getLoadedVT() == MVT::i1;
520 return false;
521}]>;
522def zextloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
523 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
524 return LD->getExtensionType() == ISD::ZEXTLOAD &&
525 LD->getAddressingMode() == ISD::UNINDEXED &&
526 LD->getLoadedVT() == MVT::i8;
527 return false;
528}]>;
529def zextloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
530 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
531 return LD->getExtensionType() == ISD::ZEXTLOAD &&
532 LD->getAddressingMode() == ISD::UNINDEXED &&
533 LD->getLoadedVT() == MVT::i16;
534 return false;
535}]>;
536def zextloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
537 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
538 return LD->getExtensionType() == ISD::ZEXTLOAD &&
539 LD->getAddressingMode() == ISD::UNINDEXED &&
540 LD->getLoadedVT() == MVT::i32;
541 return false;
542}]>;
543
544// store fragments.
545def store : PatFrag<(ops node:$val, node:$ptr),
546 (st node:$val, node:$ptr), [{
547 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
548 return !ST->isTruncatingStore() &&
549 ST->getAddressingMode() == ISD::UNINDEXED;
550 return false;
551}]>;
552
553// truncstore fragments.
554def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
555 (st node:$val, node:$ptr), [{
556 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
557 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i1 &&
558 ST->getAddressingMode() == ISD::UNINDEXED;
559 return false;
560}]>;
561def truncstorei8 : PatFrag<(ops node:$val, node:$ptr),
562 (st node:$val, node:$ptr), [{
563 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
564 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i8 &&
565 ST->getAddressingMode() == ISD::UNINDEXED;
566 return false;
567}]>;
568def truncstorei16 : PatFrag<(ops node:$val, node:$ptr),
569 (st node:$val, node:$ptr), [{
570 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
571 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i16 &&
572 ST->getAddressingMode() == ISD::UNINDEXED;
573 return false;
574}]>;
575def truncstorei32 : PatFrag<(ops node:$val, node:$ptr),
576 (st node:$val, node:$ptr), [{
577 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
578 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i32 &&
579 ST->getAddressingMode() == ISD::UNINDEXED;
580 return false;
581}]>;
582def truncstoref32 : PatFrag<(ops node:$val, node:$ptr),
583 (st node:$val, node:$ptr), [{
584 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
585 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::f32 &&
586 ST->getAddressingMode() == ISD::UNINDEXED;
587 return false;
588}]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000589def truncstoref64 : PatFrag<(ops node:$val, node:$ptr),
590 (st node:$val, node:$ptr), [{
591 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
592 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::f64 &&
593 ST->getAddressingMode() == ISD::UNINDEXED;
594 return false;
595}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000596
597// indexed store fragments.
598def pre_store : PatFrag<(ops node:$val, node:$base, node:$offset),
599 (ist node:$val, node:$base, node:$offset), [{
600 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
601 ISD::MemIndexedMode AM = ST->getAddressingMode();
602 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
603 !ST->isTruncatingStore();
604 }
605 return false;
606}]>;
607
608def pre_truncsti1 : PatFrag<(ops node:$val, node:$base, node:$offset),
609 (ist node:$val, node:$base, node:$offset), [{
610 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
611 ISD::MemIndexedMode AM = ST->getAddressingMode();
612 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
613 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i1;
614 }
615 return false;
616}]>;
617def pre_truncsti8 : PatFrag<(ops node:$val, node:$base, node:$offset),
618 (ist node:$val, node:$base, node:$offset), [{
619 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
620 ISD::MemIndexedMode AM = ST->getAddressingMode();
621 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
622 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i8;
623 }
624 return false;
625}]>;
626def pre_truncsti16 : PatFrag<(ops node:$val, node:$base, node:$offset),
627 (ist node:$val, node:$base, node:$offset), [{
628 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
629 ISD::MemIndexedMode AM = ST->getAddressingMode();
630 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
631 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i16;
632 }
633 return false;
634}]>;
635def pre_truncsti32 : PatFrag<(ops node:$val, node:$base, node:$offset),
636 (ist node:$val, node:$base, node:$offset), [{
637 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
638 ISD::MemIndexedMode AM = ST->getAddressingMode();
639 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
640 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i32;
641 }
642 return false;
643}]>;
644def pre_truncstf32 : PatFrag<(ops node:$val, node:$base, node:$offset),
645 (ist node:$val, node:$base, node:$offset), [{
646 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
647 ISD::MemIndexedMode AM = ST->getAddressingMode();
648 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
649 ST->isTruncatingStore() && ST->getStoredVT() == MVT::f32;
650 }
651 return false;
652}]>;
653
654def post_store : PatFrag<(ops node:$val, node:$ptr, node:$offset),
655 (ist node:$val, node:$ptr, node:$offset), [{
656 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
657 ISD::MemIndexedMode AM = ST->getAddressingMode();
658 return !ST->isTruncatingStore() &&
659 (AM == ISD::POST_INC || AM == ISD::POST_DEC);
660 }
661 return false;
662}]>;
663
664def post_truncsti1 : PatFrag<(ops node:$val, node:$base, node:$offset),
665 (ist node:$val, node:$base, node:$offset), [{
666 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
667 ISD::MemIndexedMode AM = ST->getAddressingMode();
668 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
669 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i1;
670 }
671 return false;
672}]>;
673def post_truncsti8 : PatFrag<(ops node:$val, node:$base, node:$offset),
674 (ist node:$val, node:$base, node:$offset), [{
675 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
676 ISD::MemIndexedMode AM = ST->getAddressingMode();
677 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
678 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i8;
679 }
680 return false;
681}]>;
682def post_truncsti16 : PatFrag<(ops node:$val, node:$base, node:$offset),
683 (ist node:$val, node:$base, node:$offset), [{
684 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
685 ISD::MemIndexedMode AM = ST->getAddressingMode();
686 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
687 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i16;
688 }
689 return false;
690}]>;
691def post_truncsti32 : PatFrag<(ops node:$val, node:$base, node:$offset),
692 (ist node:$val, node:$base, node:$offset), [{
693 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
694 ISD::MemIndexedMode AM = ST->getAddressingMode();
695 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
696 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i32;
697 }
698 return false;
699}]>;
700def post_truncstf32 : PatFrag<(ops node:$val, node:$base, node:$offset),
701 (ist node:$val, node:$base, node:$offset), [{
702 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
703 ISD::MemIndexedMode AM = ST->getAddressingMode();
704 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
705 ST->isTruncatingStore() && ST->getStoredVT() == MVT::f32;
706 }
707 return false;
708}]>;
709
710// setcc convenience fragments.
711def setoeq : PatFrag<(ops node:$lhs, node:$rhs),
712 (setcc node:$lhs, node:$rhs, SETOEQ)>;
713def setogt : PatFrag<(ops node:$lhs, node:$rhs),
714 (setcc node:$lhs, node:$rhs, SETOGT)>;
715def setoge : PatFrag<(ops node:$lhs, node:$rhs),
716 (setcc node:$lhs, node:$rhs, SETOGE)>;
717def setolt : PatFrag<(ops node:$lhs, node:$rhs),
718 (setcc node:$lhs, node:$rhs, SETOLT)>;
719def setole : PatFrag<(ops node:$lhs, node:$rhs),
720 (setcc node:$lhs, node:$rhs, SETOLE)>;
721def setone : PatFrag<(ops node:$lhs, node:$rhs),
722 (setcc node:$lhs, node:$rhs, SETONE)>;
723def seto : PatFrag<(ops node:$lhs, node:$rhs),
724 (setcc node:$lhs, node:$rhs, SETO)>;
725def setuo : PatFrag<(ops node:$lhs, node:$rhs),
726 (setcc node:$lhs, node:$rhs, SETUO)>;
727def setueq : PatFrag<(ops node:$lhs, node:$rhs),
728 (setcc node:$lhs, node:$rhs, SETUEQ)>;
729def setugt : PatFrag<(ops node:$lhs, node:$rhs),
730 (setcc node:$lhs, node:$rhs, SETUGT)>;
731def setuge : PatFrag<(ops node:$lhs, node:$rhs),
732 (setcc node:$lhs, node:$rhs, SETUGE)>;
733def setult : PatFrag<(ops node:$lhs, node:$rhs),
734 (setcc node:$lhs, node:$rhs, SETULT)>;
735def setule : PatFrag<(ops node:$lhs, node:$rhs),
736 (setcc node:$lhs, node:$rhs, SETULE)>;
737def setune : PatFrag<(ops node:$lhs, node:$rhs),
738 (setcc node:$lhs, node:$rhs, SETUNE)>;
739def seteq : PatFrag<(ops node:$lhs, node:$rhs),
740 (setcc node:$lhs, node:$rhs, SETEQ)>;
741def setgt : PatFrag<(ops node:$lhs, node:$rhs),
742 (setcc node:$lhs, node:$rhs, SETGT)>;
743def setge : PatFrag<(ops node:$lhs, node:$rhs),
744 (setcc node:$lhs, node:$rhs, SETGE)>;
745def setlt : PatFrag<(ops node:$lhs, node:$rhs),
746 (setcc node:$lhs, node:$rhs, SETLT)>;
747def setle : PatFrag<(ops node:$lhs, node:$rhs),
748 (setcc node:$lhs, node:$rhs, SETLE)>;
749def setne : PatFrag<(ops node:$lhs, node:$rhs),
750 (setcc node:$lhs, node:$rhs, SETNE)>;
751
752//===----------------------------------------------------------------------===//
753// Selection DAG Pattern Support.
754//
755// Patterns are what are actually matched against the target-flavored
756// instruction selection DAG. Instructions defined by the target implicitly
757// define patterns in most cases, but patterns can also be explicitly added when
758// an operation is defined by a sequence of instructions (e.g. loading a large
759// immediate value on RISC targets that do not support immediates as large as
760// their GPRs).
761//
762
763class Pattern<dag patternToMatch, list<dag> resultInstrs> {
764 dag PatternToMatch = patternToMatch;
765 list<dag> ResultInstrs = resultInstrs;
766 list<Predicate> Predicates = []; // See class Instruction in Target.td.
767 int AddedComplexity = 0; // See class Instruction in Target.td.
768}
769
770// Pat - A simple (but common) form of a pattern, which produces a simple result
771// not needing a full list.
772class Pat<dag pattern, dag result> : Pattern<pattern, [result]>;
773
774//===----------------------------------------------------------------------===//
775// Complex pattern definitions.
776//
777// Complex patterns, e.g. X86 addressing mode, requires pattern matching code
778// in C++. NumOperands is the number of operands returned by the select function;
779// SelectFunc is the name of the function used to pattern match the max. pattern;
780// RootNodes are the list of possible root nodes of the sub-dags to match.
781// e.g. X86 addressing mode - def addr : ComplexPattern<4, "SelectAddr", [add]>;
782//
783class ComplexPattern<ValueType ty, int numops, string fn,
784 list<SDNode> roots = [], list<SDNodeProperty> props = []> {
785 ValueType Ty = ty;
786 int NumOperands = numops;
787 string SelectFunc = fn;
788 list<SDNode> RootNodes = roots;
789 list<SDNodeProperty> Properties = props;
790}
791
792//===----------------------------------------------------------------------===//
793// Dwarf support.
794//
795def SDT_dwarf_loc : SDTypeProfile<0, 3,
796 [SDTCisInt<0>, SDTCisInt<1>, SDTCisInt<2>]>;
797def dwarf_loc : SDNode<"ISD::DEBUG_LOC", SDT_dwarf_loc,[SDNPHasChain]>;
798
799
800