blob: 2dbfb607739491a398d76136314b7a5fcbfdd7f2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000060 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000077 unsigned Reg;
78 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000079 unsigned Position;
80 MachineBasicBlock::iterator MBBI;
81 bool Merged;
Evan Chengd95ea2d2010-06-21 21:21:14 +000082 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
83 MachineBasicBlock::iterator i)
84 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000085 };
86 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
87 typedef MemOpQueue::iterator MemOpQueueIter;
88
Evan Cheng92549222009-06-05 19:08:58 +000089 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000090 int Offset, unsigned Base, bool BaseKill, int Opcode,
91 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
92 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000093 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000094 MemOpQueue &MemOps,
95 unsigned memOpsBegin,
96 unsigned memOpsEnd,
97 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000098 int Offset,
99 unsigned Base,
100 bool BaseKill,
101 int Opcode,
102 ARMCC::CondCodes Pred,
103 unsigned PredReg,
104 unsigned Scratch,
105 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000106 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000107 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
108 int Opcode, unsigned Size,
109 ARMCC::CondCodes Pred, unsigned PredReg,
110 unsigned Scratch, MemOpQueue &MemOps,
111 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000112
Evan Cheng11788fd2007-03-08 02:55:08 +0000113 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000114 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
115 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000116 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
117 MachineBasicBlock::iterator MBBI,
118 const TargetInstrInfo *TII,
119 bool &Advance,
120 MachineBasicBlock::iterator &I);
121 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
122 MachineBasicBlock::iterator MBBI,
123 bool &Advance,
124 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000125 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
126 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
127 };
Devang Patel19974732007-05-03 01:11:54 +0000128 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
130
Evan Chenga8e29892007-01-19 07:51:42 +0000131static int getLoadStoreMultipleOpcode(int Opcode) {
132 switch (Opcode) {
133 case ARM::LDR:
Dan Gohmanfe601042010-06-22 15:08:57 +0000134 ++NumLDMGened;
Evan Chenga8e29892007-01-19 07:51:42 +0000135 return ARM::LDM;
136 case ARM::STR:
Dan Gohmanfe601042010-06-22 15:08:57 +0000137 ++NumSTMGened;
Evan Chenga8e29892007-01-19 07:51:42 +0000138 return ARM::STM;
Evan Cheng45032f22009-07-09 23:11:34 +0000139 case ARM::t2LDRi8:
140 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000141 ++NumLDMGened;
Evan Cheng45032f22009-07-09 23:11:34 +0000142 return ARM::t2LDM;
143 case ARM::t2STRi8:
144 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000145 ++NumSTMGened;
Evan Cheng45032f22009-07-09 23:11:34 +0000146 return ARM::t2STM;
Jim Grosbache5165492009-11-09 00:11:35 +0000147 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000148 ++NumVLDMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000149 return ARM::VLDMS;
150 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000151 ++NumVSTMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000152 return ARM::VSTMS;
153 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000154 ++NumVLDMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000155 return ARM::VLDMD;
156 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000157 ++NumVSTMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000158 return ARM::VSTMD;
Torok Edwinc23197a2009-07-14 16:55:14 +0000159 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000160 }
161 return 0;
162}
163
Evan Cheng27934da2009-08-04 01:43:45 +0000164static bool isT2i32Load(unsigned Opc) {
165 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
166}
167
Evan Cheng45032f22009-07-09 23:11:34 +0000168static bool isi32Load(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000169 return Opc == ARM::LDR || isT2i32Load(Opc);
170}
171
172static bool isT2i32Store(unsigned Opc) {
173 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000174}
175
176static bool isi32Store(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000177 return Opc == ARM::STR || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000178}
179
Evan Cheng92549222009-06-05 19:08:58 +0000180/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000181/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000182/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000183bool
Evan Cheng92549222009-06-05 19:08:58 +0000184ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000185 MachineBasicBlock::iterator MBBI,
186 int Offset, unsigned Base, bool BaseKill,
187 int Opcode, ARMCC::CondCodes Pred,
188 unsigned PredReg, unsigned Scratch, DebugLoc dl,
189 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000190 // Only a single register to load / store. Don't bother.
191 unsigned NumRegs = Regs.size();
192 if (NumRegs <= 1)
193 return false;
194
195 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Cheng45032f22009-07-09 23:11:34 +0000196 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chengeb084d12009-08-04 08:34:18 +0000197 if (isAM4 && Offset == 4) {
198 if (isThumb2)
199 // Thumb2 does not support ldmib / stmib.
200 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000201 Mode = ARM_AM::ib;
Evan Chengeb084d12009-08-04 08:34:18 +0000202 } else if (isAM4 && Offset == -4 * (int)NumRegs + 4) {
203 if (isThumb2)
204 // Thumb2 does not support ldmda / stmda.
205 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000206 Mode = ARM_AM::da;
Evan Chengeb084d12009-08-04 08:34:18 +0000207 } else if (isAM4 && Offset == -4 * (int)NumRegs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000208 Mode = ARM_AM::db;
Evan Chengeb084d12009-08-04 08:34:18 +0000209 } else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000210 // If starting offset isn't zero, insert a MI to materialize a new base.
211 // But only do so if it is cost effective, i.e. merging more than two
212 // loads / stores.
213 if (NumRegs <= 2)
214 return false;
215
216 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000217 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000218 // If it is a load, then just use one of the destination register to
219 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000220 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000221 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000222 // Use the scratch register to use as a new base.
223 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000224 if (NewBase == 0)
225 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000226 }
Evan Cheng86198642009-08-07 00:34:42 +0000227 int BaseOpc = !isThumb2
228 ? ARM::ADDri
229 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000230 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000231 BaseOpc = !isThumb2
232 ? ARM::SUBri
233 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000234 Offset = - Offset;
235 }
Evan Cheng45032f22009-07-09 23:11:34 +0000236 int ImmedOffset = isThumb2
237 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
238 if (ImmedOffset == -1)
239 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000240 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000241
Dale Johannesenb6728402009-02-13 02:25:56 +0000242 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000243 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000244 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000245 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000246 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000247 }
248
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000249 bool isDPR = (Opcode == ARM::VLDRD || Opcode == ARM::VSTRD);
250 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
251 Opcode == ARM::VLDRD);
Evan Chenga8e29892007-01-19 07:51:42 +0000252 Opcode = getLoadStoreMultipleOpcode(Opcode);
253 MachineInstrBuilder MIB = (isAM4)
Dale Johannesenb6728402009-02-13 02:25:56 +0000254 ? BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000255 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000256 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg)
Dale Johannesenb6728402009-02-13 02:25:56 +0000257 : BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000258 .addReg(Base, getKillRegState(BaseKill))
Bob Wilson2d357f62010-03-16 18:38:09 +0000259 .addImm(ARM_AM::getAM5Opc(Mode, isDPR ? NumRegs<<1 : NumRegs))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000260 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000261 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000262 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
263 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000264
265 return true;
266}
267
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000268// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
269// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000270void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
271 MemOpQueue &memOps,
272 unsigned memOpsBegin, unsigned memOpsEnd,
273 unsigned insertAfter, int Offset,
274 unsigned Base, bool BaseKill,
275 int Opcode,
276 ARMCC::CondCodes Pred, unsigned PredReg,
277 unsigned Scratch,
278 DebugLoc dl,
279 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000280 // First calculate which of the registers should be killed by the merged
281 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000282 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000283
284 SmallSet<unsigned, 4> UnavailRegs;
285 SmallSet<unsigned, 4> KilledRegs;
286 DenseMap<unsigned, unsigned> Killer;
287 for (unsigned i = 0; i < memOpsBegin; ++i) {
288 if (memOps[i].Position < insertPos && memOps[i].isKill) {
289 unsigned Reg = memOps[i].Reg;
290 if (memOps[i].Merged)
291 UnavailRegs.insert(Reg);
292 else {
293 KilledRegs.insert(Reg);
294 Killer[Reg] = i;
295 }
296 }
297 }
298 for (unsigned i = memOpsEnd, e = memOps.size(); i != e; ++i) {
299 if (memOps[i].Position < insertPos && memOps[i].isKill) {
300 unsigned Reg = memOps[i].Reg;
301 KilledRegs.insert(Reg);
302 Killer[Reg] = i;
303 }
304 }
305
306 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000307 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000308 unsigned Reg = memOps[i].Reg;
309 if (UnavailRegs.count(Reg))
310 // Register is killed before and it's not easy / possible to update the
311 // kill marker on already merged instructions. Abort.
312 return;
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000313
314 // If we are inserting the merged operation after an unmerged operation that
315 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000316 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000317 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000318 }
319
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000320 // Try to do the merge.
321 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000322 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000323 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000324 Pred, PredReg, Scratch, dl, Regs))
325 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000326
327 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000328 Merges.push_back(prior(Loc));
329 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000330 // Remove kill flags from any unmerged memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000331 if (Regs[i-memOpsBegin].second) {
332 unsigned Reg = Regs[i-memOpsBegin].first;
333 if (KilledRegs.count(Reg)) {
334 unsigned j = Killer[Reg];
335 memOps[j].MBBI->getOperand(0).setIsKill(false);
336 }
337 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000338 MBB.erase(memOps[i].MBBI);
339 memOps[i].Merged = true;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000340 }
341}
342
Evan Chenga90f3402007-03-06 21:59:20 +0000343/// MergeLDR_STR - Merge a number of load / store instructions into one or more
344/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000345void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000346ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000347 unsigned Base, int Opcode, unsigned Size,
348 ARMCC::CondCodes Pred, unsigned PredReg,
349 unsigned Scratch, MemOpQueue &MemOps,
350 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Evan Cheng45032f22009-07-09 23:11:34 +0000351 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000352 int Offset = MemOps[SIndex].Offset;
353 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000354 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000355 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000356 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000357 const MachineOperand &PMO = Loc->getOperand(0);
358 unsigned PReg = PMO.getReg();
359 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
360 : ARMRegisterInfo::getRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000361 unsigned Count = 1;
Evan Cheng44bec522007-05-15 01:29:07 +0000362
Evan Chenga8e29892007-01-19 07:51:42 +0000363 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
364 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000365 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
366 unsigned Reg = MO.getReg();
367 unsigned RegNum = MO.isUndef() ? UINT_MAX
368 : ARMRegisterInfo::getRegisterNumbering(Reg);
Evan Chenga8e29892007-01-19 07:51:42 +0000369 // AM4 - register numbers in ascending order.
370 // AM5 - consecutive register numbers in ascending order.
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000371 // Can only do up to 16 double-word registers per insn.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000372 if (Reg != ARM::SP &&
373 NewOffset == Offset + (int)Size &&
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000374 ((isAM4 && RegNum > PRegNum)
375 || ((Size < 8 || Count < 16) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000376 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000377 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000378 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000379 } else {
380 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000381 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
382 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000383 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
384 MemOps, Merges);
385 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000386 }
387
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000388 if (MemOps[i].Position > MemOps[insertAfter].Position)
389 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000390 }
391
Evan Chengfaa51072007-04-26 19:00:32 +0000392 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000393 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
394 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000395 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000396}
397
398static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000399 unsigned Bytes, unsigned Limit,
400 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000401 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000402 if (!MI)
403 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000404 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000405 MI->getOpcode() != ARM::t2SUBrSPi &&
406 MI->getOpcode() != ARM::t2SUBrSPi12 &&
407 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000408 MI->getOpcode() != ARM::SUBri)
409 return false;
410
411 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000412 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000413 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000414
Evan Cheng86198642009-08-07 00:34:42 +0000415 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000416 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000417 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000418 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000419 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000420 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000421}
422
423static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000424 unsigned Bytes, unsigned Limit,
425 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000426 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000427 if (!MI)
428 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000429 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000430 MI->getOpcode() != ARM::t2ADDrSPi &&
431 MI->getOpcode() != ARM::t2ADDrSPi12 &&
432 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000433 MI->getOpcode() != ARM::ADDri)
434 return false;
435
Bob Wilson3d38e832010-08-27 21:44:35 +0000436 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000437 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000438 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000439
Evan Cheng86198642009-08-07 00:34:42 +0000440 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000441 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000442 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000443 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000444 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000445 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000446}
447
448static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
449 switch (MI->getOpcode()) {
450 default: return 0;
451 case ARM::LDR:
452 case ARM::STR:
Evan Cheng45032f22009-07-09 23:11:34 +0000453 case ARM::t2LDRi8:
454 case ARM::t2LDRi12:
455 case ARM::t2STRi8:
456 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000457 case ARM::VLDRS:
458 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000459 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000460 case ARM::VLDRD:
461 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000462 return 8;
463 case ARM::LDM:
464 case ARM::STM:
Evan Cheng27934da2009-08-04 01:43:45 +0000465 case ARM::t2LDM:
466 case ARM::t2STM:
Bob Wilson815baeb2010-03-13 01:08:20 +0000467 return (MI->getNumOperands() - 4) * 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000468 case ARM::VLDMS:
469 case ARM::VSTMS:
470 case ARM::VLDMD:
471 case ARM::VSTMD:
Evan Chenga8e29892007-01-19 07:51:42 +0000472 return ARM_AM::getAM5Offset(MI->getOperand(1).getImm()) * 4;
473 }
474}
475
Bob Wilson815baeb2010-03-13 01:08:20 +0000476static unsigned getUpdatingLSMultipleOpcode(unsigned Opc) {
477 switch (Opc) {
478 case ARM::LDM: return ARM::LDM_UPD;
479 case ARM::STM: return ARM::STM_UPD;
480 case ARM::t2LDM: return ARM::t2LDM_UPD;
481 case ARM::t2STM: return ARM::t2STM_UPD;
482 case ARM::VLDMS: return ARM::VLDMS_UPD;
483 case ARM::VLDMD: return ARM::VLDMD_UPD;
484 case ARM::VSTMS: return ARM::VSTMS_UPD;
485 case ARM::VSTMD: return ARM::VSTMD_UPD;
486 default: llvm_unreachable("Unhandled opcode!");
487 }
488 return 0;
489}
490
Evan Cheng45032f22009-07-09 23:11:34 +0000491/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000492/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000493///
494/// stmia rn, <ra, rb, rc>
495/// rn := rn + 4 * 3;
496/// =>
497/// stmia rn!, <ra, rb, rc>
498///
499/// rn := rn - 4 * 3;
500/// ldmia rn, <ra, rb, rc>
501/// =>
502/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000503bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
504 MachineBasicBlock::iterator MBBI,
505 bool &Advance,
506 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000507 MachineInstr *MI = MBBI;
508 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000509 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000510 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000511 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000512 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000513 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000514 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000515 bool isAM4 = (Opcode == ARM::LDM || Opcode == ARM::t2LDM ||
516 Opcode == ARM::STM || Opcode == ARM::t2STM);
Evan Chenga8e29892007-01-19 07:51:42 +0000517
Bob Wilson815baeb2010-03-13 01:08:20 +0000518 bool DoMerge = false;
519 ARM_AM::AMSubMode Mode = ARM_AM::ia;
520 unsigned Offset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000521
Bob Wilson815baeb2010-03-13 01:08:20 +0000522 if (isAM4) {
523 // Can't use an updating ld/st if the base register is also a dest
Evan Chenga8e29892007-01-19 07:51:42 +0000524 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Evan Cheng44bec522007-05-15 01:29:07 +0000525 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenga8e29892007-01-19 07:51:42 +0000526 if (MI->getOperand(i).getReg() == Base)
527 return false;
528 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000529 Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
Evan Chenga8e29892007-01-19 07:51:42 +0000530 } else {
Jim Grosbache5165492009-11-09 00:11:35 +0000531 // VLDM{D|S}, VSTM{D|S} addressing mode 5 ops.
Bob Wilson815baeb2010-03-13 01:08:20 +0000532 Mode = ARM_AM::getAM5SubMode(MI->getOperand(1).getImm());
533 Offset = ARM_AM::getAM5Offset(MI->getOperand(1).getImm());
534 }
Evan Chenga8e29892007-01-19 07:51:42 +0000535
Bob Wilson815baeb2010-03-13 01:08:20 +0000536 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000537 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
538 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000539 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000540 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
541 --PrevMBBI;
Bob Wilson815baeb2010-03-13 01:08:20 +0000542 if (isAM4) {
Evan Chenga8e29892007-01-19 07:51:42 +0000543 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000544 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000545 DoMerge = true;
546 Mode = ARM_AM::db;
547 } else if (isAM4 && Mode == ARM_AM::ib &&
548 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
549 DoMerge = true;
550 Mode = ARM_AM::da;
551 }
552 } else {
553 if (Mode == ARM_AM::ia &&
554 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
555 Mode = ARM_AM::db;
556 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000557 }
558 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000559 if (DoMerge)
560 MBB.erase(PrevMBBI);
561 }
Evan Chenga8e29892007-01-19 07:51:42 +0000562
Bob Wilson815baeb2010-03-13 01:08:20 +0000563 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000564 MachineBasicBlock::iterator EndMBBI = MBB.end();
565 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000566 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000567 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
568 ++NextMBBI;
Bob Wilson815baeb2010-03-13 01:08:20 +0000569 if (isAM4) {
570 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
571 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
572 DoMerge = true;
573 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
574 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
575 DoMerge = true;
576 }
577 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000578 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000579 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000580 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000581 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000582 }
583 if (DoMerge) {
584 if (NextMBBI == I) {
585 Advance = true;
586 ++I;
587 }
588 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000589 }
590 }
591
Bob Wilson815baeb2010-03-13 01:08:20 +0000592 if (!DoMerge)
593 return false;
594
595 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode);
596 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
597 .addReg(Base, getDefRegState(true)) // WB base register
598 .addReg(Base, getKillRegState(BaseKill));
599 if (isAM4) {
600 // [t2]LDM_UPD, [t2]STM_UPD
Bob Wilsonab346052010-03-16 17:46:45 +0000601 MIB.addImm(ARM_AM::getAM4ModeImm(Mode))
Bob Wilson815baeb2010-03-13 01:08:20 +0000602 .addImm(Pred).addReg(PredReg);
603 } else {
604 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilson2d357f62010-03-16 18:38:09 +0000605 MIB.addImm(ARM_AM::getAM5Opc(Mode, Offset))
Bob Wilson815baeb2010-03-13 01:08:20 +0000606 .addImm(Pred).addReg(PredReg);
607 }
608 // Transfer the rest of operands.
609 for (unsigned OpNum = 4, e = MI->getNumOperands(); OpNum != e; ++OpNum)
610 MIB.addOperand(MI->getOperand(OpNum));
611 // Transfer memoperands.
612 (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
613
614 MBB.erase(MBBI);
615 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000616}
617
618static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
619 switch (Opc) {
620 case ARM::LDR: return ARM::LDR_PRE;
621 case ARM::STR: return ARM::STR_PRE;
Bob Wilson815baeb2010-03-13 01:08:20 +0000622 case ARM::VLDRS: return ARM::VLDMS_UPD;
623 case ARM::VLDRD: return ARM::VLDMD_UPD;
624 case ARM::VSTRS: return ARM::VSTMS_UPD;
625 case ARM::VSTRD: return ARM::VSTMD_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000626 case ARM::t2LDRi8:
627 case ARM::t2LDRi12:
628 return ARM::t2LDR_PRE;
629 case ARM::t2STRi8:
630 case ARM::t2STRi12:
631 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000632 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000633 }
634 return 0;
635}
636
637static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
638 switch (Opc) {
639 case ARM::LDR: return ARM::LDR_POST;
640 case ARM::STR: return ARM::STR_POST;
Bob Wilson815baeb2010-03-13 01:08:20 +0000641 case ARM::VLDRS: return ARM::VLDMS_UPD;
642 case ARM::VLDRD: return ARM::VLDMD_UPD;
643 case ARM::VSTRS: return ARM::VSTMS_UPD;
644 case ARM::VSTRD: return ARM::VSTMD_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000645 case ARM::t2LDRi8:
646 case ARM::t2LDRi12:
647 return ARM::t2LDR_POST;
648 case ARM::t2STRi8:
649 case ARM::t2STRi12:
650 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000651 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000652 }
653 return 0;
654}
655
Evan Cheng45032f22009-07-09 23:11:34 +0000656/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000657/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000658bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
659 MachineBasicBlock::iterator MBBI,
660 const TargetInstrInfo *TII,
661 bool &Advance,
662 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000663 MachineInstr *MI = MBBI;
664 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000665 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000666 unsigned Bytes = getLSMultipleTransferSize(MI);
667 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000668 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000669 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
670 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
671 bool isAM2 = (Opcode == ARM::LDR || Opcode == ARM::STR);
Evan Cheng45032f22009-07-09 23:11:34 +0000672 if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
673 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000674 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000675 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000676 if (isT2i32Load(Opcode) || isT2i32Store(Opcode))
Evan Cheng27934da2009-08-04 01:43:45 +0000677 if (MI->getOperand(2).getImm() != 0)
678 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000679
Jim Grosbache5165492009-11-09 00:11:35 +0000680 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000681 // Can't do the merge if the destination register is the same as the would-be
682 // writeback register.
683 if (isLd && MI->getOperand(0).getReg() == Base)
684 return false;
685
Evan Cheng0e1d3792007-07-05 07:18:20 +0000686 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000687 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000688 bool DoMerge = false;
689 ARM_AM::AddrOpc AddSub = ARM_AM::add;
690 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000691 // AM2 - 12 bits, thumb2 - 8 bits.
692 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000693
694 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000695 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
696 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000697 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000698 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
699 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000700 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000701 DoMerge = true;
702 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000703 } else if (!isAM5 &&
704 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000705 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000706 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000707 if (DoMerge) {
708 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000709 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000710 }
Evan Chenga8e29892007-01-19 07:51:42 +0000711 }
712
Bob Wilsone4193b22010-03-12 22:50:09 +0000713 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000714 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000715 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000716 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000717 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
718 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000719 if (!isAM5 &&
720 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000721 DoMerge = true;
722 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000723 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000724 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000725 }
Evan Chenge71bff72007-09-19 21:48:07 +0000726 if (DoMerge) {
Bob Wilsone4193b22010-03-12 22:50:09 +0000727 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Chenge71bff72007-09-19 21:48:07 +0000728 if (NextMBBI == I) {
729 Advance = true;
730 ++I;
731 }
Evan Chenga8e29892007-01-19 07:51:42 +0000732 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000733 }
Evan Chenga8e29892007-01-19 07:51:42 +0000734 }
735
736 if (!DoMerge)
737 return false;
738
Jim Grosbache5165492009-11-09 00:11:35 +0000739 bool isDPR = NewOpc == ARM::VLDMD || NewOpc == ARM::VSTMD;
Evan Cheng9e7a3122009-08-04 21:12:13 +0000740 unsigned Offset = 0;
741 if (isAM5)
Bob Wilsone4193b22010-03-12 22:50:09 +0000742 Offset = ARM_AM::getAM5Opc(AddSub == ARM_AM::sub ? ARM_AM::db : ARM_AM::ia,
Bob Wilson2d357f62010-03-16 18:38:09 +0000743 (isDPR ? 2 : 1));
Evan Cheng9e7a3122009-08-04 21:12:13 +0000744 else if (isAM2)
745 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
746 else
747 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Bob Wilson3943ac32010-03-13 00:43:32 +0000748
749 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000750 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilson3943ac32010-03-13 00:43:32 +0000751 MachineOperand &MO = MI->getOperand(0);
752 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000753 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000754 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
755 .addImm(Offset)
756 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000757 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
758 getKillRegState(MO.isKill())));
759 } else if (isLd) {
760 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000761 // LDR_PRE, LDR_POST,
762 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
763 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000764 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000765 else
Evan Cheng27934da2009-08-04 01:43:45 +0000766 // t2LDR_PRE, t2LDR_POST
767 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
768 .addReg(Base, RegState::Define)
769 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
770 } else {
771 MachineOperand &MO = MI->getOperand(0);
Bob Wilson3943ac32010-03-13 00:43:32 +0000772 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000773 // STR_PRE, STR_POST
774 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
775 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
776 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
777 else
778 // t2STR_PRE, t2STR_POST
779 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
780 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
781 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000782 }
783 MBB.erase(MBBI);
784
785 return true;
786}
787
Evan Chengcc1c4272007-03-06 18:02:41 +0000788/// isMemoryOp - Returns true if instruction is a memory operations (that this
789/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000790static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000791 // When no memory operands are present, conservatively assume unaligned,
792 // volatile, unfoldable.
793 if (!MI->hasOneMemOperand())
794 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000795
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000796 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000797
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000798 // Don't touch volatile memory accesses - we may be changing their order.
799 if (MMO->isVolatile())
800 return false;
801
802 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
803 // not.
804 if (MMO->getAlignment() < 4)
805 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000806
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000807 // str <undef> could probably be eliminated entirely, but for now we just want
808 // to avoid making a mess of it.
809 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
810 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
811 MI->getOperand(0).isUndef())
812 return false;
813
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000814 // Likewise don't mess with references to undefined addresses.
815 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
816 MI->getOperand(1).isUndef())
817 return false;
818
Evan Chengcc1c4272007-03-06 18:02:41 +0000819 int Opcode = MI->getOpcode();
820 switch (Opcode) {
821 default: break;
822 case ARM::LDR:
823 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000824 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Jim Grosbache5165492009-11-09 00:11:35 +0000825 case ARM::VLDRS:
826 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000827 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000828 case ARM::VLDRD:
829 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000830 return MI->getOperand(1).isReg();
Evan Cheng45032f22009-07-09 23:11:34 +0000831 case ARM::t2LDRi8:
832 case ARM::t2LDRi12:
833 case ARM::t2STRi8:
834 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000835 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000836 }
837 return false;
838}
839
Evan Cheng11788fd2007-03-08 02:55:08 +0000840/// AdvanceRS - Advance register scavenger to just before the earliest memory
841/// op that is being merged.
842void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
843 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
844 unsigned Position = MemOps[0].Position;
845 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
846 if (MemOps[i].Position < Position) {
847 Position = MemOps[i].Position;
848 Loc = MemOps[i].MBBI;
849 }
850 }
851
852 if (Loc != MBB.begin())
853 RS->forward(prior(Loc));
854}
855
Evan Chenge7d6df72009-06-13 09:12:55 +0000856static int getMemoryOpOffset(const MachineInstr *MI) {
857 int Opcode = MI->getOpcode();
858 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000859 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000860 unsigned NumOperands = MI->getDesc().getNumOperands();
861 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000862
863 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
864 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
865 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8)
866 return OffField;
867
Evan Chenge7d6df72009-06-13 09:12:55 +0000868 int Offset = isAM2
Evan Cheng358dec52009-06-15 08:28:29 +0000869 ? ARM_AM::getAM2Offset(OffField)
870 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
871 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Chenge7d6df72009-06-13 09:12:55 +0000872 if (isAM2) {
873 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
874 Offset = -Offset;
Evan Cheng358dec52009-06-15 08:28:29 +0000875 } else if (isAM3) {
876 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
877 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +0000878 } else {
879 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
880 Offset = -Offset;
881 }
882 return Offset;
883}
884
Evan Cheng358dec52009-06-15 08:28:29 +0000885static void InsertLDR_STR(MachineBasicBlock &MBB,
886 MachineBasicBlock::iterator &MBBI,
887 int OffImm, bool isDef,
888 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000889 unsigned Reg, bool RegDeadKill, bool RegUndef,
890 unsigned BaseReg, bool BaseKill, bool BaseUndef,
891 unsigned OffReg, bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +0000892 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +0000893 const TargetInstrInfo *TII, bool isT2) {
894 int Offset = OffImm;
895 if (!isT2) {
896 if (OffImm < 0)
897 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
898 else
899 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
900 }
901 if (isDef) {
902 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
903 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +0000904 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +0000905 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
906 if (!isT2)
907 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
908 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
909 } else {
910 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
911 TII->get(NewOpc))
912 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
913 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
914 if (!isT2)
915 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
916 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
917 }
Evan Cheng358dec52009-06-15 08:28:29 +0000918}
919
920bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
921 MachineBasicBlock::iterator &MBBI) {
922 MachineInstr *MI = &*MBBI;
923 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +0000924 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
925 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +0000926 unsigned EvenReg = MI->getOperand(0).getReg();
927 unsigned OddReg = MI->getOperand(1).getReg();
928 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
929 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
930 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
931 return false;
932
Evan Chengd95ea2d2010-06-21 21:21:14 +0000933 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +0000934 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
935 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +0000936 bool EvenDeadKill = isLd ?
937 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000938 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +0000939 bool OddDeadKill = isLd ?
940 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000941 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000942 const MachineOperand &BaseOp = MI->getOperand(2);
943 unsigned BaseReg = BaseOp.getReg();
944 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000945 bool BaseUndef = BaseOp.isUndef();
946 unsigned OffReg = isT2 ? 0 : MI->getOperand(3).getReg();
947 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
948 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000949 int OffImm = getMemoryOpOffset(MI);
950 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000951 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +0000952
953 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
954 // Ascending register numbers and no offset. It's safe to change it to a
955 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +0000956 unsigned NewOpc = (isLd)
957 ? (isT2 ? ARM::t2LDM : ARM::LDM)
958 : (isT2 ? ARM::t2STM : ARM::STM);
Evan Chengf9f1da12009-06-18 02:04:01 +0000959 if (isLd) {
960 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
961 .addReg(BaseReg, getKillRegState(BaseKill))
962 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
963 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000964 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +0000965 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000966 ++NumLDRD2LDM;
967 } else {
968 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
969 .addReg(BaseReg, getKillRegState(BaseKill))
970 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
971 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +0000972 .addReg(EvenReg,
973 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
974 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +0000975 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +0000976 ++NumSTRD2STM;
977 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000978 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +0000979 } else {
980 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +0000981 assert((!isT2 || !OffReg) &&
982 "Thumb2 ldrd / strd does not encode offset register!");
983 unsigned NewOpc = (isLd)
984 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDR)
985 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STR);
Evan Cheng358dec52009-06-15 08:28:29 +0000986 DebugLoc dl = MBBI->getDebugLoc();
987 // If this is a load and base register is killed, it may have been
988 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +0000989 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +0000990 (BaseKill || OffKill) &&
991 (TRI->regsOverlap(EvenReg, BaseReg) ||
992 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
993 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
994 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Chenge298ab22009-09-27 09:46:04 +0000995 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
996 OddReg, OddDeadKill, false,
997 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
998 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +0000999 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +00001000 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1001 EvenReg, EvenDeadKill, false,
1002 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
1003 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001004 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001005 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +00001006 // If the two source operands are the same, the kill marker is
1007 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001008 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1009 EvenDeadKill = false;
1010 OddDeadKill = true;
1011 }
Evan Cheng974fe5d2009-06-19 01:59:04 +00001012 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001013 EvenReg, EvenDeadKill, EvenUndef,
1014 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
1015 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001016 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +00001017 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001018 OddReg, OddDeadKill, OddUndef,
1019 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
1020 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001021 }
Evan Chengf9f1da12009-06-18 02:04:01 +00001022 if (isLd)
1023 ++NumLDRD2LDR;
1024 else
1025 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001026 }
1027
Evan Cheng358dec52009-06-15 08:28:29 +00001028 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001029 MBBI = NewBBI;
1030 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001031 }
1032 return false;
1033}
1034
Evan Chenga8e29892007-01-19 07:51:42 +00001035/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1036/// ops of the same base and incrementing offset into LDM / STM ops.
1037bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1038 unsigned NumMerges = 0;
1039 unsigned NumMemOps = 0;
1040 MemOpQueue MemOps;
1041 unsigned CurrBase = 0;
1042 int CurrOpc = -1;
1043 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001044 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001045 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001046 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001047 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001048
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001049 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001050 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1051 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001052 if (FixInvalidRegPairOp(MBB, MBBI))
1053 continue;
1054
Evan Chenga8e29892007-01-19 07:51:42 +00001055 bool Advance = false;
1056 bool TryMerge = false;
1057 bool Clobber = false;
1058
Evan Chengcc1c4272007-03-06 18:02:41 +00001059 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001060 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001061 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001062 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001063 const MachineOperand &MO = MBBI->getOperand(0);
1064 unsigned Reg = MO.getReg();
1065 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001066 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001067 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001068 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001069 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001070 // Watch out for:
1071 // r4 := ldr [r5]
1072 // r5 := ldr [r5, #4]
1073 // r6 := ldr [r5, #8]
1074 //
1075 // The second ldr has effectively broken the chain even though it
1076 // looks like the later ldr(s) use the same base register. Try to
1077 // merge the ldr's so far, including this one. But don't try to
1078 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001079 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001080 if (CurrBase == 0 && !Clobber) {
1081 // Start of a new chain.
1082 CurrBase = Base;
1083 CurrOpc = Opcode;
1084 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001085 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001086 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001087 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001088 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001089 Advance = true;
1090 } else {
1091 if (Clobber) {
1092 TryMerge = true;
1093 Advance = true;
1094 }
1095
Evan Cheng44bec522007-05-15 01:29:07 +00001096 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001097 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001098 // Continue adding to the queue.
1099 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001100 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1101 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001102 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001103 Advance = true;
1104 } else {
1105 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1106 I != E; ++I) {
1107 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001108 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1109 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001110 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001111 Advance = true;
1112 break;
1113 } else if (Offset == I->Offset) {
1114 // Collision! This can't be merged!
1115 break;
1116 }
1117 }
1118 }
1119 }
1120 }
1121 }
1122
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001123 if (MBBI->isDebugValue()) {
1124 ++MBBI;
1125 if (MBBI == E)
1126 // Reach the end of the block, try merging the memory instructions.
1127 TryMerge = true;
1128 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001129 ++Position;
1130 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001131 if (MBBI == E)
1132 // Reach the end of the block, try merging the memory instructions.
1133 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001134 } else
1135 TryMerge = true;
1136
1137 if (TryMerge) {
1138 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001139 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001140 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001141 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001142 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001143 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001144 // Process the load / store instructions.
1145 RS->forward(prior(MBBI));
1146
1147 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001148 Merges.clear();
1149 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1150 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001151
Evan Chenga8e29892007-01-19 07:51:42 +00001152 // Try folding preceeding/trailing base inc/dec into the generated
1153 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001154 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001155 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001156 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001157 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001158
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001159 // Try folding preceeding/trailing base inc/dec into those load/store
1160 // that were not merged to form LDM/STM ops.
1161 for (unsigned i = 0; i != NumMemOps; ++i)
1162 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001163 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001164 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001165
Jim Grosbach764ab522009-08-11 15:33:49 +00001166 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001167 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001168 } else if (NumMemOps == 1) {
1169 // Try folding preceeding/trailing base inc/dec into the single
1170 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001171 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001172 ++NumMerges;
1173 RS->forward(prior(MBBI));
1174 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001175 }
Evan Chenga8e29892007-01-19 07:51:42 +00001176
1177 CurrBase = 0;
1178 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001179 CurrSize = 0;
1180 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001181 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001182 if (NumMemOps) {
1183 MemOps.clear();
1184 NumMemOps = 0;
1185 }
1186
1187 // If iterator hasn't been advanced and this is not a memory op, skip it.
1188 // It can't start a new chain anyway.
1189 if (!Advance && !isMemOp && MBBI != E) {
1190 ++Position;
1191 ++MBBI;
1192 }
1193 }
1194 }
1195 return NumMerges > 0;
1196}
1197
Evan Chenge7d6df72009-06-13 09:12:55 +00001198namespace {
1199 struct OffsetCompare {
1200 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1201 int LOffset = getMemoryOpOffset(LHS);
1202 int ROffset = getMemoryOpOffset(RHS);
1203 assert(LHS == RHS || LOffset != ROffset);
1204 return LOffset > ROffset;
1205 }
1206 };
1207}
1208
Bob Wilsonc88d0722010-03-20 22:20:40 +00001209/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
1210/// ("bx lr" and "mov pc, lr") into the preceeding stack restore so it
1211/// directly restore the value of LR into pc.
1212/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001213/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001214/// or
1215/// ldmfd sp!, {..., lr}
1216/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001217/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001218/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001219bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1220 if (MBB.empty()) return false;
1221
1222 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001223 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001224 (MBBI->getOpcode() == ARM::BX_RET ||
1225 MBBI->getOpcode() == ARM::tBX_RET ||
1226 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001227 MachineInstr *PrevMI = prior(MBBI);
Bob Wilson815baeb2010-03-13 01:08:20 +00001228 if (PrevMI->getOpcode() == ARM::LDM_UPD ||
1229 PrevMI->getOpcode() == ARM::t2LDM_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001230 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001231 if (MO.getReg() != ARM::LR)
1232 return false;
1233 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1234 PrevMI->setDesc(TII->get(NewOpc));
1235 MO.setReg(ARM::PC);
1236 MBB.erase(MBBI);
1237 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001238 }
1239 }
1240 return false;
1241}
1242
1243bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001244 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001245 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001246 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001247 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001248 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001249 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001250
Evan Chenga8e29892007-01-19 07:51:42 +00001251 bool Modified = false;
1252 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1253 ++MFI) {
1254 MachineBasicBlock &MBB = *MFI;
1255 Modified |= LoadStoreMultipleOpti(MBB);
1256 Modified |= MergeReturnIntoLDM(MBB);
1257 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001258
1259 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001260 return Modified;
1261}
Evan Chenge7d6df72009-06-13 09:12:55 +00001262
1263
1264/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1265/// load / stores from consecutive locations close to make it more
1266/// likely they will be combined later.
1267
1268namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001269 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001270 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001271 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001272
Evan Cheng358dec52009-06-15 08:28:29 +00001273 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001274 const TargetInstrInfo *TII;
1275 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001276 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001277 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001278 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001279
1280 virtual bool runOnMachineFunction(MachineFunction &Fn);
1281
1282 virtual const char *getPassName() const {
1283 return "ARM pre- register allocation load / store optimization pass";
1284 }
1285
1286 private:
Evan Chengd780f352009-06-15 20:54:56 +00001287 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1288 unsigned &NewOpc, unsigned &EvenReg,
1289 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001290 unsigned &OffReg, int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001291 unsigned &PredReg, ARMCC::CondCodes &Pred,
1292 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001293 bool RescheduleOps(MachineBasicBlock *MBB,
1294 SmallVector<MachineInstr*, 4> &Ops,
1295 unsigned Base, bool isLd,
1296 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1297 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1298 };
1299 char ARMPreAllocLoadStoreOpt::ID = 0;
1300}
1301
1302bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001303 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001304 TII = Fn.getTarget().getInstrInfo();
1305 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001306 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001307 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001308 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001309
1310 bool Modified = false;
1311 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1312 ++MFI)
1313 Modified |= RescheduleLoadStoreInstrs(MFI);
1314
1315 return Modified;
1316}
1317
Evan Chengae69a2a2009-06-19 23:17:27 +00001318static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1319 MachineBasicBlock::iterator I,
1320 MachineBasicBlock::iterator E,
1321 SmallPtrSet<MachineInstr*, 4> &MemOps,
1322 SmallSet<unsigned, 4> &MemRegs,
1323 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001324 // Are there stores / loads / calls between them?
1325 // FIXME: This is overly conservative. We should make use of alias information
1326 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001327 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001328 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001329 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001330 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001331 const TargetInstrDesc &TID = I->getDesc();
1332 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1333 return false;
1334 if (isLd && TID.mayStore())
1335 return false;
1336 if (!isLd) {
1337 if (TID.mayLoad())
1338 return false;
1339 // It's not safe to move the first 'str' down.
1340 // str r1, [r0]
1341 // strh r5, [r0]
1342 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001343 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001344 return false;
1345 }
1346 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1347 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001348 if (!MO.isReg())
1349 continue;
1350 unsigned Reg = MO.getReg();
1351 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001352 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001353 if (Reg != Base && !MemRegs.count(Reg))
1354 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001355 }
1356 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001357
1358 // Estimate register pressure increase due to the transformation.
1359 if (MemRegs.size() <= 4)
1360 // Ok if we are moving small number of instructions.
1361 return true;
1362 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001363}
1364
Evan Chengd780f352009-06-15 20:54:56 +00001365bool
1366ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1367 DebugLoc &dl,
1368 unsigned &NewOpc, unsigned &EvenReg,
1369 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001370 unsigned &OffReg, int &Offset,
Evan Chengd780f352009-06-15 20:54:56 +00001371 unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001372 ARMCC::CondCodes &Pred,
1373 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001374 // Make sure we're allowed to generate LDRD/STRD.
1375 if (!STI->hasV5TEOps())
1376 return false;
1377
Jim Grosbache5165492009-11-09 00:11:35 +00001378 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001379 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001380 unsigned Opcode = Op0->getOpcode();
1381 if (Opcode == ARM::LDR)
1382 NewOpc = ARM::LDRD;
1383 else if (Opcode == ARM::STR)
1384 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001385 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1386 NewOpc = ARM::t2LDRDi8;
1387 Scale = 4;
1388 isT2 = true;
1389 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1390 NewOpc = ARM::t2STRDi8;
1391 Scale = 4;
1392 isT2 = true;
1393 } else
1394 return false;
1395
Evan Cheng8f05c102009-09-26 02:43:36 +00001396 // Make sure the offset registers match.
Evan Chengeef490f2009-09-25 21:44:53 +00001397 if (!isT2 &&
1398 (Op0->getOperand(2).getReg() != Op1->getOperand(2).getReg()))
1399 return false;
Evan Chengd780f352009-06-15 20:54:56 +00001400
1401 // Must sure the base address satisfies i64 ld / st alignment requirement.
1402 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001403 !(*Op0->memoperands_begin())->getValue() ||
1404 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001405 return false;
1406
Dan Gohmanc76909a2009-09-25 20:36:54 +00001407 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001408 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001409 unsigned ReqAlign = STI->hasV6Ops()
Evan Chengeef490f2009-09-25 21:44:53 +00001410 ? TD->getPrefTypeAlignment(Type::getInt64Ty(Func->getContext()))
1411 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001412 if (Align < ReqAlign)
1413 return false;
1414
1415 // Then make sure the immediate offset fits.
1416 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001417 if (isT2) {
1418 if (OffImm < 0) {
1419 if (OffImm < -255)
1420 // Can't fall back to t2LDRi8 / t2STRi8.
1421 return false;
1422 } else {
1423 int Limit = (1 << 8) * Scale;
1424 if (OffImm >= Limit || (OffImm & (Scale-1)))
1425 return false;
1426 }
Evan Chengeef490f2009-09-25 21:44:53 +00001427 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001428 } else {
1429 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1430 if (OffImm < 0) {
1431 AddSub = ARM_AM::sub;
1432 OffImm = - OffImm;
1433 }
1434 int Limit = (1 << 8) * Scale;
1435 if (OffImm >= Limit || (OffImm & (Scale-1)))
1436 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001437 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001438 }
Evan Chengd780f352009-06-15 20:54:56 +00001439 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001440 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001441 if (EvenReg == OddReg)
1442 return false;
1443 BaseReg = Op0->getOperand(1).getReg();
Evan Chengeef490f2009-09-25 21:44:53 +00001444 if (!isT2)
1445 OffReg = Op0->getOperand(2).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001446 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001447 dl = Op0->getDebugLoc();
1448 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001449}
1450
Evan Chenge7d6df72009-06-13 09:12:55 +00001451bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1452 SmallVector<MachineInstr*, 4> &Ops,
1453 unsigned Base, bool isLd,
1454 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1455 bool RetVal = false;
1456
1457 // Sort by offset (in reverse order).
1458 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1459
1460 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001461 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001462 // 1. Any def of base.
1463 // 2. Any gaps.
1464 while (Ops.size() > 1) {
1465 unsigned FirstLoc = ~0U;
1466 unsigned LastLoc = 0;
1467 MachineInstr *FirstOp = 0;
1468 MachineInstr *LastOp = 0;
1469 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001470 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001471 unsigned LastBytes = 0;
1472 unsigned NumMove = 0;
1473 for (int i = Ops.size() - 1; i >= 0; --i) {
1474 MachineInstr *Op = Ops[i];
1475 unsigned Loc = MI2LocMap[Op];
1476 if (Loc <= FirstLoc) {
1477 FirstLoc = Loc;
1478 FirstOp = Op;
1479 }
1480 if (Loc >= LastLoc) {
1481 LastLoc = Loc;
1482 LastOp = Op;
1483 }
1484
Evan Chengf9f1da12009-06-18 02:04:01 +00001485 unsigned Opcode = Op->getOpcode();
1486 if (LastOpcode && Opcode != LastOpcode)
1487 break;
1488
Evan Chenge7d6df72009-06-13 09:12:55 +00001489 int Offset = getMemoryOpOffset(Op);
1490 unsigned Bytes = getLSMultipleTransferSize(Op);
1491 if (LastBytes) {
1492 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1493 break;
1494 }
1495 LastOffset = Offset;
1496 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001497 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001498 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001499 break;
1500 }
1501
1502 if (NumMove <= 1)
1503 Ops.pop_back();
1504 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001505 SmallPtrSet<MachineInstr*, 4> MemOps;
1506 SmallSet<unsigned, 4> MemRegs;
1507 for (int i = NumMove-1; i >= 0; --i) {
1508 MemOps.insert(Ops[i]);
1509 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1510 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001511
1512 // Be conservative, if the instructions are too far apart, don't
1513 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001514 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001515 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001516 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1517 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001518 if (!DoMove) {
1519 for (unsigned i = 0; i != NumMove; ++i)
1520 Ops.pop_back();
1521 } else {
1522 // This is the new location for the loads / stores.
1523 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001524 while (InsertPos != MBB->end()
1525 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001526 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001527
1528 // If we are moving a pair of loads / stores, see if it makes sense
1529 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001530 MachineInstr *Op0 = Ops.back();
1531 MachineInstr *Op1 = Ops[Ops.size()-2];
1532 unsigned EvenReg = 0, OddReg = 0;
1533 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1534 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001535 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001536 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001537 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001538 DebugLoc dl;
1539 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1540 EvenReg, OddReg, BaseReg, OffReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001541 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001542 Ops.pop_back();
1543 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001544
Evan Chengd780f352009-06-15 20:54:56 +00001545 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001546 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001547 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1548 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001549 .addReg(EvenReg, RegState::Define)
1550 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001551 .addReg(BaseReg);
1552 if (!isT2)
1553 MIB.addReg(OffReg);
1554 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001555 ++NumLDRDFormed;
1556 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001557 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1558 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001559 .addReg(EvenReg)
1560 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001561 .addReg(BaseReg);
1562 if (!isT2)
1563 MIB.addReg(OffReg);
1564 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001565 ++NumSTRDFormed;
1566 }
1567 MBB->erase(Op0);
1568 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001569
1570 // Add register allocation hints to form register pairs.
1571 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1572 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001573 } else {
1574 for (unsigned i = 0; i != NumMove; ++i) {
1575 MachineInstr *Op = Ops.back();
1576 Ops.pop_back();
1577 MBB->splice(InsertPos, MBB, Op);
1578 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001579 }
1580
1581 NumLdStMoved += NumMove;
1582 RetVal = true;
1583 }
1584 }
1585 }
1586
1587 return RetVal;
1588}
1589
1590bool
1591ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1592 bool RetVal = false;
1593
1594 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1595 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1596 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1597 SmallVector<unsigned, 4> LdBases;
1598 SmallVector<unsigned, 4> StBases;
1599
1600 unsigned Loc = 0;
1601 MachineBasicBlock::iterator MBBI = MBB->begin();
1602 MachineBasicBlock::iterator E = MBB->end();
1603 while (MBBI != E) {
1604 for (; MBBI != E; ++MBBI) {
1605 MachineInstr *MI = MBBI;
1606 const TargetInstrDesc &TID = MI->getDesc();
1607 if (TID.isCall() || TID.isTerminator()) {
1608 // Stop at barriers.
1609 ++MBBI;
1610 break;
1611 }
1612
Jim Grosbach958e4e12010-06-04 01:23:30 +00001613 if (!MI->isDebugValue())
1614 MI2LocMap[MI] = ++Loc;
1615
Evan Chenge7d6df72009-06-13 09:12:55 +00001616 if (!isMemoryOp(MI))
1617 continue;
1618 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001619 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001620 continue;
1621
Evan Chengeef490f2009-09-25 21:44:53 +00001622 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001623 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001624 unsigned Base = MI->getOperand(1).getReg();
1625 int Offset = getMemoryOpOffset(MI);
1626
1627 bool StopHere = false;
1628 if (isLd) {
1629 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1630 Base2LdsMap.find(Base);
1631 if (BI != Base2LdsMap.end()) {
1632 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1633 if (Offset == getMemoryOpOffset(BI->second[i])) {
1634 StopHere = true;
1635 break;
1636 }
1637 }
1638 if (!StopHere)
1639 BI->second.push_back(MI);
1640 } else {
1641 SmallVector<MachineInstr*, 4> MIs;
1642 MIs.push_back(MI);
1643 Base2LdsMap[Base] = MIs;
1644 LdBases.push_back(Base);
1645 }
1646 } else {
1647 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1648 Base2StsMap.find(Base);
1649 if (BI != Base2StsMap.end()) {
1650 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1651 if (Offset == getMemoryOpOffset(BI->second[i])) {
1652 StopHere = true;
1653 break;
1654 }
1655 }
1656 if (!StopHere)
1657 BI->second.push_back(MI);
1658 } else {
1659 SmallVector<MachineInstr*, 4> MIs;
1660 MIs.push_back(MI);
1661 Base2StsMap[Base] = MIs;
1662 StBases.push_back(Base);
1663 }
1664 }
1665
1666 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001667 // Found a duplicate (a base+offset combination that's seen earlier).
1668 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001669 --Loc;
1670 break;
1671 }
1672 }
1673
1674 // Re-schedule loads.
1675 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1676 unsigned Base = LdBases[i];
1677 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1678 if (Lds.size() > 1)
1679 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1680 }
1681
1682 // Re-schedule stores.
1683 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1684 unsigned Base = StBases[i];
1685 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1686 if (Sts.size() > 1)
1687 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1688 }
1689
1690 if (MBBI != E) {
1691 Base2LdsMap.clear();
1692 Base2StsMap.clear();
1693 LdBases.clear();
1694 StBases.clear();
1695 }
1696 }
1697
1698 return RetVal;
1699}
1700
1701
1702/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1703/// optimization pass.
1704FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1705 if (PreAlloc)
1706 return new ARMPreAllocLoadStoreOpt();
1707 return new ARMLoadStoreOpt();
1708}