blob: 847ea925b8000733f8689f5305e4aa6d5c63d06d [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000060 ARMLoadStoreOpt() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
77 unsigned Position;
78 MachineBasicBlock::iterator MBBI;
79 bool Merged;
80 MemOpQueueEntry(int o, int p, MachineBasicBlock::iterator i)
Douglas Gregorcabdd742009-12-19 07:05:23 +000081 : Offset(o), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000082 };
83 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
84 typedef MemOpQueue::iterator MemOpQueueIter;
85
Evan Cheng92549222009-06-05 19:08:58 +000086 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000087 int Offset, unsigned Base, bool BaseKill, int Opcode,
88 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
89 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000090 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000091 MemOpQueue &MemOps,
92 unsigned memOpsBegin,
93 unsigned memOpsEnd,
94 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000095 int Offset,
96 unsigned Base,
97 bool BaseKill,
98 int Opcode,
99 ARMCC::CondCodes Pred,
100 unsigned PredReg,
101 unsigned Scratch,
102 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000103 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000104 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
105 int Opcode, unsigned Size,
106 ARMCC::CondCodes Pred, unsigned PredReg,
107 unsigned Scratch, MemOpQueue &MemOps,
108 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000109
Evan Cheng11788fd2007-03-08 02:55:08 +0000110 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000111 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
112 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000113 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
114 MachineBasicBlock::iterator MBBI,
115 const TargetInstrInfo *TII,
116 bool &Advance,
117 MachineBasicBlock::iterator &I);
118 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
119 MachineBasicBlock::iterator MBBI,
120 bool &Advance,
121 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000122 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
123 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
124 };
Devang Patel19974732007-05-03 01:11:54 +0000125 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000126}
127
Evan Chenga8e29892007-01-19 07:51:42 +0000128static int getLoadStoreMultipleOpcode(int Opcode) {
129 switch (Opcode) {
130 case ARM::LDR:
131 NumLDMGened++;
132 return ARM::LDM;
133 case ARM::STR:
134 NumSTMGened++;
135 return ARM::STM;
Evan Cheng45032f22009-07-09 23:11:34 +0000136 case ARM::t2LDRi8:
137 case ARM::t2LDRi12:
138 NumLDMGened++;
139 return ARM::t2LDM;
140 case ARM::t2STRi8:
141 case ARM::t2STRi12:
142 NumSTMGened++;
143 return ARM::t2STM;
Jim Grosbache5165492009-11-09 00:11:35 +0000144 case ARM::VLDRS:
145 NumVLDMGened++;
146 return ARM::VLDMS;
147 case ARM::VSTRS:
148 NumVSTMGened++;
149 return ARM::VSTMS;
150 case ARM::VLDRD:
151 NumVLDMGened++;
152 return ARM::VLDMD;
153 case ARM::VSTRD:
154 NumVSTMGened++;
155 return ARM::VSTMD;
Torok Edwinc23197a2009-07-14 16:55:14 +0000156 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000157 }
158 return 0;
159}
160
Evan Cheng27934da2009-08-04 01:43:45 +0000161static bool isT2i32Load(unsigned Opc) {
162 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
163}
164
Evan Cheng45032f22009-07-09 23:11:34 +0000165static bool isi32Load(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000166 return Opc == ARM::LDR || isT2i32Load(Opc);
167}
168
169static bool isT2i32Store(unsigned Opc) {
170 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000171}
172
173static bool isi32Store(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000174 return Opc == ARM::STR || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000175}
176
Evan Cheng92549222009-06-05 19:08:58 +0000177/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000178/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000179/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000180bool
Evan Cheng92549222009-06-05 19:08:58 +0000181ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000182 MachineBasicBlock::iterator MBBI,
183 int Offset, unsigned Base, bool BaseKill,
184 int Opcode, ARMCC::CondCodes Pred,
185 unsigned PredReg, unsigned Scratch, DebugLoc dl,
186 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000187 // Only a single register to load / store. Don't bother.
188 unsigned NumRegs = Regs.size();
189 if (NumRegs <= 1)
190 return false;
191
192 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Cheng45032f22009-07-09 23:11:34 +0000193 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chengeb084d12009-08-04 08:34:18 +0000194 if (isAM4 && Offset == 4) {
195 if (isThumb2)
196 // Thumb2 does not support ldmib / stmib.
197 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000198 Mode = ARM_AM::ib;
Evan Chengeb084d12009-08-04 08:34:18 +0000199 } else if (isAM4 && Offset == -4 * (int)NumRegs + 4) {
200 if (isThumb2)
201 // Thumb2 does not support ldmda / stmda.
202 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000203 Mode = ARM_AM::da;
Evan Chengeb084d12009-08-04 08:34:18 +0000204 } else if (isAM4 && Offset == -4 * (int)NumRegs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000205 Mode = ARM_AM::db;
Evan Chengeb084d12009-08-04 08:34:18 +0000206 } else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000207 // If starting offset isn't zero, insert a MI to materialize a new base.
208 // But only do so if it is cost effective, i.e. merging more than two
209 // loads / stores.
210 if (NumRegs <= 2)
211 return false;
212
213 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000214 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000215 // If it is a load, then just use one of the destination register to
216 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000217 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000218 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000219 // Use the scratch register to use as a new base.
220 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000221 if (NewBase == 0)
222 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000223 }
Evan Cheng86198642009-08-07 00:34:42 +0000224 int BaseOpc = !isThumb2
225 ? ARM::ADDri
226 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000227 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000228 BaseOpc = !isThumb2
229 ? ARM::SUBri
230 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000231 Offset = - Offset;
232 }
Evan Cheng45032f22009-07-09 23:11:34 +0000233 int ImmedOffset = isThumb2
234 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
235 if (ImmedOffset == -1)
236 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000237 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000238
Dale Johannesenb6728402009-02-13 02:25:56 +0000239 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000240 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000241 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000242 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000243 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000244 }
245
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000246 bool isDPR = (Opcode == ARM::VLDRD || Opcode == ARM::VSTRD);
247 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
248 Opcode == ARM::VLDRD);
Evan Chenga8e29892007-01-19 07:51:42 +0000249 Opcode = getLoadStoreMultipleOpcode(Opcode);
250 MachineInstrBuilder MIB = (isAM4)
Dale Johannesenb6728402009-02-13 02:25:56 +0000251 ? BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000252 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000253 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg)
Dale Johannesenb6728402009-02-13 02:25:56 +0000254 : BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000255 .addReg(Base, getKillRegState(BaseKill))
Bob Wilson2d357f62010-03-16 18:38:09 +0000256 .addImm(ARM_AM::getAM5Opc(Mode, isDPR ? NumRegs<<1 : NumRegs))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000257 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000258 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000259 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
260 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000261
262 return true;
263}
264
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000265// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
266// success.
267void ARMLoadStoreOpt::
268MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000269 MemOpQueue &memOps,
270 unsigned memOpsBegin,
271 unsigned memOpsEnd,
272 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000273 int Offset,
274 unsigned Base,
275 bool BaseKill,
276 int Opcode,
277 ARMCC::CondCodes Pred,
278 unsigned PredReg,
279 unsigned Scratch,
280 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000281 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000282 // First calculate which of the registers should be killed by the merged
283 // instruction.
284 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000285 const unsigned insertPos = memOps[insertAfter].Position;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000286 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
287 const MachineOperand &MO = memOps[i].MBBI->getOperand(0);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000288 unsigned Reg = MO.getReg();
289 bool isKill = MO.isKill();
290
291 // If we are inserting the merged operation after an unmerged operation that
292 // uses the same register, make sure to transfer any kill flag.
293 for (unsigned j = memOpsEnd, e = memOps.size(); !isKill && j != e; ++j)
294 if (memOps[j].Position<insertPos) {
295 const MachineOperand &MOJ = memOps[j].MBBI->getOperand(0);
296 if (MOJ.getReg() == Reg && MOJ.isKill())
297 isKill = true;
298 }
299
300 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000301 }
302
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000303 // Try to do the merge.
304 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
305 Loc++;
306 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000307 Pred, PredReg, Scratch, dl, Regs))
308 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000309
310 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000311 Merges.push_back(prior(Loc));
312 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000313 // Remove kill flags from any unmerged memops that come before insertPos.
314 if (Regs[i-memOpsBegin].second)
315 for (unsigned j = memOpsEnd, e = memOps.size(); j != e; ++j)
316 if (memOps[j].Position<insertPos) {
317 MachineOperand &MOJ = memOps[j].MBBI->getOperand(0);
318 if (MOJ.getReg() == Regs[i-memOpsBegin].first && MOJ.isKill())
319 MOJ.setIsKill(false);
320 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000321 MBB.erase(memOps[i].MBBI);
322 memOps[i].Merged = true;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000323 }
324}
325
Evan Chenga90f3402007-03-06 21:59:20 +0000326/// MergeLDR_STR - Merge a number of load / store instructions into one or more
327/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000328void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000329ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000330 unsigned Base, int Opcode, unsigned Size,
331 ARMCC::CondCodes Pred, unsigned PredReg,
332 unsigned Scratch, MemOpQueue &MemOps,
333 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Evan Cheng45032f22009-07-09 23:11:34 +0000334 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000335 int Offset = MemOps[SIndex].Offset;
336 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000337 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000338 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000339 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000340 const MachineOperand &PMO = Loc->getOperand(0);
341 unsigned PReg = PMO.getReg();
342 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
343 : ARMRegisterInfo::getRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000344 unsigned Count = 1;
Evan Cheng44bec522007-05-15 01:29:07 +0000345
Evan Chenga8e29892007-01-19 07:51:42 +0000346 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
347 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000348 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
349 unsigned Reg = MO.getReg();
350 unsigned RegNum = MO.isUndef() ? UINT_MAX
351 : ARMRegisterInfo::getRegisterNumbering(Reg);
Evan Chenga8e29892007-01-19 07:51:42 +0000352 // AM4 - register numbers in ascending order.
353 // AM5 - consecutive register numbers in ascending order.
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000354 // Can only do up to 16 double-word registers per insn.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000355 if (Reg != ARM::SP &&
356 NewOffset == Offset + (int)Size &&
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000357 ((isAM4 && RegNum > PRegNum)
358 || ((Size < 8 || Count < 16) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000359 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000360 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000361 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000362 } else {
363 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000364 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
365 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000366 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
367 MemOps, Merges);
368 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000369 }
370
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000371 if (MemOps[i].Position > MemOps[insertAfter].Position)
372 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000373 }
374
Evan Chengfaa51072007-04-26 19:00:32 +0000375 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000376 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
377 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000378 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000379}
380
381static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000382 unsigned Bytes, unsigned Limit,
383 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000384 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000385 if (!MI)
386 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000387 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000388 MI->getOpcode() != ARM::t2SUBrSPi &&
389 MI->getOpcode() != ARM::t2SUBrSPi12 &&
390 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000391 MI->getOpcode() != ARM::SUBri)
392 return false;
393
394 // Make sure the offset fits in 8 bits.
395 if (Bytes <= 0 || (Limit && Bytes >= Limit))
396 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000397
Evan Cheng86198642009-08-07 00:34:42 +0000398 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000399 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000400 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000401 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000402 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000403 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000404}
405
406static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000407 unsigned Bytes, unsigned Limit,
408 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000409 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000410 if (!MI)
411 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000412 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000413 MI->getOpcode() != ARM::t2ADDrSPi &&
414 MI->getOpcode() != ARM::t2ADDrSPi12 &&
415 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000416 MI->getOpcode() != ARM::ADDri)
417 return false;
418
419 if (Bytes <= 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000420 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000421 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000422
Evan Cheng86198642009-08-07 00:34:42 +0000423 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000424 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000425 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000426 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000427 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000428 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000429}
430
431static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
432 switch (MI->getOpcode()) {
433 default: return 0;
434 case ARM::LDR:
435 case ARM::STR:
Evan Cheng45032f22009-07-09 23:11:34 +0000436 case ARM::t2LDRi8:
437 case ARM::t2LDRi12:
438 case ARM::t2STRi8:
439 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000440 case ARM::VLDRS:
441 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000442 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000443 case ARM::VLDRD:
444 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000445 return 8;
446 case ARM::LDM:
447 case ARM::STM:
Evan Cheng27934da2009-08-04 01:43:45 +0000448 case ARM::t2LDM:
449 case ARM::t2STM:
Bob Wilson815baeb2010-03-13 01:08:20 +0000450 return (MI->getNumOperands() - 4) * 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000451 case ARM::VLDMS:
452 case ARM::VSTMS:
453 case ARM::VLDMD:
454 case ARM::VSTMD:
Evan Chenga8e29892007-01-19 07:51:42 +0000455 return ARM_AM::getAM5Offset(MI->getOperand(1).getImm()) * 4;
456 }
457}
458
Bob Wilson815baeb2010-03-13 01:08:20 +0000459static unsigned getUpdatingLSMultipleOpcode(unsigned Opc) {
460 switch (Opc) {
461 case ARM::LDM: return ARM::LDM_UPD;
462 case ARM::STM: return ARM::STM_UPD;
463 case ARM::t2LDM: return ARM::t2LDM_UPD;
464 case ARM::t2STM: return ARM::t2STM_UPD;
465 case ARM::VLDMS: return ARM::VLDMS_UPD;
466 case ARM::VLDMD: return ARM::VLDMD_UPD;
467 case ARM::VSTMS: return ARM::VSTMS_UPD;
468 case ARM::VSTMD: return ARM::VSTMD_UPD;
469 default: llvm_unreachable("Unhandled opcode!");
470 }
471 return 0;
472}
473
Evan Cheng45032f22009-07-09 23:11:34 +0000474/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000475/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000476///
477/// stmia rn, <ra, rb, rc>
478/// rn := rn + 4 * 3;
479/// =>
480/// stmia rn!, <ra, rb, rc>
481///
482/// rn := rn - 4 * 3;
483/// ldmia rn, <ra, rb, rc>
484/// =>
485/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000486bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
487 MachineBasicBlock::iterator MBBI,
488 bool &Advance,
489 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000490 MachineInstr *MI = MBBI;
491 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000492 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000493 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000494 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000495 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000496 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000497 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000498 bool isAM4 = (Opcode == ARM::LDM || Opcode == ARM::t2LDM ||
499 Opcode == ARM::STM || Opcode == ARM::t2STM);
Evan Chenga8e29892007-01-19 07:51:42 +0000500
Bob Wilson815baeb2010-03-13 01:08:20 +0000501 bool DoMerge = false;
502 ARM_AM::AMSubMode Mode = ARM_AM::ia;
503 unsigned Offset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000504
Bob Wilson815baeb2010-03-13 01:08:20 +0000505 if (isAM4) {
506 // Can't use an updating ld/st if the base register is also a dest
Evan Chenga8e29892007-01-19 07:51:42 +0000507 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Evan Cheng44bec522007-05-15 01:29:07 +0000508 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenga8e29892007-01-19 07:51:42 +0000509 if (MI->getOperand(i).getReg() == Base)
510 return false;
511 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000512 Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
Evan Chenga8e29892007-01-19 07:51:42 +0000513 } else {
Jim Grosbache5165492009-11-09 00:11:35 +0000514 // VLDM{D|S}, VSTM{D|S} addressing mode 5 ops.
Bob Wilson815baeb2010-03-13 01:08:20 +0000515 Mode = ARM_AM::getAM5SubMode(MI->getOperand(1).getImm());
516 Offset = ARM_AM::getAM5Offset(MI->getOperand(1).getImm());
517 }
Evan Chenga8e29892007-01-19 07:51:42 +0000518
Bob Wilson815baeb2010-03-13 01:08:20 +0000519 // Try merging with the previous instruction.
520 if (MBBI != MBB.begin()) {
521 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
522 if (isAM4) {
Evan Chenga8e29892007-01-19 07:51:42 +0000523 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000524 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000525 DoMerge = true;
526 Mode = ARM_AM::db;
527 } else if (isAM4 && Mode == ARM_AM::ib &&
528 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
529 DoMerge = true;
530 Mode = ARM_AM::da;
531 }
532 } else {
533 if (Mode == ARM_AM::ia &&
534 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
535 Mode = ARM_AM::db;
536 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000537 }
538 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000539 if (DoMerge)
540 MBB.erase(PrevMBBI);
541 }
Evan Chenga8e29892007-01-19 07:51:42 +0000542
Bob Wilson815baeb2010-03-13 01:08:20 +0000543 // Try merging with the next instruction.
544 if (!DoMerge && MBBI != MBB.end()) {
545 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
546 if (isAM4) {
547 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
548 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
549 DoMerge = true;
550 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
551 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
552 DoMerge = true;
553 }
554 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000555 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000556 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000557 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000558 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000559 }
560 if (DoMerge) {
561 if (NextMBBI == I) {
562 Advance = true;
563 ++I;
564 }
565 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000566 }
567 }
568
Bob Wilson815baeb2010-03-13 01:08:20 +0000569 if (!DoMerge)
570 return false;
571
572 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode);
573 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
574 .addReg(Base, getDefRegState(true)) // WB base register
575 .addReg(Base, getKillRegState(BaseKill));
576 if (isAM4) {
577 // [t2]LDM_UPD, [t2]STM_UPD
Bob Wilsonab346052010-03-16 17:46:45 +0000578 MIB.addImm(ARM_AM::getAM4ModeImm(Mode))
Bob Wilson815baeb2010-03-13 01:08:20 +0000579 .addImm(Pred).addReg(PredReg);
580 } else {
581 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilson2d357f62010-03-16 18:38:09 +0000582 MIB.addImm(ARM_AM::getAM5Opc(Mode, Offset))
Bob Wilson815baeb2010-03-13 01:08:20 +0000583 .addImm(Pred).addReg(PredReg);
584 }
585 // Transfer the rest of operands.
586 for (unsigned OpNum = 4, e = MI->getNumOperands(); OpNum != e; ++OpNum)
587 MIB.addOperand(MI->getOperand(OpNum));
588 // Transfer memoperands.
589 (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
590
591 MBB.erase(MBBI);
592 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000593}
594
595static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
596 switch (Opc) {
597 case ARM::LDR: return ARM::LDR_PRE;
598 case ARM::STR: return ARM::STR_PRE;
Bob Wilson815baeb2010-03-13 01:08:20 +0000599 case ARM::VLDRS: return ARM::VLDMS_UPD;
600 case ARM::VLDRD: return ARM::VLDMD_UPD;
601 case ARM::VSTRS: return ARM::VSTMS_UPD;
602 case ARM::VSTRD: return ARM::VSTMD_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000603 case ARM::t2LDRi8:
604 case ARM::t2LDRi12:
605 return ARM::t2LDR_PRE;
606 case ARM::t2STRi8:
607 case ARM::t2STRi12:
608 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000609 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000610 }
611 return 0;
612}
613
614static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
615 switch (Opc) {
616 case ARM::LDR: return ARM::LDR_POST;
617 case ARM::STR: return ARM::STR_POST;
Bob Wilson815baeb2010-03-13 01:08:20 +0000618 case ARM::VLDRS: return ARM::VLDMS_UPD;
619 case ARM::VLDRD: return ARM::VLDMD_UPD;
620 case ARM::VSTRS: return ARM::VSTMS_UPD;
621 case ARM::VSTRD: return ARM::VSTMD_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000622 case ARM::t2LDRi8:
623 case ARM::t2LDRi12:
624 return ARM::t2LDR_POST;
625 case ARM::t2STRi8:
626 case ARM::t2STRi12:
627 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000628 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000629 }
630 return 0;
631}
632
Evan Cheng45032f22009-07-09 23:11:34 +0000633/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000634/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000635bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
636 MachineBasicBlock::iterator MBBI,
637 const TargetInstrInfo *TII,
638 bool &Advance,
639 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000640 MachineInstr *MI = MBBI;
641 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000642 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000643 unsigned Bytes = getLSMultipleTransferSize(MI);
644 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000645 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000646 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
647 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
648 bool isAM2 = (Opcode == ARM::LDR || Opcode == ARM::STR);
Evan Cheng45032f22009-07-09 23:11:34 +0000649 if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
650 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000651 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000652 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000653 if (isT2i32Load(Opcode) || isT2i32Store(Opcode))
Evan Cheng27934da2009-08-04 01:43:45 +0000654 if (MI->getOperand(2).getImm() != 0)
655 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000656
Jim Grosbache5165492009-11-09 00:11:35 +0000657 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000658 // Can't do the merge if the destination register is the same as the would-be
659 // writeback register.
660 if (isLd && MI->getOperand(0).getReg() == Base)
661 return false;
662
Evan Cheng0e1d3792007-07-05 07:18:20 +0000663 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000664 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000665 bool DoMerge = false;
666 ARM_AM::AddrOpc AddSub = ARM_AM::add;
667 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000668 // AM2 - 12 bits, thumb2 - 8 bits.
669 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000670
671 // Try merging with the previous instruction.
Evan Chenga8e29892007-01-19 07:51:42 +0000672 if (MBBI != MBB.begin()) {
673 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000674 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000675 DoMerge = true;
676 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000677 } else if (!isAM5 &&
678 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000679 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000680 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000681 if (DoMerge) {
682 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000683 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000684 }
Evan Chenga8e29892007-01-19 07:51:42 +0000685 }
686
Bob Wilsone4193b22010-03-12 22:50:09 +0000687 // Try merging with the next instruction.
Evan Chenga8e29892007-01-19 07:51:42 +0000688 if (!DoMerge && MBBI != MBB.end()) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000689 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000690 if (!isAM5 &&
691 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000692 DoMerge = true;
693 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000694 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000695 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000696 }
Evan Chenge71bff72007-09-19 21:48:07 +0000697 if (DoMerge) {
Bob Wilsone4193b22010-03-12 22:50:09 +0000698 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Chenge71bff72007-09-19 21:48:07 +0000699 if (NextMBBI == I) {
700 Advance = true;
701 ++I;
702 }
Evan Chenga8e29892007-01-19 07:51:42 +0000703 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000704 }
Evan Chenga8e29892007-01-19 07:51:42 +0000705 }
706
707 if (!DoMerge)
708 return false;
709
Jim Grosbache5165492009-11-09 00:11:35 +0000710 bool isDPR = NewOpc == ARM::VLDMD || NewOpc == ARM::VSTMD;
Evan Cheng9e7a3122009-08-04 21:12:13 +0000711 unsigned Offset = 0;
712 if (isAM5)
Bob Wilsone4193b22010-03-12 22:50:09 +0000713 Offset = ARM_AM::getAM5Opc(AddSub == ARM_AM::sub ? ARM_AM::db : ARM_AM::ia,
Bob Wilson2d357f62010-03-16 18:38:09 +0000714 (isDPR ? 2 : 1));
Evan Cheng9e7a3122009-08-04 21:12:13 +0000715 else if (isAM2)
716 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
717 else
718 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Bob Wilson3943ac32010-03-13 00:43:32 +0000719
720 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000721 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilson3943ac32010-03-13 00:43:32 +0000722 MachineOperand &MO = MI->getOperand(0);
723 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000724 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000725 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
726 .addImm(Offset)
727 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000728 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
729 getKillRegState(MO.isKill())));
730 } else if (isLd) {
731 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000732 // LDR_PRE, LDR_POST,
733 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
734 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000735 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000736 else
Evan Cheng27934da2009-08-04 01:43:45 +0000737 // t2LDR_PRE, t2LDR_POST
738 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
739 .addReg(Base, RegState::Define)
740 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
741 } else {
742 MachineOperand &MO = MI->getOperand(0);
Bob Wilson3943ac32010-03-13 00:43:32 +0000743 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000744 // STR_PRE, STR_POST
745 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
746 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
747 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
748 else
749 // t2STR_PRE, t2STR_POST
750 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
751 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
752 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000753 }
754 MBB.erase(MBBI);
755
756 return true;
757}
758
Evan Chengcc1c4272007-03-06 18:02:41 +0000759/// isMemoryOp - Returns true if instruction is a memory operations (that this
760/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000761static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000762 if (MI->hasOneMemOperand()) {
763 const MachineMemOperand *MMO = *MI->memoperands_begin();
764
765 // Don't touch volatile memory accesses - we may be changing their order.
766 if (MMO->isVolatile())
767 return false;
768
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000769 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
770 // not.
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000771 if (MMO->getAlignment() < 4)
772 return false;
773 }
774
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000775 // str <undef> could probably be eliminated entirely, but for now we just want
776 // to avoid making a mess of it.
777 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
778 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
779 MI->getOperand(0).isUndef())
780 return false;
781
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000782 // Likewise don't mess with references to undefined addresses.
783 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
784 MI->getOperand(1).isUndef())
785 return false;
786
Evan Chengcc1c4272007-03-06 18:02:41 +0000787 int Opcode = MI->getOpcode();
788 switch (Opcode) {
789 default: break;
790 case ARM::LDR:
791 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000792 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Jim Grosbache5165492009-11-09 00:11:35 +0000793 case ARM::VLDRS:
794 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000795 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000796 case ARM::VLDRD:
797 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000798 return MI->getOperand(1).isReg();
Evan Cheng45032f22009-07-09 23:11:34 +0000799 case ARM::t2LDRi8:
800 case ARM::t2LDRi12:
801 case ARM::t2STRi8:
802 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000803 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000804 }
805 return false;
806}
807
Evan Cheng11788fd2007-03-08 02:55:08 +0000808/// AdvanceRS - Advance register scavenger to just before the earliest memory
809/// op that is being merged.
810void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
811 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
812 unsigned Position = MemOps[0].Position;
813 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
814 if (MemOps[i].Position < Position) {
815 Position = MemOps[i].Position;
816 Loc = MemOps[i].MBBI;
817 }
818 }
819
820 if (Loc != MBB.begin())
821 RS->forward(prior(Loc));
822}
823
Evan Chenge7d6df72009-06-13 09:12:55 +0000824static int getMemoryOpOffset(const MachineInstr *MI) {
825 int Opcode = MI->getOpcode();
826 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000827 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000828 unsigned NumOperands = MI->getDesc().getNumOperands();
829 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000830
831 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
832 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
833 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8)
834 return OffField;
835
Evan Chenge7d6df72009-06-13 09:12:55 +0000836 int Offset = isAM2
Evan Cheng358dec52009-06-15 08:28:29 +0000837 ? ARM_AM::getAM2Offset(OffField)
838 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
839 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Chenge7d6df72009-06-13 09:12:55 +0000840 if (isAM2) {
841 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
842 Offset = -Offset;
Evan Cheng358dec52009-06-15 08:28:29 +0000843 } else if (isAM3) {
844 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
845 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +0000846 } else {
847 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
848 Offset = -Offset;
849 }
850 return Offset;
851}
852
Evan Cheng358dec52009-06-15 08:28:29 +0000853static void InsertLDR_STR(MachineBasicBlock &MBB,
854 MachineBasicBlock::iterator &MBBI,
855 int OffImm, bool isDef,
856 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000857 unsigned Reg, bool RegDeadKill, bool RegUndef,
858 unsigned BaseReg, bool BaseKill, bool BaseUndef,
859 unsigned OffReg, bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +0000860 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +0000861 const TargetInstrInfo *TII, bool isT2) {
862 int Offset = OffImm;
863 if (!isT2) {
864 if (OffImm < 0)
865 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
866 else
867 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
868 }
869 if (isDef) {
870 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
871 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +0000872 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +0000873 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
874 if (!isT2)
875 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
876 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
877 } else {
878 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
879 TII->get(NewOpc))
880 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
881 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
882 if (!isT2)
883 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
884 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
885 }
Evan Cheng358dec52009-06-15 08:28:29 +0000886}
887
888bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
889 MachineBasicBlock::iterator &MBBI) {
890 MachineInstr *MI = &*MBBI;
891 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +0000892 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
893 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +0000894 unsigned EvenReg = MI->getOperand(0).getReg();
895 unsigned OddReg = MI->getOperand(1).getReg();
896 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
897 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
898 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
899 return false;
900
Evan Chenge298ab22009-09-27 09:46:04 +0000901 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
902 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +0000903 bool EvenDeadKill = isLd ?
904 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000905 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +0000906 bool OddDeadKill = isLd ?
907 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000908 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000909 const MachineOperand &BaseOp = MI->getOperand(2);
910 unsigned BaseReg = BaseOp.getReg();
911 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000912 bool BaseUndef = BaseOp.isUndef();
913 unsigned OffReg = isT2 ? 0 : MI->getOperand(3).getReg();
914 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
915 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000916 int OffImm = getMemoryOpOffset(MI);
917 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000918 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +0000919
920 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
921 // Ascending register numbers and no offset. It's safe to change it to a
922 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +0000923 unsigned NewOpc = (isLd)
924 ? (isT2 ? ARM::t2LDM : ARM::LDM)
925 : (isT2 ? ARM::t2STM : ARM::STM);
Evan Chengf9f1da12009-06-18 02:04:01 +0000926 if (isLd) {
927 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
928 .addReg(BaseReg, getKillRegState(BaseKill))
929 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
930 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000931 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +0000932 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000933 ++NumLDRD2LDM;
934 } else {
935 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
936 .addReg(BaseReg, getKillRegState(BaseKill))
937 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
938 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +0000939 .addReg(EvenReg,
940 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
941 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +0000942 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +0000943 ++NumSTRD2STM;
944 }
Evan Cheng358dec52009-06-15 08:28:29 +0000945 } else {
946 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +0000947 assert((!isT2 || !OffReg) &&
948 "Thumb2 ldrd / strd does not encode offset register!");
949 unsigned NewOpc = (isLd)
950 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDR)
951 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STR);
Evan Cheng358dec52009-06-15 08:28:29 +0000952 DebugLoc dl = MBBI->getDebugLoc();
953 // If this is a load and base register is killed, it may have been
954 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +0000955 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +0000956 (BaseKill || OffKill) &&
957 (TRI->regsOverlap(EvenReg, BaseReg) ||
958 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
959 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
960 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Chenge298ab22009-09-27 09:46:04 +0000961 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
962 OddReg, OddDeadKill, false,
963 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
964 Pred, PredReg, TII, isT2);
965 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
966 EvenReg, EvenDeadKill, false,
967 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
968 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000969 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +0000970 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +0000971 // If the two source operands are the same, the kill marker is
972 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +0000973 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
974 EvenDeadKill = false;
975 OddDeadKill = true;
976 }
Evan Cheng974fe5d2009-06-19 01:59:04 +0000977 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000978 EvenReg, EvenDeadKill, EvenUndef,
979 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
980 Pred, PredReg, TII, isT2);
Evan Cheng974fe5d2009-06-19 01:59:04 +0000981 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000982 OddReg, OddDeadKill, OddUndef,
983 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
984 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000985 }
Evan Chengf9f1da12009-06-18 02:04:01 +0000986 if (isLd)
987 ++NumLDRD2LDR;
988 else
989 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000990 }
991
992 MBBI = prior(MBBI);
993 MBB.erase(MI);
994 }
995 return false;
996}
997
Evan Chenga8e29892007-01-19 07:51:42 +0000998/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
999/// ops of the same base and incrementing offset into LDM / STM ops.
1000bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1001 unsigned NumMerges = 0;
1002 unsigned NumMemOps = 0;
1003 MemOpQueue MemOps;
1004 unsigned CurrBase = 0;
1005 int CurrOpc = -1;
1006 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001007 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001008 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001009 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001010 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001011
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001012 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001013 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1014 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001015 if (FixInvalidRegPairOp(MBB, MBBI))
1016 continue;
1017
Evan Chenga8e29892007-01-19 07:51:42 +00001018 bool Advance = false;
1019 bool TryMerge = false;
1020 bool Clobber = false;
1021
Evan Chengcc1c4272007-03-06 18:02:41 +00001022 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001023 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001024 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001025 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001026 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001027 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001028 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001029 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001030 // Watch out for:
1031 // r4 := ldr [r5]
1032 // r5 := ldr [r5, #4]
1033 // r6 := ldr [r5, #8]
1034 //
1035 // The second ldr has effectively broken the chain even though it
1036 // looks like the later ldr(s) use the same base register. Try to
1037 // merge the ldr's so far, including this one. But don't try to
1038 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001039 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001040 if (CurrBase == 0 && !Clobber) {
1041 // Start of a new chain.
1042 CurrBase = Base;
1043 CurrOpc = Opcode;
1044 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001045 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001046 CurrPredReg = PredReg;
Evan Chenga8e29892007-01-19 07:51:42 +00001047 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
1048 NumMemOps++;
1049 Advance = true;
1050 } else {
1051 if (Clobber) {
1052 TryMerge = true;
1053 Advance = true;
1054 }
1055
Evan Cheng44bec522007-05-15 01:29:07 +00001056 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001057 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001058 // Continue adding to the queue.
1059 if (Offset > MemOps.back().Offset) {
1060 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
1061 NumMemOps++;
1062 Advance = true;
1063 } else {
1064 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1065 I != E; ++I) {
1066 if (Offset < I->Offset) {
1067 MemOps.insert(I, MemOpQueueEntry(Offset, Position, MBBI));
1068 NumMemOps++;
1069 Advance = true;
1070 break;
1071 } else if (Offset == I->Offset) {
1072 // Collision! This can't be merged!
1073 break;
1074 }
1075 }
1076 }
1077 }
1078 }
1079 }
1080
1081 if (Advance) {
1082 ++Position;
1083 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001084 if (MBBI == E)
1085 // Reach the end of the block, try merging the memory instructions.
1086 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001087 } else
1088 TryMerge = true;
1089
1090 if (TryMerge) {
1091 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001092 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001093 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001094 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001095 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001096 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001097 // Process the load / store instructions.
1098 RS->forward(prior(MBBI));
1099
1100 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001101 Merges.clear();
1102 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1103 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001104
Evan Chenga8e29892007-01-19 07:51:42 +00001105 // Try folding preceeding/trailing base inc/dec into the generated
1106 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001107 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001108 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001109 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001110 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001111
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001112 // Try folding preceeding/trailing base inc/dec into those load/store
1113 // that were not merged to form LDM/STM ops.
1114 for (unsigned i = 0; i != NumMemOps; ++i)
1115 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001116 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001117 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001118
Jim Grosbach764ab522009-08-11 15:33:49 +00001119 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001120 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001121 } else if (NumMemOps == 1) {
1122 // Try folding preceeding/trailing base inc/dec into the single
1123 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001124 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001125 ++NumMerges;
1126 RS->forward(prior(MBBI));
1127 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001128 }
Evan Chenga8e29892007-01-19 07:51:42 +00001129
1130 CurrBase = 0;
1131 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001132 CurrSize = 0;
1133 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001134 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001135 if (NumMemOps) {
1136 MemOps.clear();
1137 NumMemOps = 0;
1138 }
1139
1140 // If iterator hasn't been advanced and this is not a memory op, skip it.
1141 // It can't start a new chain anyway.
1142 if (!Advance && !isMemOp && MBBI != E) {
1143 ++Position;
1144 ++MBBI;
1145 }
1146 }
1147 }
1148 return NumMerges > 0;
1149}
1150
Evan Chenge7d6df72009-06-13 09:12:55 +00001151namespace {
1152 struct OffsetCompare {
1153 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1154 int LOffset = getMemoryOpOffset(LHS);
1155 int ROffset = getMemoryOpOffset(RHS);
1156 assert(LHS == RHS || LOffset != ROffset);
1157 return LOffset > ROffset;
1158 }
1159 };
1160}
1161
Bob Wilsonc88d0722010-03-20 22:20:40 +00001162/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
1163/// ("bx lr" and "mov pc, lr") into the preceeding stack restore so it
1164/// directly restore the value of LR into pc.
1165/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001166/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001167/// or
1168/// ldmfd sp!, {..., lr}
1169/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001170/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001171/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001172bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1173 if (MBB.empty()) return false;
1174
1175 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001176 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001177 (MBBI->getOpcode() == ARM::BX_RET ||
1178 MBBI->getOpcode() == ARM::tBX_RET ||
1179 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001180 MachineInstr *PrevMI = prior(MBBI);
Bob Wilson815baeb2010-03-13 01:08:20 +00001181 if (PrevMI->getOpcode() == ARM::LDM_UPD ||
1182 PrevMI->getOpcode() == ARM::t2LDM_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001183 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001184 if (MO.getReg() != ARM::LR)
1185 return false;
1186 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1187 PrevMI->setDesc(TII->get(NewOpc));
1188 MO.setReg(ARM::PC);
1189 MBB.erase(MBBI);
1190 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001191 }
1192 }
1193 return false;
1194}
1195
1196bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001197 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001198 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001199 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001200 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001201 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001202 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001203
Evan Chenga8e29892007-01-19 07:51:42 +00001204 bool Modified = false;
1205 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1206 ++MFI) {
1207 MachineBasicBlock &MBB = *MFI;
1208 Modified |= LoadStoreMultipleOpti(MBB);
1209 Modified |= MergeReturnIntoLDM(MBB);
1210 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001211
1212 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001213 return Modified;
1214}
Evan Chenge7d6df72009-06-13 09:12:55 +00001215
1216
1217/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1218/// load / stores from consecutive locations close to make it more
1219/// likely they will be combined later.
1220
1221namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001222 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001223 static char ID;
1224 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(&ID) {}
1225
Evan Cheng358dec52009-06-15 08:28:29 +00001226 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001227 const TargetInstrInfo *TII;
1228 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001229 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001230 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001231 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001232
1233 virtual bool runOnMachineFunction(MachineFunction &Fn);
1234
1235 virtual const char *getPassName() const {
1236 return "ARM pre- register allocation load / store optimization pass";
1237 }
1238
1239 private:
Evan Chengd780f352009-06-15 20:54:56 +00001240 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1241 unsigned &NewOpc, unsigned &EvenReg,
1242 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001243 unsigned &OffReg, int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001244 unsigned &PredReg, ARMCC::CondCodes &Pred,
1245 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001246 bool RescheduleOps(MachineBasicBlock *MBB,
1247 SmallVector<MachineInstr*, 4> &Ops,
1248 unsigned Base, bool isLd,
1249 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1250 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1251 };
1252 char ARMPreAllocLoadStoreOpt::ID = 0;
1253}
1254
1255bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001256 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001257 TII = Fn.getTarget().getInstrInfo();
1258 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001259 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001260 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001261 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001262
1263 bool Modified = false;
1264 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1265 ++MFI)
1266 Modified |= RescheduleLoadStoreInstrs(MFI);
1267
1268 return Modified;
1269}
1270
Evan Chengae69a2a2009-06-19 23:17:27 +00001271static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1272 MachineBasicBlock::iterator I,
1273 MachineBasicBlock::iterator E,
1274 SmallPtrSet<MachineInstr*, 4> &MemOps,
1275 SmallSet<unsigned, 4> &MemRegs,
1276 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001277 // Are there stores / loads / calls between them?
1278 // FIXME: This is overly conservative. We should make use of alias information
1279 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001280 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001281 while (++I != E) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001282 if (MemOps.count(&*I))
1283 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001284 const TargetInstrDesc &TID = I->getDesc();
1285 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1286 return false;
1287 if (isLd && TID.mayStore())
1288 return false;
1289 if (!isLd) {
1290 if (TID.mayLoad())
1291 return false;
1292 // It's not safe to move the first 'str' down.
1293 // str r1, [r0]
1294 // strh r5, [r0]
1295 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001296 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001297 return false;
1298 }
1299 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1300 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001301 if (!MO.isReg())
1302 continue;
1303 unsigned Reg = MO.getReg();
1304 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001305 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001306 if (Reg != Base && !MemRegs.count(Reg))
1307 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001308 }
1309 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001310
1311 // Estimate register pressure increase due to the transformation.
1312 if (MemRegs.size() <= 4)
1313 // Ok if we are moving small number of instructions.
1314 return true;
1315 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001316}
1317
Evan Chengd780f352009-06-15 20:54:56 +00001318bool
1319ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1320 DebugLoc &dl,
1321 unsigned &NewOpc, unsigned &EvenReg,
1322 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001323 unsigned &OffReg, int &Offset,
Evan Chengd780f352009-06-15 20:54:56 +00001324 unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001325 ARMCC::CondCodes &Pred,
1326 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001327 // Make sure we're allowed to generate LDRD/STRD.
1328 if (!STI->hasV5TEOps())
1329 return false;
1330
Jim Grosbache5165492009-11-09 00:11:35 +00001331 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001332 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001333 unsigned Opcode = Op0->getOpcode();
1334 if (Opcode == ARM::LDR)
1335 NewOpc = ARM::LDRD;
1336 else if (Opcode == ARM::STR)
1337 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001338 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1339 NewOpc = ARM::t2LDRDi8;
1340 Scale = 4;
1341 isT2 = true;
1342 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1343 NewOpc = ARM::t2STRDi8;
1344 Scale = 4;
1345 isT2 = true;
1346 } else
1347 return false;
1348
Evan Cheng8f05c102009-09-26 02:43:36 +00001349 // Make sure the offset registers match.
Evan Chengeef490f2009-09-25 21:44:53 +00001350 if (!isT2 &&
1351 (Op0->getOperand(2).getReg() != Op1->getOperand(2).getReg()))
1352 return false;
Evan Chengd780f352009-06-15 20:54:56 +00001353
1354 // Must sure the base address satisfies i64 ld / st alignment requirement.
1355 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001356 !(*Op0->memoperands_begin())->getValue() ||
1357 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001358 return false;
1359
Dan Gohmanc76909a2009-09-25 20:36:54 +00001360 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001361 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001362 unsigned ReqAlign = STI->hasV6Ops()
Evan Chengeef490f2009-09-25 21:44:53 +00001363 ? TD->getPrefTypeAlignment(Type::getInt64Ty(Func->getContext()))
1364 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001365 if (Align < ReqAlign)
1366 return false;
1367
1368 // Then make sure the immediate offset fits.
1369 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001370 if (isT2) {
1371 if (OffImm < 0) {
1372 if (OffImm < -255)
1373 // Can't fall back to t2LDRi8 / t2STRi8.
1374 return false;
1375 } else {
1376 int Limit = (1 << 8) * Scale;
1377 if (OffImm >= Limit || (OffImm & (Scale-1)))
1378 return false;
1379 }
Evan Chengeef490f2009-09-25 21:44:53 +00001380 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001381 } else {
1382 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1383 if (OffImm < 0) {
1384 AddSub = ARM_AM::sub;
1385 OffImm = - OffImm;
1386 }
1387 int Limit = (1 << 8) * Scale;
1388 if (OffImm >= Limit || (OffImm & (Scale-1)))
1389 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001390 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001391 }
Evan Chengd780f352009-06-15 20:54:56 +00001392 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001393 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001394 if (EvenReg == OddReg)
1395 return false;
1396 BaseReg = Op0->getOperand(1).getReg();
Evan Chengeef490f2009-09-25 21:44:53 +00001397 if (!isT2)
1398 OffReg = Op0->getOperand(2).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001399 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001400 dl = Op0->getDebugLoc();
1401 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001402}
1403
Evan Chenge7d6df72009-06-13 09:12:55 +00001404bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1405 SmallVector<MachineInstr*, 4> &Ops,
1406 unsigned Base, bool isLd,
1407 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1408 bool RetVal = false;
1409
1410 // Sort by offset (in reverse order).
1411 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1412
1413 // The loads / stores of the same base are in order. Scan them from first to
1414 // last and check for the followins:
1415 // 1. Any def of base.
1416 // 2. Any gaps.
1417 while (Ops.size() > 1) {
1418 unsigned FirstLoc = ~0U;
1419 unsigned LastLoc = 0;
1420 MachineInstr *FirstOp = 0;
1421 MachineInstr *LastOp = 0;
1422 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001423 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001424 unsigned LastBytes = 0;
1425 unsigned NumMove = 0;
1426 for (int i = Ops.size() - 1; i >= 0; --i) {
1427 MachineInstr *Op = Ops[i];
1428 unsigned Loc = MI2LocMap[Op];
1429 if (Loc <= FirstLoc) {
1430 FirstLoc = Loc;
1431 FirstOp = Op;
1432 }
1433 if (Loc >= LastLoc) {
1434 LastLoc = Loc;
1435 LastOp = Op;
1436 }
1437
Evan Chengf9f1da12009-06-18 02:04:01 +00001438 unsigned Opcode = Op->getOpcode();
1439 if (LastOpcode && Opcode != LastOpcode)
1440 break;
1441
Evan Chenge7d6df72009-06-13 09:12:55 +00001442 int Offset = getMemoryOpOffset(Op);
1443 unsigned Bytes = getLSMultipleTransferSize(Op);
1444 if (LastBytes) {
1445 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1446 break;
1447 }
1448 LastOffset = Offset;
1449 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001450 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001451 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001452 break;
1453 }
1454
1455 if (NumMove <= 1)
1456 Ops.pop_back();
1457 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001458 SmallPtrSet<MachineInstr*, 4> MemOps;
1459 SmallSet<unsigned, 4> MemRegs;
1460 for (int i = NumMove-1; i >= 0; --i) {
1461 MemOps.insert(Ops[i]);
1462 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1463 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001464
1465 // Be conservative, if the instructions are too far apart, don't
1466 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001467 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001468 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001469 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1470 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001471 if (!DoMove) {
1472 for (unsigned i = 0; i != NumMove; ++i)
1473 Ops.pop_back();
1474 } else {
1475 // This is the new location for the loads / stores.
1476 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Evan Chengae69a2a2009-06-19 23:17:27 +00001477 while (InsertPos != MBB->end() && MemOps.count(InsertPos))
Evan Chenge7d6df72009-06-13 09:12:55 +00001478 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001479
1480 // If we are moving a pair of loads / stores, see if it makes sense
1481 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001482 MachineInstr *Op0 = Ops.back();
1483 MachineInstr *Op1 = Ops[Ops.size()-2];
1484 unsigned EvenReg = 0, OddReg = 0;
1485 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1486 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001487 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001488 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001489 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001490 DebugLoc dl;
1491 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1492 EvenReg, OddReg, BaseReg, OffReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001493 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001494 Ops.pop_back();
1495 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001496
Evan Chengd780f352009-06-15 20:54:56 +00001497 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001498 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001499 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1500 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001501 .addReg(EvenReg, RegState::Define)
1502 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001503 .addReg(BaseReg);
1504 if (!isT2)
1505 MIB.addReg(OffReg);
1506 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001507 ++NumLDRDFormed;
1508 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001509 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1510 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001511 .addReg(EvenReg)
1512 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001513 .addReg(BaseReg);
1514 if (!isT2)
1515 MIB.addReg(OffReg);
1516 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001517 ++NumSTRDFormed;
1518 }
1519 MBB->erase(Op0);
1520 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001521
1522 // Add register allocation hints to form register pairs.
1523 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1524 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001525 } else {
1526 for (unsigned i = 0; i != NumMove; ++i) {
1527 MachineInstr *Op = Ops.back();
1528 Ops.pop_back();
1529 MBB->splice(InsertPos, MBB, Op);
1530 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001531 }
1532
1533 NumLdStMoved += NumMove;
1534 RetVal = true;
1535 }
1536 }
1537 }
1538
1539 return RetVal;
1540}
1541
1542bool
1543ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1544 bool RetVal = false;
1545
1546 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1547 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1548 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1549 SmallVector<unsigned, 4> LdBases;
1550 SmallVector<unsigned, 4> StBases;
1551
1552 unsigned Loc = 0;
1553 MachineBasicBlock::iterator MBBI = MBB->begin();
1554 MachineBasicBlock::iterator E = MBB->end();
1555 while (MBBI != E) {
1556 for (; MBBI != E; ++MBBI) {
1557 MachineInstr *MI = MBBI;
1558 const TargetInstrDesc &TID = MI->getDesc();
1559 if (TID.isCall() || TID.isTerminator()) {
1560 // Stop at barriers.
1561 ++MBBI;
1562 break;
1563 }
1564
1565 MI2LocMap[MI] = Loc++;
1566 if (!isMemoryOp(MI))
1567 continue;
1568 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001569 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001570 continue;
1571
Evan Chengeef490f2009-09-25 21:44:53 +00001572 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001573 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001574 unsigned Base = MI->getOperand(1).getReg();
1575 int Offset = getMemoryOpOffset(MI);
1576
1577 bool StopHere = false;
1578 if (isLd) {
1579 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1580 Base2LdsMap.find(Base);
1581 if (BI != Base2LdsMap.end()) {
1582 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1583 if (Offset == getMemoryOpOffset(BI->second[i])) {
1584 StopHere = true;
1585 break;
1586 }
1587 }
1588 if (!StopHere)
1589 BI->second.push_back(MI);
1590 } else {
1591 SmallVector<MachineInstr*, 4> MIs;
1592 MIs.push_back(MI);
1593 Base2LdsMap[Base] = MIs;
1594 LdBases.push_back(Base);
1595 }
1596 } else {
1597 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1598 Base2StsMap.find(Base);
1599 if (BI != Base2StsMap.end()) {
1600 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1601 if (Offset == getMemoryOpOffset(BI->second[i])) {
1602 StopHere = true;
1603 break;
1604 }
1605 }
1606 if (!StopHere)
1607 BI->second.push_back(MI);
1608 } else {
1609 SmallVector<MachineInstr*, 4> MIs;
1610 MIs.push_back(MI);
1611 Base2StsMap[Base] = MIs;
1612 StBases.push_back(Base);
1613 }
1614 }
1615
1616 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001617 // Found a duplicate (a base+offset combination that's seen earlier).
1618 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001619 --Loc;
1620 break;
1621 }
1622 }
1623
1624 // Re-schedule loads.
1625 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1626 unsigned Base = LdBases[i];
1627 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1628 if (Lds.size() > 1)
1629 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1630 }
1631
1632 // Re-schedule stores.
1633 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1634 unsigned Base = StBases[i];
1635 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1636 if (Sts.size() > 1)
1637 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1638 }
1639
1640 if (MBBI != E) {
1641 Base2LdsMap.clear();
1642 Base2StsMap.clear();
1643 LdBases.clear();
1644 StBases.clear();
1645 }
1646 }
1647
1648 return RetVal;
1649}
1650
1651
1652/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1653/// optimization pass.
1654FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1655 if (PreAlloc)
1656 return new ARMPreAllocLoadStoreOpt();
1657 return new ARMLoadStoreOpt();
1658}