blob: a2cf6a1b568fd40a2086561a66aff605d14c958b [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Evan Cheng381cb072008-08-08 07:27:28 +000015#include "llvm/CodeGen/SelectionDAGISel.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000016#include "SelectionDAGBuild.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000017#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000018#include "llvm/Analysis/AliasAnalysis.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Dan Gohman78eca172008-08-19 22:33:34 +000029#include "llvm/CodeGen/FastISel.h"
Gordon Henriksen5a29c9e2008-08-17 12:56:54 +000030#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen5eca0752008-08-17 18:44:35 +000031#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineFrameInfo.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
36#include "llvm/CodeGen/MachineModuleInfo.h"
37#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng381cb072008-08-08 07:27:28 +000038#include "llvm/CodeGen/ScheduleDAG.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000039#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000040#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000041#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000042#include "llvm/Target/TargetData.h"
43#include "llvm/Target/TargetFrameInfo.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000047#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000048#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000049#include "llvm/Support/Debug.h"
50#include "llvm/Support/MathExtras.h"
51#include "llvm/Support/Timer.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000052#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000053using namespace llvm;
54
Chris Lattneread0d882008-06-17 06:09:18 +000055static cl::opt<bool>
Chris Lattner70587ea2008-07-10 23:37:50 +000056EnableValueProp("enable-value-prop", cl::Hidden);
57static cl::opt<bool>
Duncan Sandsf00e74f2008-07-17 17:06:03 +000058EnableLegalizeTypes("enable-legalize-types", cl::Hidden);
Dan Gohman78eca172008-08-19 22:33:34 +000059static cl::opt<bool>
60EnableFastISel("fast-isel", cl::Hidden,
61 cl::desc("Enable the experimental \"fast\" instruction selector"));
Dan Gohman3e697cf2008-08-20 00:47:54 +000062static cl::opt<bool>
63DisableFastISelAbort("fast-isel-no-abort", cl::Hidden,
64 cl::desc("Use the SelectionDAGISel when \"fast\" instruction "
65 "selection fails"));
Chris Lattneread0d882008-06-17 06:09:18 +000066
Chris Lattnerda8abb02005-09-01 18:44:10 +000067#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000068static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000069ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
70 cl::desc("Pop up a window to show dags before the first "
71 "dag combine pass"));
72static cl::opt<bool>
73ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
74 cl::desc("Pop up a window to show dags before legalize types"));
75static cl::opt<bool>
76ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
77 cl::desc("Pop up a window to show dags before legalize"));
78static cl::opt<bool>
79ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
80 cl::desc("Pop up a window to show dags before the second "
81 "dag combine pass"));
82static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000083ViewISelDAGs("view-isel-dags", cl::Hidden,
84 cl::desc("Pop up a window to show isel dags as they are selected"));
85static cl::opt<bool>
86ViewSchedDAGs("view-sched-dags", cl::Hidden,
87 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000088static cl::opt<bool>
89ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000090 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000091#else
Dan Gohman462dc7f2008-07-21 20:00:07 +000092static const bool ViewDAGCombine1 = false,
93 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
94 ViewDAGCombine2 = false,
95 ViewISelDAGs = false, ViewSchedDAGs = false,
96 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +000097#endif
98
Jim Laskeyeb577ba2006-08-02 12:30:23 +000099//===---------------------------------------------------------------------===//
100///
101/// RegisterScheduler class - Track the registration of instruction schedulers.
102///
103//===---------------------------------------------------------------------===//
104MachinePassRegistry RegisterScheduler::Registry;
105
106//===---------------------------------------------------------------------===//
107///
108/// ISHeuristic command line option for instruction schedulers.
109///
110//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000111static cl::opt<RegisterScheduler::FunctionPassCtor, false,
112 RegisterPassParser<RegisterScheduler> >
113ISHeuristic("pre-RA-sched",
114 cl::init(&createDefaultScheduler),
115 cl::desc("Instruction schedulers available (before register"
116 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000117
Dan Gohman844731a2008-05-13 00:00:25 +0000118static RegisterScheduler
119defaultListDAGScheduler("default", " Best scheduler for the target",
120 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000121
Chris Lattner1c08c712005-01-07 07:47:53 +0000122namespace llvm {
123 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000124 /// createDefaultScheduler - This creates an instruction scheduler appropriate
125 /// for the target.
126 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
127 SelectionDAG *DAG,
Evan Cheng4576f6d2008-07-01 18:05:03 +0000128 MachineBasicBlock *BB,
129 bool Fast) {
Jim Laskey9373beb2006-08-01 19:14:14 +0000130 TargetLowering &TLI = IS->getTargetLowering();
131
132 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
Evan Cheng4576f6d2008-07-01 18:05:03 +0000133 return createTDListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000134 } else {
135 assert(TLI.getSchedulingPreference() ==
136 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Evan Cheng4576f6d2008-07-01 18:05:03 +0000137 return createBURRListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000138 }
139 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000140}
141
Evan Chengff9b3732008-01-30 18:18:23 +0000142// EmitInstrWithCustomInserter - This method should be implemented by targets
143// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +0000144// instructions are special in various ways, which require special support to
145// insert. The specified MachineInstr is created but not inserted into any
146// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +0000147MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +0000148 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +0000149 cerr << "If a target marks an instruction with "
150 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +0000151 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +0000152 abort();
153 return 0;
154}
155
Chris Lattner7041ee32005-01-11 05:56:49 +0000156//===----------------------------------------------------------------------===//
157// SelectionDAGISel code
158//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000159
Dan Gohman7c3234c2008-08-27 23:52:12 +0000160SelectionDAGISel::SelectionDAGISel(TargetLowering &tli, bool fast) :
161 FunctionPass((intptr_t)&ID), TLI(tli),
162 FuncInfo(new FunctionLoweringInfo(TLI)),
163 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
164 SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo)),
165 GFI(),
166 Fast(fast),
167 DAGSize(0)
168{}
169
170SelectionDAGISel::~SelectionDAGISel() {
171 delete SDL;
172 delete CurDAG;
173 delete FuncInfo;
174}
175
Duncan Sands83ec4b62008-06-06 12:08:01 +0000176unsigned SelectionDAGISel::MakeReg(MVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000177 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000178}
179
Chris Lattner495a0b52005-08-17 06:37:43 +0000180void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000181 AU.addRequired<AliasAnalysis>();
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000182 AU.addRequired<GCModuleInfo>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +0000183 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +0000184}
Chris Lattner1c08c712005-01-07 07:47:53 +0000185
Chris Lattner1c08c712005-01-07 07:47:53 +0000186bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman5f43f922007-08-27 16:26:13 +0000187 // Get alias analysis for load/store combining.
188 AA = &getAnalysis<AliasAnalysis>();
189
Chris Lattner1c08c712005-01-07 07:47:53 +0000190 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000191 if (MF.getFunction()->hasGC())
192 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(*MF.getFunction());
Gordon Henriksence224772008-01-07 01:30:38 +0000193 else
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000194 GFI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +0000195 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +0000196 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000197
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 FuncInfo->set(Fn, MF, EnableFastISel);
Dan Gohman7c3234c2008-08-27 23:52:12 +0000199 CurDAG->init(MF, getAnalysisToUpdate<MachineModuleInfo>());
200 SDL->init(GFI, *AA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000201
Dale Johannesen1532f3d2008-04-02 00:25:04 +0000202 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
203 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
204 // Mark landing pad.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000205 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +0000206
Dan Gohman7c3234c2008-08-27 23:52:12 +0000207 SelectAllBasicBlocks(Fn, MF);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000208
Evan Chengad2070c2007-02-10 02:43:39 +0000209 // Add function live-ins to entry block live-in set.
210 BasicBlock *EntryBB = &Fn.getEntryBlock();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000211 BB = FuncInfo->MBBMap[EntryBB];
Chris Lattner84bc5422007-12-31 04:13:23 +0000212 if (!RegInfo->livein_empty())
213 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
214 E = RegInfo->livein_end(); I != E; ++I)
Evan Chengad2070c2007-02-10 02:43:39 +0000215 BB->addLiveIn(I->first);
216
Duncan Sandsf4070822007-06-15 19:04:19 +0000217#ifndef NDEBUG
Dan Gohman7c3234c2008-08-27 23:52:12 +0000218 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sandsf4070822007-06-15 19:04:19 +0000219 "Not all catch info was assigned to a landing pad!");
220#endif
221
Dan Gohman7c3234c2008-08-27 23:52:12 +0000222 FuncInfo->clear();
223
Chris Lattner1c08c712005-01-07 07:47:53 +0000224 return true;
225}
226
Duncan Sandsf4070822007-06-15 19:04:19 +0000227static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
228 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000229 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000230 if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000231 // Apply the catch info to DestBB.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000232 AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]);
Duncan Sandsf4070822007-06-15 19:04:19 +0000233#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +0000234 if (!FLI.MBBMap[SrcBB]->isLandingPad())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000235 FLI.CatchInfoFound.insert(EHSel);
Duncan Sandsf4070822007-06-15 19:04:19 +0000236#endif
237 }
238}
239
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000240/// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and
241/// whether object offset >= 0.
242static bool
Dan Gohman475871a2008-07-27 21:46:04 +0000243IsFixedFrameObjectWithPosOffset(MachineFrameInfo * MFI, SDValue Op) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000244 if (!isa<FrameIndexSDNode>(Op)) return false;
245
246 FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op);
247 int FrameIdx = FrameIdxNode->getIndex();
248 return MFI->isFixedObjectIndex(FrameIdx) &&
249 MFI->getObjectOffset(FrameIdx) >= 0;
250}
251
252/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
253/// possibly be overwritten when lowering the outgoing arguments in a tail
254/// call. Currently the implementation of this call is very conservative and
255/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
256/// virtual registers would be overwritten by direct lowering.
Dan Gohman475871a2008-07-27 21:46:04 +0000257static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000258 MachineFrameInfo * MFI) {
259 RegisterSDNode * OpReg = NULL;
260 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
261 (Op.getOpcode()== ISD::CopyFromReg &&
262 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
263 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
264 (Op.getOpcode() == ISD::LOAD &&
265 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) ||
266 (Op.getOpcode() == ISD::MERGE_VALUES &&
Gabor Greif99a6cb92008-08-26 22:36:50 +0000267 Op.getOperand(Op.getResNo()).getOpcode() == ISD::LOAD &&
268 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.getResNo()).
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000269 getOperand(1))))
270 return true;
271 return false;
272}
273
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000274/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000275/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000276static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
277 TargetLowering& TLI) {
278 SDNode * Ret = NULL;
Dan Gohman475871a2008-07-27 21:46:04 +0000279 SDValue Terminator = DAG.getRoot();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000280
281 // Find RET node.
282 if (Terminator.getOpcode() == ISD::RET) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000283 Ret = Terminator.getNode();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000284 }
285
286 // Fix tail call attribute of CALL nodes.
287 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
Dan Gohman0e5f1302008-07-07 23:02:41 +0000288 BI = DAG.allnodes_end(); BI != BE; ) {
289 --BI;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000290 if (BI->getOpcode() == ISD::CALL) {
Dan Gohman475871a2008-07-27 21:46:04 +0000291 SDValue OpRet(Ret, 0);
292 SDValue OpCall(BI, 0);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000293 bool isMarkedTailCall =
294 cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0;
295 // If CALL node has tail call attribute set to true and the call is not
296 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000297 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000298 // must correctly identify tail call optimizable calls.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000299 if (!isMarkedTailCall) continue;
300 if (Ret==NULL ||
301 !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG)) {
302 // Not eligible. Mark CALL node as non tail call.
Dan Gohman475871a2008-07-27 21:46:04 +0000303 SmallVector<SDValue, 32> Ops;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000304 unsigned idx=0;
Gabor Greifba36cb52008-08-28 21:40:38 +0000305 for(SDNode::op_iterator I =OpCall.getNode()->op_begin(),
306 E = OpCall.getNode()->op_end(); I != E; I++, idx++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000307 if (idx!=3)
308 Ops.push_back(*I);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000309 else
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000310 Ops.push_back(DAG.getConstant(false, TLI.getPointerTy()));
311 }
312 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000313 } else {
314 // Look for tail call clobbered arguments. Emit a series of
315 // copyto/copyfrom virtual register nodes to protect them.
Dan Gohman475871a2008-07-27 21:46:04 +0000316 SmallVector<SDValue, 32> Ops;
317 SDValue Chain = OpCall.getOperand(0), InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000318 unsigned idx=0;
Gabor Greifba36cb52008-08-28 21:40:38 +0000319 for(SDNode::op_iterator I = OpCall.getNode()->op_begin(),
320 E = OpCall.getNode()->op_end(); I != E; I++, idx++) {
Dan Gohman475871a2008-07-27 21:46:04 +0000321 SDValue Arg = *I;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000322 if (idx > 4 && (idx % 2)) {
323 bool isByVal = cast<ARG_FLAGSSDNode>(OpCall.getOperand(idx+1))->
324 getArgFlags().isByVal();
325 MachineFunction &MF = DAG.getMachineFunction();
326 MachineFrameInfo *MFI = MF.getFrameInfo();
327 if (!isByVal &&
328 IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 MVT VT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000330 unsigned VReg = MF.getRegInfo().
331 createVirtualRegister(TLI.getRegClassFor(VT));
332 Chain = DAG.getCopyToReg(Chain, VReg, Arg, InFlag);
333 InFlag = Chain.getValue(1);
334 Arg = DAG.getCopyFromReg(Chain, VReg, VT, InFlag);
335 Chain = Arg.getValue(1);
336 InFlag = Arg.getValue(2);
337 }
338 }
339 Ops.push_back(Arg);
340 }
341 // Link in chain of CopyTo/CopyFromReg.
342 Ops[0] = Chain;
343 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000344 }
345 }
346 }
347}
348
Dan Gohmanf350b272008-08-23 02:25:05 +0000349void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
350 BasicBlock::iterator Begin,
Dan Gohman5edd3612008-08-28 20:28:56 +0000351 BasicBlock::iterator End) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000352 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000353
354 MachineModuleInfo *MMI = CurDAG->getMachineModuleInfo();
355
356 if (MMI && BB->isLandingPad()) {
357 // Add a label to mark the beginning of the landing pad. Deletion of the
358 // landing pad can thus be detected via the MachineModuleInfo.
359 unsigned LabelID = MMI->addLandingPad(BB);
360 CurDAG->setRoot(CurDAG->getLabel(ISD::EH_LABEL,
361 CurDAG->getEntryNode(), LabelID));
362
363 // Mark exception register as live in.
364 unsigned Reg = TLI.getExceptionAddressRegister();
365 if (Reg) BB->addLiveIn(Reg);
366
367 // Mark exception selector register as live in.
368 Reg = TLI.getExceptionSelectorRegister();
369 if (Reg) BB->addLiveIn(Reg);
370
371 // FIXME: Hack around an exception handling flaw (PR1508): the personality
372 // function and list of typeids logically belong to the invoke (or, if you
373 // like, the basic block containing the invoke), and need to be associated
374 // with it in the dwarf exception handling tables. Currently however the
375 // information is provided by an intrinsic (eh.selector) that can be moved
376 // to unexpected places by the optimizers: if the unwind edge is critical,
377 // then breaking it can result in the intrinsics being in the successor of
378 // the landing pad, not the landing pad itself. This results in exceptions
379 // not being caught because no typeids are associated with the invoke.
380 // This may not be the only way things can go wrong, but it is the only way
381 // we try to work around for the moment.
382 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
383
384 if (Br && Br->isUnconditional()) { // Critical edge?
385 BasicBlock::iterator I, E;
386 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000387 if (isa<EHSelectorInst>(I))
Dan Gohmanf350b272008-08-23 02:25:05 +0000388 break;
389
390 if (I == E)
391 // No catch info found - try to extract some from the successor.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000392 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
Dan Gohmanf350b272008-08-23 02:25:05 +0000393 }
394 }
395
396 // Lower all of the non-terminator instructions.
397 for (BasicBlock::iterator I = Begin; I != End; ++I)
398 if (!isa<TerminatorInst>(I))
Dan Gohman7c3234c2008-08-27 23:52:12 +0000399 SDL->visit(*I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000400
401 // Ensure that all instructions which are used outside of their defining
402 // blocks are available as virtual registers. Invoke is handled elsewhere.
403 for (BasicBlock::iterator I = Begin; I != End; ++I)
404 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000405 DenseMap<const Value*,unsigned>::iterator VMI =FuncInfo->ValueMap.find(I);
406 if (VMI != FuncInfo->ValueMap.end())
407 SDL->CopyValueToVirtualRegister(I, VMI->second);
Dan Gohmanf350b272008-08-23 02:25:05 +0000408 }
409
410 // Handle PHI nodes in successor blocks.
Dan Gohmand2ff6472008-09-02 20:17:56 +0000411 if (End == LLVMBB->end())
Dan Gohman7c3234c2008-08-27 23:52:12 +0000412 HandlePHINodesInSuccessorBlocks(LLVMBB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000413
Chris Lattnera651cf62005-01-17 19:43:36 +0000414 // Make sure the root of the DAG is up-to-date.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000415 CurDAG->setRoot(SDL->getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000416
417 // Check whether calls in this block are real tail calls. Fix up CALL nodes
418 // with correct tailcall attribute so that the target can rely on the tailcall
419 // attribute indicating whether the call is really eligible for tail call
420 // optimization.
Dan Gohmanf350b272008-08-23 02:25:05 +0000421 CheckDAGForTailCallsAndFixThem(*CurDAG, TLI);
422
423 // Final step, emit the lowered DAG as machine code.
424 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000425 SDL->clear();
Chris Lattner1c08c712005-01-07 07:47:53 +0000426}
427
Dan Gohmanf350b272008-08-23 02:25:05 +0000428void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattneread0d882008-06-17 06:09:18 +0000429 SmallPtrSet<SDNode*, 128> VisitedNodes;
430 SmallVector<SDNode*, 128> Worklist;
431
Gabor Greifba36cb52008-08-28 21:40:38 +0000432 Worklist.push_back(CurDAG->getRoot().getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000433
434 APInt Mask;
435 APInt KnownZero;
436 APInt KnownOne;
437
438 while (!Worklist.empty()) {
439 SDNode *N = Worklist.back();
440 Worklist.pop_back();
441
442 // If we've already seen this node, ignore it.
443 if (!VisitedNodes.insert(N))
444 continue;
445
446 // Otherwise, add all chain operands to the worklist.
447 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
448 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greifba36cb52008-08-28 21:40:38 +0000449 Worklist.push_back(N->getOperand(i).getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000450
451 // If this is a CopyToReg with a vreg dest, process it.
452 if (N->getOpcode() != ISD::CopyToReg)
453 continue;
454
455 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
456 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
457 continue;
458
459 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +0000460 SDValue Src = N->getOperand(2);
Chris Lattneread0d882008-06-17 06:09:18 +0000461 MVT SrcVT = Src.getValueType();
462 if (!SrcVT.isInteger() || SrcVT.isVector())
463 continue;
464
Dan Gohmanf350b272008-08-23 02:25:05 +0000465 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattneread0d882008-06-17 06:09:18 +0000466 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmanf350b272008-08-23 02:25:05 +0000467 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Chris Lattneread0d882008-06-17 06:09:18 +0000468
469 // Only install this information if it tells us something.
470 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
471 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf350b272008-08-23 02:25:05 +0000472 FunctionLoweringInfo &FLI = CurDAG->getFunctionLoweringInfo();
Chris Lattneread0d882008-06-17 06:09:18 +0000473 if (DestReg >= FLI.LiveOutRegInfo.size())
474 FLI.LiveOutRegInfo.resize(DestReg+1);
475 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg];
476 LOI.NumSignBits = NumSignBits;
477 LOI.KnownOne = NumSignBits;
478 LOI.KnownZero = NumSignBits;
479 }
480 }
481}
482
Dan Gohmanf350b272008-08-23 02:25:05 +0000483void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman462dc7f2008-07-21 20:00:07 +0000484 std::string GroupName;
485 if (TimePassesIsEnabled)
486 GroupName = "Instruction Selection and Scheduling";
487 std::string BlockName;
488 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
489 ViewDAGCombine2 || ViewISelDAGs || ViewSchedDAGs || ViewSUnitDAGs)
Dan Gohmanf350b272008-08-23 02:25:05 +0000490 BlockName = CurDAG->getMachineFunction().getFunction()->getName() + ':' +
Dan Gohman462dc7f2008-07-21 20:00:07 +0000491 BB->getBasicBlock()->getName();
492
493 DOUT << "Initial selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000494 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000495
Dan Gohmanf350b272008-08-23 02:25:05 +0000496 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +0000497
Chris Lattneraf21d552005-10-10 16:47:10 +0000498 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000499 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000500 NamedRegionTimer T("DAG Combining 1", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000501 CurDAG->Combine(false, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000502 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000503 CurDAG->Combine(false, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000504 }
Nate Begeman2300f552005-09-07 00:15:36 +0000505
Dan Gohman417e11b2007-10-08 15:12:17 +0000506 DOUT << "Optimized lowered selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000507 DEBUG(CurDAG->dump());
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000508
Chris Lattner1c08c712005-01-07 07:47:53 +0000509 // Second step, hack on the DAG until it only uses operations and types that
510 // the target supports.
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000511 if (EnableLegalizeTypes) {// Enable this some day.
Dan Gohmanf350b272008-08-23 02:25:05 +0000512 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
513 BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000514
515 if (TimePassesIsEnabled) {
516 NamedRegionTimer T("Type Legalization", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000517 CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000518 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000519 CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000520 }
521
522 DOUT << "Type-legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000523 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000524
Chris Lattner70587ea2008-07-10 23:37:50 +0000525 // TODO: enable a dag combine pass here.
526 }
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000527
Dan Gohmanf350b272008-08-23 02:25:05 +0000528 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000529
Evan Chengebffb662008-07-01 17:59:20 +0000530 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000531 NamedRegionTimer T("DAG Legalization", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000532 CurDAG->Legalize();
Evan Chengebffb662008-07-01 17:59:20 +0000533 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000534 CurDAG->Legalize();
Evan Chengebffb662008-07-01 17:59:20 +0000535 }
Nate Begemanf15485a2006-03-27 01:32:24 +0000536
Bill Wendling832171c2006-12-07 20:04:42 +0000537 DOUT << "Legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000538 DEBUG(CurDAG->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000539
Dan Gohmanf350b272008-08-23 02:25:05 +0000540 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000541
Chris Lattneraf21d552005-10-10 16:47:10 +0000542 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000543 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000544 NamedRegionTimer T("DAG Combining 2", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000545 CurDAG->Combine(true, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000546 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000547 CurDAG->Combine(true, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000548 }
Nate Begeman2300f552005-09-07 00:15:36 +0000549
Dan Gohman417e11b2007-10-08 15:12:17 +0000550 DOUT << "Optimized legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000551 DEBUG(CurDAG->dump());
Dan Gohman417e11b2007-10-08 15:12:17 +0000552
Dan Gohmanf350b272008-08-23 02:25:05 +0000553 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Chris Lattneread0d882008-06-17 06:09:18 +0000554
Dan Gohman925a7e82008-08-13 19:47:40 +0000555 if (!Fast && EnableValueProp)
Dan Gohmanf350b272008-08-23 02:25:05 +0000556 ComputeLiveOutVRegInfo();
Evan Cheng552c4a82006-04-28 02:09:19 +0000557
Chris Lattnera33ef482005-03-30 01:10:47 +0000558 // Third, instruction select all of the operations to machine code, adding the
559 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +0000560 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000561 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000562 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000563 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000564 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000565 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000566
Dan Gohman462dc7f2008-07-21 20:00:07 +0000567 DOUT << "Selected selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000568 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000569
Dan Gohmanf350b272008-08-23 02:25:05 +0000570 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000571
Dan Gohman5e843682008-07-14 18:19:29 +0000572 // Schedule machine code.
573 ScheduleDAG *Scheduler;
574 if (TimePassesIsEnabled) {
575 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000576 Scheduler = Schedule();
Dan Gohman5e843682008-07-14 18:19:29 +0000577 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000578 Scheduler = Schedule();
Dan Gohman5e843682008-07-14 18:19:29 +0000579 }
580
Dan Gohman462dc7f2008-07-21 20:00:07 +0000581 if (ViewSUnitDAGs) Scheduler->viewGraph();
582
Evan Chengdb8d56b2008-06-30 20:45:06 +0000583 // Emit machine code to BB. This can change 'BB' to the last block being
584 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +0000585 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000586 NamedRegionTimer T("Instruction Creation", GroupName);
587 BB = Scheduler->EmitSchedule();
Evan Chengebffb662008-07-01 17:59:20 +0000588 } else {
Dan Gohman5e843682008-07-14 18:19:29 +0000589 BB = Scheduler->EmitSchedule();
590 }
591
592 // Free the scheduler state.
593 if (TimePassesIsEnabled) {
594 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
595 delete Scheduler;
596 } else {
597 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +0000598 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000599
Bill Wendling832171c2006-12-07 20:04:42 +0000600 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000601 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000602}
Chris Lattner1c08c712005-01-07 07:47:53 +0000603
Dan Gohman7c3234c2008-08-27 23:52:12 +0000604void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn, MachineFunction &MF) {
Evan Cheng39fd6e82008-08-07 00:43:25 +0000605 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
606 BasicBlock *LLVMBB = &*I;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000607 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmanf350b272008-08-23 02:25:05 +0000608
609 BasicBlock::iterator Begin = LLVMBB->begin();
610 BasicBlock::iterator End = LLVMBB->end();
Dan Gohman5edd3612008-08-28 20:28:56 +0000611
612 // Lower any arguments needed in this block if this is the entry block.
613 if (LLVMBB == &Fn.getEntryBlock())
614 LowerArguments(LLVMBB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000615
616 // Before doing SelectionDAG ISel, see if FastISel has been requested.
617 // FastISel doesn't support EH landing pads, which require special handling.
618 if (EnableFastISel && !BB->isLandingPad()) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000619 if (FastISel *F = TLI.createFastISel(*FuncInfo->MF)) {
Dan Gohman5edd3612008-08-28 20:28:56 +0000620 // Emit code for any incoming arguments. This must happen before
621 // beginning FastISel on the entry block.
622 if (LLVMBB == &Fn.getEntryBlock()) {
623 CurDAG->setRoot(SDL->getControlRoot());
624 CodeGenAndEmitDAG();
625 SDL->clear();
626 }
627 // Do FastISel on as many instructions as possible.
Dan Gohmanf350b272008-08-23 02:25:05 +0000628 while (Begin != End) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000629 Begin = F->SelectInstructions(Begin, End, FuncInfo->ValueMap,
630 FuncInfo->MBBMap, BB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000631
Dan Gohman99b21822008-08-28 23:21:34 +0000632 // If the "fast" selector selected the entire block, we're done.
Dan Gohmanf350b272008-08-23 02:25:05 +0000633 if (Begin == End)
Dan Gohmanf350b272008-08-23 02:25:05 +0000634 break;
635
Dan Gohman99b21822008-08-28 23:21:34 +0000636 // Next, try calling the target to attempt to handle the instruction.
637 if (F->TargetSelectInstruction(Begin, FuncInfo->ValueMap,
Evan Chengf45261f2008-09-03 06:43:41 +0000638 FuncInfo->MBBMap, BB)) {
639 ++Begin;
Dan Gohman99b21822008-08-28 23:21:34 +0000640 continue;
Evan Chengf45261f2008-09-03 06:43:41 +0000641 }
Dan Gohman99b21822008-08-28 23:21:34 +0000642
Dan Gohmanf350b272008-08-23 02:25:05 +0000643 // Handle certain instructions as single-LLVM-Instruction blocks.
644 if (isa<CallInst>(Begin) || isa<LoadInst>(Begin) ||
645 isa<StoreInst>(Begin)) {
646 if (Begin->getType() != Type::VoidTy) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000647 unsigned &R = FuncInfo->ValueMap[Begin];
Dan Gohmanf350b272008-08-23 02:25:05 +0000648 if (!R)
Dan Gohman7c3234c2008-08-27 23:52:12 +0000649 R = FuncInfo->CreateRegForValue(Begin);
Dan Gohmanf350b272008-08-23 02:25:05 +0000650 }
651
Dan Gohman5edd3612008-08-28 20:28:56 +0000652 SelectBasicBlock(LLVMBB, Begin, next(Begin));
Dan Gohmanf350b272008-08-23 02:25:05 +0000653 ++Begin;
Dan Gohmanf350b272008-08-23 02:25:05 +0000654 continue;
655 }
656
657 if (!DisableFastISelAbort &&
658 // For now, don't abort on non-conditional-branch terminators.
659 (!isa<TerminatorInst>(Begin) ||
660 (isa<BranchInst>(Begin) &&
661 cast<BranchInst>(Begin)->isUnconditional()))) {
662 // The "fast" selector couldn't handle something and bailed.
663 // For the purpose of debugging, just abort.
664#ifndef NDEBUG
Dan Gohman99b21822008-08-28 23:21:34 +0000665 Begin->dump();
Dan Gohmanf350b272008-08-23 02:25:05 +0000666#endif
667 assert(0 && "FastISel didn't select the entire block");
668 }
669 break;
670 }
671 delete F;
672 }
673 }
674
Dan Gohmand2ff6472008-09-02 20:17:56 +0000675 // Run SelectionDAG instruction selection on the remainder of the block
676 // not handled by FastISel. If FastISel is not run, this is the entire
677 // block. If FastISel is run and happens to handle all of the
678 // LLVM Instructions in the block, [Begin,End) will be an empty range,
679 // but we still need to run this so that
680 // HandlePHINodesInSuccessorBlocks is called and any resulting code
681 // is emitted.
682 SelectBasicBlock(LLVMBB, Begin, End);
Dan Gohmanf350b272008-08-23 02:25:05 +0000683
Dan Gohman7c3234c2008-08-27 23:52:12 +0000684 FinishBasicBlock();
Evan Cheng39fd6e82008-08-07 00:43:25 +0000685 }
Dan Gohman0e5f1302008-07-07 23:02:41 +0000686}
687
Dan Gohmanfed90b62008-07-28 21:51:04 +0000688void
Dan Gohman7c3234c2008-08-27 23:52:12 +0000689SelectionDAGISel::FinishBasicBlock() {
Dan Gohmanf350b272008-08-23 02:25:05 +0000690
691 // Perform target specific isel post processing.
692 InstructionSelectPostProcessing();
Nate Begemanf15485a2006-03-27 01:32:24 +0000693
Dan Gohmanf350b272008-08-23 02:25:05 +0000694 DOUT << "Target-post-processed machine code:\n";
695 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000696
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000697 DOUT << "Total amount of phi nodes to update: "
Dan Gohman7c3234c2008-08-27 23:52:12 +0000698 << SDL->PHINodesToUpdate.size() << "\n";
699 DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i)
700 DOUT << "Node " << i << " : (" << SDL->PHINodesToUpdate[i].first
701 << ", " << SDL->PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +0000702
Chris Lattnera33ef482005-03-30 01:10:47 +0000703 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +0000704 // PHI nodes in successors.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000705 if (SDL->SwitchCases.empty() &&
706 SDL->JTCases.empty() &&
707 SDL->BitTestCases.empty()) {
708 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
709 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Nate Begemanf15485a2006-03-27 01:32:24 +0000710 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
711 "This is not a machine PHI node that we are updating!");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000712 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000713 false));
714 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +0000715 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000716 SDL->PHINodesToUpdate.clear();
Nate Begemanf15485a2006-03-27 01:32:24 +0000717 return;
Chris Lattner1c08c712005-01-07 07:47:53 +0000718 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000719
Dan Gohman7c3234c2008-08-27 23:52:12 +0000720 for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000721 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000722 if (!SDL->BitTestCases[i].Emitted) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000723 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000724 BB = SDL->BitTestCases[i].Parent;
725 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000726 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000727 SDL->visitBitTestHeader(SDL->BitTestCases[i]);
728 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000729 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000730 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000731 }
732
Dan Gohman7c3234c2008-08-27 23:52:12 +0000733 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000734 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000735 BB = SDL->BitTestCases[i].Cases[j].ThisBB;
736 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000737 // Emit the code
738 if (j+1 != ej)
Dan Gohman7c3234c2008-08-27 23:52:12 +0000739 SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB,
740 SDL->BitTestCases[i].Reg,
741 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000742 else
Dan Gohman7c3234c2008-08-27 23:52:12 +0000743 SDL->visitBitTestCase(SDL->BitTestCases[i].Default,
744 SDL->BitTestCases[i].Reg,
745 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000746
747
Dan Gohman7c3234c2008-08-27 23:52:12 +0000748 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000749 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000750 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000751 }
752
753 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000754 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
755 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000756 MachineBasicBlock *PHIBB = PHI->getParent();
757 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
758 "This is not a machine PHI node that we are updating!");
759 // This is "default" BB. We have two jumps to it. From "header" BB and
760 // from last "case" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000761 if (PHIBB == SDL->BitTestCases[i].Default) {
762 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000763 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000764 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent));
765 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000766 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000767 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases.
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000768 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000769 }
770 // One of "cases" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000771 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size();
772 j != ej; ++j) {
773 MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000774 if (cBB->succ_end() !=
775 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000776 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000777 false));
778 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000779 }
780 }
781 }
782 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000783 SDL->BitTestCases.clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000784
Nate Begeman9453eea2006-04-23 06:26:20 +0000785 // If the JumpTable record is filled in, then we need to emit a jump table.
786 // Updating the PHI nodes is tricky in this case, since we need to determine
787 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman7c3234c2008-08-27 23:52:12 +0000788 for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000789 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000790 if (!SDL->JTCases[i].first.Emitted) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000791 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000792 BB = SDL->JTCases[i].first.HeaderBB;
793 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000794 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000795 SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first);
796 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000797 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000798 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000799 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000800
Nate Begeman37efe672006-04-22 18:53:45 +0000801 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000802 BB = SDL->JTCases[i].second.MBB;
803 SDL->setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +0000804 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000805 SDL->visitJumpTable(SDL->JTCases[i].second);
806 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000807 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000808 SDL->clear();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000809
Nate Begeman37efe672006-04-22 18:53:45 +0000810 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000811 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
812 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Nate Begeman37efe672006-04-22 18:53:45 +0000813 MachineBasicBlock *PHIBB = PHI->getParent();
814 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
815 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000816 // "default" BB. We can go there only from header BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000817 if (PHIBB == SDL->JTCases[i].second.Default) {
818 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000819 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000820 PHI->addOperand(MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +0000821 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000822 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +0000823 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000824 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000825 false));
826 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +0000827 }
828 }
Nate Begeman37efe672006-04-22 18:53:45 +0000829 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000830 SDL->JTCases.clear();
Nate Begeman37efe672006-04-22 18:53:45 +0000831
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000832 // If the switch block involved a branch to one of the actual successors, we
833 // need to update PHI nodes in that block.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000834 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
835 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000836 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
837 "This is not a machine PHI node that we are updating!");
838 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000839 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000840 false));
841 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000842 }
843 }
844
Nate Begemanf15485a2006-03-27 01:32:24 +0000845 // If we generated any switch lowering information, build and codegen any
846 // additional DAGs necessary.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000847 for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +0000848 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000849 BB = SDL->SwitchCases[i].ThisBB;
850 SDL->setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000851
Nate Begemanf15485a2006-03-27 01:32:24 +0000852 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000853 SDL->visitSwitchCase(SDL->SwitchCases[i]);
854 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000855 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000856 SDL->clear();
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000857
858 // Handle any PHI nodes in successors of this chunk, as if we were coming
859 // from the original BB before switch expansion. Note that PHI nodes can
860 // occur multiple times in PHINodesToUpdate. We have to be very careful to
861 // handle them the right number of times.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000862 while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000863 for (MachineBasicBlock::iterator Phi = BB->begin();
864 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
865 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
866 for (unsigned pn = 0; ; ++pn) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000867 assert(pn != SDL->PHINodesToUpdate.size() &&
868 "Didn't find PHI entry!");
869 if (SDL->PHINodesToUpdate[pn].first == Phi) {
870 Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn].
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000871 second, false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000872 Phi->addOperand(MachineOperand::CreateMBB(SDL->SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000873 break;
874 }
875 }
Nate Begemanf15485a2006-03-27 01:32:24 +0000876 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000877
878 // Don't process RHS if same block as LHS.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000879 if (BB == SDL->SwitchCases[i].FalseBB)
880 SDL->SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000881
882 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000883 SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB;
884 SDL->SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +0000885 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000886 assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +0000887 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000888 SDL->SwitchCases.clear();
889
890 SDL->PHINodesToUpdate.clear();
Chris Lattner1c08c712005-01-07 07:47:53 +0000891}
Evan Chenga9c20912006-01-21 02:32:06 +0000892
Jim Laskey13ec7022006-08-01 14:21:23 +0000893
Dan Gohman5e843682008-07-14 18:19:29 +0000894/// Schedule - Pick a safe ordering for instructions for each
Evan Chenga9c20912006-01-21 02:32:06 +0000895/// target node in the graph.
Dan Gohman5e843682008-07-14 18:19:29 +0000896///
Dan Gohmanf350b272008-08-23 02:25:05 +0000897ScheduleDAG *SelectionDAGISel::Schedule() {
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000898 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +0000899
900 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000901 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +0000902 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +0000903 }
Jim Laskey13ec7022006-08-01 14:21:23 +0000904
Dan Gohmanf350b272008-08-23 02:25:05 +0000905 ScheduleDAG *Scheduler = Ctor(this, CurDAG, BB, Fast);
Dan Gohman5e843682008-07-14 18:19:29 +0000906 Scheduler->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +0000907
Dan Gohman5e843682008-07-14 18:19:29 +0000908 return Scheduler;
Evan Chenga9c20912006-01-21 02:32:06 +0000909}
Chris Lattner0e43f2b2006-02-24 02:13:54 +0000910
Chris Lattner03fc53c2006-03-06 00:22:00 +0000911
Jim Laskey9ff542f2006-08-01 18:29:48 +0000912HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
913 return new HazardRecognizer();
914}
915
Chris Lattner75548062006-10-11 03:58:02 +0000916//===----------------------------------------------------------------------===//
917// Helper functions used by the generated instruction selector.
918//===----------------------------------------------------------------------===//
919// Calls to these methods are generated by tblgen.
920
921/// CheckAndMask - The isel is trying to match something like (and X, 255). If
922/// the dag combiner simplified the 255, we still want to match. RHS is the
923/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
924/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +0000925bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +0000926 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +0000927 const APInt &ActualMask = RHS->getAPIntValue();
928 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +0000929
930 // If the actual mask exactly matches, success!
931 if (ActualMask == DesiredMask)
932 return true;
933
934 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +0000935 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +0000936 return false;
937
938 // Otherwise, the DAG Combiner may have proven that the value coming in is
939 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +0000940 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +0000941 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +0000942 return true;
943
944 // TODO: check to see if missing bits are just not demanded.
945
946 // Otherwise, this pattern doesn't match.
947 return false;
948}
949
950/// CheckOrMask - The isel is trying to match something like (or X, 255). If
951/// the dag combiner simplified the 255, we still want to match. RHS is the
952/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
953/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +0000954bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +0000955 int64_t DesiredMaskS) const {
956 const APInt &ActualMask = RHS->getAPIntValue();
957 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +0000958
959 // If the actual mask exactly matches, success!
960 if (ActualMask == DesiredMask)
961 return true;
962
963 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +0000964 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +0000965 return false;
966
967 // Otherwise, the DAG Combiner may have proven that the value coming in is
968 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +0000969 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +0000970
Dan Gohman2e68b6f2008-02-25 21:11:39 +0000971 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000972 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +0000973
974 // If all the missing bits in the or are already known to be set, match!
975 if ((NeededMask & KnownOne) == NeededMask)
976 return true;
977
978 // TODO: check to see if missing bits are just not demanded.
979
980 // Otherwise, this pattern doesn't match.
981 return false;
982}
983
Jim Laskey9ff542f2006-08-01 18:29:48 +0000984
Chris Lattner0e43f2b2006-02-24 02:13:54 +0000985/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
986/// by tblgen. Others should not call it.
987void SelectionDAGISel::
Dan Gohmanf350b272008-08-23 02:25:05 +0000988SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman475871a2008-07-27 21:46:04 +0000989 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +0000990 std::swap(InOps, Ops);
991
992 Ops.push_back(InOps[0]); // input chain.
993 Ops.push_back(InOps[1]); // input asm string.
994
Chris Lattner0e43f2b2006-02-24 02:13:54 +0000995 unsigned i = 2, e = InOps.size();
996 if (InOps[e-1].getValueType() == MVT::Flag)
997 --e; // Don't process a flag operand if it is here.
998
999 while (i != e) {
1000 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
1001 if ((Flags & 7) != 4 /*MEM*/) {
1002 // Just skip over this operand, copying the operands verbatim.
1003 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
1004 i += (Flags >> 3) + 1;
1005 } else {
1006 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
1007 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00001008 std::vector<SDValue> SelOps;
Dan Gohmanf350b272008-08-23 02:25:05 +00001009 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Bill Wendling832171c2006-12-07 20:04:42 +00001010 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001011 exit(1);
1012 }
1013
1014 // Add this to the output node.
Dan Gohmanf350b272008-08-23 02:25:05 +00001015 MVT IntPtrTy = CurDAG->getTargetLoweringInfo().getPointerTy();
1016 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
1017 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001018 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1019 i += 2;
1020 }
1021 }
1022
1023 // Add the flag input back if present.
1024 if (e != InOps.size())
1025 Ops.push_back(InOps.back());
1026}
Devang Patel794fd752007-05-01 21:15:47 +00001027
Devang Patel19974732007-05-03 01:11:54 +00001028char SelectionDAGISel::ID = 0;