blob: 748ad3f2879684a66be11ec8b7de8360aa277658 [file] [log] [blame]
Chris Lattner3e928bb2005-01-07 07:47:09 +00001//===-- LegalizeDAG.cpp - Implement SelectionDAG::Legalize ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SelectionDAG::Legalize method.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/CodeGen/SelectionDAG.h"
15#include "llvm/CodeGen/MachineConstantPool.h"
16#include "llvm/CodeGen/MachineFunction.h"
17#include "llvm/Target/TargetLowering.h"
18#include "llvm/Constants.h"
19#include <iostream>
20using namespace llvm;
21
22//===----------------------------------------------------------------------===//
23/// SelectionDAGLegalize - This takes an arbitrary SelectionDAG as input and
24/// hacks on it until the target machine can handle it. This involves
25/// eliminating value sizes the machine cannot handle (promoting small sizes to
26/// large sizes or splitting up large values into small values) as well as
27/// eliminating operations the machine cannot handle.
28///
29/// This code also does a small amount of optimization and recognition of idioms
30/// as part of its processing. For example, if a target does not support a
31/// 'setcc' instruction efficiently, but does support 'brcc' instruction, this
32/// will attempt merge setcc and brc instructions into brcc's.
33///
34namespace {
35class SelectionDAGLegalize {
36 TargetLowering &TLI;
37 SelectionDAG &DAG;
38
39 /// LegalizeAction - This enum indicates what action we should take for each
40 /// value type the can occur in the program.
41 enum LegalizeAction {
42 Legal, // The target natively supports this value type.
43 Promote, // This should be promoted to the next larger type.
44 Expand, // This integer type should be broken into smaller pieces.
45 };
46
47 /// TransformToType - For any value types we are promoting or expanding, this
48 /// contains the value type that we are changing to. For Expanded types, this
49 /// contains one step of the expand (e.g. i64 -> i32), even if there are
50 /// multiple steps required (e.g. i64 -> i16)
51 MVT::ValueType TransformToType[MVT::LAST_VALUETYPE];
52
53 /// ValueTypeActions - This is a bitvector that contains two bits for each
54 /// value type, where the two bits correspond to the LegalizeAction enum.
55 /// This can be queried with "getTypeAction(VT)".
56 unsigned ValueTypeActions;
57
58 /// NeedsAnotherIteration - This is set when we expand a large integer
59 /// operation into smaller integer operations, but the smaller operations are
60 /// not set. This occurs only rarely in practice, for targets that don't have
61 /// 32-bit or larger integer registers.
62 bool NeedsAnotherIteration;
63
64 /// LegalizedNodes - For nodes that are of legal width, and that have more
65 /// than one use, this map indicates what regularized operand to use. This
66 /// allows us to avoid legalizing the same thing more than once.
67 std::map<SDOperand, SDOperand> LegalizedNodes;
68
69 /// ExpandedNodes - For nodes that need to be expanded, and which have more
70 /// than one use, this map indicates which which operands are the expanded
71 /// version of the input. This allows us to avoid expanding the same node
72 /// more than once.
73 std::map<SDOperand, std::pair<SDOperand, SDOperand> > ExpandedNodes;
74
75 /// setValueTypeAction - Set the action for a particular value type. This
76 /// assumes an action has not already been set for this value type.
77 void setValueTypeAction(MVT::ValueType VT, LegalizeAction A) {
78 ValueTypeActions |= A << (VT*2);
79 if (A == Promote) {
80 MVT::ValueType PromoteTo;
81 if (VT == MVT::f32)
82 PromoteTo = MVT::f64;
83 else {
84 unsigned LargerReg = VT+1;
85 while (!TLI.hasNativeSupportFor((MVT::ValueType)LargerReg)) {
86 ++LargerReg;
87 assert(MVT::isInteger((MVT::ValueType)LargerReg) &&
88 "Nothing to promote to??");
89 }
90 PromoteTo = (MVT::ValueType)LargerReg;
91 }
92
93 assert(MVT::isInteger(VT) == MVT::isInteger(PromoteTo) &&
94 MVT::isFloatingPoint(VT) == MVT::isFloatingPoint(PromoteTo) &&
95 "Can only promote from int->int or fp->fp!");
96 assert(VT < PromoteTo && "Must promote to a larger type!");
97 TransformToType[VT] = PromoteTo;
98 } else if (A == Expand) {
99 assert(MVT::isInteger(VT) && VT > MVT::i8 &&
100 "Cannot expand this type: target must support SOME integer reg!");
101 // Expand to the next smaller integer type!
102 TransformToType[VT] = (MVT::ValueType)(VT-1);
103 }
104 }
105
106public:
107
108 SelectionDAGLegalize(TargetLowering &TLI, SelectionDAG &DAG);
109
110 /// Run - While there is still lowering to do, perform a pass over the DAG.
111 /// Most regularization can be done in a single pass, but targets that require
112 /// large values to be split into registers multiple times (e.g. i64 -> 4x
113 /// i16) require iteration for these values (the first iteration will demote
114 /// to i32, the second will demote to i16).
115 void Run() {
116 do {
117 NeedsAnotherIteration = false;
118 LegalizeDAG();
119 } while (NeedsAnotherIteration);
120 }
121
122 /// getTypeAction - Return how we should legalize values of this type, either
123 /// it is already legal or we need to expand it into multiple registers of
124 /// smaller integer type, or we need to promote it to a larger type.
125 LegalizeAction getTypeAction(MVT::ValueType VT) const {
126 return (LegalizeAction)((ValueTypeActions >> (2*VT)) & 3);
127 }
128
129 /// isTypeLegal - Return true if this type is legal on this target.
130 ///
131 bool isTypeLegal(MVT::ValueType VT) const {
132 return getTypeAction(VT) == Legal;
133 }
134
135private:
136 void LegalizeDAG();
137
138 SDOperand LegalizeOp(SDOperand O);
139 void ExpandOp(SDOperand O, SDOperand &Lo, SDOperand &Hi);
140
141 SDOperand getIntPtrConstant(uint64_t Val) {
142 return DAG.getConstant(Val, TLI.getPointerTy());
143 }
144};
145}
146
147
148SelectionDAGLegalize::SelectionDAGLegalize(TargetLowering &tli,
149 SelectionDAG &dag)
150 : TLI(tli), DAG(dag), ValueTypeActions(0) {
151
152 assert(MVT::LAST_VALUETYPE <= 16 &&
153 "Too many value types for ValueTypeActions to hold!");
154
155 // Inspect all of the ValueType's possible, deciding how to process them.
156 for (unsigned IntReg = MVT::i1; IntReg <= MVT::i128; ++IntReg)
157 // If TLI says we are expanding this type, expand it!
158 if (TLI.getNumElements((MVT::ValueType)IntReg) != 1)
159 setValueTypeAction((MVT::ValueType)IntReg, Expand);
160 else if (!TLI.hasNativeSupportFor((MVT::ValueType)IntReg))
161 // Otherwise, if we don't have native support, we must promote to a
162 // larger type.
163 setValueTypeAction((MVT::ValueType)IntReg, Promote);
164
165 // If the target does not have native support for F32, promote it to F64.
166 if (!TLI.hasNativeSupportFor(MVT::f32))
167 setValueTypeAction(MVT::f32, Promote);
168}
169
170
171void SelectionDAGLegalize::LegalizeDAG() {
172 SDOperand OldRoot = DAG.getRoot();
173 SDOperand NewRoot = LegalizeOp(OldRoot);
174 DAG.setRoot(NewRoot);
175
176 ExpandedNodes.clear();
177 LegalizedNodes.clear();
178
179 // Remove dead nodes now.
180 if (OldRoot != NewRoot)
181 // Delete all of these efficiently first.
182 ;
183
184 // Then scan AllNodes.
185}
186
187SDOperand SelectionDAGLegalize::LegalizeOp(SDOperand Op) {
188 // If this operation defines any values that cannot be represented in a
189 // register on this target, make sure to expand it.
190 if (Op.Val->getNumValues() == 1) {// Fast path == assertion only
191 assert(getTypeAction(Op.Val->getValueType(0)) == Legal &&
192 "For a single use value, caller should check for legality!");
193 } else {
194 for (unsigned i = 0, e = Op.Val->getNumValues(); i != e; ++i)
195 switch (getTypeAction(Op.Val->getValueType(i))) {
196 case Legal: break; // Nothing to do.
197 case Expand: {
198 SDOperand T1, T2;
199 ExpandOp(Op.getValue(i), T1, T2);
200 assert(LegalizedNodes.count(Op) &&
201 "Expansion didn't add legal operands!");
202 return LegalizedNodes[Op];
203 }
204 case Promote:
205 // FIXME: Implement promotion!
206 assert(0 && "Promotion not implemented at all yet!");
207 }
208 }
209
210 // If there is more than one use of this, see if we already legalized it.
211 // There is no use remembering values that only have a single use, as the map
212 // entries will never be reused.
213 if (!Op.Val->hasOneUse()) {
214 std::map<SDOperand, SDOperand>::iterator I = LegalizedNodes.find(Op);
215 if (I != LegalizedNodes.end()) return I->second;
216 }
217
218 SDOperand Tmp1, Tmp2;
219
220 SDOperand Result = Op;
221 SDNode *Node = Op.Val;
222 LegalizeAction Action;
223
224 switch (Node->getOpcode()) {
225 default:
226 std::cerr << "NODE: "; Node->dump(); std::cerr << "\n";
227 assert(0 && "Do not know how to legalize this operator!");
228 abort();
229 case ISD::EntryToken:
230 case ISD::FrameIndex:
231 case ISD::GlobalAddress:
232 case ISD::ConstantPool:
233 case ISD::CopyFromReg: // Nothing to do.
234 assert(getTypeAction(Node->getValueType(0)) == Legal &&
235 "This must be legal!");
236 break;
237 case ISD::Constant:
238 // We know we don't need to expand constants here, constants only have one
239 // value and we check that it is fine above.
240
241 // FIXME: Maybe we should handle things like targets that don't support full
242 // 32-bit immediates?
243 break;
244 case ISD::ConstantFP: {
245 // Spill FP immediates to the constant pool if the target cannot directly
246 // codegen them. Targets often have some immediate values that can be
247 // efficiently generated into an FP register without a load. We explicitly
248 // leave these constants as ConstantFP nodes for the target to deal with.
249
250 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Node);
251
252 // Check to see if this FP immediate is already legal.
253 bool isLegal = false;
254 for (TargetLowering::legal_fpimm_iterator I = TLI.legal_fpimm_begin(),
255 E = TLI.legal_fpimm_end(); I != E; ++I)
256 if (CFP->isExactlyValue(*I)) {
257 isLegal = true;
258 break;
259 }
260
261 if (!isLegal) {
262 // Otherwise we need to spill the constant to memory.
263 MachineConstantPool *CP = DAG.getMachineFunction().getConstantPool();
264
265 bool Extend = false;
266
267 // If a FP immediate is precise when represented as a float, we put it
268 // into the constant pool as a float, even if it's is statically typed
269 // as a double.
270 MVT::ValueType VT = CFP->getValueType(0);
271 bool isDouble = VT == MVT::f64;
272 ConstantFP *LLVMC = ConstantFP::get(isDouble ? Type::DoubleTy :
273 Type::FloatTy, CFP->getValue());
274 if (isDouble && CFP->isExactlyValue((float)CFP->getValue())) {
275 LLVMC = cast<ConstantFP>(ConstantExpr::getCast(LLVMC, Type::FloatTy));
276 VT = MVT::f32;
277 Extend = true;
278 }
279
280 SDOperand CPIdx = DAG.getConstantPool(CP->getConstantPoolIndex(LLVMC),
281 TLI.getPointerTy());
282 Result = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx);
283
284 if (Extend) Result = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Result);
285 }
286 break;
287 }
288 case ISD::ADJCALLSTACKDOWN:
289 case ISD::ADJCALLSTACKUP:
290 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
291 // There is no need to legalize the size argument (Operand #1)
292 if (Tmp1 != Node->getOperand(0))
293 Result = DAG.getNode(Node->getOpcode(), MVT::Other, Tmp1,
294 Node->getOperand(1));
295 break;
296 case ISD::CALL:
297 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
298 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the callee.
299 if (Tmp2 != Node->getOperand(0) || Tmp2 != Node->getOperand(1)) {
300 std::vector<MVT::ValueType> RetTyVTs;
301 RetTyVTs.reserve(Node->getNumValues());
302 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
303 RetTyVTs.push_back(Node->getValueType(0));
304 Result = SDOperand(DAG.getCall(RetTyVTs, Tmp1, Tmp2), Op.ResNo);
305 }
306 break;
307
308 case ISD::LOAD:
309 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
310 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the pointer.
311 if (Tmp1 != Node->getOperand(0) ||
312 Tmp2 != Node->getOperand(1))
313 Result = DAG.getLoad(Node->getValueType(0), Tmp1, Tmp2);
314 break;
315
316 case ISD::EXTRACT_ELEMENT:
317 // Get both the low and high parts.
318 ExpandOp(Node->getOperand(0), Tmp1, Tmp2);
319 if (cast<ConstantSDNode>(Node->getOperand(1))->getValue())
320 Result = Tmp2; // 1 -> Hi
321 else
322 Result = Tmp1; // 0 -> Lo
323 break;
324
325 case ISD::CopyToReg:
326 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
327
328 switch (getTypeAction(Node->getOperand(1).getValueType())) {
329 case Legal:
330 // Legalize the incoming value (must be legal).
331 Tmp2 = LegalizeOp(Node->getOperand(1));
332 if (Tmp1 != Node->getOperand(0) || Tmp2 != Node->getOperand(1))
333 Result = DAG.getCopyToReg(Tmp1, Tmp2,
334 cast<CopyRegSDNode>(Node)->getReg());
335 break;
336 case Expand: {
337 SDOperand Lo, Hi;
338 ExpandOp(Node->getOperand(1), Lo, Hi);
339 unsigned Reg = cast<CopyRegSDNode>(Node)->getReg();
340 Result = DAG.getCopyToReg(Tmp1, Lo, Reg);
341 Result = DAG.getCopyToReg(Result, Hi, Reg+1);
342 assert(isTypeLegal(Result.getValueType()) &&
343 "Cannot expand multiple times yet (i64 -> i16)");
344 break;
345 }
346 case Promote:
347 assert(0 && "Don't know what it means to promote this!");
348 abort();
349 }
350 break;
351
352 case ISD::RET:
353 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
354 switch (Node->getNumOperands()) {
355 case 2: // ret val
356 switch (getTypeAction(Node->getOperand(1).getValueType())) {
357 case Legal:
358 Tmp2 = LegalizeOp(Node->getOperand(1));
359 if (Tmp2 != Node->getOperand(1))
360 Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1, Tmp2);
361 break;
362 case Expand: {
363 SDOperand Lo, Hi;
364 ExpandOp(Node->getOperand(1), Lo, Hi);
365 Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1, Lo, Hi);
366 break;
367 }
368 case Promote:
369 assert(0 && "Can't promote return value!");
370 }
371 break;
372 case 1: // ret void
373 if (Tmp1 != Node->getOperand(0))
374 Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1);
375 break;
376 default: { // ret <values>
377 std::vector<SDOperand> NewValues;
378 NewValues.push_back(Tmp1);
379 for (unsigned i = 1, e = Node->getNumOperands(); i != e; ++i)
380 switch (getTypeAction(Node->getOperand(i).getValueType())) {
381 case Legal:
382 NewValues.push_back(LegalizeOp(Node->getOperand(1)));
383 break;
384 case Expand: {
385 SDOperand Lo, Hi;
386 ExpandOp(Node->getOperand(i), Lo, Hi);
387 NewValues.push_back(Lo);
388 NewValues.push_back(Hi);
389 break;
390 }
391 case Promote:
392 assert(0 && "Can't promote return value!");
393 }
394 Result = DAG.getNode(ISD::RET, MVT::Other, NewValues);
395 break;
396 }
397 }
398 break;
399 case ISD::STORE:
400 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
401 Tmp2 = LegalizeOp(Node->getOperand(2)); // Legalize the pointer.
402
403 switch (getTypeAction(Node->getOperand(1).getValueType())) {
404 case Legal: {
405 SDOperand Val = LegalizeOp(Node->getOperand(1));
406 if (Val != Node->getOperand(1) || Tmp1 != Node->getOperand(0) ||
407 Tmp2 != Node->getOperand(2))
408 Result = DAG.getNode(ISD::STORE, MVT::Other, Tmp1, Val, Tmp2);
409 break;
410 }
411 case Promote:
412 assert(0 && "FIXME: promote for stores not implemented!");
413 case Expand:
414 SDOperand Lo, Hi;
415 ExpandOp(Node->getOperand(1), Lo, Hi);
416
417 if (!TLI.isLittleEndian())
418 std::swap(Lo, Hi);
419
420 // FIXME: These two stores are independent of each other!
421 Result = DAG.getNode(ISD::STORE, MVT::Other, Tmp1, Lo, Tmp2);
422
423 unsigned IncrementSize;
424 switch (Lo.getValueType()) {
425 default: assert(0 && "Unknown ValueType to expand to!");
426 case MVT::i32: IncrementSize = 4; break;
427 case MVT::i16: IncrementSize = 2; break;
428 case MVT::i8: IncrementSize = 1; break;
429 }
430 Tmp2 = DAG.getNode(ISD::ADD, Tmp2.getValueType(), Tmp2,
431 getIntPtrConstant(IncrementSize));
432 assert(isTypeLegal(Tmp2.getValueType()) &&
433 "Pointers must be legal!");
434 Result = DAG.getNode(ISD::STORE, MVT::Other, Result, Hi, Tmp2);
435 }
436 break;
437 case ISD::SELECT: {
438 // FIXME: BOOLS MAY REQUIRE PROMOTION!
439 Tmp1 = LegalizeOp(Node->getOperand(0)); // Cond
440 Tmp2 = LegalizeOp(Node->getOperand(1)); // TrueVal
441 SDOperand Tmp3 = LegalizeOp(Node->getOperand(2)); // FalseVal
442
443 if (Tmp1 != Node->getOperand(0) ||
444 Tmp2 != Node->getOperand(1) ||
445 Tmp3 != Node->getOperand(2))
446 Result = DAG.getNode(ISD::SELECT, Node->getValueType(0), Tmp1, Tmp2,Tmp3);
447 break;
448 }
449 case ISD::SETCC:
450 switch (getTypeAction(Node->getOperand(0).getValueType())) {
451 case Legal:
452 Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS
453 Tmp2 = LegalizeOp(Node->getOperand(1)); // RHS
454 if (Tmp1 != Node->getOperand(0) || Tmp2 != Node->getOperand(1))
455 Result = DAG.getSetCC(cast<SetCCSDNode>(Node)->getCondition(),
456 Tmp1, Tmp2);
457 break;
458 case Promote:
459 assert(0 && "Can't promote setcc operands yet!");
460 break;
461 case Expand:
462 SDOperand LHSLo, LHSHi, RHSLo, RHSHi;
463 ExpandOp(Node->getOperand(0), LHSLo, LHSHi);
464 ExpandOp(Node->getOperand(1), RHSLo, RHSHi);
465 switch (cast<SetCCSDNode>(Node)->getCondition()) {
466 case ISD::SETEQ:
467 case ISD::SETNE:
468 Tmp1 = DAG.getNode(ISD::XOR, LHSLo.getValueType(), LHSLo, RHSLo);
469 Tmp2 = DAG.getNode(ISD::XOR, LHSLo.getValueType(), LHSHi, RHSHi);
470 Tmp1 = DAG.getNode(ISD::OR, Tmp1.getValueType(), Tmp1, Tmp2);
471 Result = DAG.getSetCC(cast<SetCCSDNode>(Node)->getCondition(), Tmp1,
472 DAG.getConstant(0, Tmp1.getValueType()));
473 break;
474 default:
475 // FIXME: This generated code sucks.
476 ISD::CondCode LowCC;
477 switch (cast<SetCCSDNode>(Node)->getCondition()) {
478 default: assert(0 && "Unknown integer setcc!");
479 case ISD::SETLT:
480 case ISD::SETULT: LowCC = ISD::SETULT; break;
481 case ISD::SETGT:
482 case ISD::SETUGT: LowCC = ISD::SETUGT; break;
483 case ISD::SETLE:
484 case ISD::SETULE: LowCC = ISD::SETULE; break;
485 case ISD::SETGE:
486 case ISD::SETUGE: LowCC = ISD::SETUGE; break;
487 }
488
489 // Tmp1 = lo(op1) < lo(op2) // Always unsigned comparison
490 // Tmp2 = hi(op1) < hi(op2) // Signedness depends on operands
491 // dest = hi(op1) == hi(op2) ? Tmp1 : Tmp2;
492
493 // NOTE: on targets without efficient SELECT of bools, we can always use
494 // this identity: (B1 ? B2 : B3) --> (B1 & B2)|(!B1&B3)
495 Tmp1 = DAG.getSetCC(LowCC, LHSLo, RHSLo);
496 Tmp2 = DAG.getSetCC(cast<SetCCSDNode>(Node)->getCondition(),
497 LHSHi, RHSHi);
498 Result = DAG.getSetCC(ISD::SETEQ, LHSHi, RHSHi);
499 Result = DAG.getNode(ISD::SELECT, MVT::i1, Result, Tmp1, Tmp2);
500 break;
501 }
502 }
503 break;
504
505 case ISD::ADD:
506 case ISD::SUB:
507 case ISD::MUL:
508 case ISD::UDIV:
509 case ISD::SDIV:
510 case ISD::UREM:
511 case ISD::SREM:
512 case ISD::AND:
513 case ISD::OR:
514 case ISD::XOR:
515 Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS
516 Tmp2 = LegalizeOp(Node->getOperand(1)); // RHS
517 if (Tmp1 != Node->getOperand(0) ||
518 Tmp2 != Node->getOperand(1))
519 Result = DAG.getNode(Node->getOpcode(), Node->getValueType(0), Tmp1,Tmp2);
520 break;
521 case ISD::ZERO_EXTEND:
522 case ISD::SIGN_EXTEND:
523 switch (getTypeAction(Node->getOperand(0).getValueType())) {
524 case Legal:
525 Tmp1 = LegalizeOp(Node->getOperand(0));
526 if (Tmp1 != Node->getOperand(0))
527 Result = DAG.getNode(Node->getOpcode(), Node->getValueType(0), Tmp1);
528 break;
529 default:
530 assert(0 && "Do not know how to expand or promote this yet!");
531 }
532 break;
533 }
534
535 if (!Op.Val->hasOneUse()) {
536 bool isNew = LegalizedNodes.insert(std::make_pair(Op, Result)).second;
537 assert(isNew && "Got into the map somehow?");
538 }
539
540 return Result;
541}
542
543
544/// ExpandOp - Expand the specified SDOperand into its two component pieces
545/// Lo&Hi. Note that the Op MUST be an expanded type. As a result of this, the
546/// LegalizeNodes map is filled in for any results that are not expanded, the
547/// ExpandedNodes map is filled in for any results that are expanded, and the
548/// Lo/Hi values are returned.
549void SelectionDAGLegalize::ExpandOp(SDOperand Op, SDOperand &Lo, SDOperand &Hi){
550 MVT::ValueType VT = Op.getValueType();
551 MVT::ValueType NVT = TransformToType[VT];
552 SDNode *Node = Op.Val;
553 assert(getTypeAction(VT) == Expand && "Not an expanded type!");
554 assert(MVT::isInteger(VT) && "Cannot expand FP values!");
555 assert(MVT::isInteger(NVT) && NVT < VT &&
556 "Cannot expand to FP value or to larger int value!");
557
558 // If there is more than one use of this, see if we already expanded it.
559 // There is no use remembering values that only have a single use, as the map
560 // entries will never be reused.
561 if (!Node->hasOneUse()) {
562 std::map<SDOperand, std::pair<SDOperand, SDOperand> >::iterator I
563 = ExpandedNodes.find(Op);
564 if (I != ExpandedNodes.end()) {
565 Lo = I->second.first;
566 Hi = I->second.second;
567 return;
568 }
569 }
570
571 // If we are lowering to a type that the target doesn't support, we will have
572 // to iterate lowering.
573 if (!isTypeLegal(NVT))
574 NeedsAnotherIteration = true;
575
576 LegalizeAction Action;
577 switch (Node->getOpcode()) {
578 default:
579 std::cerr << "NODE: "; Node->dump(); std::cerr << "\n";
580 assert(0 && "Do not know how to expand this operator!");
581 abort();
582 case ISD::Constant: {
583 uint64_t Cst = cast<ConstantSDNode>(Node)->getValue();
584 Lo = DAG.getConstant(Cst, NVT);
585 Hi = DAG.getConstant(Cst >> MVT::getSizeInBits(NVT), NVT);
586 break;
587 }
588
589 case ISD::CopyFromReg: {
590 unsigned Reg = cast<CopyRegSDNode>(Node)->getReg();
591 // Aggregate register values are always in consequtive pairs.
592 Lo = DAG.getCopyFromReg(Reg, NVT);
593 Hi = DAG.getCopyFromReg(Reg+1, NVT);
594 assert(isTypeLegal(NVT) && "Cannot expand this multiple times yet!");
595 break;
596 }
597
598 case ISD::LOAD: {
599 SDOperand Ch = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
600 SDOperand Ptr = LegalizeOp(Node->getOperand(1)); // Legalize the pointer.
601 Lo = DAG.getLoad(NVT, Ch, Ptr);
602
603 // Increment the pointer to the other half.
604 unsigned IncrementSize;
605 switch (Lo.getValueType()) {
606 default: assert(0 && "Unknown ValueType to expand to!");
607 case MVT::i32: IncrementSize = 4; break;
608 case MVT::i16: IncrementSize = 2; break;
609 case MVT::i8: IncrementSize = 1; break;
610 }
611 Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
612 getIntPtrConstant(IncrementSize));
613 // FIXME: This load is independent of the first one.
614 Hi = DAG.getLoad(NVT, Lo.getValue(1), Ptr);
615
616 // Remember that we legalized the chain.
617 bool isNew = LegalizedNodes.insert(std::make_pair(Op.getValue(1),
618 Hi.getValue(1))).second;
619 assert(isNew && "This node was already legalized!");
620 if (!TLI.isLittleEndian())
621 std::swap(Lo, Hi);
622 break;
623 }
624 case ISD::CALL: {
625 SDOperand Chain = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
626 SDOperand Callee = LegalizeOp(Node->getOperand(1)); // Legalize the callee.
627
628 assert(Node->getNumValues() == 2 && Op.ResNo == 0 &&
629 "Can only expand a call once so far, not i64 -> i16!");
630
631 std::vector<MVT::ValueType> RetTyVTs;
632 RetTyVTs.reserve(3);
633 RetTyVTs.push_back(NVT);
634 RetTyVTs.push_back(NVT);
635 RetTyVTs.push_back(MVT::Other);
636 SDNode *NC = DAG.getCall(RetTyVTs, Chain, Callee);
637 Lo = SDOperand(NC, 0);
638 Hi = SDOperand(NC, 1);
639
640 // Insert the new chain mapping.
641 bool isNew = LegalizedNodes.insert(std::make_pair(Op.getValue(1),
642 Hi.getValue(2))).second;
643 assert(isNew && "This node was already legalized!");
644 break;
645 }
646 case ISD::AND:
647 case ISD::OR:
648 case ISD::XOR: { // Simple logical operators -> two trivial pieces.
649 SDOperand LL, LH, RL, RH;
650 ExpandOp(Node->getOperand(0), LL, LH);
651 ExpandOp(Node->getOperand(1), RL, RH);
652 Lo = DAG.getNode(Node->getOpcode(), NVT, LL, RL);
653 Hi = DAG.getNode(Node->getOpcode(), NVT, LH, RH);
654 break;
655 }
656 case ISD::SELECT: {
657 SDOperand C, LL, LH, RL, RH;
658 // FIXME: BOOLS MAY REQUIRE PROMOTION!
659 C = LegalizeOp(Node->getOperand(0));
660 ExpandOp(Node->getOperand(1), LL, LH);
661 ExpandOp(Node->getOperand(2), RL, RH);
662 Lo = DAG.getNode(ISD::SELECT, NVT, C, LL, RL);
663 Hi = DAG.getNode(ISD::SELECT, NVT, C, LH, RH);
664 break;
665 }
666 case ISD::SIGN_EXTEND: {
667 // The low part is just a sign extension of the input (which degenerates to
668 // a copy).
669 Lo = DAG.getNode(ISD::SIGN_EXTEND, NVT, LegalizeOp(Node->getOperand(0)));
670
671 // The high part is obtained by SRA'ing all but one of the bits of the lo
672 // part.
673 unsigned SrcSize = MVT::getSizeInBits(Node->getOperand(0).getValueType());
674 Hi = DAG.getNode(ISD::SRA, NVT, Lo, DAG.getConstant(SrcSize-1, MVT::i8));
675 break;
676 }
677 case ISD::ZERO_EXTEND:
678 // The low part is just a zero extension of the input (which degenerates to
679 // a copy).
680 Lo = DAG.getNode(ISD::ZERO_EXTEND, NVT, LegalizeOp(Node->getOperand(0)));
681
682 // The high part is just a zero.
683 Hi = DAG.getConstant(0, NVT);
684 break;
685 }
686
687 // Remember in a map if the values will be reused later.
688 if (!Node->hasOneUse()) {
689 bool isNew = ExpandedNodes.insert(std::make_pair(Op,
690 std::make_pair(Lo, Hi))).second;
691 assert(isNew && "Value already expanded?!?");
692 }
693}
694
695
696// SelectionDAG::Legalize - This is the entry point for the file.
697//
698void SelectionDAG::Legalize(TargetLowering &TLI) {
699 /// run - This is the main entry point to this class.
700 ///
701 SelectionDAGLegalize(TLI, *this).Run();
702}
703