blob: fb5376bb4367f85ae54d062af4a26a2e2e7c0cb0 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner1b989192007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/Constants.h"
23#include "llvm/Function.h"
24#include "llvm/Module.h"
Andrew Lenharthc69be952008-10-07 02:10:26 +000025#include "llvm/Intrinsics.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/Support/CommandLine.h"
27using namespace llvm;
28
29/// AddLiveIn - This helper function adds the specified physical register to the
30/// MachineFunction as a live in value. It also creates a corresponding virtual
31/// register for it.
32static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
33 TargetRegisterClass *RC) {
34 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +000035 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
36 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037 return VReg;
38}
39
40AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
41 // Set up the TargetLowering object.
42 //I am having problems with shr n ubyte 1
43 setShiftAmountType(MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044 setSetCCResultContents(ZeroOrOneSetCCResult);
45
46 setUsesGlobalOffsetTable(true);
47
48 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
49 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
50 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharthc69be952008-10-07 02:10:26 +000051
52 // We want to custom lower some of our intrinsics.
53 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
54
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055 setLoadXAction(ISD::EXTLOAD, MVT::i1, Promote);
56 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
57
58 setLoadXAction(ISD::ZEXTLOAD, MVT::i1, Promote);
59 setLoadXAction(ISD::ZEXTLOAD, MVT::i32, Expand);
60
61 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
62 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
63 setLoadXAction(ISD::SEXTLOAD, MVT::i16, Expand);
64
Dan Gohmanf17a25c2007-07-18 16:29:46 +000065 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
66 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
67 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
68 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
69
70 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
71
72 setOperationAction(ISD::FREM, MVT::f32, Expand);
73 setOperationAction(ISD::FREM, MVT::f64, Expand);
74
75 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
76 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
77 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
78 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
79
80 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
81 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
82 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
83 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
84 }
85 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
86 setOperationAction(ISD::ROTL , MVT::i64, Expand);
87 setOperationAction(ISD::ROTR , MVT::i64, Expand);
88
89 setOperationAction(ISD::SREM , MVT::i64, Custom);
90 setOperationAction(ISD::UREM , MVT::i64, Custom);
91 setOperationAction(ISD::SDIV , MVT::i64, Custom);
92 setOperationAction(ISD::UDIV , MVT::i64, Custom);
93
Andrew Lenharthc69be952008-10-07 02:10:26 +000094 setOperationAction(ISD::ADDC , MVT::i64, Expand);
95 setOperationAction(ISD::ADDE , MVT::i64, Expand);
96 setOperationAction(ISD::SUBC , MVT::i64, Expand);
97 setOperationAction(ISD::SUBE , MVT::i64, Expand);
98
Chris Lattner418b09b2008-10-09 04:50:56 +000099 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
100
Andrew Lenharthc69be952008-10-07 02:10:26 +0000101
Dan Gohman2f7b1982007-10-11 23:21:31 +0000102 // We don't support sin/cos/sqrt/pow
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103 setOperationAction(ISD::FSIN , MVT::f64, Expand);
104 setOperationAction(ISD::FCOS , MVT::f64, Expand);
105 setOperationAction(ISD::FSIN , MVT::f32, Expand);
106 setOperationAction(ISD::FCOS , MVT::f32, Expand);
107
108 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
109 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +0000110
111 setOperationAction(ISD::FPOW , MVT::f32, Expand);
112 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000113
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000114 setOperationAction(ISD::SETCC, MVT::f32, Promote);
115
116 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
117
118 // We don't have line number support yet.
Dan Gohman472d12c2008-06-30 20:59:49 +0000119 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Dan Gohmanfa607c92008-07-01 00:05:16 +0000121 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
122 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123
124 // Not implemented yet.
125 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
126 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
127 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
128
Bill Wendlingfef06052008-09-16 21:48:12 +0000129 // We want to legalize GlobalAddress and ConstantPool and
130 // ExternalSymbols nodes into the appropriate instructions to
131 // materialize the address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
133 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000134 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
136
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000137 setOperationAction(ISD::VASTART, MVT::Other, Custom);
138 setOperationAction(ISD::VAEND, MVT::Other, Expand);
139 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
140 setOperationAction(ISD::VAARG, MVT::Other, Custom);
141 setOperationAction(ISD::VAARG, MVT::i32, Custom);
142
143 setOperationAction(ISD::RET, MVT::Other, Custom);
144
145 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
146 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
147
148 setStackPointerRegisterToSaveRestore(Alpha::R30);
149
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000150 addLegalFPImmediate(APFloat(+0.0)); //F31
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000151 addLegalFPImmediate(APFloat(+0.0f)); //F31
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000152 addLegalFPImmediate(APFloat(-0.0)); //-F31
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000153 addLegalFPImmediate(APFloat(-0.0f)); //-F31
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154
155 setJumpBufSize(272);
156 setJumpBufAlignment(16);
157
158 computeRegisterProperties();
159}
160
Dan Gohman8181bd12008-07-27 21:46:04 +0000161MVT AlphaTargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel502151f2008-03-10 15:42:14 +0000162 return MVT::i64;
163}
164
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
166 switch (Opcode) {
167 default: return 0;
168 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
169 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
170 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
171 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
172 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
173 case AlphaISD::RelLit: return "Alpha::RelLit";
174 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
175 case AlphaISD::CALL: return "Alpha::CALL";
176 case AlphaISD::DivCall: return "Alpha::DivCall";
177 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
178 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
179 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
180 }
181}
182
Dan Gohman8181bd12008-07-27 21:46:04 +0000183static SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +0000184 MVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000186 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
187 SDValue Zero = DAG.getConstant(0, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000188
Dan Gohman8181bd12008-07-27 21:46:04 +0000189 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, JTI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Dan Gohman8181bd12008-07-27 21:46:04 +0000191 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, JTI, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 return Lo;
193}
194
195//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
196//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
197
198//For now, just use variable size stack frame format
199
200//In a standard call, the first six items are passed in registers $16
201//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
202//of argument-to-register correspondence.) The remaining items are
203//collected in a memory argument list that is a naturally aligned
204//array of quadwords. In a standard call, this list, if present, must
205//be passed at 0(SP).
206//7 ... n 0(SP) ... (n-7)*8(SP)
207
208// //#define FP $15
209// //#define RA $26
210// //#define PV $27
211// //#define GP $29
212// //#define SP $30
213
Dan Gohman8181bd12008-07-27 21:46:04 +0000214static SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215 int &VarArgsBase,
216 int &VarArgsOffset) {
217 MachineFunction &MF = DAG.getMachineFunction();
218 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +0000219 std::vector<SDValue> ArgValues;
220 SDValue Root = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221
222 AddLiveIn(MF, Alpha::R29, &Alpha::GPRCRegClass); //GP
223 AddLiveIn(MF, Alpha::R26, &Alpha::GPRCRegClass); //RA
224
225 unsigned args_int[] = {
226 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
227 unsigned args_float[] = {
228 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
229
Gabor Greif1c80d112008-08-28 21:40:38 +0000230 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e; ++ArgNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000231 SDValue argt;
Duncan Sands92c43912008-06-06 12:08:01 +0000232 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +0000233 SDValue ArgVal;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234
235 if (ArgNo < 6) {
Duncan Sands92c43912008-06-06 12:08:01 +0000236 switch (ObjectVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000237 default:
Duncan Sands92c43912008-06-06 12:08:01 +0000238 assert(false && "Invalid value type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239 case MVT::f64:
240 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
241 &Alpha::F8RCRegClass);
242 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
243 break;
244 case MVT::f32:
245 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
246 &Alpha::F4RCRegClass);
247 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
248 break;
249 case MVT::i64:
250 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
251 &Alpha::GPRCRegClass);
252 ArgVal = DAG.getCopyFromReg(Root, args_int[ArgNo], MVT::i64);
253 break;
254 }
255 } else { //more args
256 // Create the frame index object for this incoming parameter...
257 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
258
259 // Create the SelectionDAG nodes corresponding to a load
260 //from this parameter
Dan Gohman8181bd12008-07-27 21:46:04 +0000261 SDValue FIN = DAG.getFrameIndex(FI, MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
263 }
264 ArgValues.push_back(ArgVal);
265 }
266
267 // If the functions takes variable number of arguments, copy all regs to stack
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000268 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269 if (isVarArg) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000270 VarArgsOffset = (Op.getNode()->getNumValues()-1) * 8;
Dan Gohman8181bd12008-07-27 21:46:04 +0000271 std::vector<SDValue> LS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 for (int i = 0; i < 6; ++i) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000273 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
Dan Gohman8181bd12008-07-27 21:46:04 +0000275 SDValue argt = DAG.getCopyFromReg(Root, args_int[i], MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
277 if (i == 0) VarArgsBase = FI;
Dan Gohman8181bd12008-07-27 21:46:04 +0000278 SDValue SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
280
Dan Gohman1e57df32008-02-10 18:45:23 +0000281 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
283 argt = DAG.getCopyFromReg(Root, args_float[i], MVT::f64);
284 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
285 SDFI = DAG.getFrameIndex(FI, MVT::i64);
286 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
287 }
288
289 //Set up a token factor with all the stack traffic
290 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, &LS[0], LS.size());
291 }
292
293 ArgValues.push_back(Root);
294
295 // Return the new list of results.
Gabor Greif1c80d112008-08-28 21:40:38 +0000296 return DAG.getMergeValues(Op.getNode()->getVTList(), &ArgValues[0],
Duncan Sandsf19591c2008-06-30 10:19:09 +0000297 ArgValues.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298}
299
Dan Gohman8181bd12008-07-27 21:46:04 +0000300static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
301 SDValue Copy = DAG.getCopyToReg(Op.getOperand(0), Alpha::R26,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 DAG.getNode(AlphaISD::GlobalRetAddr,
303 MVT::i64),
Dan Gohman8181bd12008-07-27 21:46:04 +0000304 SDValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305 switch (Op.getNumOperands()) {
306 default:
307 assert(0 && "Do not know how to return this many arguments!");
308 abort();
309 case 1:
310 break;
Dan Gohman8181bd12008-07-27 21:46:04 +0000311 //return SDValue(); // ret void is legal
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 case 3: {
Duncan Sands92c43912008-06-06 12:08:01 +0000313 MVT ArgVT = Op.getOperand(1).getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314 unsigned ArgReg;
Duncan Sands92c43912008-06-06 12:08:01 +0000315 if (ArgVT.isInteger())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316 ArgReg = Alpha::R0;
317 else {
Duncan Sands92c43912008-06-06 12:08:01 +0000318 assert(ArgVT.isFloatingPoint());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319 ArgReg = Alpha::F0;
320 }
321 Copy = DAG.getCopyToReg(Copy, ArgReg, Op.getOperand(1), Copy.getValue(1));
Chris Lattner1b989192007-12-31 04:13:23 +0000322 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
323 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 break;
325 }
Andrew Lenharthc69be952008-10-07 02:10:26 +0000326 case 5: {
327 MVT ArgVT = Op.getOperand(1).getValueType();
328 unsigned ArgReg1, ArgReg2;
329 if (ArgVT.isInteger()) {
330 ArgReg1 = Alpha::R0;
331 ArgReg2 = Alpha::R1;
332 } else {
333 assert(ArgVT.isFloatingPoint());
334 ArgReg1 = Alpha::F0;
335 ArgReg2 = Alpha::F1;
336 }
337 Copy = DAG.getCopyToReg(Copy, ArgReg1, Op.getOperand(1), Copy.getValue(1));
338 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
339 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg1)
340 == DAG.getMachineFunction().getRegInfo().liveout_end())
341 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg1);
342 Copy = DAG.getCopyToReg(Copy, ArgReg2, Op.getOperand(3), Copy.getValue(1));
343 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
344 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg2)
345 == DAG.getMachineFunction().getRegInfo().liveout_end())
346 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg2);
347 break;
348 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 }
350 return DAG.getNode(AlphaISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
351}
352
Dan Gohman8181bd12008-07-27 21:46:04 +0000353std::pair<SDValue, SDValue>
354AlphaTargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
Duncan Sandsead972e2008-02-14 17:28:50 +0000355 bool RetSExt, bool RetZExt, bool isVarArg,
Dale Johannesen67cc9b62008-09-26 19:31:26 +0000356 bool isInreg, unsigned CallingConv,
357 bool isTailCall, SDValue Callee,
358 ArgListTy &Args, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359 int NumBytes = 0;
360 if (Args.size() > 6)
361 NumBytes = (Args.size() - 6) * 8;
362
363 Chain = DAG.getCALLSEQ_START(Chain,
364 DAG.getConstant(NumBytes, getPointerTy()));
Dan Gohman8181bd12008-07-27 21:46:04 +0000365 std::vector<SDValue> args_to_use;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 for (unsigned i = 0, e = Args.size(); i != e; ++i)
367 {
Duncan Sands92c43912008-06-06 12:08:01 +0000368 switch (getValueType(Args[i].Ty).getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 default: assert(0 && "Unexpected ValueType for argument!");
370 case MVT::i1:
371 case MVT::i8:
372 case MVT::i16:
373 case MVT::i32:
374 // Promote the integer to 64 bits. If the input type is signed use a
375 // sign extend, otherwise use a zero extend.
376 if (Args[i].isSExt)
377 Args[i].Node = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].Node);
378 else if (Args[i].isZExt)
379 Args[i].Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].Node);
380 else
381 Args[i].Node = DAG.getNode(ISD::ANY_EXTEND, MVT::i64, Args[i].Node);
382 break;
383 case MVT::i64:
384 case MVT::f64:
385 case MVT::f32:
386 break;
387 }
388 args_to_use.push_back(Args[i].Node);
389 }
390
Duncan Sands92c43912008-06-06 12:08:01 +0000391 std::vector<MVT> RetVals;
392 MVT RetTyVT = getValueType(RetTy);
393 MVT ActualRetTyVT = RetTyVT;
Duncan Sandsec142ee2008-06-08 20:54:56 +0000394 if (RetTyVT.getSimpleVT() >= MVT::i1 && RetTyVT.getSimpleVT() <= MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395 ActualRetTyVT = MVT::i64;
396
397 if (RetTyVT != MVT::isVoid)
398 RetVals.push_back(ActualRetTyVT);
399 RetVals.push_back(MVT::Other);
400
Dan Gohman8181bd12008-07-27 21:46:04 +0000401 std::vector<SDValue> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000402 Ops.push_back(Chain);
403 Ops.push_back(Callee);
404 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
Dan Gohman8181bd12008-07-27 21:46:04 +0000405 SDValue TheCall = DAG.getNode(AlphaISD::CALL, RetVals, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000406 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Bill Wendling22f8deb2007-11-13 00:44:25 +0000407 Chain = DAG.getCALLSEQ_END(Chain,
408 DAG.getConstant(NumBytes, getPointerTy()),
409 DAG.getConstant(0, getPointerTy()),
Dan Gohman8181bd12008-07-27 21:46:04 +0000410 SDValue());
411 SDValue RetVal = TheCall;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000412
413 if (RetTyVT != ActualRetTyVT) {
Duncan Sandsead972e2008-02-14 17:28:50 +0000414 ISD::NodeType AssertKind = ISD::DELETED_NODE;
415 if (RetSExt)
416 AssertKind = ISD::AssertSext;
417 else if (RetZExt)
418 AssertKind = ISD::AssertZext;
419
420 if (AssertKind != ISD::DELETED_NODE)
421 RetVal = DAG.getNode(AssertKind, MVT::i64, RetVal,
422 DAG.getValueType(RetTyVT));
423
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000424 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
425 }
426
427 return std::make_pair(RetVal, Chain);
428}
429
Dan Gohman8181bd12008-07-27 21:46:04 +0000430void AlphaTargetLowering::LowerVAARG(SDNode *N, SDValue &Chain,
431 SDValue &DataPtr, SelectionDAG &DAG) {
Duncan Sandsac496a12008-07-04 11:47:58 +0000432 Chain = N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000433 SDValue VAListP = N->getOperand(1);
Duncan Sandsac496a12008-07-04 11:47:58 +0000434 const Value *VAListS = cast<SrcValueSDNode>(N->getOperand(2))->getValue();
435
Dan Gohman8181bd12008-07-27 21:46:04 +0000436 SDValue Base = DAG.getLoad(MVT::i64, Chain, VAListP, VAListS, 0);
437 SDValue Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
Duncan Sandsac496a12008-07-04 11:47:58 +0000438 DAG.getConstant(8, MVT::i64));
Dan Gohman8181bd12008-07-27 21:46:04 +0000439 SDValue Offset = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
Duncan Sandsac496a12008-07-04 11:47:58 +0000440 Tmp, NULL, 0, MVT::i32);
441 DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
442 if (N->getValueType(0).isFloatingPoint())
443 {
444 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
Dan Gohman8181bd12008-07-27 21:46:04 +0000445 SDValue FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
Duncan Sandsac496a12008-07-04 11:47:58 +0000446 DAG.getConstant(8*6, MVT::i64));
Dan Gohman8181bd12008-07-27 21:46:04 +0000447 SDValue CC = DAG.getSetCC(MVT::i64, Offset,
Duncan Sandsac496a12008-07-04 11:47:58 +0000448 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
449 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
450 }
451
Dan Gohman8181bd12008-07-27 21:46:04 +0000452 SDValue NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
Duncan Sandsac496a12008-07-04 11:47:58 +0000453 DAG.getConstant(8, MVT::i64));
454 Chain = DAG.getTruncStore(Offset.getValue(1), NewOffset, Tmp, NULL, 0,
455 MVT::i32);
456}
457
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458/// LowerOperation - Provide custom lowering hooks for some operations.
459///
Dan Gohman8181bd12008-07-27 21:46:04 +0000460SDValue AlphaTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000461 switch (Op.getOpcode()) {
462 default: assert(0 && "Wasn't expecting to be able to lower this!");
463 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
464 VarArgsBase,
465 VarArgsOffset);
466
467 case ISD::RET: return LowerRET(Op,DAG);
468 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
469
Andrew Lenharthc69be952008-10-07 02:10:26 +0000470 case ISD::INTRINSIC_WO_CHAIN: {
471 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
472 switch (IntNo) {
473 default: break; // Don't custom lower most intrinsics.
474 case Intrinsic::alpha_umulh:
475 return DAG.getNode(ISD::MULHU, MVT::i64, Op.getOperand(1), Op.getOperand(2));
476 }
477 }
478
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479 case ISD::SINT_TO_FP: {
Duncan Sands92c43912008-06-06 12:08:01 +0000480 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481 "Unhandled SINT_TO_FP type in custom expander!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000482 SDValue LD;
Duncan Sands92c43912008-06-06 12:08:01 +0000483 bool isDouble = Op.getValueType() == MVT::f64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484 LD = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
Dan Gohman8181bd12008-07-27 21:46:04 +0000485 SDValue FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 isDouble?MVT::f64:MVT::f32, LD);
487 return FP;
488 }
489 case ISD::FP_TO_SINT: {
Duncan Sands92c43912008-06-06 12:08:01 +0000490 bool isDouble = Op.getOperand(0).getValueType() == MVT::f64;
Dan Gohman8181bd12008-07-27 21:46:04 +0000491 SDValue src = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492
493 if (!isDouble) //Promote
494 src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, src);
495
496 src = DAG.getNode(AlphaISD::CVTTQ_, MVT::f64, src);
497
498 return DAG.getNode(ISD::BIT_CONVERT, MVT::i64, src);
499 }
500 case ISD::ConstantPool: {
501 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
502 Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000503 SDValue CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504
Dan Gohman8181bd12008-07-27 21:46:04 +0000505 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, CPI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Dan Gohman8181bd12008-07-27 21:46:04 +0000507 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, CPI, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508 return Lo;
509 }
510 case ISD::GlobalTLSAddress:
511 assert(0 && "TLS not implemented for Alpha.");
512 case ISD::GlobalAddress: {
513 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
514 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000515 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516
517 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
518 if (GV->hasInternalLinkage()) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000519 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, GA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Dan Gohman8181bd12008-07-27 21:46:04 +0000521 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, GA, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522 return Lo;
523 } else
524 return DAG.getNode(AlphaISD::RelLit, MVT::i64, GA,
525 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
526 }
Bill Wendlingfef06052008-09-16 21:48:12 +0000527 case ISD::ExternalSymbol: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528 return DAG.getNode(AlphaISD::RelLit, MVT::i64,
Bill Wendlingfef06052008-09-16 21:48:12 +0000529 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
530 ->getSymbol(), MVT::i64),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000531 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
532 }
Bill Wendlingfef06052008-09-16 21:48:12 +0000533
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000534 case ISD::UREM:
535 case ISD::SREM:
536 //Expand only on constant case
537 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000538 MVT VT = Op.getNode()->getValueType(0);
539 SDValue Tmp1 = Op.getNode()->getOpcode() == ISD::UREM ?
540 BuildUDIV(Op.getNode(), DAG, NULL) :
541 BuildSDIV(Op.getNode(), DAG, NULL);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000542 Tmp1 = DAG.getNode(ISD::MUL, VT, Tmp1, Op.getOperand(1));
543 Tmp1 = DAG.getNode(ISD::SUB, VT, Op.getOperand(0), Tmp1);
544 return Tmp1;
545 }
546 //fall through
547 case ISD::SDIV:
548 case ISD::UDIV:
Duncan Sands92c43912008-06-06 12:08:01 +0000549 if (Op.getValueType().isInteger()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000550 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Gabor Greif1c80d112008-08-28 21:40:38 +0000551 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.getNode(), DAG, NULL)
552 : BuildUDIV(Op.getNode(), DAG, NULL);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000553 const char* opstr = 0;
554 switch (Op.getOpcode()) {
555 case ISD::UREM: opstr = "__remqu"; break;
556 case ISD::SREM: opstr = "__remq"; break;
557 case ISD::UDIV: opstr = "__divqu"; break;
558 case ISD::SDIV: opstr = "__divq"; break;
559 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000560 SDValue Tmp1 = Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000561 Tmp2 = Op.getOperand(1),
Bill Wendlingfef06052008-09-16 21:48:12 +0000562 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563 return DAG.getNode(AlphaISD::DivCall, MVT::i64, Addr, Tmp1, Tmp2);
564 }
565 break;
566
567 case ISD::VAARG: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000568 SDValue Chain, DataPtr;
Gabor Greif1c80d112008-08-28 21:40:38 +0000569 LowerVAARG(Op.getNode(), Chain, DataPtr, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000570
Dan Gohman8181bd12008-07-27 21:46:04 +0000571 SDValue Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000572 if (Op.getValueType() == MVT::i32)
Duncan Sandsac496a12008-07-04 11:47:58 +0000573 Result = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Chain, DataPtr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000574 NULL, 0, MVT::i32);
575 else
Duncan Sandsac496a12008-07-04 11:47:58 +0000576 Result = DAG.getLoad(Op.getValueType(), Chain, DataPtr, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577 return Result;
578 }
579 case ISD::VACOPY: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000580 SDValue Chain = Op.getOperand(0);
581 SDValue DestP = Op.getOperand(1);
582 SDValue SrcP = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +0000583 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
584 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000585
Dan Gohman8181bd12008-07-27 21:46:04 +0000586 SDValue Val = DAG.getLoad(getPointerTy(), Chain, SrcP, SrcS, 0);
587 SDValue Result = DAG.getStore(Val.getValue(1), Val, DestP, DestS, 0);
588 SDValue NP = DAG.getNode(ISD::ADD, MVT::i64, SrcP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000589 DAG.getConstant(8, MVT::i64));
590 Val = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Result, NP, NULL,0, MVT::i32);
Dan Gohman8181bd12008-07-27 21:46:04 +0000591 SDValue NPD = DAG.getNode(ISD::ADD, MVT::i64, DestP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592 DAG.getConstant(8, MVT::i64));
593 return DAG.getTruncStore(Val.getValue(1), Val, NPD, NULL, 0, MVT::i32);
594 }
595 case ISD::VASTART: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000596 SDValue Chain = Op.getOperand(0);
597 SDValue VAListP = Op.getOperand(1);
Dan Gohman12a9c082008-02-06 22:27:42 +0000598 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000599
600 // vastart stores the address of the VarArgsBase and VarArgsOffset
Dan Gohman8181bd12008-07-27 21:46:04 +0000601 SDValue FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
602 SDValue S1 = DAG.getStore(Chain, FR, VAListP, VAListS, 0);
603 SDValue SA2 = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604 DAG.getConstant(8, MVT::i64));
605 return DAG.getTruncStore(S1, DAG.getConstant(VarArgsOffset, MVT::i64),
606 SA2, NULL, 0, MVT::i32);
607 }
608 case ISD::RETURNADDR:
609 return DAG.getNode(AlphaISD::GlobalRetAddr, MVT::i64);
610 //FIXME: implement
611 case ISD::FRAMEADDR: break;
612 }
613
Dan Gohman8181bd12008-07-27 21:46:04 +0000614 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615}
616
Duncan Sandsac496a12008-07-04 11:47:58 +0000617SDNode *AlphaTargetLowering::ReplaceNodeResults(SDNode *N,
618 SelectionDAG &DAG) {
619 assert(N->getValueType(0) == MVT::i32 &&
620 N->getOpcode() == ISD::VAARG &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621 "Unknown node to custom promote!");
Duncan Sandsac496a12008-07-04 11:47:58 +0000622
Dan Gohman8181bd12008-07-27 21:46:04 +0000623 SDValue Chain, DataPtr;
Duncan Sandsac496a12008-07-04 11:47:58 +0000624 LowerVAARG(N, Chain, DataPtr, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +0000625 return DAG.getLoad(N->getValueType(0), Chain, DataPtr, NULL, 0).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626}
627
628
629//Inline Asm
630
631/// getConstraintType - Given a constraint letter, return the type of
632/// constraint it is for this target.
633AlphaTargetLowering::ConstraintType
634AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
635 if (Constraint.size() == 1) {
636 switch (Constraint[0]) {
637 default: break;
638 case 'f':
639 case 'r':
640 return C_RegisterClass;
641 }
642 }
643 return TargetLowering::getConstraintType(Constraint);
644}
645
646std::vector<unsigned> AlphaTargetLowering::
647getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +0000648 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000649 if (Constraint.size() == 1) {
650 switch (Constraint[0]) {
651 default: break; // Unknown constriant letter
652 case 'f':
653 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
654 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
655 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
656 Alpha::F9 , Alpha::F10, Alpha::F11,
657 Alpha::F12, Alpha::F13, Alpha::F14,
658 Alpha::F15, Alpha::F16, Alpha::F17,
659 Alpha::F18, Alpha::F19, Alpha::F20,
660 Alpha::F21, Alpha::F22, Alpha::F23,
661 Alpha::F24, Alpha::F25, Alpha::F26,
662 Alpha::F27, Alpha::F28, Alpha::F29,
663 Alpha::F30, Alpha::F31, 0);
664 case 'r':
665 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
666 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
667 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
668 Alpha::R9 , Alpha::R10, Alpha::R11,
669 Alpha::R12, Alpha::R13, Alpha::R14,
670 Alpha::R15, Alpha::R16, Alpha::R17,
671 Alpha::R18, Alpha::R19, Alpha::R20,
672 Alpha::R21, Alpha::R22, Alpha::R23,
673 Alpha::R24, Alpha::R25, Alpha::R26,
674 Alpha::R27, Alpha::R28, Alpha::R29,
675 Alpha::R30, Alpha::R31, 0);
676 }
677 }
678
679 return std::vector<unsigned>();
680}
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000681//===----------------------------------------------------------------------===//
682// Other Lowering Code
683//===----------------------------------------------------------------------===//
684
685MachineBasicBlock *
686AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
687 MachineBasicBlock *BB) {
688 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
689 assert((MI->getOpcode() == Alpha::CAS32 ||
690 MI->getOpcode() == Alpha::CAS64 ||
691 MI->getOpcode() == Alpha::LAS32 ||
692 MI->getOpcode() == Alpha::LAS64 ||
693 MI->getOpcode() == Alpha::SWAP32 ||
694 MI->getOpcode() == Alpha::SWAP64) &&
695 "Unexpected instr type to insert");
696
697 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
698 MI->getOpcode() == Alpha::LAS32 ||
699 MI->getOpcode() == Alpha::SWAP32;
700
701 //Load locked store conditional for atomic ops take on the same form
702 //start:
703 //ll
704 //do stuff (maybe branch to exit)
705 //sc
706 //test sc and maybe branck to start
707 //exit:
708 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +0000709 MachineFunction::iterator It = BB;
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000710 ++It;
711
712 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +0000713 MachineFunction *F = BB->getParent();
714 MachineBasicBlock *llscMBB = F->CreateMachineBasicBlock(LLVM_BB);
715 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000716
Dan Gohmanafc94df2008-06-21 20:21:19 +0000717 sinkMBB->transferSuccessors(thisMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000718
Dan Gohman221a4372008-07-07 23:14:23 +0000719 F->insert(It, llscMBB);
720 F->insert(It, sinkMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000721
722 BuildMI(thisMBB, TII->get(Alpha::BR)).addMBB(llscMBB);
723
724 unsigned reg_res = MI->getOperand(0).getReg(),
725 reg_ptr = MI->getOperand(1).getReg(),
726 reg_v2 = MI->getOperand(2).getReg(),
727 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
728
729 BuildMI(llscMBB, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
730 reg_res).addImm(0).addReg(reg_ptr);
731 switch (MI->getOpcode()) {
732 case Alpha::CAS32:
733 case Alpha::CAS64: {
734 unsigned reg_cmp
735 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
736 BuildMI(llscMBB, TII->get(Alpha::CMPEQ), reg_cmp)
737 .addReg(reg_v2).addReg(reg_res);
738 BuildMI(llscMBB, TII->get(Alpha::BEQ))
739 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
740 BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store)
741 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
742 break;
743 }
744 case Alpha::LAS32:
745 case Alpha::LAS64: {
746 BuildMI(llscMBB, TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
747 .addReg(reg_res).addReg(reg_v2);
748 break;
749 }
750 case Alpha::SWAP32:
751 case Alpha::SWAP64: {
752 BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store)
753 .addReg(reg_v2).addReg(reg_v2);
754 break;
755 }
756 }
757 BuildMI(llscMBB, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
758 .addReg(reg_store).addImm(0).addReg(reg_ptr);
759 BuildMI(llscMBB, TII->get(Alpha::BEQ))
760 .addImm(0).addReg(reg_store).addMBB(llscMBB);
761 BuildMI(llscMBB, TII->get(Alpha::BR)).addMBB(sinkMBB);
762
763 thisMBB->addSuccessor(llscMBB);
764 llscMBB->addSuccessor(llscMBB);
765 llscMBB->addSuccessor(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +0000766 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000767
768 return sinkMBB;
769}