blob: 5b230fb655a2f20123c8443faa98ca571fdf5c2b [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- LegalizeDAG.cpp - Implement SelectionDAG::Legalize ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SelectionDAG::Legalize method.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/CodeGen/SelectionDAG.h"
15#include "llvm/CodeGen/MachineFunction.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000018#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000019#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga448bc42007-08-16 23:50:06 +000020#include "llvm/Target/TargetFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/Target/TargetLowering.h"
22#include "llvm/Target/TargetData.h"
23#include "llvm/Target/TargetMachine.h"
24#include "llvm/Target/TargetOptions.h"
Dan Gohmane8b391e2008-04-12 04:36:06 +000025#include "llvm/Target/TargetSubtarget.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
28#include "llvm/DerivedTypes.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/Support/CommandLine.h"
30#include "llvm/Support/Compiler.h"
Duncan Sandsa3691432007-10-28 12:59:45 +000031#include "llvm/Support/MathExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032#include "llvm/ADT/DenseMap.h"
33#include "llvm/ADT/SmallVector.h"
34#include "llvm/ADT/SmallPtrSet.h"
35#include <map>
36using namespace llvm;
37
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038//===----------------------------------------------------------------------===//
39/// SelectionDAGLegalize - This takes an arbitrary SelectionDAG as input and
40/// hacks on it until the target machine can handle it. This involves
41/// eliminating value sizes the machine cannot handle (promoting small sizes to
42/// large sizes or splitting up large values into small values) as well as
43/// eliminating operations the machine cannot handle.
44///
45/// This code also does a small amount of optimization and recognition of idioms
46/// as part of its processing. For example, if a target does not support a
47/// 'setcc' instruction efficiently, but does support 'brcc' instruction, this
48/// will attempt merge setcc and brc instructions into brcc's.
49///
50namespace {
51class VISIBILITY_HIDDEN SelectionDAGLegalize {
52 TargetLowering &TLI;
53 SelectionDAG &DAG;
54
55 // Libcall insertion helpers.
56
57 /// LastCALLSEQ_END - This keeps track of the CALLSEQ_END node that has been
58 /// legalized. We use this to ensure that calls are properly serialized
59 /// against each other, including inserted libcalls.
Dan Gohman8181bd12008-07-27 21:46:04 +000060 SDValue LastCALLSEQ_END;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061
62 /// IsLegalizingCall - This member is used *only* for purposes of providing
63 /// helpful assertions that a libcall isn't created while another call is
64 /// being legalized (which could lead to non-serialized call sequences).
65 bool IsLegalizingCall;
66
67 enum LegalizeAction {
68 Legal, // The target natively supports this operation.
69 Promote, // This operation should be executed in a larger type.
70 Expand // Try to expand this to other ops, otherwise use a libcall.
71 };
72
73 /// ValueTypeActions - This is a bitvector that contains two bits for each
74 /// value type, where the two bits correspond to the LegalizeAction enum.
75 /// This can be queried with "getTypeAction(VT)".
76 TargetLowering::ValueTypeActionImpl ValueTypeActions;
77
78 /// LegalizedNodes - For nodes that are of legal width, and that have more
79 /// than one use, this map indicates what regularized operand to use. This
80 /// allows us to avoid legalizing the same thing more than once.
Dan Gohman8181bd12008-07-27 21:46:04 +000081 DenseMap<SDValue, SDValue> LegalizedNodes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082
83 /// PromotedNodes - For nodes that are below legal width, and that have more
84 /// than one use, this map indicates what promoted value to use. This allows
85 /// us to avoid promoting the same thing more than once.
Dan Gohman8181bd12008-07-27 21:46:04 +000086 DenseMap<SDValue, SDValue> PromotedNodes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087
88 /// ExpandedNodes - For nodes that need to be expanded this map indicates
Mon P Wang1448aad2008-10-30 08:01:45 +000089 /// which operands are the expanded version of the input. This allows
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090 /// us to avoid expanding the same node more than once.
Dan Gohman8181bd12008-07-27 21:46:04 +000091 DenseMap<SDValue, std::pair<SDValue, SDValue> > ExpandedNodes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092
93 /// SplitNodes - For vector nodes that need to be split, this map indicates
Mon P Wang1448aad2008-10-30 08:01:45 +000094 /// which operands are the split version of the input. This allows us
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095 /// to avoid splitting the same node more than once.
Dan Gohman8181bd12008-07-27 21:46:04 +000096 std::map<SDValue, std::pair<SDValue, SDValue> > SplitNodes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097
98 /// ScalarizedNodes - For nodes that need to be converted from vector types to
99 /// scalar types, this contains the mapping of ones we have already
100 /// processed to the result.
Dan Gohman8181bd12008-07-27 21:46:04 +0000101 std::map<SDValue, SDValue> ScalarizedNodes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102
Mon P Wanga5a239f2008-11-06 05:31:54 +0000103 /// WidenNodes - For nodes that need to be widened from one vector type to
104 /// another, this contains the mapping of those that we have already widen.
105 /// This allows us to avoid widening more than once.
Mon P Wang1448aad2008-10-30 08:01:45 +0000106 std::map<SDValue, SDValue> WidenNodes;
107
Dan Gohman8181bd12008-07-27 21:46:04 +0000108 void AddLegalizedOperand(SDValue From, SDValue To) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109 LegalizedNodes.insert(std::make_pair(From, To));
110 // If someone requests legalization of the new node, return itself.
111 if (From != To)
112 LegalizedNodes.insert(std::make_pair(To, To));
113 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000114 void AddPromotedOperand(SDValue From, SDValue To) {
Dan Gohman55d19662008-07-07 17:46:23 +0000115 bool isNew = PromotedNodes.insert(std::make_pair(From, To)).second;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000116 assert(isNew && "Got into the map somehow?");
Evan Chengcf576fd2008-11-24 07:09:49 +0000117 isNew = isNew;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118 // If someone requests legalization of the new node, return itself.
119 LegalizedNodes.insert(std::make_pair(To, To));
120 }
Mon P Wanga5a239f2008-11-06 05:31:54 +0000121 void AddWidenedOperand(SDValue From, SDValue To) {
Mon P Wang1448aad2008-10-30 08:01:45 +0000122 bool isNew = WidenNodes.insert(std::make_pair(From, To)).second;
123 assert(isNew && "Got into the map somehow?");
Evan Chengcf576fd2008-11-24 07:09:49 +0000124 isNew = isNew;
Mon P Wang1448aad2008-10-30 08:01:45 +0000125 // If someone requests legalization of the new node, return itself.
126 LegalizedNodes.insert(std::make_pair(To, To));
127 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128
129public:
Dan Gohmane887fdf2008-07-07 18:00:37 +0000130 explicit SelectionDAGLegalize(SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131
132 /// getTypeAction - Return how we should legalize values of this type, either
133 /// it is already legal or we need to expand it into multiple registers of
134 /// smaller integer type, or we need to promote it to a larger type.
Duncan Sands92c43912008-06-06 12:08:01 +0000135 LegalizeAction getTypeAction(MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136 return (LegalizeAction)ValueTypeActions.getTypeAction(VT);
137 }
138
139 /// isTypeLegal - Return true if this type is legal on this target.
140 ///
Duncan Sands92c43912008-06-06 12:08:01 +0000141 bool isTypeLegal(MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 return getTypeAction(VT) == Legal;
143 }
144
145 void LegalizeDAG();
146
147private:
148 /// HandleOp - Legalize, Promote, or Expand the specified operand as
149 /// appropriate for its type.
Dan Gohman8181bd12008-07-27 21:46:04 +0000150 void HandleOp(SDValue Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000151
152 /// LegalizeOp - We know that the specified value has a legal type.
153 /// Recursively ensure that the operands have legal types, then return the
154 /// result.
Dan Gohman8181bd12008-07-27 21:46:04 +0000155 SDValue LegalizeOp(SDValue O);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156
Dan Gohman6d05cac2007-10-11 23:57:53 +0000157 /// UnrollVectorOp - We know that the given vector has a legal type, however
158 /// the operation it performs is not legal and is an operation that we have
159 /// no way of lowering. "Unroll" the vector, splitting out the scalars and
160 /// operating on each element individually.
Dan Gohman8181bd12008-07-27 21:46:04 +0000161 SDValue UnrollVectorOp(SDValue O);
Nate Begeman7c9e4b72008-04-25 18:07:40 +0000162
163 /// PerformInsertVectorEltInMemory - Some target cannot handle a variable
164 /// insertion index for the INSERT_VECTOR_ELT instruction. In this case, it
165 /// is necessary to spill the vector being inserted into to memory, perform
166 /// the insert there, and then read the result back.
Dan Gohman8181bd12008-07-27 21:46:04 +0000167 SDValue PerformInsertVectorEltInMemory(SDValue Vec, SDValue Val,
168 SDValue Idx);
Dan Gohman6d05cac2007-10-11 23:57:53 +0000169
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000170 /// PromoteOp - Given an operation that produces a value in an invalid type,
171 /// promote it to compute the value into a larger type. The produced value
172 /// will have the correct bits for the low portion of the register, but no
173 /// guarantee is made about the top bits: it may be zero, sign-extended, or
174 /// garbage.
Dan Gohman8181bd12008-07-27 21:46:04 +0000175 SDValue PromoteOp(SDValue O);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176
Dan Gohman8181bd12008-07-27 21:46:04 +0000177 /// ExpandOp - Expand the specified SDValue into its two component pieces
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000178 /// Lo&Hi. Note that the Op MUST be an expanded type. As a result of this,
Dan Gohman4fc03742008-10-01 15:07:49 +0000179 /// the LegalizedNodes map is filled in for any results that are not expanded,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180 /// the ExpandedNodes map is filled in for any results that are expanded, and
181 /// the Lo/Hi values are returned. This applies to integer types and Vector
182 /// types.
Dan Gohman8181bd12008-07-27 21:46:04 +0000183 void ExpandOp(SDValue O, SDValue &Lo, SDValue &Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184
Mon P Wanga5a239f2008-11-06 05:31:54 +0000185 /// WidenVectorOp - Widen a vector operation to a wider type given by WidenVT
186 /// (e.g., v3i32 to v4i32). The produced value will have the correct value
187 /// for the existing elements but no guarantee is made about the new elements
188 /// at the end of the vector: it may be zero, ones, or garbage. This is useful
189 /// when we have an instruction operating on an illegal vector type and we
190 /// want to widen it to do the computation on a legal wider vector type.
Mon P Wang1448aad2008-10-30 08:01:45 +0000191 SDValue WidenVectorOp(SDValue Op, MVT WidenVT);
192
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193 /// SplitVectorOp - Given an operand of vector type, break it down into
194 /// two smaller values.
Dan Gohman8181bd12008-07-27 21:46:04 +0000195 void SplitVectorOp(SDValue O, SDValue &Lo, SDValue &Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000196
197 /// ScalarizeVectorOp - Given an operand of single-element vector type
198 /// (e.g. v1f32), convert it into the equivalent operation that returns a
199 /// scalar (e.g. f32) value.
Dan Gohman8181bd12008-07-27 21:46:04 +0000200 SDValue ScalarizeVectorOp(SDValue O);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000201
Mon P Wanga5a239f2008-11-06 05:31:54 +0000202 /// Useful 16 element vector type that is used to pass operands for widening.
Mon P Wang1448aad2008-10-30 08:01:45 +0000203 typedef SmallVector<SDValue, 16> SDValueVector;
204
205 /// LoadWidenVectorOp - Load a vector for a wider type. Returns true if
206 /// the LdChain contains a single load and false if it contains a token
207 /// factor for multiple loads. It takes
208 /// Result: location to return the result
209 /// LdChain: location to return the load chain
210 /// Op: load operation to widen
211 /// NVT: widen vector result type we want for the load
212 bool LoadWidenVectorOp(SDValue& Result, SDValue& LdChain,
213 SDValue Op, MVT NVT);
214
215 /// Helper genWidenVectorLoads - Helper function to generate a set of
216 /// loads to load a vector with a resulting wider type. It takes
217 /// LdChain: list of chains for the load we have generated
218 /// Chain: incoming chain for the ld vector
219 /// BasePtr: base pointer to load from
220 /// SV: memory disambiguation source value
221 /// SVOffset: memory disambiugation offset
222 /// Alignment: alignment of the memory
223 /// isVolatile: volatile load
224 /// LdWidth: width of memory that we want to load
225 /// ResType: the wider result result type for the resulting loaded vector
226 SDValue genWidenVectorLoads(SDValueVector& LdChain, SDValue Chain,
227 SDValue BasePtr, const Value *SV,
228 int SVOffset, unsigned Alignment,
229 bool isVolatile, unsigned LdWidth,
230 MVT ResType);
231
232 /// StoreWidenVectorOp - Stores a widen vector into non widen memory
233 /// location. It takes
234 /// ST: store node that we want to replace
235 /// Chain: incoming store chain
236 /// BasePtr: base address of where we want to store into
237 SDValue StoreWidenVectorOp(StoreSDNode *ST, SDValue Chain,
238 SDValue BasePtr);
239
240 /// Helper genWidenVectorStores - Helper function to generate a set of
241 /// stores to store a widen vector into non widen memory
242 // It takes
243 // StChain: list of chains for the stores we have generated
244 // Chain: incoming chain for the ld vector
245 // BasePtr: base pointer to load from
246 // SV: memory disambiguation source value
247 // SVOffset: memory disambiugation offset
248 // Alignment: alignment of the memory
249 // isVolatile: volatile lod
250 // ValOp: value to store
251 // StWidth: width of memory that we want to store
252 void genWidenVectorStores(SDValueVector& StChain, SDValue Chain,
253 SDValue BasePtr, const Value *SV,
254 int SVOffset, unsigned Alignment,
255 bool isVolatile, SDValue ValOp,
256 unsigned StWidth);
257
Duncan Sandsd3ace282008-07-21 10:20:31 +0000258 /// isShuffleLegal - Return non-null if a vector shuffle is legal with the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000259 /// specified mask and type. Targets can specify exactly which masks they
260 /// support and the code generator is tasked with not creating illegal masks.
261 ///
262 /// Note that this will also return true for shuffles that are promoted to a
263 /// different type.
264 ///
265 /// If this is a legal shuffle, this method returns the (possibly promoted)
266 /// build_vector Mask. If it's not a legal shuffle, it returns null.
Dan Gohman8181bd12008-07-27 21:46:04 +0000267 SDNode *isShuffleLegal(MVT VT, SDValue Mask) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268
269 bool LegalizeAllNodesNotLeadingTo(SDNode *N, SDNode *Dest,
270 SmallPtrSet<SDNode*, 32> &NodesLeadingTo);
271
Dan Gohman8181bd12008-07-27 21:46:04 +0000272 void LegalizeSetCCOperands(SDValue &LHS, SDValue &RHS, SDValue &CC);
Evan Cheng71343822008-10-15 02:05:31 +0000273 void LegalizeSetCCCondCode(MVT VT, SDValue &LHS, SDValue &RHS, SDValue &CC);
274 void LegalizeSetCC(MVT VT, SDValue &LHS, SDValue &RHS, SDValue &CC) {
275 LegalizeSetCCOperands(LHS, RHS, CC);
276 LegalizeSetCCCondCode(VT, LHS, RHS, CC);
277 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278
Dan Gohman8181bd12008-07-27 21:46:04 +0000279 SDValue ExpandLibCall(RTLIB::Libcall LC, SDNode *Node, bool isSigned,
280 SDValue &Hi);
281 SDValue ExpandIntToFP(bool isSigned, MVT DestTy, SDValue Source);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282
Dan Gohman8181bd12008-07-27 21:46:04 +0000283 SDValue EmitStackConvert(SDValue SrcOp, MVT SlotVT, MVT DestVT);
284 SDValue ExpandBUILD_VECTOR(SDNode *Node);
285 SDValue ExpandSCALAR_TO_VECTOR(SDNode *Node);
Dan Gohman29c3cef2008-08-14 20:04:46 +0000286 SDValue LegalizeINT_TO_FP(SDValue Result, bool isSigned, MVT DestTy, SDValue Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000287 SDValue ExpandLegalINT_TO_FP(bool isSigned, SDValue LegalOp, MVT DestVT);
288 SDValue PromoteLegalINT_TO_FP(SDValue LegalOp, MVT DestVT, bool isSigned);
289 SDValue PromoteLegalFP_TO_INT(SDValue LegalOp, MVT DestVT, bool isSigned);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290
Dan Gohman8181bd12008-07-27 21:46:04 +0000291 SDValue ExpandBSWAP(SDValue Op);
292 SDValue ExpandBitCount(unsigned Opc, SDValue Op);
293 bool ExpandShift(unsigned Opc, SDValue Op, SDValue Amt,
294 SDValue &Lo, SDValue &Hi);
295 void ExpandShiftParts(unsigned NodeOp, SDValue Op, SDValue Amt,
296 SDValue &Lo, SDValue &Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297
Dan Gohman8181bd12008-07-27 21:46:04 +0000298 SDValue ExpandEXTRACT_SUBVECTOR(SDValue Op);
299 SDValue ExpandEXTRACT_VECTOR_ELT(SDValue Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300};
301}
302
303/// isVectorShuffleLegal - Return true if a vector shuffle is legal with the
304/// specified mask and type. Targets can specify exactly which masks they
305/// support and the code generator is tasked with not creating illegal masks.
306///
307/// Note that this will also return true for shuffles that are promoted to a
308/// different type.
Dan Gohman8181bd12008-07-27 21:46:04 +0000309SDNode *SelectionDAGLegalize::isShuffleLegal(MVT VT, SDValue Mask) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310 switch (TLI.getOperationAction(ISD::VECTOR_SHUFFLE, VT)) {
311 default: return 0;
312 case TargetLowering::Legal:
313 case TargetLowering::Custom:
314 break;
315 case TargetLowering::Promote: {
316 // If this is promoted to a different type, convert the shuffle mask and
317 // ask if it is legal in the promoted type!
Duncan Sands92c43912008-06-06 12:08:01 +0000318 MVT NVT = TLI.getTypeToPromoteTo(ISD::VECTOR_SHUFFLE, VT);
Duncan Sandsd3ace282008-07-21 10:20:31 +0000319 MVT EltVT = NVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320
321 // If we changed # elements, change the shuffle mask.
322 unsigned NumEltsGrowth =
Duncan Sands92c43912008-06-06 12:08:01 +0000323 NVT.getVectorNumElements() / VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 assert(NumEltsGrowth && "Cannot promote to vector type with fewer elts!");
325 if (NumEltsGrowth > 1) {
326 // Renumber the elements.
Dan Gohman8181bd12008-07-27 21:46:04 +0000327 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328 for (unsigned i = 0, e = Mask.getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000329 SDValue InOp = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000330 for (unsigned j = 0; j != NumEltsGrowth; ++j) {
331 if (InOp.getOpcode() == ISD::UNDEF)
Duncan Sandsd3ace282008-07-21 10:20:31 +0000332 Ops.push_back(DAG.getNode(ISD::UNDEF, EltVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000334 unsigned InEltNo = cast<ConstantSDNode>(InOp)->getZExtValue();
Duncan Sandsd3ace282008-07-21 10:20:31 +0000335 Ops.push_back(DAG.getConstant(InEltNo*NumEltsGrowth+j, EltVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000336 }
337 }
338 }
339 Mask = DAG.getNode(ISD::BUILD_VECTOR, NVT, &Ops[0], Ops.size());
340 }
341 VT = NVT;
342 break;
343 }
344 }
Gabor Greif1c80d112008-08-28 21:40:38 +0000345 return TLI.isShuffleMaskLegal(Mask, VT) ? Mask.getNode() : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346}
347
348SelectionDAGLegalize::SelectionDAGLegalize(SelectionDAG &dag)
349 : TLI(dag.getTargetLoweringInfo()), DAG(dag),
350 ValueTypeActions(TLI.getValueTypeActions()) {
351 assert(MVT::LAST_VALUETYPE <= 32 &&
352 "Too many value types for ValueTypeActions to hold!");
353}
354
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355void SelectionDAGLegalize::LegalizeDAG() {
356 LastCALLSEQ_END = DAG.getEntryNode();
357 IsLegalizingCall = false;
358
359 // The legalize process is inherently a bottom-up recursive process (users
360 // legalize their uses before themselves). Given infinite stack space, we
361 // could just start legalizing on the root and traverse the whole graph. In
362 // practice however, this causes us to run out of stack space on large basic
363 // blocks. To avoid this problem, compute an ordering of the nodes where each
364 // node is only legalized after all of its operands are legalized.
Dan Gohman2d2a7a32008-09-30 18:30:35 +0000365 DAG.AssignTopologicalOrder();
366 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
367 E = prior(DAG.allnodes_end()); I != next(E); ++I)
368 HandleOp(SDValue(I, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369
370 // Finally, it's possible the root changed. Get the new root.
Dan Gohman8181bd12008-07-27 21:46:04 +0000371 SDValue OldRoot = DAG.getRoot();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372 assert(LegalizedNodes.count(OldRoot) && "Root didn't get legalized?");
373 DAG.setRoot(LegalizedNodes[OldRoot]);
374
375 ExpandedNodes.clear();
376 LegalizedNodes.clear();
377 PromotedNodes.clear();
378 SplitNodes.clear();
379 ScalarizedNodes.clear();
Mon P Wang1448aad2008-10-30 08:01:45 +0000380 WidenNodes.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000381
382 // Remove dead nodes now.
383 DAG.RemoveDeadNodes();
384}
385
386
387/// FindCallEndFromCallStart - Given a chained node that is part of a call
388/// sequence, find the CALLSEQ_END node that terminates the call sequence.
389static SDNode *FindCallEndFromCallStart(SDNode *Node) {
390 if (Node->getOpcode() == ISD::CALLSEQ_END)
391 return Node;
392 if (Node->use_empty())
393 return 0; // No CallSeqEnd
394
395 // The chain is usually at the end.
Dan Gohman8181bd12008-07-27 21:46:04 +0000396 SDValue TheChain(Node, Node->getNumValues()-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000397 if (TheChain.getValueType() != MVT::Other) {
398 // Sometimes it's at the beginning.
Dan Gohman8181bd12008-07-27 21:46:04 +0000399 TheChain = SDValue(Node, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400 if (TheChain.getValueType() != MVT::Other) {
401 // Otherwise, hunt for it.
402 for (unsigned i = 1, e = Node->getNumValues(); i != e; ++i)
403 if (Node->getValueType(i) == MVT::Other) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000404 TheChain = SDValue(Node, i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000405 break;
406 }
407
408 // Otherwise, we walked into a node without a chain.
409 if (TheChain.getValueType() != MVT::Other)
410 return 0;
411 }
412 }
413
414 for (SDNode::use_iterator UI = Node->use_begin(),
415 E = Node->use_end(); UI != E; ++UI) {
416
417 // Make sure to only follow users of our token chain.
Dan Gohman0c97f1d2008-07-27 20:43:25 +0000418 SDNode *User = *UI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000419 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i)
420 if (User->getOperand(i) == TheChain)
421 if (SDNode *Result = FindCallEndFromCallStart(User))
422 return Result;
423 }
424 return 0;
425}
426
427/// FindCallStartFromCallEnd - Given a chained node that is part of a call
428/// sequence, find the CALLSEQ_START node that initiates the call sequence.
429static SDNode *FindCallStartFromCallEnd(SDNode *Node) {
430 assert(Node && "Didn't find callseq_start for a call??");
431 if (Node->getOpcode() == ISD::CALLSEQ_START) return Node;
432
433 assert(Node->getOperand(0).getValueType() == MVT::Other &&
434 "Node doesn't have a token chain argument!");
Gabor Greif1c80d112008-08-28 21:40:38 +0000435 return FindCallStartFromCallEnd(Node->getOperand(0).getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436}
437
438/// LegalizeAllNodesNotLeadingTo - Recursively walk the uses of N, looking to
439/// see if any uses can reach Dest. If no dest operands can get to dest,
440/// legalize them, legalize ourself, and return false, otherwise, return true.
441///
442/// Keep track of the nodes we fine that actually do lead to Dest in
443/// NodesLeadingTo. This avoids retraversing them exponential number of times.
444///
445bool SelectionDAGLegalize::LegalizeAllNodesNotLeadingTo(SDNode *N, SDNode *Dest,
446 SmallPtrSet<SDNode*, 32> &NodesLeadingTo) {
447 if (N == Dest) return true; // N certainly leads to Dest :)
448
449 // If we've already processed this node and it does lead to Dest, there is no
450 // need to reprocess it.
451 if (NodesLeadingTo.count(N)) return true;
452
453 // If the first result of this node has been already legalized, then it cannot
454 // reach N.
455 switch (getTypeAction(N->getValueType(0))) {
456 case Legal:
Dan Gohman8181bd12008-07-27 21:46:04 +0000457 if (LegalizedNodes.count(SDValue(N, 0))) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458 break;
459 case Promote:
Dan Gohman8181bd12008-07-27 21:46:04 +0000460 if (PromotedNodes.count(SDValue(N, 0))) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000461 break;
462 case Expand:
Dan Gohman8181bd12008-07-27 21:46:04 +0000463 if (ExpandedNodes.count(SDValue(N, 0))) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000464 break;
465 }
466
467 // Okay, this node has not already been legalized. Check and legalize all
468 // operands. If none lead to Dest, then we can legalize this node.
469 bool OperandsLeadToDest = false;
470 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
471 OperandsLeadToDest |= // If an operand leads to Dest, so do we.
Gabor Greif1c80d112008-08-28 21:40:38 +0000472 LegalizeAllNodesNotLeadingTo(N->getOperand(i).getNode(), Dest, NodesLeadingTo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473
474 if (OperandsLeadToDest) {
475 NodesLeadingTo.insert(N);
476 return true;
477 }
478
479 // Okay, this node looks safe, legalize it and return false.
Dan Gohman8181bd12008-07-27 21:46:04 +0000480 HandleOp(SDValue(N, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481 return false;
482}
483
Mon P Wang1448aad2008-10-30 08:01:45 +0000484/// HandleOp - Legalize, Promote, Widen, or Expand the specified operand as
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485/// appropriate for its type.
Dan Gohman8181bd12008-07-27 21:46:04 +0000486void SelectionDAGLegalize::HandleOp(SDValue Op) {
Duncan Sands92c43912008-06-06 12:08:01 +0000487 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000488 switch (getTypeAction(VT)) {
489 default: assert(0 && "Bad type action!");
490 case Legal: (void)LegalizeOp(Op); break;
Mon P Wang1448aad2008-10-30 08:01:45 +0000491 case Promote:
492 if (!VT.isVector()) {
493 (void)PromoteOp(Op);
494 break;
495 }
496 else {
497 // See if we can widen otherwise use Expand to either scalarize or split
498 MVT WidenVT = TLI.getWidenVectorType(VT);
499 if (WidenVT != MVT::Other) {
500 (void) WidenVectorOp(Op, WidenVT);
501 break;
502 }
503 // else fall thru to expand since we can't widen the vector
504 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505 case Expand:
Duncan Sands92c43912008-06-06 12:08:01 +0000506 if (!VT.isVector()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507 // If this is an illegal scalar, expand it into its two component
508 // pieces.
Dan Gohman8181bd12008-07-27 21:46:04 +0000509 SDValue X, Y;
Chris Lattnerdad577b2007-08-25 01:00:22 +0000510 if (Op.getOpcode() == ISD::TargetConstant)
511 break; // Allow illegal target nodes.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000512 ExpandOp(Op, X, Y);
Duncan Sands92c43912008-06-06 12:08:01 +0000513 } else if (VT.getVectorNumElements() == 1) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514 // If this is an illegal single element vector, convert it to a
515 // scalar operation.
516 (void)ScalarizeVectorOp(Op);
517 } else {
Mon P Wang1448aad2008-10-30 08:01:45 +0000518 // This is an illegal multiple element vector.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519 // Split it in half and legalize both parts.
Dan Gohman8181bd12008-07-27 21:46:04 +0000520 SDValue X, Y;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521 SplitVectorOp(Op, X, Y);
522 }
523 break;
524 }
525}
526
527/// ExpandConstantFP - Expands the ConstantFP node to an integer constant or
528/// a load from the constant pool.
Dan Gohman8181bd12008-07-27 21:46:04 +0000529static SDValue ExpandConstantFP(ConstantFPSDNode *CFP, bool UseCP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000530 SelectionDAG &DAG, TargetLowering &TLI) {
531 bool Extend = false;
532
533 // If a FP immediate is precise when represented as a float and if the
534 // target can do an extending load from float to double, we put it into
535 // the constant pool as a float, even if it's is statically typed as a
Chris Lattnere718cc52008-03-05 06:46:58 +0000536 // double. This shrinks FP constants and canonicalizes them for targets where
537 // an FP extending load is the same cost as a normal load (such as on the x87
538 // fp stack or PPC FP unit).
Duncan Sands92c43912008-06-06 12:08:01 +0000539 MVT VT = CFP->getValueType(0);
Dan Gohmanc1f3a072008-09-12 18:08:03 +0000540 ConstantFP *LLVMC = const_cast<ConstantFP*>(CFP->getConstantFPValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000541 if (!UseCP) {
Dale Johannesen2fc20782007-09-14 22:26:36 +0000542 if (VT!=MVT::f64 && VT!=MVT::f32)
543 assert(0 && "Invalid type expansion");
Dale Johannesen49cc7ce2008-10-09 18:53:47 +0000544 return DAG.getConstant(LLVMC->getValueAPF().bitcastToAPInt(),
Evan Cheng354be062008-03-04 08:05:30 +0000545 (VT == MVT::f64) ? MVT::i64 : MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 }
547
Duncan Sands92c43912008-06-06 12:08:01 +0000548 MVT OrigVT = VT;
549 MVT SVT = VT;
Evan Cheng354be062008-03-04 08:05:30 +0000550 while (SVT != MVT::f32) {
Duncan Sands92c43912008-06-06 12:08:01 +0000551 SVT = (MVT::SimpleValueType)(SVT.getSimpleVT() - 1);
Evan Cheng354be062008-03-04 08:05:30 +0000552 if (CFP->isValueValidForType(SVT, CFP->getValueAPF()) &&
553 // Only do this if the target has a native EXTLOAD instruction from
554 // smaller type.
Evan Cheng08c171a2008-10-14 21:26:46 +0000555 TLI.isLoadExtLegal(ISD::EXTLOAD, SVT) &&
Chris Lattnere718cc52008-03-05 06:46:58 +0000556 TLI.ShouldShrinkFPConstant(OrigVT)) {
Duncan Sands92c43912008-06-06 12:08:01 +0000557 const Type *SType = SVT.getTypeForMVT();
Evan Cheng354be062008-03-04 08:05:30 +0000558 LLVMC = cast<ConstantFP>(ConstantExpr::getFPTrunc(LLVMC, SType));
559 VT = SVT;
560 Extend = true;
561 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562 }
563
Dan Gohman8181bd12008-07-27 21:46:04 +0000564 SDValue CPIdx = DAG.getConstantPool(LLVMC, TLI.getPointerTy());
Dan Gohman04637d12008-09-16 22:05:41 +0000565 unsigned Alignment = 1 << cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Evan Cheng354be062008-03-04 08:05:30 +0000566 if (Extend)
567 return DAG.getExtLoad(ISD::EXTLOAD, OrigVT, DAG.getEntryNode(),
Dan Gohmanfb020b62008-02-07 18:41:25 +0000568 CPIdx, PseudoSourceValue::getConstantPool(),
Dan Gohman04637d12008-09-16 22:05:41 +0000569 0, VT, false, Alignment);
Evan Cheng354be062008-03-04 08:05:30 +0000570 return DAG.getLoad(OrigVT, DAG.getEntryNode(), CPIdx,
Dan Gohman04637d12008-09-16 22:05:41 +0000571 PseudoSourceValue::getConstantPool(), 0, false, Alignment);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000572}
573
574
575/// ExpandFCOPYSIGNToBitwiseOps - Expands fcopysign to a series of bitwise
576/// operations.
577static
Dan Gohman8181bd12008-07-27 21:46:04 +0000578SDValue ExpandFCOPYSIGNToBitwiseOps(SDNode *Node, MVT NVT,
579 SelectionDAG &DAG, TargetLowering &TLI) {
Duncan Sands92c43912008-06-06 12:08:01 +0000580 MVT VT = Node->getValueType(0);
581 MVT SrcVT = Node->getOperand(1).getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582 assert((SrcVT == MVT::f32 || SrcVT == MVT::f64) &&
583 "fcopysign expansion only supported for f32 and f64");
Duncan Sands92c43912008-06-06 12:08:01 +0000584 MVT SrcNVT = (SrcVT == MVT::f64) ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000585
586 // First get the sign bit of second operand.
Dan Gohman8181bd12008-07-27 21:46:04 +0000587 SDValue Mask1 = (SrcVT == MVT::f64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000588 ? DAG.getConstantFP(BitsToDouble(1ULL << 63), SrcVT)
589 : DAG.getConstantFP(BitsToFloat(1U << 31), SrcVT);
590 Mask1 = DAG.getNode(ISD::BIT_CONVERT, SrcNVT, Mask1);
Dan Gohman8181bd12008-07-27 21:46:04 +0000591 SDValue SignBit= DAG.getNode(ISD::BIT_CONVERT, SrcNVT, Node->getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592 SignBit = DAG.getNode(ISD::AND, SrcNVT, SignBit, Mask1);
593 // Shift right or sign-extend it if the two operands have different types.
Duncan Sands92c43912008-06-06 12:08:01 +0000594 int SizeDiff = SrcNVT.getSizeInBits() - NVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595 if (SizeDiff > 0) {
596 SignBit = DAG.getNode(ISD::SRL, SrcNVT, SignBit,
597 DAG.getConstant(SizeDiff, TLI.getShiftAmountTy()));
598 SignBit = DAG.getNode(ISD::TRUNCATE, NVT, SignBit);
Chris Lattnere6fa1452008-07-10 23:46:13 +0000599 } else if (SizeDiff < 0) {
600 SignBit = DAG.getNode(ISD::ZERO_EXTEND, NVT, SignBit);
601 SignBit = DAG.getNode(ISD::SHL, NVT, SignBit,
602 DAG.getConstant(-SizeDiff, TLI.getShiftAmountTy()));
603 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604
605 // Clear the sign bit of first operand.
Dan Gohman8181bd12008-07-27 21:46:04 +0000606 SDValue Mask2 = (VT == MVT::f64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 ? DAG.getConstantFP(BitsToDouble(~(1ULL << 63)), VT)
608 : DAG.getConstantFP(BitsToFloat(~(1U << 31)), VT);
609 Mask2 = DAG.getNode(ISD::BIT_CONVERT, NVT, Mask2);
Dan Gohman8181bd12008-07-27 21:46:04 +0000610 SDValue Result = DAG.getNode(ISD::BIT_CONVERT, NVT, Node->getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 Result = DAG.getNode(ISD::AND, NVT, Result, Mask2);
612
613 // Or the value with the sign bit.
614 Result = DAG.getNode(ISD::OR, NVT, Result, SignBit);
615 return Result;
616}
617
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000618/// ExpandUnalignedStore - Expands an unaligned store to 2 half-size stores.
619static
Dan Gohman8181bd12008-07-27 21:46:04 +0000620SDValue ExpandUnalignedStore(StoreSDNode *ST, SelectionDAG &DAG,
621 TargetLowering &TLI) {
622 SDValue Chain = ST->getChain();
623 SDValue Ptr = ST->getBasePtr();
624 SDValue Val = ST->getValue();
Duncan Sands92c43912008-06-06 12:08:01 +0000625 MVT VT = Val.getValueType();
Dale Johannesen08275382007-09-08 19:29:23 +0000626 int Alignment = ST->getAlignment();
627 int SVOffset = ST->getSrcValueOffset();
Duncan Sands92c43912008-06-06 12:08:01 +0000628 if (ST->getMemoryVT().isFloatingPoint() ||
629 ST->getMemoryVT().isVector()) {
Dale Johannesen08275382007-09-08 19:29:23 +0000630 // Expand to a bitconvert of the value to the integer type of the
631 // same size, then a (misaligned) int store.
Duncan Sands92c43912008-06-06 12:08:01 +0000632 MVT intVT;
633 if (VT.is128BitVector() || VT == MVT::ppcf128 || VT == MVT::f128)
Dale Johannesendc0ee192008-02-27 22:36:00 +0000634 intVT = MVT::i128;
Duncan Sands92c43912008-06-06 12:08:01 +0000635 else if (VT.is64BitVector() || VT==MVT::f64)
Dale Johannesen08275382007-09-08 19:29:23 +0000636 intVT = MVT::i64;
637 else if (VT==MVT::f32)
638 intVT = MVT::i32;
639 else
Dale Johannesenb1d1ab92008-02-28 18:36:51 +0000640 assert(0 && "Unaligned store of unsupported type");
Dale Johannesen08275382007-09-08 19:29:23 +0000641
Dan Gohman8181bd12008-07-27 21:46:04 +0000642 SDValue Result = DAG.getNode(ISD::BIT_CONVERT, intVT, Val);
Dale Johannesen08275382007-09-08 19:29:23 +0000643 return DAG.getStore(Chain, Result, Ptr, ST->getSrcValue(),
644 SVOffset, ST->isVolatile(), Alignment);
645 }
Duncan Sands92c43912008-06-06 12:08:01 +0000646 assert(ST->getMemoryVT().isInteger() &&
647 !ST->getMemoryVT().isVector() &&
Dale Johannesen08275382007-09-08 19:29:23 +0000648 "Unaligned store of unknown type.");
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000649 // Get the half-size VT
Duncan Sands92c43912008-06-06 12:08:01 +0000650 MVT NewStoredVT =
651 (MVT::SimpleValueType)(ST->getMemoryVT().getSimpleVT() - 1);
652 int NumBits = NewStoredVT.getSizeInBits();
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000653 int IncrementSize = NumBits / 8;
654
655 // Divide the stored value in two parts.
Dan Gohman8181bd12008-07-27 21:46:04 +0000656 SDValue ShiftAmount = DAG.getConstant(NumBits, TLI.getShiftAmountTy());
657 SDValue Lo = Val;
658 SDValue Hi = DAG.getNode(ISD::SRL, VT, Val, ShiftAmount);
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000659
660 // Store the two parts
Dan Gohman8181bd12008-07-27 21:46:04 +0000661 SDValue Store1, Store2;
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000662 Store1 = DAG.getTruncStore(Chain, TLI.isLittleEndian()?Lo:Hi, Ptr,
663 ST->getSrcValue(), SVOffset, NewStoredVT,
664 ST->isVolatile(), Alignment);
665 Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
666 DAG.getConstant(IncrementSize, TLI.getPointerTy()));
Duncan Sandsa3691432007-10-28 12:59:45 +0000667 Alignment = MinAlign(Alignment, IncrementSize);
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000668 Store2 = DAG.getTruncStore(Chain, TLI.isLittleEndian()?Hi:Lo, Ptr,
669 ST->getSrcValue(), SVOffset + IncrementSize,
670 NewStoredVT, ST->isVolatile(), Alignment);
671
672 return DAG.getNode(ISD::TokenFactor, MVT::Other, Store1, Store2);
673}
674
675/// ExpandUnalignedLoad - Expands an unaligned load to 2 half-size loads.
676static
Dan Gohman8181bd12008-07-27 21:46:04 +0000677SDValue ExpandUnalignedLoad(LoadSDNode *LD, SelectionDAG &DAG,
678 TargetLowering &TLI) {
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000679 int SVOffset = LD->getSrcValueOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +0000680 SDValue Chain = LD->getChain();
681 SDValue Ptr = LD->getBasePtr();
Duncan Sands92c43912008-06-06 12:08:01 +0000682 MVT VT = LD->getValueType(0);
683 MVT LoadedVT = LD->getMemoryVT();
684 if (VT.isFloatingPoint() || VT.isVector()) {
Dale Johannesen08275382007-09-08 19:29:23 +0000685 // Expand to a (misaligned) integer load of the same size,
Dale Johannesendc0ee192008-02-27 22:36:00 +0000686 // then bitconvert to floating point or vector.
Duncan Sands92c43912008-06-06 12:08:01 +0000687 MVT intVT;
688 if (LoadedVT.is128BitVector() ||
Dale Johannesenf8c1e852008-03-01 03:40:57 +0000689 LoadedVT == MVT::ppcf128 || LoadedVT == MVT::f128)
Dale Johannesendc0ee192008-02-27 22:36:00 +0000690 intVT = MVT::i128;
Duncan Sands92c43912008-06-06 12:08:01 +0000691 else if (LoadedVT.is64BitVector() || LoadedVT == MVT::f64)
Dale Johannesen08275382007-09-08 19:29:23 +0000692 intVT = MVT::i64;
Chris Lattner4cf8a5b2007-11-19 21:38:03 +0000693 else if (LoadedVT == MVT::f32)
Dale Johannesen08275382007-09-08 19:29:23 +0000694 intVT = MVT::i32;
695 else
Dale Johannesendc0ee192008-02-27 22:36:00 +0000696 assert(0 && "Unaligned load of unsupported type");
Dale Johannesen08275382007-09-08 19:29:23 +0000697
Dan Gohman8181bd12008-07-27 21:46:04 +0000698 SDValue newLoad = DAG.getLoad(intVT, Chain, Ptr, LD->getSrcValue(),
Dale Johannesen08275382007-09-08 19:29:23 +0000699 SVOffset, LD->isVolatile(),
700 LD->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +0000701 SDValue Result = DAG.getNode(ISD::BIT_CONVERT, LoadedVT, newLoad);
Duncan Sands92c43912008-06-06 12:08:01 +0000702 if (VT.isFloatingPoint() && LoadedVT != VT)
Dale Johannesen08275382007-09-08 19:29:23 +0000703 Result = DAG.getNode(ISD::FP_EXTEND, VT, Result);
704
Dan Gohman8181bd12008-07-27 21:46:04 +0000705 SDValue Ops[] = { Result, Chain };
Duncan Sands698842f2008-07-02 17:40:58 +0000706 return DAG.getMergeValues(Ops, 2);
Dale Johannesen08275382007-09-08 19:29:23 +0000707 }
Duncan Sands92c43912008-06-06 12:08:01 +0000708 assert(LoadedVT.isInteger() && !LoadedVT.isVector() &&
Chris Lattner4cf8a5b2007-11-19 21:38:03 +0000709 "Unaligned load of unsupported type.");
710
Dale Johannesendc0ee192008-02-27 22:36:00 +0000711 // Compute the new VT that is half the size of the old one. This is an
712 // integer MVT.
Duncan Sands92c43912008-06-06 12:08:01 +0000713 unsigned NumBits = LoadedVT.getSizeInBits();
714 MVT NewLoadedVT;
715 NewLoadedVT = MVT::getIntegerVT(NumBits/2);
Chris Lattner4cf8a5b2007-11-19 21:38:03 +0000716 NumBits >>= 1;
717
718 unsigned Alignment = LD->getAlignment();
719 unsigned IncrementSize = NumBits / 8;
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000720 ISD::LoadExtType HiExtType = LD->getExtensionType();
721
722 // If the original load is NON_EXTLOAD, the hi part load must be ZEXTLOAD.
723 if (HiExtType == ISD::NON_EXTLOAD)
724 HiExtType = ISD::ZEXTLOAD;
725
726 // Load the value in two parts
Dan Gohman8181bd12008-07-27 21:46:04 +0000727 SDValue Lo, Hi;
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000728 if (TLI.isLittleEndian()) {
729 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, VT, Chain, Ptr, LD->getSrcValue(),
730 SVOffset, NewLoadedVT, LD->isVolatile(), Alignment);
731 Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
732 DAG.getConstant(IncrementSize, TLI.getPointerTy()));
733 Hi = DAG.getExtLoad(HiExtType, VT, Chain, Ptr, LD->getSrcValue(),
734 SVOffset + IncrementSize, NewLoadedVT, LD->isVolatile(),
Duncan Sandsa3691432007-10-28 12:59:45 +0000735 MinAlign(Alignment, IncrementSize));
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000736 } else {
737 Hi = DAG.getExtLoad(HiExtType, VT, Chain, Ptr, LD->getSrcValue(), SVOffset,
738 NewLoadedVT,LD->isVolatile(), Alignment);
739 Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
740 DAG.getConstant(IncrementSize, TLI.getPointerTy()));
741 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, VT, Chain, Ptr, LD->getSrcValue(),
742 SVOffset + IncrementSize, NewLoadedVT, LD->isVolatile(),
Duncan Sandsa3691432007-10-28 12:59:45 +0000743 MinAlign(Alignment, IncrementSize));
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000744 }
745
746 // aggregate the two parts
Dan Gohman8181bd12008-07-27 21:46:04 +0000747 SDValue ShiftAmount = DAG.getConstant(NumBits, TLI.getShiftAmountTy());
748 SDValue Result = DAG.getNode(ISD::SHL, VT, Hi, ShiftAmount);
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000749 Result = DAG.getNode(ISD::OR, VT, Result, Lo);
750
Dan Gohman8181bd12008-07-27 21:46:04 +0000751 SDValue TF = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo.getValue(1),
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000752 Hi.getValue(1));
753
Dan Gohman8181bd12008-07-27 21:46:04 +0000754 SDValue Ops[] = { Result, TF };
Duncan Sands698842f2008-07-02 17:40:58 +0000755 return DAG.getMergeValues(Ops, 2);
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +0000756}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757
Dan Gohman6d05cac2007-10-11 23:57:53 +0000758/// UnrollVectorOp - We know that the given vector has a legal type, however
759/// the operation it performs is not legal and is an operation that we have
760/// no way of lowering. "Unroll" the vector, splitting out the scalars and
761/// operating on each element individually.
Dan Gohman8181bd12008-07-27 21:46:04 +0000762SDValue SelectionDAGLegalize::UnrollVectorOp(SDValue Op) {
Duncan Sands92c43912008-06-06 12:08:01 +0000763 MVT VT = Op.getValueType();
Dan Gohman6d05cac2007-10-11 23:57:53 +0000764 assert(isTypeLegal(VT) &&
765 "Caller should expand or promote operands that are not legal!");
Gabor Greif1c80d112008-08-28 21:40:38 +0000766 assert(Op.getNode()->getNumValues() == 1 &&
Dan Gohman6d05cac2007-10-11 23:57:53 +0000767 "Can't unroll a vector with multiple results!");
Duncan Sands92c43912008-06-06 12:08:01 +0000768 unsigned NE = VT.getVectorNumElements();
769 MVT EltVT = VT.getVectorElementType();
Dan Gohman6d05cac2007-10-11 23:57:53 +0000770
Dan Gohman8181bd12008-07-27 21:46:04 +0000771 SmallVector<SDValue, 8> Scalars;
772 SmallVector<SDValue, 4> Operands(Op.getNumOperands());
Dan Gohman6d05cac2007-10-11 23:57:53 +0000773 for (unsigned i = 0; i != NE; ++i) {
774 for (unsigned j = 0; j != Op.getNumOperands(); ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000775 SDValue Operand = Op.getOperand(j);
Duncan Sands92c43912008-06-06 12:08:01 +0000776 MVT OperandVT = Operand.getValueType();
777 if (OperandVT.isVector()) {
Dan Gohman6d05cac2007-10-11 23:57:53 +0000778 // A vector operand; extract a single element.
Duncan Sands92c43912008-06-06 12:08:01 +0000779 MVT OperandEltVT = OperandVT.getVectorElementType();
Dan Gohman6d05cac2007-10-11 23:57:53 +0000780 Operands[j] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
781 OperandEltVT,
782 Operand,
783 DAG.getConstant(i, MVT::i32));
784 } else {
785 // A scalar operand; just use it as is.
786 Operands[j] = Operand;
787 }
788 }
789 Scalars.push_back(DAG.getNode(Op.getOpcode(), EltVT,
790 &Operands[0], Operands.size()));
791 }
792
793 return DAG.getNode(ISD::BUILD_VECTOR, VT, &Scalars[0], Scalars.size());
794}
795
Duncan Sands37a3f472008-01-10 10:28:30 +0000796/// GetFPLibCall - Return the right libcall for the given floating point type.
Duncan Sands92c43912008-06-06 12:08:01 +0000797static RTLIB::Libcall GetFPLibCall(MVT VT,
Duncan Sands37a3f472008-01-10 10:28:30 +0000798 RTLIB::Libcall Call_F32,
799 RTLIB::Libcall Call_F64,
800 RTLIB::Libcall Call_F80,
801 RTLIB::Libcall Call_PPCF128) {
802 return
803 VT == MVT::f32 ? Call_F32 :
804 VT == MVT::f64 ? Call_F64 :
805 VT == MVT::f80 ? Call_F80 :
806 VT == MVT::ppcf128 ? Call_PPCF128 :
807 RTLIB::UNKNOWN_LIBCALL;
808}
809
Nate Begeman7c9e4b72008-04-25 18:07:40 +0000810/// PerformInsertVectorEltInMemory - Some target cannot handle a variable
811/// insertion index for the INSERT_VECTOR_ELT instruction. In this case, it
812/// is necessary to spill the vector being inserted into to memory, perform
813/// the insert there, and then read the result back.
Dan Gohman8181bd12008-07-27 21:46:04 +0000814SDValue SelectionDAGLegalize::
815PerformInsertVectorEltInMemory(SDValue Vec, SDValue Val, SDValue Idx) {
816 SDValue Tmp1 = Vec;
817 SDValue Tmp2 = Val;
818 SDValue Tmp3 = Idx;
Nate Begeman7c9e4b72008-04-25 18:07:40 +0000819
820 // If the target doesn't support this, we have to spill the input vector
821 // to a temporary stack slot, update the element, then reload it. This is
822 // badness. We could also load the value into a vector register (either
823 // with a "move to register" or "extload into register" instruction, then
824 // permute it into place, if the idx is a constant and if the idx is
825 // supported by the target.
Duncan Sands92c43912008-06-06 12:08:01 +0000826 MVT VT = Tmp1.getValueType();
827 MVT EltVT = VT.getVectorElementType();
828 MVT IdxVT = Tmp3.getValueType();
829 MVT PtrVT = TLI.getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +0000830 SDValue StackPtr = DAG.CreateStackTemporary(VT);
Nate Begeman7c9e4b72008-04-25 18:07:40 +0000831
Gabor Greif1c80d112008-08-28 21:40:38 +0000832 int SPFI = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex();
Nate Begeman7c9e4b72008-04-25 18:07:40 +0000833
834 // Store the vector.
Dan Gohman8181bd12008-07-27 21:46:04 +0000835 SDValue Ch = DAG.getStore(DAG.getEntryNode(), Tmp1, StackPtr,
Mon P Wang1448aad2008-10-30 08:01:45 +0000836 PseudoSourceValue::getFixedStack(SPFI), 0);
Nate Begeman7c9e4b72008-04-25 18:07:40 +0000837
838 // Truncate or zero extend offset to target pointer type.
Duncan Sandsec142ee2008-06-08 20:54:56 +0000839 unsigned CastOpc = IdxVT.bitsGT(PtrVT) ? ISD::TRUNCATE : ISD::ZERO_EXTEND;
Nate Begeman7c9e4b72008-04-25 18:07:40 +0000840 Tmp3 = DAG.getNode(CastOpc, PtrVT, Tmp3);
841 // Add the offset to the index.
Duncan Sands92c43912008-06-06 12:08:01 +0000842 unsigned EltSize = EltVT.getSizeInBits()/8;
Nate Begeman7c9e4b72008-04-25 18:07:40 +0000843 Tmp3 = DAG.getNode(ISD::MUL, IdxVT, Tmp3,DAG.getConstant(EltSize, IdxVT));
Dan Gohman8181bd12008-07-27 21:46:04 +0000844 SDValue StackPtr2 = DAG.getNode(ISD::ADD, IdxVT, Tmp3, StackPtr);
Nate Begeman7c9e4b72008-04-25 18:07:40 +0000845 // Store the scalar value.
846 Ch = DAG.getTruncStore(Ch, Tmp2, StackPtr2,
Dan Gohman1fc34bc2008-07-11 22:44:52 +0000847 PseudoSourceValue::getFixedStack(SPFI), 0, EltVT);
Nate Begeman7c9e4b72008-04-25 18:07:40 +0000848 // Load the updated vector.
Dan Gohman1fc34bc2008-07-11 22:44:52 +0000849 return DAG.getLoad(VT, Ch, StackPtr,
850 PseudoSourceValue::getFixedStack(SPFI), 0);
Nate Begeman7c9e4b72008-04-25 18:07:40 +0000851}
852
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853/// LegalizeOp - We know that the specified value has a legal type, and
854/// that its operands are legal. Now ensure that the operation itself
855/// is legal, recursively ensuring that the operands' operations remain
856/// legal.
Dan Gohman8181bd12008-07-27 21:46:04 +0000857SDValue SelectionDAGLegalize::LegalizeOp(SDValue Op) {
Chris Lattnerdad577b2007-08-25 01:00:22 +0000858 if (Op.getOpcode() == ISD::TargetConstant) // Allow illegal target nodes.
859 return Op;
860
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861 assert(isTypeLegal(Op.getValueType()) &&
862 "Caller should expand or promote operands that are not legal!");
Gabor Greif1c80d112008-08-28 21:40:38 +0000863 SDNode *Node = Op.getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864
865 // If this operation defines any values that cannot be represented in a
866 // register on this target, make sure to expand or promote them.
867 if (Node->getNumValues() > 1) {
868 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
869 if (getTypeAction(Node->getValueType(i)) != Legal) {
870 HandleOp(Op.getValue(i));
871 assert(LegalizedNodes.count(Op) &&
872 "Handling didn't add legal operands!");
873 return LegalizedNodes[Op];
874 }
875 }
876
877 // Note that LegalizeOp may be reentered even from single-use nodes, which
878 // means that we always must cache transformed nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +0000879 DenseMap<SDValue, SDValue>::iterator I = LegalizedNodes.find(Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880 if (I != LegalizedNodes.end()) return I->second;
881
Dan Gohman8181bd12008-07-27 21:46:04 +0000882 SDValue Tmp1, Tmp2, Tmp3, Tmp4;
883 SDValue Result = Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 bool isCustom = false;
885
886 switch (Node->getOpcode()) {
887 case ISD::FrameIndex:
888 case ISD::EntryToken:
889 case ISD::Register:
890 case ISD::BasicBlock:
891 case ISD::TargetFrameIndex:
892 case ISD::TargetJumpTable:
893 case ISD::TargetConstant:
894 case ISD::TargetConstantFP:
895 case ISD::TargetConstantPool:
896 case ISD::TargetGlobalAddress:
897 case ISD::TargetGlobalTLSAddress:
Bill Wendlingfef06052008-09-16 21:48:12 +0000898 case ISD::TargetExternalSymbol:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899 case ISD::VALUETYPE:
900 case ISD::SRCVALUE:
Dan Gohman12a9c082008-02-06 22:27:42 +0000901 case ISD::MEMOPERAND:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000902 case ISD::CONDCODE:
Duncan Sandsc93fae32008-03-21 09:14:45 +0000903 case ISD::ARG_FLAGS:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904 // Primitives must all be legal.
Duncan Sandsb42a44e2007-10-16 09:07:20 +0000905 assert(TLI.isOperationLegal(Node->getOpcode(), Node->getValueType(0)) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906 "This must be legal!");
907 break;
908 default:
909 if (Node->getOpcode() >= ISD::BUILTIN_OP_END) {
910 // If this is a target node, legalize it by legalizing the operands then
911 // passing it through.
Dan Gohman8181bd12008-07-27 21:46:04 +0000912 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000913 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
914 Ops.push_back(LegalizeOp(Node->getOperand(i)));
915
916 Result = DAG.UpdateNodeOperands(Result.getValue(0), &Ops[0], Ops.size());
917
918 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
919 AddLegalizedOperand(Op.getValue(i), Result.getValue(i));
Gabor Greif46bf5472008-08-26 22:36:50 +0000920 return Result.getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921 }
922 // Otherwise this is an unhandled builtin node. splat.
923#ifndef NDEBUG
924 cerr << "NODE: "; Node->dump(&DAG); cerr << "\n";
925#endif
926 assert(0 && "Do not know how to legalize this operator!");
927 abort();
928 case ISD::GLOBAL_OFFSET_TABLE:
929 case ISD::GlobalAddress:
930 case ISD::GlobalTLSAddress:
Bill Wendlingfef06052008-09-16 21:48:12 +0000931 case ISD::ExternalSymbol:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000932 case ISD::ConstantPool:
933 case ISD::JumpTable: // Nothing to do.
934 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
935 default: assert(0 && "This action is not supported yet!");
936 case TargetLowering::Custom:
937 Tmp1 = TLI.LowerOperation(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +0000938 if (Tmp1.getNode()) Result = Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939 // FALLTHROUGH if the target doesn't want to lower this op after all.
940 case TargetLowering::Legal:
941 break;
942 }
943 break;
944 case ISD::FRAMEADDR:
945 case ISD::RETURNADDR:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000946 // The only option for these nodes is to custom lower them. If the target
947 // does not custom lower them, then return zero.
948 Tmp1 = TLI.LowerOperation(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +0000949 if (Tmp1.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950 Result = Tmp1;
951 else
952 Result = DAG.getConstant(0, TLI.getPointerTy());
953 break;
Anton Korobeynikove3d7f932007-08-29 23:18:48 +0000954 case ISD::FRAME_TO_ARGS_OFFSET: {
Duncan Sands92c43912008-06-06 12:08:01 +0000955 MVT VT = Node->getValueType(0);
Anton Korobeynikov09386bd2007-08-29 19:28:29 +0000956 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
957 default: assert(0 && "This action is not supported yet!");
958 case TargetLowering::Custom:
959 Result = TLI.LowerOperation(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +0000960 if (Result.getNode()) break;
Anton Korobeynikov09386bd2007-08-29 19:28:29 +0000961 // Fall Thru
962 case TargetLowering::Legal:
963 Result = DAG.getConstant(0, VT);
964 break;
965 }
Anton Korobeynikove3d7f932007-08-29 23:18:48 +0000966 }
Anton Korobeynikov09386bd2007-08-29 19:28:29 +0000967 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968 case ISD::EXCEPTIONADDR: {
969 Tmp1 = LegalizeOp(Node->getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +0000970 MVT VT = Node->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
972 default: assert(0 && "This action is not supported yet!");
973 case TargetLowering::Expand: {
974 unsigned Reg = TLI.getExceptionAddressRegister();
Duncan Sandsc7f7d5e2007-12-31 18:35:50 +0000975 Result = DAG.getCopyFromReg(Tmp1, Reg, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976 }
977 break;
978 case TargetLowering::Custom:
979 Result = TLI.LowerOperation(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +0000980 if (Result.getNode()) break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981 // Fall Thru
982 case TargetLowering::Legal: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000983 SDValue Ops[] = { DAG.getConstant(0, VT), Tmp1 };
Duncan Sands698842f2008-07-02 17:40:58 +0000984 Result = DAG.getMergeValues(Ops, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985 break;
986 }
987 }
988 }
Gabor Greif1c80d112008-08-28 21:40:38 +0000989 if (Result.getNode()->getNumValues() == 1) break;
Duncan Sandsc7f7d5e2007-12-31 18:35:50 +0000990
Gabor Greif1c80d112008-08-28 21:40:38 +0000991 assert(Result.getNode()->getNumValues() == 2 &&
Duncan Sandsc7f7d5e2007-12-31 18:35:50 +0000992 "Cannot return more than two values!");
993
994 // Since we produced two values, make sure to remember that we
995 // legalized both of them.
996 Tmp1 = LegalizeOp(Result);
997 Tmp2 = LegalizeOp(Result.getValue(1));
998 AddLegalizedOperand(Op.getValue(0), Tmp1);
999 AddLegalizedOperand(Op.getValue(1), Tmp2);
Gabor Greif46bf5472008-08-26 22:36:50 +00001000 return Op.getResNo() ? Tmp2 : Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 case ISD::EHSELECTION: {
1002 Tmp1 = LegalizeOp(Node->getOperand(0));
1003 Tmp2 = LegalizeOp(Node->getOperand(1));
Duncan Sands92c43912008-06-06 12:08:01 +00001004 MVT VT = Node->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001005 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
1006 default: assert(0 && "This action is not supported yet!");
1007 case TargetLowering::Expand: {
1008 unsigned Reg = TLI.getExceptionSelectorRegister();
Duncan Sandsc7f7d5e2007-12-31 18:35:50 +00001009 Result = DAG.getCopyFromReg(Tmp2, Reg, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001010 }
1011 break;
1012 case TargetLowering::Custom:
1013 Result = TLI.LowerOperation(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00001014 if (Result.getNode()) break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015 // Fall Thru
1016 case TargetLowering::Legal: {
Dan Gohman8181bd12008-07-27 21:46:04 +00001017 SDValue Ops[] = { DAG.getConstant(0, VT), Tmp2 };
Duncan Sands698842f2008-07-02 17:40:58 +00001018 Result = DAG.getMergeValues(Ops, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001019 break;
1020 }
1021 }
1022 }
Gabor Greif1c80d112008-08-28 21:40:38 +00001023 if (Result.getNode()->getNumValues() == 1) break;
Duncan Sandsc7f7d5e2007-12-31 18:35:50 +00001024
Gabor Greif1c80d112008-08-28 21:40:38 +00001025 assert(Result.getNode()->getNumValues() == 2 &&
Duncan Sandsc7f7d5e2007-12-31 18:35:50 +00001026 "Cannot return more than two values!");
1027
1028 // Since we produced two values, make sure to remember that we
1029 // legalized both of them.
1030 Tmp1 = LegalizeOp(Result);
1031 Tmp2 = LegalizeOp(Result.getValue(1));
1032 AddLegalizedOperand(Op.getValue(0), Tmp1);
1033 AddLegalizedOperand(Op.getValue(1), Tmp2);
Gabor Greif46bf5472008-08-26 22:36:50 +00001034 return Op.getResNo() ? Tmp2 : Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035 case ISD::EH_RETURN: {
Duncan Sands92c43912008-06-06 12:08:01 +00001036 MVT VT = Node->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001037 // The only "good" option for this node is to custom lower it.
1038 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
1039 default: assert(0 && "This action is not supported at all!");
1040 case TargetLowering::Custom:
1041 Result = TLI.LowerOperation(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00001042 if (Result.getNode()) break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 // Fall Thru
1044 case TargetLowering::Legal:
1045 // Target does not know, how to lower this, lower to noop
1046 Result = LegalizeOp(Node->getOperand(0));
1047 break;
1048 }
1049 }
1050 break;
1051 case ISD::AssertSext:
1052 case ISD::AssertZext:
1053 Tmp1 = LegalizeOp(Node->getOperand(0));
1054 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
1055 break;
1056 case ISD::MERGE_VALUES:
1057 // Legalize eliminates MERGE_VALUES nodes.
Gabor Greif46bf5472008-08-26 22:36:50 +00001058 Result = Node->getOperand(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001059 break;
1060 case ISD::CopyFromReg:
1061 Tmp1 = LegalizeOp(Node->getOperand(0));
1062 Result = Op.getValue(0);
1063 if (Node->getNumValues() == 2) {
1064 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
1065 } else {
1066 assert(Node->getNumValues() == 3 && "Invalid copyfromreg!");
1067 if (Node->getNumOperands() == 3) {
1068 Tmp2 = LegalizeOp(Node->getOperand(2));
1069 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1),Tmp2);
1070 } else {
1071 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
1072 }
1073 AddLegalizedOperand(Op.getValue(2), Result.getValue(2));
1074 }
1075 // Since CopyFromReg produces two values, make sure to remember that we
1076 // legalized both of them.
1077 AddLegalizedOperand(Op.getValue(0), Result);
1078 AddLegalizedOperand(Op.getValue(1), Result.getValue(1));
Gabor Greif46bf5472008-08-26 22:36:50 +00001079 return Result.getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080 case ISD::UNDEF: {
Duncan Sands92c43912008-06-06 12:08:01 +00001081 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082 switch (TLI.getOperationAction(ISD::UNDEF, VT)) {
1083 default: assert(0 && "This action is not supported yet!");
1084 case TargetLowering::Expand:
Duncan Sands92c43912008-06-06 12:08:01 +00001085 if (VT.isInteger())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086 Result = DAG.getConstant(0, VT);
Duncan Sands92c43912008-06-06 12:08:01 +00001087 else if (VT.isFloatingPoint())
1088 Result = DAG.getConstantFP(APFloat(APInt(VT.getSizeInBits(), 0)),
Dale Johannesen20b76352007-09-26 17:26:49 +00001089 VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090 else
1091 assert(0 && "Unknown value type!");
1092 break;
1093 case TargetLowering::Legal:
1094 break;
1095 }
1096 break;
1097 }
1098
1099 case ISD::INTRINSIC_W_CHAIN:
1100 case ISD::INTRINSIC_WO_CHAIN:
1101 case ISD::INTRINSIC_VOID: {
Dan Gohman8181bd12008-07-27 21:46:04 +00001102 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001103 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
1104 Ops.push_back(LegalizeOp(Node->getOperand(i)));
1105 Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1106
1107 // Allow the target to custom lower its intrinsics if it wants to.
1108 if (TLI.getOperationAction(Node->getOpcode(), MVT::Other) ==
1109 TargetLowering::Custom) {
1110 Tmp3 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00001111 if (Tmp3.getNode()) Result = Tmp3;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001112 }
1113
Gabor Greif1c80d112008-08-28 21:40:38 +00001114 if (Result.getNode()->getNumValues() == 1) break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001115
1116 // Must have return value and chain result.
Gabor Greif1c80d112008-08-28 21:40:38 +00001117 assert(Result.getNode()->getNumValues() == 2 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118 "Cannot return more than two values!");
1119
1120 // Since loads produce two values, make sure to remember that we
1121 // legalized both of them.
Dan Gohman8181bd12008-07-27 21:46:04 +00001122 AddLegalizedOperand(SDValue(Node, 0), Result.getValue(0));
1123 AddLegalizedOperand(SDValue(Node, 1), Result.getValue(1));
Gabor Greif46bf5472008-08-26 22:36:50 +00001124 return Result.getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125 }
1126
Dan Gohman472d12c2008-06-30 20:59:49 +00001127 case ISD::DBG_STOPPOINT:
1128 assert(Node->getNumOperands() == 1 && "Invalid DBG_STOPPOINT node!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the input chain.
1130
Dan Gohman472d12c2008-06-30 20:59:49 +00001131 switch (TLI.getOperationAction(ISD::DBG_STOPPOINT, MVT::Other)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001132 case TargetLowering::Promote:
1133 default: assert(0 && "This action is not supported yet!");
1134 case TargetLowering::Expand: {
1135 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
1136 bool useDEBUG_LOC = TLI.isOperationLegal(ISD::DEBUG_LOC, MVT::Other);
Dan Gohmanfa607c92008-07-01 00:05:16 +00001137 bool useLABEL = TLI.isOperationLegal(ISD::DBG_LABEL, MVT::Other);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001138
Dan Gohman472d12c2008-06-30 20:59:49 +00001139 const DbgStopPointSDNode *DSP = cast<DbgStopPointSDNode>(Node);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140 if (MMI && (useDEBUG_LOC || useLABEL)) {
Dan Gohman472d12c2008-06-30 20:59:49 +00001141 const CompileUnitDesc *CompileUnit = DSP->getCompileUnit();
1142 unsigned SrcFile = MMI->RecordSource(CompileUnit);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143
Dan Gohman472d12c2008-06-30 20:59:49 +00001144 unsigned Line = DSP->getLine();
1145 unsigned Col = DSP->getColumn();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001146
1147 if (useDEBUG_LOC) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001148 SDValue Ops[] = { Tmp1, DAG.getConstant(Line, MVT::i32),
Evan Chengd6f57682008-07-08 20:06:39 +00001149 DAG.getConstant(Col, MVT::i32),
1150 DAG.getConstant(SrcFile, MVT::i32) };
1151 Result = DAG.getNode(ISD::DEBUG_LOC, MVT::Other, Ops, 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001152 } else {
Evan Cheng69eda822008-02-01 02:05:57 +00001153 unsigned ID = MMI->RecordSourceLine(Line, Col, SrcFile);
Dan Gohmanfa607c92008-07-01 00:05:16 +00001154 Result = DAG.getLabel(ISD::DBG_LABEL, Tmp1, ID);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001155 }
1156 } else {
1157 Result = Tmp1; // chain
1158 }
1159 break;
1160 }
Evan Chengd6f57682008-07-08 20:06:39 +00001161 case TargetLowering::Legal: {
1162 LegalizeAction Action = getTypeAction(Node->getOperand(1).getValueType());
1163 if (Action == Legal && Tmp1 == Node->getOperand(0))
1164 break;
1165
Dan Gohman8181bd12008-07-27 21:46:04 +00001166 SmallVector<SDValue, 8> Ops;
Evan Chengd6f57682008-07-08 20:06:39 +00001167 Ops.push_back(Tmp1);
1168 if (Action == Legal) {
1169 Ops.push_back(Node->getOperand(1)); // line # must be legal.
1170 Ops.push_back(Node->getOperand(2)); // col # must be legal.
1171 } else {
1172 // Otherwise promote them.
1173 Ops.push_back(PromoteOp(Node->getOperand(1)));
1174 Ops.push_back(PromoteOp(Node->getOperand(2)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175 }
Evan Chengd6f57682008-07-08 20:06:39 +00001176 Ops.push_back(Node->getOperand(3)); // filename must be legal.
1177 Ops.push_back(Node->getOperand(4)); // working dir # must be legal.
1178 Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001179 break;
1180 }
Evan Chengd6f57682008-07-08 20:06:39 +00001181 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001182 break;
Evan Cheng2e28d622008-02-02 04:07:54 +00001183
1184 case ISD::DECLARE:
1185 assert(Node->getNumOperands() == 3 && "Invalid DECLARE node!");
1186 switch (TLI.getOperationAction(ISD::DECLARE, MVT::Other)) {
1187 default: assert(0 && "This action is not supported yet!");
1188 case TargetLowering::Legal:
1189 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1190 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the address.
1191 Tmp3 = LegalizeOp(Node->getOperand(2)); // Legalize the variable.
1192 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1193 break;
Chris Lattner203cd052008-02-28 05:53:40 +00001194 case TargetLowering::Expand:
1195 Result = LegalizeOp(Node->getOperand(0));
1196 break;
Evan Cheng2e28d622008-02-02 04:07:54 +00001197 }
1198 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001199
1200 case ISD::DEBUG_LOC:
1201 assert(Node->getNumOperands() == 4 && "Invalid DEBUG_LOC node!");
1202 switch (TLI.getOperationAction(ISD::DEBUG_LOC, MVT::Other)) {
1203 default: assert(0 && "This action is not supported yet!");
Evan Chengd6f57682008-07-08 20:06:39 +00001204 case TargetLowering::Legal: {
1205 LegalizeAction Action = getTypeAction(Node->getOperand(1).getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001206 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
Evan Chengd6f57682008-07-08 20:06:39 +00001207 if (Action == Legal && Tmp1 == Node->getOperand(0))
1208 break;
1209 if (Action == Legal) {
1210 Tmp2 = Node->getOperand(1);
1211 Tmp3 = Node->getOperand(2);
1212 Tmp4 = Node->getOperand(3);
1213 } else {
1214 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the line #.
1215 Tmp3 = LegalizeOp(Node->getOperand(2)); // Legalize the col #.
1216 Tmp4 = LegalizeOp(Node->getOperand(3)); // Legalize the source file id.
1217 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001218 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3, Tmp4);
1219 break;
1220 }
Evan Chengd6f57682008-07-08 20:06:39 +00001221 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001222 break;
1223
Dan Gohmanfa607c92008-07-01 00:05:16 +00001224 case ISD::DBG_LABEL:
1225 case ISD::EH_LABEL:
1226 assert(Node->getNumOperands() == 1 && "Invalid LABEL node!");
1227 switch (TLI.getOperationAction(Node->getOpcode(), MVT::Other)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001228 default: assert(0 && "This action is not supported yet!");
1229 case TargetLowering::Legal:
1230 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
Dan Gohmanfa607c92008-07-01 00:05:16 +00001231 Result = DAG.UpdateNodeOperands(Result, Tmp1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001232 break;
1233 case TargetLowering::Expand:
1234 Result = LegalizeOp(Node->getOperand(0));
1235 break;
1236 }
1237 break;
1238
Evan Chengd1d68072008-03-08 00:58:38 +00001239 case ISD::PREFETCH:
1240 assert(Node->getNumOperands() == 4 && "Invalid Prefetch node!");
1241 switch (TLI.getOperationAction(ISD::PREFETCH, MVT::Other)) {
1242 default: assert(0 && "This action is not supported yet!");
1243 case TargetLowering::Legal:
1244 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1245 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the address.
1246 Tmp3 = LegalizeOp(Node->getOperand(2)); // Legalize the rw specifier.
1247 Tmp4 = LegalizeOp(Node->getOperand(3)); // Legalize locality specifier.
1248 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3, Tmp4);
1249 break;
1250 case TargetLowering::Expand:
1251 // It's a noop.
1252 Result = LegalizeOp(Node->getOperand(0));
1253 break;
1254 }
1255 break;
1256
Andrew Lenharth785610d2008-02-16 01:24:58 +00001257 case ISD::MEMBARRIER: {
1258 assert(Node->getNumOperands() == 6 && "Invalid MemBarrier node!");
Andrew Lenharth0531ec52008-02-16 14:46:26 +00001259 switch (TLI.getOperationAction(ISD::MEMBARRIER, MVT::Other)) {
1260 default: assert(0 && "This action is not supported yet!");
1261 case TargetLowering::Legal: {
Dan Gohman8181bd12008-07-27 21:46:04 +00001262 SDValue Ops[6];
Andrew Lenharth0531ec52008-02-16 14:46:26 +00001263 Ops[0] = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
Duncan Sands3ee041a2008-02-27 08:53:44 +00001264 for (int x = 1; x < 6; ++x) {
1265 Ops[x] = Node->getOperand(x);
1266 if (!isTypeLegal(Ops[x].getValueType()))
1267 Ops[x] = PromoteOp(Ops[x]);
1268 }
Andrew Lenharth0531ec52008-02-16 14:46:26 +00001269 Result = DAG.UpdateNodeOperands(Result, &Ops[0], 6);
1270 break;
1271 }
1272 case TargetLowering::Expand:
1273 //There is no libgcc call for this op
1274 Result = Node->getOperand(0); // Noop
1275 break;
1276 }
Andrew Lenharth785610d2008-02-16 01:24:58 +00001277 break;
1278 }
1279
Dale Johannesenbc187662008-08-28 02:44:49 +00001280 case ISD::ATOMIC_CMP_SWAP_8:
1281 case ISD::ATOMIC_CMP_SWAP_16:
1282 case ISD::ATOMIC_CMP_SWAP_32:
1283 case ISD::ATOMIC_CMP_SWAP_64: {
Mon P Wang078a62d2008-05-05 19:05:59 +00001284 unsigned int num_operands = 4;
1285 assert(Node->getNumOperands() == num_operands && "Invalid Atomic node!");
Dan Gohman8181bd12008-07-27 21:46:04 +00001286 SDValue Ops[4];
Mon P Wang078a62d2008-05-05 19:05:59 +00001287 for (unsigned int x = 0; x < num_operands; ++x)
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00001288 Ops[x] = LegalizeOp(Node->getOperand(x));
Mon P Wang078a62d2008-05-05 19:05:59 +00001289 Result = DAG.UpdateNodeOperands(Result, &Ops[0], num_operands);
1290
1291 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
1292 default: assert(0 && "This action is not supported yet!");
1293 case TargetLowering::Custom:
1294 Result = TLI.LowerOperation(Result, DAG);
1295 break;
1296 case TargetLowering::Legal:
1297 break;
1298 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001299 AddLegalizedOperand(SDValue(Node, 0), Result.getValue(0));
1300 AddLegalizedOperand(SDValue(Node, 1), Result.getValue(1));
Gabor Greif46bf5472008-08-26 22:36:50 +00001301 return Result.getValue(Op.getResNo());
Duncan Sandsac496a12008-07-04 11:47:58 +00001302 }
Dale Johannesenbc187662008-08-28 02:44:49 +00001303 case ISD::ATOMIC_LOAD_ADD_8:
1304 case ISD::ATOMIC_LOAD_SUB_8:
1305 case ISD::ATOMIC_LOAD_AND_8:
1306 case ISD::ATOMIC_LOAD_OR_8:
1307 case ISD::ATOMIC_LOAD_XOR_8:
1308 case ISD::ATOMIC_LOAD_NAND_8:
1309 case ISD::ATOMIC_LOAD_MIN_8:
1310 case ISD::ATOMIC_LOAD_MAX_8:
1311 case ISD::ATOMIC_LOAD_UMIN_8:
1312 case ISD::ATOMIC_LOAD_UMAX_8:
1313 case ISD::ATOMIC_SWAP_8:
1314 case ISD::ATOMIC_LOAD_ADD_16:
1315 case ISD::ATOMIC_LOAD_SUB_16:
1316 case ISD::ATOMIC_LOAD_AND_16:
1317 case ISD::ATOMIC_LOAD_OR_16:
1318 case ISD::ATOMIC_LOAD_XOR_16:
1319 case ISD::ATOMIC_LOAD_NAND_16:
1320 case ISD::ATOMIC_LOAD_MIN_16:
1321 case ISD::ATOMIC_LOAD_MAX_16:
1322 case ISD::ATOMIC_LOAD_UMIN_16:
1323 case ISD::ATOMIC_LOAD_UMAX_16:
1324 case ISD::ATOMIC_SWAP_16:
1325 case ISD::ATOMIC_LOAD_ADD_32:
1326 case ISD::ATOMIC_LOAD_SUB_32:
1327 case ISD::ATOMIC_LOAD_AND_32:
1328 case ISD::ATOMIC_LOAD_OR_32:
1329 case ISD::ATOMIC_LOAD_XOR_32:
1330 case ISD::ATOMIC_LOAD_NAND_32:
1331 case ISD::ATOMIC_LOAD_MIN_32:
1332 case ISD::ATOMIC_LOAD_MAX_32:
1333 case ISD::ATOMIC_LOAD_UMIN_32:
1334 case ISD::ATOMIC_LOAD_UMAX_32:
1335 case ISD::ATOMIC_SWAP_32:
1336 case ISD::ATOMIC_LOAD_ADD_64:
1337 case ISD::ATOMIC_LOAD_SUB_64:
1338 case ISD::ATOMIC_LOAD_AND_64:
1339 case ISD::ATOMIC_LOAD_OR_64:
1340 case ISD::ATOMIC_LOAD_XOR_64:
1341 case ISD::ATOMIC_LOAD_NAND_64:
1342 case ISD::ATOMIC_LOAD_MIN_64:
1343 case ISD::ATOMIC_LOAD_MAX_64:
1344 case ISD::ATOMIC_LOAD_UMIN_64:
1345 case ISD::ATOMIC_LOAD_UMAX_64:
1346 case ISD::ATOMIC_SWAP_64: {
Mon P Wang078a62d2008-05-05 19:05:59 +00001347 unsigned int num_operands = 3;
1348 assert(Node->getNumOperands() == num_operands && "Invalid Atomic node!");
Dan Gohman8181bd12008-07-27 21:46:04 +00001349 SDValue Ops[3];
Mon P Wang078a62d2008-05-05 19:05:59 +00001350 for (unsigned int x = 0; x < num_operands; ++x)
1351 Ops[x] = LegalizeOp(Node->getOperand(x));
1352 Result = DAG.UpdateNodeOperands(Result, &Ops[0], num_operands);
Duncan Sandsac496a12008-07-04 11:47:58 +00001353
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00001354 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
Andrew Lenharthe44f3902008-02-21 06:45:13 +00001355 default: assert(0 && "This action is not supported yet!");
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00001356 case TargetLowering::Custom:
1357 Result = TLI.LowerOperation(Result, DAG);
1358 break;
1359 case TargetLowering::Legal:
Andrew Lenharthe44f3902008-02-21 06:45:13 +00001360 break;
1361 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001362 AddLegalizedOperand(SDValue(Node, 0), Result.getValue(0));
1363 AddLegalizedOperand(SDValue(Node, 1), Result.getValue(1));
Gabor Greif46bf5472008-08-26 22:36:50 +00001364 return Result.getValue(Op.getResNo());
Duncan Sandsac496a12008-07-04 11:47:58 +00001365 }
Scott Michelf2e2b702007-08-08 23:23:31 +00001366 case ISD::Constant: {
1367 ConstantSDNode *CN = cast<ConstantSDNode>(Node);
1368 unsigned opAction =
1369 TLI.getOperationAction(ISD::Constant, CN->getValueType(0));
1370
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001371 // We know we don't need to expand constants here, constants only have one
1372 // value and we check that it is fine above.
1373
Scott Michelf2e2b702007-08-08 23:23:31 +00001374 if (opAction == TargetLowering::Custom) {
1375 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00001376 if (Tmp1.getNode())
Scott Michelf2e2b702007-08-08 23:23:31 +00001377 Result = Tmp1;
1378 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001379 break;
Scott Michelf2e2b702007-08-08 23:23:31 +00001380 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001381 case ISD::ConstantFP: {
1382 // Spill FP immediates to the constant pool if the target cannot directly
1383 // codegen them. Targets often have some immediate values that can be
1384 // efficiently generated into an FP register without a load. We explicitly
1385 // leave these constants as ConstantFP nodes for the target to deal with.
1386 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Node);
1387
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001388 switch (TLI.getOperationAction(ISD::ConstantFP, CFP->getValueType(0))) {
1389 default: assert(0 && "This action is not supported yet!");
Nate Begemane2ba64f2008-02-14 08:57:00 +00001390 case TargetLowering::Legal:
1391 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001392 case TargetLowering::Custom:
1393 Tmp3 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00001394 if (Tmp3.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001395 Result = Tmp3;
1396 break;
1397 }
1398 // FALLTHROUGH
Nate Begemane2ba64f2008-02-14 08:57:00 +00001399 case TargetLowering::Expand: {
1400 // Check to see if this FP immediate is already legal.
1401 bool isLegal = false;
1402 for (TargetLowering::legal_fpimm_iterator I = TLI.legal_fpimm_begin(),
1403 E = TLI.legal_fpimm_end(); I != E; ++I) {
1404 if (CFP->isExactlyValue(*I)) {
1405 isLegal = true;
1406 break;
1407 }
1408 }
1409 // If this is a legal constant, turn it into a TargetConstantFP node.
1410 if (isLegal)
1411 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001412 Result = ExpandConstantFP(CFP, true, DAG, TLI);
1413 }
Nate Begemane2ba64f2008-02-14 08:57:00 +00001414 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001415 break;
1416 }
1417 case ISD::TokenFactor:
1418 if (Node->getNumOperands() == 2) {
1419 Tmp1 = LegalizeOp(Node->getOperand(0));
1420 Tmp2 = LegalizeOp(Node->getOperand(1));
1421 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
1422 } else if (Node->getNumOperands() == 3) {
1423 Tmp1 = LegalizeOp(Node->getOperand(0));
1424 Tmp2 = LegalizeOp(Node->getOperand(1));
1425 Tmp3 = LegalizeOp(Node->getOperand(2));
1426 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1427 } else {
Dan Gohman8181bd12008-07-27 21:46:04 +00001428 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001429 // Legalize the operands.
1430 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
1431 Ops.push_back(LegalizeOp(Node->getOperand(i)));
1432 Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1433 }
1434 break;
1435
1436 case ISD::FORMAL_ARGUMENTS:
1437 case ISD::CALL:
1438 // The only option for this is to custom lower it.
1439 Tmp3 = TLI.LowerOperation(Result.getValue(0), DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00001440 assert(Tmp3.getNode() && "Target didn't custom lower this node!");
Dale Johannesenac246272008-03-05 19:14:03 +00001441 // A call within a calling sequence must be legalized to something
1442 // other than the normal CALLSEQ_END. Violating this gets Legalize
1443 // into an infinite loop.
1444 assert ((!IsLegalizingCall ||
1445 Node->getOpcode() != ISD::CALL ||
Gabor Greif1c80d112008-08-28 21:40:38 +00001446 Tmp3.getNode()->getOpcode() != ISD::CALLSEQ_END) &&
Dale Johannesenac246272008-03-05 19:14:03 +00001447 "Nested CALLSEQ_START..CALLSEQ_END not supported.");
Bill Wendling22f8deb2007-11-13 00:44:25 +00001448
1449 // The number of incoming and outgoing values should match; unless the final
1450 // outgoing value is a flag.
Gabor Greif1c80d112008-08-28 21:40:38 +00001451 assert((Tmp3.getNode()->getNumValues() == Result.getNode()->getNumValues() ||
1452 (Tmp3.getNode()->getNumValues() == Result.getNode()->getNumValues() + 1 &&
1453 Tmp3.getNode()->getValueType(Tmp3.getNode()->getNumValues() - 1) ==
Bill Wendling22f8deb2007-11-13 00:44:25 +00001454 MVT::Flag)) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001455 "Lowering call/formal_arguments produced unexpected # results!");
1456
1457 // Since CALL/FORMAL_ARGUMENTS nodes produce multiple values, make sure to
1458 // remember that we legalized all of them, so it doesn't get relegalized.
Gabor Greif1c80d112008-08-28 21:40:38 +00001459 for (unsigned i = 0, e = Tmp3.getNode()->getNumValues(); i != e; ++i) {
1460 if (Tmp3.getNode()->getValueType(i) == MVT::Flag)
Bill Wendling22f8deb2007-11-13 00:44:25 +00001461 continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001462 Tmp1 = LegalizeOp(Tmp3.getValue(i));
Gabor Greif46bf5472008-08-26 22:36:50 +00001463 if (Op.getResNo() == i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001464 Tmp2 = Tmp1;
Dan Gohman8181bd12008-07-27 21:46:04 +00001465 AddLegalizedOperand(SDValue(Node, i), Tmp1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001466 }
1467 return Tmp2;
Christopher Lambb768c2e2007-07-26 07:34:40 +00001468 case ISD::EXTRACT_SUBREG: {
1469 Tmp1 = LegalizeOp(Node->getOperand(0));
1470 ConstantSDNode *idx = dyn_cast<ConstantSDNode>(Node->getOperand(1));
1471 assert(idx && "Operand must be a constant");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001472 Tmp2 = DAG.getTargetConstant(idx->getAPIntValue(), idx->getValueType(0));
Christopher Lambb768c2e2007-07-26 07:34:40 +00001473 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
1474 }
1475 break;
1476 case ISD::INSERT_SUBREG: {
1477 Tmp1 = LegalizeOp(Node->getOperand(0));
1478 Tmp2 = LegalizeOp(Node->getOperand(1));
1479 ConstantSDNode *idx = dyn_cast<ConstantSDNode>(Node->getOperand(2));
1480 assert(idx && "Operand must be a constant");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001481 Tmp3 = DAG.getTargetConstant(idx->getAPIntValue(), idx->getValueType(0));
Christopher Lambb768c2e2007-07-26 07:34:40 +00001482 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1483 }
1484 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485 case ISD::BUILD_VECTOR:
1486 switch (TLI.getOperationAction(ISD::BUILD_VECTOR, Node->getValueType(0))) {
1487 default: assert(0 && "This action is not supported yet!");
1488 case TargetLowering::Custom:
1489 Tmp3 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00001490 if (Tmp3.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001491 Result = Tmp3;
1492 break;
1493 }
1494 // FALLTHROUGH
1495 case TargetLowering::Expand:
Gabor Greif1c80d112008-08-28 21:40:38 +00001496 Result = ExpandBUILD_VECTOR(Result.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001497 break;
1498 }
1499 break;
1500 case ISD::INSERT_VECTOR_ELT:
1501 Tmp1 = LegalizeOp(Node->getOperand(0)); // InVec
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502 Tmp3 = LegalizeOp(Node->getOperand(2)); // InEltNo
Nate Begeman6fb7ebd2008-02-13 06:43:04 +00001503
1504 // The type of the value to insert may not be legal, even though the vector
1505 // type is legal. Legalize/Promote accordingly. We do not handle Expand
1506 // here.
1507 switch (getTypeAction(Node->getOperand(1).getValueType())) {
1508 default: assert(0 && "Cannot expand insert element operand");
1509 case Legal: Tmp2 = LegalizeOp(Node->getOperand(1)); break;
1510 case Promote: Tmp2 = PromoteOp(Node->getOperand(1)); break;
Mon P Wang1448aad2008-10-30 08:01:45 +00001511 case Expand:
1512 // FIXME: An alternative would be to check to see if the target is not
1513 // going to custom lower this operation, we could bitcast to half elt
1514 // width and perform two inserts at that width, if that is legal.
1515 Tmp2 = Node->getOperand(1);
1516 break;
Nate Begeman6fb7ebd2008-02-13 06:43:04 +00001517 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001518 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1519
1520 switch (TLI.getOperationAction(ISD::INSERT_VECTOR_ELT,
1521 Node->getValueType(0))) {
1522 default: assert(0 && "This action is not supported yet!");
1523 case TargetLowering::Legal:
1524 break;
1525 case TargetLowering::Custom:
Nate Begeman11f2e1d2008-01-05 20:47:37 +00001526 Tmp4 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00001527 if (Tmp4.getNode()) {
Nate Begeman11f2e1d2008-01-05 20:47:37 +00001528 Result = Tmp4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001529 break;
1530 }
1531 // FALLTHROUGH
Mon P Wang1448aad2008-10-30 08:01:45 +00001532 case TargetLowering::Promote:
1533 // Fall thru for vector case
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001534 case TargetLowering::Expand: {
1535 // If the insert index is a constant, codegen this as a scalar_to_vector,
1536 // then a shuffle that inserts it into the right position in the vector.
1537 if (ConstantSDNode *InsertPos = dyn_cast<ConstantSDNode>(Tmp3)) {
Nate Begeman6fb7ebd2008-02-13 06:43:04 +00001538 // SCALAR_TO_VECTOR requires that the type of the value being inserted
1539 // match the element type of the vector being created.
1540 if (Tmp2.getValueType() ==
Duncan Sands92c43912008-06-06 12:08:01 +00001541 Op.getValueType().getVectorElementType()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001542 SDValue ScVec = DAG.getNode(ISD::SCALAR_TO_VECTOR,
Nate Begeman6fb7ebd2008-02-13 06:43:04 +00001543 Tmp1.getValueType(), Tmp2);
1544
Duncan Sands92c43912008-06-06 12:08:01 +00001545 unsigned NumElts = Tmp1.getValueType().getVectorNumElements();
1546 MVT ShufMaskVT =
1547 MVT::getIntVectorWithNumElements(NumElts);
1548 MVT ShufMaskEltVT = ShufMaskVT.getVectorElementType();
Nate Begeman6fb7ebd2008-02-13 06:43:04 +00001549
1550 // We generate a shuffle of InVec and ScVec, so the shuffle mask
1551 // should be 0,1,2,3,4,5... with the appropriate element replaced with
1552 // elt 0 of the RHS.
Dan Gohman8181bd12008-07-27 21:46:04 +00001553 SmallVector<SDValue, 8> ShufOps;
Nate Begeman6fb7ebd2008-02-13 06:43:04 +00001554 for (unsigned i = 0; i != NumElts; ++i) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001555 if (i != InsertPos->getZExtValue())
Nate Begeman6fb7ebd2008-02-13 06:43:04 +00001556 ShufOps.push_back(DAG.getConstant(i, ShufMaskEltVT));
1557 else
1558 ShufOps.push_back(DAG.getConstant(NumElts, ShufMaskEltVT));
1559 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001560 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, ShufMaskVT,
Nate Begeman6fb7ebd2008-02-13 06:43:04 +00001561 &ShufOps[0], ShufOps.size());
1562
1563 Result = DAG.getNode(ISD::VECTOR_SHUFFLE, Tmp1.getValueType(),
1564 Tmp1, ScVec, ShufMask);
1565 Result = LegalizeOp(Result);
1566 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001567 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001568 }
Nate Begeman7c9e4b72008-04-25 18:07:40 +00001569 Result = PerformInsertVectorEltInMemory(Tmp1, Tmp2, Tmp3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001570 break;
1571 }
1572 }
1573 break;
1574 case ISD::SCALAR_TO_VECTOR:
1575 if (!TLI.isTypeLegal(Node->getOperand(0).getValueType())) {
1576 Result = LegalizeOp(ExpandSCALAR_TO_VECTOR(Node));
1577 break;
1578 }
1579
1580 Tmp1 = LegalizeOp(Node->getOperand(0)); // InVal
1581 Result = DAG.UpdateNodeOperands(Result, Tmp1);
1582 switch (TLI.getOperationAction(ISD::SCALAR_TO_VECTOR,
1583 Node->getValueType(0))) {
1584 default: assert(0 && "This action is not supported yet!");
1585 case TargetLowering::Legal:
1586 break;
1587 case TargetLowering::Custom:
1588 Tmp3 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00001589 if (Tmp3.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001590 Result = Tmp3;
1591 break;
1592 }
1593 // FALLTHROUGH
1594 case TargetLowering::Expand:
1595 Result = LegalizeOp(ExpandSCALAR_TO_VECTOR(Node));
1596 break;
1597 }
1598 break;
1599 case ISD::VECTOR_SHUFFLE:
1600 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the input vectors,
1601 Tmp2 = LegalizeOp(Node->getOperand(1)); // but not the shuffle mask.
1602 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
1603
1604 // Allow targets to custom lower the SHUFFLEs they support.
1605 switch (TLI.getOperationAction(ISD::VECTOR_SHUFFLE,Result.getValueType())) {
1606 default: assert(0 && "Unknown operation action!");
1607 case TargetLowering::Legal:
1608 assert(isShuffleLegal(Result.getValueType(), Node->getOperand(2)) &&
1609 "vector shuffle should not be created if not legal!");
1610 break;
1611 case TargetLowering::Custom:
1612 Tmp3 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00001613 if (Tmp3.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001614 Result = Tmp3;
1615 break;
1616 }
1617 // FALLTHROUGH
1618 case TargetLowering::Expand: {
Duncan Sands92c43912008-06-06 12:08:01 +00001619 MVT VT = Node->getValueType(0);
1620 MVT EltVT = VT.getVectorElementType();
1621 MVT PtrVT = TLI.getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00001622 SDValue Mask = Node->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001623 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00001624 SmallVector<SDValue,8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001625 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001626 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001627 if (Arg.getOpcode() == ISD::UNDEF) {
1628 Ops.push_back(DAG.getNode(ISD::UNDEF, EltVT));
1629 } else {
1630 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001631 unsigned Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001632 if (Idx < NumElems)
1633 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EltVT, Tmp1,
1634 DAG.getConstant(Idx, PtrVT)));
1635 else
1636 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EltVT, Tmp2,
1637 DAG.getConstant(Idx - NumElems, PtrVT)));
1638 }
1639 }
1640 Result = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size());
1641 break;
1642 }
1643 case TargetLowering::Promote: {
1644 // Change base type to a different vector type.
Duncan Sands92c43912008-06-06 12:08:01 +00001645 MVT OVT = Node->getValueType(0);
1646 MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001647
1648 // Cast the two input vectors.
1649 Tmp1 = DAG.getNode(ISD::BIT_CONVERT, NVT, Tmp1);
1650 Tmp2 = DAG.getNode(ISD::BIT_CONVERT, NVT, Tmp2);
1651
1652 // Convert the shuffle mask to the right # elements.
Dan Gohman8181bd12008-07-27 21:46:04 +00001653 Tmp3 = SDValue(isShuffleLegal(OVT, Node->getOperand(2)), 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001654 assert(Tmp3.getNode() && "Shuffle not legal?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001655 Result = DAG.getNode(ISD::VECTOR_SHUFFLE, NVT, Tmp1, Tmp2, Tmp3);
1656 Result = DAG.getNode(ISD::BIT_CONVERT, OVT, Result);
1657 break;
1658 }
1659 }
1660 break;
1661
1662 case ISD::EXTRACT_VECTOR_ELT:
1663 Tmp1 = Node->getOperand(0);
1664 Tmp2 = LegalizeOp(Node->getOperand(1));
1665 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
1666 Result = ExpandEXTRACT_VECTOR_ELT(Result);
1667 break;
1668
1669 case ISD::EXTRACT_SUBVECTOR:
1670 Tmp1 = Node->getOperand(0);
1671 Tmp2 = LegalizeOp(Node->getOperand(1));
1672 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
1673 Result = ExpandEXTRACT_SUBVECTOR(Result);
1674 break;
1675
Mon P Wang1448aad2008-10-30 08:01:45 +00001676 case ISD::CONCAT_VECTORS: {
1677 // Use extract/insert/build vector for now. We might try to be
1678 // more clever later.
1679 MVT PtrVT = TLI.getPointerTy();
1680 SmallVector<SDValue, 8> Ops;
1681 unsigned NumOperands = Node->getNumOperands();
1682 for (unsigned i=0; i < NumOperands; ++i) {
1683 SDValue SubOp = Node->getOperand(i);
1684 MVT VVT = SubOp.getNode()->getValueType(0);
1685 MVT EltVT = VVT.getVectorElementType();
1686 unsigned NumSubElem = VVT.getVectorNumElements();
1687 for (unsigned j=0; j < NumSubElem; ++j) {
1688 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EltVT, SubOp,
1689 DAG.getConstant(j, PtrVT)));
1690 }
1691 }
1692 return LegalizeOp(DAG.getNode(ISD::BUILD_VECTOR, Node->getValueType(0),
1693 &Ops[0], Ops.size()));
1694 }
1695
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001696 case ISD::CALLSEQ_START: {
1697 SDNode *CallEnd = FindCallEndFromCallStart(Node);
1698
1699 // Recursively Legalize all of the inputs of the call end that do not lead
1700 // to this call start. This ensures that any libcalls that need be inserted
1701 // are inserted *before* the CALLSEQ_START.
1702 {SmallPtrSet<SDNode*, 32> NodesLeadingTo;
1703 for (unsigned i = 0, e = CallEnd->getNumOperands(); i != e; ++i)
Gabor Greif1c80d112008-08-28 21:40:38 +00001704 LegalizeAllNodesNotLeadingTo(CallEnd->getOperand(i).getNode(), Node,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001705 NodesLeadingTo);
1706 }
1707
1708 // Now that we legalized all of the inputs (which may have inserted
1709 // libcalls) create the new CALLSEQ_START node.
1710 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1711
1712 // Merge in the last call, to ensure that this call start after the last
1713 // call ended.
1714 if (LastCALLSEQ_END.getOpcode() != ISD::EntryToken) {
1715 Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1716 Tmp1 = LegalizeOp(Tmp1);
1717 }
1718
1719 // Do not try to legalize the target-specific arguments (#1+).
1720 if (Tmp1 != Node->getOperand(0)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001721 SmallVector<SDValue, 8> Ops(Node->op_begin(), Node->op_end());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001722 Ops[0] = Tmp1;
1723 Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1724 }
1725
1726 // Remember that the CALLSEQ_START is legalized.
1727 AddLegalizedOperand(Op.getValue(0), Result);
1728 if (Node->getNumValues() == 2) // If this has a flag result, remember it.
1729 AddLegalizedOperand(Op.getValue(1), Result.getValue(1));
1730
1731 // Now that the callseq_start and all of the non-call nodes above this call
1732 // sequence have been legalized, legalize the call itself. During this
1733 // process, no libcalls can/will be inserted, guaranteeing that no calls
1734 // can overlap.
1735 assert(!IsLegalizingCall && "Inconsistent sequentialization of calls!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001736 // Note that we are selecting this call!
Dan Gohman8181bd12008-07-27 21:46:04 +00001737 LastCALLSEQ_END = SDValue(CallEnd, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001738 IsLegalizingCall = true;
1739
1740 // Legalize the call, starting from the CALLSEQ_END.
1741 LegalizeOp(LastCALLSEQ_END);
1742 assert(!IsLegalizingCall && "CALLSEQ_END should have cleared this!");
1743 return Result;
1744 }
1745 case ISD::CALLSEQ_END:
1746 // If the CALLSEQ_START node hasn't been legalized first, legalize it. This
1747 // will cause this node to be legalized as well as handling libcalls right.
Gabor Greif1c80d112008-08-28 21:40:38 +00001748 if (LastCALLSEQ_END.getNode() != Node) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001749 LegalizeOp(SDValue(FindCallStartFromCallEnd(Node), 0));
1750 DenseMap<SDValue, SDValue>::iterator I = LegalizedNodes.find(Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001751 assert(I != LegalizedNodes.end() &&
1752 "Legalizing the call start should have legalized this node!");
1753 return I->second;
1754 }
1755
1756 // Otherwise, the call start has been legalized and everything is going
1757 // according to plan. Just legalize ourselves normally here.
1758 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1759 // Do not try to legalize the target-specific arguments (#1+), except for
1760 // an optional flag input.
1761 if (Node->getOperand(Node->getNumOperands()-1).getValueType() != MVT::Flag){
1762 if (Tmp1 != Node->getOperand(0)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001763 SmallVector<SDValue, 8> Ops(Node->op_begin(), Node->op_end());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001764 Ops[0] = Tmp1;
1765 Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1766 }
1767 } else {
1768 Tmp2 = LegalizeOp(Node->getOperand(Node->getNumOperands()-1));
1769 if (Tmp1 != Node->getOperand(0) ||
1770 Tmp2 != Node->getOperand(Node->getNumOperands()-1)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001771 SmallVector<SDValue, 8> Ops(Node->op_begin(), Node->op_end());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001772 Ops[0] = Tmp1;
1773 Ops.back() = Tmp2;
1774 Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1775 }
1776 }
1777 assert(IsLegalizingCall && "Call sequence imbalance between start/end?");
1778 // This finishes up call legalization.
1779 IsLegalizingCall = false;
1780
1781 // If the CALLSEQ_END node has a flag, remember that we legalized it.
Dan Gohman8181bd12008-07-27 21:46:04 +00001782 AddLegalizedOperand(SDValue(Node, 0), Result.getValue(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001783 if (Node->getNumValues() == 2)
Dan Gohman8181bd12008-07-27 21:46:04 +00001784 AddLegalizedOperand(SDValue(Node, 1), Result.getValue(1));
Gabor Greif46bf5472008-08-26 22:36:50 +00001785 return Result.getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001786 case ISD::DYNAMIC_STACKALLOC: {
Duncan Sands92c43912008-06-06 12:08:01 +00001787 MVT VT = Node->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001788 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1789 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the size.
1790 Tmp3 = LegalizeOp(Node->getOperand(2)); // Legalize the alignment.
1791 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
1792
1793 Tmp1 = Result.getValue(0);
1794 Tmp2 = Result.getValue(1);
Evan Chenga448bc42007-08-16 23:50:06 +00001795 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001796 default: assert(0 && "This action is not supported yet!");
1797 case TargetLowering::Expand: {
1798 unsigned SPReg = TLI.getStackPointerRegisterToSaveRestore();
1799 assert(SPReg && "Target cannot require DYNAMIC_STACKALLOC expansion and"
1800 " not tell us which reg is the stack pointer!");
Dan Gohman8181bd12008-07-27 21:46:04 +00001801 SDValue Chain = Tmp1.getOperand(0);
Bill Wendling22f8deb2007-11-13 00:44:25 +00001802
1803 // Chain the dynamic stack allocation so that it doesn't modify the stack
1804 // pointer when other instructions are using the stack.
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001805 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Bill Wendling22f8deb2007-11-13 00:44:25 +00001806
Dan Gohman8181bd12008-07-27 21:46:04 +00001807 SDValue Size = Tmp2.getOperand(1);
1808 SDValue SP = DAG.getCopyFromReg(Chain, SPReg, VT);
Evan Chenga448bc42007-08-16 23:50:06 +00001809 Chain = SP.getValue(1);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001810 unsigned Align = cast<ConstantSDNode>(Tmp3)->getZExtValue();
Evan Chenga448bc42007-08-16 23:50:06 +00001811 unsigned StackAlign =
1812 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
1813 if (Align > StackAlign)
Evan Cheng51ce0382007-08-17 18:02:22 +00001814 SP = DAG.getNode(ISD::AND, VT, SP,
1815 DAG.getConstant(-(uint64_t)Align, VT));
Evan Chenga448bc42007-08-16 23:50:06 +00001816 Tmp1 = DAG.getNode(ISD::SUB, VT, SP, Size); // Value
Bill Wendling22f8deb2007-11-13 00:44:25 +00001817 Chain = DAG.getCopyToReg(Chain, SPReg, Tmp1); // Output chain
1818
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001819 Tmp2 = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1820 DAG.getIntPtrConstant(0, true), SDValue());
Bill Wendling22f8deb2007-11-13 00:44:25 +00001821
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001822 Tmp1 = LegalizeOp(Tmp1);
1823 Tmp2 = LegalizeOp(Tmp2);
1824 break;
1825 }
1826 case TargetLowering::Custom:
1827 Tmp3 = TLI.LowerOperation(Tmp1, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00001828 if (Tmp3.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001829 Tmp1 = LegalizeOp(Tmp3);
1830 Tmp2 = LegalizeOp(Tmp3.getValue(1));
1831 }
1832 break;
1833 case TargetLowering::Legal:
1834 break;
1835 }
1836 // Since this op produce two values, make sure to remember that we
1837 // legalized both of them.
Dan Gohman8181bd12008-07-27 21:46:04 +00001838 AddLegalizedOperand(SDValue(Node, 0), Tmp1);
1839 AddLegalizedOperand(SDValue(Node, 1), Tmp2);
Gabor Greif46bf5472008-08-26 22:36:50 +00001840 return Op.getResNo() ? Tmp2 : Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001841 }
1842 case ISD::INLINEASM: {
Dan Gohman8181bd12008-07-27 21:46:04 +00001843 SmallVector<SDValue, 8> Ops(Node->op_begin(), Node->op_end());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001844 bool Changed = false;
1845 // Legalize all of the operands of the inline asm, in case they are nodes
1846 // that need to be expanded or something. Note we skip the asm string and
1847 // all of the TargetConstant flags.
Dan Gohman8181bd12008-07-27 21:46:04 +00001848 SDValue Op = LegalizeOp(Ops[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001849 Changed = Op != Ops[0];
1850 Ops[0] = Op;
1851
1852 bool HasInFlag = Ops.back().getValueType() == MVT::Flag;
1853 for (unsigned i = 2, e = Ops.size()-HasInFlag; i < e; ) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001854 unsigned NumVals = cast<ConstantSDNode>(Ops[i])->getZExtValue() >> 3;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001855 for (++i; NumVals; ++i, --NumVals) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001856 SDValue Op = LegalizeOp(Ops[i]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001857 if (Op != Ops[i]) {
1858 Changed = true;
1859 Ops[i] = Op;
1860 }
1861 }
1862 }
1863
1864 if (HasInFlag) {
1865 Op = LegalizeOp(Ops.back());
1866 Changed |= Op != Ops.back();
1867 Ops.back() = Op;
1868 }
1869
1870 if (Changed)
1871 Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
1872
1873 // INLINE asm returns a chain and flag, make sure to add both to the map.
Dan Gohman8181bd12008-07-27 21:46:04 +00001874 AddLegalizedOperand(SDValue(Node, 0), Result.getValue(0));
1875 AddLegalizedOperand(SDValue(Node, 1), Result.getValue(1));
Gabor Greif46bf5472008-08-26 22:36:50 +00001876 return Result.getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001877 }
1878 case ISD::BR:
1879 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1880 // Ensure that libcalls are emitted before a branch.
1881 Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1882 Tmp1 = LegalizeOp(Tmp1);
1883 LastCALLSEQ_END = DAG.getEntryNode();
1884
1885 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
1886 break;
1887 case ISD::BRIND:
1888 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1889 // Ensure that libcalls are emitted before a branch.
1890 Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1891 Tmp1 = LegalizeOp(Tmp1);
1892 LastCALLSEQ_END = DAG.getEntryNode();
1893
1894 switch (getTypeAction(Node->getOperand(1).getValueType())) {
1895 default: assert(0 && "Indirect target must be legal type (pointer)!");
1896 case Legal:
1897 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the condition.
1898 break;
1899 }
1900 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
1901 break;
1902 case ISD::BR_JT:
1903 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1904 // Ensure that libcalls are emitted before a branch.
1905 Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1906 Tmp1 = LegalizeOp(Tmp1);
1907 LastCALLSEQ_END = DAG.getEntryNode();
1908
1909 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the jumptable node.
1910 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
1911
1912 switch (TLI.getOperationAction(ISD::BR_JT, MVT::Other)) {
1913 default: assert(0 && "This action is not supported yet!");
1914 case TargetLowering::Legal: break;
1915 case TargetLowering::Custom:
1916 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00001917 if (Tmp1.getNode()) Result = Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001918 break;
1919 case TargetLowering::Expand: {
Dan Gohman8181bd12008-07-27 21:46:04 +00001920 SDValue Chain = Result.getOperand(0);
1921 SDValue Table = Result.getOperand(1);
1922 SDValue Index = Result.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001923
Duncan Sands92c43912008-06-06 12:08:01 +00001924 MVT PTy = TLI.getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001925 MachineFunction &MF = DAG.getMachineFunction();
1926 unsigned EntrySize = MF.getJumpTableInfo()->getEntrySize();
1927 Index= DAG.getNode(ISD::MUL, PTy, Index, DAG.getConstant(EntrySize, PTy));
Dan Gohman8181bd12008-07-27 21:46:04 +00001928 SDValue Addr = DAG.getNode(ISD::ADD, PTy, Index, Table);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001929
Dan Gohman8181bd12008-07-27 21:46:04 +00001930 SDValue LD;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001931 switch (EntrySize) {
1932 default: assert(0 && "Size of jump table not supported yet."); break;
Dan Gohman12a9c082008-02-06 22:27:42 +00001933 case 4: LD = DAG.getLoad(MVT::i32, Chain, Addr,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001934 PseudoSourceValue::getJumpTable(), 0); break;
Dan Gohman12a9c082008-02-06 22:27:42 +00001935 case 8: LD = DAG.getLoad(MVT::i64, Chain, Addr,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001936 PseudoSourceValue::getJumpTable(), 0); break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001937 }
1938
Evan Cheng6fb06762007-11-09 01:32:10 +00001939 Addr = LD;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001940 if (TLI.getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1941 // For PIC, the sequence is:
1942 // BRIND(load(Jumptable + index) + RelocBase)
Evan Cheng6fb06762007-11-09 01:32:10 +00001943 // RelocBase can be JumpTable, GOT or some sort of global base.
1944 if (PTy != MVT::i32)
1945 Addr = DAG.getNode(ISD::SIGN_EXTEND, PTy, Addr);
1946 Addr = DAG.getNode(ISD::ADD, PTy, Addr,
1947 TLI.getPICJumpTableRelocBase(Table, DAG));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001948 }
Evan Cheng6fb06762007-11-09 01:32:10 +00001949 Result = DAG.getNode(ISD::BRIND, MVT::Other, LD.getValue(1), Addr);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001950 }
1951 }
1952 break;
1953 case ISD::BRCOND:
1954 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
1955 // Ensure that libcalls are emitted before a return.
1956 Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
1957 Tmp1 = LegalizeOp(Tmp1);
1958 LastCALLSEQ_END = DAG.getEntryNode();
1959
1960 switch (getTypeAction(Node->getOperand(1).getValueType())) {
1961 case Expand: assert(0 && "It's impossible to expand bools");
1962 case Legal:
1963 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the condition.
1964 break;
Dan Gohman07961cd2008-02-25 21:11:39 +00001965 case Promote: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001966 Tmp2 = PromoteOp(Node->getOperand(1)); // Promote the condition.
1967
1968 // The top bits of the promoted condition are not necessarily zero, ensure
1969 // that the value is properly zero extended.
Dan Gohman07961cd2008-02-25 21:11:39 +00001970 unsigned BitWidth = Tmp2.getValueSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001971 if (!DAG.MaskedValueIsZero(Tmp2,
Dan Gohman07961cd2008-02-25 21:11:39 +00001972 APInt::getHighBitsSet(BitWidth, BitWidth-1)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001973 Tmp2 = DAG.getZeroExtendInReg(Tmp2, MVT::i1);
1974 break;
1975 }
Dan Gohman07961cd2008-02-25 21:11:39 +00001976 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001977
1978 // Basic block destination (Op#2) is always legal.
1979 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
1980
1981 switch (TLI.getOperationAction(ISD::BRCOND, MVT::Other)) {
1982 default: assert(0 && "This action is not supported yet!");
1983 case TargetLowering::Legal: break;
1984 case TargetLowering::Custom:
1985 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00001986 if (Tmp1.getNode()) Result = Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001987 break;
1988 case TargetLowering::Expand:
1989 // Expand brcond's setcc into its constituent parts and create a BR_CC
1990 // Node.
1991 if (Tmp2.getOpcode() == ISD::SETCC) {
1992 Result = DAG.getNode(ISD::BR_CC, MVT::Other, Tmp1, Tmp2.getOperand(2),
1993 Tmp2.getOperand(0), Tmp2.getOperand(1),
1994 Node->getOperand(2));
1995 } else {
1996 Result = DAG.getNode(ISD::BR_CC, MVT::Other, Tmp1,
1997 DAG.getCondCode(ISD::SETNE), Tmp2,
1998 DAG.getConstant(0, Tmp2.getValueType()),
1999 Node->getOperand(2));
2000 }
2001 break;
2002 }
2003 break;
2004 case ISD::BR_CC:
2005 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
2006 // Ensure that libcalls are emitted before a branch.
2007 Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
2008 Tmp1 = LegalizeOp(Tmp1);
2009 Tmp2 = Node->getOperand(2); // LHS
2010 Tmp3 = Node->getOperand(3); // RHS
2011 Tmp4 = Node->getOperand(1); // CC
2012
Dale Johannesen32100b22008-11-07 22:54:33 +00002013 LegalizeSetCC(TLI.getSetCCResultType(Tmp2), Tmp2, Tmp3, Tmp4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002014 LastCALLSEQ_END = DAG.getEntryNode();
2015
Evan Cheng71343822008-10-15 02:05:31 +00002016 // If we didn't get both a LHS and RHS back from LegalizeSetCC,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002017 // the LHS is a legal SETCC itself. In this case, we need to compare
2018 // the result against zero to select between true and false values.
Gabor Greif1c80d112008-08-28 21:40:38 +00002019 if (Tmp3.getNode() == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002020 Tmp3 = DAG.getConstant(0, Tmp2.getValueType());
2021 Tmp4 = DAG.getCondCode(ISD::SETNE);
2022 }
2023
2024 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp4, Tmp2, Tmp3,
2025 Node->getOperand(4));
2026
2027 switch (TLI.getOperationAction(ISD::BR_CC, Tmp3.getValueType())) {
2028 default: assert(0 && "Unexpected action for BR_CC!");
2029 case TargetLowering::Legal: break;
2030 case TargetLowering::Custom:
2031 Tmp4 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00002032 if (Tmp4.getNode()) Result = Tmp4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002033 break;
2034 }
2035 break;
2036 case ISD::LOAD: {
2037 LoadSDNode *LD = cast<LoadSDNode>(Node);
2038 Tmp1 = LegalizeOp(LD->getChain()); // Legalize the chain.
2039 Tmp2 = LegalizeOp(LD->getBasePtr()); // Legalize the base pointer.
2040
2041 ISD::LoadExtType ExtType = LD->getExtensionType();
2042 if (ExtType == ISD::NON_EXTLOAD) {
Duncan Sands92c43912008-06-06 12:08:01 +00002043 MVT VT = Node->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002044 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, LD->getOffset());
2045 Tmp3 = Result.getValue(0);
2046 Tmp4 = Result.getValue(1);
2047
2048 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
2049 default: assert(0 && "This action is not supported yet!");
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +00002050 case TargetLowering::Legal:
2051 // If this is an unaligned load and the target doesn't support it,
2052 // expand it.
2053 if (!TLI.allowsUnalignedMemoryAccesses()) {
2054 unsigned ABIAlignment = TLI.getTargetData()->
Duncan Sands92c43912008-06-06 12:08:01 +00002055 getABITypeAlignment(LD->getMemoryVT().getTypeForMVT());
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +00002056 if (LD->getAlignment() < ABIAlignment){
Gabor Greif1c80d112008-08-28 21:40:38 +00002057 Result = ExpandUnalignedLoad(cast<LoadSDNode>(Result.getNode()), DAG,
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +00002058 TLI);
2059 Tmp3 = Result.getOperand(0);
2060 Tmp4 = Result.getOperand(1);
Dale Johannesen08275382007-09-08 19:29:23 +00002061 Tmp3 = LegalizeOp(Tmp3);
2062 Tmp4 = LegalizeOp(Tmp4);
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +00002063 }
2064 }
2065 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002066 case TargetLowering::Custom:
2067 Tmp1 = TLI.LowerOperation(Tmp3, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00002068 if (Tmp1.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002069 Tmp3 = LegalizeOp(Tmp1);
2070 Tmp4 = LegalizeOp(Tmp1.getValue(1));
2071 }
2072 break;
2073 case TargetLowering::Promote: {
2074 // Only promote a load of vector type to another.
Duncan Sands92c43912008-06-06 12:08:01 +00002075 assert(VT.isVector() && "Cannot promote this load!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002076 // Change base type to a different vector type.
Duncan Sands92c43912008-06-06 12:08:01 +00002077 MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002078
2079 Tmp1 = DAG.getLoad(NVT, Tmp1, Tmp2, LD->getSrcValue(),
2080 LD->getSrcValueOffset(),
2081 LD->isVolatile(), LD->getAlignment());
2082 Tmp3 = LegalizeOp(DAG.getNode(ISD::BIT_CONVERT, VT, Tmp1));
2083 Tmp4 = LegalizeOp(Tmp1.getValue(1));
2084 break;
2085 }
2086 }
2087 // Since loads produce two values, make sure to remember that we
2088 // legalized both of them.
Dan Gohman8181bd12008-07-27 21:46:04 +00002089 AddLegalizedOperand(SDValue(Node, 0), Tmp3);
2090 AddLegalizedOperand(SDValue(Node, 1), Tmp4);
Gabor Greif46bf5472008-08-26 22:36:50 +00002091 return Op.getResNo() ? Tmp4 : Tmp3;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002092 } else {
Duncan Sands92c43912008-06-06 12:08:01 +00002093 MVT SrcVT = LD->getMemoryVT();
2094 unsigned SrcWidth = SrcVT.getSizeInBits();
Duncan Sands082524c2008-01-23 20:39:46 +00002095 int SVOffset = LD->getSrcValueOffset();
2096 unsigned Alignment = LD->getAlignment();
2097 bool isVolatile = LD->isVolatile();
2098
Duncan Sands92c43912008-06-06 12:08:01 +00002099 if (SrcWidth != SrcVT.getStoreSizeInBits() &&
Duncan Sands082524c2008-01-23 20:39:46 +00002100 // Some targets pretend to have an i1 loading operation, and actually
2101 // load an i8. This trick is correct for ZEXTLOAD because the top 7
2102 // bits are guaranteed to be zero; it helps the optimizers understand
2103 // that these bits are zero. It is also useful for EXTLOAD, since it
2104 // tells the optimizers that those bits are undefined. It would be
2105 // nice to have an effective generic way of getting these benefits...
2106 // Until such a way is found, don't insist on promoting i1 here.
2107 (SrcVT != MVT::i1 ||
Evan Cheng08c171a2008-10-14 21:26:46 +00002108 TLI.getLoadExtAction(ExtType, MVT::i1) == TargetLowering::Promote)) {
Duncan Sands082524c2008-01-23 20:39:46 +00002109 // Promote to a byte-sized load if not loading an integral number of
2110 // bytes. For example, promote EXTLOAD:i20 -> EXTLOAD:i24.
Duncan Sands92c43912008-06-06 12:08:01 +00002111 unsigned NewWidth = SrcVT.getStoreSizeInBits();
2112 MVT NVT = MVT::getIntegerVT(NewWidth);
Dan Gohman8181bd12008-07-27 21:46:04 +00002113 SDValue Ch;
Duncan Sands082524c2008-01-23 20:39:46 +00002114
2115 // The extra bits are guaranteed to be zero, since we stored them that
2116 // way. A zext load from NVT thus automatically gives zext from SrcVT.
2117
2118 ISD::LoadExtType NewExtType =
2119 ExtType == ISD::ZEXTLOAD ? ISD::ZEXTLOAD : ISD::EXTLOAD;
2120
2121 Result = DAG.getExtLoad(NewExtType, Node->getValueType(0),
2122 Tmp1, Tmp2, LD->getSrcValue(), SVOffset,
2123 NVT, isVolatile, Alignment);
2124
2125 Ch = Result.getValue(1); // The chain.
2126
2127 if (ExtType == ISD::SEXTLOAD)
2128 // Having the top bits zero doesn't help when sign extending.
2129 Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, Result.getValueType(),
2130 Result, DAG.getValueType(SrcVT));
2131 else if (ExtType == ISD::ZEXTLOAD || NVT == Result.getValueType())
2132 // All the top bits are guaranteed to be zero - inform the optimizers.
2133 Result = DAG.getNode(ISD::AssertZext, Result.getValueType(), Result,
2134 DAG.getValueType(SrcVT));
2135
2136 Tmp1 = LegalizeOp(Result);
2137 Tmp2 = LegalizeOp(Ch);
2138 } else if (SrcWidth & (SrcWidth - 1)) {
2139 // If not loading a power-of-2 number of bits, expand as two loads.
Duncan Sands92c43912008-06-06 12:08:01 +00002140 assert(SrcVT.isExtended() && !SrcVT.isVector() &&
Duncan Sands082524c2008-01-23 20:39:46 +00002141 "Unsupported extload!");
2142 unsigned RoundWidth = 1 << Log2_32(SrcWidth);
2143 assert(RoundWidth < SrcWidth);
2144 unsigned ExtraWidth = SrcWidth - RoundWidth;
2145 assert(ExtraWidth < RoundWidth);
2146 assert(!(RoundWidth % 8) && !(ExtraWidth % 8) &&
2147 "Load size not an integral number of bytes!");
Duncan Sands92c43912008-06-06 12:08:01 +00002148 MVT RoundVT = MVT::getIntegerVT(RoundWidth);
2149 MVT ExtraVT = MVT::getIntegerVT(ExtraWidth);
Dan Gohman8181bd12008-07-27 21:46:04 +00002150 SDValue Lo, Hi, Ch;
Duncan Sands082524c2008-01-23 20:39:46 +00002151 unsigned IncrementSize;
2152
2153 if (TLI.isLittleEndian()) {
2154 // EXTLOAD:i24 -> ZEXTLOAD:i16 | (shl EXTLOAD@+2:i8, 16)
2155 // Load the bottom RoundWidth bits.
2156 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, Node->getValueType(0), Tmp1, Tmp2,
2157 LD->getSrcValue(), SVOffset, RoundVT, isVolatile,
2158 Alignment);
2159
2160 // Load the remaining ExtraWidth bits.
2161 IncrementSize = RoundWidth / 8;
2162 Tmp2 = DAG.getNode(ISD::ADD, Tmp2.getValueType(), Tmp2,
2163 DAG.getIntPtrConstant(IncrementSize));
2164 Hi = DAG.getExtLoad(ExtType, Node->getValueType(0), Tmp1, Tmp2,
2165 LD->getSrcValue(), SVOffset + IncrementSize,
2166 ExtraVT, isVolatile,
2167 MinAlign(Alignment, IncrementSize));
2168
2169 // Build a factor node to remember that this load is independent of the
2170 // other one.
2171 Ch = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo.getValue(1),
2172 Hi.getValue(1));
2173
2174 // Move the top bits to the right place.
2175 Hi = DAG.getNode(ISD::SHL, Hi.getValueType(), Hi,
2176 DAG.getConstant(RoundWidth, TLI.getShiftAmountTy()));
2177
2178 // Join the hi and lo parts.
2179 Result = DAG.getNode(ISD::OR, Node->getValueType(0), Lo, Hi);
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +00002180 } else {
Duncan Sands082524c2008-01-23 20:39:46 +00002181 // Big endian - avoid unaligned loads.
2182 // EXTLOAD:i24 -> (shl EXTLOAD:i16, 8) | ZEXTLOAD@+2:i8
2183 // Load the top RoundWidth bits.
2184 Hi = DAG.getExtLoad(ExtType, Node->getValueType(0), Tmp1, Tmp2,
2185 LD->getSrcValue(), SVOffset, RoundVT, isVolatile,
2186 Alignment);
2187
2188 // Load the remaining ExtraWidth bits.
2189 IncrementSize = RoundWidth / 8;
2190 Tmp2 = DAG.getNode(ISD::ADD, Tmp2.getValueType(), Tmp2,
2191 DAG.getIntPtrConstant(IncrementSize));
2192 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, Node->getValueType(0), Tmp1, Tmp2,
2193 LD->getSrcValue(), SVOffset + IncrementSize,
2194 ExtraVT, isVolatile,
2195 MinAlign(Alignment, IncrementSize));
2196
2197 // Build a factor node to remember that this load is independent of the
2198 // other one.
2199 Ch = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo.getValue(1),
2200 Hi.getValue(1));
2201
2202 // Move the top bits to the right place.
2203 Hi = DAG.getNode(ISD::SHL, Hi.getValueType(), Hi,
2204 DAG.getConstant(ExtraWidth, TLI.getShiftAmountTy()));
2205
2206 // Join the hi and lo parts.
2207 Result = DAG.getNode(ISD::OR, Node->getValueType(0), Lo, Hi);
2208 }
2209
2210 Tmp1 = LegalizeOp(Result);
2211 Tmp2 = LegalizeOp(Ch);
2212 } else {
Evan Cheng08c171a2008-10-14 21:26:46 +00002213 switch (TLI.getLoadExtAction(ExtType, SrcVT)) {
Duncan Sands082524c2008-01-23 20:39:46 +00002214 default: assert(0 && "This action is not supported yet!");
2215 case TargetLowering::Custom:
2216 isCustom = true;
2217 // FALLTHROUGH
2218 case TargetLowering::Legal:
2219 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, LD->getOffset());
2220 Tmp1 = Result.getValue(0);
2221 Tmp2 = Result.getValue(1);
2222
2223 if (isCustom) {
2224 Tmp3 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00002225 if (Tmp3.getNode()) {
Duncan Sands082524c2008-01-23 20:39:46 +00002226 Tmp1 = LegalizeOp(Tmp3);
2227 Tmp2 = LegalizeOp(Tmp3.getValue(1));
2228 }
2229 } else {
2230 // If this is an unaligned load and the target doesn't support it,
2231 // expand it.
2232 if (!TLI.allowsUnalignedMemoryAccesses()) {
2233 unsigned ABIAlignment = TLI.getTargetData()->
Duncan Sands92c43912008-06-06 12:08:01 +00002234 getABITypeAlignment(LD->getMemoryVT().getTypeForMVT());
Duncan Sands082524c2008-01-23 20:39:46 +00002235 if (LD->getAlignment() < ABIAlignment){
Gabor Greif1c80d112008-08-28 21:40:38 +00002236 Result = ExpandUnalignedLoad(cast<LoadSDNode>(Result.getNode()), DAG,
Duncan Sands082524c2008-01-23 20:39:46 +00002237 TLI);
2238 Tmp1 = Result.getOperand(0);
2239 Tmp2 = Result.getOperand(1);
2240 Tmp1 = LegalizeOp(Tmp1);
2241 Tmp2 = LegalizeOp(Tmp2);
2242 }
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +00002243 }
2244 }
Duncan Sands082524c2008-01-23 20:39:46 +00002245 break;
2246 case TargetLowering::Expand:
2247 // f64 = EXTLOAD f32 should expand to LOAD, FP_EXTEND
2248 if (SrcVT == MVT::f32 && Node->getValueType(0) == MVT::f64) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002249 SDValue Load = DAG.getLoad(SrcVT, Tmp1, Tmp2, LD->getSrcValue(),
Duncan Sands082524c2008-01-23 20:39:46 +00002250 LD->getSrcValueOffset(),
2251 LD->isVolatile(), LD->getAlignment());
2252 Result = DAG.getNode(ISD::FP_EXTEND, Node->getValueType(0), Load);
2253 Tmp1 = LegalizeOp(Result); // Relegalize new nodes.
2254 Tmp2 = LegalizeOp(Load.getValue(1));
2255 break;
2256 }
2257 assert(ExtType != ISD::EXTLOAD &&"EXTLOAD should always be supported!");
2258 // Turn the unsupported load into an EXTLOAD followed by an explicit
2259 // zero/sign extend inreg.
2260 Result = DAG.getExtLoad(ISD::EXTLOAD, Node->getValueType(0),
2261 Tmp1, Tmp2, LD->getSrcValue(),
2262 LD->getSrcValueOffset(), SrcVT,
2263 LD->isVolatile(), LD->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00002264 SDValue ValRes;
Duncan Sands082524c2008-01-23 20:39:46 +00002265 if (ExtType == ISD::SEXTLOAD)
2266 ValRes = DAG.getNode(ISD::SIGN_EXTEND_INREG, Result.getValueType(),
2267 Result, DAG.getValueType(SrcVT));
2268 else
2269 ValRes = DAG.getZeroExtendInReg(Result, SrcVT);
2270 Tmp1 = LegalizeOp(ValRes); // Relegalize new nodes.
2271 Tmp2 = LegalizeOp(Result.getValue(1)); // Relegalize new nodes.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002272 break;
2273 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002274 }
Duncan Sands082524c2008-01-23 20:39:46 +00002275
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002276 // Since loads produce two values, make sure to remember that we legalized
2277 // both of them.
Dan Gohman8181bd12008-07-27 21:46:04 +00002278 AddLegalizedOperand(SDValue(Node, 0), Tmp1);
2279 AddLegalizedOperand(SDValue(Node, 1), Tmp2);
Gabor Greif46bf5472008-08-26 22:36:50 +00002280 return Op.getResNo() ? Tmp2 : Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002281 }
2282 }
2283 case ISD::EXTRACT_ELEMENT: {
Duncan Sands92c43912008-06-06 12:08:01 +00002284 MVT OpTy = Node->getOperand(0).getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002285 switch (getTypeAction(OpTy)) {
2286 default: assert(0 && "EXTRACT_ELEMENT action for type unimplemented!");
2287 case Legal:
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002288 if (cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002289 // 1 -> Hi
2290 Result = DAG.getNode(ISD::SRL, OpTy, Node->getOperand(0),
Duncan Sands92c43912008-06-06 12:08:01 +00002291 DAG.getConstant(OpTy.getSizeInBits()/2,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002292 TLI.getShiftAmountTy()));
2293 Result = DAG.getNode(ISD::TRUNCATE, Node->getValueType(0), Result);
2294 } else {
2295 // 0 -> Lo
2296 Result = DAG.getNode(ISD::TRUNCATE, Node->getValueType(0),
2297 Node->getOperand(0));
2298 }
2299 break;
2300 case Expand:
2301 // Get both the low and high parts.
2302 ExpandOp(Node->getOperand(0), Tmp1, Tmp2);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002303 if (cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002304 Result = Tmp2; // 1 -> Hi
2305 else
2306 Result = Tmp1; // 0 -> Lo
2307 break;
2308 }
2309 break;
2310 }
2311
2312 case ISD::CopyToReg:
2313 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
2314
2315 assert(isTypeLegal(Node->getOperand(2).getValueType()) &&
2316 "Register type must be legal!");
2317 // Legalize the incoming value (must be a legal type).
2318 Tmp2 = LegalizeOp(Node->getOperand(2));
2319 if (Node->getNumValues() == 1) {
2320 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1), Tmp2);
2321 } else {
2322 assert(Node->getNumValues() == 2 && "Unknown CopyToReg");
2323 if (Node->getNumOperands() == 4) {
2324 Tmp3 = LegalizeOp(Node->getOperand(3));
2325 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1), Tmp2,
2326 Tmp3);
2327 } else {
2328 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1),Tmp2);
2329 }
2330
2331 // Since this produces two values, make sure to remember that we legalized
2332 // both of them.
Dan Gohman8181bd12008-07-27 21:46:04 +00002333 AddLegalizedOperand(SDValue(Node, 0), Result.getValue(0));
2334 AddLegalizedOperand(SDValue(Node, 1), Result.getValue(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002335 return Result;
2336 }
2337 break;
2338
2339 case ISD::RET:
2340 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
2341
2342 // Ensure that libcalls are emitted before a return.
2343 Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END);
2344 Tmp1 = LegalizeOp(Tmp1);
2345 LastCALLSEQ_END = DAG.getEntryNode();
2346
2347 switch (Node->getNumOperands()) {
2348 case 3: // ret val
2349 Tmp2 = Node->getOperand(1);
2350 Tmp3 = Node->getOperand(2); // Signness
2351 switch (getTypeAction(Tmp2.getValueType())) {
2352 case Legal:
2353 Result = DAG.UpdateNodeOperands(Result, Tmp1, LegalizeOp(Tmp2), Tmp3);
2354 break;
2355 case Expand:
Duncan Sands92c43912008-06-06 12:08:01 +00002356 if (!Tmp2.getValueType().isVector()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002357 SDValue Lo, Hi;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002358 ExpandOp(Tmp2, Lo, Hi);
2359
2360 // Big endian systems want the hi reg first.
Duncan Sands9ff8fbf2008-02-11 10:37:04 +00002361 if (TLI.isBigEndian())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002362 std::swap(Lo, Hi);
2363
Gabor Greif1c80d112008-08-28 21:40:38 +00002364 if (Hi.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002365 Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1, Lo, Tmp3, Hi,Tmp3);
2366 else
2367 Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1, Lo, Tmp3);
2368 Result = LegalizeOp(Result);
2369 } else {
Gabor Greif1c80d112008-08-28 21:40:38 +00002370 SDNode *InVal = Tmp2.getNode();
Gabor Greif46bf5472008-08-26 22:36:50 +00002371 int InIx = Tmp2.getResNo();
Duncan Sands92c43912008-06-06 12:08:01 +00002372 unsigned NumElems = InVal->getValueType(InIx).getVectorNumElements();
2373 MVT EVT = InVal->getValueType(InIx).getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002374
2375 // Figure out if there is a simple type corresponding to this Vector
2376 // type. If so, convert to the vector type.
Duncan Sands92c43912008-06-06 12:08:01 +00002377 MVT TVT = MVT::getVectorVT(EVT, NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002378 if (TLI.isTypeLegal(TVT)) {
2379 // Turn this into a return of the vector type.
2380 Tmp2 = LegalizeOp(Tmp2);
2381 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
2382 } else if (NumElems == 1) {
2383 // Turn this into a return of the scalar type.
2384 Tmp2 = ScalarizeVectorOp(Tmp2);
2385 Tmp2 = LegalizeOp(Tmp2);
2386 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
2387
2388 // FIXME: Returns of gcc generic vectors smaller than a legal type
2389 // should be returned in integer registers!
2390
2391 // The scalarized value type may not be legal, e.g. it might require
2392 // promotion or expansion. Relegalize the return.
2393 Result = LegalizeOp(Result);
2394 } else {
2395 // FIXME: Returns of gcc generic vectors larger than a legal vector
2396 // type should be returned by reference!
Dan Gohman8181bd12008-07-27 21:46:04 +00002397 SDValue Lo, Hi;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002398 SplitVectorOp(Tmp2, Lo, Hi);
2399 Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1, Lo, Tmp3, Hi,Tmp3);
2400 Result = LegalizeOp(Result);
2401 }
2402 }
2403 break;
2404 case Promote:
2405 Tmp2 = PromoteOp(Node->getOperand(1));
2406 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
2407 Result = LegalizeOp(Result);
2408 break;
2409 }
2410 break;
2411 case 1: // ret void
2412 Result = DAG.UpdateNodeOperands(Result, Tmp1);
2413 break;
2414 default: { // ret <values>
Dan Gohman8181bd12008-07-27 21:46:04 +00002415 SmallVector<SDValue, 8> NewValues;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002416 NewValues.push_back(Tmp1);
2417 for (unsigned i = 1, e = Node->getNumOperands(); i < e; i += 2)
2418 switch (getTypeAction(Node->getOperand(i).getValueType())) {
2419 case Legal:
2420 NewValues.push_back(LegalizeOp(Node->getOperand(i)));
2421 NewValues.push_back(Node->getOperand(i+1));
2422 break;
2423 case Expand: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002424 SDValue Lo, Hi;
Duncan Sands92c43912008-06-06 12:08:01 +00002425 assert(!Node->getOperand(i).getValueType().isExtended() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002426 "FIXME: TODO: implement returning non-legal vector types!");
2427 ExpandOp(Node->getOperand(i), Lo, Hi);
2428 NewValues.push_back(Lo);
2429 NewValues.push_back(Node->getOperand(i+1));
Gabor Greif1c80d112008-08-28 21:40:38 +00002430 if (Hi.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002431 NewValues.push_back(Hi);
2432 NewValues.push_back(Node->getOperand(i+1));
2433 }
2434 break;
2435 }
2436 case Promote:
2437 assert(0 && "Can't promote multiple return value yet!");
2438 }
2439
2440 if (NewValues.size() == Node->getNumOperands())
2441 Result = DAG.UpdateNodeOperands(Result, &NewValues[0],NewValues.size());
2442 else
2443 Result = DAG.getNode(ISD::RET, MVT::Other,
2444 &NewValues[0], NewValues.size());
2445 break;
2446 }
2447 }
2448
2449 if (Result.getOpcode() == ISD::RET) {
2450 switch (TLI.getOperationAction(Result.getOpcode(), MVT::Other)) {
2451 default: assert(0 && "This action is not supported yet!");
2452 case TargetLowering::Legal: break;
2453 case TargetLowering::Custom:
2454 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00002455 if (Tmp1.getNode()) Result = Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002456 break;
2457 }
2458 }
2459 break;
2460 case ISD::STORE: {
2461 StoreSDNode *ST = cast<StoreSDNode>(Node);
2462 Tmp1 = LegalizeOp(ST->getChain()); // Legalize the chain.
2463 Tmp2 = LegalizeOp(ST->getBasePtr()); // Legalize the pointer.
2464 int SVOffset = ST->getSrcValueOffset();
2465 unsigned Alignment = ST->getAlignment();
2466 bool isVolatile = ST->isVolatile();
2467
2468 if (!ST->isTruncatingStore()) {
2469 // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr'
2470 // FIXME: We shouldn't do this for TargetConstantFP's.
2471 // FIXME: move this to the DAG Combiner! Note that we can't regress due
2472 // to phase ordering between legalized code and the dag combiner. This
2473 // probably means that we need to integrate dag combiner and legalizer
2474 // together.
Dale Johannesen2fc20782007-09-14 22:26:36 +00002475 // We generally can't do this one for long doubles.
Chris Lattnere8671c52007-10-13 06:35:54 +00002476 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(ST->getValue())) {
Chris Lattner19f229a2007-10-15 05:46:06 +00002477 if (CFP->getValueType(0) == MVT::f32 &&
2478 getTypeAction(MVT::i32) == Legal) {
Dan Gohman39509762008-03-11 00:11:06 +00002479 Tmp3 = DAG.getConstant(CFP->getValueAPF().
Dale Johannesen49cc7ce2008-10-09 18:53:47 +00002480 bitcastToAPInt().zextOrTrunc(32),
Dale Johannesen1616e902007-09-11 18:32:33 +00002481 MVT::i32);
Dale Johannesen2fc20782007-09-14 22:26:36 +00002482 Result = DAG.getStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
2483 SVOffset, isVolatile, Alignment);
2484 break;
2485 } else if (CFP->getValueType(0) == MVT::f64) {
Chris Lattner19f229a2007-10-15 05:46:06 +00002486 // If this target supports 64-bit registers, do a single 64-bit store.
2487 if (getTypeAction(MVT::i64) == Legal) {
Dale Johannesen49cc7ce2008-10-09 18:53:47 +00002488 Tmp3 = DAG.getConstant(CFP->getValueAPF().bitcastToAPInt().
Dan Gohman39509762008-03-11 00:11:06 +00002489 zextOrTrunc(64), MVT::i64);
Chris Lattner19f229a2007-10-15 05:46:06 +00002490 Result = DAG.getStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
2491 SVOffset, isVolatile, Alignment);
2492 break;
Duncan Sands2418bec2008-06-13 19:07:40 +00002493 } else if (getTypeAction(MVT::i32) == Legal && !ST->isVolatile()) {
Chris Lattner19f229a2007-10-15 05:46:06 +00002494 // Otherwise, if the target supports 32-bit registers, use 2 32-bit
2495 // stores. If the target supports neither 32- nor 64-bits, this
2496 // xform is certainly not worth it.
Dale Johannesen49cc7ce2008-10-09 18:53:47 +00002497 const APInt &IntVal =CFP->getValueAPF().bitcastToAPInt();
Dan Gohman8181bd12008-07-27 21:46:04 +00002498 SDValue Lo = DAG.getConstant(APInt(IntVal).trunc(32), MVT::i32);
2499 SDValue Hi = DAG.getConstant(IntVal.lshr(32).trunc(32), MVT::i32);
Duncan Sands9ff8fbf2008-02-11 10:37:04 +00002500 if (TLI.isBigEndian()) std::swap(Lo, Hi);
Chris Lattner19f229a2007-10-15 05:46:06 +00002501
2502 Lo = DAG.getStore(Tmp1, Lo, Tmp2, ST->getSrcValue(),
2503 SVOffset, isVolatile, Alignment);
2504 Tmp2 = DAG.getNode(ISD::ADD, Tmp2.getValueType(), Tmp2,
Chris Lattner5872a362008-01-17 07:00:52 +00002505 DAG.getIntPtrConstant(4));
Chris Lattner19f229a2007-10-15 05:46:06 +00002506 Hi = DAG.getStore(Tmp1, Hi, Tmp2, ST->getSrcValue(), SVOffset+4,
Duncan Sandsa3691432007-10-28 12:59:45 +00002507 isVolatile, MinAlign(Alignment, 4U));
Chris Lattner19f229a2007-10-15 05:46:06 +00002508
2509 Result = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo, Hi);
2510 break;
2511 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002512 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002513 }
2514
Dan Gohman9a4c92c2008-01-30 00:15:11 +00002515 switch (getTypeAction(ST->getMemoryVT())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002516 case Legal: {
2517 Tmp3 = LegalizeOp(ST->getValue());
2518 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp3, Tmp2,
2519 ST->getOffset());
2520
Duncan Sands92c43912008-06-06 12:08:01 +00002521 MVT VT = Tmp3.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002522 switch (TLI.getOperationAction(ISD::STORE, VT)) {
2523 default: assert(0 && "This action is not supported yet!");
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +00002524 case TargetLowering::Legal:
2525 // If this is an unaligned store and the target doesn't support it,
2526 // expand it.
2527 if (!TLI.allowsUnalignedMemoryAccesses()) {
2528 unsigned ABIAlignment = TLI.getTargetData()->
Duncan Sands92c43912008-06-06 12:08:01 +00002529 getABITypeAlignment(ST->getMemoryVT().getTypeForMVT());
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +00002530 if (ST->getAlignment() < ABIAlignment)
Gabor Greif1c80d112008-08-28 21:40:38 +00002531 Result = ExpandUnalignedStore(cast<StoreSDNode>(Result.getNode()), DAG,
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +00002532 TLI);
2533 }
2534 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002535 case TargetLowering::Custom:
2536 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00002537 if (Tmp1.getNode()) Result = Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002538 break;
2539 case TargetLowering::Promote:
Duncan Sands92c43912008-06-06 12:08:01 +00002540 assert(VT.isVector() && "Unknown legal promote case!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002541 Tmp3 = DAG.getNode(ISD::BIT_CONVERT,
2542 TLI.getTypeToPromoteTo(ISD::STORE, VT), Tmp3);
2543 Result = DAG.getStore(Tmp1, Tmp3, Tmp2,
2544 ST->getSrcValue(), SVOffset, isVolatile,
2545 Alignment);
2546 break;
2547 }
2548 break;
2549 }
2550 case Promote:
Mon P Wang1448aad2008-10-30 08:01:45 +00002551 if (!ST->getMemoryVT().isVector()) {
2552 // Truncate the value and store the result.
2553 Tmp3 = PromoteOp(ST->getValue());
2554 Result = DAG.getTruncStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
2555 SVOffset, ST->getMemoryVT(),
2556 isVolatile, Alignment);
2557 break;
2558 }
2559 // Fall thru to expand for vector
2560 case Expand: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002561 unsigned IncrementSize = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002562 SDValue Lo, Hi;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002563
2564 // If this is a vector type, then we have to calculate the increment as
2565 // the product of the element size in bytes, and the number of elements
2566 // in the high half of the vector.
Duncan Sands92c43912008-06-06 12:08:01 +00002567 if (ST->getValue().getValueType().isVector()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002568 SDNode *InVal = ST->getValue().getNode();
Gabor Greif46bf5472008-08-26 22:36:50 +00002569 int InIx = ST->getValue().getResNo();
Duncan Sands92c43912008-06-06 12:08:01 +00002570 MVT InVT = InVal->getValueType(InIx);
2571 unsigned NumElems = InVT.getVectorNumElements();
2572 MVT EVT = InVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002573
2574 // Figure out if there is a simple type corresponding to this Vector
2575 // type. If so, convert to the vector type.
Duncan Sands92c43912008-06-06 12:08:01 +00002576 MVT TVT = MVT::getVectorVT(EVT, NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002577 if (TLI.isTypeLegal(TVT)) {
2578 // Turn this into a normal store of the vector type.
Dan Gohmane9f633d2008-02-15 18:11:59 +00002579 Tmp3 = LegalizeOp(ST->getValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002580 Result = DAG.getStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
2581 SVOffset, isVolatile, Alignment);
2582 Result = LegalizeOp(Result);
2583 break;
2584 } else if (NumElems == 1) {
2585 // Turn this into a normal store of the scalar type.
Dan Gohmane9f633d2008-02-15 18:11:59 +00002586 Tmp3 = ScalarizeVectorOp(ST->getValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002587 Result = DAG.getStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
2588 SVOffset, isVolatile, Alignment);
2589 // The scalarized value type may not be legal, e.g. it might require
2590 // promotion or expansion. Relegalize the scalar store.
2591 Result = LegalizeOp(Result);
2592 break;
2593 } else {
Mon P Wang1448aad2008-10-30 08:01:45 +00002594 // Check if we have widen this node with another value
2595 std::map<SDValue, SDValue>::iterator I =
2596 WidenNodes.find(ST->getValue());
2597 if (I != WidenNodes.end()) {
2598 Result = StoreWidenVectorOp(ST, Tmp1, Tmp2);
2599 break;
2600 }
2601 else {
2602 SplitVectorOp(ST->getValue(), Lo, Hi);
2603 IncrementSize = Lo.getNode()->getValueType(0).getVectorNumElements() *
2604 EVT.getSizeInBits()/8;
2605 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002606 }
2607 } else {
Dan Gohmane9f633d2008-02-15 18:11:59 +00002608 ExpandOp(ST->getValue(), Lo, Hi);
Gabor Greif1c80d112008-08-28 21:40:38 +00002609 IncrementSize = Hi.getNode() ? Hi.getValueType().getSizeInBits()/8 : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002610
Richard Pennington73ae9e42008-09-25 16:15:10 +00002611 if (Hi.getNode() && TLI.isBigEndian())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002612 std::swap(Lo, Hi);
2613 }
2614
2615 Lo = DAG.getStore(Tmp1, Lo, Tmp2, ST->getSrcValue(),
2616 SVOffset, isVolatile, Alignment);
2617
Gabor Greif1c80d112008-08-28 21:40:38 +00002618 if (Hi.getNode() == NULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002619 // Must be int <-> float one-to-one expansion.
2620 Result = Lo;
2621 break;
2622 }
2623
2624 Tmp2 = DAG.getNode(ISD::ADD, Tmp2.getValueType(), Tmp2,
Chris Lattner5872a362008-01-17 07:00:52 +00002625 DAG.getIntPtrConstant(IncrementSize));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002626 assert(isTypeLegal(Tmp2.getValueType()) &&
2627 "Pointers must be legal!");
2628 SVOffset += IncrementSize;
Duncan Sandsa3691432007-10-28 12:59:45 +00002629 Alignment = MinAlign(Alignment, IncrementSize);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002630 Hi = DAG.getStore(Tmp1, Hi, Tmp2, ST->getSrcValue(),
2631 SVOffset, isVolatile, Alignment);
2632 Result = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo, Hi);
2633 break;
Mon P Wang1448aad2008-10-30 08:01:45 +00002634 } // case Expand
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002635 }
2636 } else {
Chris Lattner3bc08502008-01-17 19:59:44 +00002637 switch (getTypeAction(ST->getValue().getValueType())) {
2638 case Legal:
2639 Tmp3 = LegalizeOp(ST->getValue());
2640 break;
2641 case Promote:
Mon P Wang1448aad2008-10-30 08:01:45 +00002642 if (!ST->getValue().getValueType().isVector()) {
2643 // We can promote the value, the truncstore will still take care of it.
2644 Tmp3 = PromoteOp(ST->getValue());
2645 break;
2646 }
2647 // Vector case falls through to expand
Chris Lattner3bc08502008-01-17 19:59:44 +00002648 case Expand:
2649 // Just store the low part. This may become a non-trunc store, so make
2650 // sure to use getTruncStore, not UpdateNodeOperands below.
2651 ExpandOp(ST->getValue(), Tmp3, Tmp4);
2652 return DAG.getTruncStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
2653 SVOffset, MVT::i8, isVolatile, Alignment);
2654 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002655
Duncan Sands92c43912008-06-06 12:08:01 +00002656 MVT StVT = ST->getMemoryVT();
2657 unsigned StWidth = StVT.getSizeInBits();
Duncan Sands40676662008-01-22 07:17:34 +00002658
Duncan Sands92c43912008-06-06 12:08:01 +00002659 if (StWidth != StVT.getStoreSizeInBits()) {
Duncan Sands40676662008-01-22 07:17:34 +00002660 // Promote to a byte-sized store with upper bits zero if not
2661 // storing an integral number of bytes. For example, promote
2662 // TRUNCSTORE:i1 X -> TRUNCSTORE:i8 (and X, 1)
Duncan Sands92c43912008-06-06 12:08:01 +00002663 MVT NVT = MVT::getIntegerVT(StVT.getStoreSizeInBits());
Duncan Sands40676662008-01-22 07:17:34 +00002664 Tmp3 = DAG.getZeroExtendInReg(Tmp3, StVT);
2665 Result = DAG.getTruncStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
2666 SVOffset, NVT, isVolatile, Alignment);
2667 } else if (StWidth & (StWidth - 1)) {
2668 // If not storing a power-of-2 number of bits, expand as two stores.
Duncan Sands92c43912008-06-06 12:08:01 +00002669 assert(StVT.isExtended() && !StVT.isVector() &&
Duncan Sands40676662008-01-22 07:17:34 +00002670 "Unsupported truncstore!");
2671 unsigned RoundWidth = 1 << Log2_32(StWidth);
2672 assert(RoundWidth < StWidth);
2673 unsigned ExtraWidth = StWidth - RoundWidth;
2674 assert(ExtraWidth < RoundWidth);
2675 assert(!(RoundWidth % 8) && !(ExtraWidth % 8) &&
2676 "Store size not an integral number of bytes!");
Duncan Sands92c43912008-06-06 12:08:01 +00002677 MVT RoundVT = MVT::getIntegerVT(RoundWidth);
2678 MVT ExtraVT = MVT::getIntegerVT(ExtraWidth);
Dan Gohman8181bd12008-07-27 21:46:04 +00002679 SDValue Lo, Hi;
Duncan Sands40676662008-01-22 07:17:34 +00002680 unsigned IncrementSize;
2681
2682 if (TLI.isLittleEndian()) {
2683 // TRUNCSTORE:i24 X -> TRUNCSTORE:i16 X, TRUNCSTORE@+2:i8 (srl X, 16)
2684 // Store the bottom RoundWidth bits.
2685 Lo = DAG.getTruncStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
2686 SVOffset, RoundVT,
2687 isVolatile, Alignment);
2688
2689 // Store the remaining ExtraWidth bits.
2690 IncrementSize = RoundWidth / 8;
2691 Tmp2 = DAG.getNode(ISD::ADD, Tmp2.getValueType(), Tmp2,
2692 DAG.getIntPtrConstant(IncrementSize));
2693 Hi = DAG.getNode(ISD::SRL, Tmp3.getValueType(), Tmp3,
2694 DAG.getConstant(RoundWidth, TLI.getShiftAmountTy()));
2695 Hi = DAG.getTruncStore(Tmp1, Hi, Tmp2, ST->getSrcValue(),
2696 SVOffset + IncrementSize, ExtraVT, isVolatile,
2697 MinAlign(Alignment, IncrementSize));
2698 } else {
2699 // Big endian - avoid unaligned stores.
2700 // TRUNCSTORE:i24 X -> TRUNCSTORE:i16 (srl X, 8), TRUNCSTORE@+2:i8 X
2701 // Store the top RoundWidth bits.
2702 Hi = DAG.getNode(ISD::SRL, Tmp3.getValueType(), Tmp3,
2703 DAG.getConstant(ExtraWidth, TLI.getShiftAmountTy()));
2704 Hi = DAG.getTruncStore(Tmp1, Hi, Tmp2, ST->getSrcValue(), SVOffset,
2705 RoundVT, isVolatile, Alignment);
2706
2707 // Store the remaining ExtraWidth bits.
2708 IncrementSize = RoundWidth / 8;
2709 Tmp2 = DAG.getNode(ISD::ADD, Tmp2.getValueType(), Tmp2,
2710 DAG.getIntPtrConstant(IncrementSize));
2711 Lo = DAG.getTruncStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(),
2712 SVOffset + IncrementSize, ExtraVT, isVolatile,
2713 MinAlign(Alignment, IncrementSize));
Lauro Ramos Venancio578434f2007-08-01 19:34:21 +00002714 }
Duncan Sands40676662008-01-22 07:17:34 +00002715
2716 // The order of the stores doesn't matter.
2717 Result = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo, Hi);
2718 } else {
2719 if (Tmp1 != ST->getChain() || Tmp3 != ST->getValue() ||
2720 Tmp2 != ST->getBasePtr())
2721 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp3, Tmp2,
2722 ST->getOffset());
2723
2724 switch (TLI.getTruncStoreAction(ST->getValue().getValueType(), StVT)) {
2725 default: assert(0 && "This action is not supported yet!");
2726 case TargetLowering::Legal:
2727 // If this is an unaligned store and the target doesn't support it,
2728 // expand it.
2729 if (!TLI.allowsUnalignedMemoryAccesses()) {
2730 unsigned ABIAlignment = TLI.getTargetData()->
Duncan Sands92c43912008-06-06 12:08:01 +00002731 getABITypeAlignment(ST->getMemoryVT().getTypeForMVT());
Duncan Sands40676662008-01-22 07:17:34 +00002732 if (ST->getAlignment() < ABIAlignment)
Gabor Greif1c80d112008-08-28 21:40:38 +00002733 Result = ExpandUnalignedStore(cast<StoreSDNode>(Result.getNode()), DAG,
Duncan Sands40676662008-01-22 07:17:34 +00002734 TLI);
2735 }
2736 break;
2737 case TargetLowering::Custom:
2738 Result = TLI.LowerOperation(Result, DAG);
2739 break;
2740 case Expand:
2741 // TRUNCSTORE:i16 i32 -> STORE i16
2742 assert(isTypeLegal(StVT) && "Do not know how to expand this store!");
2743 Tmp3 = DAG.getNode(ISD::TRUNCATE, StVT, Tmp3);
2744 Result = DAG.getStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(), SVOffset,
2745 isVolatile, Alignment);
2746 break;
2747 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002748 }
2749 }
2750 break;
2751 }
2752 case ISD::PCMARKER:
2753 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
2754 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
2755 break;
2756 case ISD::STACKSAVE:
2757 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
2758 Result = DAG.UpdateNodeOperands(Result, Tmp1);
2759 Tmp1 = Result.getValue(0);
2760 Tmp2 = Result.getValue(1);
2761
2762 switch (TLI.getOperationAction(ISD::STACKSAVE, MVT::Other)) {
2763 default: assert(0 && "This action is not supported yet!");
2764 case TargetLowering::Legal: break;
2765 case TargetLowering::Custom:
2766 Tmp3 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00002767 if (Tmp3.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002768 Tmp1 = LegalizeOp(Tmp3);
2769 Tmp2 = LegalizeOp(Tmp3.getValue(1));
2770 }
2771 break;
2772 case TargetLowering::Expand:
2773 // Expand to CopyFromReg if the target set
2774 // StackPointerRegisterToSaveRestore.
2775 if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) {
2776 Tmp1 = DAG.getCopyFromReg(Result.getOperand(0), SP,
2777 Node->getValueType(0));
2778 Tmp2 = Tmp1.getValue(1);
2779 } else {
2780 Tmp1 = DAG.getNode(ISD::UNDEF, Node->getValueType(0));
2781 Tmp2 = Node->getOperand(0);
2782 }
2783 break;
2784 }
2785
2786 // Since stacksave produce two values, make sure to remember that we
2787 // legalized both of them.
Dan Gohman8181bd12008-07-27 21:46:04 +00002788 AddLegalizedOperand(SDValue(Node, 0), Tmp1);
2789 AddLegalizedOperand(SDValue(Node, 1), Tmp2);
Gabor Greif46bf5472008-08-26 22:36:50 +00002790 return Op.getResNo() ? Tmp2 : Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002791
2792 case ISD::STACKRESTORE:
2793 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
2794 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the pointer.
2795 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
2796
2797 switch (TLI.getOperationAction(ISD::STACKRESTORE, MVT::Other)) {
2798 default: assert(0 && "This action is not supported yet!");
2799 case TargetLowering::Legal: break;
2800 case TargetLowering::Custom:
2801 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00002802 if (Tmp1.getNode()) Result = Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002803 break;
2804 case TargetLowering::Expand:
2805 // Expand to CopyToReg if the target set
2806 // StackPointerRegisterToSaveRestore.
2807 if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) {
2808 Result = DAG.getCopyToReg(Tmp1, SP, Tmp2);
2809 } else {
2810 Result = Tmp1;
2811 }
2812 break;
2813 }
2814 break;
2815
2816 case ISD::READCYCLECOUNTER:
2817 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain
2818 Result = DAG.UpdateNodeOperands(Result, Tmp1);
2819 switch (TLI.getOperationAction(ISD::READCYCLECOUNTER,
2820 Node->getValueType(0))) {
2821 default: assert(0 && "This action is not supported yet!");
2822 case TargetLowering::Legal:
2823 Tmp1 = Result.getValue(0);
2824 Tmp2 = Result.getValue(1);
2825 break;
2826 case TargetLowering::Custom:
2827 Result = TLI.LowerOperation(Result, DAG);
2828 Tmp1 = LegalizeOp(Result.getValue(0));
2829 Tmp2 = LegalizeOp(Result.getValue(1));
2830 break;
2831 }
2832
2833 // Since rdcc produce two values, make sure to remember that we legalized
2834 // both of them.
Dan Gohman8181bd12008-07-27 21:46:04 +00002835 AddLegalizedOperand(SDValue(Node, 0), Tmp1);
2836 AddLegalizedOperand(SDValue(Node, 1), Tmp2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002837 return Result;
2838
2839 case ISD::SELECT:
2840 switch (getTypeAction(Node->getOperand(0).getValueType())) {
2841 case Expand: assert(0 && "It's impossible to expand bools");
2842 case Legal:
2843 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the condition.
2844 break;
Dan Gohman07961cd2008-02-25 21:11:39 +00002845 case Promote: {
Mon P Wang1448aad2008-10-30 08:01:45 +00002846 assert(!Node->getOperand(0).getValueType().isVector() && "not possible");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002847 Tmp1 = PromoteOp(Node->getOperand(0)); // Promote the condition.
2848 // Make sure the condition is either zero or one.
Dan Gohman07961cd2008-02-25 21:11:39 +00002849 unsigned BitWidth = Tmp1.getValueSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002850 if (!DAG.MaskedValueIsZero(Tmp1,
Dan Gohman07961cd2008-02-25 21:11:39 +00002851 APInt::getHighBitsSet(BitWidth, BitWidth-1)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002852 Tmp1 = DAG.getZeroExtendInReg(Tmp1, MVT::i1);
2853 break;
2854 }
Dan Gohman07961cd2008-02-25 21:11:39 +00002855 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002856 Tmp2 = LegalizeOp(Node->getOperand(1)); // TrueVal
2857 Tmp3 = LegalizeOp(Node->getOperand(2)); // FalseVal
2858
2859 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
2860
2861 switch (TLI.getOperationAction(ISD::SELECT, Tmp2.getValueType())) {
2862 default: assert(0 && "This action is not supported yet!");
2863 case TargetLowering::Legal: break;
2864 case TargetLowering::Custom: {
2865 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00002866 if (Tmp1.getNode()) Result = Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002867 break;
2868 }
2869 case TargetLowering::Expand:
2870 if (Tmp1.getOpcode() == ISD::SETCC) {
2871 Result = DAG.getSelectCC(Tmp1.getOperand(0), Tmp1.getOperand(1),
2872 Tmp2, Tmp3,
2873 cast<CondCodeSDNode>(Tmp1.getOperand(2))->get());
2874 } else {
2875 Result = DAG.getSelectCC(Tmp1,
2876 DAG.getConstant(0, Tmp1.getValueType()),
2877 Tmp2, Tmp3, ISD::SETNE);
2878 }
2879 break;
2880 case TargetLowering::Promote: {
Duncan Sands92c43912008-06-06 12:08:01 +00002881 MVT NVT =
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002882 TLI.getTypeToPromoteTo(ISD::SELECT, Tmp2.getValueType());
2883 unsigned ExtOp, TruncOp;
Duncan Sands92c43912008-06-06 12:08:01 +00002884 if (Tmp2.getValueType().isVector()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002885 ExtOp = ISD::BIT_CONVERT;
2886 TruncOp = ISD::BIT_CONVERT;
Duncan Sands92c43912008-06-06 12:08:01 +00002887 } else if (Tmp2.getValueType().isInteger()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002888 ExtOp = ISD::ANY_EXTEND;
2889 TruncOp = ISD::TRUNCATE;
2890 } else {
2891 ExtOp = ISD::FP_EXTEND;
2892 TruncOp = ISD::FP_ROUND;
2893 }
2894 // Promote each of the values to the new type.
2895 Tmp2 = DAG.getNode(ExtOp, NVT, Tmp2);
2896 Tmp3 = DAG.getNode(ExtOp, NVT, Tmp3);
2897 // Perform the larger operation, then round down.
2898 Result = DAG.getNode(ISD::SELECT, NVT, Tmp1, Tmp2,Tmp3);
Chris Lattner5872a362008-01-17 07:00:52 +00002899 if (TruncOp != ISD::FP_ROUND)
2900 Result = DAG.getNode(TruncOp, Node->getValueType(0), Result);
2901 else
2902 Result = DAG.getNode(TruncOp, Node->getValueType(0), Result,
2903 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002904 break;
2905 }
2906 }
2907 break;
2908 case ISD::SELECT_CC: {
2909 Tmp1 = Node->getOperand(0); // LHS
2910 Tmp2 = Node->getOperand(1); // RHS
2911 Tmp3 = LegalizeOp(Node->getOperand(2)); // True
2912 Tmp4 = LegalizeOp(Node->getOperand(3)); // False
Dan Gohman8181bd12008-07-27 21:46:04 +00002913 SDValue CC = Node->getOperand(4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002914
Dale Johannesen32100b22008-11-07 22:54:33 +00002915 LegalizeSetCC(TLI.getSetCCResultType(Tmp1), Tmp1, Tmp2, CC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002916
Evan Cheng71343822008-10-15 02:05:31 +00002917 // If we didn't get both a LHS and RHS back from LegalizeSetCC,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002918 // the LHS is a legal SETCC itself. In this case, we need to compare
2919 // the result against zero to select between true and false values.
Gabor Greif1c80d112008-08-28 21:40:38 +00002920 if (Tmp2.getNode() == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002921 Tmp2 = DAG.getConstant(0, Tmp1.getValueType());
2922 CC = DAG.getCondCode(ISD::SETNE);
2923 }
2924 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3, Tmp4, CC);
2925
2926 // Everything is legal, see if we should expand this op or something.
2927 switch (TLI.getOperationAction(ISD::SELECT_CC, Tmp3.getValueType())) {
2928 default: assert(0 && "This action is not supported yet!");
2929 case TargetLowering::Legal: break;
2930 case TargetLowering::Custom:
2931 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00002932 if (Tmp1.getNode()) Result = Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002933 break;
2934 }
2935 break;
2936 }
2937 case ISD::SETCC:
2938 Tmp1 = Node->getOperand(0);
2939 Tmp2 = Node->getOperand(1);
2940 Tmp3 = Node->getOperand(2);
Evan Cheng71343822008-10-15 02:05:31 +00002941 LegalizeSetCC(Node->getValueType(0), Tmp1, Tmp2, Tmp3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002942
2943 // If we had to Expand the SetCC operands into a SELECT node, then it may
2944 // not always be possible to return a true LHS & RHS. In this case, just
2945 // return the value we legalized, returned in the LHS
Gabor Greif1c80d112008-08-28 21:40:38 +00002946 if (Tmp2.getNode() == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002947 Result = Tmp1;
2948 break;
2949 }
2950
2951 switch (TLI.getOperationAction(ISD::SETCC, Tmp1.getValueType())) {
2952 default: assert(0 && "Cannot handle this action for SETCC yet!");
2953 case TargetLowering::Custom:
2954 isCustom = true;
2955 // FALLTHROUGH.
2956 case TargetLowering::Legal:
2957 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
2958 if (isCustom) {
2959 Tmp4 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00002960 if (Tmp4.getNode()) Result = Tmp4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002961 }
2962 break;
2963 case TargetLowering::Promote: {
2964 // First step, figure out the appropriate operation to use.
2965 // Allow SETCC to not be supported for all legal data types
2966 // Mostly this targets FP
Duncan Sands92c43912008-06-06 12:08:01 +00002967 MVT NewInTy = Node->getOperand(0).getValueType();
2968 MVT OldVT = NewInTy; OldVT = OldVT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002969
2970 // Scan for the appropriate larger type to use.
2971 while (1) {
Duncan Sands92c43912008-06-06 12:08:01 +00002972 NewInTy = (MVT::SimpleValueType)(NewInTy.getSimpleVT()+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002973
Duncan Sands92c43912008-06-06 12:08:01 +00002974 assert(NewInTy.isInteger() == OldVT.isInteger() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002975 "Fell off of the edge of the integer world");
Duncan Sands92c43912008-06-06 12:08:01 +00002976 assert(NewInTy.isFloatingPoint() == OldVT.isFloatingPoint() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002977 "Fell off of the edge of the floating point world");
2978
2979 // If the target supports SETCC of this type, use it.
2980 if (TLI.isOperationLegal(ISD::SETCC, NewInTy))
2981 break;
2982 }
Duncan Sands92c43912008-06-06 12:08:01 +00002983 if (NewInTy.isInteger())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002984 assert(0 && "Cannot promote Legal Integer SETCC yet");
2985 else {
2986 Tmp1 = DAG.getNode(ISD::FP_EXTEND, NewInTy, Tmp1);
2987 Tmp2 = DAG.getNode(ISD::FP_EXTEND, NewInTy, Tmp2);
2988 }
2989 Tmp1 = LegalizeOp(Tmp1);
2990 Tmp2 = LegalizeOp(Tmp2);
2991 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
2992 Result = LegalizeOp(Result);
2993 break;
2994 }
2995 case TargetLowering::Expand:
2996 // Expand a setcc node into a select_cc of the same condition, lhs, and
2997 // rhs that selects between const 1 (true) and const 0 (false).
Duncan Sands92c43912008-06-06 12:08:01 +00002998 MVT VT = Node->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002999 Result = DAG.getNode(ISD::SELECT_CC, VT, Tmp1, Tmp2,
3000 DAG.getConstant(1, VT), DAG.getConstant(0, VT),
3001 Tmp3);
3002 break;
3003 }
3004 break;
Nate Begeman9a1ce152008-05-12 19:40:03 +00003005 case ISD::VSETCC: {
3006 Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS
3007 Tmp2 = LegalizeOp(Node->getOperand(1)); // RHS
Dan Gohman8181bd12008-07-27 21:46:04 +00003008 SDValue CC = Node->getOperand(2);
Nate Begeman9a1ce152008-05-12 19:40:03 +00003009
3010 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, CC);
3011
3012 // Everything is legal, see if we should expand this op or something.
3013 switch (TLI.getOperationAction(ISD::VSETCC, Tmp1.getValueType())) {
3014 default: assert(0 && "This action is not supported yet!");
3015 case TargetLowering::Legal: break;
3016 case TargetLowering::Custom:
3017 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003018 if (Tmp1.getNode()) Result = Tmp1;
Nate Begeman9a1ce152008-05-12 19:40:03 +00003019 break;
3020 }
3021 break;
3022 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003023
3024 case ISD::SHL_PARTS:
3025 case ISD::SRA_PARTS:
3026 case ISD::SRL_PARTS: {
Dan Gohman8181bd12008-07-27 21:46:04 +00003027 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003028 bool Changed = false;
3029 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
3030 Ops.push_back(LegalizeOp(Node->getOperand(i)));
3031 Changed |= Ops.back() != Node->getOperand(i);
3032 }
3033 if (Changed)
3034 Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size());
3035
3036 switch (TLI.getOperationAction(Node->getOpcode(),
3037 Node->getValueType(0))) {
3038 default: assert(0 && "This action is not supported yet!");
3039 case TargetLowering::Legal: break;
3040 case TargetLowering::Custom:
3041 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003042 if (Tmp1.getNode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003043 SDValue Tmp2, RetVal(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003044 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i) {
3045 Tmp2 = LegalizeOp(Tmp1.getValue(i));
Dan Gohman8181bd12008-07-27 21:46:04 +00003046 AddLegalizedOperand(SDValue(Node, i), Tmp2);
Gabor Greif46bf5472008-08-26 22:36:50 +00003047 if (i == Op.getResNo())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003048 RetVal = Tmp2;
3049 }
Gabor Greif1c80d112008-08-28 21:40:38 +00003050 assert(RetVal.getNode() && "Illegal result number");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003051 return RetVal;
3052 }
3053 break;
3054 }
3055
3056 // Since these produce multiple values, make sure to remember that we
3057 // legalized all of them.
3058 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
Dan Gohman8181bd12008-07-27 21:46:04 +00003059 AddLegalizedOperand(SDValue(Node, i), Result.getValue(i));
Gabor Greif46bf5472008-08-26 22:36:50 +00003060 return Result.getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003061 }
3062
3063 // Binary operators
3064 case ISD::ADD:
3065 case ISD::SUB:
3066 case ISD::MUL:
3067 case ISD::MULHS:
3068 case ISD::MULHU:
3069 case ISD::UDIV:
3070 case ISD::SDIV:
3071 case ISD::AND:
3072 case ISD::OR:
3073 case ISD::XOR:
3074 case ISD::SHL:
3075 case ISD::SRL:
3076 case ISD::SRA:
3077 case ISD::FADD:
3078 case ISD::FSUB:
3079 case ISD::FMUL:
3080 case ISD::FDIV:
Dan Gohman6d05cac2007-10-11 23:57:53 +00003081 case ISD::FPOW:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003082 Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS
3083 switch (getTypeAction(Node->getOperand(1).getValueType())) {
3084 case Expand: assert(0 && "Not possible");
3085 case Legal:
3086 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the RHS.
3087 break;
3088 case Promote:
3089 Tmp2 = PromoteOp(Node->getOperand(1)); // Promote the RHS.
3090 break;
3091 }
Nate Begemanbb1ce942008-07-29 15:49:41 +00003092
3093 if ((Node->getOpcode() == ISD::SHL ||
3094 Node->getOpcode() == ISD::SRL ||
3095 Node->getOpcode() == ISD::SRA) &&
3096 !Node->getValueType(0).isVector()) {
3097 if (TLI.getShiftAmountTy().bitsLT(Tmp2.getValueType()))
3098 Tmp2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Tmp2);
3099 else if (TLI.getShiftAmountTy().bitsGT(Tmp2.getValueType()))
3100 Tmp2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Tmp2);
3101 }
3102
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003103 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
Mon P Wangbff5d9c2008-11-10 04:46:22 +00003104
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003105 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3106 default: assert(0 && "BinOp legalize operation not supported");
3107 case TargetLowering::Legal: break;
3108 case TargetLowering::Custom:
3109 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003110 if (Tmp1.getNode()) {
Nate Begemanbb1ce942008-07-29 15:49:41 +00003111 Result = Tmp1;
3112 break;
Nate Begeman7569e762008-07-29 19:07:27 +00003113 }
Nate Begemanbb1ce942008-07-29 15:49:41 +00003114 // Fall through if the custom lower can't deal with the operation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003115 case TargetLowering::Expand: {
Duncan Sands92c43912008-06-06 12:08:01 +00003116 MVT VT = Op.getValueType();
Mon P Wang1448aad2008-10-30 08:01:45 +00003117
Dan Gohman5a199552007-10-08 18:33:35 +00003118 // See if multiply or divide can be lowered using two-result operations.
3119 SDVTList VTs = DAG.getVTList(VT, VT);
3120 if (Node->getOpcode() == ISD::MUL) {
3121 // We just need the low half of the multiply; try both the signed
3122 // and unsigned forms. If the target supports both SMUL_LOHI and
3123 // UMUL_LOHI, form a preference by checking which forms of plain
3124 // MULH it supports.
3125 bool HasSMUL_LOHI = TLI.isOperationLegal(ISD::SMUL_LOHI, VT);
3126 bool HasUMUL_LOHI = TLI.isOperationLegal(ISD::UMUL_LOHI, VT);
3127 bool HasMULHS = TLI.isOperationLegal(ISD::MULHS, VT);
3128 bool HasMULHU = TLI.isOperationLegal(ISD::MULHU, VT);
3129 unsigned OpToUse = 0;
3130 if (HasSMUL_LOHI && !HasMULHS) {
3131 OpToUse = ISD::SMUL_LOHI;
3132 } else if (HasUMUL_LOHI && !HasMULHU) {
3133 OpToUse = ISD::UMUL_LOHI;
3134 } else if (HasSMUL_LOHI) {
3135 OpToUse = ISD::SMUL_LOHI;
3136 } else if (HasUMUL_LOHI) {
3137 OpToUse = ISD::UMUL_LOHI;
3138 }
3139 if (OpToUse) {
Gabor Greif1c80d112008-08-28 21:40:38 +00003140 Result = SDValue(DAG.getNode(OpToUse, VTs, Tmp1, Tmp2).getNode(), 0);
Dan Gohman5a199552007-10-08 18:33:35 +00003141 break;
3142 }
3143 }
3144 if (Node->getOpcode() == ISD::MULHS &&
3145 TLI.isOperationLegal(ISD::SMUL_LOHI, VT)) {
Chris Lattner48188652008-10-04 21:27:46 +00003146 Result = SDValue(DAG.getNode(ISD::SMUL_LOHI, VTs, Tmp1, Tmp2).getNode(),
3147 1);
Dan Gohman5a199552007-10-08 18:33:35 +00003148 break;
3149 }
3150 if (Node->getOpcode() == ISD::MULHU &&
3151 TLI.isOperationLegal(ISD::UMUL_LOHI, VT)) {
Chris Lattner48188652008-10-04 21:27:46 +00003152 Result = SDValue(DAG.getNode(ISD::UMUL_LOHI, VTs, Tmp1, Tmp2).getNode(),
3153 1);
Dan Gohman5a199552007-10-08 18:33:35 +00003154 break;
3155 }
3156 if (Node->getOpcode() == ISD::SDIV &&
3157 TLI.isOperationLegal(ISD::SDIVREM, VT)) {
Chris Lattner48188652008-10-04 21:27:46 +00003158 Result = SDValue(DAG.getNode(ISD::SDIVREM, VTs, Tmp1, Tmp2).getNode(),
3159 0);
Dan Gohman5a199552007-10-08 18:33:35 +00003160 break;
3161 }
3162 if (Node->getOpcode() == ISD::UDIV &&
3163 TLI.isOperationLegal(ISD::UDIVREM, VT)) {
Chris Lattner48188652008-10-04 21:27:46 +00003164 Result = SDValue(DAG.getNode(ISD::UDIVREM, VTs, Tmp1, Tmp2).getNode(),
3165 0);
Dan Gohman5a199552007-10-08 18:33:35 +00003166 break;
3167 }
Mon P Wang1448aad2008-10-30 08:01:45 +00003168
Dan Gohman6d05cac2007-10-11 23:57:53 +00003169 // Check to see if we have a libcall for this operator.
3170 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
3171 bool isSigned = false;
3172 switch (Node->getOpcode()) {
3173 case ISD::UDIV:
3174 case ISD::SDIV:
3175 if (VT == MVT::i32) {
3176 LC = Node->getOpcode() == ISD::UDIV
Mon P Wang1448aad2008-10-30 08:01:45 +00003177 ? RTLIB::UDIV_I32 : RTLIB::SDIV_I32;
Dan Gohman6d05cac2007-10-11 23:57:53 +00003178 isSigned = Node->getOpcode() == ISD::SDIV;
3179 }
3180 break;
Chris Lattner48188652008-10-04 21:27:46 +00003181 case ISD::MUL:
3182 if (VT == MVT::i32)
3183 LC = RTLIB::MUL_I32;
3184 break;
Dan Gohman6d05cac2007-10-11 23:57:53 +00003185 case ISD::FPOW:
Duncan Sands37a3f472008-01-10 10:28:30 +00003186 LC = GetFPLibCall(VT, RTLIB::POW_F32, RTLIB::POW_F64, RTLIB::POW_F80,
3187 RTLIB::POW_PPCF128);
Dan Gohman6d05cac2007-10-11 23:57:53 +00003188 break;
3189 default: break;
3190 }
3191 if (LC != RTLIB::UNKNOWN_LIBCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003192 SDValue Dummy;
Duncan Sandsf1db7c82008-04-12 17:14:18 +00003193 Result = ExpandLibCall(LC, Node, isSigned, Dummy);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003194 break;
3195 }
Mon P Wang1448aad2008-10-30 08:01:45 +00003196
Duncan Sands92c43912008-06-06 12:08:01 +00003197 assert(Node->getValueType(0).isVector() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003198 "Cannot expand this binary operator!");
3199 // Expand the operation into a bunch of nasty scalar code.
Dan Gohman6d05cac2007-10-11 23:57:53 +00003200 Result = LegalizeOp(UnrollVectorOp(Op));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003201 break;
3202 }
3203 case TargetLowering::Promote: {
3204 switch (Node->getOpcode()) {
3205 default: assert(0 && "Do not know how to promote this BinOp!");
3206 case ISD::AND:
3207 case ISD::OR:
3208 case ISD::XOR: {
Duncan Sands92c43912008-06-06 12:08:01 +00003209 MVT OVT = Node->getValueType(0);
3210 MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
3211 assert(OVT.isVector() && "Cannot promote this BinOp!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003212 // Bit convert each of the values to the new type.
3213 Tmp1 = DAG.getNode(ISD::BIT_CONVERT, NVT, Tmp1);
3214 Tmp2 = DAG.getNode(ISD::BIT_CONVERT, NVT, Tmp2);
3215 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
3216 // Bit convert the result back the original type.
3217 Result = DAG.getNode(ISD::BIT_CONVERT, OVT, Result);
3218 break;
3219 }
3220 }
3221 }
3222 }
3223 break;
3224
Dan Gohman475cd732007-10-05 14:17:22 +00003225 case ISD::SMUL_LOHI:
3226 case ISD::UMUL_LOHI:
3227 case ISD::SDIVREM:
3228 case ISD::UDIVREM:
3229 // These nodes will only be produced by target-specific lowering, so
3230 // they shouldn't be here if they aren't legal.
Duncan Sandsb42a44e2007-10-16 09:07:20 +00003231 assert(TLI.isOperationLegal(Node->getOpcode(), Node->getValueType(0)) &&
Dan Gohman475cd732007-10-05 14:17:22 +00003232 "This must be legal!");
Dan Gohman5a199552007-10-08 18:33:35 +00003233
3234 Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS
3235 Tmp2 = LegalizeOp(Node->getOperand(1)); // RHS
3236 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
Dan Gohman475cd732007-10-05 14:17:22 +00003237 break;
3238
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003239 case ISD::FCOPYSIGN: // FCOPYSIGN does not require LHS/RHS to match type!
3240 Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS
3241 switch (getTypeAction(Node->getOperand(1).getValueType())) {
3242 case Expand: assert(0 && "Not possible");
3243 case Legal:
3244 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the RHS.
3245 break;
3246 case Promote:
3247 Tmp2 = PromoteOp(Node->getOperand(1)); // Promote the RHS.
3248 break;
3249 }
3250
3251 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
3252
3253 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3254 default: assert(0 && "Operation not supported");
3255 case TargetLowering::Custom:
3256 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003257 if (Tmp1.getNode()) Result = Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003258 break;
3259 case TargetLowering::Legal: break;
3260 case TargetLowering::Expand: {
3261 // If this target supports fabs/fneg natively and select is cheap,
3262 // do this efficiently.
3263 if (!TLI.isSelectExpensive() &&
3264 TLI.getOperationAction(ISD::FABS, Tmp1.getValueType()) ==
3265 TargetLowering::Legal &&
3266 TLI.getOperationAction(ISD::FNEG, Tmp1.getValueType()) ==
3267 TargetLowering::Legal) {
3268 // Get the sign bit of the RHS.
Duncan Sands92c43912008-06-06 12:08:01 +00003269 MVT IVT =
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003270 Tmp2.getValueType() == MVT::f32 ? MVT::i32 : MVT::i64;
Dan Gohman8181bd12008-07-27 21:46:04 +00003271 SDValue SignBit = DAG.getNode(ISD::BIT_CONVERT, IVT, Tmp2);
Scott Michel502151f2008-03-10 15:42:14 +00003272 SignBit = DAG.getSetCC(TLI.getSetCCResultType(SignBit),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003273 SignBit, DAG.getConstant(0, IVT), ISD::SETLT);
3274 // Get the absolute value of the result.
Dan Gohman8181bd12008-07-27 21:46:04 +00003275 SDValue AbsVal = DAG.getNode(ISD::FABS, Tmp1.getValueType(), Tmp1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003276 // Select between the nabs and abs value based on the sign bit of
3277 // the input.
3278 Result = DAG.getNode(ISD::SELECT, AbsVal.getValueType(), SignBit,
3279 DAG.getNode(ISD::FNEG, AbsVal.getValueType(),
3280 AbsVal),
3281 AbsVal);
3282 Result = LegalizeOp(Result);
3283 break;
3284 }
3285
3286 // Otherwise, do bitwise ops!
Duncan Sands92c43912008-06-06 12:08:01 +00003287 MVT NVT =
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003288 Node->getValueType(0) == MVT::f32 ? MVT::i32 : MVT::i64;
3289 Result = ExpandFCOPYSIGNToBitwiseOps(Node, NVT, DAG, TLI);
3290 Result = DAG.getNode(ISD::BIT_CONVERT, Node->getValueType(0), Result);
3291 Result = LegalizeOp(Result);
3292 break;
3293 }
3294 }
3295 break;
3296
3297 case ISD::ADDC:
3298 case ISD::SUBC:
3299 Tmp1 = LegalizeOp(Node->getOperand(0));
3300 Tmp2 = LegalizeOp(Node->getOperand(1));
3301 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
Sanjiv Gupta7a61e7f2008-11-26 11:19:00 +00003302 Tmp3 = Result.getValue(0);
3303 Tmp4 = Result.getValue(1);
3304
3305 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3306 default: assert(0 && "This action is not supported yet!");
3307 case TargetLowering::Legal:
3308 break;
3309 case TargetLowering::Custom:
3310 Tmp1 = TLI.LowerOperation(Tmp3, DAG);
3311 if (Tmp1.getNode() != NULL) {
Sanjiv Guptad57f2e12008-11-27 05:58:04 +00003312 Tmp3 = LegalizeOp(Tmp1);
Sanjiv Gupta7a61e7f2008-11-26 11:19:00 +00003313 Tmp4 = LegalizeOp(Tmp1.getValue(1));
3314 }
3315 break;
3316 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003317 // Since this produces two values, make sure to remember that we legalized
3318 // both of them.
Sanjiv Gupta7a61e7f2008-11-26 11:19:00 +00003319 AddLegalizedOperand(SDValue(Node, 0), Tmp3);
3320 AddLegalizedOperand(SDValue(Node, 1), Tmp4);
3321 return Op.getResNo() ? Tmp4 : Tmp3;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003322
3323 case ISD::ADDE:
3324 case ISD::SUBE:
3325 Tmp1 = LegalizeOp(Node->getOperand(0));
3326 Tmp2 = LegalizeOp(Node->getOperand(1));
3327 Tmp3 = LegalizeOp(Node->getOperand(2));
3328 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3);
Sanjiv Gupta7a61e7f2008-11-26 11:19:00 +00003329 Tmp3 = Result.getValue(0);
3330 Tmp4 = Result.getValue(1);
3331
3332 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3333 default: assert(0 && "This action is not supported yet!");
3334 case TargetLowering::Legal:
3335 break;
3336 case TargetLowering::Custom:
3337 Tmp1 = TLI.LowerOperation(Tmp3, DAG);
3338 if (Tmp1.getNode() != NULL) {
Sanjiv Guptad57f2e12008-11-27 05:58:04 +00003339 Tmp3 = LegalizeOp(Tmp1);
Sanjiv Gupta7a61e7f2008-11-26 11:19:00 +00003340 Tmp4 = LegalizeOp(Tmp1.getValue(1));
3341 }
3342 break;
3343 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003344 // Since this produces two values, make sure to remember that we legalized
3345 // both of them.
Sanjiv Gupta7a61e7f2008-11-26 11:19:00 +00003346 AddLegalizedOperand(SDValue(Node, 0), Tmp3);
3347 AddLegalizedOperand(SDValue(Node, 1), Tmp4);
3348 return Op.getResNo() ? Tmp4 : Tmp3;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003349
3350 case ISD::BUILD_PAIR: {
Duncan Sands92c43912008-06-06 12:08:01 +00003351 MVT PairTy = Node->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003352 // TODO: handle the case where the Lo and Hi operands are not of legal type
3353 Tmp1 = LegalizeOp(Node->getOperand(0)); // Lo
3354 Tmp2 = LegalizeOp(Node->getOperand(1)); // Hi
3355 switch (TLI.getOperationAction(ISD::BUILD_PAIR, PairTy)) {
3356 case TargetLowering::Promote:
3357 case TargetLowering::Custom:
3358 assert(0 && "Cannot promote/custom this yet!");
3359 case TargetLowering::Legal:
3360 if (Tmp1 != Node->getOperand(0) || Tmp2 != Node->getOperand(1))
3361 Result = DAG.getNode(ISD::BUILD_PAIR, PairTy, Tmp1, Tmp2);
3362 break;
3363 case TargetLowering::Expand:
3364 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, PairTy, Tmp1);
3365 Tmp2 = DAG.getNode(ISD::ANY_EXTEND, PairTy, Tmp2);
3366 Tmp2 = DAG.getNode(ISD::SHL, PairTy, Tmp2,
Duncan Sands92c43912008-06-06 12:08:01 +00003367 DAG.getConstant(PairTy.getSizeInBits()/2,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003368 TLI.getShiftAmountTy()));
3369 Result = DAG.getNode(ISD::OR, PairTy, Tmp1, Tmp2);
3370 break;
3371 }
3372 break;
3373 }
3374
3375 case ISD::UREM:
3376 case ISD::SREM:
3377 case ISD::FREM:
3378 Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS
3379 Tmp2 = LegalizeOp(Node->getOperand(1)); // RHS
3380
3381 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3382 case TargetLowering::Promote: assert(0 && "Cannot promote this yet!");
3383 case TargetLowering::Custom:
3384 isCustom = true;
3385 // FALLTHROUGH
3386 case TargetLowering::Legal:
3387 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
3388 if (isCustom) {
3389 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003390 if (Tmp1.getNode()) Result = Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003391 }
3392 break;
Dan Gohman5a199552007-10-08 18:33:35 +00003393 case TargetLowering::Expand: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003394 unsigned DivOpc= (Node->getOpcode() == ISD::UREM) ? ISD::UDIV : ISD::SDIV;
3395 bool isSigned = DivOpc == ISD::SDIV;
Duncan Sands92c43912008-06-06 12:08:01 +00003396 MVT VT = Node->getValueType(0);
Dan Gohman5a199552007-10-08 18:33:35 +00003397
3398 // See if remainder can be lowered using two-result operations.
3399 SDVTList VTs = DAG.getVTList(VT, VT);
3400 if (Node->getOpcode() == ISD::SREM &&
3401 TLI.isOperationLegal(ISD::SDIVREM, VT)) {
Gabor Greif1c80d112008-08-28 21:40:38 +00003402 Result = SDValue(DAG.getNode(ISD::SDIVREM, VTs, Tmp1, Tmp2).getNode(), 1);
Dan Gohman5a199552007-10-08 18:33:35 +00003403 break;
3404 }
3405 if (Node->getOpcode() == ISD::UREM &&
3406 TLI.isOperationLegal(ISD::UDIVREM, VT)) {
Gabor Greif1c80d112008-08-28 21:40:38 +00003407 Result = SDValue(DAG.getNode(ISD::UDIVREM, VTs, Tmp1, Tmp2).getNode(), 1);
Dan Gohman5a199552007-10-08 18:33:35 +00003408 break;
3409 }
3410
Duncan Sands92c43912008-06-06 12:08:01 +00003411 if (VT.isInteger()) {
Dan Gohman5a199552007-10-08 18:33:35 +00003412 if (TLI.getOperationAction(DivOpc, VT) ==
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003413 TargetLowering::Legal) {
3414 // X % Y -> X-X/Y*Y
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003415 Result = DAG.getNode(DivOpc, VT, Tmp1, Tmp2);
3416 Result = DAG.getNode(ISD::MUL, VT, Result, Tmp2);
3417 Result = DAG.getNode(ISD::SUB, VT, Tmp1, Result);
Duncan Sands92c43912008-06-06 12:08:01 +00003418 } else if (VT.isVector()) {
Dan Gohman3e3fd8c2007-11-05 23:35:22 +00003419 Result = LegalizeOp(UnrollVectorOp(Op));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003420 } else {
Dan Gohman5a199552007-10-08 18:33:35 +00003421 assert(VT == MVT::i32 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003422 "Cannot expand this binary operator!");
3423 RTLIB::Libcall LC = Node->getOpcode() == ISD::UREM
3424 ? RTLIB::UREM_I32 : RTLIB::SREM_I32;
Dan Gohman8181bd12008-07-27 21:46:04 +00003425 SDValue Dummy;
Duncan Sandsf1db7c82008-04-12 17:14:18 +00003426 Result = ExpandLibCall(LC, Node, isSigned, Dummy);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003427 }
Dan Gohman59b4b102007-11-06 22:11:54 +00003428 } else {
Duncan Sands92c43912008-06-06 12:08:01 +00003429 assert(VT.isFloatingPoint() &&
Dan Gohman59b4b102007-11-06 22:11:54 +00003430 "remainder op must have integer or floating-point type");
Duncan Sands92c43912008-06-06 12:08:01 +00003431 if (VT.isVector()) {
Dan Gohman3e3fd8c2007-11-05 23:35:22 +00003432 Result = LegalizeOp(UnrollVectorOp(Op));
3433 } else {
3434 // Floating point mod -> fmod libcall.
Duncan Sands37a3f472008-01-10 10:28:30 +00003435 RTLIB::Libcall LC = GetFPLibCall(VT, RTLIB::REM_F32, RTLIB::REM_F64,
3436 RTLIB::REM_F80, RTLIB::REM_PPCF128);
Dan Gohman8181bd12008-07-27 21:46:04 +00003437 SDValue Dummy;
Duncan Sandsf1db7c82008-04-12 17:14:18 +00003438 Result = ExpandLibCall(LC, Node, false/*sign irrelevant*/, Dummy);
Dan Gohman3e3fd8c2007-11-05 23:35:22 +00003439 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003440 }
3441 break;
3442 }
Dan Gohman5a199552007-10-08 18:33:35 +00003443 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003444 break;
3445 case ISD::VAARG: {
3446 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
3447 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the pointer.
3448
Duncan Sands92c43912008-06-06 12:08:01 +00003449 MVT VT = Node->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003450 switch (TLI.getOperationAction(Node->getOpcode(), MVT::Other)) {
3451 default: assert(0 && "This action is not supported yet!");
3452 case TargetLowering::Custom:
3453 isCustom = true;
3454 // FALLTHROUGH
3455 case TargetLowering::Legal:
3456 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
3457 Result = Result.getValue(0);
3458 Tmp1 = Result.getValue(1);
3459
3460 if (isCustom) {
3461 Tmp2 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003462 if (Tmp2.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003463 Result = LegalizeOp(Tmp2);
3464 Tmp1 = LegalizeOp(Tmp2.getValue(1));
3465 }
3466 }
3467 break;
3468 case TargetLowering::Expand: {
Dan Gohman12a9c082008-02-06 22:27:42 +00003469 const Value *V = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003470 SDValue VAList = DAG.getLoad(TLI.getPointerTy(), Tmp1, Tmp2, V, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003471 // Increment the pointer, VAList, to the next vaarg
Duncan Sands55a4c232008-11-03 11:51:11 +00003472 Tmp3 = DAG.getNode(ISD::ADD, TLI.getPointerTy(), VAList,
3473 DAG.getConstant(TLI.getTargetData()->getABITypeSize(VT.getTypeForMVT()),
3474 TLI.getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003475 // Store the incremented VAList to the legalized pointer
Dan Gohman12a9c082008-02-06 22:27:42 +00003476 Tmp3 = DAG.getStore(VAList.getValue(1), Tmp3, Tmp2, V, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003477 // Load the actual argument out of the pointer VAList
3478 Result = DAG.getLoad(VT, Tmp3, VAList, NULL, 0);
3479 Tmp1 = LegalizeOp(Result.getValue(1));
3480 Result = LegalizeOp(Result);
3481 break;
3482 }
3483 }
3484 // Since VAARG produces two values, make sure to remember that we
3485 // legalized both of them.
Dan Gohman8181bd12008-07-27 21:46:04 +00003486 AddLegalizedOperand(SDValue(Node, 0), Result);
3487 AddLegalizedOperand(SDValue(Node, 1), Tmp1);
Gabor Greif46bf5472008-08-26 22:36:50 +00003488 return Op.getResNo() ? Tmp1 : Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003489 }
3490
3491 case ISD::VACOPY:
3492 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
3493 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the dest pointer.
3494 Tmp3 = LegalizeOp(Node->getOperand(2)); // Legalize the source pointer.
3495
3496 switch (TLI.getOperationAction(ISD::VACOPY, MVT::Other)) {
3497 default: assert(0 && "This action is not supported yet!");
3498 case TargetLowering::Custom:
3499 isCustom = true;
3500 // FALLTHROUGH
3501 case TargetLowering::Legal:
3502 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3,
3503 Node->getOperand(3), Node->getOperand(4));
3504 if (isCustom) {
3505 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003506 if (Tmp1.getNode()) Result = Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003507 }
3508 break;
3509 case TargetLowering::Expand:
3510 // This defaults to loading a pointer from the input and storing it to the
3511 // output, returning the chain.
Dan Gohman12a9c082008-02-06 22:27:42 +00003512 const Value *VD = cast<SrcValueSDNode>(Node->getOperand(3))->getValue();
3513 const Value *VS = cast<SrcValueSDNode>(Node->getOperand(4))->getValue();
Dan Gohman6b9a08e2008-04-17 02:09:26 +00003514 Tmp4 = DAG.getLoad(TLI.getPointerTy(), Tmp1, Tmp3, VS, 0);
3515 Result = DAG.getStore(Tmp4.getValue(1), Tmp4, Tmp2, VD, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003516 break;
3517 }
3518 break;
3519
3520 case ISD::VAEND:
3521 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
3522 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the pointer.
3523
3524 switch (TLI.getOperationAction(ISD::VAEND, MVT::Other)) {
3525 default: assert(0 && "This action is not supported yet!");
3526 case TargetLowering::Custom:
3527 isCustom = true;
3528 // FALLTHROUGH
3529 case TargetLowering::Legal:
3530 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
3531 if (isCustom) {
3532 Tmp1 = TLI.LowerOperation(Tmp1, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003533 if (Tmp1.getNode()) Result = Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003534 }
3535 break;
3536 case TargetLowering::Expand:
3537 Result = Tmp1; // Default to a no-op, return the chain
3538 break;
3539 }
3540 break;
3541
3542 case ISD::VASTART:
3543 Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain.
3544 Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the pointer.
3545
3546 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2));
3547
3548 switch (TLI.getOperationAction(ISD::VASTART, MVT::Other)) {
3549 default: assert(0 && "This action is not supported yet!");
3550 case TargetLowering::Legal: break;
3551 case TargetLowering::Custom:
3552 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003553 if (Tmp1.getNode()) Result = Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003554 break;
3555 }
3556 break;
3557
3558 case ISD::ROTL:
3559 case ISD::ROTR:
3560 Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS
3561 Tmp2 = LegalizeOp(Node->getOperand(1)); // RHS
3562 Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2);
3563 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3564 default:
3565 assert(0 && "ROTL/ROTR legalize operation not supported");
3566 break;
3567 case TargetLowering::Legal:
3568 break;
3569 case TargetLowering::Custom:
3570 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003571 if (Tmp1.getNode()) Result = Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003572 break;
3573 case TargetLowering::Promote:
3574 assert(0 && "Do not know how to promote ROTL/ROTR");
3575 break;
3576 case TargetLowering::Expand:
3577 assert(0 && "Do not know how to expand ROTL/ROTR");
3578 break;
3579 }
3580 break;
3581
3582 case ISD::BSWAP:
3583 Tmp1 = LegalizeOp(Node->getOperand(0)); // Op
3584 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3585 case TargetLowering::Custom:
3586 assert(0 && "Cannot custom legalize this yet!");
3587 case TargetLowering::Legal:
3588 Result = DAG.UpdateNodeOperands(Result, Tmp1);
3589 break;
3590 case TargetLowering::Promote: {
Duncan Sands92c43912008-06-06 12:08:01 +00003591 MVT OVT = Tmp1.getValueType();
3592 MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
3593 unsigned DiffBits = NVT.getSizeInBits() - OVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003594
3595 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, NVT, Tmp1);
3596 Tmp1 = DAG.getNode(ISD::BSWAP, NVT, Tmp1);
3597 Result = DAG.getNode(ISD::SRL, NVT, Tmp1,
3598 DAG.getConstant(DiffBits, TLI.getShiftAmountTy()));
3599 break;
3600 }
3601 case TargetLowering::Expand:
3602 Result = ExpandBSWAP(Tmp1);
3603 break;
3604 }
3605 break;
3606
3607 case ISD::CTPOP:
3608 case ISD::CTTZ:
3609 case ISD::CTLZ:
3610 Tmp1 = LegalizeOp(Node->getOperand(0)); // Op
3611 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
Scott Michel48b63e62007-07-30 21:00:31 +00003612 case TargetLowering::Custom:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003613 case TargetLowering::Legal:
3614 Result = DAG.UpdateNodeOperands(Result, Tmp1);
Scott Michel48b63e62007-07-30 21:00:31 +00003615 if (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0)) ==
Scott Michelbc62b412007-08-02 02:22:46 +00003616 TargetLowering::Custom) {
3617 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003618 if (Tmp1.getNode()) {
Scott Michelbc62b412007-08-02 02:22:46 +00003619 Result = Tmp1;
3620 }
Scott Michel48b63e62007-07-30 21:00:31 +00003621 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003622 break;
3623 case TargetLowering::Promote: {
Duncan Sands92c43912008-06-06 12:08:01 +00003624 MVT OVT = Tmp1.getValueType();
3625 MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003626
3627 // Zero extend the argument.
3628 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, NVT, Tmp1);
3629 // Perform the larger operation, then subtract if needed.
3630 Tmp1 = DAG.getNode(Node->getOpcode(), Node->getValueType(0), Tmp1);
3631 switch (Node->getOpcode()) {
3632 case ISD::CTPOP:
3633 Result = Tmp1;
3634 break;
3635 case ISD::CTTZ:
3636 //if Tmp1 == sizeinbits(NVT) then Tmp1 = sizeinbits(Old VT)
Scott Michel502151f2008-03-10 15:42:14 +00003637 Tmp2 = DAG.getSetCC(TLI.getSetCCResultType(Tmp1), Tmp1,
Duncan Sands92c43912008-06-06 12:08:01 +00003638 DAG.getConstant(NVT.getSizeInBits(), NVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003639 ISD::SETEQ);
3640 Result = DAG.getNode(ISD::SELECT, NVT, Tmp2,
Duncan Sands92c43912008-06-06 12:08:01 +00003641 DAG.getConstant(OVT.getSizeInBits(), NVT), Tmp1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003642 break;
3643 case ISD::CTLZ:
3644 // Tmp1 = Tmp1 - (sizeinbits(NVT) - sizeinbits(Old VT))
3645 Result = DAG.getNode(ISD::SUB, NVT, Tmp1,
Duncan Sands92c43912008-06-06 12:08:01 +00003646 DAG.getConstant(NVT.getSizeInBits() -
3647 OVT.getSizeInBits(), NVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003648 break;
3649 }
3650 break;
3651 }
3652 case TargetLowering::Expand:
3653 Result = ExpandBitCount(Node->getOpcode(), Tmp1);
3654 break;
3655 }
3656 break;
3657
3658 // Unary operators
3659 case ISD::FABS:
3660 case ISD::FNEG:
3661 case ISD::FSQRT:
3662 case ISD::FSIN:
3663 case ISD::FCOS:
Dale Johannesen92b33082008-09-04 00:47:13 +00003664 case ISD::FLOG:
3665 case ISD::FLOG2:
3666 case ISD::FLOG10:
3667 case ISD::FEXP:
3668 case ISD::FEXP2:
Dan Gohmanc8b20e22008-08-21 17:55:02 +00003669 case ISD::FTRUNC:
3670 case ISD::FFLOOR:
3671 case ISD::FCEIL:
3672 case ISD::FRINT:
3673 case ISD::FNEARBYINT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003674 Tmp1 = LegalizeOp(Node->getOperand(0));
3675 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) {
3676 case TargetLowering::Promote:
3677 case TargetLowering::Custom:
3678 isCustom = true;
3679 // FALLTHROUGH
3680 case TargetLowering::Legal:
3681 Result = DAG.UpdateNodeOperands(Result, Tmp1);
3682 if (isCustom) {
3683 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003684 if (Tmp1.getNode()) Result = Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003685 }
3686 break;
3687 case TargetLowering::Expand:
3688 switch (Node->getOpcode()) {
3689 default: assert(0 && "Unreachable!");
3690 case ISD::FNEG:
3691 // Expand Y = FNEG(X) -> Y = SUB -0.0, X
3692 Tmp2 = DAG.getConstantFP(-0.0, Node->getValueType(0));
3693 Result = DAG.getNode(ISD::FSUB, Node->getValueType(0), Tmp2, Tmp1);
3694 break;
3695 case ISD::FABS: {
3696 // Expand Y = FABS(X) -> Y = (X >u 0.0) ? X : fneg(X).
Duncan Sands92c43912008-06-06 12:08:01 +00003697 MVT VT = Node->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003698 Tmp2 = DAG.getConstantFP(0.0, VT);
Scott Michel502151f2008-03-10 15:42:14 +00003699 Tmp2 = DAG.getSetCC(TLI.getSetCCResultType(Tmp1), Tmp1, Tmp2,
Nate Begeman8bb3cb32008-03-14 00:53:31 +00003700 ISD::SETUGT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003701 Tmp3 = DAG.getNode(ISD::FNEG, VT, Tmp1);
3702 Result = DAG.getNode(ISD::SELECT, VT, Tmp2, Tmp1, Tmp3);
3703 break;
3704 }
Evan Cheng1fac6952008-09-09 23:35:53 +00003705 case ISD::FSQRT:
3706 case ISD::FSIN:
3707 case ISD::FCOS:
Dale Johannesen92b33082008-09-04 00:47:13 +00003708 case ISD::FLOG:
3709 case ISD::FLOG2:
3710 case ISD::FLOG10:
3711 case ISD::FEXP:
3712 case ISD::FEXP2:
Dan Gohmanb2158232008-08-21 18:38:14 +00003713 case ISD::FTRUNC:
3714 case ISD::FFLOOR:
3715 case ISD::FCEIL:
3716 case ISD::FRINT:
Evan Cheng1fac6952008-09-09 23:35:53 +00003717 case ISD::FNEARBYINT: {
Duncan Sands92c43912008-06-06 12:08:01 +00003718 MVT VT = Node->getValueType(0);
Dan Gohman6d05cac2007-10-11 23:57:53 +00003719
3720 // Expand unsupported unary vector operators by unrolling them.
Duncan Sands92c43912008-06-06 12:08:01 +00003721 if (VT.isVector()) {
Dan Gohman6d05cac2007-10-11 23:57:53 +00003722 Result = LegalizeOp(UnrollVectorOp(Op));
3723 break;
3724 }
3725
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003726 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
3727 switch(Node->getOpcode()) {
3728 case ISD::FSQRT:
Duncan Sands37a3f472008-01-10 10:28:30 +00003729 LC = GetFPLibCall(VT, RTLIB::SQRT_F32, RTLIB::SQRT_F64,
3730 RTLIB::SQRT_F80, RTLIB::SQRT_PPCF128);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003731 break;
3732 case ISD::FSIN:
Duncan Sands37a3f472008-01-10 10:28:30 +00003733 LC = GetFPLibCall(VT, RTLIB::SIN_F32, RTLIB::SIN_F64,
3734 RTLIB::SIN_F80, RTLIB::SIN_PPCF128);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003735 break;
3736 case ISD::FCOS:
Duncan Sands37a3f472008-01-10 10:28:30 +00003737 LC = GetFPLibCall(VT, RTLIB::COS_F32, RTLIB::COS_F64,
3738 RTLIB::COS_F80, RTLIB::COS_PPCF128);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003739 break;
Dale Johannesen92b33082008-09-04 00:47:13 +00003740 case ISD::FLOG:
3741 LC = GetFPLibCall(VT, RTLIB::LOG_F32, RTLIB::LOG_F64,
3742 RTLIB::LOG_F80, RTLIB::LOG_PPCF128);
3743 break;
3744 case ISD::FLOG2:
3745 LC = GetFPLibCall(VT, RTLIB::LOG2_F32, RTLIB::LOG2_F64,
3746 RTLIB::LOG2_F80, RTLIB::LOG2_PPCF128);
3747 break;
3748 case ISD::FLOG10:
3749 LC = GetFPLibCall(VT, RTLIB::LOG10_F32, RTLIB::LOG10_F64,
3750 RTLIB::LOG10_F80, RTLIB::LOG10_PPCF128);
3751 break;
3752 case ISD::FEXP:
3753 LC = GetFPLibCall(VT, RTLIB::EXP_F32, RTLIB::EXP_F64,
3754 RTLIB::EXP_F80, RTLIB::EXP_PPCF128);
3755 break;
3756 case ISD::FEXP2:
3757 LC = GetFPLibCall(VT, RTLIB::EXP2_F32, RTLIB::EXP2_F64,
3758 RTLIB::EXP2_F80, RTLIB::EXP2_PPCF128);
3759 break;
Dan Gohmanb2158232008-08-21 18:38:14 +00003760 case ISD::FTRUNC:
3761 LC = GetFPLibCall(VT, RTLIB::TRUNC_F32, RTLIB::TRUNC_F64,
3762 RTLIB::TRUNC_F80, RTLIB::TRUNC_PPCF128);
3763 break;
3764 case ISD::FFLOOR:
3765 LC = GetFPLibCall(VT, RTLIB::FLOOR_F32, RTLIB::FLOOR_F64,
3766 RTLIB::FLOOR_F80, RTLIB::FLOOR_PPCF128);
3767 break;
3768 case ISD::FCEIL:
3769 LC = GetFPLibCall(VT, RTLIB::CEIL_F32, RTLIB::CEIL_F64,
3770 RTLIB::CEIL_F80, RTLIB::CEIL_PPCF128);
3771 break;
3772 case ISD::FRINT:
3773 LC = GetFPLibCall(VT, RTLIB::RINT_F32, RTLIB::RINT_F64,
3774 RTLIB::RINT_F80, RTLIB::RINT_PPCF128);
3775 break;
3776 case ISD::FNEARBYINT:
3777 LC = GetFPLibCall(VT, RTLIB::NEARBYINT_F32, RTLIB::NEARBYINT_F64,
3778 RTLIB::NEARBYINT_F80, RTLIB::NEARBYINT_PPCF128);
3779 break;
Evan Cheng1fac6952008-09-09 23:35:53 +00003780 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003781 default: assert(0 && "Unreachable!");
3782 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003783 SDValue Dummy;
Duncan Sandsf1db7c82008-04-12 17:14:18 +00003784 Result = ExpandLibCall(LC, Node, false/*sign irrelevant*/, Dummy);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003785 break;
3786 }
3787 }
3788 break;
3789 }
3790 break;
3791 case ISD::FPOWI: {
Duncan Sands92c43912008-06-06 12:08:01 +00003792 MVT VT = Node->getValueType(0);
Dan Gohman6d05cac2007-10-11 23:57:53 +00003793
3794 // Expand unsupported unary vector operators by unrolling them.
Duncan Sands92c43912008-06-06 12:08:01 +00003795 if (VT.isVector()) {
Dan Gohman6d05cac2007-10-11 23:57:53 +00003796 Result = LegalizeOp(UnrollVectorOp(Op));
3797 break;
3798 }
3799
3800 // We always lower FPOWI into a libcall. No target support for it yet.
Duncan Sands37a3f472008-01-10 10:28:30 +00003801 RTLIB::Libcall LC = GetFPLibCall(VT, RTLIB::POWI_F32, RTLIB::POWI_F64,
3802 RTLIB::POWI_F80, RTLIB::POWI_PPCF128);
Dan Gohman8181bd12008-07-27 21:46:04 +00003803 SDValue Dummy;
Duncan Sandsf1db7c82008-04-12 17:14:18 +00003804 Result = ExpandLibCall(LC, Node, false/*sign irrelevant*/, Dummy);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003805 break;
3806 }
3807 case ISD::BIT_CONVERT:
3808 if (!isTypeLegal(Node->getOperand(0).getValueType())) {
Chris Lattnerb7d0aaa2008-01-16 07:45:30 +00003809 Result = EmitStackConvert(Node->getOperand(0), Node->getValueType(0),
3810 Node->getValueType(0));
Duncan Sands92c43912008-06-06 12:08:01 +00003811 } else if (Op.getOperand(0).getValueType().isVector()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003812 // The input has to be a vector type, we have to either scalarize it, pack
3813 // it, or convert it based on whether the input vector type is legal.
Gabor Greif1c80d112008-08-28 21:40:38 +00003814 SDNode *InVal = Node->getOperand(0).getNode();
Gabor Greif46bf5472008-08-26 22:36:50 +00003815 int InIx = Node->getOperand(0).getResNo();
Duncan Sands92c43912008-06-06 12:08:01 +00003816 unsigned NumElems = InVal->getValueType(InIx).getVectorNumElements();
3817 MVT EVT = InVal->getValueType(InIx).getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003818
3819 // Figure out if there is a simple type corresponding to this Vector
3820 // type. If so, convert to the vector type.
Duncan Sands92c43912008-06-06 12:08:01 +00003821 MVT TVT = MVT::getVectorVT(EVT, NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003822 if (TLI.isTypeLegal(TVT)) {
3823 // Turn this into a bit convert of the vector input.
3824 Result = DAG.getNode(ISD::BIT_CONVERT, Node->getValueType(0),
3825 LegalizeOp(Node->getOperand(0)));
3826 break;
3827 } else if (NumElems == 1) {
3828 // Turn this into a bit convert of the scalar input.
3829 Result = DAG.getNode(ISD::BIT_CONVERT, Node->getValueType(0),
3830 ScalarizeVectorOp(Node->getOperand(0)));
3831 break;
3832 } else {
3833 // FIXME: UNIMP! Store then reload
3834 assert(0 && "Cast from unsupported vector type not implemented yet!");
3835 }
3836 } else {
3837 switch (TLI.getOperationAction(ISD::BIT_CONVERT,
3838 Node->getOperand(0).getValueType())) {
3839 default: assert(0 && "Unknown operation action!");
3840 case TargetLowering::Expand:
Chris Lattnerb7d0aaa2008-01-16 07:45:30 +00003841 Result = EmitStackConvert(Node->getOperand(0), Node->getValueType(0),
3842 Node->getValueType(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003843 break;
3844 case TargetLowering::Legal:
3845 Tmp1 = LegalizeOp(Node->getOperand(0));
3846 Result = DAG.UpdateNodeOperands(Result, Tmp1);
3847 break;
3848 }
3849 }
3850 break;
Mon P Wang73d31542008-11-10 20:54:11 +00003851 case ISD::CONVERT_RNDSAT: {
3852 ISD::CvtCode CvtCode = cast<CvtRndSatSDNode>(Node)->getCvtCode();
3853 switch (CvtCode) {
3854 default: assert(0 && "Unknown cvt code!");
3855 case ISD::CVT_SF:
3856 case ISD::CVT_UF:
3857 break;
3858 case ISD::CVT_FF:
3859 case ISD::CVT_FS:
3860 case ISD::CVT_FU:
3861 case ISD::CVT_SS:
3862 case ISD::CVT_SU:
3863 case ISD::CVT_US:
3864 case ISD::CVT_UU: {
3865 SDValue DTyOp = Node->getOperand(1);
3866 SDValue STyOp = Node->getOperand(2);
3867 SDValue RndOp = Node->getOperand(3);
3868 SDValue SatOp = Node->getOperand(4);
3869 switch (getTypeAction(Node->getOperand(0).getValueType())) {
3870 case Expand: assert(0 && "Shouldn't need to expand other operators here!");
3871 case Legal:
3872 Tmp1 = LegalizeOp(Node->getOperand(0));
3873 Result = DAG.UpdateNodeOperands(Result, Tmp1, DTyOp, STyOp,
3874 RndOp, SatOp);
3875 if (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0)) ==
3876 TargetLowering::Custom) {
3877 Tmp1 = TLI.LowerOperation(Result, DAG);
3878 if (Tmp1.getNode()) Result = Tmp1;
3879 }
3880 break;
3881 case Promote:
3882 Result = PromoteOp(Node->getOperand(0));
3883 // For FP, make Op1 a i32
3884
3885 Result = DAG.getConvertRndSat(Result.getValueType(), Result,
3886 DTyOp, STyOp, RndOp, SatOp, CvtCode);
3887 break;
3888 }
3889 break;
3890 }
3891 } // end switch CvtCode
3892 break;
3893 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003894 // Conversion operators. The source and destination have different types.
3895 case ISD::SINT_TO_FP:
3896 case ISD::UINT_TO_FP: {
3897 bool isSigned = Node->getOpcode() == ISD::SINT_TO_FP;
Dan Gohman29c3cef2008-08-14 20:04:46 +00003898 Result = LegalizeINT_TO_FP(Result, isSigned,
3899 Node->getValueType(0), Node->getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003900 break;
3901 }
3902 case ISD::TRUNCATE:
3903 switch (getTypeAction(Node->getOperand(0).getValueType())) {
3904 case Legal:
3905 Tmp1 = LegalizeOp(Node->getOperand(0));
3906 Result = DAG.UpdateNodeOperands(Result, Tmp1);
3907 break;
3908 case Expand:
3909 ExpandOp(Node->getOperand(0), Tmp1, Tmp2);
3910
3911 // Since the result is legal, we should just be able to truncate the low
3912 // part of the source.
3913 Result = DAG.getNode(ISD::TRUNCATE, Node->getValueType(0), Tmp1);
3914 break;
3915 case Promote:
3916 Result = PromoteOp(Node->getOperand(0));
3917 Result = DAG.getNode(ISD::TRUNCATE, Op.getValueType(), Result);
3918 break;
3919 }
3920 break;
3921
3922 case ISD::FP_TO_SINT:
3923 case ISD::FP_TO_UINT:
3924 switch (getTypeAction(Node->getOperand(0).getValueType())) {
3925 case Legal:
3926 Tmp1 = LegalizeOp(Node->getOperand(0));
3927
3928 switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))){
3929 default: assert(0 && "Unknown operation action!");
3930 case TargetLowering::Custom:
3931 isCustom = true;
3932 // FALLTHROUGH
3933 case TargetLowering::Legal:
3934 Result = DAG.UpdateNodeOperands(Result, Tmp1);
3935 if (isCustom) {
3936 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003937 if (Tmp1.getNode()) Result = Tmp1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003938 }
3939 break;
3940 case TargetLowering::Promote:
3941 Result = PromoteLegalFP_TO_INT(Tmp1, Node->getValueType(0),
3942 Node->getOpcode() == ISD::FP_TO_SINT);
3943 break;
3944 case TargetLowering::Expand:
3945 if (Node->getOpcode() == ISD::FP_TO_UINT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003946 SDValue True, False;
Duncan Sands92c43912008-06-06 12:08:01 +00003947 MVT VT = Node->getOperand(0).getValueType();
3948 MVT NVT = Node->getValueType(0);
Dale Johannesen958b08b2007-09-19 23:55:34 +00003949 const uint64_t zero[] = {0, 0};
Duncan Sands92c43912008-06-06 12:08:01 +00003950 APFloat apf = APFloat(APInt(VT.getSizeInBits(), 2, zero));
3951 APInt x = APInt::getSignBit(NVT.getSizeInBits());
Dan Gohman88ae8c52008-02-29 01:44:25 +00003952 (void)apf.convertFromAPInt(x, false, APFloat::rmNearestTiesToEven);
Dale Johannesen958b08b2007-09-19 23:55:34 +00003953 Tmp2 = DAG.getConstantFP(apf, VT);
Scott Michel502151f2008-03-10 15:42:14 +00003954 Tmp3 = DAG.getSetCC(TLI.getSetCCResultType(Node->getOperand(0)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003955 Node->getOperand(0), Tmp2, ISD::SETLT);
3956 True = DAG.getNode(ISD::FP_TO_SINT, NVT, Node->getOperand(0));
3957 False = DAG.getNode(ISD::FP_TO_SINT, NVT,
3958 DAG.getNode(ISD::FSUB, VT, Node->getOperand(0),
3959 Tmp2));
3960 False = DAG.getNode(ISD::XOR, NVT, False,
Dan Gohman88ae8c52008-02-29 01:44:25 +00003961 DAG.getConstant(x, NVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003962 Result = DAG.getNode(ISD::SELECT, NVT, Tmp3, True, False);
3963 break;
3964 } else {
3965 assert(0 && "Do not know how to expand FP_TO_SINT yet!");
3966 }
3967 break;
3968 }
3969 break;
3970 case Expand: {
Duncan Sands92c43912008-06-06 12:08:01 +00003971 MVT VT = Op.getValueType();
3972 MVT OVT = Node->getOperand(0).getValueType();
Dale Johannesend3b6af32007-10-11 23:32:15 +00003973 // Convert ppcf128 to i32
Dale Johannesen3d8578b2007-10-10 01:01:31 +00003974 if (OVT == MVT::ppcf128 && VT == MVT::i32) {
Chris Lattner5872a362008-01-17 07:00:52 +00003975 if (Node->getOpcode() == ISD::FP_TO_SINT) {
3976 Result = DAG.getNode(ISD::FP_ROUND_INREG, MVT::ppcf128,
3977 Node->getOperand(0), DAG.getValueType(MVT::f64));
3978 Result = DAG.getNode(ISD::FP_ROUND, MVT::f64, Result,
3979 DAG.getIntPtrConstant(1));
3980 Result = DAG.getNode(ISD::FP_TO_SINT, VT, Result);
3981 } else {
Dale Johannesend3b6af32007-10-11 23:32:15 +00003982 const uint64_t TwoE31[] = {0x41e0000000000000LL, 0};
3983 APFloat apf = APFloat(APInt(128, 2, TwoE31));
3984 Tmp2 = DAG.getConstantFP(apf, OVT);
3985 // X>=2^31 ? (int)(X-2^31)+0x80000000 : (int)X
3986 // FIXME: generated code sucks.
3987 Result = DAG.getNode(ISD::SELECT_CC, VT, Node->getOperand(0), Tmp2,
3988 DAG.getNode(ISD::ADD, MVT::i32,
3989 DAG.getNode(ISD::FP_TO_SINT, VT,
3990 DAG.getNode(ISD::FSUB, OVT,
3991 Node->getOperand(0), Tmp2)),
3992 DAG.getConstant(0x80000000, MVT::i32)),
3993 DAG.getNode(ISD::FP_TO_SINT, VT,
3994 Node->getOperand(0)),
3995 DAG.getCondCode(ISD::SETGE));
3996 }
Dale Johannesen3d8578b2007-10-10 01:01:31 +00003997 break;
3998 }
Dan Gohmanec51f642008-03-10 23:03:31 +00003999 // Convert f32 / f64 to i32 / i64 / i128.
Duncan Sandsf68dffb2008-07-17 02:36:29 +00004000 RTLIB::Libcall LC = (Node->getOpcode() == ISD::FP_TO_SINT) ?
4001 RTLIB::getFPTOSINT(OVT, VT) : RTLIB::getFPTOUINT(OVT, VT);
4002 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
Dan Gohman8181bd12008-07-27 21:46:04 +00004003 SDValue Dummy;
Duncan Sandsf1db7c82008-04-12 17:14:18 +00004004 Result = ExpandLibCall(LC, Node, false/*sign irrelevant*/, Dummy);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004005 break;
4006 }
4007 case Promote:
4008 Tmp1 = PromoteOp(Node->getOperand(0));
4009 Result = DAG.UpdateNodeOperands(Result, LegalizeOp(Tmp1));
4010 Result = LegalizeOp(Result);
4011 break;
4012 }
4013 break;
4014
Chris Lattner56ecde32008-01-16 06:57:07 +00004015 case ISD::FP_EXTEND: {
Duncan Sands92c43912008-06-06 12:08:01 +00004016 MVT DstVT = Op.getValueType();
4017 MVT SrcVT = Op.getOperand(0).getValueType();
Chris Lattner5872a362008-01-17 07:00:52 +00004018 if (TLI.getConvertAction(SrcVT, DstVT) == TargetLowering::Expand) {
4019 // The only other way we can lower this is to turn it into a STORE,
4020 // LOAD pair, targetting a temporary location (a stack slot).
4021 Result = EmitStackConvert(Node->getOperand(0), SrcVT, DstVT);
4022 break;
Chris Lattner56ecde32008-01-16 06:57:07 +00004023 }
4024 switch (getTypeAction(Node->getOperand(0).getValueType())) {
4025 case Expand: assert(0 && "Shouldn't need to expand other operators here!");
4026 case Legal:
4027 Tmp1 = LegalizeOp(Node->getOperand(0));
4028 Result = DAG.UpdateNodeOperands(Result, Tmp1);
4029 break;
4030 case Promote:
4031 Tmp1 = PromoteOp(Node->getOperand(0));
4032 Result = DAG.getNode(ISD::FP_EXTEND, Op.getValueType(), Tmp1);
4033 break;
4034 }
4035 break;
Chris Lattner5872a362008-01-17 07:00:52 +00004036 }
Dale Johannesen8f83a6b2007-08-09 01:04:01 +00004037 case ISD::FP_ROUND: {
Duncan Sands92c43912008-06-06 12:08:01 +00004038 MVT DstVT = Op.getValueType();
4039 MVT SrcVT = Op.getOperand(0).getValueType();
Chris Lattner5872a362008-01-17 07:00:52 +00004040 if (TLI.getConvertAction(SrcVT, DstVT) == TargetLowering::Expand) {
4041 if (SrcVT == MVT::ppcf128) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004042 SDValue Lo;
Dale Johannesena0d36082008-01-20 01:18:38 +00004043 ExpandOp(Node->getOperand(0), Lo, Result);
Chris Lattner5872a362008-01-17 07:00:52 +00004044 // Round it the rest of the way (e.g. to f32) if needed.
Dale Johannesena0d36082008-01-20 01:18:38 +00004045 if (DstVT!=MVT::f64)
4046 Result = DAG.getNode(ISD::FP_ROUND, DstVT, Result, Op.getOperand(1));
Chris Lattner5872a362008-01-17 07:00:52 +00004047 break;
Dale Johannesen8f83a6b2007-08-09 01:04:01 +00004048 }
Chris Lattner5872a362008-01-17 07:00:52 +00004049 // The only other way we can lower this is to turn it into a STORE,
4050 // LOAD pair, targetting a temporary location (a stack slot).
4051 Result = EmitStackConvert(Node->getOperand(0), DstVT, DstVT);
4052 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004053 }
Chris Lattner56ecde32008-01-16 06:57:07 +00004054 switch (getTypeAction(Node->getOperand(0).getValueType())) {
4055 case Expand: assert(0 && "Shouldn't need to expand other operators here!");
4056 case Legal:
4057 Tmp1 = LegalizeOp(Node->getOperand(0));
Chris Lattner5872a362008-01-17 07:00:52 +00004058 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
Chris Lattner56ecde32008-01-16 06:57:07 +00004059 break;
4060 case Promote:
4061 Tmp1 = PromoteOp(Node->getOperand(0));
Chris Lattner5872a362008-01-17 07:00:52 +00004062 Result = DAG.getNode(ISD::FP_ROUND, Op.getValueType(), Tmp1,
4063 Node->getOperand(1));
Chris Lattner56ecde32008-01-16 06:57:07 +00004064 break;
4065 }
4066 break;
Chris Lattner5872a362008-01-17 07:00:52 +00004067 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004068 case ISD::ANY_EXTEND:
4069 case ISD::ZERO_EXTEND:
4070 case ISD::SIGN_EXTEND:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004071 switch (getTypeAction(Node->getOperand(0).getValueType())) {
4072 case Expand: assert(0 && "Shouldn't need to expand other operators here!");
4073 case Legal:
4074 Tmp1 = LegalizeOp(Node->getOperand(0));
Scott Michelac54d002008-04-30 00:26:38 +00004075 Result = DAG.UpdateNodeOperands(Result, Tmp1);
Scott Michelac7091c2008-02-15 23:05:48 +00004076 if (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0)) ==
4077 TargetLowering::Custom) {
Scott Michelac54d002008-04-30 00:26:38 +00004078 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004079 if (Tmp1.getNode()) Result = Tmp1;
Scott Michelac7091c2008-02-15 23:05:48 +00004080 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004081 break;
4082 case Promote:
4083 switch (Node->getOpcode()) {
4084 case ISD::ANY_EXTEND:
4085 Tmp1 = PromoteOp(Node->getOperand(0));
4086 Result = DAG.getNode(ISD::ANY_EXTEND, Op.getValueType(), Tmp1);
4087 break;
4088 case ISD::ZERO_EXTEND:
4089 Result = PromoteOp(Node->getOperand(0));
4090 Result = DAG.getNode(ISD::ANY_EXTEND, Op.getValueType(), Result);
4091 Result = DAG.getZeroExtendInReg(Result,
4092 Node->getOperand(0).getValueType());
4093 break;
4094 case ISD::SIGN_EXTEND:
4095 Result = PromoteOp(Node->getOperand(0));
4096 Result = DAG.getNode(ISD::ANY_EXTEND, Op.getValueType(), Result);
4097 Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, Result.getValueType(),
4098 Result,
4099 DAG.getValueType(Node->getOperand(0).getValueType()));
4100 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004101 }
4102 }
4103 break;
4104 case ISD::FP_ROUND_INREG:
4105 case ISD::SIGN_EXTEND_INREG: {
4106 Tmp1 = LegalizeOp(Node->getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004107 MVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004108
4109 // If this operation is not supported, convert it to a shl/shr or load/store
4110 // pair.
4111 switch (TLI.getOperationAction(Node->getOpcode(), ExtraVT)) {
4112 default: assert(0 && "This action not supported for this op yet!");
4113 case TargetLowering::Legal:
4114 Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1));
4115 break;
4116 case TargetLowering::Expand:
4117 // If this is an integer extend and shifts are supported, do that.
4118 if (Node->getOpcode() == ISD::SIGN_EXTEND_INREG) {
4119 // NOTE: we could fall back on load/store here too for targets without
4120 // SAR. However, it is doubtful that any exist.
Duncan Sands92c43912008-06-06 12:08:01 +00004121 unsigned BitsDiff = Node->getValueType(0).getSizeInBits() -
4122 ExtraVT.getSizeInBits();
Dan Gohman8181bd12008-07-27 21:46:04 +00004123 SDValue ShiftCst = DAG.getConstant(BitsDiff, TLI.getShiftAmountTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004124 Result = DAG.getNode(ISD::SHL, Node->getValueType(0),
4125 Node->getOperand(0), ShiftCst);
4126 Result = DAG.getNode(ISD::SRA, Node->getValueType(0),
4127 Result, ShiftCst);
4128 } else if (Node->getOpcode() == ISD::FP_ROUND_INREG) {
4129 // The only way we can lower this is to turn it into a TRUNCSTORE,
4130 // EXTLOAD pair, targetting a temporary location (a stack slot).
4131
4132 // NOTE: there is a choice here between constantly creating new stack
4133 // slots and always reusing the same one. We currently always create
4134 // new ones, as reuse may inhibit scheduling.
Chris Lattner59370bd2008-01-16 07:51:34 +00004135 Result = EmitStackConvert(Node->getOperand(0), ExtraVT,
4136 Node->getValueType(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004137 } else {
4138 assert(0 && "Unknown op");
4139 }
4140 break;
4141 }
4142 break;
4143 }
Duncan Sands38947cd2007-07-27 12:58:54 +00004144 case ISD::TRAMPOLINE: {
Dan Gohman8181bd12008-07-27 21:46:04 +00004145 SDValue Ops[6];
Duncan Sands38947cd2007-07-27 12:58:54 +00004146 for (unsigned i = 0; i != 6; ++i)
4147 Ops[i] = LegalizeOp(Node->getOperand(i));
4148 Result = DAG.UpdateNodeOperands(Result, Ops, 6);
4149 // The only option for this node is to custom lower it.
4150 Result = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004151 assert(Result.getNode() && "Should always custom lower!");
Duncan Sands7407a9f2007-09-11 14:10:23 +00004152
4153 // Since trampoline produces two values, make sure to remember that we
4154 // legalized both of them.
4155 Tmp1 = LegalizeOp(Result.getValue(1));
4156 Result = LegalizeOp(Result);
Dan Gohman8181bd12008-07-27 21:46:04 +00004157 AddLegalizedOperand(SDValue(Node, 0), Result);
4158 AddLegalizedOperand(SDValue(Node, 1), Tmp1);
Gabor Greif46bf5472008-08-26 22:36:50 +00004159 return Op.getResNo() ? Tmp1 : Result;
Duncan Sands38947cd2007-07-27 12:58:54 +00004160 }
Dan Gohmane8e4a412008-05-14 00:43:10 +00004161 case ISD::FLT_ROUNDS_: {
Duncan Sands92c43912008-06-06 12:08:01 +00004162 MVT VT = Node->getValueType(0);
Anton Korobeynikovc915e272007-11-15 23:25:33 +00004163 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
4164 default: assert(0 && "This action not supported for this op yet!");
4165 case TargetLowering::Custom:
4166 Result = TLI.LowerOperation(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004167 if (Result.getNode()) break;
Anton Korobeynikovc915e272007-11-15 23:25:33 +00004168 // Fall Thru
4169 case TargetLowering::Legal:
4170 // If this operation is not supported, lower it to constant 1
4171 Result = DAG.getConstant(1, VT);
4172 break;
4173 }
Dan Gohmane09dc8c2008-05-12 16:07:15 +00004174 break;
Anton Korobeynikovc915e272007-11-15 23:25:33 +00004175 }
Chris Lattnere99bbb72008-01-15 21:58:08 +00004176 case ISD::TRAP: {
Duncan Sands92c43912008-06-06 12:08:01 +00004177 MVT VT = Node->getValueType(0);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +00004178 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
4179 default: assert(0 && "This action not supported for this op yet!");
Chris Lattnere99bbb72008-01-15 21:58:08 +00004180 case TargetLowering::Legal:
4181 Tmp1 = LegalizeOp(Node->getOperand(0));
4182 Result = DAG.UpdateNodeOperands(Result, Tmp1);
4183 break;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +00004184 case TargetLowering::Custom:
4185 Result = TLI.LowerOperation(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004186 if (Result.getNode()) break;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +00004187 // Fall Thru
Chris Lattnere99bbb72008-01-15 21:58:08 +00004188 case TargetLowering::Expand:
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +00004189 // If this operation is not supported, lower it to 'abort()' call
Chris Lattnere99bbb72008-01-15 21:58:08 +00004190 Tmp1 = LegalizeOp(Node->getOperand(0));
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +00004191 TargetLowering::ArgListTy Args;
Dan Gohman8181bd12008-07-27 21:46:04 +00004192 std::pair<SDValue,SDValue> CallResult =
Duncan Sandsead972e2008-02-14 17:28:50 +00004193 TLI.LowerCallTo(Tmp1, Type::VoidTy,
Dale Johannesen67cc9b62008-09-26 19:31:26 +00004194 false, false, false, false, CallingConv::C, false,
Bill Wendlingfef06052008-09-16 21:48:12 +00004195 DAG.getExternalSymbol("abort", TLI.getPointerTy()),
Chris Lattner88e03932008-01-15 22:09:33 +00004196 Args, DAG);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +00004197 Result = CallResult.second;
4198 break;
4199 }
Chris Lattnere99bbb72008-01-15 21:58:08 +00004200 break;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +00004201 }
Bill Wendling913dcf32008-11-22 00:22:52 +00004202
Bill Wendling6c4e3e02008-11-25 08:12:19 +00004203 case ISD::SADDO: {
4204 MVT VT = Node->getValueType(0);
4205 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
4206 default: assert(0 && "This action not supported for this op yet!");
4207 case TargetLowering::Custom:
4208 Result = TLI.LowerOperation(Op, DAG);
4209 if (Result.getNode()) break;
4210 // FALLTHROUGH
4211 case TargetLowering::Legal: {
4212 SDValue LHS = LegalizeOp(Node->getOperand(0));
4213 SDValue RHS = LegalizeOp(Node->getOperand(1));
4214
4215 SDValue Sum = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Bill Wendling6c4e3e02008-11-25 08:12:19 +00004216 MVT OType = Node->getValueType(1);
4217
Bill Wendlingc65e6e42008-11-25 08:19:22 +00004218 SDValue Zero = DAG.getConstant(0, LHS.getValueType());
Bill Wendling6c4e3e02008-11-25 08:12:19 +00004219
Bill Wendlingcf4de122008-11-25 19:40:17 +00004220 // LHSSign -> LHS >= 0
4221 // RHSSign -> RHS >= 0
4222 // SumSign -> Sum >= 0
4223 //
4224 // Overflow -> (LHSSign == RHSSign) && (LHSSign != SumSign)
4225 //
4226 SDValue LHSSign = DAG.getSetCC(OType, LHS, Zero, ISD::SETGE);
4227 SDValue RHSSign = DAG.getSetCC(OType, RHS, Zero, ISD::SETGE);
4228 SDValue SignsEq = DAG.getSetCC(OType, LHSSign, RHSSign, ISD::SETEQ);
Bill Wendling6c4e3e02008-11-25 08:12:19 +00004229
Bill Wendlingcf4de122008-11-25 19:40:17 +00004230 SDValue SumSign = DAG.getSetCC(OType, Sum, Zero, ISD::SETGE);
4231 SDValue SumSignNE = DAG.getSetCC(OType, LHSSign, SumSign, ISD::SETNE);
Bill Wendling6c4e3e02008-11-25 08:12:19 +00004232
Bill Wendlingcf4de122008-11-25 19:40:17 +00004233 SDValue Cmp = DAG.getNode(ISD::AND, OType, SignsEq, SumSignNE);
Bill Wendling6c4e3e02008-11-25 08:12:19 +00004234
4235 MVT ValueVTs[] = { LHS.getValueType(), OType };
4236 SDValue Ops[] = { Sum, Cmp };
4237
4238 Result = DAG.getMergeValues(DAG.getVTList(&ValueVTs[0], 2), &Ops[0], 2);
4239 SDNode *RNode = Result.getNode();
4240 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), SDValue(RNode, 0));
4241 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), SDValue(RNode, 1));
4242 break;
4243 }
4244 }
4245
4246 break;
4247 }
Bill Wendling8062b072008-11-24 01:38:29 +00004248 case ISD::UADDO: {
Bill Wendling4c134df2008-11-24 19:21:46 +00004249 MVT VT = Node->getValueType(0);
4250 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
4251 default: assert(0 && "This action not supported for this op yet!");
4252 case TargetLowering::Custom:
4253 Result = TLI.LowerOperation(Op, DAG);
4254 if (Result.getNode()) break;
4255 // FALLTHROUGH
4256 case TargetLowering::Legal: {
4257 SDValue LHS = LegalizeOp(Node->getOperand(0));
4258 SDValue RHS = LegalizeOp(Node->getOperand(1));
Bill Wendling913dcf32008-11-22 00:22:52 +00004259
Bill Wendling4c134df2008-11-24 19:21:46 +00004260 SDValue Sum = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
4261 MVT OType = Node->getValueType(1);
Bill Wendling6c4e3e02008-11-25 08:12:19 +00004262 SDValue Cmp = DAG.getSetCC(OType, Sum, LHS, ISD::SETULT);
Bill Wendling913dcf32008-11-22 00:22:52 +00004263
Bill Wendling4c134df2008-11-24 19:21:46 +00004264 MVT ValueVTs[] = { LHS.getValueType(), OType };
4265 SDValue Ops[] = { Sum, Cmp };
Bill Wendling913dcf32008-11-22 00:22:52 +00004266
Bill Wendling4c134df2008-11-24 19:21:46 +00004267 Result = DAG.getMergeValues(DAG.getVTList(&ValueVTs[0], 2), &Ops[0], 2);
4268 SDNode *RNode = Result.getNode();
4269 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), SDValue(RNode, 0));
4270 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), SDValue(RNode, 1));
4271 break;
4272 }
4273 }
4274
Bill Wendling913dcf32008-11-22 00:22:52 +00004275 break;
4276 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004277 }
4278
4279 assert(Result.getValueType() == Op.getValueType() &&
4280 "Bad legalization!");
4281
4282 // Make sure that the generated code is itself legal.
4283 if (Result != Op)
4284 Result = LegalizeOp(Result);
4285
4286 // Note that LegalizeOp may be reentered even from single-use nodes, which
4287 // means that we always must cache transformed nodes.
4288 AddLegalizedOperand(Op, Result);
4289 return Result;
4290}
4291
4292/// PromoteOp - Given an operation that produces a value in an invalid type,
4293/// promote it to compute the value into a larger type. The produced value will
4294/// have the correct bits for the low portion of the register, but no guarantee
4295/// is made about the top bits: it may be zero, sign-extended, or garbage.
Dan Gohman8181bd12008-07-27 21:46:04 +00004296SDValue SelectionDAGLegalize::PromoteOp(SDValue Op) {
Duncan Sands92c43912008-06-06 12:08:01 +00004297 MVT VT = Op.getValueType();
4298 MVT NVT = TLI.getTypeToTransformTo(VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004299 assert(getTypeAction(VT) == Promote &&
4300 "Caller should expand or legalize operands that are not promotable!");
Duncan Sandsec142ee2008-06-08 20:54:56 +00004301 assert(NVT.bitsGT(VT) && NVT.isInteger() == VT.isInteger() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004302 "Cannot promote to smaller type!");
4303
Dan Gohman8181bd12008-07-27 21:46:04 +00004304 SDValue Tmp1, Tmp2, Tmp3;
4305 SDValue Result;
Gabor Greif1c80d112008-08-28 21:40:38 +00004306 SDNode *Node = Op.getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004307
Dan Gohman8181bd12008-07-27 21:46:04 +00004308 DenseMap<SDValue, SDValue>::iterator I = PromotedNodes.find(Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004309 if (I != PromotedNodes.end()) return I->second;
4310
4311 switch (Node->getOpcode()) {
4312 case ISD::CopyFromReg:
4313 assert(0 && "CopyFromReg must be legal!");
4314 default:
4315#ifndef NDEBUG
4316 cerr << "NODE: "; Node->dump(&DAG); cerr << "\n";
4317#endif
4318 assert(0 && "Do not know how to promote this operator!");
4319 abort();
4320 case ISD::UNDEF:
4321 Result = DAG.getNode(ISD::UNDEF, NVT);
4322 break;
4323 case ISD::Constant:
4324 if (VT != MVT::i1)
4325 Result = DAG.getNode(ISD::SIGN_EXTEND, NVT, Op);
4326 else
4327 Result = DAG.getNode(ISD::ZERO_EXTEND, NVT, Op);
4328 assert(isa<ConstantSDNode>(Result) && "Didn't constant fold zext?");
4329 break;
4330 case ISD::ConstantFP:
4331 Result = DAG.getNode(ISD::FP_EXTEND, NVT, Op);
4332 assert(isa<ConstantFPSDNode>(Result) && "Didn't constant fold fp_extend?");
4333 break;
4334
4335 case ISD::SETCC:
Scott Michel502151f2008-03-10 15:42:14 +00004336 assert(isTypeLegal(TLI.getSetCCResultType(Node->getOperand(0)))
Nate Begeman8bb3cb32008-03-14 00:53:31 +00004337 && "SetCC type is not legal??");
Scott Michel502151f2008-03-10 15:42:14 +00004338 Result = DAG.getNode(ISD::SETCC,
Nate Begeman8bb3cb32008-03-14 00:53:31 +00004339 TLI.getSetCCResultType(Node->getOperand(0)),
4340 Node->getOperand(0), Node->getOperand(1),
4341 Node->getOperand(2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004342 break;
4343
4344 case ISD::TRUNCATE:
4345 switch (getTypeAction(Node->getOperand(0).getValueType())) {
4346 case Legal:
4347 Result = LegalizeOp(Node->getOperand(0));
Duncan Sandsec142ee2008-06-08 20:54:56 +00004348 assert(Result.getValueType().bitsGE(NVT) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004349 "This truncation doesn't make sense!");
Duncan Sandsec142ee2008-06-08 20:54:56 +00004350 if (Result.getValueType().bitsGT(NVT)) // Truncate to NVT instead of VT
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004351 Result = DAG.getNode(ISD::TRUNCATE, NVT, Result);
4352 break;
4353 case Promote:
4354 // The truncation is not required, because we don't guarantee anything
4355 // about high bits anyway.
4356 Result = PromoteOp(Node->getOperand(0));
4357 break;
4358 case Expand:
4359 ExpandOp(Node->getOperand(0), Tmp1, Tmp2);
4360 // Truncate the low part of the expanded value to the result type
4361 Result = DAG.getNode(ISD::TRUNCATE, NVT, Tmp1);
4362 }
4363 break;
4364 case ISD::SIGN_EXTEND:
4365 case ISD::ZERO_EXTEND:
4366 case ISD::ANY_EXTEND:
4367 switch (getTypeAction(Node->getOperand(0).getValueType())) {
4368 case Expand: assert(0 && "BUG: Smaller reg should have been promoted!");
4369 case Legal:
4370 // Input is legal? Just do extend all the way to the larger type.
4371 Result = DAG.getNode(Node->getOpcode(), NVT, Node->getOperand(0));
4372 break;
4373 case Promote:
4374 // Promote the reg if it's smaller.
4375 Result = PromoteOp(Node->getOperand(0));
4376 // The high bits are not guaranteed to be anything. Insert an extend.
4377 if (Node->getOpcode() == ISD::SIGN_EXTEND)
4378 Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Result,
4379 DAG.getValueType(Node->getOperand(0).getValueType()));
4380 else if (Node->getOpcode() == ISD::ZERO_EXTEND)
4381 Result = DAG.getZeroExtendInReg(Result,
4382 Node->getOperand(0).getValueType());
4383 break;
4384 }
4385 break;
Mon P Wang73d31542008-11-10 20:54:11 +00004386 case ISD::CONVERT_RNDSAT: {
4387 ISD::CvtCode CvtCode = cast<CvtRndSatSDNode>(Node)->getCvtCode();
4388 assert ((CvtCode == ISD::CVT_SS || CvtCode == ISD::CVT_SU ||
4389 CvtCode == ISD::CVT_US || CvtCode == ISD::CVT_UU ||
4390 CvtCode == ISD::CVT_SF || CvtCode == ISD::CVT_UF) &&
4391 "can only promote integers");
4392 Result = DAG.getConvertRndSat(NVT, Node->getOperand(0),
4393 Node->getOperand(1), Node->getOperand(2),
4394 Node->getOperand(3), Node->getOperand(4),
4395 CvtCode);
4396 break;
4397
4398 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004399 case ISD::BIT_CONVERT:
Chris Lattnerb7d0aaa2008-01-16 07:45:30 +00004400 Result = EmitStackConvert(Node->getOperand(0), Node->getValueType(0),
4401 Node->getValueType(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004402 Result = PromoteOp(Result);
4403 break;
4404
4405 case ISD::FP_EXTEND:
4406 assert(0 && "Case not implemented. Dynamically dead with 2 FP types!");
4407 case ISD::FP_ROUND:
4408 switch (getTypeAction(Node->getOperand(0).getValueType())) {
4409 case Expand: assert(0 && "BUG: Cannot expand FP regs!");
4410 case Promote: assert(0 && "Unreachable with 2 FP types!");
4411 case Legal:
Chris Lattner5872a362008-01-17 07:00:52 +00004412 if (Node->getConstantOperandVal(1) == 0) {
4413 // Input is legal? Do an FP_ROUND_INREG.
4414 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Node->getOperand(0),
4415 DAG.getValueType(VT));
4416 } else {
4417 // Just remove the truncate, it isn't affecting the value.
4418 Result = DAG.getNode(ISD::FP_ROUND, NVT, Node->getOperand(0),
4419 Node->getOperand(1));
4420 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004421 break;
4422 }
4423 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004424 case ISD::SINT_TO_FP:
4425 case ISD::UINT_TO_FP:
4426 switch (getTypeAction(Node->getOperand(0).getValueType())) {
4427 case Legal:
4428 // No extra round required here.
4429 Result = DAG.getNode(Node->getOpcode(), NVT, Node->getOperand(0));
4430 break;
4431
4432 case Promote:
4433 Result = PromoteOp(Node->getOperand(0));
4434 if (Node->getOpcode() == ISD::SINT_TO_FP)
4435 Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, Result.getValueType(),
4436 Result,
4437 DAG.getValueType(Node->getOperand(0).getValueType()));
4438 else
4439 Result = DAG.getZeroExtendInReg(Result,
4440 Node->getOperand(0).getValueType());
4441 // No extra round required here.
4442 Result = DAG.getNode(Node->getOpcode(), NVT, Result);
4443 break;
4444 case Expand:
4445 Result = ExpandIntToFP(Node->getOpcode() == ISD::SINT_TO_FP, NVT,
4446 Node->getOperand(0));
4447 // Round if we cannot tolerate excess precision.
4448 if (NoExcessFPPrecision)
4449 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result,
4450 DAG.getValueType(VT));
4451 break;
4452 }
4453 break;
4454
4455 case ISD::SIGN_EXTEND_INREG:
4456 Result = PromoteOp(Node->getOperand(0));
4457 Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Result,
4458 Node->getOperand(1));
4459 break;
4460 case ISD::FP_TO_SINT:
4461 case ISD::FP_TO_UINT:
4462 switch (getTypeAction(Node->getOperand(0).getValueType())) {
4463 case Legal:
4464 case Expand:
4465 Tmp1 = Node->getOperand(0);
4466 break;
4467 case Promote:
4468 // The input result is prerounded, so we don't have to do anything
4469 // special.
4470 Tmp1 = PromoteOp(Node->getOperand(0));
4471 break;
4472 }
4473 // If we're promoting a UINT to a larger size, check to see if the new node
4474 // will be legal. If it isn't, check to see if FP_TO_SINT is legal, since
4475 // we can use that instead. This allows us to generate better code for
4476 // FP_TO_UINT for small destination sizes on targets where FP_TO_UINT is not
4477 // legal, such as PowerPC.
4478 if (Node->getOpcode() == ISD::FP_TO_UINT &&
4479 !TLI.isOperationLegal(ISD::FP_TO_UINT, NVT) &&
4480 (TLI.isOperationLegal(ISD::FP_TO_SINT, NVT) ||
4481 TLI.getOperationAction(ISD::FP_TO_SINT, NVT)==TargetLowering::Custom)){
4482 Result = DAG.getNode(ISD::FP_TO_SINT, NVT, Tmp1);
4483 } else {
4484 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1);
4485 }
4486 break;
4487
4488 case ISD::FABS:
4489 case ISD::FNEG:
4490 Tmp1 = PromoteOp(Node->getOperand(0));
4491 assert(Tmp1.getValueType() == NVT);
4492 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1);
4493 // NOTE: we do not have to do any extra rounding here for
4494 // NoExcessFPPrecision, because we know the input will have the appropriate
4495 // precision, and these operations don't modify precision at all.
4496 break;
4497
Dale Johannesen92b33082008-09-04 00:47:13 +00004498 case ISD::FLOG:
4499 case ISD::FLOG2:
4500 case ISD::FLOG10:
4501 case ISD::FEXP:
4502 case ISD::FEXP2:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004503 case ISD::FSQRT:
4504 case ISD::FSIN:
4505 case ISD::FCOS:
Dan Gohmanb2158232008-08-21 18:38:14 +00004506 case ISD::FTRUNC:
4507 case ISD::FFLOOR:
4508 case ISD::FCEIL:
4509 case ISD::FRINT:
4510 case ISD::FNEARBYINT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004511 Tmp1 = PromoteOp(Node->getOperand(0));
4512 assert(Tmp1.getValueType() == NVT);
4513 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1);
4514 if (NoExcessFPPrecision)
4515 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result,
4516 DAG.getValueType(VT));
4517 break;
4518
Evan Cheng1fac6952008-09-09 23:35:53 +00004519 case ISD::FPOW:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004520 case ISD::FPOWI: {
Evan Cheng1fac6952008-09-09 23:35:53 +00004521 // Promote f32 pow(i) to f64 pow(i). Note that this could insert a libcall
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004522 // directly as well, which may be better.
4523 Tmp1 = PromoteOp(Node->getOperand(0));
Evan Cheng1fac6952008-09-09 23:35:53 +00004524 Tmp2 = Node->getOperand(1);
4525 if (Node->getOpcode() == ISD::FPOW)
4526 Tmp2 = PromoteOp(Tmp2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004527 assert(Tmp1.getValueType() == NVT);
Evan Cheng1fac6952008-09-09 23:35:53 +00004528 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004529 if (NoExcessFPPrecision)
4530 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result,
4531 DAG.getValueType(VT));
4532 break;
4533 }
4534
Dale Johannesenbc187662008-08-28 02:44:49 +00004535 case ISD::ATOMIC_CMP_SWAP_8:
4536 case ISD::ATOMIC_CMP_SWAP_16:
4537 case ISD::ATOMIC_CMP_SWAP_32:
4538 case ISD::ATOMIC_CMP_SWAP_64: {
Mon P Wang6bde9ec2008-06-25 08:15:39 +00004539 AtomicSDNode* AtomNode = cast<AtomicSDNode>(Node);
Andrew Lenharthe44f3902008-02-21 06:45:13 +00004540 Tmp2 = PromoteOp(Node->getOperand(2));
4541 Tmp3 = PromoteOp(Node->getOperand(3));
Mon P Wang6bde9ec2008-06-25 08:15:39 +00004542 Result = DAG.getAtomic(Node->getOpcode(), AtomNode->getChain(),
4543 AtomNode->getBasePtr(), Tmp2, Tmp3,
Dan Gohmanc70fa752008-06-25 16:07:49 +00004544 AtomNode->getSrcValue(),
Mon P Wang6bde9ec2008-06-25 08:15:39 +00004545 AtomNode->getAlignment());
Andrew Lenharthe44f3902008-02-21 06:45:13 +00004546 // Remember that we legalized the chain.
4547 AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1)));
4548 break;
4549 }
Dale Johannesenbc187662008-08-28 02:44:49 +00004550 case ISD::ATOMIC_LOAD_ADD_8:
4551 case ISD::ATOMIC_LOAD_SUB_8:
4552 case ISD::ATOMIC_LOAD_AND_8:
4553 case ISD::ATOMIC_LOAD_OR_8:
4554 case ISD::ATOMIC_LOAD_XOR_8:
4555 case ISD::ATOMIC_LOAD_NAND_8:
4556 case ISD::ATOMIC_LOAD_MIN_8:
4557 case ISD::ATOMIC_LOAD_MAX_8:
4558 case ISD::ATOMIC_LOAD_UMIN_8:
4559 case ISD::ATOMIC_LOAD_UMAX_8:
4560 case ISD::ATOMIC_SWAP_8:
4561 case ISD::ATOMIC_LOAD_ADD_16:
4562 case ISD::ATOMIC_LOAD_SUB_16:
4563 case ISD::ATOMIC_LOAD_AND_16:
4564 case ISD::ATOMIC_LOAD_OR_16:
4565 case ISD::ATOMIC_LOAD_XOR_16:
4566 case ISD::ATOMIC_LOAD_NAND_16:
4567 case ISD::ATOMIC_LOAD_MIN_16:
4568 case ISD::ATOMIC_LOAD_MAX_16:
4569 case ISD::ATOMIC_LOAD_UMIN_16:
4570 case ISD::ATOMIC_LOAD_UMAX_16:
4571 case ISD::ATOMIC_SWAP_16:
4572 case ISD::ATOMIC_LOAD_ADD_32:
4573 case ISD::ATOMIC_LOAD_SUB_32:
4574 case ISD::ATOMIC_LOAD_AND_32:
4575 case ISD::ATOMIC_LOAD_OR_32:
4576 case ISD::ATOMIC_LOAD_XOR_32:
4577 case ISD::ATOMIC_LOAD_NAND_32:
4578 case ISD::ATOMIC_LOAD_MIN_32:
4579 case ISD::ATOMIC_LOAD_MAX_32:
4580 case ISD::ATOMIC_LOAD_UMIN_32:
4581 case ISD::ATOMIC_LOAD_UMAX_32:
4582 case ISD::ATOMIC_SWAP_32:
4583 case ISD::ATOMIC_LOAD_ADD_64:
4584 case ISD::ATOMIC_LOAD_SUB_64:
4585 case ISD::ATOMIC_LOAD_AND_64:
4586 case ISD::ATOMIC_LOAD_OR_64:
4587 case ISD::ATOMIC_LOAD_XOR_64:
4588 case ISD::ATOMIC_LOAD_NAND_64:
4589 case ISD::ATOMIC_LOAD_MIN_64:
4590 case ISD::ATOMIC_LOAD_MAX_64:
4591 case ISD::ATOMIC_LOAD_UMIN_64:
4592 case ISD::ATOMIC_LOAD_UMAX_64:
4593 case ISD::ATOMIC_SWAP_64: {
Mon P Wang6bde9ec2008-06-25 08:15:39 +00004594 AtomicSDNode* AtomNode = cast<AtomicSDNode>(Node);
Andrew Lenharthe44f3902008-02-21 06:45:13 +00004595 Tmp2 = PromoteOp(Node->getOperand(2));
Mon P Wang6bde9ec2008-06-25 08:15:39 +00004596 Result = DAG.getAtomic(Node->getOpcode(), AtomNode->getChain(),
4597 AtomNode->getBasePtr(), Tmp2,
Dan Gohmanc70fa752008-06-25 16:07:49 +00004598 AtomNode->getSrcValue(),
Mon P Wang6bde9ec2008-06-25 08:15:39 +00004599 AtomNode->getAlignment());
Andrew Lenharthe44f3902008-02-21 06:45:13 +00004600 // Remember that we legalized the chain.
4601 AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1)));
4602 break;
4603 }
4604
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004605 case ISD::AND:
4606 case ISD::OR:
4607 case ISD::XOR:
4608 case ISD::ADD:
4609 case ISD::SUB:
4610 case ISD::MUL:
4611 // The input may have strange things in the top bits of the registers, but
4612 // these operations don't care. They may have weird bits going out, but
4613 // that too is okay if they are integer operations.
4614 Tmp1 = PromoteOp(Node->getOperand(0));
4615 Tmp2 = PromoteOp(Node->getOperand(1));
4616 assert(Tmp1.getValueType() == NVT && Tmp2.getValueType() == NVT);
4617 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
4618 break;
4619 case ISD::FADD:
4620 case ISD::FSUB:
4621 case ISD::FMUL:
4622 Tmp1 = PromoteOp(Node->getOperand(0));
4623 Tmp2 = PromoteOp(Node->getOperand(1));
4624 assert(Tmp1.getValueType() == NVT && Tmp2.getValueType() == NVT);
4625 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
4626
4627 // Floating point operations will give excess precision that we may not be
4628 // able to tolerate. If we DO allow excess precision, just leave it,
4629 // otherwise excise it.
4630 // FIXME: Why would we need to round FP ops more than integer ones?
4631 // Is Round(Add(Add(A,B),C)) != Round(Add(Round(Add(A,B)), C))
4632 if (NoExcessFPPrecision)
4633 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result,
4634 DAG.getValueType(VT));
4635 break;
4636
4637 case ISD::SDIV:
4638 case ISD::SREM:
4639 // These operators require that their input be sign extended.
4640 Tmp1 = PromoteOp(Node->getOperand(0));
4641 Tmp2 = PromoteOp(Node->getOperand(1));
Duncan Sands92c43912008-06-06 12:08:01 +00004642 if (NVT.isInteger()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004643 Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp1,
4644 DAG.getValueType(VT));
4645 Tmp2 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp2,
4646 DAG.getValueType(VT));
4647 }
4648 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
4649
4650 // Perform FP_ROUND: this is probably overly pessimistic.
Duncan Sands92c43912008-06-06 12:08:01 +00004651 if (NVT.isFloatingPoint() && NoExcessFPPrecision)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004652 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result,
4653 DAG.getValueType(VT));
4654 break;
4655 case ISD::FDIV:
4656 case ISD::FREM:
4657 case ISD::FCOPYSIGN:
4658 // These operators require that their input be fp extended.
4659 switch (getTypeAction(Node->getOperand(0).getValueType())) {
Chris Lattner5872a362008-01-17 07:00:52 +00004660 case Expand: assert(0 && "not implemented");
4661 case Legal: Tmp1 = LegalizeOp(Node->getOperand(0)); break;
4662 case Promote: Tmp1 = PromoteOp(Node->getOperand(0)); break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004663 }
4664 switch (getTypeAction(Node->getOperand(1).getValueType())) {
Chris Lattner5872a362008-01-17 07:00:52 +00004665 case Expand: assert(0 && "not implemented");
4666 case Legal: Tmp2 = LegalizeOp(Node->getOperand(1)); break;
4667 case Promote: Tmp2 = PromoteOp(Node->getOperand(1)); break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004668 }
4669 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
4670
4671 // Perform FP_ROUND: this is probably overly pessimistic.
4672 if (NoExcessFPPrecision && Node->getOpcode() != ISD::FCOPYSIGN)
4673 Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result,
4674 DAG.getValueType(VT));
4675 break;
4676
4677 case ISD::UDIV:
4678 case ISD::UREM:
4679 // These operators require that their input be zero extended.
4680 Tmp1 = PromoteOp(Node->getOperand(0));
4681 Tmp2 = PromoteOp(Node->getOperand(1));
Duncan Sands92c43912008-06-06 12:08:01 +00004682 assert(NVT.isInteger() && "Operators don't apply to FP!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004683 Tmp1 = DAG.getZeroExtendInReg(Tmp1, VT);
4684 Tmp2 = DAG.getZeroExtendInReg(Tmp2, VT);
4685 Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2);
4686 break;
4687
4688 case ISD::SHL:
4689 Tmp1 = PromoteOp(Node->getOperand(0));
4690 Result = DAG.getNode(ISD::SHL, NVT, Tmp1, Node->getOperand(1));
4691 break;
4692 case ISD::SRA:
4693 // The input value must be properly sign extended.
4694 Tmp1 = PromoteOp(Node->getOperand(0));
4695 Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp1,
4696 DAG.getValueType(VT));
4697 Result = DAG.getNode(ISD::SRA, NVT, Tmp1, Node->getOperand(1));
4698 break;
4699 case ISD::SRL:
4700 // The input value must be properly zero extended.
4701 Tmp1 = PromoteOp(Node->getOperand(0));
4702 Tmp1 = DAG.getZeroExtendInReg(Tmp1, VT);
4703 Result = DAG.getNode(ISD::SRL, NVT, Tmp1, Node->getOperand(1));
4704 break;
4705
4706 case ISD::VAARG:
4707 Tmp1 = Node->getOperand(0); // Get the chain.
4708 Tmp2 = Node->getOperand(1); // Get the pointer.
4709 if (TLI.getOperationAction(ISD::VAARG, VT) == TargetLowering::Custom) {
4710 Tmp3 = DAG.getVAArg(VT, Tmp1, Tmp2, Node->getOperand(2));
Duncan Sandsac496a12008-07-04 11:47:58 +00004711 Result = TLI.LowerOperation(Tmp3, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004712 } else {
Dan Gohman12a9c082008-02-06 22:27:42 +00004713 const Value *V = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00004714 SDValue VAList = DAG.getLoad(TLI.getPointerTy(), Tmp1, Tmp2, V, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004715 // Increment the pointer, VAList, to the next vaarg
4716 Tmp3 = DAG.getNode(ISD::ADD, TLI.getPointerTy(), VAList,
Duncan Sands92c43912008-06-06 12:08:01 +00004717 DAG.getConstant(VT.getSizeInBits()/8,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004718 TLI.getPointerTy()));
4719 // Store the incremented VAList to the legalized pointer
Dan Gohman12a9c082008-02-06 22:27:42 +00004720 Tmp3 = DAG.getStore(VAList.getValue(1), Tmp3, Tmp2, V, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004721 // Load the actual argument out of the pointer VAList
4722 Result = DAG.getExtLoad(ISD::EXTLOAD, NVT, Tmp3, VAList, NULL, 0, VT);
4723 }
4724 // Remember that we legalized the chain.
4725 AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1)));
4726 break;
4727
4728 case ISD::LOAD: {
4729 LoadSDNode *LD = cast<LoadSDNode>(Node);
4730 ISD::LoadExtType ExtType = ISD::isNON_EXTLoad(Node)
4731 ? ISD::EXTLOAD : LD->getExtensionType();
4732 Result = DAG.getExtLoad(ExtType, NVT,
4733 LD->getChain(), LD->getBasePtr(),
4734 LD->getSrcValue(), LD->getSrcValueOffset(),
Dan Gohman9a4c92c2008-01-30 00:15:11 +00004735 LD->getMemoryVT(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004736 LD->isVolatile(),
4737 LD->getAlignment());
4738 // Remember that we legalized the chain.
4739 AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1)));
4740 break;
4741 }
Scott Michel67224b22008-06-02 22:18:03 +00004742 case ISD::SELECT: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004743 Tmp2 = PromoteOp(Node->getOperand(1)); // Legalize the op0
4744 Tmp3 = PromoteOp(Node->getOperand(2)); // Legalize the op1
Scott Michel67224b22008-06-02 22:18:03 +00004745
Duncan Sands92c43912008-06-06 12:08:01 +00004746 MVT VT2 = Tmp2.getValueType();
Scott Michel67224b22008-06-02 22:18:03 +00004747 assert(VT2 == Tmp3.getValueType()
Scott Michel7b54de02008-06-03 19:13:20 +00004748 && "PromoteOp SELECT: Operands 2 and 3 ValueTypes don't match");
4749 // Ensure that the resulting node is at least the same size as the operands'
4750 // value types, because we cannot assume that TLI.getSetCCValueType() is
4751 // constant.
4752 Result = DAG.getNode(ISD::SELECT, VT2, Node->getOperand(0), Tmp2, Tmp3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004753 break;
Scott Michel67224b22008-06-02 22:18:03 +00004754 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004755 case ISD::SELECT_CC:
4756 Tmp2 = PromoteOp(Node->getOperand(2)); // True
4757 Tmp3 = PromoteOp(Node->getOperand(3)); // False
4758 Result = DAG.getNode(ISD::SELECT_CC, NVT, Node->getOperand(0),
4759 Node->getOperand(1), Tmp2, Tmp3, Node->getOperand(4));
4760 break;
4761 case ISD::BSWAP:
4762 Tmp1 = Node->getOperand(0);
4763 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, NVT, Tmp1);
4764 Tmp1 = DAG.getNode(ISD::BSWAP, NVT, Tmp1);
4765 Result = DAG.getNode(ISD::SRL, NVT, Tmp1,
Duncan Sands92c43912008-06-06 12:08:01 +00004766 DAG.getConstant(NVT.getSizeInBits() -
4767 VT.getSizeInBits(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004768 TLI.getShiftAmountTy()));
4769 break;
4770 case ISD::CTPOP:
4771 case ISD::CTTZ:
4772 case ISD::CTLZ:
4773 // Zero extend the argument
4774 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, NVT, Node->getOperand(0));
4775 // Perform the larger operation, then subtract if needed.
4776 Tmp1 = DAG.getNode(Node->getOpcode(), NVT, Tmp1);
4777 switch(Node->getOpcode()) {
4778 case ISD::CTPOP:
4779 Result = Tmp1;
4780 break;
4781 case ISD::CTTZ:
4782 // if Tmp1 == sizeinbits(NVT) then Tmp1 = sizeinbits(Old VT)
Scott Michel502151f2008-03-10 15:42:14 +00004783 Tmp2 = DAG.getSetCC(TLI.getSetCCResultType(Tmp1), Tmp1,
Duncan Sands92c43912008-06-06 12:08:01 +00004784 DAG.getConstant(NVT.getSizeInBits(), NVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004785 ISD::SETEQ);
4786 Result = DAG.getNode(ISD::SELECT, NVT, Tmp2,
Duncan Sands92c43912008-06-06 12:08:01 +00004787 DAG.getConstant(VT.getSizeInBits(), NVT), Tmp1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004788 break;
4789 case ISD::CTLZ:
4790 //Tmp1 = Tmp1 - (sizeinbits(NVT) - sizeinbits(Old VT))
4791 Result = DAG.getNode(ISD::SUB, NVT, Tmp1,
Duncan Sands92c43912008-06-06 12:08:01 +00004792 DAG.getConstant(NVT.getSizeInBits() -
4793 VT.getSizeInBits(), NVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004794 break;
4795 }
4796 break;
4797 case ISD::EXTRACT_SUBVECTOR:
4798 Result = PromoteOp(ExpandEXTRACT_SUBVECTOR(Op));
4799 break;
4800 case ISD::EXTRACT_VECTOR_ELT:
4801 Result = PromoteOp(ExpandEXTRACT_VECTOR_ELT(Op));
4802 break;
4803 }
4804
Gabor Greif1c80d112008-08-28 21:40:38 +00004805 assert(Result.getNode() && "Didn't set a result!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004806
4807 // Make sure the result is itself legal.
4808 Result = LegalizeOp(Result);
4809
4810 // Remember that we promoted this!
4811 AddPromotedOperand(Op, Result);
4812 return Result;
4813}
4814
4815/// ExpandEXTRACT_VECTOR_ELT - Expand an EXTRACT_VECTOR_ELT operation into
4816/// a legal EXTRACT_VECTOR_ELT operation, scalar code, or memory traffic,
4817/// based on the vector type. The return type of this matches the element type
4818/// of the vector, which may not be legal for the target.
Dan Gohman8181bd12008-07-27 21:46:04 +00004819SDValue SelectionDAGLegalize::ExpandEXTRACT_VECTOR_ELT(SDValue Op) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004820 // We know that operand #0 is the Vec vector. If the index is a constant
4821 // or if the invec is a supported hardware type, we can use it. Otherwise,
4822 // lower to a store then an indexed load.
Dan Gohman8181bd12008-07-27 21:46:04 +00004823 SDValue Vec = Op.getOperand(0);
4824 SDValue Idx = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004825
Duncan Sands92c43912008-06-06 12:08:01 +00004826 MVT TVT = Vec.getValueType();
4827 unsigned NumElems = TVT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004828
4829 switch (TLI.getOperationAction(ISD::EXTRACT_VECTOR_ELT, TVT)) {
4830 default: assert(0 && "This action is not supported yet!");
4831 case TargetLowering::Custom: {
4832 Vec = LegalizeOp(Vec);
4833 Op = DAG.UpdateNodeOperands(Op, Vec, Idx);
Dan Gohman8181bd12008-07-27 21:46:04 +00004834 SDValue Tmp3 = TLI.LowerOperation(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004835 if (Tmp3.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004836 return Tmp3;
4837 break;
4838 }
4839 case TargetLowering::Legal:
4840 if (isTypeLegal(TVT)) {
4841 Vec = LegalizeOp(Vec);
4842 Op = DAG.UpdateNodeOperands(Op, Vec, Idx);
Christopher Lambcc021a02007-07-26 03:33:13 +00004843 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004844 }
4845 break;
Mon P Wang1448aad2008-10-30 08:01:45 +00004846 case TargetLowering::Promote:
4847 assert(TVT.isVector() && "not vector type");
4848 // fall thru to expand since vectors are by default are promote
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004849 case TargetLowering::Expand:
4850 break;
4851 }
4852
4853 if (NumElems == 1) {
4854 // This must be an access of the only element. Return it.
4855 Op = ScalarizeVectorOp(Vec);
4856 } else if (!TLI.isTypeLegal(TVT) && isa<ConstantSDNode>(Idx)) {
Nate Begeman2b10fde2008-01-29 02:24:00 +00004857 unsigned NumLoElts = 1 << Log2_32(NumElems-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004858 ConstantSDNode *CIdx = cast<ConstantSDNode>(Idx);
Dan Gohman8181bd12008-07-27 21:46:04 +00004859 SDValue Lo, Hi;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004860 SplitVectorOp(Vec, Lo, Hi);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004861 if (CIdx->getZExtValue() < NumLoElts) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004862 Vec = Lo;
4863 } else {
4864 Vec = Hi;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004865 Idx = DAG.getConstant(CIdx->getZExtValue() - NumLoElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004866 Idx.getValueType());
4867 }
4868
4869 // It's now an extract from the appropriate high or low part. Recurse.
4870 Op = DAG.UpdateNodeOperands(Op, Vec, Idx);
4871 Op = ExpandEXTRACT_VECTOR_ELT(Op);
4872 } else {
4873 // Store the value to a temporary stack slot, then LOAD the scalar
4874 // element back out.
Dan Gohman8181bd12008-07-27 21:46:04 +00004875 SDValue StackPtr = DAG.CreateStackTemporary(Vec.getValueType());
4876 SDValue Ch = DAG.getStore(DAG.getEntryNode(), Vec, StackPtr, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004877
4878 // Add the offset to the index.
Duncan Sands92c43912008-06-06 12:08:01 +00004879 unsigned EltSize = Op.getValueType().getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004880 Idx = DAG.getNode(ISD::MUL, Idx.getValueType(), Idx,
4881 DAG.getConstant(EltSize, Idx.getValueType()));
Bill Wendling60f7b4d2007-10-18 08:32:37 +00004882
Duncan Sandsec142ee2008-06-08 20:54:56 +00004883 if (Idx.getValueType().bitsGT(TLI.getPointerTy()))
Chris Lattner9f9b8802007-10-19 16:47:35 +00004884 Idx = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), Idx);
Bill Wendling60f7b4d2007-10-18 08:32:37 +00004885 else
Chris Lattner9f9b8802007-10-19 16:47:35 +00004886 Idx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), Idx);
Bill Wendling60f7b4d2007-10-18 08:32:37 +00004887
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004888 StackPtr = DAG.getNode(ISD::ADD, Idx.getValueType(), Idx, StackPtr);
4889
4890 Op = DAG.getLoad(Op.getValueType(), Ch, StackPtr, NULL, 0);
4891 }
4892 return Op;
4893}
4894
4895/// ExpandEXTRACT_SUBVECTOR - Expand a EXTRACT_SUBVECTOR operation. For now
4896/// we assume the operation can be split if it is not already legal.
Dan Gohman8181bd12008-07-27 21:46:04 +00004897SDValue SelectionDAGLegalize::ExpandEXTRACT_SUBVECTOR(SDValue Op) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004898 // We know that operand #0 is the Vec vector. For now we assume the index
4899 // is a constant and that the extracted result is a supported hardware type.
Dan Gohman8181bd12008-07-27 21:46:04 +00004900 SDValue Vec = Op.getOperand(0);
4901 SDValue Idx = LegalizeOp(Op.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004902
Duncan Sands92c43912008-06-06 12:08:01 +00004903 unsigned NumElems = Vec.getValueType().getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004904
Duncan Sands92c43912008-06-06 12:08:01 +00004905 if (NumElems == Op.getValueType().getVectorNumElements()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004906 // This must be an access of the desired vector length. Return it.
4907 return Vec;
4908 }
4909
4910 ConstantSDNode *CIdx = cast<ConstantSDNode>(Idx);
Dan Gohman8181bd12008-07-27 21:46:04 +00004911 SDValue Lo, Hi;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004912 SplitVectorOp(Vec, Lo, Hi);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004913 if (CIdx->getZExtValue() < NumElems/2) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004914 Vec = Lo;
4915 } else {
4916 Vec = Hi;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004917 Idx = DAG.getConstant(CIdx->getZExtValue() - NumElems/2,
4918 Idx.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004919 }
4920
4921 // It's now an extract from the appropriate high or low part. Recurse.
4922 Op = DAG.UpdateNodeOperands(Op, Vec, Idx);
4923 return ExpandEXTRACT_SUBVECTOR(Op);
4924}
4925
4926/// LegalizeSetCCOperands - Attempts to create a legal LHS and RHS for a SETCC
4927/// with condition CC on the current target. This usually involves legalizing
4928/// or promoting the arguments. In the case where LHS and RHS must be expanded,
4929/// there may be no choice but to create a new SetCC node to represent the
4930/// legalized value of setcc lhs, rhs. In this case, the value is returned in
Dan Gohman8181bd12008-07-27 21:46:04 +00004931/// LHS, and the SDValue returned in RHS has a nil SDNode value.
4932void SelectionDAGLegalize::LegalizeSetCCOperands(SDValue &LHS,
4933 SDValue &RHS,
4934 SDValue &CC) {
4935 SDValue Tmp1, Tmp2, Tmp3, Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004936
4937 switch (getTypeAction(LHS.getValueType())) {
4938 case Legal:
4939 Tmp1 = LegalizeOp(LHS); // LHS
4940 Tmp2 = LegalizeOp(RHS); // RHS
4941 break;
4942 case Promote:
4943 Tmp1 = PromoteOp(LHS); // LHS
4944 Tmp2 = PromoteOp(RHS); // RHS
4945
4946 // If this is an FP compare, the operands have already been extended.
Duncan Sands92c43912008-06-06 12:08:01 +00004947 if (LHS.getValueType().isInteger()) {
4948 MVT VT = LHS.getValueType();
4949 MVT NVT = TLI.getTypeToTransformTo(VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004950
4951 // Otherwise, we have to insert explicit sign or zero extends. Note
4952 // that we could insert sign extends for ALL conditions, but zero extend
4953 // is cheaper on many machines (an AND instead of two shifts), so prefer
4954 // it.
4955 switch (cast<CondCodeSDNode>(CC)->get()) {
4956 default: assert(0 && "Unknown integer comparison!");
4957 case ISD::SETEQ:
4958 case ISD::SETNE:
4959 case ISD::SETUGE:
4960 case ISD::SETUGT:
4961 case ISD::SETULE:
4962 case ISD::SETULT:
4963 // ALL of these operations will work if we either sign or zero extend
4964 // the operands (including the unsigned comparisons!). Zero extend is
4965 // usually a simpler/cheaper operation, so prefer it.
4966 Tmp1 = DAG.getZeroExtendInReg(Tmp1, VT);
4967 Tmp2 = DAG.getZeroExtendInReg(Tmp2, VT);
4968 break;
4969 case ISD::SETGE:
4970 case ISD::SETGT:
4971 case ISD::SETLT:
4972 case ISD::SETLE:
4973 Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp1,
4974 DAG.getValueType(VT));
4975 Tmp2 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp2,
4976 DAG.getValueType(VT));
Evan Chengd901b662008-10-13 18:46:18 +00004977 Tmp1 = LegalizeOp(Tmp1); // Relegalize new nodes.
4978 Tmp2 = LegalizeOp(Tmp2); // Relegalize new nodes.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004979 break;
4980 }
4981 }
4982 break;
4983 case Expand: {
Duncan Sands92c43912008-06-06 12:08:01 +00004984 MVT VT = LHS.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004985 if (VT == MVT::f32 || VT == MVT::f64) {
4986 // Expand into one or more soft-fp libcall(s).
Evan Cheng24108632008-07-01 21:35:46 +00004987 RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004988 switch (cast<CondCodeSDNode>(CC)->get()) {
4989 case ISD::SETEQ:
4990 case ISD::SETOEQ:
4991 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 : RTLIB::OEQ_F64;
4992 break;
4993 case ISD::SETNE:
4994 case ISD::SETUNE:
4995 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 : RTLIB::UNE_F64;
4996 break;
4997 case ISD::SETGE:
4998 case ISD::SETOGE:
4999 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 : RTLIB::OGE_F64;
5000 break;
5001 case ISD::SETLT:
5002 case ISD::SETOLT:
5003 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 : RTLIB::OLT_F64;
5004 break;
5005 case ISD::SETLE:
5006 case ISD::SETOLE:
5007 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 : RTLIB::OLE_F64;
5008 break;
5009 case ISD::SETGT:
5010 case ISD::SETOGT:
5011 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 : RTLIB::OGT_F64;
5012 break;
5013 case ISD::SETUO:
5014 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 : RTLIB::UO_F64;
5015 break;
5016 case ISD::SETO:
5017 LC1 = (VT == MVT::f32) ? RTLIB::O_F32 : RTLIB::O_F64;
5018 break;
5019 default:
5020 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 : RTLIB::UO_F64;
5021 switch (cast<CondCodeSDNode>(CC)->get()) {
5022 case ISD::SETONE:
5023 // SETONE = SETOLT | SETOGT
5024 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 : RTLIB::OLT_F64;
5025 // Fallthrough
5026 case ISD::SETUGT:
5027 LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 : RTLIB::OGT_F64;
5028 break;
5029 case ISD::SETUGE:
5030 LC2 = (VT == MVT::f32) ? RTLIB::OGE_F32 : RTLIB::OGE_F64;
5031 break;
5032 case ISD::SETULT:
5033 LC2 = (VT == MVT::f32) ? RTLIB::OLT_F32 : RTLIB::OLT_F64;
5034 break;
5035 case ISD::SETULE:
5036 LC2 = (VT == MVT::f32) ? RTLIB::OLE_F32 : RTLIB::OLE_F64;
5037 break;
5038 case ISD::SETUEQ:
5039 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 : RTLIB::OEQ_F64;
5040 break;
5041 default: assert(0 && "Unsupported FP setcc!");
5042 }
5043 }
Duncan Sandsf19591c2008-06-30 10:19:09 +00005044
Dan Gohman8181bd12008-07-27 21:46:04 +00005045 SDValue Dummy;
5046 SDValue Ops[2] = { LHS, RHS };
Gabor Greif1c80d112008-08-28 21:40:38 +00005047 Tmp1 = ExpandLibCall(LC1, DAG.getMergeValues(Ops, 2).getNode(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005048 false /*sign irrelevant*/, Dummy);
5049 Tmp2 = DAG.getConstant(0, MVT::i32);
5050 CC = DAG.getCondCode(TLI.getCmpLibcallCC(LC1));
5051 if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
Scott Michel502151f2008-03-10 15:42:14 +00005052 Tmp1 = DAG.getNode(ISD::SETCC, TLI.getSetCCResultType(Tmp1), Tmp1, Tmp2,
Nate Begeman8bb3cb32008-03-14 00:53:31 +00005053 CC);
Gabor Greif1c80d112008-08-28 21:40:38 +00005054 LHS = ExpandLibCall(LC2, DAG.getMergeValues(Ops, 2).getNode(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005055 false /*sign irrelevant*/, Dummy);
Scott Michel502151f2008-03-10 15:42:14 +00005056 Tmp2 = DAG.getNode(ISD::SETCC, TLI.getSetCCResultType(LHS), LHS, Tmp2,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005057 DAG.getCondCode(TLI.getCmpLibcallCC(LC2)));
5058 Tmp1 = DAG.getNode(ISD::OR, Tmp1.getValueType(), Tmp1, Tmp2);
Dan Gohman8181bd12008-07-27 21:46:04 +00005059 Tmp2 = SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005060 }
Evan Cheng18a1ab12008-07-07 07:18:09 +00005061 LHS = LegalizeOp(Tmp1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005062 RHS = Tmp2;
5063 return;
5064 }
5065
Dan Gohman8181bd12008-07-27 21:46:04 +00005066 SDValue LHSLo, LHSHi, RHSLo, RHSHi;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005067 ExpandOp(LHS, LHSLo, LHSHi);
Dale Johannesen472d15d2007-10-06 01:24:11 +00005068 ExpandOp(RHS, RHSLo, RHSHi);
5069 ISD::CondCode CCCode = cast<CondCodeSDNode>(CC)->get();
5070
5071 if (VT==MVT::ppcf128) {
5072 // FIXME: This generated code sucks. We want to generate
Dale Johannesen26317b62008-09-12 00:30:56 +00005073 // FCMPU crN, hi1, hi2
Dale Johannesen472d15d2007-10-06 01:24:11 +00005074 // BNE crN, L:
Dale Johannesen26317b62008-09-12 00:30:56 +00005075 // FCMPU crN, lo1, lo2
Dale Johannesen472d15d2007-10-06 01:24:11 +00005076 // The following can be improved, but not that much.
Dale Johannesen26317b62008-09-12 00:30:56 +00005077 Tmp1 = DAG.getSetCC(TLI.getSetCCResultType(LHSHi), LHSHi, RHSHi,
5078 ISD::SETOEQ);
Scott Michel502151f2008-03-10 15:42:14 +00005079 Tmp2 = DAG.getSetCC(TLI.getSetCCResultType(LHSLo), LHSLo, RHSLo, CCCode);
Dale Johannesen472d15d2007-10-06 01:24:11 +00005080 Tmp3 = DAG.getNode(ISD::AND, Tmp1.getValueType(), Tmp1, Tmp2);
Dale Johannesen26317b62008-09-12 00:30:56 +00005081 Tmp1 = DAG.getSetCC(TLI.getSetCCResultType(LHSHi), LHSHi, RHSHi,
5082 ISD::SETUNE);
Scott Michel502151f2008-03-10 15:42:14 +00005083 Tmp2 = DAG.getSetCC(TLI.getSetCCResultType(LHSHi), LHSHi, RHSHi, CCCode);
Dale Johannesen472d15d2007-10-06 01:24:11 +00005084 Tmp1 = DAG.getNode(ISD::AND, Tmp1.getValueType(), Tmp1, Tmp2);
5085 Tmp1 = DAG.getNode(ISD::OR, Tmp1.getValueType(), Tmp1, Tmp3);
Dan Gohman8181bd12008-07-27 21:46:04 +00005086 Tmp2 = SDValue();
Dale Johannesen472d15d2007-10-06 01:24:11 +00005087 break;
5088 }
5089
5090 switch (CCCode) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005091 case ISD::SETEQ:
5092 case ISD::SETNE:
5093 if (RHSLo == RHSHi)
5094 if (ConstantSDNode *RHSCST = dyn_cast<ConstantSDNode>(RHSLo))
5095 if (RHSCST->isAllOnesValue()) {
5096 // Comparison to -1.
5097 Tmp1 = DAG.getNode(ISD::AND, LHSLo.getValueType(), LHSLo, LHSHi);
5098 Tmp2 = RHSLo;
5099 break;
5100 }
5101
5102 Tmp1 = DAG.getNode(ISD::XOR, LHSLo.getValueType(), LHSLo, RHSLo);
5103 Tmp2 = DAG.getNode(ISD::XOR, LHSLo.getValueType(), LHSHi, RHSHi);
5104 Tmp1 = DAG.getNode(ISD::OR, Tmp1.getValueType(), Tmp1, Tmp2);
5105 Tmp2 = DAG.getConstant(0, Tmp1.getValueType());
5106 break;
5107 default:
5108 // If this is a comparison of the sign bit, just look at the top part.
5109 // X > -1, x < 0
5110 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(RHS))
5111 if ((cast<CondCodeSDNode>(CC)->get() == ISD::SETLT &&
Dan Gohman9d24dc72008-03-13 22:13:53 +00005112 CST->isNullValue()) || // X < 0
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005113 (cast<CondCodeSDNode>(CC)->get() == ISD::SETGT &&
5114 CST->isAllOnesValue())) { // X > -1
5115 Tmp1 = LHSHi;
5116 Tmp2 = RHSHi;
5117 break;
5118 }
5119
5120 // FIXME: This generated code sucks.
5121 ISD::CondCode LowCC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005122 switch (CCCode) {
5123 default: assert(0 && "Unknown integer setcc!");
5124 case ISD::SETLT:
5125 case ISD::SETULT: LowCC = ISD::SETULT; break;
5126 case ISD::SETGT:
5127 case ISD::SETUGT: LowCC = ISD::SETUGT; break;
5128 case ISD::SETLE:
5129 case ISD::SETULE: LowCC = ISD::SETULE; break;
5130 case ISD::SETGE:
5131 case ISD::SETUGE: LowCC = ISD::SETUGE; break;
5132 }
5133
5134 // Tmp1 = lo(op1) < lo(op2) // Always unsigned comparison
5135 // Tmp2 = hi(op1) < hi(op2) // Signedness depends on operands
5136 // dest = hi(op1) == hi(op2) ? Tmp1 : Tmp2;
5137
5138 // NOTE: on targets without efficient SELECT of bools, we can always use
5139 // this identity: (B1 ? B2 : B3) --> (B1 & B2)|(!B1&B3)
5140 TargetLowering::DAGCombinerInfo DagCombineInfo(DAG, false, true, NULL);
Scott Michel502151f2008-03-10 15:42:14 +00005141 Tmp1 = TLI.SimplifySetCC(TLI.getSetCCResultType(LHSLo), LHSLo, RHSLo,
Nate Begeman8bb3cb32008-03-14 00:53:31 +00005142 LowCC, false, DagCombineInfo);
Gabor Greif1c80d112008-08-28 21:40:38 +00005143 if (!Tmp1.getNode())
Scott Michel502151f2008-03-10 15:42:14 +00005144 Tmp1 = DAG.getSetCC(TLI.getSetCCResultType(LHSLo), LHSLo, RHSLo, LowCC);
5145 Tmp2 = TLI.SimplifySetCC(TLI.getSetCCResultType(LHSHi), LHSHi, RHSHi,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005146 CCCode, false, DagCombineInfo);
Gabor Greif1c80d112008-08-28 21:40:38 +00005147 if (!Tmp2.getNode())
Scott Michel502151f2008-03-10 15:42:14 +00005148 Tmp2 = DAG.getNode(ISD::SETCC, TLI.getSetCCResultType(LHSHi), LHSHi,
Nate Begeman8bb3cb32008-03-14 00:53:31 +00005149 RHSHi,CC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005150
Gabor Greif1c80d112008-08-28 21:40:38 +00005151 ConstantSDNode *Tmp1C = dyn_cast<ConstantSDNode>(Tmp1.getNode());
5152 ConstantSDNode *Tmp2C = dyn_cast<ConstantSDNode>(Tmp2.getNode());
Dan Gohman9d24dc72008-03-13 22:13:53 +00005153 if ((Tmp1C && Tmp1C->isNullValue()) ||
5154 (Tmp2C && Tmp2C->isNullValue() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005155 (CCCode == ISD::SETLE || CCCode == ISD::SETGE ||
5156 CCCode == ISD::SETUGE || CCCode == ISD::SETULE)) ||
Dan Gohman9d24dc72008-03-13 22:13:53 +00005157 (Tmp2C && Tmp2C->getAPIntValue() == 1 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005158 (CCCode == ISD::SETLT || CCCode == ISD::SETGT ||
5159 CCCode == ISD::SETUGT || CCCode == ISD::SETULT))) {
5160 // low part is known false, returns high part.
5161 // For LE / GE, if high part is known false, ignore the low part.
5162 // For LT / GT, if high part is known true, ignore the low part.
5163 Tmp1 = Tmp2;
Dan Gohman8181bd12008-07-27 21:46:04 +00005164 Tmp2 = SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005165 } else {
Scott Michel502151f2008-03-10 15:42:14 +00005166 Result = TLI.SimplifySetCC(TLI.getSetCCResultType(LHSHi), LHSHi, RHSHi,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005167 ISD::SETEQ, false, DagCombineInfo);
Gabor Greif1c80d112008-08-28 21:40:38 +00005168 if (!Result.getNode())
Scott Michel502151f2008-03-10 15:42:14 +00005169 Result=DAG.getSetCC(TLI.getSetCCResultType(LHSHi), LHSHi, RHSHi,
Nate Begeman8bb3cb32008-03-14 00:53:31 +00005170 ISD::SETEQ);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005171 Result = LegalizeOp(DAG.getNode(ISD::SELECT, Tmp1.getValueType(),
5172 Result, Tmp1, Tmp2));
5173 Tmp1 = Result;
Dan Gohman8181bd12008-07-27 21:46:04 +00005174 Tmp2 = SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005175 }
5176 }
5177 }
5178 }
5179 LHS = Tmp1;
5180 RHS = Tmp2;
5181}
5182
Evan Cheng71343822008-10-15 02:05:31 +00005183/// LegalizeSetCCCondCode - Legalize a SETCC with given LHS and RHS and
5184/// condition code CC on the current target. This routine assumes LHS and rHS
5185/// have already been legalized by LegalizeSetCCOperands. It expands SETCC with
5186/// illegal condition code into AND / OR of multiple SETCC values.
5187void SelectionDAGLegalize::LegalizeSetCCCondCode(MVT VT,
5188 SDValue &LHS, SDValue &RHS,
5189 SDValue &CC) {
5190 MVT OpVT = LHS.getValueType();
5191 ISD::CondCode CCCode = cast<CondCodeSDNode>(CC)->get();
5192 switch (TLI.getCondCodeAction(CCCode, OpVT)) {
5193 default: assert(0 && "Unknown condition code action!");
5194 case TargetLowering::Legal:
5195 // Nothing to do.
5196 break;
5197 case TargetLowering::Expand: {
5198 ISD::CondCode CC1 = ISD::SETCC_INVALID, CC2 = ISD::SETCC_INVALID;
5199 unsigned Opc = 0;
5200 switch (CCCode) {
5201 default: assert(0 && "Don't know how to expand this condition!"); abort();
Dan Gohman2b5b9ca2008-10-21 03:12:54 +00005202 case ISD::SETOEQ: CC1 = ISD::SETEQ; CC2 = ISD::SETO; Opc = ISD::AND; break;
5203 case ISD::SETOGT: CC1 = ISD::SETGT; CC2 = ISD::SETO; Opc = ISD::AND; break;
5204 case ISD::SETOGE: CC1 = ISD::SETGE; CC2 = ISD::SETO; Opc = ISD::AND; break;
5205 case ISD::SETOLT: CC1 = ISD::SETLT; CC2 = ISD::SETO; Opc = ISD::AND; break;
5206 case ISD::SETOLE: CC1 = ISD::SETLE; CC2 = ISD::SETO; Opc = ISD::AND; break;
5207 case ISD::SETONE: CC1 = ISD::SETNE; CC2 = ISD::SETO; Opc = ISD::AND; break;
5208 case ISD::SETUEQ: CC1 = ISD::SETEQ; CC2 = ISD::SETUO; Opc = ISD::OR; break;
5209 case ISD::SETUGT: CC1 = ISD::SETGT; CC2 = ISD::SETUO; Opc = ISD::OR; break;
5210 case ISD::SETUGE: CC1 = ISD::SETGE; CC2 = ISD::SETUO; Opc = ISD::OR; break;
5211 case ISD::SETULT: CC1 = ISD::SETLT; CC2 = ISD::SETUO; Opc = ISD::OR; break;
5212 case ISD::SETULE: CC1 = ISD::SETLE; CC2 = ISD::SETUO; Opc = ISD::OR; break;
5213 case ISD::SETUNE: CC1 = ISD::SETNE; CC2 = ISD::SETUO; Opc = ISD::OR; break;
Evan Cheng71343822008-10-15 02:05:31 +00005214 // FIXME: Implement more expansions.
5215 }
5216
5217 SDValue SetCC1 = DAG.getSetCC(VT, LHS, RHS, CC1);
5218 SDValue SetCC2 = DAG.getSetCC(VT, LHS, RHS, CC2);
5219 LHS = DAG.getNode(Opc, VT, SetCC1, SetCC2);
5220 RHS = SDValue();
5221 CC = SDValue();
5222 break;
5223 }
5224 }
5225}
5226
Chris Lattnerb7d0aaa2008-01-16 07:45:30 +00005227/// EmitStackConvert - Emit a store/load combination to the stack. This stores
5228/// SrcOp to a stack slot of type SlotVT, truncating it if needed. It then does
5229/// a load from the stack slot to DestVT, extending it if needed.
5230/// The resultant code need not be legal.
Dan Gohman8181bd12008-07-27 21:46:04 +00005231SDValue SelectionDAGLegalize::EmitStackConvert(SDValue SrcOp,
5232 MVT SlotVT,
5233 MVT DestVT) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005234 // Create the stack frame object.
Mon P Wang55854cc2008-07-05 20:40:31 +00005235 unsigned SrcAlign = TLI.getTargetData()->getPrefTypeAlignment(
5236 SrcOp.getValueType().getTypeForMVT());
Dan Gohman8181bd12008-07-27 21:46:04 +00005237 SDValue FIPtr = DAG.CreateStackTemporary(SlotVT, SrcAlign);
Mon P Wang55854cc2008-07-05 20:40:31 +00005238
Dan Gohman20e37962008-02-11 18:58:42 +00005239 FrameIndexSDNode *StackPtrFI = cast<FrameIndexSDNode>(FIPtr);
Dan Gohman12a9c082008-02-06 22:27:42 +00005240 int SPFI = StackPtrFI->getIndex();
Mon P Wang55854cc2008-07-05 20:40:31 +00005241
Duncan Sands92c43912008-06-06 12:08:01 +00005242 unsigned SrcSize = SrcOp.getValueType().getSizeInBits();
5243 unsigned SlotSize = SlotVT.getSizeInBits();
5244 unsigned DestSize = DestVT.getSizeInBits();
Mon P Wang55854cc2008-07-05 20:40:31 +00005245 unsigned DestAlign = TLI.getTargetData()->getPrefTypeAlignment(
5246 DestVT.getTypeForMVT());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005247
Chris Lattnerb7d0aaa2008-01-16 07:45:30 +00005248 // Emit a store to the stack slot. Use a truncstore if the input value is
5249 // later than DestVT.
Dan Gohman8181bd12008-07-27 21:46:04 +00005250 SDValue Store;
Mon P Wang55854cc2008-07-05 20:40:31 +00005251
Chris Lattnerb7d0aaa2008-01-16 07:45:30 +00005252 if (SrcSize > SlotSize)
Dan Gohman12a9c082008-02-06 22:27:42 +00005253 Store = DAG.getTruncStore(DAG.getEntryNode(), SrcOp, FIPtr,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00005254 PseudoSourceValue::getFixedStack(SPFI), 0,
5255 SlotVT, false, SrcAlign);
Chris Lattnerb7d0aaa2008-01-16 07:45:30 +00005256 else {
5257 assert(SrcSize == SlotSize && "Invalid store");
Dan Gohman12a9c082008-02-06 22:27:42 +00005258 Store = DAG.getStore(DAG.getEntryNode(), SrcOp, FIPtr,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00005259 PseudoSourceValue::getFixedStack(SPFI), 0,
Mon P Wang55854cc2008-07-05 20:40:31 +00005260 false, SrcAlign);
Chris Lattnerb7d0aaa2008-01-16 07:45:30 +00005261 }
5262
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005263 // Result is a load from the stack slot.
Chris Lattnerb7d0aaa2008-01-16 07:45:30 +00005264 if (SlotSize == DestSize)
Mon P Wang55854cc2008-07-05 20:40:31 +00005265 return DAG.getLoad(DestVT, Store, FIPtr, NULL, 0, false, DestAlign);
Chris Lattnerb7d0aaa2008-01-16 07:45:30 +00005266
5267 assert(SlotSize < DestSize && "Unknown extension!");
Mon P Wang55854cc2008-07-05 20:40:31 +00005268 return DAG.getExtLoad(ISD::EXTLOAD, DestVT, Store, FIPtr, NULL, 0, SlotVT,
5269 false, DestAlign);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005270}
5271
Dan Gohman8181bd12008-07-27 21:46:04 +00005272SDValue SelectionDAGLegalize::ExpandSCALAR_TO_VECTOR(SDNode *Node) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005273 // Create a vector sized/aligned stack slot, store the value to element #0,
5274 // then load the whole vector back out.
Dan Gohman8181bd12008-07-27 21:46:04 +00005275 SDValue StackPtr = DAG.CreateStackTemporary(Node->getValueType(0));
Dan Gohman12a9c082008-02-06 22:27:42 +00005276
Dan Gohman20e37962008-02-11 18:58:42 +00005277 FrameIndexSDNode *StackPtrFI = cast<FrameIndexSDNode>(StackPtr);
Dan Gohman12a9c082008-02-06 22:27:42 +00005278 int SPFI = StackPtrFI->getIndex();
5279
Dan Gohman8181bd12008-07-27 21:46:04 +00005280 SDValue Ch = DAG.getStore(DAG.getEntryNode(), Node->getOperand(0), StackPtr,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00005281 PseudoSourceValue::getFixedStack(SPFI), 0);
Dan Gohman12a9c082008-02-06 22:27:42 +00005282 return DAG.getLoad(Node->getValueType(0), Ch, StackPtr,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00005283 PseudoSourceValue::getFixedStack(SPFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005284}
5285
5286
5287/// ExpandBUILD_VECTOR - Expand a BUILD_VECTOR node on targets that don't
5288/// support the operation, but do support the resultant vector type.
Dan Gohman8181bd12008-07-27 21:46:04 +00005289SDValue SelectionDAGLegalize::ExpandBUILD_VECTOR(SDNode *Node) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005290
5291 // If the only non-undef value is the low element, turn this into a
5292 // SCALAR_TO_VECTOR node. If this is { X, X, X, X }, determine X.
5293 unsigned NumElems = Node->getNumOperands();
5294 bool isOnlyLowElement = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005295 SDValue SplatValue = Node->getOperand(0);
Chris Lattnerd8cee732008-03-09 00:29:42 +00005296
Dan Gohman8181bd12008-07-27 21:46:04 +00005297 // FIXME: it would be far nicer to change this into map<SDValue,uint64_t>
Chris Lattnerd8cee732008-03-09 00:29:42 +00005298 // and use a bitmask instead of a list of elements.
Dan Gohman8181bd12008-07-27 21:46:04 +00005299 std::map<SDValue, std::vector<unsigned> > Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005300 Values[SplatValue].push_back(0);
5301 bool isConstant = true;
5302 if (!isa<ConstantFPSDNode>(SplatValue) && !isa<ConstantSDNode>(SplatValue) &&
5303 SplatValue.getOpcode() != ISD::UNDEF)
5304 isConstant = false;
5305
5306 for (unsigned i = 1; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005307 SDValue V = Node->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005308 Values[V].push_back(i);
5309 if (V.getOpcode() != ISD::UNDEF)
5310 isOnlyLowElement = false;
5311 if (SplatValue != V)
Dan Gohman8181bd12008-07-27 21:46:04 +00005312 SplatValue = SDValue(0,0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005313
5314 // If this isn't a constant element or an undef, we can't use a constant
5315 // pool load.
5316 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V) &&
5317 V.getOpcode() != ISD::UNDEF)
5318 isConstant = false;
5319 }
5320
5321 if (isOnlyLowElement) {
5322 // If the low element is an undef too, then this whole things is an undef.
5323 if (Node->getOperand(0).getOpcode() == ISD::UNDEF)
5324 return DAG.getNode(ISD::UNDEF, Node->getValueType(0));
5325 // Otherwise, turn this into a scalar_to_vector node.
5326 return DAG.getNode(ISD::SCALAR_TO_VECTOR, Node->getValueType(0),
5327 Node->getOperand(0));
5328 }
5329
5330 // If all elements are constants, create a load from the constant pool.
5331 if (isConstant) {
Duncan Sands92c43912008-06-06 12:08:01 +00005332 MVT VT = Node->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005333 std::vector<Constant*> CV;
5334 for (unsigned i = 0, e = NumElems; i != e; ++i) {
5335 if (ConstantFPSDNode *V =
5336 dyn_cast<ConstantFPSDNode>(Node->getOperand(i))) {
Dan Gohmanc1f3a072008-09-12 18:08:03 +00005337 CV.push_back(const_cast<ConstantFP *>(V->getConstantFPValue()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005338 } else if (ConstantSDNode *V =
Chris Lattner5e0610f2008-04-20 00:41:09 +00005339 dyn_cast<ConstantSDNode>(Node->getOperand(i))) {
Dan Gohmanc1f3a072008-09-12 18:08:03 +00005340 CV.push_back(const_cast<ConstantInt *>(V->getConstantIntValue()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005341 } else {
5342 assert(Node->getOperand(i).getOpcode() == ISD::UNDEF);
Chris Lattner5e0610f2008-04-20 00:41:09 +00005343 const Type *OpNTy =
Duncan Sands92c43912008-06-06 12:08:01 +00005344 Node->getOperand(0).getValueType().getTypeForMVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005345 CV.push_back(UndefValue::get(OpNTy));
5346 }
5347 }
5348 Constant *CP = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00005349 SDValue CPIdx = DAG.getConstantPool(CP, TLI.getPointerTy());
Dan Gohman04637d12008-09-16 22:05:41 +00005350 unsigned Alignment = 1 << cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dan Gohman12a9c082008-02-06 22:27:42 +00005351 return DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohman04637d12008-09-16 22:05:41 +00005352 PseudoSourceValue::getConstantPool(), 0,
5353 false, Alignment);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005354 }
5355
Gabor Greif1c80d112008-08-28 21:40:38 +00005356 if (SplatValue.getNode()) { // Splat of one value?
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005357 // Build the shuffle constant vector: <0, 0, 0, 0>
Duncan Sands92c43912008-06-06 12:08:01 +00005358 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman8181bd12008-07-27 21:46:04 +00005359 SDValue Zero = DAG.getConstant(0, MaskVT.getVectorElementType());
5360 std::vector<SDValue> ZeroVec(NumElems, Zero);
5361 SDValue SplatMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005362 &ZeroVec[0], ZeroVec.size());
5363
5364 // If the target supports VECTOR_SHUFFLE and this shuffle mask, use it.
5365 if (isShuffleLegal(Node->getValueType(0), SplatMask)) {
5366 // Get the splatted value into the low element of a vector register.
Dan Gohman8181bd12008-07-27 21:46:04 +00005367 SDValue LowValVec =
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005368 DAG.getNode(ISD::SCALAR_TO_VECTOR, Node->getValueType(0), SplatValue);
5369
5370 // Return shuffle(LowValVec, undef, <0,0,0,0>)
5371 return DAG.getNode(ISD::VECTOR_SHUFFLE, Node->getValueType(0), LowValVec,
5372 DAG.getNode(ISD::UNDEF, Node->getValueType(0)),
5373 SplatMask);
5374 }
5375 }
5376
5377 // If there are only two unique elements, we may be able to turn this into a
5378 // vector shuffle.
5379 if (Values.size() == 2) {
Chris Lattnerd8cee732008-03-09 00:29:42 +00005380 // Get the two values in deterministic order.
Dan Gohman8181bd12008-07-27 21:46:04 +00005381 SDValue Val1 = Node->getOperand(1);
5382 SDValue Val2;
5383 std::map<SDValue, std::vector<unsigned> >::iterator MI = Values.begin();
Chris Lattnerd8cee732008-03-09 00:29:42 +00005384 if (MI->first != Val1)
5385 Val2 = MI->first;
5386 else
5387 Val2 = (++MI)->first;
5388
5389 // If Val1 is an undef, make sure end ends up as Val2, to ensure that our
5390 // vector shuffle has the undef vector on the RHS.
5391 if (Val1.getOpcode() == ISD::UNDEF)
5392 std::swap(Val1, Val2);
5393
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005394 // Build the shuffle constant vector: e.g. <0, 4, 0, 4>
Duncan Sands92c43912008-06-06 12:08:01 +00005395 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
5396 MVT MaskEltVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005397 std::vector<SDValue> MaskVec(NumElems);
Chris Lattnerd8cee732008-03-09 00:29:42 +00005398
5399 // Set elements of the shuffle mask for Val1.
5400 std::vector<unsigned> &Val1Elts = Values[Val1];
5401 for (unsigned i = 0, e = Val1Elts.size(); i != e; ++i)
5402 MaskVec[Val1Elts[i]] = DAG.getConstant(0, MaskEltVT);
5403
5404 // Set elements of the shuffle mask for Val2.
5405 std::vector<unsigned> &Val2Elts = Values[Val2];
5406 for (unsigned i = 0, e = Val2Elts.size(); i != e; ++i)
5407 if (Val2.getOpcode() != ISD::UNDEF)
5408 MaskVec[Val2Elts[i]] = DAG.getConstant(NumElems, MaskEltVT);
5409 else
5410 MaskVec[Val2Elts[i]] = DAG.getNode(ISD::UNDEF, MaskEltVT);
5411
Dan Gohman8181bd12008-07-27 21:46:04 +00005412 SDValue ShuffleMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005413 &MaskVec[0], MaskVec.size());
5414
Chris Lattnerd8cee732008-03-09 00:29:42 +00005415 // If the target supports SCALAR_TO_VECTOR and this shuffle mask, use it.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005416 if (TLI.isOperationLegal(ISD::SCALAR_TO_VECTOR, Node->getValueType(0)) &&
5417 isShuffleLegal(Node->getValueType(0), ShuffleMask)) {
Chris Lattnerd8cee732008-03-09 00:29:42 +00005418 Val1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, Node->getValueType(0), Val1);
5419 Val2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, Node->getValueType(0), Val2);
Dan Gohman8181bd12008-07-27 21:46:04 +00005420 SDValue Ops[] = { Val1, Val2, ShuffleMask };
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005421
5422 // Return shuffle(LoValVec, HiValVec, <0,1,0,1>)
Chris Lattnerd8cee732008-03-09 00:29:42 +00005423 return DAG.getNode(ISD::VECTOR_SHUFFLE, Node->getValueType(0), Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005424 }
5425 }
5426
5427 // Otherwise, we can't handle this case efficiently. Allocate a sufficiently
5428 // aligned object on the stack, store each element into it, then load
5429 // the result as a vector.
Duncan Sands92c43912008-06-06 12:08:01 +00005430 MVT VT = Node->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005431 // Create the stack frame object.
Dan Gohman8181bd12008-07-27 21:46:04 +00005432 SDValue FIPtr = DAG.CreateStackTemporary(VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005433
5434 // Emit a store of each element to the stack slot.
Dan Gohman8181bd12008-07-27 21:46:04 +00005435 SmallVector<SDValue, 8> Stores;
Duncan Sands92c43912008-06-06 12:08:01 +00005436 unsigned TypeByteSize = Node->getOperand(0).getValueType().getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005437 // Store (in the right endianness) the elements to memory.
5438 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
5439 // Ignore undef elements.
5440 if (Node->getOperand(i).getOpcode() == ISD::UNDEF) continue;
5441
5442 unsigned Offset = TypeByteSize*i;
5443
Dan Gohman8181bd12008-07-27 21:46:04 +00005444 SDValue Idx = DAG.getConstant(Offset, FIPtr.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005445 Idx = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr, Idx);
5446
5447 Stores.push_back(DAG.getStore(DAG.getEntryNode(), Node->getOperand(i), Idx,
5448 NULL, 0));
5449 }
5450
Dan Gohman8181bd12008-07-27 21:46:04 +00005451 SDValue StoreChain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005452 if (!Stores.empty()) // Not all undef elements?
5453 StoreChain = DAG.getNode(ISD::TokenFactor, MVT::Other,
5454 &Stores[0], Stores.size());
5455 else
5456 StoreChain = DAG.getEntryNode();
5457
5458 // Result is a load from the stack slot.
5459 return DAG.getLoad(VT, StoreChain, FIPtr, NULL, 0);
5460}
5461
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005462void SelectionDAGLegalize::ExpandShiftParts(unsigned NodeOp,
Dan Gohman8181bd12008-07-27 21:46:04 +00005463 SDValue Op, SDValue Amt,
5464 SDValue &Lo, SDValue &Hi) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005465 // Expand the subcomponents.
Dan Gohman8181bd12008-07-27 21:46:04 +00005466 SDValue LHSL, LHSH;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005467 ExpandOp(Op, LHSL, LHSH);
5468
Dan Gohman8181bd12008-07-27 21:46:04 +00005469 SDValue Ops[] = { LHSL, LHSH, Amt };
Duncan Sands92c43912008-06-06 12:08:01 +00005470 MVT VT = LHSL.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005471 Lo = DAG.getNode(NodeOp, DAG.getNodeValueTypes(VT, VT), 2, Ops, 3);
5472 Hi = Lo.getValue(1);
5473}
5474
5475
5476/// ExpandShift - Try to find a clever way to expand this shift operation out to
5477/// smaller elements. If we can't find a way that is more efficient than a
5478/// libcall on this target, return false. Otherwise, return true with the
5479/// low-parts expanded into Lo and Hi.
Dan Gohman8181bd12008-07-27 21:46:04 +00005480bool SelectionDAGLegalize::ExpandShift(unsigned Opc, SDValue Op,SDValue Amt,
5481 SDValue &Lo, SDValue &Hi) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005482 assert((Opc == ISD::SHL || Opc == ISD::SRA || Opc == ISD::SRL) &&
5483 "This is not a shift!");
5484
Duncan Sands92c43912008-06-06 12:08:01 +00005485 MVT NVT = TLI.getTypeToTransformTo(Op.getValueType());
Dan Gohman8181bd12008-07-27 21:46:04 +00005486 SDValue ShAmt = LegalizeOp(Amt);
Duncan Sands92c43912008-06-06 12:08:01 +00005487 MVT ShTy = ShAmt.getValueType();
5488 unsigned ShBits = ShTy.getSizeInBits();
5489 unsigned VTBits = Op.getValueType().getSizeInBits();
5490 unsigned NVTBits = NVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005491
Chris Lattner8c931452007-10-14 20:35:12 +00005492 // Handle the case when Amt is an immediate.
Gabor Greif1c80d112008-08-28 21:40:38 +00005493 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Amt.getNode())) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005494 unsigned Cst = CN->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005495 // Expand the incoming operand to be shifted, so that we have its parts
Dan Gohman8181bd12008-07-27 21:46:04 +00005496 SDValue InL, InH;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005497 ExpandOp(Op, InL, InH);
5498 switch(Opc) {
5499 case ISD::SHL:
5500 if (Cst > VTBits) {
5501 Lo = DAG.getConstant(0, NVT);
5502 Hi = DAG.getConstant(0, NVT);
5503 } else if (Cst > NVTBits) {
5504 Lo = DAG.getConstant(0, NVT);
5505 Hi = DAG.getNode(ISD::SHL, NVT, InL, DAG.getConstant(Cst-NVTBits,ShTy));
5506 } else if (Cst == NVTBits) {
5507 Lo = DAG.getConstant(0, NVT);
5508 Hi = InL;
5509 } else {
5510 Lo = DAG.getNode(ISD::SHL, NVT, InL, DAG.getConstant(Cst, ShTy));
5511 Hi = DAG.getNode(ISD::OR, NVT,
5512 DAG.getNode(ISD::SHL, NVT, InH, DAG.getConstant(Cst, ShTy)),
5513 DAG.getNode(ISD::SRL, NVT, InL, DAG.getConstant(NVTBits-Cst, ShTy)));
5514 }
5515 return true;
5516 case ISD::SRL:
5517 if (Cst > VTBits) {
5518 Lo = DAG.getConstant(0, NVT);
5519 Hi = DAG.getConstant(0, NVT);
5520 } else if (Cst > NVTBits) {
5521 Lo = DAG.getNode(ISD::SRL, NVT, InH, DAG.getConstant(Cst-NVTBits,ShTy));
5522 Hi = DAG.getConstant(0, NVT);
5523 } else if (Cst == NVTBits) {
5524 Lo = InH;
5525 Hi = DAG.getConstant(0, NVT);
5526 } else {
5527 Lo = DAG.getNode(ISD::OR, NVT,
5528 DAG.getNode(ISD::SRL, NVT, InL, DAG.getConstant(Cst, ShTy)),
5529 DAG.getNode(ISD::SHL, NVT, InH, DAG.getConstant(NVTBits-Cst, ShTy)));
5530 Hi = DAG.getNode(ISD::SRL, NVT, InH, DAG.getConstant(Cst, ShTy));
5531 }
5532 return true;
5533 case ISD::SRA:
5534 if (Cst > VTBits) {
5535 Hi = Lo = DAG.getNode(ISD::SRA, NVT, InH,
5536 DAG.getConstant(NVTBits-1, ShTy));
5537 } else if (Cst > NVTBits) {
5538 Lo = DAG.getNode(ISD::SRA, NVT, InH,
5539 DAG.getConstant(Cst-NVTBits, ShTy));
5540 Hi = DAG.getNode(ISD::SRA, NVT, InH,
5541 DAG.getConstant(NVTBits-1, ShTy));
5542 } else if (Cst == NVTBits) {
5543 Lo = InH;
5544 Hi = DAG.getNode(ISD::SRA, NVT, InH,
5545 DAG.getConstant(NVTBits-1, ShTy));
5546 } else {
5547 Lo = DAG.getNode(ISD::OR, NVT,
5548 DAG.getNode(ISD::SRL, NVT, InL, DAG.getConstant(Cst, ShTy)),
5549 DAG.getNode(ISD::SHL, NVT, InH, DAG.getConstant(NVTBits-Cst, ShTy)));
5550 Hi = DAG.getNode(ISD::SRA, NVT, InH, DAG.getConstant(Cst, ShTy));
5551 }
5552 return true;
5553 }
5554 }
5555
5556 // Okay, the shift amount isn't constant. However, if we can tell that it is
5557 // >= 32 or < 32, we can still simplify it, without knowing the actual value.
Dan Gohmanece0a882008-02-20 16:57:27 +00005558 APInt Mask = APInt::getHighBitsSet(ShBits, ShBits - Log2_32(NVTBits));
5559 APInt KnownZero, KnownOne;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005560 DAG.ComputeMaskedBits(Amt, Mask, KnownZero, KnownOne);
5561
Dan Gohmaneb3f1172008-02-22 01:12:31 +00005562 // If we know that if any of the high bits of the shift amount are one, then
5563 // we can do this as a couple of simple shifts.
Dan Gohmanece0a882008-02-20 16:57:27 +00005564 if (KnownOne.intersects(Mask)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005565 // Mask out the high bit, which we know is set.
5566 Amt = DAG.getNode(ISD::AND, Amt.getValueType(), Amt,
Dan Gohmanece0a882008-02-20 16:57:27 +00005567 DAG.getConstant(~Mask, Amt.getValueType()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005568
5569 // Expand the incoming operand to be shifted, so that we have its parts
Dan Gohman8181bd12008-07-27 21:46:04 +00005570 SDValue InL, InH;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005571 ExpandOp(Op, InL, InH);
5572 switch(Opc) {
5573 case ISD::SHL:
5574 Lo = DAG.getConstant(0, NVT); // Low part is zero.
5575 Hi = DAG.getNode(ISD::SHL, NVT, InL, Amt); // High part from Lo part.
5576 return true;
5577 case ISD::SRL:
5578 Hi = DAG.getConstant(0, NVT); // Hi part is zero.
5579 Lo = DAG.getNode(ISD::SRL, NVT, InH, Amt); // Lo part from Hi part.
5580 return true;
5581 case ISD::SRA:
5582 Hi = DAG.getNode(ISD::SRA, NVT, InH, // Sign extend high part.
5583 DAG.getConstant(NVTBits-1, Amt.getValueType()));
5584 Lo = DAG.getNode(ISD::SRA, NVT, InH, Amt); // Lo part from Hi part.
5585 return true;
5586 }
5587 }
5588
Dan Gohmaneb3f1172008-02-22 01:12:31 +00005589 // If we know that the high bits of the shift amount are all zero, then we can
5590 // do this as a couple of simple shifts.
5591 if ((KnownZero & Mask) == Mask) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005592 // Compute 32-amt.
Dan Gohman8181bd12008-07-27 21:46:04 +00005593 SDValue Amt2 = DAG.getNode(ISD::SUB, Amt.getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005594 DAG.getConstant(NVTBits, Amt.getValueType()),
5595 Amt);
5596
5597 // Expand the incoming operand to be shifted, so that we have its parts
Dan Gohman8181bd12008-07-27 21:46:04 +00005598 SDValue InL, InH;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005599 ExpandOp(Op, InL, InH);
5600 switch(Opc) {
5601 case ISD::SHL:
5602 Lo = DAG.getNode(ISD::SHL, NVT, InL, Amt);
5603 Hi = DAG.getNode(ISD::OR, NVT,
5604 DAG.getNode(ISD::SHL, NVT, InH, Amt),
5605 DAG.getNode(ISD::SRL, NVT, InL, Amt2));
5606 return true;
5607 case ISD::SRL:
5608 Hi = DAG.getNode(ISD::SRL, NVT, InH, Amt);
5609 Lo = DAG.getNode(ISD::OR, NVT,
5610 DAG.getNode(ISD::SRL, NVT, InL, Amt),
5611 DAG.getNode(ISD::SHL, NVT, InH, Amt2));
5612 return true;
5613 case ISD::SRA:
5614 Hi = DAG.getNode(ISD::SRA, NVT, InH, Amt);
5615 Lo = DAG.getNode(ISD::OR, NVT,
5616 DAG.getNode(ISD::SRL, NVT, InL, Amt),
5617 DAG.getNode(ISD::SHL, NVT, InH, Amt2));
5618 return true;
5619 }
5620 }
5621
5622 return false;
5623}
5624
5625
5626// ExpandLibCall - Expand a node into a call to a libcall. If the result value
5627// does not fit into a register, return the lo part and set the hi part to the
5628// by-reg argument. If it does fit into a single register, return the result
5629// and leave the Hi part unset.
Dan Gohman8181bd12008-07-27 21:46:04 +00005630SDValue SelectionDAGLegalize::ExpandLibCall(RTLIB::Libcall LC, SDNode *Node,
5631 bool isSigned, SDValue &Hi) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005632 assert(!IsLegalizingCall && "Cannot overlap legalization of calls!");
5633 // The input chain to this libcall is the entry node of the function.
5634 // Legalizing the call will automatically add the previous call to the
5635 // dependence.
Dan Gohman8181bd12008-07-27 21:46:04 +00005636 SDValue InChain = DAG.getEntryNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005637
5638 TargetLowering::ArgListTy Args;
5639 TargetLowering::ArgListEntry Entry;
5640 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +00005641 MVT ArgVT = Node->getOperand(i).getValueType();
5642 const Type *ArgTy = ArgVT.getTypeForMVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005643 Entry.Node = Node->getOperand(i); Entry.Ty = ArgTy;
5644 Entry.isSExt = isSigned;
Duncan Sandsead972e2008-02-14 17:28:50 +00005645 Entry.isZExt = !isSigned;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005646 Args.push_back(Entry);
5647 }
Bill Wendlingfef06052008-09-16 21:48:12 +00005648 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
Mon P Wang1448aad2008-10-30 08:01:45 +00005649 TLI.getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005650
5651 // Splice the libcall in wherever FindInputOutputChains tells us to.
Duncan Sands92c43912008-06-06 12:08:01 +00005652 const Type *RetTy = Node->getValueType(0).getTypeForMVT();
Dan Gohman8181bd12008-07-27 21:46:04 +00005653 std::pair<SDValue,SDValue> CallInfo =
Dale Johannesen67cc9b62008-09-26 19:31:26 +00005654 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
5655 CallingConv::C, false, Callee, Args, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005656
5657 // Legalize the call sequence, starting with the chain. This will advance
5658 // the LastCALLSEQ_END to the legalized version of the CALLSEQ_END node that
5659 // was added by LowerCallTo (guaranteeing proper serialization of calls).
5660 LegalizeOp(CallInfo.second);
Dan Gohman8181bd12008-07-27 21:46:04 +00005661 SDValue Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005662 switch (getTypeAction(CallInfo.first.getValueType())) {
5663 default: assert(0 && "Unknown thing");
5664 case Legal:
5665 Result = CallInfo.first;
5666 break;
5667 case Expand:
5668 ExpandOp(CallInfo.first, Result, Hi);
5669 break;
5670 }
5671 return Result;
5672}
5673
Dan Gohman29c3cef2008-08-14 20:04:46 +00005674/// LegalizeINT_TO_FP - Legalize a [US]INT_TO_FP operation.
5675///
5676SDValue SelectionDAGLegalize::
5677LegalizeINT_TO_FP(SDValue Result, bool isSigned, MVT DestTy, SDValue Op) {
5678 bool isCustom = false;
5679 SDValue Tmp1;
5680 switch (getTypeAction(Op.getValueType())) {
5681 case Legal:
5682 switch (TLI.getOperationAction(isSigned ? ISD::SINT_TO_FP : ISD::UINT_TO_FP,
5683 Op.getValueType())) {
5684 default: assert(0 && "Unknown operation action!");
5685 case TargetLowering::Custom:
5686 isCustom = true;
5687 // FALLTHROUGH
5688 case TargetLowering::Legal:
5689 Tmp1 = LegalizeOp(Op);
Gabor Greif1c80d112008-08-28 21:40:38 +00005690 if (Result.getNode())
Dan Gohman29c3cef2008-08-14 20:04:46 +00005691 Result = DAG.UpdateNodeOperands(Result, Tmp1);
5692 else
5693 Result = DAG.getNode(isSigned ? ISD::SINT_TO_FP : ISD::UINT_TO_FP,
5694 DestTy, Tmp1);
5695 if (isCustom) {
5696 Tmp1 = TLI.LowerOperation(Result, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00005697 if (Tmp1.getNode()) Result = Tmp1;
Dan Gohman29c3cef2008-08-14 20:04:46 +00005698 }
5699 break;
5700 case TargetLowering::Expand:
5701 Result = ExpandLegalINT_TO_FP(isSigned, LegalizeOp(Op), DestTy);
5702 break;
5703 case TargetLowering::Promote:
5704 Result = PromoteLegalINT_TO_FP(LegalizeOp(Op), DestTy, isSigned);
5705 break;
5706 }
5707 break;
5708 case Expand:
5709 Result = ExpandIntToFP(isSigned, DestTy, Op);
5710 break;
5711 case Promote:
5712 Tmp1 = PromoteOp(Op);
5713 if (isSigned) {
5714 Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, Tmp1.getValueType(),
5715 Tmp1, DAG.getValueType(Op.getValueType()));
5716 } else {
5717 Tmp1 = DAG.getZeroExtendInReg(Tmp1,
5718 Op.getValueType());
5719 }
Gabor Greif1c80d112008-08-28 21:40:38 +00005720 if (Result.getNode())
Dan Gohman29c3cef2008-08-14 20:04:46 +00005721 Result = DAG.UpdateNodeOperands(Result, Tmp1);
5722 else
5723 Result = DAG.getNode(isSigned ? ISD::SINT_TO_FP : ISD::UINT_TO_FP,
5724 DestTy, Tmp1);
5725 Result = LegalizeOp(Result); // The 'op' is not necessarily legal!
5726 break;
5727 }
5728 return Result;
5729}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005730
5731/// ExpandIntToFP - Expand a [US]INT_TO_FP operation.
5732///
Dan Gohman8181bd12008-07-27 21:46:04 +00005733SDValue SelectionDAGLegalize::
5734ExpandIntToFP(bool isSigned, MVT DestTy, SDValue Source) {
Duncan Sands92c43912008-06-06 12:08:01 +00005735 MVT SourceVT = Source.getValueType();
Dan Gohman8b232ff2008-03-11 01:59:03 +00005736 bool ExpandSource = getTypeAction(SourceVT) == Expand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005737
Dan Gohman29c3cef2008-08-14 20:04:46 +00005738 // Expand unsupported int-to-fp vector casts by unrolling them.
5739 if (DestTy.isVector()) {
5740 if (!ExpandSource)
5741 return LegalizeOp(UnrollVectorOp(Source));
5742 MVT DestEltTy = DestTy.getVectorElementType();
5743 if (DestTy.getVectorNumElements() == 1) {
5744 SDValue Scalar = ScalarizeVectorOp(Source);
5745 SDValue Result = LegalizeINT_TO_FP(SDValue(), isSigned,
5746 DestEltTy, Scalar);
5747 return DAG.getNode(ISD::BUILD_VECTOR, DestTy, Result);
5748 }
5749 SDValue Lo, Hi;
5750 SplitVectorOp(Source, Lo, Hi);
5751 MVT SplitDestTy = MVT::getVectorVT(DestEltTy,
5752 DestTy.getVectorNumElements() / 2);
5753 SDValue LoResult = LegalizeINT_TO_FP(SDValue(), isSigned, SplitDestTy, Lo);
5754 SDValue HiResult = LegalizeINT_TO_FP(SDValue(), isSigned, SplitDestTy, Hi);
Evan Chengd901b662008-10-13 18:46:18 +00005755 return LegalizeOp(DAG.getNode(ISD::CONCAT_VECTORS, DestTy, LoResult,
5756 HiResult));
Dan Gohman29c3cef2008-08-14 20:04:46 +00005757 }
5758
Evan Chengf99a7752008-04-01 02:18:22 +00005759 // Special case for i32 source to take advantage of UINTTOFP_I32_F32, etc.
5760 if (!isSigned && SourceVT != MVT::i32) {
Dan Gohmana193dba2008-03-05 02:07:31 +00005761 // The integer value loaded will be incorrectly if the 'sign bit' of the
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005762 // incoming integer is set. To handle this, we dynamically test to see if
5763 // it is set, and, if so, add a fudge factor.
Dan Gohman8181bd12008-07-27 21:46:04 +00005764 SDValue Hi;
Dan Gohman8b232ff2008-03-11 01:59:03 +00005765 if (ExpandSource) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005766 SDValue Lo;
Dan Gohman8b232ff2008-03-11 01:59:03 +00005767 ExpandOp(Source, Lo, Hi);
5768 Source = DAG.getNode(ISD::BUILD_PAIR, SourceVT, Lo, Hi);
5769 } else {
5770 // The comparison for the sign bit will use the entire operand.
5771 Hi = Source;
5772 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005773
Dale Johannesen96db7962008-11-04 20:52:49 +00005774 // Check to see if the target has a custom way to lower this. If so, use
5775 // it. (Note we've already expanded the operand in this case.)
Dale Johannesena359b8b2008-10-21 20:50:01 +00005776 switch (TLI.getOperationAction(ISD::UINT_TO_FP, SourceVT)) {
5777 default: assert(0 && "This action not implemented for this operation!");
5778 case TargetLowering::Legal:
5779 case TargetLowering::Expand:
5780 break; // This case is handled below.
5781 case TargetLowering::Custom: {
5782 SDValue NV = TLI.LowerOperation(DAG.getNode(ISD::UINT_TO_FP, DestTy,
5783 Source), DAG);
5784 if (NV.getNode())
5785 return LegalizeOp(NV);
5786 break; // The target decided this was legal after all
5787 }
5788 }
5789
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005790 // If this is unsigned, and not supported, first perform the conversion to
5791 // signed, then adjust the result if the sign bit is set.
Dan Gohman8181bd12008-07-27 21:46:04 +00005792 SDValue SignedConv = ExpandIntToFP(true, DestTy, Source);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005793
Dan Gohman8181bd12008-07-27 21:46:04 +00005794 SDValue SignSet = DAG.getSetCC(TLI.getSetCCResultType(Hi), Hi,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005795 DAG.getConstant(0, Hi.getValueType()),
5796 ISD::SETLT);
Dan Gohman8181bd12008-07-27 21:46:04 +00005797 SDValue Zero = DAG.getIntPtrConstant(0), Four = DAG.getIntPtrConstant(4);
5798 SDValue CstOffset = DAG.getNode(ISD::SELECT, Zero.getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005799 SignSet, Four, Zero);
5800 uint64_t FF = 0x5f800000ULL;
5801 if (TLI.isLittleEndian()) FF <<= 32;
Dan Gohmana193dba2008-03-05 02:07:31 +00005802 static Constant *FudgeFactor = ConstantInt::get(Type::Int64Ty, FF);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005803
Dan Gohman8181bd12008-07-27 21:46:04 +00005804 SDValue CPIdx = DAG.getConstantPool(FudgeFactor, TLI.getPointerTy());
Dan Gohman04637d12008-09-16 22:05:41 +00005805 unsigned Alignment = 1 << cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005806 CPIdx = DAG.getNode(ISD::ADD, TLI.getPointerTy(), CPIdx, CstOffset);
Dan Gohmandc5901a2008-09-22 22:40:08 +00005807 Alignment = std::min(Alignment, 4u);
Dan Gohman8181bd12008-07-27 21:46:04 +00005808 SDValue FudgeInReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005809 if (DestTy == MVT::f32)
Dan Gohman12a9c082008-02-06 22:27:42 +00005810 FudgeInReg = DAG.getLoad(MVT::f32, DAG.getEntryNode(), CPIdx,
Dan Gohman04637d12008-09-16 22:05:41 +00005811 PseudoSourceValue::getConstantPool(), 0,
5812 false, Alignment);
Duncan Sandsec142ee2008-06-08 20:54:56 +00005813 else if (DestTy.bitsGT(MVT::f32))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005814 // FIXME: Avoid the extend by construction the right constantpool?
Dale Johannesenb17a7a22007-09-16 16:51:49 +00005815 FudgeInReg = DAG.getExtLoad(ISD::EXTLOAD, DestTy, DAG.getEntryNode(),
Dan Gohman12a9c082008-02-06 22:27:42 +00005816 CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005817 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman04637d12008-09-16 22:05:41 +00005818 MVT::f32, false, Alignment);
Dale Johannesen2fc20782007-09-14 22:26:36 +00005819 else
5820 assert(0 && "Unexpected conversion");
5821
Duncan Sands92c43912008-06-06 12:08:01 +00005822 MVT SCVT = SignedConv.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005823 if (SCVT != DestTy) {
5824 // Destination type needs to be expanded as well. The FADD now we are
5825 // constructing will be expanded into a libcall.
Duncan Sands92c43912008-06-06 12:08:01 +00005826 if (SCVT.getSizeInBits() != DestTy.getSizeInBits()) {
5827 assert(SCVT.getSizeInBits() * 2 == DestTy.getSizeInBits());
Dan Gohmanc98645c2008-03-05 01:08:17 +00005828 SignedConv = DAG.getNode(ISD::BUILD_PAIR, DestTy,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005829 SignedConv, SignedConv.getValue(1));
5830 }
5831 SignedConv = DAG.getNode(ISD::BIT_CONVERT, DestTy, SignedConv);
5832 }
5833 return DAG.getNode(ISD::FADD, DestTy, SignedConv, FudgeInReg);
5834 }
5835
5836 // Check to see if the target has a custom way to lower this. If so, use it.
Dan Gohmanc98645c2008-03-05 01:08:17 +00005837 switch (TLI.getOperationAction(ISD::SINT_TO_FP, SourceVT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005838 default: assert(0 && "This action not implemented for this operation!");
5839 case TargetLowering::Legal:
5840 case TargetLowering::Expand:
5841 break; // This case is handled below.
5842 case TargetLowering::Custom: {
Dan Gohman8181bd12008-07-27 21:46:04 +00005843 SDValue NV = TLI.LowerOperation(DAG.getNode(ISD::SINT_TO_FP, DestTy,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005844 Source), DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00005845 if (NV.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005846 return LegalizeOp(NV);
5847 break; // The target decided this was legal after all
5848 }
5849 }
5850
5851 // Expand the source, then glue it back together for the call. We must expand
5852 // the source in case it is shared (this pass of legalize must traverse it).
Dan Gohman8b232ff2008-03-11 01:59:03 +00005853 if (ExpandSource) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005854 SDValue SrcLo, SrcHi;
Dan Gohman8b232ff2008-03-11 01:59:03 +00005855 ExpandOp(Source, SrcLo, SrcHi);
5856 Source = DAG.getNode(ISD::BUILD_PAIR, SourceVT, SrcLo, SrcHi);
5857 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005858
Duncan Sandsf68dffb2008-07-17 02:36:29 +00005859 RTLIB::Libcall LC = isSigned ?
5860 RTLIB::getSINTTOFP(SourceVT, DestTy) :
5861 RTLIB::getUINTTOFP(SourceVT, DestTy);
5862 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unknown int value type");
5863
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005864 Source = DAG.getNode(ISD::SINT_TO_FP, DestTy, Source);
Dan Gohman8181bd12008-07-27 21:46:04 +00005865 SDValue HiPart;
Gabor Greif1c80d112008-08-28 21:40:38 +00005866 SDValue Result = ExpandLibCall(LC, Source.getNode(), isSigned, HiPart);
5867 if (Result.getValueType() != DestTy && HiPart.getNode())
Dan Gohmanec51f642008-03-10 23:03:31 +00005868 Result = DAG.getNode(ISD::BUILD_PAIR, DestTy, Result, HiPart);
5869 return Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005870}
5871
5872/// ExpandLegalINT_TO_FP - This function is responsible for legalizing a
5873/// INT_TO_FP operation of the specified operand when the target requests that
5874/// we expand it. At this point, we know that the result and operand types are
5875/// legal for the target.
Dan Gohman8181bd12008-07-27 21:46:04 +00005876SDValue SelectionDAGLegalize::ExpandLegalINT_TO_FP(bool isSigned,
5877 SDValue Op0,
5878 MVT DestVT) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005879 if (Op0.getValueType() == MVT::i32) {
5880 // simple 32-bit [signed|unsigned] integer to float/double expansion
5881
Chris Lattner0aeb1d02008-01-16 07:03:22 +00005882 // Get the stack frame index of a 8 byte buffer.
Dan Gohman8181bd12008-07-27 21:46:04 +00005883 SDValue StackSlot = DAG.CreateStackTemporary(MVT::f64);
Chris Lattner0aeb1d02008-01-16 07:03:22 +00005884
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005885 // word offset constant for Hi/Lo address computation
Dan Gohman8181bd12008-07-27 21:46:04 +00005886 SDValue WordOff = DAG.getConstant(sizeof(int), TLI.getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005887 // set up Hi and Lo (into buffer) address based on endian
Dan Gohman8181bd12008-07-27 21:46:04 +00005888 SDValue Hi = StackSlot;
5889 SDValue Lo = DAG.getNode(ISD::ADD, TLI.getPointerTy(), StackSlot,WordOff);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005890 if (TLI.isLittleEndian())
5891 std::swap(Hi, Lo);
5892
5893 // if signed map to unsigned space
Dan Gohman8181bd12008-07-27 21:46:04 +00005894 SDValue Op0Mapped;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005895 if (isSigned) {
5896 // constant used to invert sign bit (signed to unsigned mapping)
Dan Gohman8181bd12008-07-27 21:46:04 +00005897 SDValue SignBit = DAG.getConstant(0x80000000u, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005898 Op0Mapped = DAG.getNode(ISD::XOR, MVT::i32, Op0, SignBit);
5899 } else {
5900 Op0Mapped = Op0;
5901 }
5902 // store the lo of the constructed double - based on integer input
Dan Gohman8181bd12008-07-27 21:46:04 +00005903 SDValue Store1 = DAG.getStore(DAG.getEntryNode(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005904 Op0Mapped, Lo, NULL, 0);
5905 // initial hi portion of constructed double
Dan Gohman8181bd12008-07-27 21:46:04 +00005906 SDValue InitialHi = DAG.getConstant(0x43300000u, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005907 // store the hi of the constructed double - biased exponent
Dan Gohman8181bd12008-07-27 21:46:04 +00005908 SDValue Store2=DAG.getStore(Store1, InitialHi, Hi, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005909 // load the constructed double
Dan Gohman8181bd12008-07-27 21:46:04 +00005910 SDValue Load = DAG.getLoad(MVT::f64, Store2, StackSlot, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005911 // FP constant to bias correct the final result
Dan Gohman8181bd12008-07-27 21:46:04 +00005912 SDValue Bias = DAG.getConstantFP(isSigned ?
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005913 BitsToDouble(0x4330000080000000ULL)
5914 : BitsToDouble(0x4330000000000000ULL),
5915 MVT::f64);
5916 // subtract the bias
Dan Gohman8181bd12008-07-27 21:46:04 +00005917 SDValue Sub = DAG.getNode(ISD::FSUB, MVT::f64, Load, Bias);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005918 // final result
Dan Gohman8181bd12008-07-27 21:46:04 +00005919 SDValue Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005920 // handle final rounding
5921 if (DestVT == MVT::f64) {
5922 // do nothing
5923 Result = Sub;
Duncan Sandsec142ee2008-06-08 20:54:56 +00005924 } else if (DestVT.bitsLT(MVT::f64)) {
Chris Lattner5872a362008-01-17 07:00:52 +00005925 Result = DAG.getNode(ISD::FP_ROUND, DestVT, Sub,
5926 DAG.getIntPtrConstant(0));
Duncan Sandsec142ee2008-06-08 20:54:56 +00005927 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenb17a7a22007-09-16 16:51:49 +00005928 Result = DAG.getNode(ISD::FP_EXTEND, DestVT, Sub);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005929 }
5930 return Result;
5931 }
5932 assert(!isSigned && "Legalize cannot Expand SINT_TO_FP for i64 yet");
Dan Gohman8181bd12008-07-27 21:46:04 +00005933 SDValue Tmp1 = DAG.getNode(ISD::SINT_TO_FP, DestVT, Op0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005934
Dan Gohman8181bd12008-07-27 21:46:04 +00005935 SDValue SignSet = DAG.getSetCC(TLI.getSetCCResultType(Op0), Op0,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005936 DAG.getConstant(0, Op0.getValueType()),
5937 ISD::SETLT);
Dan Gohman8181bd12008-07-27 21:46:04 +00005938 SDValue Zero = DAG.getIntPtrConstant(0), Four = DAG.getIntPtrConstant(4);
5939 SDValue CstOffset = DAG.getNode(ISD::SELECT, Zero.getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005940 SignSet, Four, Zero);
5941
5942 // If the sign bit of the integer is set, the large number will be treated
5943 // as a negative number. To counteract this, the dynamic code adds an
5944 // offset depending on the data type.
5945 uint64_t FF;
Duncan Sands92c43912008-06-06 12:08:01 +00005946 switch (Op0.getValueType().getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005947 default: assert(0 && "Unsupported integer type!");
5948 case MVT::i8 : FF = 0x43800000ULL; break; // 2^8 (as a float)
5949 case MVT::i16: FF = 0x47800000ULL; break; // 2^16 (as a float)
5950 case MVT::i32: FF = 0x4F800000ULL; break; // 2^32 (as a float)
5951 case MVT::i64: FF = 0x5F800000ULL; break; // 2^64 (as a float)
5952 }
5953 if (TLI.isLittleEndian()) FF <<= 32;
5954 static Constant *FudgeFactor = ConstantInt::get(Type::Int64Ty, FF);
5955
Dan Gohman8181bd12008-07-27 21:46:04 +00005956 SDValue CPIdx = DAG.getConstantPool(FudgeFactor, TLI.getPointerTy());
Dan Gohman04637d12008-09-16 22:05:41 +00005957 unsigned Alignment = 1 << cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005958 CPIdx = DAG.getNode(ISD::ADD, TLI.getPointerTy(), CPIdx, CstOffset);
Dan Gohmandc5901a2008-09-22 22:40:08 +00005959 Alignment = std::min(Alignment, 4u);
Dan Gohman8181bd12008-07-27 21:46:04 +00005960 SDValue FudgeInReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005961 if (DestVT == MVT::f32)
Dan Gohman12a9c082008-02-06 22:27:42 +00005962 FudgeInReg = DAG.getLoad(MVT::f32, DAG.getEntryNode(), CPIdx,
Dan Gohman04637d12008-09-16 22:05:41 +00005963 PseudoSourceValue::getConstantPool(), 0,
5964 false, Alignment);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005965 else {
Dan Gohman12a9c082008-02-06 22:27:42 +00005966 FudgeInReg =
5967 LegalizeOp(DAG.getExtLoad(ISD::EXTLOAD, DestVT,
5968 DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005969 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman04637d12008-09-16 22:05:41 +00005970 MVT::f32, false, Alignment));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005971 }
5972
5973 return DAG.getNode(ISD::FADD, DestVT, Tmp1, FudgeInReg);
5974}
5975
5976/// PromoteLegalINT_TO_FP - This function is responsible for legalizing a
5977/// *INT_TO_FP operation of the specified operand when the target requests that
5978/// we promote it. At this point, we know that the result and operand types are
5979/// legal for the target, and that there is a legal UINT_TO_FP or SINT_TO_FP
5980/// operation that takes a larger input.
Dan Gohman8181bd12008-07-27 21:46:04 +00005981SDValue SelectionDAGLegalize::PromoteLegalINT_TO_FP(SDValue LegalOp,
5982 MVT DestVT,
5983 bool isSigned) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005984 // First step, figure out the appropriate *INT_TO_FP operation to use.
Duncan Sands92c43912008-06-06 12:08:01 +00005985 MVT NewInTy = LegalOp.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005986
5987 unsigned OpToUse = 0;
5988
5989 // Scan for the appropriate larger type to use.
5990 while (1) {
Duncan Sands92c43912008-06-06 12:08:01 +00005991 NewInTy = (MVT::SimpleValueType)(NewInTy.getSimpleVT()+1);
5992 assert(NewInTy.isInteger() && "Ran out of possibilities!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005993
5994 // If the target supports SINT_TO_FP of this type, use it.
5995 switch (TLI.getOperationAction(ISD::SINT_TO_FP, NewInTy)) {
5996 default: break;
5997 case TargetLowering::Legal:
5998 if (!TLI.isTypeLegal(NewInTy))
5999 break; // Can't use this datatype.
6000 // FALL THROUGH.
6001 case TargetLowering::Custom:
6002 OpToUse = ISD::SINT_TO_FP;
6003 break;
6004 }
6005 if (OpToUse) break;
6006 if (isSigned) continue;
6007
6008 // If the target supports UINT_TO_FP of this type, use it.
6009 switch (TLI.getOperationAction(ISD::UINT_TO_FP, NewInTy)) {
6010 default: break;
6011 case TargetLowering::Legal:
6012 if (!TLI.isTypeLegal(NewInTy))
6013 break; // Can't use this datatype.
6014 // FALL THROUGH.
6015 case TargetLowering::Custom:
6016 OpToUse = ISD::UINT_TO_FP;
6017 break;
6018 }
6019 if (OpToUse) break;
6020
6021 // Otherwise, try a larger type.
6022 }
6023
6024 // Okay, we found the operation and type to use. Zero extend our input to the
6025 // desired type then run the operation on it.
6026 return DAG.getNode(OpToUse, DestVT,
6027 DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
6028 NewInTy, LegalOp));
6029}
6030
6031/// PromoteLegalFP_TO_INT - This function is responsible for legalizing a
6032/// FP_TO_*INT operation of the specified operand when the target requests that
6033/// we promote it. At this point, we know that the result and operand types are
6034/// legal for the target, and that there is a legal FP_TO_UINT or FP_TO_SINT
6035/// operation that returns a larger result.
Dan Gohman8181bd12008-07-27 21:46:04 +00006036SDValue SelectionDAGLegalize::PromoteLegalFP_TO_INT(SDValue LegalOp,
6037 MVT DestVT,
6038 bool isSigned) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006039 // First step, figure out the appropriate FP_TO*INT operation to use.
Duncan Sands92c43912008-06-06 12:08:01 +00006040 MVT NewOutTy = DestVT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006041
6042 unsigned OpToUse = 0;
6043
6044 // Scan for the appropriate larger type to use.
6045 while (1) {
Duncan Sands92c43912008-06-06 12:08:01 +00006046 NewOutTy = (MVT::SimpleValueType)(NewOutTy.getSimpleVT()+1);
6047 assert(NewOutTy.isInteger() && "Ran out of possibilities!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006048
6049 // If the target supports FP_TO_SINT returning this type, use it.
6050 switch (TLI.getOperationAction(ISD::FP_TO_SINT, NewOutTy)) {
6051 default: break;
6052 case TargetLowering::Legal:
6053 if (!TLI.isTypeLegal(NewOutTy))
6054 break; // Can't use this datatype.
6055 // FALL THROUGH.
6056 case TargetLowering::Custom:
6057 OpToUse = ISD::FP_TO_SINT;
6058 break;
6059 }
6060 if (OpToUse) break;
6061
6062 // If the target supports FP_TO_UINT of this type, use it.
6063 switch (TLI.getOperationAction(ISD::FP_TO_UINT, NewOutTy)) {
6064 default: break;
6065 case TargetLowering::Legal:
6066 if (!TLI.isTypeLegal(NewOutTy))
6067 break; // Can't use this datatype.
6068 // FALL THROUGH.
6069 case TargetLowering::Custom:
6070 OpToUse = ISD::FP_TO_UINT;
6071 break;
6072 }
6073 if (OpToUse) break;
6074
6075 // Otherwise, try a larger type.
6076 }
6077
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006078
6079 // Okay, we found the operation and type to use.
Dan Gohman8181bd12008-07-27 21:46:04 +00006080 SDValue Operation = DAG.getNode(OpToUse, NewOutTy, LegalOp);
Duncan Sandsac496a12008-07-04 11:47:58 +00006081
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006082 // If the operation produces an invalid type, it must be custom lowered. Use
6083 // the target lowering hooks to expand it. Just keep the low part of the
6084 // expanded operation, we know that we're truncating anyway.
6085 if (getTypeAction(NewOutTy) == Expand) {
Duncan Sands7d9834b2008-12-01 11:39:25 +00006086 SmallVector<SDValue, 2> Results;
6087 TLI.ReplaceNodeResults(Operation.getNode(), Results, DAG);
6088 assert(Results.size() == 1 && "Incorrect FP_TO_XINT lowering!");
6089 Operation = Results[0];
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006090 }
Duncan Sandsac496a12008-07-04 11:47:58 +00006091
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006092 // Truncate the result of the extended FP_TO_*INT operation to the desired
6093 // size.
6094 return DAG.getNode(ISD::TRUNCATE, DestVT, Operation);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006095}
6096
6097/// ExpandBSWAP - Open code the operations for BSWAP of the specified operation.
6098///
Dan Gohman8181bd12008-07-27 21:46:04 +00006099SDValue SelectionDAGLegalize::ExpandBSWAP(SDValue Op) {
Duncan Sands92c43912008-06-06 12:08:01 +00006100 MVT VT = Op.getValueType();
6101 MVT SHVT = TLI.getShiftAmountTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00006102 SDValue Tmp1, Tmp2, Tmp3, Tmp4, Tmp5, Tmp6, Tmp7, Tmp8;
Duncan Sands92c43912008-06-06 12:08:01 +00006103 switch (VT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006104 default: assert(0 && "Unhandled Expand type in BSWAP!"); abort();
6105 case MVT::i16:
6106 Tmp2 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(8, SHVT));
6107 Tmp1 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(8, SHVT));
6108 return DAG.getNode(ISD::OR, VT, Tmp1, Tmp2);
6109 case MVT::i32:
6110 Tmp4 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(24, SHVT));
6111 Tmp3 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(8, SHVT));
6112 Tmp2 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(8, SHVT));
6113 Tmp1 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(24, SHVT));
6114 Tmp3 = DAG.getNode(ISD::AND, VT, Tmp3, DAG.getConstant(0xFF0000, VT));
6115 Tmp2 = DAG.getNode(ISD::AND, VT, Tmp2, DAG.getConstant(0xFF00, VT));
6116 Tmp4 = DAG.getNode(ISD::OR, VT, Tmp4, Tmp3);
6117 Tmp2 = DAG.getNode(ISD::OR, VT, Tmp2, Tmp1);
6118 return DAG.getNode(ISD::OR, VT, Tmp4, Tmp2);
6119 case MVT::i64:
6120 Tmp8 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(56, SHVT));
6121 Tmp7 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(40, SHVT));
6122 Tmp6 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(24, SHVT));
6123 Tmp5 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(8, SHVT));
6124 Tmp4 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(8, SHVT));
6125 Tmp3 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(24, SHVT));
6126 Tmp2 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(40, SHVT));
6127 Tmp1 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(56, SHVT));
6128 Tmp7 = DAG.getNode(ISD::AND, VT, Tmp7, DAG.getConstant(255ULL<<48, VT));
6129 Tmp6 = DAG.getNode(ISD::AND, VT, Tmp6, DAG.getConstant(255ULL<<40, VT));
6130 Tmp5 = DAG.getNode(ISD::AND, VT, Tmp5, DAG.getConstant(255ULL<<32, VT));
6131 Tmp4 = DAG.getNode(ISD::AND, VT, Tmp4, DAG.getConstant(255ULL<<24, VT));
6132 Tmp3 = DAG.getNode(ISD::AND, VT, Tmp3, DAG.getConstant(255ULL<<16, VT));
6133 Tmp2 = DAG.getNode(ISD::AND, VT, Tmp2, DAG.getConstant(255ULL<<8 , VT));
6134 Tmp8 = DAG.getNode(ISD::OR, VT, Tmp8, Tmp7);
6135 Tmp6 = DAG.getNode(ISD::OR, VT, Tmp6, Tmp5);
6136 Tmp4 = DAG.getNode(ISD::OR, VT, Tmp4, Tmp3);
6137 Tmp2 = DAG.getNode(ISD::OR, VT, Tmp2, Tmp1);
6138 Tmp8 = DAG.getNode(ISD::OR, VT, Tmp8, Tmp6);
6139 Tmp4 = DAG.getNode(ISD::OR, VT, Tmp4, Tmp2);
6140 return DAG.getNode(ISD::OR, VT, Tmp8, Tmp4);
6141 }
6142}
6143
6144/// ExpandBitCount - Expand the specified bitcount instruction into operations.
6145///
Dan Gohman8181bd12008-07-27 21:46:04 +00006146SDValue SelectionDAGLegalize::ExpandBitCount(unsigned Opc, SDValue Op) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006147 switch (Opc) {
6148 default: assert(0 && "Cannot expand this yet!");
6149 case ISD::CTPOP: {
6150 static const uint64_t mask[6] = {
6151 0x5555555555555555ULL, 0x3333333333333333ULL,
6152 0x0F0F0F0F0F0F0F0FULL, 0x00FF00FF00FF00FFULL,
6153 0x0000FFFF0000FFFFULL, 0x00000000FFFFFFFFULL
6154 };
Duncan Sands92c43912008-06-06 12:08:01 +00006155 MVT VT = Op.getValueType();
6156 MVT ShVT = TLI.getShiftAmountTy();
6157 unsigned len = VT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006158 for (unsigned i = 0; (1U << i) <= (len / 2); ++i) {
6159 //x = (x & mask[i][len/8]) + (x >> (1 << i) & mask[i][len/8])
Dan Gohman8181bd12008-07-27 21:46:04 +00006160 SDValue Tmp2 = DAG.getConstant(mask[i], VT);
6161 SDValue Tmp3 = DAG.getConstant(1ULL << i, ShVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006162 Op = DAG.getNode(ISD::ADD, VT, DAG.getNode(ISD::AND, VT, Op, Tmp2),
6163 DAG.getNode(ISD::AND, VT,
6164 DAG.getNode(ISD::SRL, VT, Op, Tmp3),Tmp2));
6165 }
6166 return Op;
6167 }
6168 case ISD::CTLZ: {
6169 // for now, we do this:
6170 // x = x | (x >> 1);
6171 // x = x | (x >> 2);
6172 // ...
6173 // x = x | (x >>16);
6174 // x = x | (x >>32); // for 64-bit input
6175 // return popcount(~x);
6176 //
6177 // but see also: http://www.hackersdelight.org/HDcode/nlz.cc
Duncan Sands92c43912008-06-06 12:08:01 +00006178 MVT VT = Op.getValueType();
6179 MVT ShVT = TLI.getShiftAmountTy();
6180 unsigned len = VT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006181 for (unsigned i = 0; (1U << i) <= (len / 2); ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006182 SDValue Tmp3 = DAG.getConstant(1ULL << i, ShVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006183 Op = DAG.getNode(ISD::OR, VT, Op, DAG.getNode(ISD::SRL, VT, Op, Tmp3));
6184 }
6185 Op = DAG.getNode(ISD::XOR, VT, Op, DAG.getConstant(~0ULL, VT));
6186 return DAG.getNode(ISD::CTPOP, VT, Op);
6187 }
6188 case ISD::CTTZ: {
6189 // for now, we use: { return popcount(~x & (x - 1)); }
6190 // unless the target has ctlz but not ctpop, in which case we use:
6191 // { return 32 - nlz(~x & (x-1)); }
6192 // see also http://www.hackersdelight.org/HDcode/ntz.cc
Duncan Sands92c43912008-06-06 12:08:01 +00006193 MVT VT = Op.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00006194 SDValue Tmp2 = DAG.getConstant(~0ULL, VT);
6195 SDValue Tmp3 = DAG.getNode(ISD::AND, VT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006196 DAG.getNode(ISD::XOR, VT, Op, Tmp2),
6197 DAG.getNode(ISD::SUB, VT, Op, DAG.getConstant(1, VT)));
6198 // If ISD::CTLZ is legal and CTPOP isn't, then do that instead.
6199 if (!TLI.isOperationLegal(ISD::CTPOP, VT) &&
6200 TLI.isOperationLegal(ISD::CTLZ, VT))
6201 return DAG.getNode(ISD::SUB, VT,
Duncan Sands92c43912008-06-06 12:08:01 +00006202 DAG.getConstant(VT.getSizeInBits(), VT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006203 DAG.getNode(ISD::CTLZ, VT, Tmp3));
6204 return DAG.getNode(ISD::CTPOP, VT, Tmp3);
6205 }
6206 }
6207}
6208
Dan Gohman8181bd12008-07-27 21:46:04 +00006209/// ExpandOp - Expand the specified SDValue into its two component pieces
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006210/// Lo&Hi. Note that the Op MUST be an expanded type. As a result of this, the
Dan Gohman4fc03742008-10-01 15:07:49 +00006211/// LegalizedNodes map is filled in for any results that are not expanded, the
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006212/// ExpandedNodes map is filled in for any results that are expanded, and the
6213/// Lo/Hi values are returned.
Dan Gohman8181bd12008-07-27 21:46:04 +00006214void SelectionDAGLegalize::ExpandOp(SDValue Op, SDValue &Lo, SDValue &Hi){
Duncan Sands92c43912008-06-06 12:08:01 +00006215 MVT VT = Op.getValueType();
6216 MVT NVT = TLI.getTypeToTransformTo(VT);
Gabor Greif1c80d112008-08-28 21:40:38 +00006217 SDNode *Node = Op.getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006218 assert(getTypeAction(VT) == Expand && "Not an expanded type!");
Duncan Sandsec142ee2008-06-08 20:54:56 +00006219 assert(((NVT.isInteger() && NVT.bitsLT(VT)) || VT.isFloatingPoint() ||
Duncan Sands92c43912008-06-06 12:08:01 +00006220 VT.isVector()) && "Cannot expand to FP value or to larger int value!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006221
6222 // See if we already expanded it.
Dan Gohman8181bd12008-07-27 21:46:04 +00006223 DenseMap<SDValue, std::pair<SDValue, SDValue> >::iterator I
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006224 = ExpandedNodes.find(Op);
6225 if (I != ExpandedNodes.end()) {
6226 Lo = I->second.first;
6227 Hi = I->second.second;
6228 return;
6229 }
6230
6231 switch (Node->getOpcode()) {
6232 case ISD::CopyFromReg:
6233 assert(0 && "CopyFromReg must be legal!");
Dale Johannesen3d8578b2007-10-10 01:01:31 +00006234 case ISD::FP_ROUND_INREG:
6235 if (VT == MVT::ppcf128 &&
6236 TLI.getOperationAction(ISD::FP_ROUND_INREG, VT) ==
6237 TargetLowering::Custom) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006238 SDValue SrcLo, SrcHi, Src;
Dale Johannesend3b6af32007-10-11 23:32:15 +00006239 ExpandOp(Op.getOperand(0), SrcLo, SrcHi);
6240 Src = DAG.getNode(ISD::BUILD_PAIR, VT, SrcLo, SrcHi);
Dan Gohman8181bd12008-07-27 21:46:04 +00006241 SDValue Result = TLI.LowerOperation(
Dale Johannesend3b6af32007-10-11 23:32:15 +00006242 DAG.getNode(ISD::FP_ROUND_INREG, VT, Src, Op.getOperand(1)), DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00006243 assert(Result.getNode()->getOpcode() == ISD::BUILD_PAIR);
6244 Lo = Result.getNode()->getOperand(0);
6245 Hi = Result.getNode()->getOperand(1);
Dale Johannesen3d8578b2007-10-10 01:01:31 +00006246 break;
6247 }
6248 // fall through
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006249 default:
6250#ifndef NDEBUG
6251 cerr << "NODE: "; Node->dump(&DAG); cerr << "\n";
6252#endif
6253 assert(0 && "Do not know how to expand this operator!");
6254 abort();
Dan Gohman550c8462008-02-27 01:52:30 +00006255 case ISD::EXTRACT_ELEMENT:
6256 ExpandOp(Node->getOperand(0), Lo, Hi);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00006257 if (cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue())
Dan Gohman550c8462008-02-27 01:52:30 +00006258 return ExpandOp(Hi, Lo, Hi);
Dan Gohman7e7aa2c2008-02-27 19:44:57 +00006259 return ExpandOp(Lo, Lo, Hi);
Dale Johannesen2ff963d2007-10-31 00:32:36 +00006260 case ISD::EXTRACT_VECTOR_ELT:
Dale Johannesen2ff963d2007-10-31 00:32:36 +00006261 // ExpandEXTRACT_VECTOR_ELT tolerates invalid result types.
6262 Lo = ExpandEXTRACT_VECTOR_ELT(Op);
6263 return ExpandOp(Lo, Lo, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006264 case ISD::UNDEF:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006265 Lo = DAG.getNode(ISD::UNDEF, NVT);
6266 Hi = DAG.getNode(ISD::UNDEF, NVT);
6267 break;
6268 case ISD::Constant: {
Duncan Sands92c43912008-06-06 12:08:01 +00006269 unsigned NVTBits = NVT.getSizeInBits();
Dan Gohman97f1f8e2008-03-03 22:20:46 +00006270 const APInt &Cst = cast<ConstantSDNode>(Node)->getAPIntValue();
6271 Lo = DAG.getConstant(APInt(Cst).trunc(NVTBits), NVT);
6272 Hi = DAG.getConstant(Cst.lshr(NVTBits).trunc(NVTBits), NVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006273 break;
6274 }
6275 case ISD::ConstantFP: {
6276 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Node);
Dale Johannesen2aef5692007-10-11 18:07:22 +00006277 if (CFP->getValueType(0) == MVT::ppcf128) {
Dale Johannesen49cc7ce2008-10-09 18:53:47 +00006278 APInt api = CFP->getValueAPF().bitcastToAPInt();
Dale Johannesen2aef5692007-10-11 18:07:22 +00006279 Lo = DAG.getConstantFP(APFloat(APInt(64, 1, &api.getRawData()[1])),
6280 MVT::f64);
6281 Hi = DAG.getConstantFP(APFloat(APInt(64, 1, &api.getRawData()[0])),
6282 MVT::f64);
6283 break;
6284 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006285 Lo = ExpandConstantFP(CFP, false, DAG, TLI);
6286 if (getTypeAction(Lo.getValueType()) == Expand)
6287 ExpandOp(Lo, Lo, Hi);
6288 break;
6289 }
6290 case ISD::BUILD_PAIR:
6291 // Return the operands.
6292 Lo = Node->getOperand(0);
6293 Hi = Node->getOperand(1);
6294 break;
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006295
6296 case ISD::MERGE_VALUES:
Chris Lattner1b66f822007-11-24 19:12:15 +00006297 if (Node->getNumValues() == 1) {
6298 ExpandOp(Op.getOperand(0), Lo, Hi);
6299 break;
6300 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006301 // FIXME: For now only expand i64,chain = MERGE_VALUES (x, y)
Gabor Greif46bf5472008-08-26 22:36:50 +00006302 assert(Op.getResNo() == 0 && Node->getNumValues() == 2 &&
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006303 Op.getValue(1).getValueType() == MVT::Other &&
6304 "unhandled MERGE_VALUES");
6305 ExpandOp(Op.getOperand(0), Lo, Hi);
6306 // Remember that we legalized the chain.
6307 AddLegalizedOperand(Op.getValue(1), LegalizeOp(Op.getOperand(1)));
6308 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006309
6310 case ISD::SIGN_EXTEND_INREG:
6311 ExpandOp(Node->getOperand(0), Lo, Hi);
6312 // sext_inreg the low part if needed.
6313 Lo = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Lo, Node->getOperand(1));
6314
6315 // The high part gets the sign extension from the lo-part. This handles
6316 // things like sextinreg V:i64 from i8.
6317 Hi = DAG.getNode(ISD::SRA, NVT, Lo,
Duncan Sands92c43912008-06-06 12:08:01 +00006318 DAG.getConstant(NVT.getSizeInBits()-1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006319 TLI.getShiftAmountTy()));
6320 break;
6321
6322 case ISD::BSWAP: {
6323 ExpandOp(Node->getOperand(0), Lo, Hi);
Dan Gohman8181bd12008-07-27 21:46:04 +00006324 SDValue TempLo = DAG.getNode(ISD::BSWAP, NVT, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006325 Hi = DAG.getNode(ISD::BSWAP, NVT, Lo);
6326 Lo = TempLo;
6327 break;
6328 }
6329
6330 case ISD::CTPOP:
6331 ExpandOp(Node->getOperand(0), Lo, Hi);
6332 Lo = DAG.getNode(ISD::ADD, NVT, // ctpop(HL) -> ctpop(H)+ctpop(L)
6333 DAG.getNode(ISD::CTPOP, NVT, Lo),
6334 DAG.getNode(ISD::CTPOP, NVT, Hi));
6335 Hi = DAG.getConstant(0, NVT);
6336 break;
6337
6338 case ISD::CTLZ: {
6339 // ctlz (HL) -> ctlz(H) != 32 ? ctlz(H) : (ctlz(L)+32)
6340 ExpandOp(Node->getOperand(0), Lo, Hi);
Dan Gohman8181bd12008-07-27 21:46:04 +00006341 SDValue BitsC = DAG.getConstant(NVT.getSizeInBits(), NVT);
6342 SDValue HLZ = DAG.getNode(ISD::CTLZ, NVT, Hi);
6343 SDValue TopNotZero = DAG.getSetCC(TLI.getSetCCResultType(HLZ), HLZ, BitsC,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006344 ISD::SETNE);
Dan Gohman8181bd12008-07-27 21:46:04 +00006345 SDValue LowPart = DAG.getNode(ISD::CTLZ, NVT, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006346 LowPart = DAG.getNode(ISD::ADD, NVT, LowPart, BitsC);
6347
6348 Lo = DAG.getNode(ISD::SELECT, NVT, TopNotZero, HLZ, LowPart);
6349 Hi = DAG.getConstant(0, NVT);
6350 break;
6351 }
6352
6353 case ISD::CTTZ: {
6354 // cttz (HL) -> cttz(L) != 32 ? cttz(L) : (cttz(H)+32)
6355 ExpandOp(Node->getOperand(0), Lo, Hi);
Dan Gohman8181bd12008-07-27 21:46:04 +00006356 SDValue BitsC = DAG.getConstant(NVT.getSizeInBits(), NVT);
6357 SDValue LTZ = DAG.getNode(ISD::CTTZ, NVT, Lo);
6358 SDValue BotNotZero = DAG.getSetCC(TLI.getSetCCResultType(LTZ), LTZ, BitsC,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006359 ISD::SETNE);
Dan Gohman8181bd12008-07-27 21:46:04 +00006360 SDValue HiPart = DAG.getNode(ISD::CTTZ, NVT, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006361 HiPart = DAG.getNode(ISD::ADD, NVT, HiPart, BitsC);
6362
6363 Lo = DAG.getNode(ISD::SELECT, NVT, BotNotZero, LTZ, HiPart);
6364 Hi = DAG.getConstant(0, NVT);
6365 break;
6366 }
6367
6368 case ISD::VAARG: {
Dan Gohman8181bd12008-07-27 21:46:04 +00006369 SDValue Ch = Node->getOperand(0); // Legalize the chain.
6370 SDValue Ptr = Node->getOperand(1); // Legalize the pointer.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006371 Lo = DAG.getVAArg(NVT, Ch, Ptr, Node->getOperand(2));
6372 Hi = DAG.getVAArg(NVT, Lo.getValue(1), Ptr, Node->getOperand(2));
6373
6374 // Remember that we legalized the chain.
6375 Hi = LegalizeOp(Hi);
6376 AddLegalizedOperand(Op.getValue(1), Hi.getValue(1));
Duncan Sands9ff8fbf2008-02-11 10:37:04 +00006377 if (TLI.isBigEndian())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006378 std::swap(Lo, Hi);
6379 break;
6380 }
6381
6382 case ISD::LOAD: {
6383 LoadSDNode *LD = cast<LoadSDNode>(Node);
Dan Gohman8181bd12008-07-27 21:46:04 +00006384 SDValue Ch = LD->getChain(); // Legalize the chain.
6385 SDValue Ptr = LD->getBasePtr(); // Legalize the pointer.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006386 ISD::LoadExtType ExtType = LD->getExtensionType();
Dan Gohman29c3cef2008-08-14 20:04:46 +00006387 const Value *SV = LD->getSrcValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006388 int SVOffset = LD->getSrcValueOffset();
6389 unsigned Alignment = LD->getAlignment();
6390 bool isVolatile = LD->isVolatile();
6391
6392 if (ExtType == ISD::NON_EXTLOAD) {
Dan Gohman29c3cef2008-08-14 20:04:46 +00006393 Lo = DAG.getLoad(NVT, Ch, Ptr, SV, SVOffset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006394 isVolatile, Alignment);
6395 if (VT == MVT::f32 || VT == MVT::f64) {
6396 // f32->i32 or f64->i64 one to one expansion.
6397 // Remember that we legalized the chain.
Dan Gohman8181bd12008-07-27 21:46:04 +00006398 AddLegalizedOperand(SDValue(Node, 1), LegalizeOp(Lo.getValue(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006399 // Recursively expand the new load.
6400 if (getTypeAction(NVT) == Expand)
6401 ExpandOp(Lo, Lo, Hi);
6402 break;
6403 }
6404
6405 // Increment the pointer to the other half.
Duncan Sands92c43912008-06-06 12:08:01 +00006406 unsigned IncrementSize = Lo.getValueType().getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006407 Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
Chris Lattner5872a362008-01-17 07:00:52 +00006408 DAG.getIntPtrConstant(IncrementSize));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006409 SVOffset += IncrementSize;
Duncan Sandsa3691432007-10-28 12:59:45 +00006410 Alignment = MinAlign(Alignment, IncrementSize);
Dan Gohman29c3cef2008-08-14 20:04:46 +00006411 Hi = DAG.getLoad(NVT, Ch, Ptr, SV, SVOffset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006412 isVolatile, Alignment);
6413
6414 // Build a factor node to remember that this load is independent of the
6415 // other one.
Dan Gohman8181bd12008-07-27 21:46:04 +00006416 SDValue TF = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo.getValue(1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006417 Hi.getValue(1));
6418
6419 // Remember that we legalized the chain.
6420 AddLegalizedOperand(Op.getValue(1), LegalizeOp(TF));
Duncan Sands9ff8fbf2008-02-11 10:37:04 +00006421 if (TLI.isBigEndian())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006422 std::swap(Lo, Hi);
6423 } else {
Duncan Sands92c43912008-06-06 12:08:01 +00006424 MVT EVT = LD->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006425
Dale Johannesen2550e3a2007-10-19 20:29:00 +00006426 if ((VT == MVT::f64 && EVT == MVT::f32) ||
6427 (VT == MVT::ppcf128 && (EVT==MVT::f64 || EVT==MVT::f32))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006428 // f64 = EXTLOAD f32 should expand to LOAD, FP_EXTEND
Dan Gohman29c3cef2008-08-14 20:04:46 +00006429 SDValue Load = DAG.getLoad(EVT, Ch, Ptr, SV,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006430 SVOffset, isVolatile, Alignment);
6431 // Remember that we legalized the chain.
Dan Gohman8181bd12008-07-27 21:46:04 +00006432 AddLegalizedOperand(SDValue(Node, 1), LegalizeOp(Load.getValue(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006433 ExpandOp(DAG.getNode(ISD::FP_EXTEND, VT, Load), Lo, Hi);
6434 break;
6435 }
6436
6437 if (EVT == NVT)
Dan Gohman29c3cef2008-08-14 20:04:46 +00006438 Lo = DAG.getLoad(NVT, Ch, Ptr, SV,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006439 SVOffset, isVolatile, Alignment);
6440 else
Dan Gohman29c3cef2008-08-14 20:04:46 +00006441 Lo = DAG.getExtLoad(ExtType, NVT, Ch, Ptr, SV,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006442 SVOffset, EVT, isVolatile,
6443 Alignment);
6444
6445 // Remember that we legalized the chain.
Dan Gohman8181bd12008-07-27 21:46:04 +00006446 AddLegalizedOperand(SDValue(Node, 1), LegalizeOp(Lo.getValue(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006447
6448 if (ExtType == ISD::SEXTLOAD) {
6449 // The high part is obtained by SRA'ing all but one of the bits of the
6450 // lo part.
Duncan Sands92c43912008-06-06 12:08:01 +00006451 unsigned LoSize = Lo.getValueType().getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006452 Hi = DAG.getNode(ISD::SRA, NVT, Lo,
6453 DAG.getConstant(LoSize-1, TLI.getShiftAmountTy()));
6454 } else if (ExtType == ISD::ZEXTLOAD) {
6455 // The high part is just a zero.
6456 Hi = DAG.getConstant(0, NVT);
6457 } else /* if (ExtType == ISD::EXTLOAD) */ {
6458 // The high part is undefined.
6459 Hi = DAG.getNode(ISD::UNDEF, NVT);
6460 }
6461 }
6462 break;
6463 }
6464 case ISD::AND:
6465 case ISD::OR:
6466 case ISD::XOR: { // Simple logical operators -> two trivial pieces.
Dan Gohman8181bd12008-07-27 21:46:04 +00006467 SDValue LL, LH, RL, RH;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006468 ExpandOp(Node->getOperand(0), LL, LH);
6469 ExpandOp(Node->getOperand(1), RL, RH);
6470 Lo = DAG.getNode(Node->getOpcode(), NVT, LL, RL);
6471 Hi = DAG.getNode(Node->getOpcode(), NVT, LH, RH);
6472 break;
6473 }
6474 case ISD::SELECT: {
Dan Gohman8181bd12008-07-27 21:46:04 +00006475 SDValue LL, LH, RL, RH;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006476 ExpandOp(Node->getOperand(1), LL, LH);
6477 ExpandOp(Node->getOperand(2), RL, RH);
6478 if (getTypeAction(NVT) == Expand)
6479 NVT = TLI.getTypeToExpandTo(NVT);
6480 Lo = DAG.getNode(ISD::SELECT, NVT, Node->getOperand(0), LL, RL);
6481 if (VT != MVT::f32)
6482 Hi = DAG.getNode(ISD::SELECT, NVT, Node->getOperand(0), LH, RH);
6483 break;
6484 }
6485 case ISD::SELECT_CC: {
Dan Gohman8181bd12008-07-27 21:46:04 +00006486 SDValue TL, TH, FL, FH;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006487 ExpandOp(Node->getOperand(2), TL, TH);
6488 ExpandOp(Node->getOperand(3), FL, FH);
6489 if (getTypeAction(NVT) == Expand)
6490 NVT = TLI.getTypeToExpandTo(NVT);
6491 Lo = DAG.getNode(ISD::SELECT_CC, NVT, Node->getOperand(0),
6492 Node->getOperand(1), TL, FL, Node->getOperand(4));
6493 if (VT != MVT::f32)
6494 Hi = DAG.getNode(ISD::SELECT_CC, NVT, Node->getOperand(0),
6495 Node->getOperand(1), TH, FH, Node->getOperand(4));
6496 break;
6497 }
6498 case ISD::ANY_EXTEND:
6499 // The low part is any extension of the input (which degenerates to a copy).
6500 Lo = DAG.getNode(ISD::ANY_EXTEND, NVT, Node->getOperand(0));
6501 // The high part is undefined.
6502 Hi = DAG.getNode(ISD::UNDEF, NVT);
6503 break;
6504 case ISD::SIGN_EXTEND: {
6505 // The low part is just a sign extension of the input (which degenerates to
6506 // a copy).
6507 Lo = DAG.getNode(ISD::SIGN_EXTEND, NVT, Node->getOperand(0));
6508
6509 // The high part is obtained by SRA'ing all but one of the bits of the lo
6510 // part.
Duncan Sands92c43912008-06-06 12:08:01 +00006511 unsigned LoSize = Lo.getValueType().getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006512 Hi = DAG.getNode(ISD::SRA, NVT, Lo,
6513 DAG.getConstant(LoSize-1, TLI.getShiftAmountTy()));
6514 break;
6515 }
6516 case ISD::ZERO_EXTEND:
6517 // The low part is just a zero extension of the input (which degenerates to
6518 // a copy).
6519 Lo = DAG.getNode(ISD::ZERO_EXTEND, NVT, Node->getOperand(0));
6520
6521 // The high part is just a zero.
6522 Hi = DAG.getConstant(0, NVT);
6523 break;
6524
6525 case ISD::TRUNCATE: {
6526 // The input value must be larger than this value. Expand *it*.
Dan Gohman8181bd12008-07-27 21:46:04 +00006527 SDValue NewLo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006528 ExpandOp(Node->getOperand(0), NewLo, Hi);
6529
6530 // The low part is now either the right size, or it is closer. If not the
6531 // right size, make an illegal truncate so we recursively expand it.
6532 if (NewLo.getValueType() != Node->getValueType(0))
6533 NewLo = DAG.getNode(ISD::TRUNCATE, Node->getValueType(0), NewLo);
6534 ExpandOp(NewLo, Lo, Hi);
6535 break;
6536 }
6537
6538 case ISD::BIT_CONVERT: {
Dan Gohman8181bd12008-07-27 21:46:04 +00006539 SDValue Tmp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006540 if (TLI.getOperationAction(ISD::BIT_CONVERT, VT) == TargetLowering::Custom){
6541 // If the target wants to, allow it to lower this itself.
6542 switch (getTypeAction(Node->getOperand(0).getValueType())) {
6543 case Expand: assert(0 && "cannot expand FP!");
6544 case Legal: Tmp = LegalizeOp(Node->getOperand(0)); break;
6545 case Promote: Tmp = PromoteOp (Node->getOperand(0)); break;
6546 }
6547 Tmp = TLI.LowerOperation(DAG.getNode(ISD::BIT_CONVERT, VT, Tmp), DAG);
6548 }
6549
6550 // f32 / f64 must be expanded to i32 / i64.
6551 if (VT == MVT::f32 || VT == MVT::f64) {
6552 Lo = DAG.getNode(ISD::BIT_CONVERT, NVT, Node->getOperand(0));
6553 if (getTypeAction(NVT) == Expand)
6554 ExpandOp(Lo, Lo, Hi);
6555 break;
6556 }
6557
6558 // If source operand will be expanded to the same type as VT, i.e.
6559 // i64 <- f64, i32 <- f32, expand the source operand instead.
Duncan Sands92c43912008-06-06 12:08:01 +00006560 MVT VT0 = Node->getOperand(0).getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006561 if (getTypeAction(VT0) == Expand && TLI.getTypeToTransformTo(VT0) == VT) {
6562 ExpandOp(Node->getOperand(0), Lo, Hi);
6563 break;
6564 }
6565
6566 // Turn this into a load/store pair by default.
Gabor Greif1c80d112008-08-28 21:40:38 +00006567 if (Tmp.getNode() == 0)
Chris Lattnerb7d0aaa2008-01-16 07:45:30 +00006568 Tmp = EmitStackConvert(Node->getOperand(0), VT, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006569
6570 ExpandOp(Tmp, Lo, Hi);
6571 break;
6572 }
6573
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006574 case ISD::READCYCLECOUNTER: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006575 assert(TLI.getOperationAction(ISD::READCYCLECOUNTER, VT) ==
6576 TargetLowering::Custom &&
6577 "Must custom expand ReadCycleCounter");
Dan Gohman8181bd12008-07-27 21:46:04 +00006578 SDValue Tmp = TLI.LowerOperation(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00006579 assert(Tmp.getNode() && "Node must be custom expanded!");
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006580 ExpandOp(Tmp.getValue(0), Lo, Hi);
Dan Gohman8181bd12008-07-27 21:46:04 +00006581 AddLegalizedOperand(SDValue(Node, 1), // Remember we legalized the chain.
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006582 LegalizeOp(Tmp.getValue(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006583 break;
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006584 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006585
Dale Johannesen44eb5372008-10-03 19:41:08 +00006586 case ISD::ATOMIC_CMP_SWAP_64: {
6587 // This operation does not need a loop.
6588 SDValue Tmp = TLI.LowerOperation(Op, DAG);
6589 assert(Tmp.getNode() && "Node must be custom expanded!");
6590 ExpandOp(Tmp.getValue(0), Lo, Hi);
6591 AddLegalizedOperand(SDValue(Node, 1), // Remember we legalized the chain.
6592 LegalizeOp(Tmp.getValue(1)));
6593 break;
6594 }
6595
Dale Johannesenf160d802008-10-02 18:53:47 +00006596 case ISD::ATOMIC_LOAD_ADD_64:
6597 case ISD::ATOMIC_LOAD_SUB_64:
6598 case ISD::ATOMIC_LOAD_AND_64:
6599 case ISD::ATOMIC_LOAD_OR_64:
6600 case ISD::ATOMIC_LOAD_XOR_64:
6601 case ISD::ATOMIC_LOAD_NAND_64:
Dale Johannesen44eb5372008-10-03 19:41:08 +00006602 case ISD::ATOMIC_SWAP_64: {
6603 // These operations require a loop to be generated. We can't do that yet,
6604 // so substitute a target-dependent pseudo and expand that later.
Dale Johannesenf160d802008-10-02 18:53:47 +00006605 SDValue In2Lo, In2Hi, In2;
6606 ExpandOp(Op.getOperand(2), In2Lo, In2Hi);
6607 In2 = DAG.getNode(ISD::BUILD_PAIR, VT, In2Lo, In2Hi);
Dale Johannesen44eb5372008-10-03 19:41:08 +00006608 AtomicSDNode* Anode = cast<AtomicSDNode>(Node);
6609 SDValue Replace =
6610 DAG.getAtomic(Op.getOpcode(), Op.getOperand(0), Op.getOperand(1), In2,
6611 Anode->getSrcValue(), Anode->getAlignment());
6612 SDValue Result = TLI.LowerOperation(Replace, DAG);
Dale Johannesenf160d802008-10-02 18:53:47 +00006613 ExpandOp(Result.getValue(0), Lo, Hi);
6614 // Remember that we legalized the chain.
6615 AddLegalizedOperand(SDValue(Node,1), LegalizeOp(Result.getValue(1)));
Andrew Lenharth81580822008-03-05 01:15:49 +00006616 break;
6617 }
6618
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006619 // These operators cannot be expanded directly, emit them as calls to
6620 // library functions.
6621 case ISD::FP_TO_SINT: {
6622 if (TLI.getOperationAction(ISD::FP_TO_SINT, VT) == TargetLowering::Custom) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006623 SDValue Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006624 switch (getTypeAction(Node->getOperand(0).getValueType())) {
6625 case Expand: assert(0 && "cannot expand FP!");
6626 case Legal: Op = LegalizeOp(Node->getOperand(0)); break;
6627 case Promote: Op = PromoteOp (Node->getOperand(0)); break;
6628 }
6629
6630 Op = TLI.LowerOperation(DAG.getNode(ISD::FP_TO_SINT, VT, Op), DAG);
6631
6632 // Now that the custom expander is done, expand the result, which is still
6633 // VT.
Gabor Greif1c80d112008-08-28 21:40:38 +00006634 if (Op.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006635 ExpandOp(Op, Lo, Hi);
6636 break;
6637 }
6638 }
6639
Duncan Sandsf68dffb2008-07-17 02:36:29 +00006640 RTLIB::Libcall LC = RTLIB::getFPTOSINT(Node->getOperand(0).getValueType(),
6641 VT);
6642 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpected uint-to-fp conversion!");
6643 Lo = ExpandLibCall(LC, Node, false/*sign irrelevant*/, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006644 break;
6645 }
6646
6647 case ISD::FP_TO_UINT: {
6648 if (TLI.getOperationAction(ISD::FP_TO_UINT, VT) == TargetLowering::Custom) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006649 SDValue Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006650 switch (getTypeAction(Node->getOperand(0).getValueType())) {
6651 case Expand: assert(0 && "cannot expand FP!");
6652 case Legal: Op = LegalizeOp(Node->getOperand(0)); break;
6653 case Promote: Op = PromoteOp (Node->getOperand(0)); break;
6654 }
6655
6656 Op = TLI.LowerOperation(DAG.getNode(ISD::FP_TO_UINT, VT, Op), DAG);
6657
6658 // Now that the custom expander is done, expand the result.
Gabor Greif1c80d112008-08-28 21:40:38 +00006659 if (Op.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006660 ExpandOp(Op, Lo, Hi);
6661 break;
6662 }
6663 }
6664
Duncan Sandsf68dffb2008-07-17 02:36:29 +00006665 RTLIB::Libcall LC = RTLIB::getFPTOUINT(Node->getOperand(0).getValueType(),
6666 VT);
6667 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpected fp-to-uint conversion!");
6668 Lo = ExpandLibCall(LC, Node, false/*sign irrelevant*/, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006669 break;
6670 }
6671
6672 case ISD::SHL: {
6673 // If the target wants custom lowering, do so.
Dan Gohman8181bd12008-07-27 21:46:04 +00006674 SDValue ShiftAmt = LegalizeOp(Node->getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006675 if (TLI.getOperationAction(ISD::SHL, VT) == TargetLowering::Custom) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006676 SDValue Op = DAG.getNode(ISD::SHL, VT, Node->getOperand(0), ShiftAmt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006677 Op = TLI.LowerOperation(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00006678 if (Op.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006679 // Now that the custom expander is done, expand the result, which is
6680 // still VT.
6681 ExpandOp(Op, Lo, Hi);
6682 break;
6683 }
6684 }
6685
6686 // If ADDC/ADDE are supported and if the shift amount is a constant 1, emit
6687 // this X << 1 as X+X.
6688 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(ShiftAmt)) {
Dan Gohman9d24dc72008-03-13 22:13:53 +00006689 if (ShAmt->getAPIntValue() == 1 && TLI.isOperationLegal(ISD::ADDC, NVT) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006690 TLI.isOperationLegal(ISD::ADDE, NVT)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006691 SDValue LoOps[2], HiOps[3];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006692 ExpandOp(Node->getOperand(0), LoOps[0], HiOps[0]);
6693 SDVTList VTList = DAG.getVTList(LoOps[0].getValueType(), MVT::Flag);
6694 LoOps[1] = LoOps[0];
6695 Lo = DAG.getNode(ISD::ADDC, VTList, LoOps, 2);
6696
6697 HiOps[1] = HiOps[0];
6698 HiOps[2] = Lo.getValue(1);
6699 Hi = DAG.getNode(ISD::ADDE, VTList, HiOps, 3);
6700 break;
6701 }
6702 }
6703
6704 // If we can emit an efficient shift operation, do so now.
6705 if (ExpandShift(ISD::SHL, Node->getOperand(0), ShiftAmt, Lo, Hi))
6706 break;
6707
6708 // If this target supports SHL_PARTS, use it.
6709 TargetLowering::LegalizeAction Action =
6710 TLI.getOperationAction(ISD::SHL_PARTS, NVT);
6711 if ((Action == TargetLowering::Legal && TLI.isTypeLegal(NVT)) ||
6712 Action == TargetLowering::Custom) {
6713 ExpandShiftParts(ISD::SHL_PARTS, Node->getOperand(0), ShiftAmt, Lo, Hi);
6714 break;
6715 }
6716
6717 // Otherwise, emit a libcall.
Duncan Sandsf1db7c82008-04-12 17:14:18 +00006718 Lo = ExpandLibCall(RTLIB::SHL_I64, Node, false/*left shift=unsigned*/, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006719 break;
6720 }
6721
6722 case ISD::SRA: {
6723 // If the target wants custom lowering, do so.
Dan Gohman8181bd12008-07-27 21:46:04 +00006724 SDValue ShiftAmt = LegalizeOp(Node->getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006725 if (TLI.getOperationAction(ISD::SRA, VT) == TargetLowering::Custom) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006726 SDValue Op = DAG.getNode(ISD::SRA, VT, Node->getOperand(0), ShiftAmt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006727 Op = TLI.LowerOperation(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00006728 if (Op.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006729 // Now that the custom expander is done, expand the result, which is
6730 // still VT.
6731 ExpandOp(Op, Lo, Hi);
6732 break;
6733 }
6734 }
6735
6736 // If we can emit an efficient shift operation, do so now.
6737 if (ExpandShift(ISD::SRA, Node->getOperand(0), ShiftAmt, Lo, Hi))
6738 break;
6739
6740 // If this target supports SRA_PARTS, use it.
6741 TargetLowering::LegalizeAction Action =
6742 TLI.getOperationAction(ISD::SRA_PARTS, NVT);
6743 if ((Action == TargetLowering::Legal && TLI.isTypeLegal(NVT)) ||
6744 Action == TargetLowering::Custom) {
6745 ExpandShiftParts(ISD::SRA_PARTS, Node->getOperand(0), ShiftAmt, Lo, Hi);
6746 break;
6747 }
6748
6749 // Otherwise, emit a libcall.
Duncan Sandsf1db7c82008-04-12 17:14:18 +00006750 Lo = ExpandLibCall(RTLIB::SRA_I64, Node, true/*ashr is signed*/, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006751 break;
6752 }
6753
6754 case ISD::SRL: {
6755 // If the target wants custom lowering, do so.
Dan Gohman8181bd12008-07-27 21:46:04 +00006756 SDValue ShiftAmt = LegalizeOp(Node->getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006757 if (TLI.getOperationAction(ISD::SRL, VT) == TargetLowering::Custom) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006758 SDValue Op = DAG.getNode(ISD::SRL, VT, Node->getOperand(0), ShiftAmt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006759 Op = TLI.LowerOperation(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00006760 if (Op.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006761 // Now that the custom expander is done, expand the result, which is
6762 // still VT.
6763 ExpandOp(Op, Lo, Hi);
6764 break;
6765 }
6766 }
6767
6768 // If we can emit an efficient shift operation, do so now.
6769 if (ExpandShift(ISD::SRL, Node->getOperand(0), ShiftAmt, Lo, Hi))
6770 break;
6771
6772 // If this target supports SRL_PARTS, use it.
6773 TargetLowering::LegalizeAction Action =
6774 TLI.getOperationAction(ISD::SRL_PARTS, NVT);
6775 if ((Action == TargetLowering::Legal && TLI.isTypeLegal(NVT)) ||
6776 Action == TargetLowering::Custom) {
6777 ExpandShiftParts(ISD::SRL_PARTS, Node->getOperand(0), ShiftAmt, Lo, Hi);
6778 break;
6779 }
6780
6781 // Otherwise, emit a libcall.
Duncan Sandsf1db7c82008-04-12 17:14:18 +00006782 Lo = ExpandLibCall(RTLIB::SRL_I64, Node, false/*lshr is unsigned*/, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006783 break;
6784 }
6785
6786 case ISD::ADD:
6787 case ISD::SUB: {
6788 // If the target wants to custom expand this, let them.
6789 if (TLI.getOperationAction(Node->getOpcode(), VT) ==
6790 TargetLowering::Custom) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006791 SDValue Result = TLI.LowerOperation(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00006792 if (Result.getNode()) {
Duncan Sands4c3885b2008-06-22 09:42:16 +00006793 ExpandOp(Result, Lo, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006794 break;
6795 }
6796 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006797 // Expand the subcomponents.
Dan Gohman8181bd12008-07-27 21:46:04 +00006798 SDValue LHSL, LHSH, RHSL, RHSH;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006799 ExpandOp(Node->getOperand(0), LHSL, LHSH);
6800 ExpandOp(Node->getOperand(1), RHSL, RHSH);
6801 SDVTList VTList = DAG.getVTList(LHSL.getValueType(), MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00006802 SDValue LoOps[2], HiOps[3];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006803 LoOps[0] = LHSL;
6804 LoOps[1] = RHSL;
6805 HiOps[0] = LHSH;
6806 HiOps[1] = RHSH;
Andrew Lenharth97c315a2008-10-07 18:27:23 +00006807
Andrew Lenhartha23d6992008-10-07 17:03:15 +00006808 //cascaded check to see if any smaller size has a a carry flag.
6809 unsigned OpV = Node->getOpcode() == ISD::ADD ? ISD::ADDC : ISD::SUBC;
6810 bool hasCarry = false;
Andrew Lenharth97c315a2008-10-07 18:27:23 +00006811 for (unsigned BitSize = NVT.getSizeInBits(); BitSize != 0; BitSize /= 2) {
6812 MVT AVT = MVT::getIntegerVT(BitSize);
6813 if (TLI.isOperationLegal(OpV, AVT)) {
6814 hasCarry = true;
6815 break;
6816 }
6817 }
6818
Andrew Lenhartha23d6992008-10-07 17:03:15 +00006819 if(hasCarry) {
Andrew Lenharth5e814462008-10-07 14:15:42 +00006820 if (Node->getOpcode() == ISD::ADD) {
6821 Lo = DAG.getNode(ISD::ADDC, VTList, LoOps, 2);
6822 HiOps[2] = Lo.getValue(1);
6823 Hi = DAG.getNode(ISD::ADDE, VTList, HiOps, 3);
6824 } else {
6825 Lo = DAG.getNode(ISD::SUBC, VTList, LoOps, 2);
6826 HiOps[2] = Lo.getValue(1);
6827 Hi = DAG.getNode(ISD::SUBE, VTList, HiOps, 3);
6828 }
6829 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006830 } else {
Andrew Lenharth5e814462008-10-07 14:15:42 +00006831 if (Node->getOpcode() == ISD::ADD) {
6832 Lo = DAG.getNode(ISD::ADD, VTList, LoOps, 2);
6833 Hi = DAG.getNode(ISD::ADD, VTList, HiOps, 2);
Andrew Lenhartha23d6992008-10-07 17:03:15 +00006834 SDValue Cmp1 = DAG.getSetCC(TLI.getSetCCResultType(Lo),
6835 Lo, LoOps[0], ISD::SETULT);
Andrew Lenharth5e814462008-10-07 14:15:42 +00006836 SDValue Carry1 = DAG.getNode(ISD::SELECT, NVT, Cmp1,
6837 DAG.getConstant(1, NVT),
6838 DAG.getConstant(0, NVT));
Andrew Lenhartha23d6992008-10-07 17:03:15 +00006839 SDValue Cmp2 = DAG.getSetCC(TLI.getSetCCResultType(Lo),
6840 Lo, LoOps[1], ISD::SETULT);
Andrew Lenharth5e814462008-10-07 14:15:42 +00006841 SDValue Carry2 = DAG.getNode(ISD::SELECT, NVT, Cmp2,
6842 DAG.getConstant(1, NVT),
6843 Carry1);
6844 Hi = DAG.getNode(ISD::ADD, NVT, Hi, Carry2);
6845 } else {
6846 Lo = DAG.getNode(ISD::SUB, VTList, LoOps, 2);
6847 Hi = DAG.getNode(ISD::SUB, VTList, HiOps, 2);
6848 SDValue Cmp = DAG.getSetCC(NVT, LoOps[0], LoOps[1], ISD::SETULT);
6849 SDValue Borrow = DAG.getNode(ISD::SELECT, NVT, Cmp,
6850 DAG.getConstant(1, NVT),
6851 DAG.getConstant(0, NVT));
6852 Hi = DAG.getNode(ISD::SUB, NVT, Hi, Borrow);
6853 }
6854 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006855 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006856 }
6857
6858 case ISD::ADDC:
6859 case ISD::SUBC: {
6860 // Expand the subcomponents.
Dan Gohman8181bd12008-07-27 21:46:04 +00006861 SDValue LHSL, LHSH, RHSL, RHSH;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006862 ExpandOp(Node->getOperand(0), LHSL, LHSH);
6863 ExpandOp(Node->getOperand(1), RHSL, RHSH);
6864 SDVTList VTList = DAG.getVTList(LHSL.getValueType(), MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00006865 SDValue LoOps[2] = { LHSL, RHSL };
6866 SDValue HiOps[3] = { LHSH, RHSH };
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006867
6868 if (Node->getOpcode() == ISD::ADDC) {
6869 Lo = DAG.getNode(ISD::ADDC, VTList, LoOps, 2);
6870 HiOps[2] = Lo.getValue(1);
6871 Hi = DAG.getNode(ISD::ADDE, VTList, HiOps, 3);
6872 } else {
6873 Lo = DAG.getNode(ISD::SUBC, VTList, LoOps, 2);
6874 HiOps[2] = Lo.getValue(1);
6875 Hi = DAG.getNode(ISD::SUBE, VTList, HiOps, 3);
6876 }
6877 // Remember that we legalized the flag.
6878 AddLegalizedOperand(Op.getValue(1), LegalizeOp(Hi.getValue(1)));
6879 break;
6880 }
6881 case ISD::ADDE:
6882 case ISD::SUBE: {
6883 // Expand the subcomponents.
Dan Gohman8181bd12008-07-27 21:46:04 +00006884 SDValue LHSL, LHSH, RHSL, RHSH;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006885 ExpandOp(Node->getOperand(0), LHSL, LHSH);
6886 ExpandOp(Node->getOperand(1), RHSL, RHSH);
6887 SDVTList VTList = DAG.getVTList(LHSL.getValueType(), MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00006888 SDValue LoOps[3] = { LHSL, RHSL, Node->getOperand(2) };
6889 SDValue HiOps[3] = { LHSH, RHSH };
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006890
6891 Lo = DAG.getNode(Node->getOpcode(), VTList, LoOps, 3);
6892 HiOps[2] = Lo.getValue(1);
6893 Hi = DAG.getNode(Node->getOpcode(), VTList, HiOps, 3);
6894
6895 // Remember that we legalized the flag.
6896 AddLegalizedOperand(Op.getValue(1), LegalizeOp(Hi.getValue(1)));
6897 break;
6898 }
6899 case ISD::MUL: {
6900 // If the target wants to custom expand this, let them.
6901 if (TLI.getOperationAction(ISD::MUL, VT) == TargetLowering::Custom) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006902 SDValue New = TLI.LowerOperation(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00006903 if (New.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006904 ExpandOp(New, Lo, Hi);
6905 break;
6906 }
6907 }
6908
6909 bool HasMULHS = TLI.isOperationLegal(ISD::MULHS, NVT);
6910 bool HasMULHU = TLI.isOperationLegal(ISD::MULHU, NVT);
Dan Gohman5a199552007-10-08 18:33:35 +00006911 bool HasSMUL_LOHI = TLI.isOperationLegal(ISD::SMUL_LOHI, NVT);
6912 bool HasUMUL_LOHI = TLI.isOperationLegal(ISD::UMUL_LOHI, NVT);
6913 if (HasMULHU || HasMULHS || HasUMUL_LOHI || HasSMUL_LOHI) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006914 SDValue LL, LH, RL, RH;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006915 ExpandOp(Node->getOperand(0), LL, LH);
6916 ExpandOp(Node->getOperand(1), RL, RH);
Dan Gohman07961cd2008-02-25 21:11:39 +00006917 unsigned OuterBitSize = Op.getValueSizeInBits();
6918 unsigned InnerBitSize = RH.getValueSizeInBits();
Dan Gohman5a199552007-10-08 18:33:35 +00006919 unsigned LHSSB = DAG.ComputeNumSignBits(Op.getOperand(0));
6920 unsigned RHSSB = DAG.ComputeNumSignBits(Op.getOperand(1));
Dan Gohman2594d942008-03-10 20:42:19 +00006921 APInt HighMask = APInt::getHighBitsSet(OuterBitSize, InnerBitSize);
6922 if (DAG.MaskedValueIsZero(Node->getOperand(0), HighMask) &&
6923 DAG.MaskedValueIsZero(Node->getOperand(1), HighMask)) {
Dan Gohman5a199552007-10-08 18:33:35 +00006924 // The inputs are both zero-extended.
6925 if (HasUMUL_LOHI) {
6926 // We can emit a umul_lohi.
6927 Lo = DAG.getNode(ISD::UMUL_LOHI, DAG.getVTList(NVT, NVT), LL, RL);
Gabor Greif1c80d112008-08-28 21:40:38 +00006928 Hi = SDValue(Lo.getNode(), 1);
Dan Gohman5a199552007-10-08 18:33:35 +00006929 break;
6930 }
6931 if (HasMULHU) {
6932 // We can emit a mulhu+mul.
6933 Lo = DAG.getNode(ISD::MUL, NVT, LL, RL);
6934 Hi = DAG.getNode(ISD::MULHU, NVT, LL, RL);
6935 break;
6936 }
Dan Gohman5a199552007-10-08 18:33:35 +00006937 }
Dan Gohman07961cd2008-02-25 21:11:39 +00006938 if (LHSSB > InnerBitSize && RHSSB > InnerBitSize) {
Dan Gohman5a199552007-10-08 18:33:35 +00006939 // The input values are both sign-extended.
6940 if (HasSMUL_LOHI) {
6941 // We can emit a smul_lohi.
6942 Lo = DAG.getNode(ISD::SMUL_LOHI, DAG.getVTList(NVT, NVT), LL, RL);
Gabor Greif1c80d112008-08-28 21:40:38 +00006943 Hi = SDValue(Lo.getNode(), 1);
Dan Gohman5a199552007-10-08 18:33:35 +00006944 break;
6945 }
6946 if (HasMULHS) {
6947 // We can emit a mulhs+mul.
6948 Lo = DAG.getNode(ISD::MUL, NVT, LL, RL);
6949 Hi = DAG.getNode(ISD::MULHS, NVT, LL, RL);
6950 break;
6951 }
6952 }
6953 if (HasUMUL_LOHI) {
6954 // Lo,Hi = umul LHS, RHS.
Dan Gohman8181bd12008-07-27 21:46:04 +00006955 SDValue UMulLOHI = DAG.getNode(ISD::UMUL_LOHI,
Dan Gohman5a199552007-10-08 18:33:35 +00006956 DAG.getVTList(NVT, NVT), LL, RL);
6957 Lo = UMulLOHI;
6958 Hi = UMulLOHI.getValue(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006959 RH = DAG.getNode(ISD::MUL, NVT, LL, RH);
6960 LH = DAG.getNode(ISD::MUL, NVT, LH, RL);
6961 Hi = DAG.getNode(ISD::ADD, NVT, Hi, RH);
6962 Hi = DAG.getNode(ISD::ADD, NVT, Hi, LH);
6963 break;
6964 }
Dale Johannesen612c88b2007-10-24 22:26:08 +00006965 if (HasMULHU) {
6966 Lo = DAG.getNode(ISD::MUL, NVT, LL, RL);
6967 Hi = DAG.getNode(ISD::MULHU, NVT, LL, RL);
6968 RH = DAG.getNode(ISD::MUL, NVT, LL, RH);
6969 LH = DAG.getNode(ISD::MUL, NVT, LH, RL);
6970 Hi = DAG.getNode(ISD::ADD, NVT, Hi, RH);
6971 Hi = DAG.getNode(ISD::ADD, NVT, Hi, LH);
6972 break;
6973 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006974 }
6975
Dan Gohman5a199552007-10-08 18:33:35 +00006976 // If nothing else, we can make a libcall.
Duncan Sandsf1db7c82008-04-12 17:14:18 +00006977 Lo = ExpandLibCall(RTLIB::MUL_I64, Node, false/*sign irrelevant*/, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006978 break;
6979 }
6980 case ISD::SDIV:
Duncan Sandsf1db7c82008-04-12 17:14:18 +00006981 Lo = ExpandLibCall(RTLIB::SDIV_I64, Node, true, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006982 break;
6983 case ISD::UDIV:
Duncan Sandsf1db7c82008-04-12 17:14:18 +00006984 Lo = ExpandLibCall(RTLIB::UDIV_I64, Node, true, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006985 break;
6986 case ISD::SREM:
Duncan Sandsf1db7c82008-04-12 17:14:18 +00006987 Lo = ExpandLibCall(RTLIB::SREM_I64, Node, true, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006988 break;
6989 case ISD::UREM:
Duncan Sandsf1db7c82008-04-12 17:14:18 +00006990 Lo = ExpandLibCall(RTLIB::UREM_I64, Node, true, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006991 break;
6992
6993 case ISD::FADD:
Duncan Sandsf1db7c82008-04-12 17:14:18 +00006994 Lo = ExpandLibCall(GetFPLibCall(VT, RTLIB::ADD_F32,
6995 RTLIB::ADD_F64,
6996 RTLIB::ADD_F80,
6997 RTLIB::ADD_PPCF128),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006998 Node, false, Hi);
6999 break;
7000 case ISD::FSUB:
Duncan Sandsf1db7c82008-04-12 17:14:18 +00007001 Lo = ExpandLibCall(GetFPLibCall(VT, RTLIB::SUB_F32,
7002 RTLIB::SUB_F64,
7003 RTLIB::SUB_F80,
7004 RTLIB::SUB_PPCF128),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007005 Node, false, Hi);
7006 break;
7007 case ISD::FMUL:
Duncan Sandsf1db7c82008-04-12 17:14:18 +00007008 Lo = ExpandLibCall(GetFPLibCall(VT, RTLIB::MUL_F32,
7009 RTLIB::MUL_F64,
7010 RTLIB::MUL_F80,
7011 RTLIB::MUL_PPCF128),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007012 Node, false, Hi);
7013 break;
7014 case ISD::FDIV:
Duncan Sandsf1db7c82008-04-12 17:14:18 +00007015 Lo = ExpandLibCall(GetFPLibCall(VT, RTLIB::DIV_F32,
7016 RTLIB::DIV_F64,
7017 RTLIB::DIV_F80,
7018 RTLIB::DIV_PPCF128),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007019 Node, false, Hi);
7020 break;
Duncan Sandsf68dffb2008-07-17 02:36:29 +00007021 case ISD::FP_EXTEND: {
Dale Johannesen4c14d512007-10-12 01:37:08 +00007022 if (VT == MVT::ppcf128) {
7023 assert(Node->getOperand(0).getValueType()==MVT::f32 ||
7024 Node->getOperand(0).getValueType()==MVT::f64);
7025 const uint64_t zero = 0;
7026 if (Node->getOperand(0).getValueType()==MVT::f32)
7027 Hi = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Node->getOperand(0));
7028 else
7029 Hi = Node->getOperand(0);
7030 Lo = DAG.getConstantFP(APFloat(APInt(64, 1, &zero)), MVT::f64);
7031 break;
7032 }
Duncan Sandsf68dffb2008-07-17 02:36:29 +00007033 RTLIB::Libcall LC = RTLIB::getFPEXT(Node->getOperand(0).getValueType(), VT);
7034 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported FP_EXTEND!");
7035 Lo = ExpandLibCall(LC, Node, true, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007036 break;
Duncan Sandsf68dffb2008-07-17 02:36:29 +00007037 }
7038 case ISD::FP_ROUND: {
7039 RTLIB::Libcall LC = RTLIB::getFPROUND(Node->getOperand(0).getValueType(),
7040 VT);
7041 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported FP_ROUND!");
7042 Lo = ExpandLibCall(LC, Node, true, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007043 break;
Duncan Sandsf68dffb2008-07-17 02:36:29 +00007044 }
Evan Cheng5316b392008-09-09 23:02:14 +00007045 case ISD::FSQRT:
7046 case ISD::FSIN:
7047 case ISD::FCOS:
Dale Johannesen92b33082008-09-04 00:47:13 +00007048 case ISD::FLOG:
7049 case ISD::FLOG2:
7050 case ISD::FLOG10:
7051 case ISD::FEXP:
7052 case ISD::FEXP2:
Dan Gohmanb2158232008-08-21 18:38:14 +00007053 case ISD::FTRUNC:
7054 case ISD::FFLOOR:
7055 case ISD::FCEIL:
7056 case ISD::FRINT:
7057 case ISD::FNEARBYINT:
Evan Cheng1fac6952008-09-09 23:35:53 +00007058 case ISD::FPOW:
7059 case ISD::FPOWI: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007060 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
7061 switch(Node->getOpcode()) {
7062 case ISD::FSQRT:
Duncan Sands37a3f472008-01-10 10:28:30 +00007063 LC = GetFPLibCall(VT, RTLIB::SQRT_F32, RTLIB::SQRT_F64,
7064 RTLIB::SQRT_F80, RTLIB::SQRT_PPCF128);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007065 break;
7066 case ISD::FSIN:
Duncan Sands37a3f472008-01-10 10:28:30 +00007067 LC = GetFPLibCall(VT, RTLIB::SIN_F32, RTLIB::SIN_F64,
7068 RTLIB::SIN_F80, RTLIB::SIN_PPCF128);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007069 break;
7070 case ISD::FCOS:
Duncan Sands37a3f472008-01-10 10:28:30 +00007071 LC = GetFPLibCall(VT, RTLIB::COS_F32, RTLIB::COS_F64,
7072 RTLIB::COS_F80, RTLIB::COS_PPCF128);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007073 break;
Dale Johannesen92b33082008-09-04 00:47:13 +00007074 case ISD::FLOG:
7075 LC = GetFPLibCall(VT, RTLIB::LOG_F32, RTLIB::LOG_F64,
7076 RTLIB::LOG_F80, RTLIB::LOG_PPCF128);
7077 break;
7078 case ISD::FLOG2:
7079 LC = GetFPLibCall(VT, RTLIB::LOG2_F32, RTLIB::LOG2_F64,
7080 RTLIB::LOG2_F80, RTLIB::LOG2_PPCF128);
7081 break;
7082 case ISD::FLOG10:
7083 LC = GetFPLibCall(VT, RTLIB::LOG10_F32, RTLIB::LOG10_F64,
7084 RTLIB::LOG10_F80, RTLIB::LOG10_PPCF128);
7085 break;
7086 case ISD::FEXP:
7087 LC = GetFPLibCall(VT, RTLIB::EXP_F32, RTLIB::EXP_F64,
7088 RTLIB::EXP_F80, RTLIB::EXP_PPCF128);
7089 break;
7090 case ISD::FEXP2:
7091 LC = GetFPLibCall(VT, RTLIB::EXP2_F32, RTLIB::EXP2_F64,
7092 RTLIB::EXP2_F80, RTLIB::EXP2_PPCF128);
7093 break;
Dan Gohmanb2158232008-08-21 18:38:14 +00007094 case ISD::FTRUNC:
7095 LC = GetFPLibCall(VT, RTLIB::TRUNC_F32, RTLIB::TRUNC_F64,
7096 RTLIB::TRUNC_F80, RTLIB::TRUNC_PPCF128);
7097 break;
7098 case ISD::FFLOOR:
7099 LC = GetFPLibCall(VT, RTLIB::FLOOR_F32, RTLIB::FLOOR_F64,
7100 RTLIB::FLOOR_F80, RTLIB::FLOOR_PPCF128);
7101 break;
7102 case ISD::FCEIL:
7103 LC = GetFPLibCall(VT, RTLIB::CEIL_F32, RTLIB::CEIL_F64,
7104 RTLIB::CEIL_F80, RTLIB::CEIL_PPCF128);
7105 break;
7106 case ISD::FRINT:
7107 LC = GetFPLibCall(VT, RTLIB::RINT_F32, RTLIB::RINT_F64,
7108 RTLIB::RINT_F80, RTLIB::RINT_PPCF128);
7109 break;
7110 case ISD::FNEARBYINT:
7111 LC = GetFPLibCall(VT, RTLIB::NEARBYINT_F32, RTLIB::NEARBYINT_F64,
7112 RTLIB::NEARBYINT_F80, RTLIB::NEARBYINT_PPCF128);
7113 break;
Evan Cheng5316b392008-09-09 23:02:14 +00007114 case ISD::FPOW:
7115 LC = GetFPLibCall(VT, RTLIB::POW_F32, RTLIB::POW_F64, RTLIB::POW_F80,
7116 RTLIB::POW_PPCF128);
7117 break;
7118 case ISD::FPOWI:
7119 LC = GetFPLibCall(VT, RTLIB::POWI_F32, RTLIB::POWI_F64, RTLIB::POWI_F80,
7120 RTLIB::POWI_PPCF128);
7121 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007122 default: assert(0 && "Unreachable!");
7123 }
Duncan Sandsf1db7c82008-04-12 17:14:18 +00007124 Lo = ExpandLibCall(LC, Node, false, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007125 break;
7126 }
7127 case ISD::FABS: {
Dale Johannesen5707ef82007-10-12 19:02:17 +00007128 if (VT == MVT::ppcf128) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007129 SDValue Tmp;
Dale Johannesen5707ef82007-10-12 19:02:17 +00007130 ExpandOp(Node->getOperand(0), Lo, Tmp);
7131 Hi = DAG.getNode(ISD::FABS, NVT, Tmp);
7132 // lo = hi==fabs(hi) ? lo : -lo;
7133 Lo = DAG.getNode(ISD::SELECT_CC, NVT, Hi, Tmp,
7134 Lo, DAG.getNode(ISD::FNEG, NVT, Lo),
7135 DAG.getCondCode(ISD::SETEQ));
7136 break;
7137 }
Dan Gohman8181bd12008-07-27 21:46:04 +00007138 SDValue Mask = (VT == MVT::f64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007139 ? DAG.getConstantFP(BitsToDouble(~(1ULL << 63)), VT)
7140 : DAG.getConstantFP(BitsToFloat(~(1U << 31)), VT);
7141 Mask = DAG.getNode(ISD::BIT_CONVERT, NVT, Mask);
7142 Lo = DAG.getNode(ISD::BIT_CONVERT, NVT, Node->getOperand(0));
7143 Lo = DAG.getNode(ISD::AND, NVT, Lo, Mask);
7144 if (getTypeAction(NVT) == Expand)
7145 ExpandOp(Lo, Lo, Hi);
7146 break;
7147 }
7148 case ISD::FNEG: {
Dale Johannesen5707ef82007-10-12 19:02:17 +00007149 if (VT == MVT::ppcf128) {
7150 ExpandOp(Node->getOperand(0), Lo, Hi);
7151 Lo = DAG.getNode(ISD::FNEG, MVT::f64, Lo);
7152 Hi = DAG.getNode(ISD::FNEG, MVT::f64, Hi);
7153 break;
7154 }
Dan Gohman8181bd12008-07-27 21:46:04 +00007155 SDValue Mask = (VT == MVT::f64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007156 ? DAG.getConstantFP(BitsToDouble(1ULL << 63), VT)
7157 : DAG.getConstantFP(BitsToFloat(1U << 31), VT);
7158 Mask = DAG.getNode(ISD::BIT_CONVERT, NVT, Mask);
7159 Lo = DAG.getNode(ISD::BIT_CONVERT, NVT, Node->getOperand(0));
7160 Lo = DAG.getNode(ISD::XOR, NVT, Lo, Mask);
7161 if (getTypeAction(NVT) == Expand)
7162 ExpandOp(Lo, Lo, Hi);
7163 break;
7164 }
7165 case ISD::FCOPYSIGN: {
7166 Lo = ExpandFCOPYSIGNToBitwiseOps(Node, NVT, DAG, TLI);
7167 if (getTypeAction(NVT) == Expand)
7168 ExpandOp(Lo, Lo, Hi);
7169 break;
7170 }
7171 case ISD::SINT_TO_FP:
7172 case ISD::UINT_TO_FP: {
7173 bool isSigned = Node->getOpcode() == ISD::SINT_TO_FP;
Duncan Sands92c43912008-06-06 12:08:01 +00007174 MVT SrcVT = Node->getOperand(0).getValueType();
Dale Johannesen6a779c82008-03-18 17:28:38 +00007175
7176 // Promote the operand if needed. Do this before checking for
7177 // ppcf128 so conversions of i16 and i8 work.
7178 if (getTypeAction(SrcVT) == Promote) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007179 SDValue Tmp = PromoteOp(Node->getOperand(0));
Dale Johannesen6a779c82008-03-18 17:28:38 +00007180 Tmp = isSigned
7181 ? DAG.getNode(ISD::SIGN_EXTEND_INREG, Tmp.getValueType(), Tmp,
7182 DAG.getValueType(SrcVT))
7183 : DAG.getZeroExtendInReg(Tmp, SrcVT);
Gabor Greif1c80d112008-08-28 21:40:38 +00007184 Node = DAG.UpdateNodeOperands(Op, Tmp).getNode();
Dale Johannesen6a779c82008-03-18 17:28:38 +00007185 SrcVT = Node->getOperand(0).getValueType();
7186 }
7187
Dan Gohmanec51f642008-03-10 23:03:31 +00007188 if (VT == MVT::ppcf128 && SrcVT == MVT::i32) {
Dan Gohman84d00962008-02-25 21:39:34 +00007189 static const uint64_t zero = 0;
Dale Johannesen4c14d512007-10-12 01:37:08 +00007190 if (isSigned) {
7191 Hi = LegalizeOp(DAG.getNode(ISD::SINT_TO_FP, MVT::f64,
7192 Node->getOperand(0)));
7193 Lo = DAG.getConstantFP(APFloat(APInt(64, 1, &zero)), MVT::f64);
7194 } else {
Dan Gohman84d00962008-02-25 21:39:34 +00007195 static const uint64_t TwoE32[] = { 0x41f0000000000000LL, 0 };
Dale Johannesen4c14d512007-10-12 01:37:08 +00007196 Hi = LegalizeOp(DAG.getNode(ISD::SINT_TO_FP, MVT::f64,
7197 Node->getOperand(0)));
7198 Lo = DAG.getConstantFP(APFloat(APInt(64, 1, &zero)), MVT::f64);
7199 Hi = DAG.getNode(ISD::BUILD_PAIR, VT, Lo, Hi);
Dale Johannesen9aec5b22007-10-12 17:52:03 +00007200 // X>=0 ? {(f64)x, 0} : {(f64)x, 0} + 2^32
Dale Johannesen4c14d512007-10-12 01:37:08 +00007201 ExpandOp(DAG.getNode(ISD::SELECT_CC, MVT::ppcf128, Node->getOperand(0),
7202 DAG.getConstant(0, MVT::i32),
7203 DAG.getNode(ISD::FADD, MVT::ppcf128, Hi,
7204 DAG.getConstantFP(
7205 APFloat(APInt(128, 2, TwoE32)),
7206 MVT::ppcf128)),
7207 Hi,
7208 DAG.getCondCode(ISD::SETLT)),
7209 Lo, Hi);
7210 }
7211 break;
7212 }
Dale Johannesen9aec5b22007-10-12 17:52:03 +00007213 if (VT == MVT::ppcf128 && SrcVT == MVT::i64 && !isSigned) {
7214 // si64->ppcf128 done by libcall, below
Dan Gohman84d00962008-02-25 21:39:34 +00007215 static const uint64_t TwoE64[] = { 0x43f0000000000000LL, 0 };
Dale Johannesen9aec5b22007-10-12 17:52:03 +00007216 ExpandOp(DAG.getNode(ISD::SINT_TO_FP, MVT::ppcf128, Node->getOperand(0)),
7217 Lo, Hi);
7218 Hi = DAG.getNode(ISD::BUILD_PAIR, VT, Lo, Hi);
7219 // x>=0 ? (ppcf128)(i64)x : (ppcf128)(i64)x + 2^64
7220 ExpandOp(DAG.getNode(ISD::SELECT_CC, MVT::ppcf128, Node->getOperand(0),
7221 DAG.getConstant(0, MVT::i64),
7222 DAG.getNode(ISD::FADD, MVT::ppcf128, Hi,
7223 DAG.getConstantFP(
7224 APFloat(APInt(128, 2, TwoE64)),
7225 MVT::ppcf128)),
7226 Hi,
7227 DAG.getCondCode(ISD::SETLT)),
7228 Lo, Hi);
7229 break;
7230 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007231
Dan Gohmanec51f642008-03-10 23:03:31 +00007232 Lo = ExpandIntToFP(Node->getOpcode() == ISD::SINT_TO_FP, VT,
7233 Node->getOperand(0));
Evan Chenga8740032008-04-01 01:50:16 +00007234 if (getTypeAction(Lo.getValueType()) == Expand)
Evan Cheng4a2f6df2008-04-01 01:51:26 +00007235 // float to i32 etc. can be 'expanded' to a single node.
Evan Chenga8740032008-04-01 01:50:16 +00007236 ExpandOp(Lo, Lo, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007237 break;
7238 }
7239 }
7240
7241 // Make sure the resultant values have been legalized themselves, unless this
7242 // is a type that requires multi-step expansion.
7243 if (getTypeAction(NVT) != Expand && NVT != MVT::isVoid) {
7244 Lo = LegalizeOp(Lo);
Gabor Greif1c80d112008-08-28 21:40:38 +00007245 if (Hi.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007246 // Don't legalize the high part if it is expanded to a single node.
7247 Hi = LegalizeOp(Hi);
7248 }
7249
7250 // Remember in a map if the values will be reused later.
Dan Gohman55d19662008-07-07 17:46:23 +00007251 bool isNew =
7252 ExpandedNodes.insert(std::make_pair(Op, std::make_pair(Lo, Hi))).second;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007253 assert(isNew && "Value already expanded?!?");
Evan Chengcf576fd2008-11-24 07:09:49 +00007254 isNew = isNew;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007255}
7256
7257/// SplitVectorOp - Given an operand of vector type, break it down into
7258/// two smaller values, still of vector type.
Dan Gohman8181bd12008-07-27 21:46:04 +00007259void SelectionDAGLegalize::SplitVectorOp(SDValue Op, SDValue &Lo,
7260 SDValue &Hi) {
Duncan Sands92c43912008-06-06 12:08:01 +00007261 assert(Op.getValueType().isVector() && "Cannot split non-vector type!");
Gabor Greif1c80d112008-08-28 21:40:38 +00007262 SDNode *Node = Op.getNode();
Duncan Sands92c43912008-06-06 12:08:01 +00007263 unsigned NumElements = Op.getValueType().getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007264 assert(NumElements > 1 && "Cannot split a single element vector!");
Nate Begeman4a365ad2007-11-15 21:15:26 +00007265
Duncan Sands92c43912008-06-06 12:08:01 +00007266 MVT NewEltVT = Op.getValueType().getVectorElementType();
Nate Begeman4a365ad2007-11-15 21:15:26 +00007267
7268 unsigned NewNumElts_Lo = 1 << Log2_32(NumElements-1);
7269 unsigned NewNumElts_Hi = NumElements - NewNumElts_Lo;
7270
Duncan Sands92c43912008-06-06 12:08:01 +00007271 MVT NewVT_Lo = MVT::getVectorVT(NewEltVT, NewNumElts_Lo);
7272 MVT NewVT_Hi = MVT::getVectorVT(NewEltVT, NewNumElts_Hi);
Nate Begeman4a365ad2007-11-15 21:15:26 +00007273
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007274 // See if we already split it.
Dan Gohman8181bd12008-07-27 21:46:04 +00007275 std::map<SDValue, std::pair<SDValue, SDValue> >::iterator I
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007276 = SplitNodes.find(Op);
7277 if (I != SplitNodes.end()) {
7278 Lo = I->second.first;
7279 Hi = I->second.second;
7280 return;
7281 }
7282
7283 switch (Node->getOpcode()) {
7284 default:
7285#ifndef NDEBUG
7286 Node->dump(&DAG);
7287#endif
7288 assert(0 && "Unhandled operation in SplitVectorOp!");
Chris Lattner3dec33a2007-11-19 20:21:32 +00007289 case ISD::UNDEF:
7290 Lo = DAG.getNode(ISD::UNDEF, NewVT_Lo);
7291 Hi = DAG.getNode(ISD::UNDEF, NewVT_Hi);
7292 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007293 case ISD::BUILD_PAIR:
7294 Lo = Node->getOperand(0);
7295 Hi = Node->getOperand(1);
7296 break;
Dan Gohmanb3228dc2007-09-28 23:53:40 +00007297 case ISD::INSERT_VECTOR_ELT: {
Nate Begeman7c9e4b72008-04-25 18:07:40 +00007298 if (ConstantSDNode *Idx = dyn_cast<ConstantSDNode>(Node->getOperand(2))) {
7299 SplitVectorOp(Node->getOperand(0), Lo, Hi);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007300 unsigned Index = Idx->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00007301 SDValue ScalarOp = Node->getOperand(1);
Nate Begeman7c9e4b72008-04-25 18:07:40 +00007302 if (Index < NewNumElts_Lo)
7303 Lo = DAG.getNode(ISD::INSERT_VECTOR_ELT, NewVT_Lo, Lo, ScalarOp,
7304 DAG.getIntPtrConstant(Index));
7305 else
7306 Hi = DAG.getNode(ISD::INSERT_VECTOR_ELT, NewVT_Hi, Hi, ScalarOp,
7307 DAG.getIntPtrConstant(Index - NewNumElts_Lo));
7308 break;
7309 }
Dan Gohman8181bd12008-07-27 21:46:04 +00007310 SDValue Tmp = PerformInsertVectorEltInMemory(Node->getOperand(0),
Nate Begeman7c9e4b72008-04-25 18:07:40 +00007311 Node->getOperand(1),
7312 Node->getOperand(2));
7313 SplitVectorOp(Tmp, Lo, Hi);
Dan Gohmanb3228dc2007-09-28 23:53:40 +00007314 break;
7315 }
Chris Lattner587c46d2007-11-19 21:16:54 +00007316 case ISD::VECTOR_SHUFFLE: {
7317 // Build the low part.
Dan Gohman8181bd12008-07-27 21:46:04 +00007318 SDValue Mask = Node->getOperand(2);
7319 SmallVector<SDValue, 8> Ops;
Duncan Sands92c43912008-06-06 12:08:01 +00007320 MVT PtrVT = TLI.getPointerTy();
Chris Lattner587c46d2007-11-19 21:16:54 +00007321
7322 // Insert all of the elements from the input that are needed. We use
7323 // buildvector of extractelement here because the input vectors will have
7324 // to be legalized, so this makes the code simpler.
7325 for (unsigned i = 0; i != NewNumElts_Lo; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007326 SDValue IdxNode = Mask.getOperand(i);
Nate Begeman8bb3cb32008-03-14 00:53:31 +00007327 if (IdxNode.getOpcode() == ISD::UNDEF) {
7328 Ops.push_back(DAG.getNode(ISD::UNDEF, NewEltVT));
7329 continue;
7330 }
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007331 unsigned Idx = cast<ConstantSDNode>(IdxNode)->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00007332 SDValue InVec = Node->getOperand(0);
Chris Lattner587c46d2007-11-19 21:16:54 +00007333 if (Idx >= NumElements) {
7334 InVec = Node->getOperand(1);
7335 Idx -= NumElements;
7336 }
7337 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, NewEltVT, InVec,
7338 DAG.getConstant(Idx, PtrVT)));
7339 }
7340 Lo = DAG.getNode(ISD::BUILD_VECTOR, NewVT_Lo, &Ops[0], Ops.size());
7341 Ops.clear();
7342
7343 for (unsigned i = NewNumElts_Lo; i != NumElements; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007344 SDValue IdxNode = Mask.getOperand(i);
Nate Begeman8bb3cb32008-03-14 00:53:31 +00007345 if (IdxNode.getOpcode() == ISD::UNDEF) {
7346 Ops.push_back(DAG.getNode(ISD::UNDEF, NewEltVT));
7347 continue;
7348 }
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007349 unsigned Idx = cast<ConstantSDNode>(IdxNode)->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00007350 SDValue InVec = Node->getOperand(0);
Chris Lattner587c46d2007-11-19 21:16:54 +00007351 if (Idx >= NumElements) {
7352 InVec = Node->getOperand(1);
7353 Idx -= NumElements;
7354 }
7355 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, NewEltVT, InVec,
7356 DAG.getConstant(Idx, PtrVT)));
7357 }
Mon P Wang2e89b112008-07-25 01:30:26 +00007358 Hi = DAG.getNode(ISD::BUILD_VECTOR, NewVT_Hi, &Ops[0], Ops.size());
Chris Lattner587c46d2007-11-19 21:16:54 +00007359 break;
7360 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007361 case ISD::BUILD_VECTOR: {
Dan Gohman8181bd12008-07-27 21:46:04 +00007362 SmallVector<SDValue, 8> LoOps(Node->op_begin(),
Nate Begeman4a365ad2007-11-15 21:15:26 +00007363 Node->op_begin()+NewNumElts_Lo);
7364 Lo = DAG.getNode(ISD::BUILD_VECTOR, NewVT_Lo, &LoOps[0], LoOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007365
Dan Gohman8181bd12008-07-27 21:46:04 +00007366 SmallVector<SDValue, 8> HiOps(Node->op_begin()+NewNumElts_Lo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007367 Node->op_end());
Nate Begeman4a365ad2007-11-15 21:15:26 +00007368 Hi = DAG.getNode(ISD::BUILD_VECTOR, NewVT_Hi, &HiOps[0], HiOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007369 break;
7370 }
7371 case ISD::CONCAT_VECTORS: {
Nate Begeman4a365ad2007-11-15 21:15:26 +00007372 // FIXME: Handle non-power-of-two vectors?
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007373 unsigned NewNumSubvectors = Node->getNumOperands() / 2;
7374 if (NewNumSubvectors == 1) {
7375 Lo = Node->getOperand(0);
7376 Hi = Node->getOperand(1);
7377 } else {
Mon P Wangbff5d9c2008-11-10 04:46:22 +00007378 SmallVector<SDValue, 8> LoOps(Node->op_begin(),
7379 Node->op_begin()+NewNumSubvectors);
Nate Begeman4a365ad2007-11-15 21:15:26 +00007380 Lo = DAG.getNode(ISD::CONCAT_VECTORS, NewVT_Lo, &LoOps[0], LoOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007381
Mon P Wangbff5d9c2008-11-10 04:46:22 +00007382 SmallVector<SDValue, 8> HiOps(Node->op_begin()+NewNumSubvectors,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007383 Node->op_end());
Nate Begeman4a365ad2007-11-15 21:15:26 +00007384 Hi = DAG.getNode(ISD::CONCAT_VECTORS, NewVT_Hi, &HiOps[0], HiOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007385 }
7386 break;
7387 }
Mon P Wangbff5d9c2008-11-10 04:46:22 +00007388 case ISD::EXTRACT_SUBVECTOR: {
7389 SDValue Vec = Op.getOperand(0);
7390 SDValue Idx = Op.getOperand(1);
7391 MVT IdxVT = Idx.getValueType();
7392
7393 Lo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, NewVT_Lo, Vec, Idx);
7394 ConstantSDNode *CIdx = dyn_cast<ConstantSDNode>(Idx);
7395 if (CIdx) {
7396 Hi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, NewVT_Hi, Vec,
7397 DAG.getConstant(CIdx->getZExtValue() + NewNumElts_Lo,
7398 IdxVT));
7399 } else {
7400 Idx = DAG.getNode(ISD::ADD, IdxVT, Idx,
7401 DAG.getConstant(NewNumElts_Lo, IdxVT));
7402 Hi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, NewVT_Hi, Vec, Idx);
7403 }
7404 break;
7405 }
Dan Gohmand5d4c872007-10-17 14:48:28 +00007406 case ISD::SELECT: {
Dan Gohman8181bd12008-07-27 21:46:04 +00007407 SDValue Cond = Node->getOperand(0);
Dan Gohmand5d4c872007-10-17 14:48:28 +00007408
Dan Gohman8181bd12008-07-27 21:46:04 +00007409 SDValue LL, LH, RL, RH;
Dan Gohmand5d4c872007-10-17 14:48:28 +00007410 SplitVectorOp(Node->getOperand(1), LL, LH);
7411 SplitVectorOp(Node->getOperand(2), RL, RH);
7412
Duncan Sands92c43912008-06-06 12:08:01 +00007413 if (Cond.getValueType().isVector()) {
Dan Gohmand5d4c872007-10-17 14:48:28 +00007414 // Handle a vector merge.
Dan Gohman8181bd12008-07-27 21:46:04 +00007415 SDValue CL, CH;
Dan Gohmand5d4c872007-10-17 14:48:28 +00007416 SplitVectorOp(Cond, CL, CH);
Nate Begeman4a365ad2007-11-15 21:15:26 +00007417 Lo = DAG.getNode(Node->getOpcode(), NewVT_Lo, CL, LL, RL);
7418 Hi = DAG.getNode(Node->getOpcode(), NewVT_Hi, CH, LH, RH);
Dan Gohmand5d4c872007-10-17 14:48:28 +00007419 } else {
7420 // Handle a simple select with vector operands.
Nate Begeman4a365ad2007-11-15 21:15:26 +00007421 Lo = DAG.getNode(Node->getOpcode(), NewVT_Lo, Cond, LL, RL);
7422 Hi = DAG.getNode(Node->getOpcode(), NewVT_Hi, Cond, LH, RH);
Dan Gohmand5d4c872007-10-17 14:48:28 +00007423 }
7424 break;
7425 }
Chris Lattnerc7471452008-06-30 02:43:01 +00007426 case ISD::SELECT_CC: {
Dan Gohman8181bd12008-07-27 21:46:04 +00007427 SDValue CondLHS = Node->getOperand(0);
7428 SDValue CondRHS = Node->getOperand(1);
7429 SDValue CondCode = Node->getOperand(4);
Chris Lattnerc7471452008-06-30 02:43:01 +00007430
Dan Gohman8181bd12008-07-27 21:46:04 +00007431 SDValue LL, LH, RL, RH;
Chris Lattnerc7471452008-06-30 02:43:01 +00007432 SplitVectorOp(Node->getOperand(2), LL, LH);
7433 SplitVectorOp(Node->getOperand(3), RL, RH);
7434
7435 // Handle a simple select with vector operands.
7436 Lo = DAG.getNode(ISD::SELECT_CC, NewVT_Lo, CondLHS, CondRHS,
7437 LL, RL, CondCode);
7438 Hi = DAG.getNode(ISD::SELECT_CC, NewVT_Hi, CondLHS, CondRHS,
7439 LH, RH, CondCode);
7440 break;
7441 }
Nate Begeman9a1ce152008-05-12 19:40:03 +00007442 case ISD::VSETCC: {
Dan Gohman8181bd12008-07-27 21:46:04 +00007443 SDValue LL, LH, RL, RH;
Nate Begeman9a1ce152008-05-12 19:40:03 +00007444 SplitVectorOp(Node->getOperand(0), LL, LH);
7445 SplitVectorOp(Node->getOperand(1), RL, RH);
7446 Lo = DAG.getNode(ISD::VSETCC, NewVT_Lo, LL, RL, Node->getOperand(2));
7447 Hi = DAG.getNode(ISD::VSETCC, NewVT_Hi, LH, RH, Node->getOperand(2));
7448 break;
7449 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007450 case ISD::ADD:
7451 case ISD::SUB:
7452 case ISD::MUL:
7453 case ISD::FADD:
7454 case ISD::FSUB:
7455 case ISD::FMUL:
7456 case ISD::SDIV:
7457 case ISD::UDIV:
7458 case ISD::FDIV:
Dan Gohman6d05cac2007-10-11 23:57:53 +00007459 case ISD::FPOW:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007460 case ISD::AND:
7461 case ISD::OR:
Dan Gohman9e1b7ee2007-11-19 15:15:03 +00007462 case ISD::XOR:
7463 case ISD::UREM:
7464 case ISD::SREM:
7465 case ISD::FREM: {
Dan Gohman8181bd12008-07-27 21:46:04 +00007466 SDValue LL, LH, RL, RH;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007467 SplitVectorOp(Node->getOperand(0), LL, LH);
7468 SplitVectorOp(Node->getOperand(1), RL, RH);
7469
Nate Begeman4a365ad2007-11-15 21:15:26 +00007470 Lo = DAG.getNode(Node->getOpcode(), NewVT_Lo, LL, RL);
7471 Hi = DAG.getNode(Node->getOpcode(), NewVT_Hi, LH, RH);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007472 break;
7473 }
Dan Gohman29c3cef2008-08-14 20:04:46 +00007474 case ISD::FP_ROUND:
Dan Gohman6d05cac2007-10-11 23:57:53 +00007475 case ISD::FPOWI: {
Dan Gohman8181bd12008-07-27 21:46:04 +00007476 SDValue L, H;
Dan Gohman6d05cac2007-10-11 23:57:53 +00007477 SplitVectorOp(Node->getOperand(0), L, H);
7478
Nate Begeman4a365ad2007-11-15 21:15:26 +00007479 Lo = DAG.getNode(Node->getOpcode(), NewVT_Lo, L, Node->getOperand(1));
7480 Hi = DAG.getNode(Node->getOpcode(), NewVT_Hi, H, Node->getOperand(1));
Dan Gohman6d05cac2007-10-11 23:57:53 +00007481 break;
7482 }
7483 case ISD::CTTZ:
7484 case ISD::CTLZ:
7485 case ISD::CTPOP:
7486 case ISD::FNEG:
7487 case ISD::FABS:
7488 case ISD::FSQRT:
7489 case ISD::FSIN:
Nate Begeman78246ca2007-11-17 03:58:34 +00007490 case ISD::FCOS:
Dale Johannesen92b33082008-09-04 00:47:13 +00007491 case ISD::FLOG:
7492 case ISD::FLOG2:
7493 case ISD::FLOG10:
7494 case ISD::FEXP:
7495 case ISD::FEXP2:
Nate Begeman78246ca2007-11-17 03:58:34 +00007496 case ISD::FP_TO_SINT:
7497 case ISD::FP_TO_UINT:
7498 case ISD::SINT_TO_FP:
Dan Gohman29c3cef2008-08-14 20:04:46 +00007499 case ISD::UINT_TO_FP:
7500 case ISD::TRUNCATE:
7501 case ISD::ANY_EXTEND:
7502 case ISD::SIGN_EXTEND:
7503 case ISD::ZERO_EXTEND:
7504 case ISD::FP_EXTEND: {
Dan Gohman8181bd12008-07-27 21:46:04 +00007505 SDValue L, H;
Dan Gohman6d05cac2007-10-11 23:57:53 +00007506 SplitVectorOp(Node->getOperand(0), L, H);
7507
Nate Begeman4a365ad2007-11-15 21:15:26 +00007508 Lo = DAG.getNode(Node->getOpcode(), NewVT_Lo, L);
7509 Hi = DAG.getNode(Node->getOpcode(), NewVT_Hi, H);
Dan Gohman6d05cac2007-10-11 23:57:53 +00007510 break;
7511 }
Mon P Wang73d31542008-11-10 20:54:11 +00007512 case ISD::CONVERT_RNDSAT: {
7513 ISD::CvtCode CvtCode = cast<CvtRndSatSDNode>(Node)->getCvtCode();
7514 SDValue L, H;
7515 SplitVectorOp(Node->getOperand(0), L, H);
7516 SDValue DTyOpL = DAG.getValueType(NewVT_Lo);
7517 SDValue DTyOpH = DAG.getValueType(NewVT_Hi);
7518 SDValue STyOpL = DAG.getValueType(L.getValueType());
7519 SDValue STyOpH = DAG.getValueType(H.getValueType());
7520
7521 SDValue RndOp = Node->getOperand(3);
7522 SDValue SatOp = Node->getOperand(4);
7523
7524 Lo = DAG.getConvertRndSat(NewVT_Lo, L, DTyOpL, STyOpL,
7525 RndOp, SatOp, CvtCode);
7526 Hi = DAG.getConvertRndSat(NewVT_Hi, H, DTyOpH, STyOpH,
7527 RndOp, SatOp, CvtCode);
7528 break;
7529 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007530 case ISD::LOAD: {
7531 LoadSDNode *LD = cast<LoadSDNode>(Node);
Dan Gohman8181bd12008-07-27 21:46:04 +00007532 SDValue Ch = LD->getChain();
7533 SDValue Ptr = LD->getBasePtr();
Dan Gohman29c3cef2008-08-14 20:04:46 +00007534 ISD::LoadExtType ExtType = LD->getExtensionType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007535 const Value *SV = LD->getSrcValue();
7536 int SVOffset = LD->getSrcValueOffset();
Dan Gohman29c3cef2008-08-14 20:04:46 +00007537 MVT MemoryVT = LD->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007538 unsigned Alignment = LD->getAlignment();
7539 bool isVolatile = LD->isVolatile();
7540
Dan Gohman29c3cef2008-08-14 20:04:46 +00007541 assert(LD->isUnindexed() && "Indexed vector loads are not supported yet!");
7542 SDValue Offset = DAG.getNode(ISD::UNDEF, Ptr.getValueType());
7543
7544 MVT MemNewEltVT = MemoryVT.getVectorElementType();
7545 MVT MemNewVT_Lo = MVT::getVectorVT(MemNewEltVT, NewNumElts_Lo);
7546 MVT MemNewVT_Hi = MVT::getVectorVT(MemNewEltVT, NewNumElts_Hi);
7547
7548 Lo = DAG.getLoad(ISD::UNINDEXED, ExtType,
7549 NewVT_Lo, Ch, Ptr, Offset,
7550 SV, SVOffset, MemNewVT_Lo, isVolatile, Alignment);
7551 unsigned IncrementSize = NewNumElts_Lo * MemNewEltVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007552 Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
Chris Lattner5872a362008-01-17 07:00:52 +00007553 DAG.getIntPtrConstant(IncrementSize));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007554 SVOffset += IncrementSize;
Duncan Sandsa3691432007-10-28 12:59:45 +00007555 Alignment = MinAlign(Alignment, IncrementSize);
Dan Gohman29c3cef2008-08-14 20:04:46 +00007556 Hi = DAG.getLoad(ISD::UNINDEXED, ExtType,
7557 NewVT_Hi, Ch, Ptr, Offset,
7558 SV, SVOffset, MemNewVT_Hi, isVolatile, Alignment);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007559
7560 // Build a factor node to remember that this load is independent of the
7561 // other one.
Dan Gohman8181bd12008-07-27 21:46:04 +00007562 SDValue TF = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo.getValue(1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007563 Hi.getValue(1));
7564
7565 // Remember that we legalized the chain.
7566 AddLegalizedOperand(Op.getValue(1), LegalizeOp(TF));
7567 break;
7568 }
7569 case ISD::BIT_CONVERT: {
7570 // We know the result is a vector. The input may be either a vector or a
7571 // scalar value.
Dan Gohman8181bd12008-07-27 21:46:04 +00007572 SDValue InOp = Node->getOperand(0);
Duncan Sands92c43912008-06-06 12:08:01 +00007573 if (!InOp.getValueType().isVector() ||
7574 InOp.getValueType().getVectorNumElements() == 1) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007575 // The input is a scalar or single-element vector.
7576 // Lower to a store/load so that it can be split.
7577 // FIXME: this could be improved probably.
Mon P Wang36b59ac2008-07-15 05:28:34 +00007578 unsigned LdAlign = TLI.getTargetData()->getPrefTypeAlignment(
7579 Op.getValueType().getTypeForMVT());
Dan Gohman8181bd12008-07-27 21:46:04 +00007580 SDValue Ptr = DAG.CreateStackTemporary(InOp.getValueType(), LdAlign);
Gabor Greif1c80d112008-08-28 21:40:38 +00007581 int FI = cast<FrameIndexSDNode>(Ptr.getNode())->getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007582
Dan Gohman8181bd12008-07-27 21:46:04 +00007583 SDValue St = DAG.getStore(DAG.getEntryNode(),
Dan Gohman12a9c082008-02-06 22:27:42 +00007584 InOp, Ptr,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00007585 PseudoSourceValue::getFixedStack(FI), 0);
Dan Gohman12a9c082008-02-06 22:27:42 +00007586 InOp = DAG.getLoad(Op.getValueType(), St, Ptr,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00007587 PseudoSourceValue::getFixedStack(FI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007588 }
7589 // Split the vector and convert each of the pieces now.
7590 SplitVectorOp(InOp, Lo, Hi);
Nate Begeman4a365ad2007-11-15 21:15:26 +00007591 Lo = DAG.getNode(ISD::BIT_CONVERT, NewVT_Lo, Lo);
7592 Hi = DAG.getNode(ISD::BIT_CONVERT, NewVT_Hi, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007593 break;
7594 }
7595 }
7596
7597 // Remember in a map if the values will be reused later.
7598 bool isNew =
7599 SplitNodes.insert(std::make_pair(Op, std::make_pair(Lo, Hi))).second;
7600 assert(isNew && "Value already split?!?");
Evan Chengcf576fd2008-11-24 07:09:49 +00007601 isNew = isNew;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007602}
7603
7604
7605/// ScalarizeVectorOp - Given an operand of single-element vector type
7606/// (e.g. v1f32), convert it into the equivalent operation that returns a
7607/// scalar (e.g. f32) value.
Dan Gohman8181bd12008-07-27 21:46:04 +00007608SDValue SelectionDAGLegalize::ScalarizeVectorOp(SDValue Op) {
Duncan Sands92c43912008-06-06 12:08:01 +00007609 assert(Op.getValueType().isVector() && "Bad ScalarizeVectorOp invocation!");
Gabor Greif1c80d112008-08-28 21:40:38 +00007610 SDNode *Node = Op.getNode();
Duncan Sands92c43912008-06-06 12:08:01 +00007611 MVT NewVT = Op.getValueType().getVectorElementType();
7612 assert(Op.getValueType().getVectorNumElements() == 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007613
7614 // See if we already scalarized it.
Dan Gohman8181bd12008-07-27 21:46:04 +00007615 std::map<SDValue, SDValue>::iterator I = ScalarizedNodes.find(Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007616 if (I != ScalarizedNodes.end()) return I->second;
7617
Dan Gohman8181bd12008-07-27 21:46:04 +00007618 SDValue Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007619 switch (Node->getOpcode()) {
7620 default:
7621#ifndef NDEBUG
7622 Node->dump(&DAG); cerr << "\n";
7623#endif
7624 assert(0 && "Unknown vector operation in ScalarizeVectorOp!");
7625 case ISD::ADD:
7626 case ISD::FADD:
7627 case ISD::SUB:
7628 case ISD::FSUB:
7629 case ISD::MUL:
7630 case ISD::FMUL:
7631 case ISD::SDIV:
7632 case ISD::UDIV:
7633 case ISD::FDIV:
7634 case ISD::SREM:
7635 case ISD::UREM:
7636 case ISD::FREM:
Dan Gohman6d05cac2007-10-11 23:57:53 +00007637 case ISD::FPOW:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007638 case ISD::AND:
7639 case ISD::OR:
7640 case ISD::XOR:
7641 Result = DAG.getNode(Node->getOpcode(),
7642 NewVT,
7643 ScalarizeVectorOp(Node->getOperand(0)),
7644 ScalarizeVectorOp(Node->getOperand(1)));
7645 break;
7646 case ISD::FNEG:
7647 case ISD::FABS:
7648 case ISD::FSQRT:
7649 case ISD::FSIN:
7650 case ISD::FCOS:
Dale Johannesen92b33082008-09-04 00:47:13 +00007651 case ISD::FLOG:
7652 case ISD::FLOG2:
7653 case ISD::FLOG10:
7654 case ISD::FEXP:
7655 case ISD::FEXP2:
Dan Gohman29c3cef2008-08-14 20:04:46 +00007656 case ISD::FP_TO_SINT:
7657 case ISD::FP_TO_UINT:
7658 case ISD::SINT_TO_FP:
7659 case ISD::UINT_TO_FP:
7660 case ISD::SIGN_EXTEND:
7661 case ISD::ZERO_EXTEND:
7662 case ISD::ANY_EXTEND:
7663 case ISD::TRUNCATE:
7664 case ISD::FP_EXTEND:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007665 Result = DAG.getNode(Node->getOpcode(),
7666 NewVT,
7667 ScalarizeVectorOp(Node->getOperand(0)));
7668 break;
Mon P Wang73d31542008-11-10 20:54:11 +00007669 case ISD::CONVERT_RNDSAT: {
7670 SDValue Op0 = ScalarizeVectorOp(Node->getOperand(0));
7671 Result = DAG.getConvertRndSat(NewVT, Op0,
7672 DAG.getValueType(NewVT),
7673 DAG.getValueType(Op0.getValueType()),
7674 Node->getOperand(3),
7675 Node->getOperand(4),
7676 cast<CvtRndSatSDNode>(Node)->getCvtCode());
7677 break;
7678 }
Dan Gohmanae4c2f82007-10-12 14:13:46 +00007679 case ISD::FPOWI:
Dan Gohman29c3cef2008-08-14 20:04:46 +00007680 case ISD::FP_ROUND:
Dan Gohmanae4c2f82007-10-12 14:13:46 +00007681 Result = DAG.getNode(Node->getOpcode(),
7682 NewVT,
7683 ScalarizeVectorOp(Node->getOperand(0)),
7684 Node->getOperand(1));
7685 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007686 case ISD::LOAD: {
7687 LoadSDNode *LD = cast<LoadSDNode>(Node);
Dan Gohman8181bd12008-07-27 21:46:04 +00007688 SDValue Ch = LegalizeOp(LD->getChain()); // Legalize the chain.
7689 SDValue Ptr = LegalizeOp(LD->getBasePtr()); // Legalize the pointer.
Dan Gohman29c3cef2008-08-14 20:04:46 +00007690 ISD::LoadExtType ExtType = LD->getExtensionType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007691 const Value *SV = LD->getSrcValue();
7692 int SVOffset = LD->getSrcValueOffset();
Dan Gohman29c3cef2008-08-14 20:04:46 +00007693 MVT MemoryVT = LD->getMemoryVT();
7694 unsigned Alignment = LD->getAlignment();
7695 bool isVolatile = LD->isVolatile();
7696
7697 assert(LD->isUnindexed() && "Indexed vector loads are not supported yet!");
7698 SDValue Offset = DAG.getNode(ISD::UNDEF, Ptr.getValueType());
7699
7700 Result = DAG.getLoad(ISD::UNINDEXED, ExtType,
7701 NewVT, Ch, Ptr, Offset, SV, SVOffset,
7702 MemoryVT.getVectorElementType(),
7703 isVolatile, Alignment);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007704
7705 // Remember that we legalized the chain.
7706 AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1)));
7707 break;
7708 }
7709 case ISD::BUILD_VECTOR:
7710 Result = Node->getOperand(0);
7711 break;
7712 case ISD::INSERT_VECTOR_ELT:
7713 // Returning the inserted scalar element.
7714 Result = Node->getOperand(1);
7715 break;
7716 case ISD::CONCAT_VECTORS:
7717 assert(Node->getOperand(0).getValueType() == NewVT &&
7718 "Concat of non-legal vectors not yet supported!");
7719 Result = Node->getOperand(0);
7720 break;
7721 case ISD::VECTOR_SHUFFLE: {
7722 // Figure out if the scalar is the LHS or RHS and return it.
Dan Gohman8181bd12008-07-27 21:46:04 +00007723 SDValue EltNum = Node->getOperand(2).getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007724 if (cast<ConstantSDNode>(EltNum)->getZExtValue())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007725 Result = ScalarizeVectorOp(Node->getOperand(1));
7726 else
7727 Result = ScalarizeVectorOp(Node->getOperand(0));
7728 break;
7729 }
7730 case ISD::EXTRACT_SUBVECTOR:
Mon P Wang927daf52008-11-06 22:52:21 +00007731 Result = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, NewVT, Node->getOperand(0),
Mon P Wangbff5d9c2008-11-10 04:46:22 +00007732 Node->getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007733 break;
Evan Cheng2cc16e72008-05-16 17:19:05 +00007734 case ISD::BIT_CONVERT: {
Dan Gohman8181bd12008-07-27 21:46:04 +00007735 SDValue Op0 = Op.getOperand(0);
Duncan Sands92c43912008-06-06 12:08:01 +00007736 if (Op0.getValueType().getVectorNumElements() == 1)
Evan Cheng2cc16e72008-05-16 17:19:05 +00007737 Op0 = ScalarizeVectorOp(Op0);
7738 Result = DAG.getNode(ISD::BIT_CONVERT, NewVT, Op0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007739 break;
Evan Cheng2cc16e72008-05-16 17:19:05 +00007740 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007741 case ISD::SELECT:
7742 Result = DAG.getNode(ISD::SELECT, NewVT, Op.getOperand(0),
7743 ScalarizeVectorOp(Op.getOperand(1)),
7744 ScalarizeVectorOp(Op.getOperand(2)));
7745 break;
Chris Lattnerc7471452008-06-30 02:43:01 +00007746 case ISD::SELECT_CC:
7747 Result = DAG.getNode(ISD::SELECT_CC, NewVT, Node->getOperand(0),
7748 Node->getOperand(1),
7749 ScalarizeVectorOp(Op.getOperand(2)),
7750 ScalarizeVectorOp(Op.getOperand(3)),
7751 Node->getOperand(4));
7752 break;
Nate Begeman78ca4f92008-05-12 23:09:43 +00007753 case ISD::VSETCC: {
Dan Gohman8181bd12008-07-27 21:46:04 +00007754 SDValue Op0 = ScalarizeVectorOp(Op.getOperand(0));
7755 SDValue Op1 = ScalarizeVectorOp(Op.getOperand(1));
Nate Begeman78ca4f92008-05-12 23:09:43 +00007756 Result = DAG.getNode(ISD::SETCC, TLI.getSetCCResultType(Op0), Op0, Op1,
7757 Op.getOperand(2));
7758 Result = DAG.getNode(ISD::SELECT, NewVT, Result,
7759 DAG.getConstant(-1ULL, NewVT),
7760 DAG.getConstant(0ULL, NewVT));
7761 break;
7762 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007763 }
7764
7765 if (TLI.isTypeLegal(NewVT))
7766 Result = LegalizeOp(Result);
7767 bool isNew = ScalarizedNodes.insert(std::make_pair(Op, Result)).second;
7768 assert(isNew && "Value already scalarized?");
Evan Chengcf576fd2008-11-24 07:09:49 +00007769 isNew = isNew;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007770 return Result;
7771}
7772
7773
Mon P Wang1448aad2008-10-30 08:01:45 +00007774SDValue SelectionDAGLegalize::WidenVectorOp(SDValue Op, MVT WidenVT) {
7775 std::map<SDValue, SDValue>::iterator I = WidenNodes.find(Op);
7776 if (I != WidenNodes.end()) return I->second;
7777
7778 MVT VT = Op.getValueType();
7779 assert(VT.isVector() && "Cannot widen non-vector type!");
7780
7781 SDValue Result;
7782 SDNode *Node = Op.getNode();
7783 MVT EVT = VT.getVectorElementType();
7784
7785 unsigned NumElts = VT.getVectorNumElements();
7786 unsigned NewNumElts = WidenVT.getVectorNumElements();
7787 assert(NewNumElts > NumElts && "Cannot widen to smaller type!");
7788 assert(NewNumElts < 17);
7789
7790 // When widen is called, it is assumed that it is more efficient to use a
7791 // wide type. The default action is to widen to operation to a wider legal
7792 // vector type and then do the operation if it is legal by calling LegalizeOp
7793 // again. If there is no vector equivalent, we will unroll the operation, do
7794 // it, and rebuild the vector. If most of the operations are vectorizible to
7795 // the legal type, the resulting code will be more efficient. If this is not
7796 // the case, the resulting code will preform badly as we end up generating
7797 // code to pack/unpack the results. It is the function that calls widen
Mon P Wanga5a239f2008-11-06 05:31:54 +00007798 // that is responsible for seeing this doesn't happen.
Mon P Wang1448aad2008-10-30 08:01:45 +00007799 switch (Node->getOpcode()) {
7800 default:
7801#ifndef NDEBUG
7802 Node->dump(&DAG);
7803#endif
7804 assert(0 && "Unexpected operation in WidenVectorOp!");
7805 break;
7806 case ISD::CopyFromReg:
Mon P Wang257e1c72008-11-15 06:05:52 +00007807 assert(0 && "CopyFromReg doesn't need widening!");
Mon P Wang1448aad2008-10-30 08:01:45 +00007808 case ISD::Constant:
7809 case ISD::ConstantFP:
7810 // To build a vector of these elements, clients should call BuildVector
7811 // and with each element instead of creating a node with a vector type
7812 assert(0 && "Unexpected operation in WidenVectorOp!");
7813 case ISD::VAARG:
7814 // Variable Arguments with vector types doesn't make any sense to me
7815 assert(0 && "Unexpected operation in WidenVectorOp!");
7816 break;
Mon P Wang257e1c72008-11-15 06:05:52 +00007817 case ISD::UNDEF:
7818 Result = DAG.getNode(ISD::UNDEF, WidenVT);
7819 break;
Mon P Wang1448aad2008-10-30 08:01:45 +00007820 case ISD::BUILD_VECTOR: {
7821 // Build a vector with undefined for the new nodes
7822 SDValueVector NewOps(Node->op_begin(), Node->op_end());
7823 for (unsigned i = NumElts; i < NewNumElts; ++i) {
7824 NewOps.push_back(DAG.getNode(ISD::UNDEF,EVT));
7825 }
7826 Result = DAG.getNode(ISD::BUILD_VECTOR, WidenVT, &NewOps[0], NewOps.size());
7827 break;
7828 }
7829 case ISD::INSERT_VECTOR_ELT: {
7830 SDValue Tmp1 = WidenVectorOp(Node->getOperand(0), WidenVT);
7831 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, WidenVT, Tmp1,
7832 Node->getOperand(1), Node->getOperand(2));
7833 break;
7834 }
7835 case ISD::VECTOR_SHUFFLE: {
7836 SDValue Tmp1 = WidenVectorOp(Node->getOperand(0), WidenVT);
7837 SDValue Tmp2 = WidenVectorOp(Node->getOperand(1), WidenVT);
7838 // VECTOR_SHUFFLE 3rd operand must be a constant build vector that is
7839 // used as permutation array. We build the vector here instead of widening
7840 // because we don't want to legalize and have it turned to something else.
7841 SDValue PermOp = Node->getOperand(2);
7842 SDValueVector NewOps;
7843 MVT PVT = PermOp.getValueType().getVectorElementType();
7844 for (unsigned i = 0; i < NumElts; ++i) {
7845 if (PermOp.getOperand(i).getOpcode() == ISD::UNDEF) {
7846 NewOps.push_back(PermOp.getOperand(i));
7847 } else {
7848 unsigned Idx =
7849 cast<ConstantSDNode>(PermOp.getOperand(i))->getZExtValue();
7850 if (Idx < NumElts) {
7851 NewOps.push_back(PermOp.getOperand(i));
7852 }
7853 else {
7854 NewOps.push_back(DAG.getConstant(Idx + NewNumElts - NumElts,
7855 PermOp.getOperand(i).getValueType()));
7856 }
7857 }
7858 }
7859 for (unsigned i = NumElts; i < NewNumElts; ++i) {
7860 NewOps.push_back(DAG.getNode(ISD::UNDEF,PVT));
7861 }
7862
7863 SDValue Tmp3 = DAG.getNode(ISD::BUILD_VECTOR,
7864 MVT::getVectorVT(PVT, NewOps.size()),
7865 &NewOps[0], NewOps.size());
7866
7867 Result = DAG.getNode(ISD::VECTOR_SHUFFLE, WidenVT, Tmp1, Tmp2, Tmp3);
7868 break;
7869 }
7870 case ISD::LOAD: {
7871 // If the load widen returns true, we can use a single load for the
7872 // vector. Otherwise, it is returning a token factor for multiple
7873 // loads.
7874 SDValue TFOp;
7875 if (LoadWidenVectorOp(Result, TFOp, Op, WidenVT))
7876 AddLegalizedOperand(Op.getValue(1), LegalizeOp(TFOp.getValue(1)));
7877 else
7878 AddLegalizedOperand(Op.getValue(1), LegalizeOp(TFOp.getValue(0)));
7879 break;
7880 }
7881
7882 case ISD::BIT_CONVERT: {
7883 SDValue Tmp1 = Node->getOperand(0);
7884 // Converts between two different types so we need to determine
7885 // the correct widen type for the input operand.
7886 MVT TVT = Tmp1.getValueType();
7887 assert(TVT.isVector() && "can not widen non vector type");
7888 MVT TEVT = TVT.getVectorElementType();
7889 assert(WidenVT.getSizeInBits() % EVT.getSizeInBits() == 0 &&
7890 "can not widen bit bit convert that are not multiple of element type");
7891 MVT TWidenVT = MVT::getVectorVT(TEVT,
7892 WidenVT.getSizeInBits()/EVT.getSizeInBits());
7893 Tmp1 = WidenVectorOp(Tmp1, TWidenVT);
7894 assert(Tmp1.getValueType().getSizeInBits() == WidenVT.getSizeInBits());
7895 Result = DAG.getNode(Node->getOpcode(), WidenVT, Tmp1);
7896
7897 TargetLowering::LegalizeAction action =
7898 TLI.getOperationAction(Node->getOpcode(), WidenVT);
7899 switch (action) {
7900 default: assert(0 && "action not supported");
7901 case TargetLowering::Legal:
7902 break;
7903 case TargetLowering::Promote:
7904 // We defer the promotion to when we legalize the op
7905 break;
7906 case TargetLowering::Expand:
7907 // Expand the operation into a bunch of nasty scalar code.
7908 Result = LegalizeOp(UnrollVectorOp(Result));
7909 break;
7910 }
7911 break;
7912 }
7913
7914 case ISD::SINT_TO_FP:
7915 case ISD::UINT_TO_FP:
7916 case ISD::FP_TO_SINT:
7917 case ISD::FP_TO_UINT: {
7918 SDValue Tmp1 = Node->getOperand(0);
7919 // Converts between two different types so we need to determine
7920 // the correct widen type for the input operand.
7921 MVT TVT = Tmp1.getValueType();
7922 assert(TVT.isVector() && "can not widen non vector type");
7923 MVT TEVT = TVT.getVectorElementType();
7924 MVT TWidenVT = MVT::getVectorVT(TEVT, NewNumElts);
7925 Tmp1 = WidenVectorOp(Tmp1, TWidenVT);
7926 assert(Tmp1.getValueType().getVectorNumElements() == NewNumElts);
7927 Result = DAG.getNode(Node->getOpcode(), WidenVT, Tmp1);
7928
7929 TargetLowering::LegalizeAction action =
7930 TLI.getOperationAction(Node->getOpcode(), WidenVT);
7931 switch (action) {
7932 default: assert(0 && "action not supported");
7933 case TargetLowering::Legal:
7934 break;
7935 case TargetLowering::Promote:
7936 // We defer the promotion to when we legalize the op
7937 break;
7938 case TargetLowering::Expand:
7939 // Expand the operation into a bunch of nasty scalar code.
7940 Result = LegalizeOp(UnrollVectorOp(Result));
7941 break;
7942 }
7943 break;
7944 }
7945
7946 case ISD::FP_EXTEND:
7947 assert(0 && "Case not implemented. Dynamically dead with 2 FP types!");
7948 case ISD::TRUNCATE:
7949 case ISD::SIGN_EXTEND:
7950 case ISD::ZERO_EXTEND:
7951 case ISD::ANY_EXTEND:
7952 case ISD::FP_ROUND:
7953 case ISD::SIGN_EXTEND_INREG:
7954 case ISD::FABS:
7955 case ISD::FNEG:
7956 case ISD::FSQRT:
7957 case ISD::FSIN:
Mon P Wang257e1c72008-11-15 06:05:52 +00007958 case ISD::FCOS:
7959 case ISD::CTPOP:
7960 case ISD::CTTZ:
7961 case ISD::CTLZ: {
Mon P Wang1448aad2008-10-30 08:01:45 +00007962 // Unary op widening
7963 SDValue Tmp1;
7964 TargetLowering::LegalizeAction action =
7965 TLI.getOperationAction(Node->getOpcode(), WidenVT);
7966
7967 Tmp1 = WidenVectorOp(Node->getOperand(0), WidenVT);
7968 assert(Tmp1.getValueType() == WidenVT);
7969 Result = DAG.getNode(Node->getOpcode(), WidenVT, Tmp1);
7970 switch (action) {
7971 default: assert(0 && "action not supported");
7972 case TargetLowering::Legal:
7973 break;
7974 case TargetLowering::Promote:
7975 // We defer the promotion to when we legalize the op
7976 break;
7977 case TargetLowering::Expand:
7978 // Expand the operation into a bunch of nasty scalar code.
7979 Result = LegalizeOp(UnrollVectorOp(Result));
7980 break;
7981 }
7982 break;
7983 }
Mon P Wang73d31542008-11-10 20:54:11 +00007984 case ISD::CONVERT_RNDSAT: {
7985 SDValue RndOp = Node->getOperand(3);
7986 SDValue SatOp = Node->getOperand(4);
7987
7988 TargetLowering::LegalizeAction action =
7989 TLI.getOperationAction(Node->getOpcode(), WidenVT);
7990
7991 SDValue SrcOp = Node->getOperand(0);
7992
7993 // Converts between two different types so we need to determine
7994 // the correct widen type for the input operand.
7995 MVT SVT = SrcOp.getValueType();
7996 assert(SVT.isVector() && "can not widen non vector type");
7997 MVT SEVT = SVT.getVectorElementType();
7998 MVT SWidenVT = MVT::getVectorVT(SEVT, NewNumElts);
7999
8000 SrcOp = WidenVectorOp(SrcOp, SWidenVT);
8001 assert(SrcOp.getValueType() == WidenVT);
8002 SDValue DTyOp = DAG.getValueType(WidenVT);
8003 SDValue STyOp = DAG.getValueType(SrcOp.getValueType());
8004 ISD::CvtCode CvtCode = cast<CvtRndSatSDNode>(Node)->getCvtCode();
8005
8006 Result = DAG.getConvertRndSat(WidenVT, SrcOp, DTyOp, STyOp,
8007 RndOp, SatOp, CvtCode);
8008 switch (action) {
8009 default: assert(0 && "action not supported");
8010 case TargetLowering::Legal:
8011 break;
8012 case TargetLowering::Promote:
8013 // We defer the promotion to when we legalize the op
8014 break;
8015 case TargetLowering::Expand:
8016 // Expand the operation into a bunch of nasty scalar code.
8017 Result = LegalizeOp(UnrollVectorOp(Result));
8018 break;
8019 }
8020 break;
8021 }
Mon P Wang1448aad2008-10-30 08:01:45 +00008022 case ISD::FPOW:
8023 case ISD::FPOWI:
8024 case ISD::ADD:
8025 case ISD::SUB:
8026 case ISD::MUL:
8027 case ISD::MULHS:
8028 case ISD::MULHU:
8029 case ISD::AND:
8030 case ISD::OR:
8031 case ISD::XOR:
8032 case ISD::FADD:
8033 case ISD::FSUB:
8034 case ISD::FMUL:
8035 case ISD::SDIV:
8036 case ISD::SREM:
8037 case ISD::FDIV:
8038 case ISD::FREM:
8039 case ISD::FCOPYSIGN:
8040 case ISD::UDIV:
8041 case ISD::UREM:
8042 case ISD::BSWAP: {
8043 // Binary op widening
8044 TargetLowering::LegalizeAction action =
8045 TLI.getOperationAction(Node->getOpcode(), WidenVT);
8046
8047 SDValue Tmp1 = WidenVectorOp(Node->getOperand(0), WidenVT);
8048 SDValue Tmp2 = WidenVectorOp(Node->getOperand(1), WidenVT);
8049 assert(Tmp1.getValueType() == WidenVT && Tmp2.getValueType() == WidenVT);
8050 Result = DAG.getNode(Node->getOpcode(), WidenVT, Tmp1, Tmp2);
8051 switch (action) {
8052 default: assert(0 && "action not supported");
8053 case TargetLowering::Legal:
8054 break;
8055 case TargetLowering::Promote:
8056 // We defer the promotion to when we legalize the op
8057 break;
8058 case TargetLowering::Expand:
8059 // Expand the operation into a bunch of nasty scalar code by first
8060 // Widening to the right type and then unroll the beast.
8061 Result = LegalizeOp(UnrollVectorOp(Result));
8062 break;
8063 }
8064 break;
8065 }
8066
8067 case ISD::SHL:
8068 case ISD::SRA:
8069 case ISD::SRL: {
8070 // Binary op with one non vector operand
8071 TargetLowering::LegalizeAction action =
8072 TLI.getOperationAction(Node->getOpcode(), WidenVT);
8073
8074 SDValue Tmp1 = WidenVectorOp(Node->getOperand(0), WidenVT);
8075 assert(Tmp1.getValueType() == WidenVT);
8076 Result = DAG.getNode(Node->getOpcode(), WidenVT, Tmp1, Node->getOperand(1));
8077 switch (action) {
8078 default: assert(0 && "action not supported");
8079 case TargetLowering::Legal:
8080 break;
8081 case TargetLowering::Promote:
8082 // We defer the promotion to when we legalize the op
8083 break;
8084 case TargetLowering::Expand:
8085 // Expand the operation into a bunch of nasty scalar code.
8086 Result = LegalizeOp(UnrollVectorOp(Result));
8087 break;
8088 }
8089 break;
8090 }
8091 case ISD::EXTRACT_VECTOR_ELT: {
8092 SDValue Tmp1 = WidenVectorOp(Node->getOperand(0), WidenVT);
8093 assert(Tmp1.getValueType() == WidenVT);
8094 Result = DAG.getNode(Node->getOpcode(), EVT, Tmp1, Node->getOperand(1));
8095 break;
8096 }
8097 case ISD::CONCAT_VECTORS: {
8098 // We concurrently support only widen on a multiple of the incoming vector.
8099 // We could widen on a multiple of the incoming operand if necessary.
8100 unsigned NumConcat = NewNumElts / NumElts;
8101 assert(NewNumElts % NumElts == 0 && "Can widen only a multiple of vector");
8102 std::vector<SDValue> UnOps(NumElts, DAG.getNode(ISD::UNDEF,
8103 VT.getVectorElementType()));
8104 SDValue UndefVal = DAG.getNode(ISD::BUILD_VECTOR, VT,
8105 &UnOps[0], UnOps.size());
8106 SmallVector<SDValue, 8> MOps;
8107 MOps.push_back(Op);
8108 for (unsigned i = 1; i != NumConcat; ++i) {
8109 MOps.push_back(UndefVal);
8110 }
8111 Result = LegalizeOp(DAG.getNode(ISD::CONCAT_VECTORS, WidenVT,
8112 &MOps[0], MOps.size()));
8113 break;
8114 }
8115 case ISD::EXTRACT_SUBVECTOR: {
Mon P Wang257e1c72008-11-15 06:05:52 +00008116 SDValue Tmp1 = Node->getOperand(0);
8117 SDValue Idx = Node->getOperand(1);
8118 ConstantSDNode *CIdx = dyn_cast<ConstantSDNode>(Idx);
8119 if (CIdx && CIdx->getZExtValue() == 0) {
8120 // Since we are access the start of the vector, the incoming
8121 // vector type might be the proper.
8122 MVT Tmp1VT = Tmp1.getValueType();
8123 if (Tmp1VT == WidenVT)
8124 return Tmp1;
8125 else {
8126 unsigned Tmp1VTNumElts = Tmp1VT.getVectorNumElements();
8127 if (Tmp1VTNumElts < NewNumElts)
8128 Result = WidenVectorOp(Tmp1, WidenVT);
8129 else
8130 Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, WidenVT, Tmp1, Idx);
8131 }
8132 } else if (NewNumElts % NumElts == 0) {
8133 // Widen the extracted subvector.
8134 unsigned NumConcat = NewNumElts / NumElts;
8135 SDValue UndefVal = DAG.getNode(ISD::UNDEF, VT);
8136 SmallVector<SDValue, 8> MOps;
8137 MOps.push_back(Op);
8138 for (unsigned i = 1; i != NumConcat; ++i) {
8139 MOps.push_back(UndefVal);
8140 }
8141 Result = LegalizeOp(DAG.getNode(ISD::CONCAT_VECTORS, WidenVT,
8142 &MOps[0], MOps.size()));
8143 } else {
8144 assert(0 && "can not widen extract subvector");
8145 // This could be implemented using insert and build vector but I would
8146 // like to see when this happens.
8147 }
Mon P Wang1448aad2008-10-30 08:01:45 +00008148 break;
8149 }
8150
8151 case ISD::SELECT: {
8152 TargetLowering::LegalizeAction action =
8153 TLI.getOperationAction(Node->getOpcode(), WidenVT);
8154
8155 // Determine new condition widen type and widen
8156 SDValue Cond1 = Node->getOperand(0);
8157 MVT CondVT = Cond1.getValueType();
8158 assert(CondVT.isVector() && "can not widen non vector type");
8159 MVT CondEVT = CondVT.getVectorElementType();
8160 MVT CondWidenVT = MVT::getVectorVT(CondEVT, NewNumElts);
8161 Cond1 = WidenVectorOp(Cond1, CondWidenVT);
8162 assert(Cond1.getValueType() == CondWidenVT && "Condition not widen");
8163
8164 SDValue Tmp1 = WidenVectorOp(Node->getOperand(1), WidenVT);
8165 SDValue Tmp2 = WidenVectorOp(Node->getOperand(2), WidenVT);
8166 assert(Tmp1.getValueType() == WidenVT && Tmp2.getValueType() == WidenVT);
8167 Result = DAG.getNode(Node->getOpcode(), WidenVT, Cond1, Tmp1, Tmp2);
8168 switch (action) {
8169 default: assert(0 && "action not supported");
8170 case TargetLowering::Legal:
8171 break;
8172 case TargetLowering::Promote:
8173 // We defer the promotion to when we legalize the op
8174 break;
8175 case TargetLowering::Expand:
8176 // Expand the operation into a bunch of nasty scalar code by first
8177 // Widening to the right type and then unroll the beast.
8178 Result = LegalizeOp(UnrollVectorOp(Result));
8179 break;
8180 }
8181 break;
8182 }
8183
8184 case ISD::SELECT_CC: {
8185 TargetLowering::LegalizeAction action =
8186 TLI.getOperationAction(Node->getOpcode(), WidenVT);
8187
8188 // Determine new condition widen type and widen
8189 SDValue Cond1 = Node->getOperand(0);
8190 SDValue Cond2 = Node->getOperand(1);
8191 MVT CondVT = Cond1.getValueType();
8192 assert(CondVT.isVector() && "can not widen non vector type");
8193 assert(CondVT == Cond2.getValueType() && "mismatch lhs/rhs");
8194 MVT CondEVT = CondVT.getVectorElementType();
8195 MVT CondWidenVT = MVT::getVectorVT(CondEVT, NewNumElts);
8196 Cond1 = WidenVectorOp(Cond1, CondWidenVT);
8197 Cond2 = WidenVectorOp(Cond2, CondWidenVT);
8198 assert(Cond1.getValueType() == CondWidenVT &&
8199 Cond2.getValueType() == CondWidenVT && "condition not widen");
8200
8201 SDValue Tmp1 = WidenVectorOp(Node->getOperand(2), WidenVT);
8202 SDValue Tmp2 = WidenVectorOp(Node->getOperand(3), WidenVT);
8203 assert(Tmp1.getValueType() == WidenVT && Tmp2.getValueType() == WidenVT &&
8204 "operands not widen");
8205 Result = DAG.getNode(Node->getOpcode(), WidenVT, Cond1, Cond2, Tmp1,
8206 Tmp2, Node->getOperand(4));
8207 switch (action) {
8208 default: assert(0 && "action not supported");
8209 case TargetLowering::Legal:
8210 break;
8211 case TargetLowering::Promote:
8212 // We defer the promotion to when we legalize the op
8213 break;
8214 case TargetLowering::Expand:
8215 // Expand the operation into a bunch of nasty scalar code by first
8216 // Widening to the right type and then unroll the beast.
8217 Result = LegalizeOp(UnrollVectorOp(Result));
8218 break;
8219 }
8220 break;
Mon P Wang42ac14e2008-10-30 18:21:52 +00008221 }
8222 case ISD::VSETCC: {
8223 // Determine widen for the operand
8224 SDValue Tmp1 = Node->getOperand(0);
8225 MVT TmpVT = Tmp1.getValueType();
8226 assert(TmpVT.isVector() && "can not widen non vector type");
8227 MVT TmpEVT = TmpVT.getVectorElementType();
8228 MVT TmpWidenVT = MVT::getVectorVT(TmpEVT, NewNumElts);
8229 Tmp1 = WidenVectorOp(Tmp1, TmpWidenVT);
8230 SDValue Tmp2 = WidenVectorOp(Node->getOperand(1), TmpWidenVT);
8231 Result = DAG.getNode(Node->getOpcode(), WidenVT, Tmp1, Tmp2,
8232 Node->getOperand(2));
Mon P Wang1448aad2008-10-30 08:01:45 +00008233 break;
8234 }
Mon P Wang1448aad2008-10-30 08:01:45 +00008235 case ISD::ATOMIC_CMP_SWAP_8:
8236 case ISD::ATOMIC_CMP_SWAP_16:
8237 case ISD::ATOMIC_CMP_SWAP_32:
8238 case ISD::ATOMIC_CMP_SWAP_64:
8239 case ISD::ATOMIC_LOAD_ADD_8:
8240 case ISD::ATOMIC_LOAD_SUB_8:
8241 case ISD::ATOMIC_LOAD_AND_8:
8242 case ISD::ATOMIC_LOAD_OR_8:
8243 case ISD::ATOMIC_LOAD_XOR_8:
8244 case ISD::ATOMIC_LOAD_NAND_8:
8245 case ISD::ATOMIC_LOAD_MIN_8:
8246 case ISD::ATOMIC_LOAD_MAX_8:
8247 case ISD::ATOMIC_LOAD_UMIN_8:
8248 case ISD::ATOMIC_LOAD_UMAX_8:
8249 case ISD::ATOMIC_SWAP_8:
8250 case ISD::ATOMIC_LOAD_ADD_16:
8251 case ISD::ATOMIC_LOAD_SUB_16:
8252 case ISD::ATOMIC_LOAD_AND_16:
8253 case ISD::ATOMIC_LOAD_OR_16:
8254 case ISD::ATOMIC_LOAD_XOR_16:
8255 case ISD::ATOMIC_LOAD_NAND_16:
8256 case ISD::ATOMIC_LOAD_MIN_16:
8257 case ISD::ATOMIC_LOAD_MAX_16:
8258 case ISD::ATOMIC_LOAD_UMIN_16:
8259 case ISD::ATOMIC_LOAD_UMAX_16:
8260 case ISD::ATOMIC_SWAP_16:
8261 case ISD::ATOMIC_LOAD_ADD_32:
8262 case ISD::ATOMIC_LOAD_SUB_32:
8263 case ISD::ATOMIC_LOAD_AND_32:
8264 case ISD::ATOMIC_LOAD_OR_32:
8265 case ISD::ATOMIC_LOAD_XOR_32:
8266 case ISD::ATOMIC_LOAD_NAND_32:
8267 case ISD::ATOMIC_LOAD_MIN_32:
8268 case ISD::ATOMIC_LOAD_MAX_32:
8269 case ISD::ATOMIC_LOAD_UMIN_32:
8270 case ISD::ATOMIC_LOAD_UMAX_32:
8271 case ISD::ATOMIC_SWAP_32:
8272 case ISD::ATOMIC_LOAD_ADD_64:
8273 case ISD::ATOMIC_LOAD_SUB_64:
8274 case ISD::ATOMIC_LOAD_AND_64:
8275 case ISD::ATOMIC_LOAD_OR_64:
8276 case ISD::ATOMIC_LOAD_XOR_64:
8277 case ISD::ATOMIC_LOAD_NAND_64:
8278 case ISD::ATOMIC_LOAD_MIN_64:
8279 case ISD::ATOMIC_LOAD_MAX_64:
8280 case ISD::ATOMIC_LOAD_UMIN_64:
8281 case ISD::ATOMIC_LOAD_UMAX_64:
8282 case ISD::ATOMIC_SWAP_64: {
8283 // For now, we assume that using vectors for these operations don't make
8284 // much sense so we just split it. We return an empty result
8285 SDValue X, Y;
8286 SplitVectorOp(Op, X, Y);
8287 return Result;
8288 break;
8289 }
8290
8291 } // end switch (Node->getOpcode())
8292
8293 assert(Result.getNode() && "Didn't set a result!");
8294 if (Result != Op)
8295 Result = LegalizeOp(Result);
8296
Mon P Wanga5a239f2008-11-06 05:31:54 +00008297 AddWidenedOperand(Op, Result);
Mon P Wang1448aad2008-10-30 08:01:45 +00008298 return Result;
8299}
8300
8301// Utility function to find a legal vector type and its associated element
8302// type from a preferred width and whose vector type must be the same size
8303// as the VVT.
8304// TLI: Target lowering used to determine legal types
8305// Width: Preferred width of element type
8306// VVT: Vector value type whose size we must match.
8307// Returns VecEVT and EVT - the vector type and its associated element type
8308static void FindWidenVecType(TargetLowering &TLI, unsigned Width, MVT VVT,
8309 MVT& EVT, MVT& VecEVT) {
8310 // We start with the preferred width, make it a power of 2 and see if
8311 // we can find a vector type of that width. If not, we reduce it by
8312 // another power of 2. If we have widen the type, a vector of bytes should
8313 // always be legal.
8314 assert(TLI.isTypeLegal(VVT));
8315 unsigned EWidth = Width + 1;
8316 do {
8317 assert(EWidth > 0);
8318 EWidth = (1 << Log2_32(EWidth-1));
8319 EVT = MVT::getIntegerVT(EWidth);
8320 unsigned NumEVT = VVT.getSizeInBits()/EWidth;
8321 VecEVT = MVT::getVectorVT(EVT, NumEVT);
8322 } while (!TLI.isTypeLegal(VecEVT) ||
8323 VVT.getSizeInBits() != VecEVT.getSizeInBits());
8324}
8325
8326SDValue SelectionDAGLegalize::genWidenVectorLoads(SDValueVector& LdChain,
8327 SDValue Chain,
8328 SDValue BasePtr,
8329 const Value *SV,
8330 int SVOffset,
8331 unsigned Alignment,
8332 bool isVolatile,
8333 unsigned LdWidth,
8334 MVT ResType) {
8335 // We assume that we have good rules to handle loading power of two loads so
8336 // we break down the operations to power of 2 loads. The strategy is to
8337 // load the largest power of 2 that we can easily transform to a legal vector
8338 // and then insert into that vector, and the cast the result into the legal
8339 // vector that we want. This avoids unnecessary stack converts.
8340 // TODO: If the Ldwidth is legal, alignment is the same as the LdWidth, and
8341 // the load is nonvolatile, we an use a wider load for the value.
8342 // Find a vector length we can load a large chunk
8343 MVT EVT, VecEVT;
8344 unsigned EVTWidth;
8345 FindWidenVecType(TLI, LdWidth, ResType, EVT, VecEVT);
8346 EVTWidth = EVT.getSizeInBits();
8347
8348 SDValue LdOp = DAG.getLoad(EVT, Chain, BasePtr, SV, SVOffset,
8349 isVolatile, Alignment);
8350 SDValue VecOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, VecEVT, LdOp);
8351 LdChain.push_back(LdOp.getValue(1));
8352
8353 // Check if we can load the element with one instruction
8354 if (LdWidth == EVTWidth) {
8355 return DAG.getNode(ISD::BIT_CONVERT, ResType, VecOp);
8356 }
8357
8358 // The vector element order is endianness dependent.
8359 unsigned Idx = 1;
8360 LdWidth -= EVTWidth;
8361 unsigned Offset = 0;
8362
8363 while (LdWidth > 0) {
8364 unsigned Increment = EVTWidth / 8;
8365 Offset += Increment;
8366 BasePtr = DAG.getNode(ISD::ADD, BasePtr.getValueType(), BasePtr,
8367 DAG.getIntPtrConstant(Increment));
8368
8369 if (LdWidth < EVTWidth) {
8370 // Our current type we are using is too large, use a smaller size by
8371 // using a smaller power of 2
8372 unsigned oEVTWidth = EVTWidth;
8373 FindWidenVecType(TLI, LdWidth, ResType, EVT, VecEVT);
8374 EVTWidth = EVT.getSizeInBits();
8375 // Readjust position and vector position based on new load type
Mon P Wang257e1c72008-11-15 06:05:52 +00008376 Idx = Idx * (oEVTWidth/EVTWidth);
Mon P Wang1448aad2008-10-30 08:01:45 +00008377 VecOp = DAG.getNode(ISD::BIT_CONVERT, VecEVT, VecOp);
8378 }
8379
8380 SDValue LdOp = DAG.getLoad(EVT, Chain, BasePtr, SV,
8381 SVOffset+Offset, isVolatile,
8382 MinAlign(Alignment, Offset));
8383 LdChain.push_back(LdOp.getValue(1));
8384 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, VecEVT, VecOp, LdOp,
8385 DAG.getIntPtrConstant(Idx++));
8386
8387 LdWidth -= EVTWidth;
8388 }
8389
8390 return DAG.getNode(ISD::BIT_CONVERT, ResType, VecOp);
8391}
8392
8393bool SelectionDAGLegalize::LoadWidenVectorOp(SDValue& Result,
8394 SDValue& TFOp,
8395 SDValue Op,
8396 MVT NVT) {
8397 // TODO: Add support for ConcatVec and the ability to load many vector
8398 // types (e.g., v4i8). This will not work when a vector register
8399 // to memory mapping is strange (e.g., vector elements are not
8400 // stored in some sequential order).
8401
8402 // It must be true that the widen vector type is bigger than where
8403 // we need to load from.
8404 LoadSDNode *LD = cast<LoadSDNode>(Op.getNode());
8405 MVT LdVT = LD->getMemoryVT();
8406 assert(LdVT.isVector() && NVT.isVector());
8407 assert(LdVT.getVectorElementType() == NVT.getVectorElementType());
8408
8409 // Load information
8410 SDValue Chain = LD->getChain();
8411 SDValue BasePtr = LD->getBasePtr();
8412 int SVOffset = LD->getSrcValueOffset();
8413 unsigned Alignment = LD->getAlignment();
8414 bool isVolatile = LD->isVolatile();
8415 const Value *SV = LD->getSrcValue();
8416 unsigned int LdWidth = LdVT.getSizeInBits();
8417
8418 // Load value as a large register
8419 SDValueVector LdChain;
8420 Result = genWidenVectorLoads(LdChain, Chain, BasePtr, SV, SVOffset,
8421 Alignment, isVolatile, LdWidth, NVT);
8422
8423 if (LdChain.size() == 1) {
8424 TFOp = LdChain[0];
8425 return true;
8426 }
8427 else {
8428 TFOp=DAG.getNode(ISD::TokenFactor, MVT::Other, &LdChain[0], LdChain.size());
8429 return false;
8430 }
8431}
8432
8433
8434void SelectionDAGLegalize::genWidenVectorStores(SDValueVector& StChain,
8435 SDValue Chain,
8436 SDValue BasePtr,
8437 const Value *SV,
8438 int SVOffset,
8439 unsigned Alignment,
8440 bool isVolatile,
Mon P Wang257e1c72008-11-15 06:05:52 +00008441 SDValue ValOp,
Mon P Wang1448aad2008-10-30 08:01:45 +00008442 unsigned StWidth) {
8443 // Breaks the stores into a series of power of 2 width stores. For any
8444 // width, we convert the vector to the vector of element size that we
8445 // want to store. This avoids requiring a stack convert.
8446
8447 // Find a width of the element type we can store with
8448 MVT VVT = ValOp.getValueType();
8449 MVT EVT, VecEVT;
8450 unsigned EVTWidth;
8451 FindWidenVecType(TLI, StWidth, VVT, EVT, VecEVT);
8452 EVTWidth = EVT.getSizeInBits();
8453
8454 SDValue VecOp = DAG.getNode(ISD::BIT_CONVERT, VecEVT, ValOp);
8455 SDValue EOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EVT, VecOp,
Mon P Wang927daf52008-11-06 22:52:21 +00008456 DAG.getIntPtrConstant(0));
Mon P Wang1448aad2008-10-30 08:01:45 +00008457 SDValue StOp = DAG.getStore(Chain, EOp, BasePtr, SV, SVOffset,
8458 isVolatile, Alignment);
8459 StChain.push_back(StOp);
8460
8461 // Check if we are done
8462 if (StWidth == EVTWidth) {
8463 return;
8464 }
8465
8466 unsigned Idx = 1;
8467 StWidth -= EVTWidth;
8468 unsigned Offset = 0;
8469
8470 while (StWidth > 0) {
8471 unsigned Increment = EVTWidth / 8;
8472 Offset += Increment;
8473 BasePtr = DAG.getNode(ISD::ADD, BasePtr.getValueType(), BasePtr,
8474 DAG.getIntPtrConstant(Increment));
8475
8476 if (StWidth < EVTWidth) {
8477 // Our current type we are using is too large, use a smaller size by
8478 // using a smaller power of 2
8479 unsigned oEVTWidth = EVTWidth;
8480 FindWidenVecType(TLI, StWidth, VVT, EVT, VecEVT);
8481 EVTWidth = EVT.getSizeInBits();
8482 // Readjust position and vector position based on new load type
Mon P Wang257e1c72008-11-15 06:05:52 +00008483 Idx = Idx * (oEVTWidth/EVTWidth);
Mon P Wang1448aad2008-10-30 08:01:45 +00008484 VecOp = DAG.getNode(ISD::BIT_CONVERT, VecEVT, VecOp);
8485 }
8486
8487 EOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EVT, VecOp,
Mon P Wang257e1c72008-11-15 06:05:52 +00008488 DAG.getIntPtrConstant(Idx++));
Mon P Wang1448aad2008-10-30 08:01:45 +00008489 StChain.push_back(DAG.getStore(Chain, EOp, BasePtr, SV,
8490 SVOffset + Offset, isVolatile,
8491 MinAlign(Alignment, Offset)));
8492 StWidth -= EVTWidth;
8493 }
8494}
8495
8496
8497SDValue SelectionDAGLegalize::StoreWidenVectorOp(StoreSDNode *ST,
8498 SDValue Chain,
8499 SDValue BasePtr) {
8500 // TODO: It might be cleaner if we can use SplitVector and have more legal
8501 // vector types that can be stored into memory (e.g., v4xi8 can
8502 // be stored as a word). This will not work when a vector register
8503 // to memory mapping is strange (e.g., vector elements are not
8504 // stored in some sequential order).
8505
8506 MVT StVT = ST->getMemoryVT();
8507 SDValue ValOp = ST->getValue();
8508
8509 // Check if we have widen this node with another value
8510 std::map<SDValue, SDValue>::iterator I = WidenNodes.find(ValOp);
8511 if (I != WidenNodes.end())
8512 ValOp = I->second;
8513
8514 MVT VVT = ValOp.getValueType();
8515
8516 // It must be true that we the widen vector type is bigger than where
8517 // we need to store.
8518 assert(StVT.isVector() && VVT.isVector());
8519 assert(StVT.getSizeInBits() < VVT.getSizeInBits());
8520 assert(StVT.getVectorElementType() == VVT.getVectorElementType());
8521
8522 // Store value
8523 SDValueVector StChain;
8524 genWidenVectorStores(StChain, Chain, BasePtr, ST->getSrcValue(),
8525 ST->getSrcValueOffset(), ST->getAlignment(),
8526 ST->isVolatile(), ValOp, StVT.getSizeInBits());
8527 if (StChain.size() == 1)
8528 return StChain[0];
8529 else
8530 return DAG.getNode(ISD::TokenFactor, MVT::Other,&StChain[0],StChain.size());
8531}
8532
8533
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008534// SelectionDAG::Legalize - This is the entry point for the file.
8535//
8536void SelectionDAG::Legalize() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008537 /// run - This is the main entry point to this class.
8538 ///
8539 SelectionDAGLegalize(*this).LegalizeDAG();
8540}
8541