blob: d361a6006f3f58353112ae19c52cb380fa8782ea [file] [log] [blame]
Johnny Chenb68a3ee2010-04-02 22:27:38 +00001//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
Owen Anderson8d7d2e12011-08-09 20:55:18 +000012#include "ARM.h"
13#include "ARMRegisterInfo.h"
James Molloyb9505852011-09-07 17:24:38 +000014#include "ARMSubtarget.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000015#include "MCTargetDesc/ARMAddressingModes.h"
16#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000017#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000018#include "llvm/MC/MCInst.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCContext.h"
Owen Andersona1c11002011-09-01 23:35:51 +000021#include "llvm/MC/MCDisassembler.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000022#include "llvm/Support/Debug.h"
23#include "llvm/Support/MemoryObject.h"
24#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000025#include "llvm/Support/TargetRegistry.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000026#include "llvm/Support/raw_ostream.h"
27
James Molloyc047dca2011-09-01 18:02:14 +000028using namespace llvm;
Owen Anderson83e3f672011-08-17 17:44:15 +000029
Owen Andersona6804442011-09-01 23:23:50 +000030typedef MCDisassembler::DecodeStatus DecodeStatus;
31
Owen Andersona1c11002011-09-01 23:35:51 +000032namespace {
33/// ARMDisassembler - ARM disassembler for all ARM platforms.
34class ARMDisassembler : public MCDisassembler {
35public:
36 /// Constructor - Initializes the disassembler.
37 ///
James Molloyb9505852011-09-07 17:24:38 +000038 ARMDisassembler(const MCSubtargetInfo &STI) :
39 MCDisassembler(STI) {
Owen Andersona1c11002011-09-01 23:35:51 +000040 }
41
42 ~ARMDisassembler() {
43 }
44
45 /// getInstruction - See MCDisassembler.
46 DecodeStatus getInstruction(MCInst &instr,
47 uint64_t &size,
48 const MemoryObject &region,
49 uint64_t address,
50 raw_ostream &vStream) const;
51
52 /// getEDInfo - See MCDisassembler.
53 EDInstInfo *getEDInfo() const;
54private:
55};
56
57/// ThumbDisassembler - Thumb disassembler for all Thumb platforms.
58class ThumbDisassembler : public MCDisassembler {
59public:
60 /// Constructor - Initializes the disassembler.
61 ///
James Molloyb9505852011-09-07 17:24:38 +000062 ThumbDisassembler(const MCSubtargetInfo &STI) :
63 MCDisassembler(STI) {
Owen Andersona1c11002011-09-01 23:35:51 +000064 }
65
66 ~ThumbDisassembler() {
67 }
68
69 /// getInstruction - See MCDisassembler.
70 DecodeStatus getInstruction(MCInst &instr,
71 uint64_t &size,
72 const MemoryObject &region,
73 uint64_t address,
74 raw_ostream &vStream) const;
75
76 /// getEDInfo - See MCDisassembler.
77 EDInstInfo *getEDInfo() const;
78private:
79 mutable std::vector<unsigned> ITBlock;
Owen Andersond2fc31b2011-09-08 22:42:49 +000080 DecodeStatus AddThumbPredicate(MCInst&) const;
Owen Andersona1c11002011-09-01 23:35:51 +000081 void UpdateThumbVFPPredicate(MCInst&) const;
82};
83}
84
Owen Andersona6804442011-09-01 23:23:50 +000085static bool Check(DecodeStatus &Out, DecodeStatus In) {
James Molloyc047dca2011-09-01 18:02:14 +000086 switch (In) {
87 case MCDisassembler::Success:
88 // Out stays the same.
89 return true;
90 case MCDisassembler::SoftFail:
91 Out = In;
92 return true;
93 case MCDisassembler::Fail:
94 Out = In;
95 return false;
96 }
97 return false;
98}
Owen Anderson83e3f672011-08-17 17:44:15 +000099
James Molloya5d58562011-09-07 19:42:28 +0000100
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000101// Forward declare these because the autogenerated code will reference them.
102// Definitions are further down.
Owen Andersona6804442011-09-01 23:23:50 +0000103static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000104 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000105static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000106 unsigned RegNo, uint64_t Address,
107 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000108static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000110static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000111 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000112static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000113 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000114static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000115 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000116static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000117 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000118static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000119 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000120static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000121 unsigned RegNo,
122 uint64_t Address,
123 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000124static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000125 uint64_t Address, const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +0000126
Owen Andersona6804442011-09-01 23:23:50 +0000127static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000128 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000129static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000130 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000131static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000132 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000133static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000134 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000135static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000136 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000137static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000138 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000139
Owen Andersona6804442011-09-01 23:23:50 +0000140static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000141 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000142static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000143 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000144static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000145 unsigned Insn,
146 uint64_t Address,
147 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000148static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000149 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000150static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000151 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000152static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000153 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000154static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000155 uint64_t Address, const void *Decoder);
156
Owen Andersona6804442011-09-01 23:23:50 +0000157static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000158 unsigned Insn,
159 uint64_t Adddress,
160 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000161static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000162 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000163static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000164 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000165static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson6153a032011-08-23 17:45:18 +0000166 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000167static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000168 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000169static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000170 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000171static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000172 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000173static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000174 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000175static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000176 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000177static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000178 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000179static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000180 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000181static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000182 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000183static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000184 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000185static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000186 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000187static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000188 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000189static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000190 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000191static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000192 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000193static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000194 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000195static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000196 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000197static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000198 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000199static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000200 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000201static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000202 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000203static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000204 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000205static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000206 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000207static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000208 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000209static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000210 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000211static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000212 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000213static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000214 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000215static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000216 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000217static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000218 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000219static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +0000220 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000221static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +0000222 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000223static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000224 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000225static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000226 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000227static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000228 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000229static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000230 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000231static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000232 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000233static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000234 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000235static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000236 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000237static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000238 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000239static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000240 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000241static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000242 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000243static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +0000244 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000245static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +0000246 uint64_t Address, const void *Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000247
Owen Andersona6804442011-09-01 23:23:50 +0000248static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000249 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000250static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000251 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000252static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000253 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000254static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000255 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000256static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000257 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000258static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000259 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000260static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000261 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000262static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000263 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000264static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000265 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000266static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000267 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000268static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000269 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000270static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000271 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000272static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000273 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000274static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000275 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000276static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000277 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000278static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000279 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000280static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000281 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000282static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000283 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000284static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000285 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000286static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000287 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000288static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000289 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000290static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000291 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000292static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000293 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000294static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Val,
Owen Andersonf4408202011-08-24 22:40:22 +0000295 uint64_t Address, const void *Decoder);
Jim Grosbacha77295d2011-09-08 22:07:06 +0000296static DecodeStatus DecodeT2LDRDPreInstruction(llvm::MCInst &Inst,unsigned Insn,
297 uint64_t Address, const void *Decoder);
298static DecodeStatus DecodeT2STRDPreInstruction(llvm::MCInst &Inst,unsigned Insn,
299 uint64_t Address, const void *Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000300
301#include "ARMGenDisassemblerTables.inc"
302#include "ARMGenInstrInfo.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000303#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000304
James Molloyb9505852011-09-07 17:24:38 +0000305static MCDisassembler *createARMDisassembler(const Target &T, const MCSubtargetInfo &STI) {
306 return new ARMDisassembler(STI);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000307}
308
James Molloyb9505852011-09-07 17:24:38 +0000309static MCDisassembler *createThumbDisassembler(const Target &T, const MCSubtargetInfo &STI) {
310 return new ThumbDisassembler(STI);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000311}
312
Sean Callanan9899f702010-04-13 21:21:57 +0000313EDInstInfo *ARMDisassembler::getEDInfo() const {
314 return instInfoARM;
315}
316
317EDInstInfo *ThumbDisassembler::getEDInfo() const {
318 return instInfoARM;
319}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000320
Owen Andersona6804442011-09-01 23:23:50 +0000321DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Owen Anderson83e3f672011-08-17 17:44:15 +0000322 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000323 uint64_t Address,
324 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000325 uint8_t bytes[4];
326
James Molloya5d58562011-09-07 19:42:28 +0000327 assert(!(STI.getFeatureBits() & ARM::ModeThumb) &&
328 "Asked to disassemble an ARM instruction but Subtarget is in Thumb mode!");
329
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000330 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000331 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
332 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000333 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000334 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000335
336 // Encoded as a small-endian 32-bit word in the stream.
337 uint32_t insn = (bytes[3] << 24) |
338 (bytes[2] << 16) |
339 (bytes[1] << 8) |
340 (bytes[0] << 0);
341
342 // Calling the auto-generated decoder function.
James Molloya5d58562011-09-07 19:42:28 +0000343 DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000344 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000345 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000346 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000347 }
348
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000349 // VFP and NEON instructions, similarly, are shared between ARM
350 // and Thumb modes.
351 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000352 result = decodeVFPInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000353 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000354 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000355 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000356 }
357
358 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000359 result = decodeNEONDataInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000360 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000361 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000362 // Add a fake predicate operand, because we share these instruction
363 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000364 if (!DecodePredicateOperand(MI, 0xE, Address, this))
365 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000366 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000367 }
368
369 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000370 result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000371 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000372 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000373 // Add a fake predicate operand, because we share these instruction
374 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000375 if (!DecodePredicateOperand(MI, 0xE, Address, this))
376 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000377 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000378 }
379
380 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000381 result = decodeNEONDupInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000382 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000383 Size = 4;
384 // Add a fake predicate operand, because we share these instruction
385 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000386 if (!DecodePredicateOperand(MI, 0xE, Address, this))
387 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000388 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000389 }
390
391 MI.clear();
392
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000393 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000394 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000395}
396
397namespace llvm {
398extern MCInstrDesc ARMInsts[];
399}
400
401// Thumb1 instructions don't have explicit S bits. Rather, they
402// implicitly set CPSR. Since it's not represented in the encoding, the
403// auto-generated decoder won't inject the CPSR operand. We need to fix
404// that as a post-pass.
405static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
406 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000407 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000408 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000409 for (unsigned i = 0; i < NumOps; ++i, ++I) {
410 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000411 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000412 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000413 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
414 return;
415 }
416 }
417
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000418 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000419}
420
421// Most Thumb instructions don't have explicit predicates in the
422// encoding, but rather get their predicates from IT context. We need
423// to fix up the predicate operands using this context information as a
424// post-pass.
Owen Andersond2fc31b2011-09-08 22:42:49 +0000425MCDisassembler::DecodeStatus
426ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000427 // A few instructions actually have predicates encoded in them. Don't
428 // try to overwrite it if we're seeing one of those.
429 switch (MI.getOpcode()) {
430 case ARM::tBcc:
431 case ARM::t2Bcc:
Owen Andersond2fc31b2011-09-08 22:42:49 +0000432 return Success;
433 case ARM::tCBZ:
434 case ARM::tCBNZ:
435 // Some instructions are not allowed in IT blocks.
436 if (!ITBlock.empty())
437 return SoftFail;
438 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000439 default:
440 break;
441 }
442
443 // If we're in an IT block, base the predicate on that. Otherwise,
444 // assume a predicate of AL.
445 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000446 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000447 CC = ITBlock.back();
Owen Anderson9bd655d2011-08-26 06:19:51 +0000448 if (CC == 0xF)
449 CC = ARMCC::AL;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000450 ITBlock.pop_back();
451 } else
452 CC = ARMCC::AL;
453
454 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000455 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000456 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000457 for (unsigned i = 0; i < NumOps; ++i, ++I) {
458 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000459 if (OpInfo[i].isPredicate()) {
460 I = MI.insert(I, MCOperand::CreateImm(CC));
461 ++I;
462 if (CC == ARMCC::AL)
463 MI.insert(I, MCOperand::CreateReg(0));
464 else
465 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Andersond2fc31b2011-09-08 22:42:49 +0000466 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000467 }
468 }
469
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000470 I = MI.insert(I, MCOperand::CreateImm(CC));
471 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000472 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000473 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000474 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000475 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Andersond2fc31b2011-09-08 22:42:49 +0000476
477 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000478}
479
480// Thumb VFP instructions are a special case. Because we share their
481// encodings between ARM and Thumb modes, and they are predicable in ARM
482// mode, the auto-generated decoder will give them an (incorrect)
483// predicate operand. We need to rewrite these operands based on the IT
484// context as a post-pass.
485void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
486 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000487 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000488 CC = ITBlock.back();
489 ITBlock.pop_back();
490 } else
491 CC = ARMCC::AL;
492
493 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
494 MCInst::iterator I = MI.begin();
Owen Anderson12a1e3b2011-08-24 21:35:46 +0000495 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
496 for (unsigned i = 0; i < NumOps; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000497 if (OpInfo[i].isPredicate() ) {
498 I->setImm(CC);
499 ++I;
500 if (CC == ARMCC::AL)
501 I->setReg(0);
502 else
503 I->setReg(ARM::CPSR);
504 return;
505 }
506 }
507}
508
Owen Andersona6804442011-09-01 23:23:50 +0000509DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Owen Anderson83e3f672011-08-17 17:44:15 +0000510 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000511 uint64_t Address,
512 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000513 uint8_t bytes[4];
514
James Molloya5d58562011-09-07 19:42:28 +0000515 assert((STI.getFeatureBits() & ARM::ModeThumb) &&
516 "Asked to disassemble in Thumb mode but Subtarget is in ARM mode!");
517
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000518 // We want to read exactly 2 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000519 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1) {
520 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000521 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000522 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000523
524 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
James Molloya5d58562011-09-07 19:42:28 +0000525 DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000526 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000527 Size = 2;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000528 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000529 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000530 }
531
532 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000533 result = decodeThumbSBitInstruction16(MI, insn16, Address, this, STI);
Owen Anderson16280302011-08-16 23:45:44 +0000534 if (result) {
535 Size = 2;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000536 bool InITBlock = !ITBlock.empty();
Owen Andersond2fc31b2011-09-08 22:42:49 +0000537 Check(result, AddThumbPredicate(MI));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000538 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000539 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000540 }
541
542 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000543 result = decodeThumb2Instruction16(MI, insn16, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000544 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000545 Size = 2;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000546 Check(result, AddThumbPredicate(MI));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000547
548 // If we find an IT instruction, we need to parse its condition
549 // code and mask operands so that we can apply them correctly
550 // to the subsequent instructions.
551 if (MI.getOpcode() == ARM::t2IT) {
Owen Andersoneaca9282011-08-30 22:58:27 +0000552 // (3 - the number of trailing zeros) is the number of then / else.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000553 unsigned firstcond = MI.getOperand(0).getImm();
Owen Andersoneaca9282011-08-30 22:58:27 +0000554 unsigned Mask = MI.getOperand(1).getImm();
555 unsigned CondBit0 = Mask >> 4 & 1;
556 unsigned NumTZ = CountTrailingZeros_32(Mask);
557 assert(NumTZ <= 3 && "Invalid IT mask!");
558 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
559 bool T = ((Mask >> Pos) & 1) == CondBit0;
560 if (T)
561 ITBlock.insert(ITBlock.begin(), firstcond);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000562 else
Owen Andersoneaca9282011-08-30 22:58:27 +0000563 ITBlock.insert(ITBlock.begin(), firstcond ^ 1);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000564 }
Owen Andersoneaca9282011-08-30 22:58:27 +0000565
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000566 ITBlock.push_back(firstcond);
567 }
568
Owen Anderson83e3f672011-08-17 17:44:15 +0000569 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000570 }
571
572 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000573 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
574 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000575 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000576 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000577
578 uint32_t insn32 = (bytes[3] << 8) |
579 (bytes[2] << 0) |
580 (bytes[1] << 24) |
581 (bytes[0] << 16);
582 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000583 result = decodeThumbInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000584 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000585 Size = 4;
586 bool InITBlock = ITBlock.size();
Owen Andersond2fc31b2011-09-08 22:42:49 +0000587 Check(result, AddThumbPredicate(MI));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000588 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000589 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000590 }
591
592 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000593 result = decodeThumb2Instruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000594 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000595 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000596 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000597 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000598 }
599
600 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000601 result = decodeVFPInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000602 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000603 Size = 4;
604 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000605 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000606 }
607
608 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000609 result = decodeNEONDupInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000610 if (result != MCDisassembler::Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000611 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000612 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000613 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000614 }
615
616 if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
617 MI.clear();
618 uint32_t NEONLdStInsn = insn32;
619 NEONLdStInsn &= 0xF0FFFFFF;
620 NEONLdStInsn |= 0x04000000;
James Molloya5d58562011-09-07 19:42:28 +0000621 result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000622 if (result != MCDisassembler::Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000623 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000624 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000625 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000626 }
627 }
628
Owen Anderson8533eba2011-08-10 19:01:10 +0000629 if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000630 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000631 uint32_t NEONDataInsn = insn32;
632 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
633 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
634 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
James Molloya5d58562011-09-07 19:42:28 +0000635 result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000636 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000637 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000638 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000639 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000640 }
641 }
642
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000643 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000644 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000645}
646
647
648extern "C" void LLVMInitializeARMDisassembler() {
649 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
650 createARMDisassembler);
651 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
652 createThumbDisassembler);
653}
654
655static const unsigned GPRDecoderTable[] = {
656 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
657 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
658 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
659 ARM::R12, ARM::SP, ARM::LR, ARM::PC
660};
661
Owen Andersona6804442011-09-01 23:23:50 +0000662static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000663 uint64_t Address, const void *Decoder) {
664 if (RegNo > 15)
James Molloyc047dca2011-09-01 18:02:14 +0000665 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000666
667 unsigned Register = GPRDecoderTable[RegNo];
668 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000669 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000670}
671
Owen Andersona6804442011-09-01 23:23:50 +0000672static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +0000673DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
674 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000675 if (RegNo == 15) return MCDisassembler::Fail;
Owen Anderson51c98052011-08-09 22:48:45 +0000676 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
677}
678
Owen Andersona6804442011-09-01 23:23:50 +0000679static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000680 uint64_t Address, const void *Decoder) {
681 if (RegNo > 7)
James Molloyc047dca2011-09-01 18:02:14 +0000682 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000683 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
684}
685
Owen Andersona6804442011-09-01 23:23:50 +0000686static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000687 uint64_t Address, const void *Decoder) {
688 unsigned Register = 0;
689 switch (RegNo) {
690 case 0:
691 Register = ARM::R0;
692 break;
693 case 1:
694 Register = ARM::R1;
695 break;
696 case 2:
697 Register = ARM::R2;
698 break;
699 case 3:
700 Register = ARM::R3;
701 break;
702 case 9:
703 Register = ARM::R9;
704 break;
705 case 12:
706 Register = ARM::R12;
707 break;
708 default:
James Molloyc047dca2011-09-01 18:02:14 +0000709 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000710 }
711
712 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000713 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000714}
715
Owen Andersona6804442011-09-01 23:23:50 +0000716static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000717 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000718 if (RegNo == 13 || RegNo == 15) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000719 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
720}
721
Jim Grosbachc4057822011-08-17 21:58:18 +0000722static const unsigned SPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000723 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
724 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
725 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
726 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
727 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
728 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
729 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
730 ARM::S28, ARM::S29, ARM::S30, ARM::S31
731};
732
Owen Andersona6804442011-09-01 23:23:50 +0000733static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000734 uint64_t Address, const void *Decoder) {
735 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000736 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000737
738 unsigned Register = SPRDecoderTable[RegNo];
739 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000740 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000741}
742
Jim Grosbachc4057822011-08-17 21:58:18 +0000743static const unsigned DPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000744 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
745 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
746 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
747 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
748 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
749 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
750 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
751 ARM::D28, ARM::D29, ARM::D30, ARM::D31
752};
753
Owen Andersona6804442011-09-01 23:23:50 +0000754static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000755 uint64_t Address, const void *Decoder) {
756 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000757 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000758
759 unsigned Register = DPRDecoderTable[RegNo];
760 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000761 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000762}
763
Owen Andersona6804442011-09-01 23:23:50 +0000764static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000765 uint64_t Address, const void *Decoder) {
766 if (RegNo > 7)
James Molloyc047dca2011-09-01 18:02:14 +0000767 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000768 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
769}
770
Owen Andersona6804442011-09-01 23:23:50 +0000771static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +0000772DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
773 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000774 if (RegNo > 15)
James Molloyc047dca2011-09-01 18:02:14 +0000775 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000776 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
777}
778
Jim Grosbachc4057822011-08-17 21:58:18 +0000779static const unsigned QPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000780 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
781 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
782 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
783 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
784};
785
786
Owen Andersona6804442011-09-01 23:23:50 +0000787static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000788 uint64_t Address, const void *Decoder) {
789 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000790 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000791 RegNo >>= 1;
792
793 unsigned Register = QPRDecoderTable[RegNo];
794 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000795 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000796}
797
Owen Andersona6804442011-09-01 23:23:50 +0000798static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000799 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000800 if (Val == 0xF) return MCDisassembler::Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +0000801 // AL predicate is not allowed on Thumb1 branches.
802 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
James Molloyc047dca2011-09-01 18:02:14 +0000803 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000804 Inst.addOperand(MCOperand::CreateImm(Val));
805 if (Val == ARMCC::AL) {
806 Inst.addOperand(MCOperand::CreateReg(0));
807 } else
808 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
James Molloyc047dca2011-09-01 18:02:14 +0000809 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000810}
811
Owen Andersona6804442011-09-01 23:23:50 +0000812static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000813 uint64_t Address, const void *Decoder) {
814 if (Val)
815 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
816 else
817 Inst.addOperand(MCOperand::CreateReg(0));
James Molloyc047dca2011-09-01 18:02:14 +0000818 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000819}
820
Owen Andersona6804442011-09-01 23:23:50 +0000821static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000822 uint64_t Address, const void *Decoder) {
823 uint32_t imm = Val & 0xFF;
824 uint32_t rot = (Val & 0xF00) >> 7;
825 uint32_t rot_imm = (imm >> rot) | (imm << (32-rot));
826 Inst.addOperand(MCOperand::CreateImm(rot_imm));
James Molloyc047dca2011-09-01 18:02:14 +0000827 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000828}
829
Owen Andersona6804442011-09-01 23:23:50 +0000830static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000831 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000832 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000833
834 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
835 unsigned type = fieldFromInstruction32(Val, 5, 2);
836 unsigned imm = fieldFromInstruction32(Val, 7, 5);
837
838 // Register-immediate
Owen Andersona6804442011-09-01 23:23:50 +0000839 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
840 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000841
842 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
843 switch (type) {
844 case 0:
845 Shift = ARM_AM::lsl;
846 break;
847 case 1:
848 Shift = ARM_AM::lsr;
849 break;
850 case 2:
851 Shift = ARM_AM::asr;
852 break;
853 case 3:
854 Shift = ARM_AM::ror;
855 break;
856 }
857
858 if (Shift == ARM_AM::ror && imm == 0)
859 Shift = ARM_AM::rrx;
860
861 unsigned Op = Shift | (imm << 3);
862 Inst.addOperand(MCOperand::CreateImm(Op));
863
Owen Anderson83e3f672011-08-17 17:44:15 +0000864 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000865}
866
Owen Andersona6804442011-09-01 23:23:50 +0000867static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000868 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000869 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000870
871 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
872 unsigned type = fieldFromInstruction32(Val, 5, 2);
873 unsigned Rs = fieldFromInstruction32(Val, 8, 4);
874
875 // Register-register
Owen Andersona6804442011-09-01 23:23:50 +0000876 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
877 return MCDisassembler::Fail;
878 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
879 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000880
881 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
882 switch (type) {
883 case 0:
884 Shift = ARM_AM::lsl;
885 break;
886 case 1:
887 Shift = ARM_AM::lsr;
888 break;
889 case 2:
890 Shift = ARM_AM::asr;
891 break;
892 case 3:
893 Shift = ARM_AM::ror;
894 break;
895 }
896
897 Inst.addOperand(MCOperand::CreateImm(Shift));
898
Owen Anderson83e3f672011-08-17 17:44:15 +0000899 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000900}
901
Owen Andersona6804442011-09-01 23:23:50 +0000902static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000903 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000904 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +0000905
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000906 // Empty register lists are not allowed.
James Molloyc047dca2011-09-01 18:02:14 +0000907 if (CountPopulation_32(Val) == 0) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000908 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000909 if (Val & (1 << i)) {
Owen Andersona6804442011-09-01 23:23:50 +0000910 if (!Check(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)))
911 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000912 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000913 }
914
Owen Anderson83e3f672011-08-17 17:44:15 +0000915 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000916}
917
Owen Andersona6804442011-09-01 23:23:50 +0000918static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000919 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000920 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +0000921
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000922 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
923 unsigned regs = Val & 0xFF;
924
Owen Andersona6804442011-09-01 23:23:50 +0000925 if (!Check(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
926 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000927 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Andersona6804442011-09-01 23:23:50 +0000928 if (!Check(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)))
929 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000930 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000931
Owen Anderson83e3f672011-08-17 17:44:15 +0000932 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000933}
934
Owen Andersona6804442011-09-01 23:23:50 +0000935static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000936 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000937 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +0000938
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000939 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
940 unsigned regs = (Val & 0xFF) / 2;
941
Owen Andersona6804442011-09-01 23:23:50 +0000942 if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
943 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000944 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Andersona6804442011-09-01 23:23:50 +0000945 if (!Check(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)))
946 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000947 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000948
Owen Anderson83e3f672011-08-17 17:44:15 +0000949 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000950}
951
Owen Andersona6804442011-09-01 23:23:50 +0000952static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000953 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +0000954 // This operand encodes a mask of contiguous zeros between a specified MSB
955 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
956 // the mask of all bits LSB-and-lower, and then xor them to create
Jim Grosbachc4057822011-08-17 21:58:18 +0000957 // the mask of that's all ones on [msb, lsb]. Finally we not it to
Owen Anderson10cbaab2011-08-10 17:36:48 +0000958 // create the final mask.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000959 unsigned msb = fieldFromInstruction32(Val, 5, 5);
960 unsigned lsb = fieldFromInstruction32(Val, 0, 5);
961 uint32_t msb_mask = (1 << (msb+1)) - 1;
962 uint32_t lsb_mask = (1 << lsb) - 1;
963 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
James Molloyc047dca2011-09-01 18:02:14 +0000964 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000965}
966
Owen Andersona6804442011-09-01 23:23:50 +0000967static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000968 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000969 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +0000970
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000971 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
972 unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
973 unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
974 unsigned imm = fieldFromInstruction32(Insn, 0, 8);
975 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
976 unsigned U = fieldFromInstruction32(Insn, 23, 1);
977
978 switch (Inst.getOpcode()) {
979 case ARM::LDC_OFFSET:
980 case ARM::LDC_PRE:
981 case ARM::LDC_POST:
982 case ARM::LDC_OPTION:
983 case ARM::LDCL_OFFSET:
984 case ARM::LDCL_PRE:
985 case ARM::LDCL_POST:
986 case ARM::LDCL_OPTION:
987 case ARM::STC_OFFSET:
988 case ARM::STC_PRE:
989 case ARM::STC_POST:
990 case ARM::STC_OPTION:
991 case ARM::STCL_OFFSET:
992 case ARM::STCL_PRE:
993 case ARM::STCL_POST:
994 case ARM::STCL_OPTION:
Owen Anderson8a83f712011-09-07 21:10:42 +0000995 case ARM::t2LDC_OFFSET:
996 case ARM::t2LDC_PRE:
997 case ARM::t2LDC_POST:
998 case ARM::t2LDC_OPTION:
999 case ARM::t2LDCL_OFFSET:
1000 case ARM::t2LDCL_PRE:
1001 case ARM::t2LDCL_POST:
1002 case ARM::t2LDCL_OPTION:
1003 case ARM::t2STC_OFFSET:
1004 case ARM::t2STC_PRE:
1005 case ARM::t2STC_POST:
1006 case ARM::t2STC_OPTION:
1007 case ARM::t2STCL_OFFSET:
1008 case ARM::t2STCL_PRE:
1009 case ARM::t2STCL_POST:
1010 case ARM::t2STCL_OPTION:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001011 if (coproc == 0xA || coproc == 0xB)
James Molloyc047dca2011-09-01 18:02:14 +00001012 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001013 break;
1014 default:
1015 break;
1016 }
1017
1018 Inst.addOperand(MCOperand::CreateImm(coproc));
1019 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Andersona6804442011-09-01 23:23:50 +00001020 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1021 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001022 switch (Inst.getOpcode()) {
1023 case ARM::LDC_OPTION:
1024 case ARM::LDCL_OPTION:
1025 case ARM::LDC2_OPTION:
1026 case ARM::LDC2L_OPTION:
1027 case ARM::STC_OPTION:
1028 case ARM::STCL_OPTION:
1029 case ARM::STC2_OPTION:
1030 case ARM::STC2L_OPTION:
1031 case ARM::LDCL_POST:
1032 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +00001033 case ARM::LDC2L_POST:
1034 case ARM::STC2L_POST:
Owen Anderson8a83f712011-09-07 21:10:42 +00001035 case ARM::t2LDC_OPTION:
1036 case ARM::t2LDCL_OPTION:
1037 case ARM::t2STC_OPTION:
1038 case ARM::t2STCL_OPTION:
1039 case ARM::t2LDCL_POST:
1040 case ARM::t2STCL_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001041 break;
1042 default:
1043 Inst.addOperand(MCOperand::CreateReg(0));
1044 break;
1045 }
1046
1047 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1048 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1049
1050 bool writeback = (P == 0) || (W == 1);
1051 unsigned idx_mode = 0;
1052 if (P && writeback)
1053 idx_mode = ARMII::IndexModePre;
1054 else if (!P && writeback)
1055 idx_mode = ARMII::IndexModePost;
1056
1057 switch (Inst.getOpcode()) {
1058 case ARM::LDCL_POST:
1059 case ARM::STCL_POST:
Owen Anderson8a83f712011-09-07 21:10:42 +00001060 case ARM::t2LDCL_POST:
1061 case ARM::t2STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +00001062 case ARM::LDC2L_POST:
1063 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001064 imm |= U << 8;
1065 case ARM::LDC_OPTION:
1066 case ARM::LDCL_OPTION:
1067 case ARM::LDC2_OPTION:
1068 case ARM::LDC2L_OPTION:
1069 case ARM::STC_OPTION:
1070 case ARM::STCL_OPTION:
1071 case ARM::STC2_OPTION:
1072 case ARM::STC2L_OPTION:
Owen Anderson8a83f712011-09-07 21:10:42 +00001073 case ARM::t2LDC_OPTION:
1074 case ARM::t2LDCL_OPTION:
1075 case ARM::t2STC_OPTION:
1076 case ARM::t2STCL_OPTION:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001077 Inst.addOperand(MCOperand::CreateImm(imm));
1078 break;
1079 default:
1080 if (U)
1081 Inst.addOperand(MCOperand::CreateImm(
1082 ARM_AM::getAM2Opc(ARM_AM::add, imm, ARM_AM::lsl, idx_mode)));
1083 else
1084 Inst.addOperand(MCOperand::CreateImm(
1085 ARM_AM::getAM2Opc(ARM_AM::sub, imm, ARM_AM::lsl, idx_mode)));
1086 break;
1087 }
1088
1089 switch (Inst.getOpcode()) {
1090 case ARM::LDC_OFFSET:
1091 case ARM::LDC_PRE:
1092 case ARM::LDC_POST:
1093 case ARM::LDC_OPTION:
1094 case ARM::LDCL_OFFSET:
1095 case ARM::LDCL_PRE:
1096 case ARM::LDCL_POST:
1097 case ARM::LDCL_OPTION:
1098 case ARM::STC_OFFSET:
1099 case ARM::STC_PRE:
1100 case ARM::STC_POST:
1101 case ARM::STC_OPTION:
1102 case ARM::STCL_OFFSET:
1103 case ARM::STCL_PRE:
1104 case ARM::STCL_POST:
1105 case ARM::STCL_OPTION:
Owen Andersona6804442011-09-01 23:23:50 +00001106 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1107 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001108 break;
1109 default:
1110 break;
1111 }
1112
Owen Anderson83e3f672011-08-17 17:44:15 +00001113 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001114}
1115
Owen Andersona6804442011-09-01 23:23:50 +00001116static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001117DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
1118 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001119 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001120
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001121 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1122 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1123 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1124 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
1125 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1126 unsigned reg = fieldFromInstruction32(Insn, 25, 1);
1127 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1128 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1129
1130 // On stores, the writeback operand precedes Rt.
1131 switch (Inst.getOpcode()) {
1132 case ARM::STR_POST_IMM:
1133 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001134 case ARM::STRB_POST_IMM:
1135 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001136 case ARM::STRT_POST_REG:
1137 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001138 case ARM::STRBT_POST_REG:
1139 case ARM::STRBT_POST_IMM:
Owen Andersona6804442011-09-01 23:23:50 +00001140 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1141 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001142 break;
1143 default:
1144 break;
1145 }
1146
Owen Andersona6804442011-09-01 23:23:50 +00001147 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1148 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001149
1150 // On loads, the writeback operand comes after Rt.
1151 switch (Inst.getOpcode()) {
1152 case ARM::LDR_POST_IMM:
1153 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001154 case ARM::LDRB_POST_IMM:
1155 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001156 case ARM::LDRBT_POST_REG:
1157 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001158 case ARM::LDRT_POST_REG:
1159 case ARM::LDRT_POST_IMM:
Owen Andersona6804442011-09-01 23:23:50 +00001160 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1161 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001162 break;
1163 default:
1164 break;
1165 }
1166
Owen Andersona6804442011-09-01 23:23:50 +00001167 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1168 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001169
1170 ARM_AM::AddrOpc Op = ARM_AM::add;
1171 if (!fieldFromInstruction32(Insn, 23, 1))
1172 Op = ARM_AM::sub;
1173
1174 bool writeback = (P == 0) || (W == 1);
1175 unsigned idx_mode = 0;
1176 if (P && writeback)
1177 idx_mode = ARMII::IndexModePre;
1178 else if (!P && writeback)
1179 idx_mode = ARMII::IndexModePost;
1180
Owen Andersona6804442011-09-01 23:23:50 +00001181 if (writeback && (Rn == 15 || Rn == Rt))
1182 S = MCDisassembler::SoftFail; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001183
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001184 if (reg) {
Owen Andersona6804442011-09-01 23:23:50 +00001185 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1186 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001187 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
1188 switch( fieldFromInstruction32(Insn, 5, 2)) {
1189 case 0:
1190 Opc = ARM_AM::lsl;
1191 break;
1192 case 1:
1193 Opc = ARM_AM::lsr;
1194 break;
1195 case 2:
1196 Opc = ARM_AM::asr;
1197 break;
1198 case 3:
1199 Opc = ARM_AM::ror;
1200 break;
1201 default:
James Molloyc047dca2011-09-01 18:02:14 +00001202 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001203 }
1204 unsigned amt = fieldFromInstruction32(Insn, 7, 5);
1205 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1206
1207 Inst.addOperand(MCOperand::CreateImm(imm));
1208 } else {
1209 Inst.addOperand(MCOperand::CreateReg(0));
1210 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1211 Inst.addOperand(MCOperand::CreateImm(tmp));
1212 }
1213
Owen Andersona6804442011-09-01 23:23:50 +00001214 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1215 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001216
Owen Anderson83e3f672011-08-17 17:44:15 +00001217 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001218}
1219
Owen Andersona6804442011-09-01 23:23:50 +00001220static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001221 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001222 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001223
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001224 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1225 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1226 unsigned type = fieldFromInstruction32(Val, 5, 2);
1227 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1228 unsigned U = fieldFromInstruction32(Val, 12, 1);
1229
Owen Anderson51157d22011-08-09 21:38:14 +00001230 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001231 switch (type) {
1232 case 0:
1233 ShOp = ARM_AM::lsl;
1234 break;
1235 case 1:
1236 ShOp = ARM_AM::lsr;
1237 break;
1238 case 2:
1239 ShOp = ARM_AM::asr;
1240 break;
1241 case 3:
1242 ShOp = ARM_AM::ror;
1243 break;
1244 }
1245
Owen Andersona6804442011-09-01 23:23:50 +00001246 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1247 return MCDisassembler::Fail;
1248 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1249 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001250 unsigned shift;
1251 if (U)
1252 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1253 else
1254 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1255 Inst.addOperand(MCOperand::CreateImm(shift));
1256
Owen Anderson83e3f672011-08-17 17:44:15 +00001257 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001258}
1259
Owen Andersona6804442011-09-01 23:23:50 +00001260static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001261DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
1262 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001263 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001264
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001265 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1266 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1267 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1268 unsigned type = fieldFromInstruction32(Insn, 22, 1);
1269 unsigned imm = fieldFromInstruction32(Insn, 8, 4);
1270 unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
1271 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1272 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1273 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1274
1275 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001276
1277 // For {LD,ST}RD, Rt must be even, else undefined.
1278 switch (Inst.getOpcode()) {
1279 case ARM::STRD:
1280 case ARM::STRD_PRE:
1281 case ARM::STRD_POST:
1282 case ARM::LDRD:
1283 case ARM::LDRD_PRE:
1284 case ARM::LDRD_POST:
James Molloyc047dca2011-09-01 18:02:14 +00001285 if (Rt & 0x1) return MCDisassembler::Fail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001286 break;
Owen Andersona6804442011-09-01 23:23:50 +00001287 default:
1288 break;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001289 }
1290
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001291 if (writeback) { // Writeback
1292 if (P)
1293 U |= ARMII::IndexModePre << 9;
1294 else
1295 U |= ARMII::IndexModePost << 9;
1296
1297 // On stores, the writeback operand precedes Rt.
1298 switch (Inst.getOpcode()) {
1299 case ARM::STRD:
1300 case ARM::STRD_PRE:
1301 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001302 case ARM::STRH:
1303 case ARM::STRH_PRE:
1304 case ARM::STRH_POST:
Owen Andersona6804442011-09-01 23:23:50 +00001305 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1306 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001307 break;
1308 default:
1309 break;
1310 }
1311 }
1312
Owen Andersona6804442011-09-01 23:23:50 +00001313 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1314 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001315 switch (Inst.getOpcode()) {
1316 case ARM::STRD:
1317 case ARM::STRD_PRE:
1318 case ARM::STRD_POST:
1319 case ARM::LDRD:
1320 case ARM::LDRD_PRE:
1321 case ARM::LDRD_POST:
Owen Andersona6804442011-09-01 23:23:50 +00001322 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
1323 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001324 break;
1325 default:
1326 break;
1327 }
1328
1329 if (writeback) {
1330 // On loads, the writeback operand comes after Rt.
1331 switch (Inst.getOpcode()) {
1332 case ARM::LDRD:
1333 case ARM::LDRD_PRE:
1334 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001335 case ARM::LDRH:
1336 case ARM::LDRH_PRE:
1337 case ARM::LDRH_POST:
1338 case ARM::LDRSH:
1339 case ARM::LDRSH_PRE:
1340 case ARM::LDRSH_POST:
1341 case ARM::LDRSB:
1342 case ARM::LDRSB_PRE:
1343 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001344 case ARM::LDRHTr:
1345 case ARM::LDRSBTr:
Owen Andersona6804442011-09-01 23:23:50 +00001346 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1347 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001348 break;
1349 default:
1350 break;
1351 }
1352 }
1353
Owen Andersona6804442011-09-01 23:23:50 +00001354 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1355 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001356
1357 if (type) {
1358 Inst.addOperand(MCOperand::CreateReg(0));
1359 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1360 } else {
Owen Andersona6804442011-09-01 23:23:50 +00001361 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1362 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001363 Inst.addOperand(MCOperand::CreateImm(U));
1364 }
1365
Owen Andersona6804442011-09-01 23:23:50 +00001366 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1367 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001368
Owen Anderson83e3f672011-08-17 17:44:15 +00001369 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001370}
1371
Owen Andersona6804442011-09-01 23:23:50 +00001372static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001373 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001374 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001375
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001376 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1377 unsigned mode = fieldFromInstruction32(Insn, 23, 2);
1378
1379 switch (mode) {
1380 case 0:
1381 mode = ARM_AM::da;
1382 break;
1383 case 1:
1384 mode = ARM_AM::ia;
1385 break;
1386 case 2:
1387 mode = ARM_AM::db;
1388 break;
1389 case 3:
1390 mode = ARM_AM::ib;
1391 break;
1392 }
1393
1394 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Andersona6804442011-09-01 23:23:50 +00001395 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1396 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001397
Owen Anderson83e3f672011-08-17 17:44:15 +00001398 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001399}
1400
Owen Andersona6804442011-09-01 23:23:50 +00001401static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001402 unsigned Insn,
1403 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001404 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001405
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001406 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1407 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1408 unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
1409
1410 if (pred == 0xF) {
1411 switch (Inst.getOpcode()) {
Owen Anderson846dd952011-08-18 22:31:17 +00001412 case ARM::LDMDA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001413 Inst.setOpcode(ARM::RFEDA);
1414 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001415 case ARM::LDMDA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001416 Inst.setOpcode(ARM::RFEDA_UPD);
1417 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001418 case ARM::LDMDB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001419 Inst.setOpcode(ARM::RFEDB);
1420 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001421 case ARM::LDMDB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001422 Inst.setOpcode(ARM::RFEDB_UPD);
1423 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001424 case ARM::LDMIA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001425 Inst.setOpcode(ARM::RFEIA);
1426 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001427 case ARM::LDMIA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001428 Inst.setOpcode(ARM::RFEIA_UPD);
1429 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001430 case ARM::LDMIB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001431 Inst.setOpcode(ARM::RFEIB);
1432 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001433 case ARM::LDMIB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001434 Inst.setOpcode(ARM::RFEIB_UPD);
1435 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001436 case ARM::STMDA:
1437 Inst.setOpcode(ARM::SRSDA);
1438 break;
1439 case ARM::STMDA_UPD:
1440 Inst.setOpcode(ARM::SRSDA_UPD);
1441 break;
1442 case ARM::STMDB:
1443 Inst.setOpcode(ARM::SRSDB);
1444 break;
1445 case ARM::STMDB_UPD:
1446 Inst.setOpcode(ARM::SRSDB_UPD);
1447 break;
1448 case ARM::STMIA:
1449 Inst.setOpcode(ARM::SRSIA);
1450 break;
1451 case ARM::STMIA_UPD:
1452 Inst.setOpcode(ARM::SRSIA_UPD);
1453 break;
1454 case ARM::STMIB:
1455 Inst.setOpcode(ARM::SRSIB);
1456 break;
1457 case ARM::STMIB_UPD:
1458 Inst.setOpcode(ARM::SRSIB_UPD);
1459 break;
1460 default:
James Molloyc047dca2011-09-01 18:02:14 +00001461 if (!Check(S, MCDisassembler::Fail)) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001462 }
Owen Anderson846dd952011-08-18 22:31:17 +00001463
1464 // For stores (which become SRS's, the only operand is the mode.
1465 if (fieldFromInstruction32(Insn, 20, 1) == 0) {
1466 Inst.addOperand(
1467 MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4)));
1468 return S;
1469 }
1470
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001471 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1472 }
1473
Owen Andersona6804442011-09-01 23:23:50 +00001474 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1475 return MCDisassembler::Fail;
1476 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1477 return MCDisassembler::Fail; // Tied
1478 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1479 return MCDisassembler::Fail;
1480 if (!Check(S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
1481 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001482
Owen Anderson83e3f672011-08-17 17:44:15 +00001483 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001484}
1485
Owen Andersona6804442011-09-01 23:23:50 +00001486static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001487 uint64_t Address, const void *Decoder) {
1488 unsigned imod = fieldFromInstruction32(Insn, 18, 2);
1489 unsigned M = fieldFromInstruction32(Insn, 17, 1);
1490 unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
1491 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1492
Owen Andersona6804442011-09-01 23:23:50 +00001493 DecodeStatus S = MCDisassembler::Success;
Owen Anderson35008c22011-08-09 23:05:39 +00001494
Owen Anderson14090bf2011-08-18 22:11:02 +00001495 // imod == '01' --> UNPREDICTABLE
1496 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1497 // return failure here. The '01' imod value is unprintable, so there's
1498 // nothing useful we could do even if we returned UNPREDICTABLE.
1499
James Molloyc047dca2011-09-01 18:02:14 +00001500 if (imod == 1) return MCDisassembler::Fail;
Owen Anderson14090bf2011-08-18 22:11:02 +00001501
1502 if (imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001503 Inst.setOpcode(ARM::CPS3p);
1504 Inst.addOperand(MCOperand::CreateImm(imod));
1505 Inst.addOperand(MCOperand::CreateImm(iflags));
1506 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001507 } else if (imod && !M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001508 Inst.setOpcode(ARM::CPS2p);
1509 Inst.addOperand(MCOperand::CreateImm(imod));
1510 Inst.addOperand(MCOperand::CreateImm(iflags));
James Molloyc047dca2011-09-01 18:02:14 +00001511 if (mode) S = MCDisassembler::SoftFail;
Owen Anderson14090bf2011-08-18 22:11:02 +00001512 } else if (!imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001513 Inst.setOpcode(ARM::CPS1p);
1514 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001515 if (iflags) S = MCDisassembler::SoftFail;
Owen Anderson1dd56f02011-08-18 22:15:25 +00001516 } else {
Owen Anderson14090bf2011-08-18 22:11:02 +00001517 // imod == '00' && M == '0' --> UNPREDICTABLE
Owen Anderson1dd56f02011-08-18 22:15:25 +00001518 Inst.setOpcode(ARM::CPS1p);
1519 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001520 S = MCDisassembler::SoftFail;
Owen Anderson1dd56f02011-08-18 22:15:25 +00001521 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001522
Owen Anderson14090bf2011-08-18 22:11:02 +00001523 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001524}
1525
Owen Andersona6804442011-09-01 23:23:50 +00001526static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson6153a032011-08-23 17:45:18 +00001527 uint64_t Address, const void *Decoder) {
1528 unsigned imod = fieldFromInstruction32(Insn, 9, 2);
1529 unsigned M = fieldFromInstruction32(Insn, 8, 1);
1530 unsigned iflags = fieldFromInstruction32(Insn, 5, 3);
1531 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1532
Owen Andersona6804442011-09-01 23:23:50 +00001533 DecodeStatus S = MCDisassembler::Success;
Owen Anderson6153a032011-08-23 17:45:18 +00001534
1535 // imod == '01' --> UNPREDICTABLE
1536 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1537 // return failure here. The '01' imod value is unprintable, so there's
1538 // nothing useful we could do even if we returned UNPREDICTABLE.
1539
James Molloyc047dca2011-09-01 18:02:14 +00001540 if (imod == 1) return MCDisassembler::Fail;
Owen Anderson6153a032011-08-23 17:45:18 +00001541
1542 if (imod && M) {
1543 Inst.setOpcode(ARM::t2CPS3p);
1544 Inst.addOperand(MCOperand::CreateImm(imod));
1545 Inst.addOperand(MCOperand::CreateImm(iflags));
1546 Inst.addOperand(MCOperand::CreateImm(mode));
1547 } else if (imod && !M) {
1548 Inst.setOpcode(ARM::t2CPS2p);
1549 Inst.addOperand(MCOperand::CreateImm(imod));
1550 Inst.addOperand(MCOperand::CreateImm(iflags));
James Molloyc047dca2011-09-01 18:02:14 +00001551 if (mode) S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001552 } else if (!imod && M) {
1553 Inst.setOpcode(ARM::t2CPS1p);
1554 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001555 if (iflags) S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001556 } else {
1557 // imod == '00' && M == '0' --> UNPREDICTABLE
1558 Inst.setOpcode(ARM::t2CPS1p);
1559 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001560 S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001561 }
1562
1563 return S;
1564}
1565
1566
Owen Andersona6804442011-09-01 23:23:50 +00001567static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001568 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001569 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001570
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001571 unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
1572 unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
1573 unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
1574 unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
1575 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1576
1577 if (pred == 0xF)
1578 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1579
Owen Andersona6804442011-09-01 23:23:50 +00001580 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
1581 return MCDisassembler::Fail;
1582 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
1583 return MCDisassembler::Fail;
1584 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1585 return MCDisassembler::Fail;
1586 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
1587 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001588
Owen Andersona6804442011-09-01 23:23:50 +00001589 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1590 return MCDisassembler::Fail;
Owen Anderson1fb66732011-08-11 22:05:38 +00001591
Owen Anderson83e3f672011-08-17 17:44:15 +00001592 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001593}
1594
Owen Andersona6804442011-09-01 23:23:50 +00001595static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001596 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001597 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001598
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001599 unsigned add = fieldFromInstruction32(Val, 12, 1);
1600 unsigned imm = fieldFromInstruction32(Val, 0, 12);
1601 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1602
Owen Andersona6804442011-09-01 23:23:50 +00001603 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1604 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001605
1606 if (!add) imm *= -1;
1607 if (imm == 0 && !add) imm = INT32_MIN;
1608 Inst.addOperand(MCOperand::CreateImm(imm));
1609
Owen Anderson83e3f672011-08-17 17:44:15 +00001610 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001611}
1612
Owen Andersona6804442011-09-01 23:23:50 +00001613static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001614 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001615 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001616
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001617 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
1618 unsigned U = fieldFromInstruction32(Val, 8, 1);
1619 unsigned imm = fieldFromInstruction32(Val, 0, 8);
1620
Owen Andersona6804442011-09-01 23:23:50 +00001621 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1622 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001623
1624 if (U)
1625 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
1626 else
1627 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
1628
Owen Anderson83e3f672011-08-17 17:44:15 +00001629 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001630}
1631
Owen Andersona6804442011-09-01 23:23:50 +00001632static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001633 uint64_t Address, const void *Decoder) {
1634 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1635}
1636
Owen Andersona6804442011-09-01 23:23:50 +00001637static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001638DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
1639 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001640 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001641
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001642 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1643 unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
1644
1645 if (pred == 0xF) {
1646 Inst.setOpcode(ARM::BLXi);
1647 imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
Benjamin Kramer793b8112011-08-09 22:02:50 +00001648 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001649 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001650 }
1651
Benjamin Kramer793b8112011-08-09 22:02:50 +00001652 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Andersona6804442011-09-01 23:23:50 +00001653 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1654 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001655
Owen Anderson83e3f672011-08-17 17:44:15 +00001656 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001657}
1658
1659
Owen Andersona6804442011-09-01 23:23:50 +00001660static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001661 uint64_t Address, const void *Decoder) {
1662 Inst.addOperand(MCOperand::CreateImm(64 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00001663 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001664}
1665
Owen Andersona6804442011-09-01 23:23:50 +00001666static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001667 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001668 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001669
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001670 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1671 unsigned align = fieldFromInstruction32(Val, 4, 2);
1672
Owen Andersona6804442011-09-01 23:23:50 +00001673 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1674 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001675 if (!align)
1676 Inst.addOperand(MCOperand::CreateImm(0));
1677 else
1678 Inst.addOperand(MCOperand::CreateImm(4 << align));
1679
Owen Anderson83e3f672011-08-17 17:44:15 +00001680 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001681}
1682
Owen Andersona6804442011-09-01 23:23:50 +00001683static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001684 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001685 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001686
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001687 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1688 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1689 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1690 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1691 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1692 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1693
1694 // First output register
Owen Andersona6804442011-09-01 23:23:50 +00001695 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
1696 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001697
1698 // Second output register
1699 switch (Inst.getOpcode()) {
1700 case ARM::VLD1q8:
1701 case ARM::VLD1q16:
1702 case ARM::VLD1q32:
1703 case ARM::VLD1q64:
1704 case ARM::VLD1q8_UPD:
1705 case ARM::VLD1q16_UPD:
1706 case ARM::VLD1q32_UPD:
1707 case ARM::VLD1q64_UPD:
1708 case ARM::VLD1d8T:
1709 case ARM::VLD1d16T:
1710 case ARM::VLD1d32T:
1711 case ARM::VLD1d64T:
1712 case ARM::VLD1d8T_UPD:
1713 case ARM::VLD1d16T_UPD:
1714 case ARM::VLD1d32T_UPD:
1715 case ARM::VLD1d64T_UPD:
1716 case ARM::VLD1d8Q:
1717 case ARM::VLD1d16Q:
1718 case ARM::VLD1d32Q:
1719 case ARM::VLD1d64Q:
1720 case ARM::VLD1d8Q_UPD:
1721 case ARM::VLD1d16Q_UPD:
1722 case ARM::VLD1d32Q_UPD:
1723 case ARM::VLD1d64Q_UPD:
1724 case ARM::VLD2d8:
1725 case ARM::VLD2d16:
1726 case ARM::VLD2d32:
1727 case ARM::VLD2d8_UPD:
1728 case ARM::VLD2d16_UPD:
1729 case ARM::VLD2d32_UPD:
1730 case ARM::VLD2q8:
1731 case ARM::VLD2q16:
1732 case ARM::VLD2q32:
1733 case ARM::VLD2q8_UPD:
1734 case ARM::VLD2q16_UPD:
1735 case ARM::VLD2q32_UPD:
1736 case ARM::VLD3d8:
1737 case ARM::VLD3d16:
1738 case ARM::VLD3d32:
1739 case ARM::VLD3d8_UPD:
1740 case ARM::VLD3d16_UPD:
1741 case ARM::VLD3d32_UPD:
1742 case ARM::VLD4d8:
1743 case ARM::VLD4d16:
1744 case ARM::VLD4d32:
1745 case ARM::VLD4d8_UPD:
1746 case ARM::VLD4d16_UPD:
1747 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001748 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
1749 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001750 break;
1751 case ARM::VLD2b8:
1752 case ARM::VLD2b16:
1753 case ARM::VLD2b32:
1754 case ARM::VLD2b8_UPD:
1755 case ARM::VLD2b16_UPD:
1756 case ARM::VLD2b32_UPD:
1757 case ARM::VLD3q8:
1758 case ARM::VLD3q16:
1759 case ARM::VLD3q32:
1760 case ARM::VLD3q8_UPD:
1761 case ARM::VLD3q16_UPD:
1762 case ARM::VLD3q32_UPD:
1763 case ARM::VLD4q8:
1764 case ARM::VLD4q16:
1765 case ARM::VLD4q32:
1766 case ARM::VLD4q8_UPD:
1767 case ARM::VLD4q16_UPD:
1768 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001769 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
1770 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001771 default:
1772 break;
1773 }
1774
1775 // Third output register
1776 switch(Inst.getOpcode()) {
1777 case ARM::VLD1d8T:
1778 case ARM::VLD1d16T:
1779 case ARM::VLD1d32T:
1780 case ARM::VLD1d64T:
1781 case ARM::VLD1d8T_UPD:
1782 case ARM::VLD1d16T_UPD:
1783 case ARM::VLD1d32T_UPD:
1784 case ARM::VLD1d64T_UPD:
1785 case ARM::VLD1d8Q:
1786 case ARM::VLD1d16Q:
1787 case ARM::VLD1d32Q:
1788 case ARM::VLD1d64Q:
1789 case ARM::VLD1d8Q_UPD:
1790 case ARM::VLD1d16Q_UPD:
1791 case ARM::VLD1d32Q_UPD:
1792 case ARM::VLD1d64Q_UPD:
1793 case ARM::VLD2q8:
1794 case ARM::VLD2q16:
1795 case ARM::VLD2q32:
1796 case ARM::VLD2q8_UPD:
1797 case ARM::VLD2q16_UPD:
1798 case ARM::VLD2q32_UPD:
1799 case ARM::VLD3d8:
1800 case ARM::VLD3d16:
1801 case ARM::VLD3d32:
1802 case ARM::VLD3d8_UPD:
1803 case ARM::VLD3d16_UPD:
1804 case ARM::VLD3d32_UPD:
1805 case ARM::VLD4d8:
1806 case ARM::VLD4d16:
1807 case ARM::VLD4d32:
1808 case ARM::VLD4d8_UPD:
1809 case ARM::VLD4d16_UPD:
1810 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001811 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
1812 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001813 break;
1814 case ARM::VLD3q8:
1815 case ARM::VLD3q16:
1816 case ARM::VLD3q32:
1817 case ARM::VLD3q8_UPD:
1818 case ARM::VLD3q16_UPD:
1819 case ARM::VLD3q32_UPD:
1820 case ARM::VLD4q8:
1821 case ARM::VLD4q16:
1822 case ARM::VLD4q32:
1823 case ARM::VLD4q8_UPD:
1824 case ARM::VLD4q16_UPD:
1825 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001826 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
1827 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001828 break;
1829 default:
1830 break;
1831 }
1832
1833 // Fourth output register
1834 switch (Inst.getOpcode()) {
1835 case ARM::VLD1d8Q:
1836 case ARM::VLD1d16Q:
1837 case ARM::VLD1d32Q:
1838 case ARM::VLD1d64Q:
1839 case ARM::VLD1d8Q_UPD:
1840 case ARM::VLD1d16Q_UPD:
1841 case ARM::VLD1d32Q_UPD:
1842 case ARM::VLD1d64Q_UPD:
1843 case ARM::VLD2q8:
1844 case ARM::VLD2q16:
1845 case ARM::VLD2q32:
1846 case ARM::VLD2q8_UPD:
1847 case ARM::VLD2q16_UPD:
1848 case ARM::VLD2q32_UPD:
1849 case ARM::VLD4d8:
1850 case ARM::VLD4d16:
1851 case ARM::VLD4d32:
1852 case ARM::VLD4d8_UPD:
1853 case ARM::VLD4d16_UPD:
1854 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001855 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
1856 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001857 break;
1858 case ARM::VLD4q8:
1859 case ARM::VLD4q16:
1860 case ARM::VLD4q32:
1861 case ARM::VLD4q8_UPD:
1862 case ARM::VLD4q16_UPD:
1863 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001864 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
1865 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001866 break;
1867 default:
1868 break;
1869 }
1870
1871 // Writeback operand
1872 switch (Inst.getOpcode()) {
1873 case ARM::VLD1d8_UPD:
1874 case ARM::VLD1d16_UPD:
1875 case ARM::VLD1d32_UPD:
1876 case ARM::VLD1d64_UPD:
1877 case ARM::VLD1q8_UPD:
1878 case ARM::VLD1q16_UPD:
1879 case ARM::VLD1q32_UPD:
1880 case ARM::VLD1q64_UPD:
1881 case ARM::VLD1d8T_UPD:
1882 case ARM::VLD1d16T_UPD:
1883 case ARM::VLD1d32T_UPD:
1884 case ARM::VLD1d64T_UPD:
1885 case ARM::VLD1d8Q_UPD:
1886 case ARM::VLD1d16Q_UPD:
1887 case ARM::VLD1d32Q_UPD:
1888 case ARM::VLD1d64Q_UPD:
1889 case ARM::VLD2d8_UPD:
1890 case ARM::VLD2d16_UPD:
1891 case ARM::VLD2d32_UPD:
1892 case ARM::VLD2q8_UPD:
1893 case ARM::VLD2q16_UPD:
1894 case ARM::VLD2q32_UPD:
1895 case ARM::VLD2b8_UPD:
1896 case ARM::VLD2b16_UPD:
1897 case ARM::VLD2b32_UPD:
1898 case ARM::VLD3d8_UPD:
1899 case ARM::VLD3d16_UPD:
1900 case ARM::VLD3d32_UPD:
1901 case ARM::VLD3q8_UPD:
1902 case ARM::VLD3q16_UPD:
1903 case ARM::VLD3q32_UPD:
1904 case ARM::VLD4d8_UPD:
1905 case ARM::VLD4d16_UPD:
1906 case ARM::VLD4d32_UPD:
1907 case ARM::VLD4q8_UPD:
1908 case ARM::VLD4q16_UPD:
1909 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001910 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
1911 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001912 break;
1913 default:
1914 break;
1915 }
1916
1917 // AddrMode6 Base (register+alignment)
Owen Andersona6804442011-09-01 23:23:50 +00001918 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
1919 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001920
1921 // AddrMode6 Offset (register)
1922 if (Rm == 0xD)
1923 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001924 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00001925 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1926 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001927 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001928
Owen Anderson83e3f672011-08-17 17:44:15 +00001929 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001930}
1931
Owen Andersona6804442011-09-01 23:23:50 +00001932static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001933 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001934 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001935
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001936 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1937 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1938 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1939 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1940 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1941 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1942
1943 // Writeback Operand
1944 switch (Inst.getOpcode()) {
1945 case ARM::VST1d8_UPD:
1946 case ARM::VST1d16_UPD:
1947 case ARM::VST1d32_UPD:
1948 case ARM::VST1d64_UPD:
1949 case ARM::VST1q8_UPD:
1950 case ARM::VST1q16_UPD:
1951 case ARM::VST1q32_UPD:
1952 case ARM::VST1q64_UPD:
1953 case ARM::VST1d8T_UPD:
1954 case ARM::VST1d16T_UPD:
1955 case ARM::VST1d32T_UPD:
1956 case ARM::VST1d64T_UPD:
1957 case ARM::VST1d8Q_UPD:
1958 case ARM::VST1d16Q_UPD:
1959 case ARM::VST1d32Q_UPD:
1960 case ARM::VST1d64Q_UPD:
1961 case ARM::VST2d8_UPD:
1962 case ARM::VST2d16_UPD:
1963 case ARM::VST2d32_UPD:
1964 case ARM::VST2q8_UPD:
1965 case ARM::VST2q16_UPD:
1966 case ARM::VST2q32_UPD:
1967 case ARM::VST2b8_UPD:
1968 case ARM::VST2b16_UPD:
1969 case ARM::VST2b32_UPD:
1970 case ARM::VST3d8_UPD:
1971 case ARM::VST3d16_UPD:
1972 case ARM::VST3d32_UPD:
1973 case ARM::VST3q8_UPD:
1974 case ARM::VST3q16_UPD:
1975 case ARM::VST3q32_UPD:
1976 case ARM::VST4d8_UPD:
1977 case ARM::VST4d16_UPD:
1978 case ARM::VST4d32_UPD:
1979 case ARM::VST4q8_UPD:
1980 case ARM::VST4q16_UPD:
1981 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001982 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
1983 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001984 break;
1985 default:
1986 break;
1987 }
1988
1989 // AddrMode6 Base (register+alignment)
Owen Andersona6804442011-09-01 23:23:50 +00001990 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
1991 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001992
1993 // AddrMode6 Offset (register)
1994 if (Rm == 0xD)
1995 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001996 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00001997 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1998 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001999 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002000
2001 // First input register
Owen Andersona6804442011-09-01 23:23:50 +00002002 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2003 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002004
2005 // Second input register
2006 switch (Inst.getOpcode()) {
2007 case ARM::VST1q8:
2008 case ARM::VST1q16:
2009 case ARM::VST1q32:
2010 case ARM::VST1q64:
2011 case ARM::VST1q8_UPD:
2012 case ARM::VST1q16_UPD:
2013 case ARM::VST1q32_UPD:
2014 case ARM::VST1q64_UPD:
2015 case ARM::VST1d8T:
2016 case ARM::VST1d16T:
2017 case ARM::VST1d32T:
2018 case ARM::VST1d64T:
2019 case ARM::VST1d8T_UPD:
2020 case ARM::VST1d16T_UPD:
2021 case ARM::VST1d32T_UPD:
2022 case ARM::VST1d64T_UPD:
2023 case ARM::VST1d8Q:
2024 case ARM::VST1d16Q:
2025 case ARM::VST1d32Q:
2026 case ARM::VST1d64Q:
2027 case ARM::VST1d8Q_UPD:
2028 case ARM::VST1d16Q_UPD:
2029 case ARM::VST1d32Q_UPD:
2030 case ARM::VST1d64Q_UPD:
2031 case ARM::VST2d8:
2032 case ARM::VST2d16:
2033 case ARM::VST2d32:
2034 case ARM::VST2d8_UPD:
2035 case ARM::VST2d16_UPD:
2036 case ARM::VST2d32_UPD:
2037 case ARM::VST2q8:
2038 case ARM::VST2q16:
2039 case ARM::VST2q32:
2040 case ARM::VST2q8_UPD:
2041 case ARM::VST2q16_UPD:
2042 case ARM::VST2q32_UPD:
2043 case ARM::VST3d8:
2044 case ARM::VST3d16:
2045 case ARM::VST3d32:
2046 case ARM::VST3d8_UPD:
2047 case ARM::VST3d16_UPD:
2048 case ARM::VST3d32_UPD:
2049 case ARM::VST4d8:
2050 case ARM::VST4d16:
2051 case ARM::VST4d32:
2052 case ARM::VST4d8_UPD:
2053 case ARM::VST4d16_UPD:
2054 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002055 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
2056 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002057 break;
2058 case ARM::VST2b8:
2059 case ARM::VST2b16:
2060 case ARM::VST2b32:
2061 case ARM::VST2b8_UPD:
2062 case ARM::VST2b16_UPD:
2063 case ARM::VST2b32_UPD:
2064 case ARM::VST3q8:
2065 case ARM::VST3q16:
2066 case ARM::VST3q32:
2067 case ARM::VST3q8_UPD:
2068 case ARM::VST3q16_UPD:
2069 case ARM::VST3q32_UPD:
2070 case ARM::VST4q8:
2071 case ARM::VST4q16:
2072 case ARM::VST4q32:
2073 case ARM::VST4q8_UPD:
2074 case ARM::VST4q16_UPD:
2075 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002076 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2077 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002078 break;
2079 default:
2080 break;
2081 }
2082
2083 // Third input register
2084 switch (Inst.getOpcode()) {
2085 case ARM::VST1d8T:
2086 case ARM::VST1d16T:
2087 case ARM::VST1d32T:
2088 case ARM::VST1d64T:
2089 case ARM::VST1d8T_UPD:
2090 case ARM::VST1d16T_UPD:
2091 case ARM::VST1d32T_UPD:
2092 case ARM::VST1d64T_UPD:
2093 case ARM::VST1d8Q:
2094 case ARM::VST1d16Q:
2095 case ARM::VST1d32Q:
2096 case ARM::VST1d64Q:
2097 case ARM::VST1d8Q_UPD:
2098 case ARM::VST1d16Q_UPD:
2099 case ARM::VST1d32Q_UPD:
2100 case ARM::VST1d64Q_UPD:
2101 case ARM::VST2q8:
2102 case ARM::VST2q16:
2103 case ARM::VST2q32:
2104 case ARM::VST2q8_UPD:
2105 case ARM::VST2q16_UPD:
2106 case ARM::VST2q32_UPD:
2107 case ARM::VST3d8:
2108 case ARM::VST3d16:
2109 case ARM::VST3d32:
2110 case ARM::VST3d8_UPD:
2111 case ARM::VST3d16_UPD:
2112 case ARM::VST3d32_UPD:
2113 case ARM::VST4d8:
2114 case ARM::VST4d16:
2115 case ARM::VST4d32:
2116 case ARM::VST4d8_UPD:
2117 case ARM::VST4d16_UPD:
2118 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002119 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2120 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002121 break;
2122 case ARM::VST3q8:
2123 case ARM::VST3q16:
2124 case ARM::VST3q32:
2125 case ARM::VST3q8_UPD:
2126 case ARM::VST3q16_UPD:
2127 case ARM::VST3q32_UPD:
2128 case ARM::VST4q8:
2129 case ARM::VST4q16:
2130 case ARM::VST4q32:
2131 case ARM::VST4q8_UPD:
2132 case ARM::VST4q16_UPD:
2133 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002134 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
2135 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002136 break;
2137 default:
2138 break;
2139 }
2140
2141 // Fourth input register
2142 switch (Inst.getOpcode()) {
2143 case ARM::VST1d8Q:
2144 case ARM::VST1d16Q:
2145 case ARM::VST1d32Q:
2146 case ARM::VST1d64Q:
2147 case ARM::VST1d8Q_UPD:
2148 case ARM::VST1d16Q_UPD:
2149 case ARM::VST1d32Q_UPD:
2150 case ARM::VST1d64Q_UPD:
2151 case ARM::VST2q8:
2152 case ARM::VST2q16:
2153 case ARM::VST2q32:
2154 case ARM::VST2q8_UPD:
2155 case ARM::VST2q16_UPD:
2156 case ARM::VST2q32_UPD:
2157 case ARM::VST4d8:
2158 case ARM::VST4d16:
2159 case ARM::VST4d32:
2160 case ARM::VST4d8_UPD:
2161 case ARM::VST4d16_UPD:
2162 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002163 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
2164 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002165 break;
2166 case ARM::VST4q8:
2167 case ARM::VST4q16:
2168 case ARM::VST4q32:
2169 case ARM::VST4q8_UPD:
2170 case ARM::VST4q16_UPD:
2171 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002172 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
2173 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002174 break;
2175 default:
2176 break;
2177 }
2178
Owen Anderson83e3f672011-08-17 17:44:15 +00002179 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002180}
2181
Owen Andersona6804442011-09-01 23:23:50 +00002182static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002183 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002184 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002185
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002186 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2187 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2188 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2189 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2190 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2191 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2192 unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1;
2193
2194 align *= (1 << size);
2195
Owen Andersona6804442011-09-01 23:23:50 +00002196 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2197 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002198 if (regs == 2) {
Owen Andersona6804442011-09-01 23:23:50 +00002199 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
2200 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002201 }
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002202 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002203 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2204 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002205 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002206
Owen Andersona6804442011-09-01 23:23:50 +00002207 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2208 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002209 Inst.addOperand(MCOperand::CreateImm(align));
2210
2211 if (Rm == 0xD)
2212 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002213 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002214 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2215 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002216 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002217
Owen Anderson83e3f672011-08-17 17:44:15 +00002218 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002219}
2220
Owen Andersona6804442011-09-01 23:23:50 +00002221static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002222 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002223 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002224
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002225 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2226 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2227 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2228 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2229 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2230 unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
2231 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2232 align *= 2*size;
2233
Owen Andersona6804442011-09-01 23:23:50 +00002234 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2235 return MCDisassembler::Fail;
2236 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2237 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002238 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002239 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2240 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002241 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002242
Owen Andersona6804442011-09-01 23:23:50 +00002243 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2244 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002245 Inst.addOperand(MCOperand::CreateImm(align));
2246
2247 if (Rm == 0xD)
2248 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002249 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002250 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2251 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002252 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002253
Owen Anderson83e3f672011-08-17 17:44:15 +00002254 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002255}
2256
Owen Andersona6804442011-09-01 23:23:50 +00002257static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002258 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002259 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002260
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002261 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2262 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2263 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2264 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2265 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2266
Owen Andersona6804442011-09-01 23:23:50 +00002267 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2268 return MCDisassembler::Fail;
2269 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2270 return MCDisassembler::Fail;
2271 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2272 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002273 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002274 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2275 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002276 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002277
Owen Andersona6804442011-09-01 23:23:50 +00002278 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2279 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002280 Inst.addOperand(MCOperand::CreateImm(0));
2281
2282 if (Rm == 0xD)
2283 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002284 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002285 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2286 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002287 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002288
Owen Anderson83e3f672011-08-17 17:44:15 +00002289 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002290}
2291
Owen Andersona6804442011-09-01 23:23:50 +00002292static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002293 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002294 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002295
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002296 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2297 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2298 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2299 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2300 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2301 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2302 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2303
2304 if (size == 0x3) {
2305 size = 4;
2306 align = 16;
2307 } else {
2308 if (size == 2) {
2309 size = 1 << size;
2310 align *= 8;
2311 } else {
2312 size = 1 << size;
2313 align *= 4*size;
2314 }
2315 }
2316
Owen Andersona6804442011-09-01 23:23:50 +00002317 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2318 return MCDisassembler::Fail;
2319 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2320 return MCDisassembler::Fail;
2321 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2322 return MCDisassembler::Fail;
2323 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder)))
2324 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002325 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002326 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2327 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002328 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002329
Owen Andersona6804442011-09-01 23:23:50 +00002330 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2331 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002332 Inst.addOperand(MCOperand::CreateImm(align));
2333
2334 if (Rm == 0xD)
2335 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002336 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002337 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2338 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002339 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002340
Owen Anderson83e3f672011-08-17 17:44:15 +00002341 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002342}
2343
Owen Andersona6804442011-09-01 23:23:50 +00002344static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00002345DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
2346 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002347 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002348
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002349 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2350 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2351 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
2352 imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
2353 imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
2354 imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
2355 imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
2356 unsigned Q = fieldFromInstruction32(Insn, 6, 1);
2357
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002358 if (Q) {
Owen Andersona6804442011-09-01 23:23:50 +00002359 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2360 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002361 } else {
Owen Andersona6804442011-09-01 23:23:50 +00002362 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2363 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002364 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002365
2366 Inst.addOperand(MCOperand::CreateImm(imm));
2367
2368 switch (Inst.getOpcode()) {
2369 case ARM::VORRiv4i16:
2370 case ARM::VORRiv2i32:
2371 case ARM::VBICiv4i16:
2372 case ARM::VBICiv2i32:
Owen Andersona6804442011-09-01 23:23:50 +00002373 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2374 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002375 break;
2376 case ARM::VORRiv8i16:
2377 case ARM::VORRiv4i32:
2378 case ARM::VBICiv8i16:
2379 case ARM::VBICiv4i32:
Owen Andersona6804442011-09-01 23:23:50 +00002380 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2381 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002382 break;
2383 default:
2384 break;
2385 }
2386
Owen Anderson83e3f672011-08-17 17:44:15 +00002387 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002388}
2389
Owen Andersona6804442011-09-01 23:23:50 +00002390static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002391 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002392 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002393
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002394 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2395 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2396 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2397 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2398 unsigned size = fieldFromInstruction32(Insn, 18, 2);
2399
Owen Andersona6804442011-09-01 23:23:50 +00002400 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2401 return MCDisassembler::Fail;
2402 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2403 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002404 Inst.addOperand(MCOperand::CreateImm(8 << size));
2405
Owen Anderson83e3f672011-08-17 17:44:15 +00002406 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002407}
2408
Owen Andersona6804442011-09-01 23:23:50 +00002409static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002410 uint64_t Address, const void *Decoder) {
2411 Inst.addOperand(MCOperand::CreateImm(8 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002412 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002413}
2414
Owen Andersona6804442011-09-01 23:23:50 +00002415static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002416 uint64_t Address, const void *Decoder) {
2417 Inst.addOperand(MCOperand::CreateImm(16 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002418 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002419}
2420
Owen Andersona6804442011-09-01 23:23:50 +00002421static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002422 uint64_t Address, const void *Decoder) {
2423 Inst.addOperand(MCOperand::CreateImm(32 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002424 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002425}
2426
Owen Andersona6804442011-09-01 23:23:50 +00002427static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002428 uint64_t Address, const void *Decoder) {
2429 Inst.addOperand(MCOperand::CreateImm(64 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002430 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002431}
2432
Owen Andersona6804442011-09-01 23:23:50 +00002433static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002434 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002435 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002436
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002437 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2438 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2439 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2440 Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
2441 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2442 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2443 unsigned op = fieldFromInstruction32(Insn, 6, 1);
2444 unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1;
2445
Owen Andersona6804442011-09-01 23:23:50 +00002446 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2447 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002448 if (op) {
Owen Andersona6804442011-09-01 23:23:50 +00002449 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2450 return MCDisassembler::Fail; // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002451 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002452
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002453 for (unsigned i = 0; i < length; ++i) {
Owen Andersona6804442011-09-01 23:23:50 +00002454 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder)))
2455 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002456 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002457
Owen Andersona6804442011-09-01 23:23:50 +00002458 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2459 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002460
Owen Anderson83e3f672011-08-17 17:44:15 +00002461 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002462}
2463
Owen Andersona6804442011-09-01 23:23:50 +00002464static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002465 uint64_t Address, const void *Decoder) {
2466 // The immediate needs to be a fully instantiated float. However, the
2467 // auto-generated decoder is only able to fill in some of the bits
2468 // necessary. For instance, the 'b' bit is replicated multiple times,
2469 // and is even present in inverted form in one bit. We do a little
2470 // binary parsing here to fill in those missing bits, and then
2471 // reinterpret it all as a float.
2472 union {
2473 uint32_t integer;
2474 float fp;
2475 } fp_conv;
2476
2477 fp_conv.integer = Val;
2478 uint32_t b = fieldFromInstruction32(Val, 25, 1);
2479 fp_conv.integer |= b << 26;
2480 fp_conv.integer |= b << 27;
2481 fp_conv.integer |= b << 28;
2482 fp_conv.integer |= b << 29;
2483 fp_conv.integer |= (~b & 0x1) << 30;
2484
2485 Inst.addOperand(MCOperand::CreateFPImm(fp_conv.fp));
James Molloyc047dca2011-09-01 18:02:14 +00002486 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002487}
2488
Owen Andersona6804442011-09-01 23:23:50 +00002489static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002490 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002491 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002492
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002493 unsigned dst = fieldFromInstruction16(Insn, 8, 3);
2494 unsigned imm = fieldFromInstruction16(Insn, 0, 8);
2495
Owen Andersona6804442011-09-01 23:23:50 +00002496 if (!Check(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
2497 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002498
Owen Anderson96425c82011-08-26 18:09:22 +00002499 switch(Inst.getOpcode()) {
Owen Anderson1af7f722011-08-26 19:39:26 +00002500 default:
James Molloyc047dca2011-09-01 18:02:14 +00002501 return MCDisassembler::Fail;
Owen Anderson96425c82011-08-26 18:09:22 +00002502 case ARM::tADR:
Owen Anderson9f7e8312011-08-26 21:47:57 +00002503 break; // tADR does not explicitly represent the PC as an operand.
Owen Anderson96425c82011-08-26 18:09:22 +00002504 case ARM::tADDrSPi:
2505 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2506 break;
Owen Anderson96425c82011-08-26 18:09:22 +00002507 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002508
2509 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00002510 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002511}
2512
Owen Andersona6804442011-09-01 23:23:50 +00002513static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002514 uint64_t Address, const void *Decoder) {
2515 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002516 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002517}
2518
Owen Andersona6804442011-09-01 23:23:50 +00002519static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002520 uint64_t Address, const void *Decoder) {
2521 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
James Molloyc047dca2011-09-01 18:02:14 +00002522 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002523}
2524
Owen Andersona6804442011-09-01 23:23:50 +00002525static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002526 uint64_t Address, const void *Decoder) {
2527 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002528 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002529}
2530
Owen Andersona6804442011-09-01 23:23:50 +00002531static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002532 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002533 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002534
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002535 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2536 unsigned Rm = fieldFromInstruction32(Val, 3, 3);
2537
Owen Andersona6804442011-09-01 23:23:50 +00002538 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
2539 return MCDisassembler::Fail;
2540 if (!Check(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
2541 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002542
Owen Anderson83e3f672011-08-17 17:44:15 +00002543 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002544}
2545
Owen Andersona6804442011-09-01 23:23:50 +00002546static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002547 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002548 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002549
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002550 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2551 unsigned imm = fieldFromInstruction32(Val, 3, 5);
2552
Owen Andersona6804442011-09-01 23:23:50 +00002553 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
2554 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002555 Inst.addOperand(MCOperand::CreateImm(imm));
2556
Owen Anderson83e3f672011-08-17 17:44:15 +00002557 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002558}
2559
Owen Andersona6804442011-09-01 23:23:50 +00002560static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002561 uint64_t Address, const void *Decoder) {
2562 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2563
James Molloyc047dca2011-09-01 18:02:14 +00002564 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002565}
2566
Owen Andersona6804442011-09-01 23:23:50 +00002567static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002568 uint64_t Address, const void *Decoder) {
2569 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersonb113ec52011-08-22 17:56:58 +00002570 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002571
James Molloyc047dca2011-09-01 18:02:14 +00002572 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002573}
2574
Owen Andersona6804442011-09-01 23:23:50 +00002575static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002576 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002577 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002578
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002579 unsigned Rn = fieldFromInstruction32(Val, 6, 4);
2580 unsigned Rm = fieldFromInstruction32(Val, 2, 4);
2581 unsigned imm = fieldFromInstruction32(Val, 0, 2);
2582
Owen Andersona6804442011-09-01 23:23:50 +00002583 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2584 return MCDisassembler::Fail;
2585 if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
2586 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002587 Inst.addOperand(MCOperand::CreateImm(imm));
2588
Owen Anderson83e3f672011-08-17 17:44:15 +00002589 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002590}
2591
Owen Andersona6804442011-09-01 23:23:50 +00002592static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002593 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002594 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002595
Owen Anderson82265a22011-08-23 17:51:38 +00002596 switch (Inst.getOpcode()) {
2597 case ARM::t2PLDs:
2598 case ARM::t2PLDWs:
2599 case ARM::t2PLIs:
2600 break;
2601 default: {
2602 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
Owen Andersona6804442011-09-01 23:23:50 +00002603 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2604 return MCDisassembler::Fail;
Owen Anderson82265a22011-08-23 17:51:38 +00002605 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002606 }
2607
2608 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2609 if (Rn == 0xF) {
2610 switch (Inst.getOpcode()) {
2611 case ARM::t2LDRBs:
2612 Inst.setOpcode(ARM::t2LDRBpci);
2613 break;
2614 case ARM::t2LDRHs:
2615 Inst.setOpcode(ARM::t2LDRHpci);
2616 break;
2617 case ARM::t2LDRSHs:
2618 Inst.setOpcode(ARM::t2LDRSHpci);
2619 break;
2620 case ARM::t2LDRSBs:
2621 Inst.setOpcode(ARM::t2LDRSBpci);
2622 break;
2623 case ARM::t2PLDs:
2624 Inst.setOpcode(ARM::t2PLDi12);
2625 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2626 break;
2627 default:
James Molloyc047dca2011-09-01 18:02:14 +00002628 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002629 }
2630
2631 int imm = fieldFromInstruction32(Insn, 0, 12);
2632 if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
2633 Inst.addOperand(MCOperand::CreateImm(imm));
2634
Owen Anderson83e3f672011-08-17 17:44:15 +00002635 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002636 }
2637
2638 unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
2639 addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
2640 addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
Owen Andersona6804442011-09-01 23:23:50 +00002641 if (!Check(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
2642 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002643
Owen Anderson83e3f672011-08-17 17:44:15 +00002644 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002645}
2646
Owen Andersona6804442011-09-01 23:23:50 +00002647static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002648 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002649 int imm = Val & 0xFF;
2650 if (!(Val & 0x100)) imm *= -1;
2651 Inst.addOperand(MCOperand::CreateImm(imm << 2));
2652
James Molloyc047dca2011-09-01 18:02:14 +00002653 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002654}
2655
Owen Andersona6804442011-09-01 23:23:50 +00002656static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002657 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002658 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002659
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002660 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2661 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2662
Owen Andersona6804442011-09-01 23:23:50 +00002663 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2664 return MCDisassembler::Fail;
2665 if (!Check(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
2666 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002667
Owen Anderson83e3f672011-08-17 17:44:15 +00002668 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002669}
2670
Owen Andersona6804442011-09-01 23:23:50 +00002671static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002672 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002673 int imm = Val & 0xFF;
2674 if (!(Val & 0x100)) imm *= -1;
2675 Inst.addOperand(MCOperand::CreateImm(imm));
2676
James Molloyc047dca2011-09-01 18:02:14 +00002677 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002678}
2679
2680
Owen Andersona6804442011-09-01 23:23:50 +00002681static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002682 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002683 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002684
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002685 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2686 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2687
2688 // Some instructions always use an additive offset.
2689 switch (Inst.getOpcode()) {
2690 case ARM::t2LDRT:
2691 case ARM::t2LDRBT:
2692 case ARM::t2LDRHT:
2693 case ARM::t2LDRSBT:
2694 case ARM::t2LDRSHT:
2695 imm |= 0x100;
2696 break;
2697 default:
2698 break;
2699 }
2700
Owen Andersona6804442011-09-01 23:23:50 +00002701 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2702 return MCDisassembler::Fail;
2703 if (!Check(S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
2704 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002705
Owen Anderson83e3f672011-08-17 17:44:15 +00002706 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002707}
2708
2709
Owen Andersona6804442011-09-01 23:23:50 +00002710static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002711 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002712 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002713
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002714 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
2715 unsigned imm = fieldFromInstruction32(Val, 0, 12);
2716
Owen Andersona6804442011-09-01 23:23:50 +00002717 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2718 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002719 Inst.addOperand(MCOperand::CreateImm(imm));
2720
Owen Anderson83e3f672011-08-17 17:44:15 +00002721 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002722}
2723
2724
Owen Andersona6804442011-09-01 23:23:50 +00002725static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002726 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002727 unsigned imm = fieldFromInstruction16(Insn, 0, 7);
2728
2729 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2730 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2731 Inst.addOperand(MCOperand::CreateImm(imm));
2732
James Molloyc047dca2011-09-01 18:02:14 +00002733 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002734}
2735
Owen Andersona6804442011-09-01 23:23:50 +00002736static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002737 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002738 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002739
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002740 if (Inst.getOpcode() == ARM::tADDrSP) {
2741 unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
2742 Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
2743
Owen Andersona6804442011-09-01 23:23:50 +00002744 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
2745 return MCDisassembler::Fail;
2746 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
2747 return MCDisassembler::Fail;
Owen Anderson99906832011-08-25 18:30:18 +00002748 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002749 } else if (Inst.getOpcode() == ARM::tADDspr) {
2750 unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
2751
2752 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2753 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersona6804442011-09-01 23:23:50 +00002754 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2755 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002756 }
2757
Owen Anderson83e3f672011-08-17 17:44:15 +00002758 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002759}
2760
Owen Andersona6804442011-09-01 23:23:50 +00002761static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002762 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002763 unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
2764 unsigned flags = fieldFromInstruction16(Insn, 0, 3);
2765
2766 Inst.addOperand(MCOperand::CreateImm(imod));
2767 Inst.addOperand(MCOperand::CreateImm(flags));
2768
James Molloyc047dca2011-09-01 18:02:14 +00002769 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002770}
2771
Owen Andersona6804442011-09-01 23:23:50 +00002772static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002773 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002774 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002775 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2776 unsigned add = fieldFromInstruction32(Insn, 4, 1);
2777
Owen Andersona6804442011-09-01 23:23:50 +00002778 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2779 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002780 Inst.addOperand(MCOperand::CreateImm(add));
2781
Owen Anderson83e3f672011-08-17 17:44:15 +00002782 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002783}
2784
Owen Andersona6804442011-09-01 23:23:50 +00002785static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002786 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002787 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002788 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002789}
2790
Owen Andersona6804442011-09-01 23:23:50 +00002791static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002792 uint64_t Address, const void *Decoder) {
2793 if (Val == 0xA || Val == 0xB)
James Molloyc047dca2011-09-01 18:02:14 +00002794 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002795
2796 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00002797 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002798}
2799
Owen Andersona6804442011-09-01 23:23:50 +00002800static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00002801DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
2802 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002803 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002804
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002805 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
2806 if (pred == 0xE || pred == 0xF) {
Owen Andersonb45b11b2011-08-31 22:00:41 +00002807 unsigned opc = fieldFromInstruction32(Insn, 4, 28);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002808 switch (opc) {
2809 default:
James Molloyc047dca2011-09-01 18:02:14 +00002810 return MCDisassembler::Fail;
Owen Andersonb45b11b2011-08-31 22:00:41 +00002811 case 0xf3bf8f4:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002812 Inst.setOpcode(ARM::t2DSB);
2813 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00002814 case 0xf3bf8f5:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002815 Inst.setOpcode(ARM::t2DMB);
2816 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00002817 case 0xf3bf8f6:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002818 Inst.setOpcode(ARM::t2ISB);
Owen Anderson6de3c6f2011-09-07 17:55:19 +00002819 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002820 }
2821
2822 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00002823 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002824 }
2825
2826 unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
2827 brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
2828 brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
2829 brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
2830 brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
2831
Owen Andersona6804442011-09-01 23:23:50 +00002832 if (!Check(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
2833 return MCDisassembler::Fail;
2834 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2835 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002836
Owen Anderson83e3f672011-08-17 17:44:15 +00002837 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002838}
2839
2840// Decode a shifted immediate operand. These basically consist
2841// of an 8-bit value, and a 4-bit directive that specifies either
2842// a splat operation or a rotation.
Owen Andersona6804442011-09-01 23:23:50 +00002843static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002844 uint64_t Address, const void *Decoder) {
2845 unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
2846 if (ctrl == 0) {
2847 unsigned byte = fieldFromInstruction32(Val, 8, 2);
2848 unsigned imm = fieldFromInstruction32(Val, 0, 8);
2849 switch (byte) {
2850 case 0:
2851 Inst.addOperand(MCOperand::CreateImm(imm));
2852 break;
2853 case 1:
2854 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
2855 break;
2856 case 2:
2857 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
2858 break;
2859 case 3:
2860 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
2861 (imm << 8) | imm));
2862 break;
2863 }
2864 } else {
2865 unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
2866 unsigned rot = fieldFromInstruction32(Val, 7, 5);
2867 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
2868 Inst.addOperand(MCOperand::CreateImm(imm));
2869 }
2870
James Molloyc047dca2011-09-01 18:02:14 +00002871 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002872}
2873
Owen Andersona6804442011-09-01 23:23:50 +00002874static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00002875DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
2876 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002877 Inst.addOperand(MCOperand::CreateImm(Val << 1));
James Molloyc047dca2011-09-01 18:02:14 +00002878 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002879}
2880
Owen Andersona6804442011-09-01 23:23:50 +00002881static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002882 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002883 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002884 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002885}
2886
Owen Andersona6804442011-09-01 23:23:50 +00002887static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00002888 uint64_t Address, const void *Decoder) {
2889 switch (Val) {
2890 default:
James Molloyc047dca2011-09-01 18:02:14 +00002891 return MCDisassembler::Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00002892 case 0xF: // SY
2893 case 0xE: // ST
2894 case 0xB: // ISH
2895 case 0xA: // ISHST
2896 case 0x7: // NSH
2897 case 0x6: // NSHST
2898 case 0x3: // OSH
2899 case 0x2: // OSHST
2900 break;
2901 }
2902
2903 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00002904 return MCDisassembler::Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00002905}
2906
Owen Andersona6804442011-09-01 23:23:50 +00002907static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002908 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +00002909 if (!Val) return MCDisassembler::Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002910 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00002911 return MCDisassembler::Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002912}
Owen Andersoncbfc0442011-08-11 21:34:58 +00002913
Owen Andersona6804442011-09-01 23:23:50 +00002914static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002915 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002916 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002917
Owen Anderson3f3570a2011-08-12 17:58:32 +00002918 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2919 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2920 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2921
James Molloyc047dca2011-09-01 18:02:14 +00002922 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002923
Owen Andersona6804442011-09-01 23:23:50 +00002924 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2925 return MCDisassembler::Fail;
2926 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
2927 return MCDisassembler::Fail;
2928 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2929 return MCDisassembler::Fail;
2930 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2931 return MCDisassembler::Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002932
Owen Anderson83e3f672011-08-17 17:44:15 +00002933 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002934}
2935
2936
Owen Andersona6804442011-09-01 23:23:50 +00002937static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002938 uint64_t Address, const void *Decoder){
Owen Andersona6804442011-09-01 23:23:50 +00002939 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002940
Owen Andersoncbfc0442011-08-11 21:34:58 +00002941 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2942 unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
2943 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
Owen Andersonadf2b092011-08-11 22:08:38 +00002944 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002945
Owen Andersona6804442011-09-01 23:23:50 +00002946 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2947 return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002948
James Molloyc047dca2011-09-01 18:02:14 +00002949 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
2950 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002951
Owen Andersona6804442011-09-01 23:23:50 +00002952 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2953 return MCDisassembler::Fail;
2954 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
2955 return MCDisassembler::Fail;
2956 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2957 return MCDisassembler::Fail;
2958 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2959 return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002960
Owen Anderson83e3f672011-08-17 17:44:15 +00002961 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002962}
2963
Owen Andersona6804442011-09-01 23:23:50 +00002964static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002965 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002966 DecodeStatus S = MCDisassembler::Success;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002967
2968 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2969 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2970 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2971 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2972 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2973 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2974
James Molloyc047dca2011-09-01 18:02:14 +00002975 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002976
Owen Andersona6804442011-09-01 23:23:50 +00002977 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2978 return MCDisassembler::Fail;
2979 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2980 return MCDisassembler::Fail;
2981 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
2982 return MCDisassembler::Fail;
2983 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2984 return MCDisassembler::Fail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002985
2986 return S;
2987}
2988
Owen Andersona6804442011-09-01 23:23:50 +00002989static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002990 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002991 DecodeStatus S = MCDisassembler::Success;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002992
2993 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2994 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2995 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2996 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2997 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2998 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2999 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3000
James Molloyc047dca2011-09-01 18:02:14 +00003001 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
3002 if (Rm == 0xF) S = MCDisassembler::SoftFail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003003
Owen Andersona6804442011-09-01 23:23:50 +00003004 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3005 return MCDisassembler::Fail;
3006 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3007 return MCDisassembler::Fail;
3008 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
3009 return MCDisassembler::Fail;
3010 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3011 return MCDisassembler::Fail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003012
3013 return S;
3014}
3015
3016
Owen Andersona6804442011-09-01 23:23:50 +00003017static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00003018 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003019 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003020
Owen Anderson7cdbf082011-08-12 18:12:39 +00003021 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3022 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3023 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3024 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3025 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3026 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00003027
James Molloyc047dca2011-09-01 18:02:14 +00003028 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003029
Owen Andersona6804442011-09-01 23:23:50 +00003030 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3031 return MCDisassembler::Fail;
3032 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3033 return MCDisassembler::Fail;
3034 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
3035 return MCDisassembler::Fail;
3036 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3037 return MCDisassembler::Fail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003038
Owen Anderson83e3f672011-08-17 17:44:15 +00003039 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003040}
3041
Owen Andersona6804442011-09-01 23:23:50 +00003042static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00003043 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003044 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003045
Owen Anderson7cdbf082011-08-12 18:12:39 +00003046 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3047 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3048 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3049 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3050 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3051 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3052
James Molloyc047dca2011-09-01 18:02:14 +00003053 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003054
Owen Andersona6804442011-09-01 23:23:50 +00003055 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3056 return MCDisassembler::Fail;
3057 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3058 return MCDisassembler::Fail;
3059 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
3060 return MCDisassembler::Fail;
3061 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3062 return MCDisassembler::Fail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003063
Owen Anderson83e3f672011-08-17 17:44:15 +00003064 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003065}
Owen Anderson7a2e1772011-08-15 18:44:44 +00003066
Owen Andersona6804442011-09-01 23:23:50 +00003067static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003068 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003069 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003070
Owen Anderson7a2e1772011-08-15 18:44:44 +00003071 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3072 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3073 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3074 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3075 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3076
3077 unsigned align = 0;
3078 unsigned index = 0;
3079 switch (size) {
3080 default:
James Molloyc047dca2011-09-01 18:02:14 +00003081 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003082 case 0:
3083 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003084 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003085 index = fieldFromInstruction32(Insn, 5, 3);
3086 break;
3087 case 1:
3088 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003089 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003090 index = fieldFromInstruction32(Insn, 6, 2);
3091 if (fieldFromInstruction32(Insn, 4, 1))
3092 align = 2;
3093 break;
3094 case 2:
3095 if (fieldFromInstruction32(Insn, 6, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003096 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003097 index = fieldFromInstruction32(Insn, 7, 1);
3098 if (fieldFromInstruction32(Insn, 4, 2) != 0)
3099 align = 4;
3100 }
3101
Owen Andersona6804442011-09-01 23:23:50 +00003102 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3103 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003104 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003105 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3106 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003107 }
Owen Andersona6804442011-09-01 23:23:50 +00003108 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3109 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003110 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003111 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003112 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003113 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3114 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003115 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003116 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003117 }
3118
Owen Andersona6804442011-09-01 23:23:50 +00003119 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3120 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003121 Inst.addOperand(MCOperand::CreateImm(index));
3122
Owen Anderson83e3f672011-08-17 17:44:15 +00003123 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003124}
3125
Owen Andersona6804442011-09-01 23:23:50 +00003126static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003127 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003128 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003129
Owen Anderson7a2e1772011-08-15 18:44:44 +00003130 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3131 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3132 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3133 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3134 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3135
3136 unsigned align = 0;
3137 unsigned index = 0;
3138 switch (size) {
3139 default:
James Molloyc047dca2011-09-01 18:02:14 +00003140 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003141 case 0:
3142 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003143 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003144 index = fieldFromInstruction32(Insn, 5, 3);
3145 break;
3146 case 1:
3147 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003148 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003149 index = fieldFromInstruction32(Insn, 6, 2);
3150 if (fieldFromInstruction32(Insn, 4, 1))
3151 align = 2;
3152 break;
3153 case 2:
3154 if (fieldFromInstruction32(Insn, 6, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003155 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003156 index = fieldFromInstruction32(Insn, 7, 1);
3157 if (fieldFromInstruction32(Insn, 4, 2) != 0)
3158 align = 4;
3159 }
3160
3161 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003162 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3163 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003164 }
Owen Andersona6804442011-09-01 23:23:50 +00003165 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3166 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003167 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003168 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003169 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003170 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3171 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003172 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003173 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003174 }
3175
Owen Andersona6804442011-09-01 23:23:50 +00003176 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3177 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003178 Inst.addOperand(MCOperand::CreateImm(index));
3179
Owen Anderson83e3f672011-08-17 17:44:15 +00003180 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003181}
3182
3183
Owen Andersona6804442011-09-01 23:23:50 +00003184static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003185 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003186 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003187
Owen Anderson7a2e1772011-08-15 18:44:44 +00003188 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3189 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3190 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3191 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3192 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3193
3194 unsigned align = 0;
3195 unsigned index = 0;
3196 unsigned inc = 1;
3197 switch (size) {
3198 default:
James Molloyc047dca2011-09-01 18:02:14 +00003199 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003200 case 0:
3201 index = fieldFromInstruction32(Insn, 5, 3);
3202 if (fieldFromInstruction32(Insn, 4, 1))
3203 align = 2;
3204 break;
3205 case 1:
3206 index = fieldFromInstruction32(Insn, 6, 2);
3207 if (fieldFromInstruction32(Insn, 4, 1))
3208 align = 4;
3209 if (fieldFromInstruction32(Insn, 5, 1))
3210 inc = 2;
3211 break;
3212 case 2:
3213 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003214 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003215 index = fieldFromInstruction32(Insn, 7, 1);
3216 if (fieldFromInstruction32(Insn, 4, 1) != 0)
3217 align = 8;
3218 if (fieldFromInstruction32(Insn, 6, 1))
3219 inc = 2;
3220 break;
3221 }
3222
Owen Andersona6804442011-09-01 23:23:50 +00003223 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3224 return MCDisassembler::Fail;
3225 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3226 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003227 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003228 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3229 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003230 }
Owen Andersona6804442011-09-01 23:23:50 +00003231 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3232 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003233 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003234 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003235 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003236 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3237 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003238 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003239 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003240 }
3241
Owen Andersona6804442011-09-01 23:23:50 +00003242 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3243 return MCDisassembler::Fail;
3244 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3245 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003246 Inst.addOperand(MCOperand::CreateImm(index));
3247
Owen Anderson83e3f672011-08-17 17:44:15 +00003248 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003249}
3250
Owen Andersona6804442011-09-01 23:23:50 +00003251static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003252 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003253 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003254
Owen Anderson7a2e1772011-08-15 18:44:44 +00003255 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3256 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3257 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3258 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3259 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3260
3261 unsigned align = 0;
3262 unsigned index = 0;
3263 unsigned inc = 1;
3264 switch (size) {
3265 default:
James Molloyc047dca2011-09-01 18:02:14 +00003266 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003267 case 0:
3268 index = fieldFromInstruction32(Insn, 5, 3);
3269 if (fieldFromInstruction32(Insn, 4, 1))
3270 align = 2;
3271 break;
3272 case 1:
3273 index = fieldFromInstruction32(Insn, 6, 2);
3274 if (fieldFromInstruction32(Insn, 4, 1))
3275 align = 4;
3276 if (fieldFromInstruction32(Insn, 5, 1))
3277 inc = 2;
3278 break;
3279 case 2:
3280 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003281 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003282 index = fieldFromInstruction32(Insn, 7, 1);
3283 if (fieldFromInstruction32(Insn, 4, 1) != 0)
3284 align = 8;
3285 if (fieldFromInstruction32(Insn, 6, 1))
3286 inc = 2;
3287 break;
3288 }
3289
3290 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003291 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3292 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003293 }
Owen Andersona6804442011-09-01 23:23:50 +00003294 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3295 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003296 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003297 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003298 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003299 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3300 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003301 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003302 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003303 }
3304
Owen Andersona6804442011-09-01 23:23:50 +00003305 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3306 return MCDisassembler::Fail;
3307 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3308 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003309 Inst.addOperand(MCOperand::CreateImm(index));
3310
Owen Anderson83e3f672011-08-17 17:44:15 +00003311 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003312}
3313
3314
Owen Andersona6804442011-09-01 23:23:50 +00003315static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003316 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003317 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003318
Owen Anderson7a2e1772011-08-15 18:44:44 +00003319 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3320 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3321 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3322 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3323 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3324
3325 unsigned align = 0;
3326 unsigned index = 0;
3327 unsigned inc = 1;
3328 switch (size) {
3329 default:
James Molloyc047dca2011-09-01 18:02:14 +00003330 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003331 case 0:
3332 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003333 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003334 index = fieldFromInstruction32(Insn, 5, 3);
3335 break;
3336 case 1:
3337 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003338 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003339 index = fieldFromInstruction32(Insn, 6, 2);
3340 if (fieldFromInstruction32(Insn, 5, 1))
3341 inc = 2;
3342 break;
3343 case 2:
3344 if (fieldFromInstruction32(Insn, 4, 2))
James Molloyc047dca2011-09-01 18:02:14 +00003345 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003346 index = fieldFromInstruction32(Insn, 7, 1);
3347 if (fieldFromInstruction32(Insn, 6, 1))
3348 inc = 2;
3349 break;
3350 }
3351
Owen Andersona6804442011-09-01 23:23:50 +00003352 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3353 return MCDisassembler::Fail;
3354 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3355 return MCDisassembler::Fail;
3356 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3357 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003358
3359 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003360 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3361 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003362 }
Owen Andersona6804442011-09-01 23:23:50 +00003363 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3364 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003365 Inst.addOperand(MCOperand::CreateImm(align));
Owen Andersoneaca9282011-08-30 22:58:27 +00003366 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003367 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003368 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3369 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003370 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003371 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003372 }
3373
Owen Andersona6804442011-09-01 23:23:50 +00003374 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3375 return MCDisassembler::Fail;
3376 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3377 return MCDisassembler::Fail;
3378 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3379 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003380 Inst.addOperand(MCOperand::CreateImm(index));
3381
Owen Anderson83e3f672011-08-17 17:44:15 +00003382 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003383}
3384
Owen Andersona6804442011-09-01 23:23:50 +00003385static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003386 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003387 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003388
Owen Anderson7a2e1772011-08-15 18:44:44 +00003389 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3390 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3391 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3392 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3393 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3394
3395 unsigned align = 0;
3396 unsigned index = 0;
3397 unsigned inc = 1;
3398 switch (size) {
3399 default:
James Molloyc047dca2011-09-01 18:02:14 +00003400 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003401 case 0:
3402 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003403 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003404 index = fieldFromInstruction32(Insn, 5, 3);
3405 break;
3406 case 1:
3407 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003408 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003409 index = fieldFromInstruction32(Insn, 6, 2);
3410 if (fieldFromInstruction32(Insn, 5, 1))
3411 inc = 2;
3412 break;
3413 case 2:
3414 if (fieldFromInstruction32(Insn, 4, 2))
James Molloyc047dca2011-09-01 18:02:14 +00003415 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003416 index = fieldFromInstruction32(Insn, 7, 1);
3417 if (fieldFromInstruction32(Insn, 6, 1))
3418 inc = 2;
3419 break;
3420 }
3421
3422 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003423 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3424 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003425 }
Owen Andersona6804442011-09-01 23:23:50 +00003426 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3427 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003428 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003429 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003430 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003431 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3432 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003433 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003434 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003435 }
3436
Owen Andersona6804442011-09-01 23:23:50 +00003437 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3438 return MCDisassembler::Fail;
3439 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3440 return MCDisassembler::Fail;
3441 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3442 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003443 Inst.addOperand(MCOperand::CreateImm(index));
3444
Owen Anderson83e3f672011-08-17 17:44:15 +00003445 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003446}
3447
3448
Owen Andersona6804442011-09-01 23:23:50 +00003449static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003450 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003451 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003452
Owen Anderson7a2e1772011-08-15 18:44:44 +00003453 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3454 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3455 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3456 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3457 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3458
3459 unsigned align = 0;
3460 unsigned index = 0;
3461 unsigned inc = 1;
3462 switch (size) {
3463 default:
James Molloyc047dca2011-09-01 18:02:14 +00003464 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003465 case 0:
3466 if (fieldFromInstruction32(Insn, 4, 1))
3467 align = 4;
3468 index = fieldFromInstruction32(Insn, 5, 3);
3469 break;
3470 case 1:
3471 if (fieldFromInstruction32(Insn, 4, 1))
3472 align = 8;
3473 index = fieldFromInstruction32(Insn, 6, 2);
3474 if (fieldFromInstruction32(Insn, 5, 1))
3475 inc = 2;
3476 break;
3477 case 2:
3478 if (fieldFromInstruction32(Insn, 4, 2))
3479 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3480 index = fieldFromInstruction32(Insn, 7, 1);
3481 if (fieldFromInstruction32(Insn, 6, 1))
3482 inc = 2;
3483 break;
3484 }
3485
Owen Andersona6804442011-09-01 23:23:50 +00003486 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3487 return MCDisassembler::Fail;
3488 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3489 return MCDisassembler::Fail;
3490 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3491 return MCDisassembler::Fail;
3492 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3493 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003494
3495 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003496 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3497 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003498 }
Owen Andersona6804442011-09-01 23:23:50 +00003499 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3500 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003501 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003502 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003503 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003504 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3505 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003506 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003507 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003508 }
3509
Owen Andersona6804442011-09-01 23:23:50 +00003510 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3511 return MCDisassembler::Fail;
3512 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3513 return MCDisassembler::Fail;
3514 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3515 return MCDisassembler::Fail;
3516 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3517 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003518 Inst.addOperand(MCOperand::CreateImm(index));
3519
Owen Anderson83e3f672011-08-17 17:44:15 +00003520 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003521}
3522
Owen Andersona6804442011-09-01 23:23:50 +00003523static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003524 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003525 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003526
Owen Anderson7a2e1772011-08-15 18:44:44 +00003527 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3528 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3529 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3530 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3531 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3532
3533 unsigned align = 0;
3534 unsigned index = 0;
3535 unsigned inc = 1;
3536 switch (size) {
3537 default:
James Molloyc047dca2011-09-01 18:02:14 +00003538 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003539 case 0:
3540 if (fieldFromInstruction32(Insn, 4, 1))
3541 align = 4;
3542 index = fieldFromInstruction32(Insn, 5, 3);
3543 break;
3544 case 1:
3545 if (fieldFromInstruction32(Insn, 4, 1))
3546 align = 8;
3547 index = fieldFromInstruction32(Insn, 6, 2);
3548 if (fieldFromInstruction32(Insn, 5, 1))
3549 inc = 2;
3550 break;
3551 case 2:
3552 if (fieldFromInstruction32(Insn, 4, 2))
3553 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3554 index = fieldFromInstruction32(Insn, 7, 1);
3555 if (fieldFromInstruction32(Insn, 6, 1))
3556 inc = 2;
3557 break;
3558 }
3559
3560 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003561 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3562 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003563 }
Owen Andersona6804442011-09-01 23:23:50 +00003564 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3565 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003566 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003567 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003568 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003569 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3570 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003571 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003572 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003573 }
3574
Owen Andersona6804442011-09-01 23:23:50 +00003575 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3576 return MCDisassembler::Fail;
3577 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3578 return MCDisassembler::Fail;
3579 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3580 return MCDisassembler::Fail;
3581 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3582 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003583 Inst.addOperand(MCOperand::CreateImm(index));
3584
Owen Anderson83e3f672011-08-17 17:44:15 +00003585 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003586}
3587
Owen Andersona6804442011-09-01 23:23:50 +00003588static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +00003589 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003590 DecodeStatus S = MCDisassembler::Success;
Owen Anderson357ec682011-08-22 20:27:12 +00003591 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3592 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3593 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3594 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3595 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3596
3597 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
James Molloyc047dca2011-09-01 18:02:14 +00003598 S = MCDisassembler::SoftFail;
Owen Anderson357ec682011-08-22 20:27:12 +00003599
Owen Andersona6804442011-09-01 23:23:50 +00003600 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
3601 return MCDisassembler::Fail;
3602 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
3603 return MCDisassembler::Fail;
3604 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
3605 return MCDisassembler::Fail;
3606 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
3607 return MCDisassembler::Fail;
3608 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3609 return MCDisassembler::Fail;
Owen Anderson357ec682011-08-22 20:27:12 +00003610
3611 return S;
3612}
3613
Owen Andersona6804442011-09-01 23:23:50 +00003614static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +00003615 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003616 DecodeStatus S = MCDisassembler::Success;
Owen Anderson357ec682011-08-22 20:27:12 +00003617 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3618 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3619 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3620 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3621 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3622
3623 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
James Molloyc047dca2011-09-01 18:02:14 +00003624 S = MCDisassembler::SoftFail;
Owen Anderson357ec682011-08-22 20:27:12 +00003625
Owen Andersona6804442011-09-01 23:23:50 +00003626 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
3627 return MCDisassembler::Fail;
3628 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
3629 return MCDisassembler::Fail;
3630 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
3631 return MCDisassembler::Fail;
3632 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
3633 return MCDisassembler::Fail;
3634 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3635 return MCDisassembler::Fail;
Owen Anderson357ec682011-08-22 20:27:12 +00003636
3637 return S;
3638}
Owen Anderson8e1e60b2011-08-22 23:44:04 +00003639
Owen Andersona6804442011-09-01 23:23:50 +00003640static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoneaca9282011-08-30 22:58:27 +00003641 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003642 DecodeStatus S = MCDisassembler::Success;
Owen Andersoneaca9282011-08-30 22:58:27 +00003643 unsigned pred = fieldFromInstruction16(Insn, 4, 4);
3644 // The InstPrinter needs to have the low bit of the predicate in
3645 // the mask operand to be able to print it properly.
3646 unsigned mask = fieldFromInstruction16(Insn, 0, 5);
3647
3648 if (pred == 0xF) {
3649 pred = 0xE;
James Molloyc047dca2011-09-01 18:02:14 +00003650 S = MCDisassembler::SoftFail;
Owen Andersone234d022011-08-24 17:21:43 +00003651 }
3652
Owen Andersoneaca9282011-08-30 22:58:27 +00003653 if ((mask & 0xF) == 0) {
3654 // Preserve the high bit of the mask, which is the low bit of
3655 // the predicate.
3656 mask &= 0x10;
3657 mask |= 0x8;
James Molloyc047dca2011-09-01 18:02:14 +00003658 S = MCDisassembler::SoftFail;
Owen Andersonf4408202011-08-24 22:40:22 +00003659 }
Owen Andersoneaca9282011-08-30 22:58:27 +00003660
3661 Inst.addOperand(MCOperand::CreateImm(pred));
3662 Inst.addOperand(MCOperand::CreateImm(mask));
Owen Andersonf4408202011-08-24 22:40:22 +00003663 return S;
3664}
Jim Grosbacha77295d2011-09-08 22:07:06 +00003665
3666static DecodeStatus
3667DecodeT2LDRDPreInstruction(llvm::MCInst &Inst, unsigned Insn,
3668 uint64_t Address, const void *Decoder) {
3669 DecodeStatus S = MCDisassembler::Success;
3670
3671 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3672 unsigned Rt2 = fieldFromInstruction32(Insn, 8, 4);
3673 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3674 unsigned addr = fieldFromInstruction32(Insn, 0, 8);
3675 unsigned W = fieldFromInstruction32(Insn, 21, 1);
3676 unsigned U = fieldFromInstruction32(Insn, 23, 1);
3677 unsigned P = fieldFromInstruction32(Insn, 24, 1);
3678 bool writeback = (W == 1) | (P == 0);
3679
3680 addr |= (U << 8) | (Rn << 9);
3681
3682 if (writeback && (Rn == Rt || Rn == Rt2))
3683 Check(S, MCDisassembler::SoftFail);
3684 if (Rt == Rt2)
3685 Check(S, MCDisassembler::SoftFail);
3686
3687 // Rt
3688 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
3689 return MCDisassembler::Fail;
3690 // Rt2
3691 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
3692 return MCDisassembler::Fail;
3693 // Writeback operand
3694 if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
3695 return MCDisassembler::Fail;
3696 // addr
3697 if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
3698 return MCDisassembler::Fail;
3699
3700 return S;
3701}
3702
3703static DecodeStatus
3704DecodeT2STRDPreInstruction(llvm::MCInst &Inst, unsigned Insn,
3705 uint64_t Address, const void *Decoder) {
3706 DecodeStatus S = MCDisassembler::Success;
3707
3708 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3709 unsigned Rt2 = fieldFromInstruction32(Insn, 8, 4);
3710 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3711 unsigned addr = fieldFromInstruction32(Insn, 0, 8);
3712 unsigned W = fieldFromInstruction32(Insn, 21, 1);
3713 unsigned U = fieldFromInstruction32(Insn, 23, 1);
3714 unsigned P = fieldFromInstruction32(Insn, 24, 1);
3715 bool writeback = (W == 1) | (P == 0);
3716
3717 addr |= (U << 8) | (Rn << 9);
3718
3719 if (writeback && (Rn == Rt || Rn == Rt2))
3720 Check(S, MCDisassembler::SoftFail);
3721
3722 // Writeback operand
3723 if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
3724 return MCDisassembler::Fail;
3725 // Rt
3726 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
3727 return MCDisassembler::Fail;
3728 // Rt2
3729 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
3730 return MCDisassembler::Fail;
3731 // addr
3732 if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
3733 return MCDisassembler::Fail;
3734
3735 return S;
3736}