blob: 61678f1d7c682e9a308fa7bea3dd97fb6124402f [file] [log] [blame]
Bill Wendling0f940c92007-12-07 21:42:31 +00001//===-- MachineLICM.cpp - Machine Loop Invariant Code Motion Pass ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bill Wendling0f940c92007-12-07 21:42:31 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This pass performs loop invariant code motion on machine instructions. We
11// attempt to remove as much code from the body of a loop as possible.
12//
Dan Gohmanc475c362009-01-15 22:01:38 +000013// This pass does not attempt to throttle itself to limit register pressure.
14// The register allocation phases are expected to perform rematerialization
15// to recover when register pressure is high.
16//
17// This pass is not intended to be a replacement or a complete alternative
18// for the LLVM-IR-level LICM pass. It is only designed to hoist simple
19// constructs that are not exposed before lowering and instruction selection.
20//
Bill Wendling0f940c92007-12-07 21:42:31 +000021//===----------------------------------------------------------------------===//
22
23#define DEBUG_TYPE "machine-licm"
Chris Lattnerac695822008-01-04 06:41:45 +000024#include "llvm/CodeGen/Passes.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000025#include "llvm/CodeGen/MachineDominators.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000026#include "llvm/CodeGen/MachineLoopInfo.h"
Bill Wendling9258cd32008-01-02 19:32:43 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Bill Wendlingefe2be72007-12-11 23:27:51 +000029#include "llvm/Target/TargetInstrInfo.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000030#include "llvm/Target/TargetMachine.h"
Evan Chengaf6949d2009-02-05 08:45:46 +000031#include "llvm/ADT/DenseMap.h"
Chris Lattnerac695822008-01-04 06:41:45 +000032#include "llvm/ADT/Statistic.h"
Chris Lattnerac695822008-01-04 06:41:45 +000033#include "llvm/Support/Compiler.h"
34#include "llvm/Support/Debug.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000035#include "llvm/Support/raw_ostream.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000036
37using namespace llvm;
38
Bill Wendling041b3f82007-12-08 23:58:46 +000039STATISTIC(NumHoisted, "Number of machine instructions hoisted out of loops");
Evan Chengaf6949d2009-02-05 08:45:46 +000040STATISTIC(NumCSEed, "Number of hoisted machine instructions CSEed");
Bill Wendlingb48519c2007-12-08 01:47:01 +000041
Bill Wendling0f940c92007-12-07 21:42:31 +000042namespace {
43 class VISIBILITY_HIDDEN MachineLICM : public MachineFunctionPass {
Bill Wendling9258cd32008-01-02 19:32:43 +000044 const TargetMachine *TM;
Bill Wendlingefe2be72007-12-11 23:27:51 +000045 const TargetInstrInfo *TII;
Dan Gohmana8fb3362009-09-25 23:58:45 +000046 const TargetRegisterInfo *TRI;
Dan Gohman45094e32009-09-26 02:34:00 +000047 BitVector AllocatableSet;
Bill Wendling12ebf142007-12-11 19:40:06 +000048
Bill Wendling0f940c92007-12-07 21:42:31 +000049 // Various analyses that we use...
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +000050 MachineLoopInfo *LI; // Current MachineLoopInfo
51 MachineDominatorTree *DT; // Machine dominator tree for the cur loop
Bill Wendling9258cd32008-01-02 19:32:43 +000052 MachineRegisterInfo *RegInfo; // Machine register information
Bill Wendling0f940c92007-12-07 21:42:31 +000053
Bill Wendling0f940c92007-12-07 21:42:31 +000054 // State that is updated as we process loops
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +000055 bool Changed; // True if a loop is changed.
56 MachineLoop *CurLoop; // The current loop we are working on.
Dan Gohmanc475c362009-01-15 22:01:38 +000057 MachineBasicBlock *CurPreheader; // The preheader for CurLoop.
Evan Chengaf6949d2009-02-05 08:45:46 +000058
59 // For each BB and opcode pair, keep a list of hoisted instructions.
60 DenseMap<std::pair<unsigned, unsigned>,
61 std::vector<const MachineInstr*> > CSEMap;
Bill Wendling0f940c92007-12-07 21:42:31 +000062 public:
63 static char ID; // Pass identification, replacement for typeid
Dan Gohmanae73dc12008-09-04 17:05:41 +000064 MachineLICM() : MachineFunctionPass(&ID) {}
Bill Wendling0f940c92007-12-07 21:42:31 +000065
66 virtual bool runOnMachineFunction(MachineFunction &MF);
67
Dan Gohman72241702008-12-18 01:37:56 +000068 const char *getPassName() const { return "Machine Instruction LICM"; }
69
Bill Wendling074223a2008-03-10 08:13:01 +000070 // FIXME: Loop preheaders?
Bill Wendling0f940c92007-12-07 21:42:31 +000071 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
72 AU.setPreservesCFG();
73 AU.addRequired<MachineLoopInfo>();
74 AU.addRequired<MachineDominatorTree>();
Bill Wendlingd5da7042008-01-04 08:48:49 +000075 AU.addPreserved<MachineLoopInfo>();
76 AU.addPreserved<MachineDominatorTree>();
77 MachineFunctionPass::getAnalysisUsage(AU);
Bill Wendling0f940c92007-12-07 21:42:31 +000078 }
Evan Chengaf6949d2009-02-05 08:45:46 +000079
80 virtual void releaseMemory() {
81 CSEMap.clear();
82 }
83
Bill Wendling0f940c92007-12-07 21:42:31 +000084 private:
Bill Wendling041b3f82007-12-08 23:58:46 +000085 /// IsLoopInvariantInst - Returns true if the instruction is loop
Bill Wendling0f940c92007-12-07 21:42:31 +000086 /// invariant. I.e., all virtual register operands are defined outside of
87 /// the loop, physical registers aren't accessed (explicitly or implicitly),
88 /// and the instruction is hoistable.
89 ///
Bill Wendling041b3f82007-12-08 23:58:46 +000090 bool IsLoopInvariantInst(MachineInstr &I);
Bill Wendling0f940c92007-12-07 21:42:31 +000091
Evan Cheng45e94d62009-02-04 09:19:56 +000092 /// IsProfitableToHoist - Return true if it is potentially profitable to
93 /// hoist the given loop invariant.
94 bool IsProfitableToHoist(MachineInstr &MI);
95
Bill Wendling0f940c92007-12-07 21:42:31 +000096 /// HoistRegion - Walk the specified region of the CFG (defined by all
97 /// blocks dominated by the specified block, and that are in the current
98 /// loop) in depth first order w.r.t the DominatorTree. This allows us to
99 /// visit definitions before uses, allowing us to hoist a loop body in one
100 /// pass without iteration.
101 ///
102 void HoistRegion(MachineDomTreeNode *N);
103
104 /// Hoist - When an instruction is found to only use loop invariant operands
105 /// that is safe to hoist, this instruction is called to do the dirty work.
106 ///
Bill Wendlingb48519c2007-12-08 01:47:01 +0000107 void Hoist(MachineInstr &MI);
Bill Wendling0f940c92007-12-07 21:42:31 +0000108 };
Bill Wendling0f940c92007-12-07 21:42:31 +0000109} // end anonymous namespace
110
Dan Gohman844731a2008-05-13 00:00:25 +0000111char MachineLICM::ID = 0;
112static RegisterPass<MachineLICM>
Bill Wendling8870ce92008-07-07 05:42:27 +0000113X("machinelicm", "Machine Loop Invariant Code Motion");
Dan Gohman844731a2008-05-13 00:00:25 +0000114
Bill Wendling0f940c92007-12-07 21:42:31 +0000115FunctionPass *llvm::createMachineLICMPass() { return new MachineLICM(); }
116
Dan Gohmanc475c362009-01-15 22:01:38 +0000117/// LoopIsOuterMostWithPreheader - Test if the given loop is the outer-most
118/// loop that has a preheader.
119static bool LoopIsOuterMostWithPreheader(MachineLoop *CurLoop) {
120 for (MachineLoop *L = CurLoop->getParentLoop(); L; L = L->getParentLoop())
121 if (L->getLoopPreheader())
122 return false;
123 return true;
124}
125
Bill Wendling0f940c92007-12-07 21:42:31 +0000126/// Hoist expressions out of the specified loop. Note, alias info for inner loop
127/// is not preserved so it is not a good idea to run LICM multiple times on one
128/// loop.
129///
130bool MachineLICM::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng740854b2009-02-05 08:51:13 +0000131 const Function *F = MF.getFunction();
132 if (F->hasFnAttr(Attribute::OptimizeForSize))
133 return false;
134
Bill Wendlingb7a89922009-08-22 20:25:44 +0000135 DEBUG(errs() << "******** Machine LICM ********\n");
Bill Wendlinga17ad592007-12-11 22:22:22 +0000136
Bill Wendling0f940c92007-12-07 21:42:31 +0000137 Changed = false;
Bill Wendlingacb04ec2008-08-31 02:30:23 +0000138 TM = &MF.getTarget();
Bill Wendling9258cd32008-01-02 19:32:43 +0000139 TII = TM->getInstrInfo();
Dan Gohmana8fb3362009-09-25 23:58:45 +0000140 TRI = TM->getRegisterInfo();
Bill Wendlingacb04ec2008-08-31 02:30:23 +0000141 RegInfo = &MF.getRegInfo();
Dan Gohman45094e32009-09-26 02:34:00 +0000142 AllocatableSet = TRI->getAllocatableSet(MF);
Bill Wendling0f940c92007-12-07 21:42:31 +0000143
144 // Get our Loop information...
145 LI = &getAnalysis<MachineLoopInfo>();
146 DT = &getAnalysis<MachineDominatorTree>();
147
148 for (MachineLoopInfo::iterator
149 I = LI->begin(), E = LI->end(); I != E; ++I) {
Bill Wendlinga17ad592007-12-11 22:22:22 +0000150 CurLoop = *I;
Bill Wendling0f940c92007-12-07 21:42:31 +0000151
Dan Gohmanc475c362009-01-15 22:01:38 +0000152 // Only visit outer-most preheader-sporting loops.
153 if (!LoopIsOuterMostWithPreheader(CurLoop))
154 continue;
155
156 // Determine the block to which to hoist instructions. If we can't find a
157 // suitable loop preheader, we can't do any hoisting.
158 //
159 // FIXME: We are only hoisting if the basic block coming into this loop
160 // has only one successor. This isn't the case in general because we haven't
161 // broken critical edges or added preheaders.
162 CurPreheader = CurLoop->getLoopPreheader();
163 if (!CurPreheader)
164 continue;
165
166 HoistRegion(DT->getNode(CurLoop->getHeader()));
Bill Wendling0f940c92007-12-07 21:42:31 +0000167 }
168
169 return Changed;
170}
171
Bill Wendling0f940c92007-12-07 21:42:31 +0000172/// HoistRegion - Walk the specified region of the CFG (defined by all blocks
173/// dominated by the specified block, and that are in the current loop) in depth
174/// first order w.r.t the DominatorTree. This allows us to visit definitions
175/// before uses, allowing us to hoist a loop body in one pass without iteration.
176///
177void MachineLICM::HoistRegion(MachineDomTreeNode *N) {
178 assert(N != 0 && "Null dominator tree node?");
179 MachineBasicBlock *BB = N->getBlock();
180
181 // If this subregion is not in the top level loop at all, exit.
182 if (!CurLoop->contains(BB)) return;
183
Dan Gohmanc475c362009-01-15 22:01:38 +0000184 for (MachineBasicBlock::iterator
Evan Chengaf6949d2009-02-05 08:45:46 +0000185 MII = BB->begin(), E = BB->end(); MII != E; ) {
186 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
187 MachineInstr &MI = *MII;
Bill Wendling0f940c92007-12-07 21:42:31 +0000188
Dan Gohmanc475c362009-01-15 22:01:38 +0000189 Hoist(MI);
Evan Chengaf6949d2009-02-05 08:45:46 +0000190
191 MII = NextMII;
Dan Gohmanc475c362009-01-15 22:01:38 +0000192 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000193
194 const std::vector<MachineDomTreeNode*> &Children = N->getChildren();
195
196 for (unsigned I = 0, E = Children.size(); I != E; ++I)
197 HoistRegion(Children[I]);
198}
199
Bill Wendling041b3f82007-12-08 23:58:46 +0000200/// IsLoopInvariantInst - Returns true if the instruction is loop
Bill Wendling0f940c92007-12-07 21:42:31 +0000201/// invariant. I.e., all virtual register operands are defined outside of the
Bill Wendling60ff1a32007-12-20 01:08:10 +0000202/// loop, physical registers aren't accessed explicitly, and there are no side
203/// effects that aren't captured by the operands or other flags.
Bill Wendling0f940c92007-12-07 21:42:31 +0000204///
Bill Wendling041b3f82007-12-08 23:58:46 +0000205bool MachineLICM::IsLoopInvariantInst(MachineInstr &I) {
Chris Lattnera22edc82008-01-10 23:08:24 +0000206 const TargetInstrDesc &TID = I.getDesc();
207
208 // Ignore stuff that we obviously can't hoist.
Dan Gohman237dee12008-12-23 17:28:50 +0000209 if (TID.mayStore() || TID.isCall() || TID.isTerminator() ||
Chris Lattnera22edc82008-01-10 23:08:24 +0000210 TID.hasUnmodeledSideEffects())
211 return false;
Evan Cheng9b61f332009-02-04 07:17:49 +0000212
Chris Lattnera22edc82008-01-10 23:08:24 +0000213 if (TID.mayLoad()) {
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +0000214 // Okay, this instruction does a load. As a refinement, we allow the target
215 // to decide whether the loaded value is actually a constant. If so, we can
216 // actually use it as a load.
Evan Cheng45e94d62009-02-04 09:19:56 +0000217 if (!TII->isInvariantLoad(&I))
Chris Lattnera22edc82008-01-10 23:08:24 +0000218 // FIXME: we should be able to sink loads with no other side effects if
219 // there is nothing that can change memory from here until the end of
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +0000220 // block. This is a trivial form of alias analysis.
Chris Lattnera22edc82008-01-10 23:08:24 +0000221 return false;
Chris Lattnera22edc82008-01-10 23:08:24 +0000222 }
Bill Wendling074223a2008-03-10 08:13:01 +0000223
Bill Wendling280f4562007-12-18 21:38:04 +0000224 DEBUG({
Bill Wendlingb7a89922009-08-22 20:25:44 +0000225 errs() << "--- Checking if we can hoist " << I;
Chris Lattner749c6f62008-01-07 07:27:27 +0000226 if (I.getDesc().getImplicitUses()) {
Bill Wendlingb7a89922009-08-22 20:25:44 +0000227 errs() << " * Instruction has implicit uses:\n";
Bill Wendling280f4562007-12-18 21:38:04 +0000228
Dan Gohman6f0d0242008-02-10 18:45:23 +0000229 const TargetRegisterInfo *TRI = TM->getRegisterInfo();
Chris Lattner749c6f62008-01-07 07:27:27 +0000230 for (const unsigned *ImpUses = I.getDesc().getImplicitUses();
Chris Lattner69244302008-01-07 01:56:04 +0000231 *ImpUses; ++ImpUses)
Bill Wendlingb7a89922009-08-22 20:25:44 +0000232 errs() << " -> " << TRI->getName(*ImpUses) << "\n";
Bill Wendling280f4562007-12-18 21:38:04 +0000233 }
234
Chris Lattner749c6f62008-01-07 07:27:27 +0000235 if (I.getDesc().getImplicitDefs()) {
Bill Wendlingb7a89922009-08-22 20:25:44 +0000236 errs() << " * Instruction has implicit defines:\n";
Bill Wendling280f4562007-12-18 21:38:04 +0000237
Dan Gohman6f0d0242008-02-10 18:45:23 +0000238 const TargetRegisterInfo *TRI = TM->getRegisterInfo();
Chris Lattner749c6f62008-01-07 07:27:27 +0000239 for (const unsigned *ImpDefs = I.getDesc().getImplicitDefs();
Chris Lattner69244302008-01-07 01:56:04 +0000240 *ImpDefs; ++ImpDefs)
Bill Wendlingb7a89922009-08-22 20:25:44 +0000241 errs() << " -> " << TRI->getName(*ImpDefs) << "\n";
Bill Wendling280f4562007-12-18 21:38:04 +0000242 }
Bill Wendling280f4562007-12-18 21:38:04 +0000243 });
244
Bill Wendlingd3361e92008-08-18 00:33:49 +0000245 if (I.getDesc().getImplicitDefs() || I.getDesc().getImplicitUses()) {
Bill Wendlingb7a89922009-08-22 20:25:44 +0000246 DEBUG(errs() << "Cannot hoist with implicit defines or uses\n");
Bill Wendlingd3361e92008-08-18 00:33:49 +0000247 return false;
248 }
249
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +0000250 // The instruction is loop invariant if all of its operands are.
Bill Wendling0f940c92007-12-07 21:42:31 +0000251 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
252 const MachineOperand &MO = I.getOperand(i);
253
Dan Gohmand735b802008-10-03 15:45:36 +0000254 if (!MO.isReg())
Bill Wendlingfb018d02008-08-20 20:32:05 +0000255 continue;
256
Dan Gohmanc475c362009-01-15 22:01:38 +0000257 unsigned Reg = MO.getReg();
258 if (Reg == 0) continue;
259
260 // Don't hoist an instruction that uses or defines a physical register.
Dan Gohmana8fb3362009-09-25 23:58:45 +0000261 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
262 // If this is a physical register use, we can't move it. If it is a def,
263 // we can move it, but only if the def is dead.
264 if (MO.isUse()) {
265 // If the physreg has no defs anywhere, it's just an ambient register
Dan Gohman45094e32009-09-26 02:34:00 +0000266 // and we can freely move its uses. Alternatively, if it's allocatable,
267 // it could get allocated to something with a def during allocation.
Dan Gohmana8fb3362009-09-25 23:58:45 +0000268 if (!RegInfo->def_empty(Reg))
269 return false;
Dan Gohman45094e32009-09-26 02:34:00 +0000270 if (AllocatableSet.test(Reg))
271 return false;
Dan Gohmana8fb3362009-09-25 23:58:45 +0000272 // Check for a def among the register's aliases too.
Dan Gohman45094e32009-09-26 02:34:00 +0000273 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias) {
274 unsigned AliasReg = *Alias;
275 if (!RegInfo->def_empty(AliasReg))
Dan Gohmana8fb3362009-09-25 23:58:45 +0000276 return false;
Dan Gohman45094e32009-09-26 02:34:00 +0000277 if (AllocatableSet.test(AliasReg))
278 return false;
279 }
Dan Gohmana8fb3362009-09-25 23:58:45 +0000280 // Otherwise it's safe to move.
281 continue;
282 } else if (!MO.isDead()) {
283 // A def that isn't dead. We can't move it.
284 return false;
285 }
286 }
Bill Wendlingfb018d02008-08-20 20:32:05 +0000287
288 if (!MO.isUse())
Bill Wendling0f940c92007-12-07 21:42:31 +0000289 continue;
290
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +0000291 assert(RegInfo->getVRegDef(Reg) &&
292 "Machine instr not mapped for this vreg?!");
Bill Wendling0f940c92007-12-07 21:42:31 +0000293
294 // If the loop contains the definition of an operand, then the instruction
295 // isn't loop invariant.
Bill Wendling9258cd32008-01-02 19:32:43 +0000296 if (CurLoop->contains(RegInfo->getVRegDef(Reg)->getParent()))
Bill Wendling0f940c92007-12-07 21:42:31 +0000297 return false;
298 }
299
300 // If we got this far, the instruction is loop invariant!
301 return true;
302}
303
Evan Chengaf6949d2009-02-05 08:45:46 +0000304
305/// HasPHIUses - Return true if the specified register has any PHI use.
306static bool HasPHIUses(unsigned Reg, MachineRegisterInfo *RegInfo) {
Evan Cheng45e94d62009-02-04 09:19:56 +0000307 for (MachineRegisterInfo::use_iterator UI = RegInfo->use_begin(Reg),
308 UE = RegInfo->use_end(); UI != UE; ++UI) {
309 MachineInstr *UseMI = &*UI;
Evan Chengaf6949d2009-02-05 08:45:46 +0000310 if (UseMI->getOpcode() == TargetInstrInfo::PHI)
311 return true;
Evan Cheng45e94d62009-02-04 09:19:56 +0000312 }
Evan Chengaf6949d2009-02-05 08:45:46 +0000313 return false;
Evan Cheng45e94d62009-02-04 09:19:56 +0000314}
315
316/// IsProfitableToHoist - Return true if it is potentially profitable to hoist
317/// the given loop invariant.
318bool MachineLICM::IsProfitableToHoist(MachineInstr &MI) {
Evan Chengefc78392009-02-27 00:02:22 +0000319 if (MI.getOpcode() == TargetInstrInfo::IMPLICIT_DEF)
320 return false;
321
Evan Cheng45e94d62009-02-04 09:19:56 +0000322 const TargetInstrDesc &TID = MI.getDesc();
323
Evan Cheng45e94d62009-02-04 09:19:56 +0000324 // FIXME: For now, only hoist re-materilizable instructions. LICM will
325 // increase register pressure. We want to make sure it doesn't increase
326 // spilling.
Evan Cheng5caa8832009-02-04 09:21:58 +0000327 if (!TID.mayLoad() && (!TID.isRematerializable() ||
328 !TII->isTriviallyReMaterializable(&MI)))
Evan Cheng45e94d62009-02-04 09:19:56 +0000329 return false;
330
Evan Chengaf6949d2009-02-05 08:45:46 +0000331 // If result(s) of this instruction is used by PHIs, then don't hoist it.
332 // The presence of joins makes it difficult for current register allocator
333 // implementation to perform remat.
Evan Cheng45e94d62009-02-04 09:19:56 +0000334 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
335 const MachineOperand &MO = MI.getOperand(i);
336 if (!MO.isReg() || !MO.isDef())
337 continue;
Evan Chengaf6949d2009-02-05 08:45:46 +0000338 if (HasPHIUses(MO.getReg(), RegInfo))
339 return false;
Evan Cheng45e94d62009-02-04 09:19:56 +0000340 }
Evan Chengaf6949d2009-02-05 08:45:46 +0000341
342 return true;
343}
344
345static const MachineInstr *LookForDuplicate(const MachineInstr *MI,
Evan Chengefc78392009-02-27 00:02:22 +0000346 std::vector<const MachineInstr*> &PrevMIs,
347 MachineRegisterInfo *RegInfo) {
Evan Chengaf6949d2009-02-05 08:45:46 +0000348 unsigned NumOps = MI->getNumOperands();
349 for (unsigned i = 0, e = PrevMIs.size(); i != e; ++i) {
350 const MachineInstr *PrevMI = PrevMIs[i];
351 unsigned NumOps2 = PrevMI->getNumOperands();
352 if (NumOps != NumOps2)
353 continue;
354 bool IsSame = true;
355 for (unsigned j = 0; j != NumOps; ++j) {
356 const MachineOperand &MO = MI->getOperand(j);
Evan Chengefc78392009-02-27 00:02:22 +0000357 if (MO.isReg() && MO.isDef()) {
358 if (RegInfo->getRegClass(MO.getReg()) !=
359 RegInfo->getRegClass(PrevMI->getOperand(j).getReg())) {
360 IsSame = false;
361 break;
362 }
Evan Chengaf6949d2009-02-05 08:45:46 +0000363 continue;
Evan Chengefc78392009-02-27 00:02:22 +0000364 }
Evan Chengaf6949d2009-02-05 08:45:46 +0000365 if (!MO.isIdenticalTo(PrevMI->getOperand(j))) {
366 IsSame = false;
367 break;
368 }
369 }
370 if (IsSame)
371 return PrevMI;
372 }
373 return 0;
Evan Cheng45e94d62009-02-04 09:19:56 +0000374}
375
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +0000376/// Hoist - When an instruction is found to use only loop invariant operands
377/// that are safe to hoist, this instruction is called to do the dirty work.
Bill Wendling0f940c92007-12-07 21:42:31 +0000378///
Bill Wendlingb48519c2007-12-08 01:47:01 +0000379void MachineLICM::Hoist(MachineInstr &MI) {
Bill Wendling041b3f82007-12-08 23:58:46 +0000380 if (!IsLoopInvariantInst(MI)) return;
Evan Cheng45e94d62009-02-04 09:19:56 +0000381 if (!IsProfitableToHoist(MI)) return;
Bill Wendling0f940c92007-12-07 21:42:31 +0000382
Dan Gohmanc475c362009-01-15 22:01:38 +0000383 // Now move the instructions to the predecessor, inserting it before any
384 // terminator instructions.
385 DEBUG({
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000386 errs() << "Hoisting " << MI;
Dan Gohmanc475c362009-01-15 22:01:38 +0000387 if (CurPreheader->getBasicBlock())
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000388 errs() << " to MachineBasicBlock "
389 << CurPreheader->getBasicBlock()->getName();
Dan Gohmanc475c362009-01-15 22:01:38 +0000390 if (MI.getParent()->getBasicBlock())
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000391 errs() << " from MachineBasicBlock "
392 << MI.getParent()->getBasicBlock()->getName();
393 errs() << "\n";
Dan Gohmanc475c362009-01-15 22:01:38 +0000394 });
Bill Wendling0f940c92007-12-07 21:42:31 +0000395
Evan Chengaf6949d2009-02-05 08:45:46 +0000396 // Look for opportunity to CSE the hoisted instruction.
397 std::pair<unsigned, unsigned> BBOpcPair =
398 std::make_pair(CurPreheader->getNumber(), MI.getOpcode());
399 DenseMap<std::pair<unsigned, unsigned>,
400 std::vector<const MachineInstr*> >::iterator CI = CSEMap.find(BBOpcPair);
401 bool DoneCSE = false;
402 if (CI != CSEMap.end()) {
Evan Chengefc78392009-02-27 00:02:22 +0000403 const MachineInstr *Dup = LookForDuplicate(&MI, CI->second, RegInfo);
Evan Chengaf6949d2009-02-05 08:45:46 +0000404 if (Dup) {
Bill Wendlingb7a89922009-08-22 20:25:44 +0000405 DEBUG(errs() << "CSEing " << MI << " with " << *Dup);
Evan Chengaf6949d2009-02-05 08:45:46 +0000406 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
407 const MachineOperand &MO = MI.getOperand(i);
408 if (MO.isReg() && MO.isDef())
409 RegInfo->replaceRegWith(MO.getReg(), Dup->getOperand(i).getReg());
410 }
411 MI.eraseFromParent();
412 DoneCSE = true;
413 ++NumCSEed;
414 }
415 }
416
417 // Otherwise, splice the instruction to the preheader.
418 if (!DoneCSE) {
419 CurPreheader->splice(CurPreheader->getFirstTerminator(),
420 MI.getParent(), &MI);
421 // Add to the CSE map.
422 if (CI != CSEMap.end())
423 CI->second.push_back(&MI);
424 else {
425 std::vector<const MachineInstr*> CSEMIs;
426 CSEMIs.push_back(&MI);
427 CSEMap.insert(std::make_pair(BBOpcPair, CSEMIs));
428 }
429 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000430
Dan Gohmanc475c362009-01-15 22:01:38 +0000431 ++NumHoisted;
Bill Wendling0f940c92007-12-07 21:42:31 +0000432 Changed = true;
Bill Wendling0f940c92007-12-07 21:42:31 +0000433}