blob: fd1bdc3ea9eebe8fb4b53927cd11634062a98d3e [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Jim Grosbachd8be4102010-09-15 19:27:50 +000015#include "ARMBaseInfo.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
Chris Lattnerfd603822009-10-19 19:56:26 +000025#include "ARMGenAsmWriter.inc"
Chris Lattnerfd603822009-10-19 19:56:26 +000026
Chris Lattnerd3740872010-04-04 05:04:31 +000027void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +000028 // Check for MOVs and print canonical forms, instead.
29 if (MI->getOpcode() == ARM::MOVs) {
Jim Grosbache6be85e2010-09-17 22:36:38 +000030 // FIXME: Thumb variants?
Johnny Chen9e088762010-03-17 17:52:21 +000031 const MCOperand &Dst = MI->getOperand(0);
32 const MCOperand &MO1 = MI->getOperand(1);
33 const MCOperand &MO2 = MI->getOperand(2);
34 const MCOperand &MO3 = MI->getOperand(3);
35
36 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000037 printSBitModifierOperand(MI, 6, O);
38 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000039
40 O << '\t' << getRegisterName(Dst.getReg())
41 << ", " << getRegisterName(MO1.getReg());
42
43 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
44 return;
45
46 O << ", ";
47
48 if (MO2.getReg()) {
49 O << getRegisterName(MO2.getReg());
50 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
51 } else {
52 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
53 }
54 return;
55 }
56
57 // A8.6.123 PUSH
58 if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) &&
59 MI->getOperand(0).getReg() == ARM::SP) {
60 const MCOperand &MO1 = MI->getOperand(2);
61 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
62 O << '\t' << "push";
Chris Lattner35c33bd2010-04-04 04:47:45 +000063 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000064 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000065 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000066 return;
67 }
68 }
69
70 // A8.6.122 POP
71 if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) &&
72 MI->getOperand(0).getReg() == ARM::SP) {
73 const MCOperand &MO1 = MI->getOperand(2);
74 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
75 O << '\t' << "pop";
Chris Lattner35c33bd2010-04-04 04:47:45 +000076 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000077 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000078 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000079 return;
80 }
81 }
82
83 // A8.6.355 VPUSH
84 if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) &&
85 MI->getOperand(0).getReg() == ARM::SP) {
86 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +000087 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
Johnny Chen9e088762010-03-17 17:52:21 +000088 O << '\t' << "vpush";
Chris Lattner35c33bd2010-04-04 04:47:45 +000089 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000090 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000091 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000092 return;
93 }
94 }
95
96 // A8.6.354 VPOP
97 if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) &&
98 MI->getOperand(0).getReg() == ARM::SP) {
99 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000100 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
Johnny Chen9e088762010-03-17 17:52:21 +0000101 O << '\t' << "vpop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000102 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000103 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000104 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000105 return;
106 }
107 }
108
Chris Lattner35c33bd2010-04-04 04:47:45 +0000109 printInstruction(MI, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000110 }
Chris Lattnerfd603822009-10-19 19:56:26 +0000111
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000112void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000113 raw_ostream &O, const char *Modifier) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000114 const MCOperand &Op = MI->getOperand(OpNo);
115 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000116 unsigned Reg = Op.getReg();
Jim Grosbach35636282010-10-06 21:22:32 +0000117 O << getRegisterName(Reg);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000118 } else if (Op.isImm()) {
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000119 assert((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000120 O << '#' << Op.getImm();
121 } else {
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000122 assert((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000123 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000124 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000125 }
126}
Chris Lattner61d35c22009-10-19 21:21:39 +0000127
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000128static void printSOImm(raw_ostream &O, int64_t V, raw_ostream *CommentStream,
Chris Lattner61d35c22009-10-19 21:21:39 +0000129 const MCAsmInfo *MAI) {
130 // Break it up into two parts that make up a shifter immediate.
Bob Wilsonb123b8b2010-04-13 02:11:48 +0000131 V = ARM_AM::getSOImmVal(V);
Chris Lattner61d35c22009-10-19 21:21:39 +0000132 assert(V != -1 && "Not a valid so_imm value!");
Jim Grosbach15d78982010-09-14 22:27:15 +0000133
Chris Lattner61d35c22009-10-19 21:21:39 +0000134 unsigned Imm = ARM_AM::getSOImmValImm(V);
135 unsigned Rot = ARM_AM::getSOImmValRot(V);
Jim Grosbach15d78982010-09-14 22:27:15 +0000136
Chris Lattner61d35c22009-10-19 21:21:39 +0000137 // Print low-level immediate formation info, per
138 // A5.1.3: "Data-processing operands - Immediate".
139 if (Rot) {
140 O << "#" << Imm << ", " << Rot;
141 // Pretty printed version.
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000142 if (CommentStream)
143 *CommentStream << (int)ARM_AM::rotr32(Imm, Rot) << "\n";
Chris Lattner61d35c22009-10-19 21:21:39 +0000144 } else {
145 O << "#" << Imm;
146 }
147}
148
149
150/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
151/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000152void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum,
153 raw_ostream &O) {
Chris Lattner61d35c22009-10-19 21:21:39 +0000154 const MCOperand &MO = MI->getOperand(OpNum);
155 assert(MO.isImm() && "Not a valid so_imm value!");
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000156 printSOImm(O, MO.getImm(), CommentStream, &MAI);
Chris Lattner61d35c22009-10-19 21:21:39 +0000157}
Chris Lattner084f87d2009-10-19 21:57:05 +0000158
Chris Lattner017d9472009-10-20 00:40:56 +0000159/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
160/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000161void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum,
162 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000163 // FIXME: REMOVE this method.
164 abort();
165}
166
167// so_reg is a 4-operand unit corresponding to register forms of the A5.1
168// "Addressing Mode 1 - Data-processing operands" forms. This includes:
169// REG 0 0 - e.g. R5
170// REG REG 0,SH_OPC - e.g. R5, ROR R3
171// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000172void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
173 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000174 const MCOperand &MO1 = MI->getOperand(OpNum);
175 const MCOperand &MO2 = MI->getOperand(OpNum+1);
176 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000177
Chris Lattner017d9472009-10-20 00:40:56 +0000178 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000179
Chris Lattner017d9472009-10-20 00:40:56 +0000180 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000181 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
182 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Chris Lattner017d9472009-10-20 00:40:56 +0000183 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000184 O << ' ' << getRegisterName(MO2.getReg());
Chris Lattner017d9472009-10-20 00:40:56 +0000185 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000186 } else if (ShOpc != ARM_AM::rrx) {
187 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Chris Lattner017d9472009-10-20 00:40:56 +0000188 }
189}
Chris Lattner084f87d2009-10-19 21:57:05 +0000190
191
Chris Lattner35c33bd2010-04-04 04:47:45 +0000192void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
193 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000194 const MCOperand &MO1 = MI->getOperand(Op);
195 const MCOperand &MO2 = MI->getOperand(Op+1);
196 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000197
Chris Lattner084f87d2009-10-19 21:57:05 +0000198 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000199 printOperand(MI, Op, O);
Chris Lattner084f87d2009-10-19 21:57:05 +0000200 return;
201 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000202
Chris Lattner084f87d2009-10-19 21:57:05 +0000203 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000204
Chris Lattner084f87d2009-10-19 21:57:05 +0000205 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000206 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000207 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000208 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
209 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000210 O << "]";
211 return;
212 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000213
Chris Lattner084f87d2009-10-19 21:57:05 +0000214 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000215 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
216 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000217
Chris Lattner084f87d2009-10-19 21:57:05 +0000218 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
219 O << ", "
220 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
221 << " #" << ShImm;
222 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000223}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000224
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000225void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000226 unsigned OpNum,
227 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000228 const MCOperand &MO1 = MI->getOperand(OpNum);
229 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000230
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000231 if (!MO1.getReg()) {
232 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000233 O << '#'
234 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
235 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000236 return;
237 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000238
Johnny Chen9e088762010-03-17 17:52:21 +0000239 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
240 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000241
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000242 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
243 O << ", "
244 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
245 << " #" << ShImm;
246}
247
Chris Lattner35c33bd2010-04-04 04:47:45 +0000248void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum,
249 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000250 const MCOperand &MO1 = MI->getOperand(OpNum);
251 const MCOperand &MO2 = MI->getOperand(OpNum+1);
252 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000253
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000254 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000255
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000256 if (MO2.getReg()) {
257 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
258 << getRegisterName(MO2.getReg()) << ']';
259 return;
260 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000261
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000262 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
263 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000264 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
265 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000266 O << ']';
267}
268
269void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000270 unsigned OpNum,
271 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000272 const MCOperand &MO1 = MI->getOperand(OpNum);
273 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000274
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000275 if (MO1.getReg()) {
276 O << (char)ARM_AM::getAM3Op(MO2.getImm())
277 << getRegisterName(MO1.getReg());
278 return;
279 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000280
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000281 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000282 O << '#'
283 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
284 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000285}
286
Chris Lattnere306d8d2009-10-19 22:09:23 +0000287
288void ARMInstPrinter::printAddrMode4Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000289 raw_ostream &O,
Chris Lattnere306d8d2009-10-19 22:09:23 +0000290 const char *Modifier) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000291 const MCOperand &MO2 = MI->getOperand(OpNum+1);
292 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
Chris Lattner306d14f2009-10-19 23:31:43 +0000293 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000294 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattner306d14f2009-10-19 23:31:43 +0000295 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000296 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
297 if (Mode == ARM_AM::ia)
298 O << ".w";
299 } else {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000300 printOperand(MI, OpNum, O);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000301 }
302}
303
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000304void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000305 raw_ostream &O,
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000306 const char *Modifier) {
307 const MCOperand &MO1 = MI->getOperand(OpNum);
308 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000309
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000310 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000311 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000312 return;
313 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000314
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000315 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000316
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000317 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
318 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000319 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000320 << ImmOffs*4;
321 }
322 O << "]";
323}
324
Chris Lattner35c33bd2010-04-04 04:47:45 +0000325void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
326 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000327 const MCOperand &MO1 = MI->getOperand(OpNum);
328 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000329
Bob Wilson226036e2010-03-20 22:13:40 +0000330 O << "[" << getRegisterName(MO1.getReg());
331 if (MO2.getImm()) {
332 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000333 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000334 }
Bob Wilson226036e2010-03-20 22:13:40 +0000335 O << "]";
336}
337
338void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000339 unsigned OpNum,
340 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000341 const MCOperand &MO = MI->getOperand(OpNum);
342 if (MO.getReg() == 0)
343 O << "!";
344 else
345 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000346}
347
348void ARMInstPrinter::printAddrModePCOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000349 raw_ostream &O,
Chris Lattner235e2f62009-10-20 06:22:33 +0000350 const char *Modifier) {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000351 // All instructions using addrmodepc are pseudos and should have been
352 // handled explicitly in printInstructionThroughMCStreamer(). If one got
353 // here, it wasn't, so something's wrong.
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000354 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner235e2f62009-10-20 06:22:33 +0000355}
356
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000357void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
358 unsigned OpNum,
359 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000360 const MCOperand &MO = MI->getOperand(OpNum);
361 uint32_t v = ~MO.getImm();
362 int32_t lsb = CountTrailingZeros_32(v);
363 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
364 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
365 O << '#' << lsb << ", #" << width;
366}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000367
Johnny Chen1adc40c2010-08-12 20:46:17 +0000368void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
369 raw_ostream &O) {
370 unsigned val = MI->getOperand(OpNum).getImm();
371 O << ARM_MB::MemBOptToString(val);
372}
373
Bob Wilson22f5dc72010-08-16 18:27:34 +0000374void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000375 raw_ostream &O) {
376 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
377 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
378 switch (Opc) {
379 case ARM_AM::no_shift:
380 return;
381 case ARM_AM::lsl:
382 O << ", lsl #";
383 break;
384 case ARM_AM::asr:
385 O << ", asr #";
386 break;
387 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000388 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000389 }
390 O << ARM_AM::getSORegOffset(ShiftOp);
391}
392
Chris Lattner35c33bd2010-04-04 04:47:45 +0000393void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
394 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000395 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000396 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
397 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000398 O << getRegisterName(MI->getOperand(i).getReg());
399 }
400 O << "}";
401}
Chris Lattner4d152222009-10-19 22:23:04 +0000402
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000403void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
404 raw_ostream &O) {
405 const MCOperand &Op = MI->getOperand(OpNum);
406 if (Op.getImm())
407 O << "be";
408 else
409 O << "le";
410}
411
Chris Lattner35c33bd2010-04-04 04:47:45 +0000412void ARMInstPrinter::printCPSOptionOperand(const MCInst *MI, unsigned OpNum,
413 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000414 const MCOperand &Op = MI->getOperand(OpNum);
415 unsigned option = Op.getImm();
416 unsigned mode = option & 31;
417 bool changemode = option >> 5 & 1;
418 unsigned AIF = option >> 6 & 7;
419 unsigned imod = option >> 9 & 3;
420 if (imod == 2)
421 O << "ie";
422 else if (imod == 3)
423 O << "id";
424 O << '\t';
425 if (imod > 1) {
426 if (AIF & 4) O << 'a';
427 if (AIF & 2) O << 'i';
428 if (AIF & 1) O << 'f';
429 if (AIF > 0 && changemode) O << ", ";
430 }
431 if (changemode)
432 O << '#' << mode;
433}
434
Chris Lattner35c33bd2010-04-04 04:47:45 +0000435void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
436 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000437 const MCOperand &Op = MI->getOperand(OpNum);
438 unsigned Mask = Op.getImm();
439 if (Mask) {
440 O << '_';
441 if (Mask & 8) O << 'f';
442 if (Mask & 4) O << 's';
443 if (Mask & 2) O << 'x';
444 if (Mask & 1) O << 'c';
445 }
446}
447
Chris Lattner35c33bd2010-04-04 04:47:45 +0000448void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum,
449 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000450 const MCOperand &Op = MI->getOperand(OpNum);
451 O << '#';
452 if (Op.getImm() < 0)
453 O << '-' << (-Op.getImm() - 1);
454 else
455 O << Op.getImm();
456}
457
Chris Lattner35c33bd2010-04-04 04:47:45 +0000458void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
459 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000460 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
461 if (CC != ARMCC::AL)
462 O << ARMCondCodeToString(CC);
463}
464
Jim Grosbach15d78982010-09-14 22:27:15 +0000465void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000466 unsigned OpNum,
467 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000468 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
469 O << ARMCondCodeToString(CC);
470}
471
Chris Lattner35c33bd2010-04-04 04:47:45 +0000472void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
473 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000474 if (MI->getOperand(OpNum).getReg()) {
475 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
476 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000477 O << 's';
478 }
479}
480
481
Chris Lattner4d152222009-10-19 22:23:04 +0000482
Chris Lattnera70e6442009-10-19 22:33:05 +0000483void ARMInstPrinter::printCPInstOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000484 raw_ostream &O,
Chris Lattnera70e6442009-10-19 22:33:05 +0000485 const char *Modifier) {
486 // FIXME: remove this.
487 abort();
488}
Chris Lattner4d152222009-10-19 22:23:04 +0000489
Chris Lattner35c33bd2010-04-04 04:47:45 +0000490void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
491 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000492 O << MI->getOperand(OpNum).getImm();
493}
494
495
Chris Lattner35c33bd2010-04-04 04:47:45 +0000496void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
497 raw_ostream &O) {
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000498 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner4d152222009-10-19 22:23:04 +0000499}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000500
Chris Lattner35c33bd2010-04-04 04:47:45 +0000501void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
502 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000503 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000504}
Johnny Chen9e088762010-03-17 17:52:21 +0000505
Chris Lattner35c33bd2010-04-04 04:47:45 +0000506void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
507 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000508 // (3 - the number of trailing zeros) is the number of then / else.
509 unsigned Mask = MI->getOperand(OpNum).getImm();
510 unsigned CondBit0 = Mask >> 4 & 1;
511 unsigned NumTZ = CountTrailingZeros_32(Mask);
512 assert(NumTZ <= 3 && "Invalid IT mask!");
513 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
514 bool T = ((Mask >> Pos) & 1) == CondBit0;
515 if (T)
516 O << 't';
517 else
518 O << 'e';
519 }
520}
521
Chris Lattner35c33bd2010-04-04 04:47:45 +0000522void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
523 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000524 const MCOperand &MO1 = MI->getOperand(Op);
525 const MCOperand &MO2 = MI->getOperand(Op+1);
526 O << "[" << getRegisterName(MO1.getReg());
527 O << ", " << getRegisterName(MO2.getReg()) << "]";
528}
529
530void ARMInstPrinter::printThumbAddrModeRI5Operand(const MCInst *MI, unsigned Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000531 raw_ostream &O,
Johnny Chen9e088762010-03-17 17:52:21 +0000532 unsigned Scale) {
533 const MCOperand &MO1 = MI->getOperand(Op);
534 const MCOperand &MO2 = MI->getOperand(Op+1);
535 const MCOperand &MO3 = MI->getOperand(Op+2);
536
537 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000538 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000539 return;
540 }
541
542 O << "[" << getRegisterName(MO1.getReg());
543 if (MO3.getReg())
544 O << ", " << getRegisterName(MO3.getReg());
545 else if (unsigned ImmOffs = MO2.getImm())
546 O << ", #" << ImmOffs * Scale;
547 O << "]";
548}
549
Chris Lattner35c33bd2010-04-04 04:47:45 +0000550void ARMInstPrinter::printThumbAddrModeS1Operand(const MCInst *MI, unsigned Op,
551 raw_ostream &O) {
552 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000553}
554
Chris Lattner35c33bd2010-04-04 04:47:45 +0000555void ARMInstPrinter::printThumbAddrModeS2Operand(const MCInst *MI, unsigned Op,
556 raw_ostream &O) {
557 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000558}
559
Chris Lattner35c33bd2010-04-04 04:47:45 +0000560void ARMInstPrinter::printThumbAddrModeS4Operand(const MCInst *MI, unsigned Op,
561 raw_ostream &O) {
562 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000563}
564
Chris Lattner35c33bd2010-04-04 04:47:45 +0000565void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
566 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000567 const MCOperand &MO1 = MI->getOperand(Op);
568 const MCOperand &MO2 = MI->getOperand(Op+1);
569 O << "[" << getRegisterName(MO1.getReg());
570 if (unsigned ImmOffs = MO2.getImm())
571 O << ", #" << ImmOffs*4;
572 O << "]";
573}
574
Chris Lattner35c33bd2010-04-04 04:47:45 +0000575void ARMInstPrinter::printTBAddrMode(const MCInst *MI, unsigned OpNum,
576 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000577 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
578 if (MI->getOpcode() == ARM::t2TBH)
579 O << ", lsl #1";
580 O << ']';
581}
582
583// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
584// register with shift forms.
585// REG 0 0 - e.g. R5
586// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000587void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
588 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000589 const MCOperand &MO1 = MI->getOperand(OpNum);
590 const MCOperand &MO2 = MI->getOperand(OpNum+1);
591
592 unsigned Reg = MO1.getReg();
593 O << getRegisterName(Reg);
594
595 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000596 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000597 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
598 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
599 if (ShOpc != ARM_AM::rrx)
600 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000601}
602
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000603void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
604 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000605 const MCOperand &MO1 = MI->getOperand(OpNum);
606 const MCOperand &MO2 = MI->getOperand(OpNum+1);
607
608 O << "[" << getRegisterName(MO1.getReg());
609
610 unsigned OffImm = MO2.getImm();
611 if (OffImm) // Don't print +0.
612 O << ", #" << OffImm;
613 O << "]";
614}
615
616void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000617 unsigned OpNum,
618 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000619 const MCOperand &MO1 = MI->getOperand(OpNum);
620 const MCOperand &MO2 = MI->getOperand(OpNum+1);
621
622 O << "[" << getRegisterName(MO1.getReg());
623
624 int32_t OffImm = (int32_t)MO2.getImm();
625 // Don't print +0.
626 if (OffImm < 0)
627 O << ", #-" << -OffImm;
628 else if (OffImm > 0)
629 O << ", #" << OffImm;
630 O << "]";
631}
632
633void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000634 unsigned OpNum,
635 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000636 const MCOperand &MO1 = MI->getOperand(OpNum);
637 const MCOperand &MO2 = MI->getOperand(OpNum+1);
638
639 O << "[" << getRegisterName(MO1.getReg());
640
641 int32_t OffImm = (int32_t)MO2.getImm() / 4;
642 // Don't print +0.
643 if (OffImm < 0)
644 O << ", #-" << -OffImm * 4;
645 else if (OffImm > 0)
646 O << ", #" << OffImm * 4;
647 O << "]";
648}
649
650void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000651 unsigned OpNum,
652 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000653 const MCOperand &MO1 = MI->getOperand(OpNum);
654 int32_t OffImm = (int32_t)MO1.getImm();
655 // Don't print +0.
656 if (OffImm < 0)
657 O << "#-" << -OffImm;
658 else if (OffImm > 0)
659 O << "#" << OffImm;
660}
661
662void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000663 unsigned OpNum,
664 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000665 const MCOperand &MO1 = MI->getOperand(OpNum);
666 int32_t OffImm = (int32_t)MO1.getImm() / 4;
667 // Don't print +0.
668 if (OffImm < 0)
669 O << "#-" << -OffImm * 4;
670 else if (OffImm > 0)
671 O << "#" << OffImm * 4;
672}
673
674void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000675 unsigned OpNum,
676 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000677 const MCOperand &MO1 = MI->getOperand(OpNum);
678 const MCOperand &MO2 = MI->getOperand(OpNum+1);
679 const MCOperand &MO3 = MI->getOperand(OpNum+2);
680
681 O << "[" << getRegisterName(MO1.getReg());
682
683 assert(MO2.getReg() && "Invalid so_reg load / store address!");
684 O << ", " << getRegisterName(MO2.getReg());
685
686 unsigned ShAmt = MO3.getImm();
687 if (ShAmt) {
688 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
689 O << ", lsl #" << ShAmt;
690 }
691 O << "]";
692}
693
Chris Lattner35c33bd2010-04-04 04:47:45 +0000694void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
695 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000696 O << '#' << (float)MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000697}
698
Chris Lattner35c33bd2010-04-04 04:47:45 +0000699void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
700 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000701 O << '#' << MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000702}
703
Bob Wilson1a913ed2010-06-11 21:34:50 +0000704void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
705 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000706 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
707 unsigned EltBits;
708 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000709 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000710}