blob: 746fc23c211f9c29646e7c3d9f21e62752be36ad [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Scott Michelfdc40a02009-02-17 22:15:04 +000054static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000055cl::desc("enable preincrement load/store generation on PPC (experimental)"),
56 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000057
Chris Lattnerf0144122009-07-28 03:13:23 +000058static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
59 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000060 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000061
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000062 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000063}
64
Chris Lattner331d1bc2006-11-02 01:44:04 +000065PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000066 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000067
Nate Begeman405e3ec2005-10-21 00:02:42 +000068 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000069
Chris Lattnerd145a612005-09-27 22:18:25 +000070 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000071 setUseUnderscoreSetJmp(true);
72 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000073
Chris Lattner749dc722010-10-10 18:34:00 +000074 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
75 // arguments are at least 4/8 bytes aligned.
76 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000077
Chris Lattner7c5a3d32005-08-16 17:14:42 +000078 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000079 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
80 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
81 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000082
Evan Chengc5484282006-10-04 00:56:09 +000083 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000084 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
85 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000086
Owen Anderson825b72b2009-08-11 20:47:22 +000087 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000088
Chris Lattner94e509c2006-11-10 23:58:45 +000089 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000090 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000100
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000101 // This is used in the ppcf128->int sequence. Note it has different semantics
102 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000104
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000105 // We do not currently implment this libm ops for PowerPC.
106 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
107 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
108 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
109 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
110 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
111
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000112 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000113 setOperationAction(ISD::SREM, MVT::i32, Expand);
114 setOperationAction(ISD::UREM, MVT::i32, Expand);
115 setOperationAction(ISD::SREM, MVT::i64, Expand);
116 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000117
118 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
120 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
121 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
122 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
123 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
124 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
125 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
126 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000127
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000128 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FSIN , MVT::f64, Expand);
130 setOperationAction(ISD::FCOS , MVT::f64, Expand);
131 setOperationAction(ISD::FREM , MVT::f64, Expand);
132 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000133 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::FSIN , MVT::f32, Expand);
135 setOperationAction(ISD::FCOS , MVT::f32, Expand);
136 setOperationAction(ISD::FREM , MVT::f32, Expand);
137 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000138 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000139
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000141
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000142 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000143 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
145 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000147
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
149 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000150
Nate Begemand88fc032006-01-14 03:14:10 +0000151 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
153 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
154 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000155 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
156 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
158 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
159 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000160 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
161 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000162
Nate Begeman35ef9132006-01-11 21:21:00 +0000163 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
165 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000167 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SELECT, MVT::i32, Expand);
169 setOperationAction(ISD::SELECT, MVT::i64, Expand);
170 setOperationAction(ISD::SELECT, MVT::f32, Expand);
171 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000172
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000173 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
175 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000176
Nate Begeman750ac1b2006-02-01 07:19:44 +0000177 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000179
Nate Begeman81e80972006-03-17 01:40:33 +0000180 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000182
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000184
Chris Lattnerf7605322005-08-31 21:09:52 +0000185 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000187
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000188 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
190 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000191
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000192 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
193 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
194 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
195 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000196
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000197 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000199
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
201 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
202 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
203 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000204
205
206 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000207 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
209 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000210 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
212 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
214 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000215 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
217 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000218
Nate Begeman1db3c922008-08-11 17:36:31 +0000219 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000221
222 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000223 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
224 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000225
Nate Begemanacc398c2006-01-25 18:21:52 +0000226 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000228
Hal Finkel179a4dd2012-03-24 03:53:55 +0000229 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()) {
230 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
231 // VAARG always uses double-word chunks, so promote anything smaller.
232 setOperationAction(ISD::VAARG, MVT::i1, Promote);
233 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
234 setOperationAction(ISD::VAARG, MVT::i8, Promote);
235 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
236 setOperationAction(ISD::VAARG, MVT::i16, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i32, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::Other, Expand);
241 } else {
242 // VAARG is custom lowered with the 32-bit SVR4 ABI.
243 setOperationAction(ISD::VAARG, MVT::Other, Custom);
244 setOperationAction(ISD::VAARG, MVT::i64, Custom);
245 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000246 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000249 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
251 setOperationAction(ISD::VAEND , MVT::Other, Expand);
252 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
253 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
254 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
255 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000256
Chris Lattner6d92cad2006-03-26 10:06:40 +0000257 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Dale Johannesen53e4e442008-11-07 22:54:33 +0000260 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
262 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
263 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
264 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
265 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000273
Chris Lattnera7a58542006-06-16 17:34:12 +0000274 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000275 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
277 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
278 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
279 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000280 // This is just the low 32 bits of a (signed) fp->i64 conversion.
281 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Chris Lattner7fbcef72006-03-24 07:53:47 +0000284 // FIXME: disable this lowered code. This generates 64-bit register values,
285 // and we don't model the fact that the top part is clobbered by calls. We
286 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000288 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000289 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000291 }
292
Chris Lattnera7a58542006-06-16 17:34:12 +0000293 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000294 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000296 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000298 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
300 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
301 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000302 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000303 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
305 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
306 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000307 }
Evan Chengd30bf012006-03-01 01:11:20 +0000308
Nate Begeman425a9692005-11-29 08:17:20 +0000309 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000310 // First set operation action for all vector types to expand. Then we
311 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
313 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
314 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000315
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000316 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000317 setOperationAction(ISD::ADD , VT, Legal);
318 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000319
Chris Lattner7ff7e672006-04-04 17:25:31 +0000320 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000323
324 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000327 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000337
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000338 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::MUL , VT, Expand);
340 setOperationAction(ISD::SDIV, VT, Expand);
341 setOperationAction(ISD::SREM, VT, Expand);
342 setOperationAction(ISD::UDIV, VT, Expand);
343 setOperationAction(ISD::UREM, VT, Expand);
344 setOperationAction(ISD::FDIV, VT, Expand);
345 setOperationAction(ISD::FNEG, VT, Expand);
346 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
347 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
348 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
349 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
350 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
351 setOperationAction(ISD::UDIVREM, VT, Expand);
352 setOperationAction(ISD::SDIVREM, VT, Expand);
353 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
354 setOperationAction(ISD::FPOW, VT, Expand);
355 setOperationAction(ISD::CTPOP, VT, Expand);
356 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000357 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000358 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000359 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000360 }
361
Chris Lattner7ff7e672006-04-04 17:25:31 +0000362 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
363 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::AND , MVT::v4i32, Legal);
367 setOperationAction(ISD::OR , MVT::v4i32, Legal);
368 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
369 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
370 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
371 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000372
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
374 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
375 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
376 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
379 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
380 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
381 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
384 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000385
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
387 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
388 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
389 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000390 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000391
Hal Finkel19aa2b52012-04-01 20:08:17 +0000392 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport())
393 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
394
Eli Friedman4db5aca2011-08-29 18:23:02 +0000395 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
396 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
397
Duncan Sands03228082008-11-23 15:47:28 +0000398 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000399 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000400
Jim Laskey2ad9f172007-02-22 14:56:36 +0000401 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000402 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000403 setExceptionPointerRegister(PPC::X3);
404 setExceptionSelectorRegister(PPC::X4);
405 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000406 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000407 setExceptionPointerRegister(PPC::R3);
408 setExceptionSelectorRegister(PPC::R4);
409 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000410
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000411 // We have target-specific dag combine patterns for the following nodes:
412 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000413 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000414 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000415 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000416
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000417 // Darwin long double math library functions have $LDBL128 appended.
418 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000419 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000420 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
421 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000422 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
423 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000424 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
425 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
426 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
427 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
428 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000429 }
430
Hal Finkelc6129162011-10-17 18:53:03 +0000431 setMinFunctionAlignment(2);
432 if (PPCSubTarget.isDarwin())
433 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000434
Eli Friedman26689ac2011-08-03 21:06:02 +0000435 setInsertFencesForAtomic(true);
436
Hal Finkel768c65f2011-11-22 16:21:04 +0000437 setSchedulingPreference(Sched::Hybrid);
438
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000439 computeRegisterProperties();
440}
441
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000442/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
443/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000444unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000445 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000446 // Darwin passes everything on 4 byte boundary.
447 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
448 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000449
450 // 16byte and wider vectors are passed on 16byte boundary.
451 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
452 if (VTy->getBitWidth() >= 128)
453 return 16;
454
455 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
456 if (PPCSubTarget.isPPC64())
457 return 8;
458
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000459 return 4;
460}
461
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000462const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
463 switch (Opcode) {
464 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000465 case PPCISD::FSEL: return "PPCISD::FSEL";
466 case PPCISD::FCFID: return "PPCISD::FCFID";
467 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
468 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
469 case PPCISD::STFIWX: return "PPCISD::STFIWX";
470 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
471 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
472 case PPCISD::VPERM: return "PPCISD::VPERM";
473 case PPCISD::Hi: return "PPCISD::Hi";
474 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000475 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000476 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
477 case PPCISD::LOAD: return "PPCISD::LOAD";
478 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000479 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
480 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
481 case PPCISD::SRL: return "PPCISD::SRL";
482 case PPCISD::SRA: return "PPCISD::SRA";
483 case PPCISD::SHL: return "PPCISD::SHL";
484 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
485 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000486 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000487 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000488 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000489 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000490 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000491 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
492 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000493 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
494 case PPCISD::MFCR: return "PPCISD::MFCR";
495 case PPCISD::VCMP: return "PPCISD::VCMP";
496 case PPCISD::VCMPo: return "PPCISD::VCMPo";
497 case PPCISD::LBRX: return "PPCISD::LBRX";
498 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000499 case PPCISD::LARX: return "PPCISD::LARX";
500 case PPCISD::STCX: return "PPCISD::STCX";
501 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
502 case PPCISD::MFFS: return "PPCISD::MFFS";
503 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
504 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
505 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
506 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000507 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000508 }
509}
510
Duncan Sands28b77e92011-09-06 19:07:46 +0000511EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000513}
514
Chris Lattner1a635d62006-04-14 06:01:58 +0000515//===----------------------------------------------------------------------===//
516// Node matching predicates, for use by the tblgen matching code.
517//===----------------------------------------------------------------------===//
518
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000519/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000520static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000521 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000522 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000523 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000524 // Maybe this has already been legalized into the constant pool?
525 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000526 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000527 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000528 }
529 return false;
530}
531
Chris Lattnerddb739e2006-04-06 17:23:16 +0000532/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
533/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000534static bool isConstantOrUndef(int Op, int Val) {
535 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000536}
537
538/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
539/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000540bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000541 if (!isUnary) {
542 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000543 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000544 return false;
545 } else {
546 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000547 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
548 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000549 return false;
550 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000551 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000552}
553
554/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
555/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000556bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000557 if (!isUnary) {
558 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000559 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
560 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000561 return false;
562 } else {
563 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000564 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
565 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
566 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
567 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000568 return false;
569 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000570 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000571}
572
Chris Lattnercaad1632006-04-06 22:02:42 +0000573/// isVMerge - Common function, used to match vmrg* shuffles.
574///
Nate Begeman9008ca62009-04-27 18:41:29 +0000575static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000576 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000577 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000578 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000579 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
580 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000581
Chris Lattner116cc482006-04-06 21:11:54 +0000582 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
583 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000584 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000585 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000586 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000587 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000588 return false;
589 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000590 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000591}
592
593/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
594/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000595bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000597 if (!isUnary)
598 return isVMerge(N, UnitSize, 8, 24);
599 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000600}
601
602/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
603/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000604bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000605 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000606 if (!isUnary)
607 return isVMerge(N, UnitSize, 0, 16);
608 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000609}
610
611
Chris Lattnerd0608e12006-04-06 18:26:28 +0000612/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
613/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000614int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000616 "PPC only supports shuffles by bytes!");
617
618 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000619
Chris Lattnerd0608e12006-04-06 18:26:28 +0000620 // Find the first non-undef value in the shuffle mask.
621 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000622 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000623 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000624
Chris Lattnerd0608e12006-04-06 18:26:28 +0000625 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000626
Nate Begeman9008ca62009-04-27 18:41:29 +0000627 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000628 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000629 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000630 if (ShiftAmt < i) return -1;
631 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000632
Chris Lattnerf24380e2006-04-06 22:28:36 +0000633 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000634 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000635 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000636 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000637 return -1;
638 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000639 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000640 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000641 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000642 return -1;
643 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000644 return ShiftAmt;
645}
Chris Lattneref819f82006-03-20 06:33:01 +0000646
647/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
648/// specifies a splat of a single element that is suitable for input to
649/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000650bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000652 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000653
Chris Lattner88a99ef2006-03-20 06:37:44 +0000654 // This is a splat operation if each element of the permute is the same, and
655 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000656 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000657
Nate Begeman9008ca62009-04-27 18:41:29 +0000658 // FIXME: Handle UNDEF elements too!
659 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000660 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000661
Nate Begeman9008ca62009-04-27 18:41:29 +0000662 // Check that the indices are consecutive, in the case of a multi-byte element
663 // splatted with a v16i8 mask.
664 for (unsigned i = 1; i != EltSize; ++i)
665 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000666 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000667
Chris Lattner7ff7e672006-04-04 17:25:31 +0000668 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000669 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000670 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000671 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000672 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000673 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000674 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000675}
676
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000677/// isAllNegativeZeroVector - Returns true if all elements of build_vector
678/// are -0.0.
679bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000680 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
681
682 APInt APVal, APUndef;
683 unsigned BitSize;
684 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000685
Dale Johannesen1e608812009-11-13 01:45:18 +0000686 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000687 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000688 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000689
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000690 return false;
691}
692
Chris Lattneref819f82006-03-20 06:33:01 +0000693/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
694/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000695unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000696 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
697 assert(isSplatShuffleMask(SVOp, EltSize));
698 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000699}
700
Chris Lattnere87192a2006-04-12 17:37:20 +0000701/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000702/// by using a vspltis[bhw] instruction of the specified element size, return
703/// the constant being splatted. The ByteSize field indicates the number of
704/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000705SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
706 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000707
708 // If ByteSize of the splat is bigger than the element size of the
709 // build_vector, then we have a case where we are checking for a splat where
710 // multiple elements of the buildvector are folded together into a single
711 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
712 unsigned EltSize = 16/N->getNumOperands();
713 if (EltSize < ByteSize) {
714 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000715 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000716 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000717
Chris Lattner79d9a882006-04-08 07:14:26 +0000718 // See if all of the elements in the buildvector agree across.
719 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
720 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
721 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000722 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000723
Scott Michelfdc40a02009-02-17 22:15:04 +0000724
Gabor Greifba36cb52008-08-28 21:40:38 +0000725 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000726 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
727 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000728 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000729 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000730
Chris Lattner79d9a882006-04-08 07:14:26 +0000731 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
732 // either constant or undef values that are identical for each chunk. See
733 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000734
Chris Lattner79d9a882006-04-08 07:14:26 +0000735 // Check to see if all of the leading entries are either 0 or -1. If
736 // neither, then this won't fit into the immediate field.
737 bool LeadingZero = true;
738 bool LeadingOnes = true;
739 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000740 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000741
Chris Lattner79d9a882006-04-08 07:14:26 +0000742 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
743 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
744 }
745 // Finally, check the least significant entry.
746 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000747 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000749 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000750 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000751 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000752 }
753 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000754 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000756 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000757 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000759 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000760
Dan Gohman475871a2008-07-27 21:46:04 +0000761 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000762 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000763
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000764 // Check to see if this buildvec has a single non-undef value in its elements.
765 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
766 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000767 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000768 OpVal = N->getOperand(i);
769 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000770 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000771 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000772
Gabor Greifba36cb52008-08-28 21:40:38 +0000773 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000774
Eli Friedman1a8229b2009-05-24 02:03:36 +0000775 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000776 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000777 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000778 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000779 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000781 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000782 }
783
784 // If the splat value is larger than the element value, then we can never do
785 // this splat. The only case that we could fit the replicated bits into our
786 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000787 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000788
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000789 // If the element value is larger than the splat value, cut it in half and
790 // check to see if the two halves are equal. Continue doing this until we
791 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
792 while (ValSizeInBytes > ByteSize) {
793 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000794
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000795 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000796 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
797 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000798 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000799 }
800
801 // Properly sign extend the value.
802 int ShAmt = (4-ByteSize)*8;
803 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000804
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000805 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000806 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000807
Chris Lattner140a58f2006-04-08 06:46:53 +0000808 // Finally, if this value fits in a 5 bit sext field, return it
809 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000811 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000812}
813
Chris Lattner1a635d62006-04-14 06:01:58 +0000814//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000815// Addressing Mode Selection
816//===----------------------------------------------------------------------===//
817
818/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
819/// or 64-bit immediate, and if the value can be accurately represented as a
820/// sign extension from a 16-bit value. If so, this returns true and the
821/// immediate.
822static bool isIntS16Immediate(SDNode *N, short &Imm) {
823 if (N->getOpcode() != ISD::Constant)
824 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000825
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000826 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000827 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000828 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000829 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000830 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000831}
Dan Gohman475871a2008-07-27 21:46:04 +0000832static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000833 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000834}
835
836
837/// SelectAddressRegReg - Given the specified addressed, check to see if it
838/// can be represented as an indexed [r+r] operation. Returns false if it
839/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000840bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
841 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000842 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000843 short imm = 0;
844 if (N.getOpcode() == ISD::ADD) {
845 if (isIntS16Immediate(N.getOperand(1), imm))
846 return false; // r+i
847 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
848 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000849
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000850 Base = N.getOperand(0);
851 Index = N.getOperand(1);
852 return true;
853 } else if (N.getOpcode() == ISD::OR) {
854 if (isIntS16Immediate(N.getOperand(1), imm))
855 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000856
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000857 // If this is an or of disjoint bitfields, we can codegen this as an add
858 // (for better address arithmetic) if the LHS and RHS of the OR are provably
859 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000860 APInt LHSKnownZero, LHSKnownOne;
861 APInt RHSKnownZero, RHSKnownOne;
862 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000863 APInt::getAllOnesValue(N.getOperand(0)
864 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000865 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000866
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000867 if (LHSKnownZero.getBoolValue()) {
868 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000869 APInt::getAllOnesValue(N.getOperand(1)
870 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000871 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000872 // If all of the bits are known zero on the LHS or RHS, the add won't
873 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000874 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000875 Base = N.getOperand(0);
876 Index = N.getOperand(1);
877 return true;
878 }
879 }
880 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000881
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000882 return false;
883}
884
885/// Returns true if the address N can be represented by a base register plus
886/// a signed 16-bit displacement [r+imm], and if it is not better
887/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000888bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000889 SDValue &Base,
890 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000891 // FIXME dl should come from parent load or store, not from address
892 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000893 // If this can be more profitably realized as r+r, fail.
894 if (SelectAddressRegReg(N, Disp, Base, DAG))
895 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000896
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000897 if (N.getOpcode() == ISD::ADD) {
898 short imm = 0;
899 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000901 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
902 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
903 } else {
904 Base = N.getOperand(0);
905 }
906 return true; // [r+i]
907 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
908 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000909 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000910 && "Cannot handle constant offsets yet!");
911 Disp = N.getOperand(1).getOperand(0); // The global address.
912 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
913 Disp.getOpcode() == ISD::TargetConstantPool ||
914 Disp.getOpcode() == ISD::TargetJumpTable);
915 Base = N.getOperand(0);
916 return true; // [&g+r]
917 }
918 } else if (N.getOpcode() == ISD::OR) {
919 short imm = 0;
920 if (isIntS16Immediate(N.getOperand(1), imm)) {
921 // If this is an or of disjoint bitfields, we can codegen this as an add
922 // (for better address arithmetic) if the LHS and RHS of the OR are
923 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000924 APInt LHSKnownZero, LHSKnownOne;
925 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000926 APInt::getAllOnesValue(N.getOperand(0)
927 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000928 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000929
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000930 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931 // If all of the bits are known zero on the LHS or RHS, the add won't
932 // carry.
933 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000935 return true;
936 }
937 }
938 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
939 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000940
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 // If this address fits entirely in a 16-bit sext immediate field, codegen
942 // this as "d, 0"
943 short Imm;
944 if (isIntS16Immediate(CN, Imm)) {
945 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000946 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
947 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000948 return true;
949 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000950
951 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000953 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
954 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000955
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000956 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000958
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
960 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000961 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962 return true;
963 }
964 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000965
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000966 Disp = DAG.getTargetConstant(0, getPointerTy());
967 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
968 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
969 else
970 Base = N;
971 return true; // [r+0]
972}
973
974/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
975/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000976bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
977 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000978 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000979 // Check to see if we can easily represent this as an [r+r] address. This
980 // will fail if it thinks that the address is more profitably represented as
981 // reg+imm, e.g. where imm = 0.
982 if (SelectAddressRegReg(N, Base, Index, DAG))
983 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000984
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000985 // If the operand is an addition, always emit this as [r+r], since this is
986 // better (for code size, and execution, as the memop does the add for free)
987 // than emitting an explicit add.
988 if (N.getOpcode() == ISD::ADD) {
989 Base = N.getOperand(0);
990 Index = N.getOperand(1);
991 return true;
992 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000993
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000995 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
996 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000997 Index = N;
998 return true;
999}
1000
1001/// SelectAddressRegImmShift - Returns true if the address N can be
1002/// represented by a base register plus a signed 14-bit displacement
1003/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001004bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1005 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001006 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001007 // FIXME dl should come from the parent load or store, not the address
1008 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009 // If this can be more profitably realized as r+r, fail.
1010 if (SelectAddressRegReg(N, Disp, Base, DAG))
1011 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001013 if (N.getOpcode() == ISD::ADD) {
1014 short imm = 0;
1015 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001016 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001017 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1018 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1019 } else {
1020 Base = N.getOperand(0);
1021 }
1022 return true; // [r+i]
1023 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1024 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001025 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001026 && "Cannot handle constant offsets yet!");
1027 Disp = N.getOperand(1).getOperand(0); // The global address.
1028 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1029 Disp.getOpcode() == ISD::TargetConstantPool ||
1030 Disp.getOpcode() == ISD::TargetJumpTable);
1031 Base = N.getOperand(0);
1032 return true; // [&g+r]
1033 }
1034 } else if (N.getOpcode() == ISD::OR) {
1035 short imm = 0;
1036 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1037 // If this is an or of disjoint bitfields, we can codegen this as an add
1038 // (for better address arithmetic) if the LHS and RHS of the OR are
1039 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001040 APInt LHSKnownZero, LHSKnownOne;
1041 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +00001042 APInt::getAllOnesValue(N.getOperand(0)
1043 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001044 LHSKnownZero, LHSKnownOne);
1045 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001046 // If all of the bits are known zero on the LHS or RHS, the add won't
1047 // carry.
1048 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001049 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001050 return true;
1051 }
1052 }
1053 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001054 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001055 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001056 // If this address fits entirely in a 14-bit sext immediate field, codegen
1057 // this as "d, 0"
1058 short Imm;
1059 if (isIntS16Immediate(CN, Imm)) {
1060 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001061 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1062 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001063 return true;
1064 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001065
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001066 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001067 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001068 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1069 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001070
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001071 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001072 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1073 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1074 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001075 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001076 return true;
1077 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001078 }
1079 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001080
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001081 Disp = DAG.getTargetConstant(0, getPointerTy());
1082 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1083 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1084 else
1085 Base = N;
1086 return true; // [r+0]
1087}
1088
1089
1090/// getPreIndexedAddressParts - returns true by value, base pointer and
1091/// offset pointer and addressing mode by reference if the node's address
1092/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001093bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1094 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001095 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001096 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001097 // Disabled by default for now.
1098 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001099
Dan Gohman475871a2008-07-27 21:46:04 +00001100 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001101 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001102 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1103 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001104 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001105
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001106 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001107 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001108 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001109 } else
1110 return false;
1111
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001112 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001113 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001114 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001115
Chris Lattner0851b4f2006-11-15 19:55:13 +00001116 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001117
Chris Lattner0851b4f2006-11-15 19:55:13 +00001118 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001119 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001120 // reg + imm
1121 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1122 return false;
1123 } else {
1124 // reg + imm * 4.
1125 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1126 return false;
1127 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001128
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001129 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001130 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1131 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001132 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001133 LD->getExtensionType() == ISD::SEXTLOAD &&
1134 isa<ConstantSDNode>(Offset))
1135 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001136 }
1137
Chris Lattner4eab7142006-11-10 02:08:47 +00001138 AM = ISD::PRE_INC;
1139 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001140}
1141
1142//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001143// LowerOperation implementation
1144//===----------------------------------------------------------------------===//
1145
Chris Lattner1e61e692010-11-15 02:46:57 +00001146/// GetLabelAccessInfo - Return true if we should reference labels using a
1147/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1148static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001149 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1150 HiOpFlags = PPCII::MO_HA16;
1151 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001152
Chris Lattner1e61e692010-11-15 02:46:57 +00001153 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1154 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001155 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001156 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001157 if (isPIC) {
1158 HiOpFlags |= PPCII::MO_PIC_FLAG;
1159 LoOpFlags |= PPCII::MO_PIC_FLAG;
1160 }
1161
1162 // If this is a reference to a global value that requires a non-lazy-ptr, make
1163 // sure that instruction lowering adds it.
1164 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1165 HiOpFlags |= PPCII::MO_NLP_FLAG;
1166 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001167
Chris Lattner6d2ff122010-11-15 03:13:19 +00001168 if (GV->hasHiddenVisibility()) {
1169 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1170 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1171 }
1172 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001173
Chris Lattner1e61e692010-11-15 02:46:57 +00001174 return isPIC;
1175}
1176
1177static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1178 SelectionDAG &DAG) {
1179 EVT PtrVT = HiPart.getValueType();
1180 SDValue Zero = DAG.getConstant(0, PtrVT);
1181 DebugLoc DL = HiPart.getDebugLoc();
1182
1183 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1184 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001185
Chris Lattner1e61e692010-11-15 02:46:57 +00001186 // With PIC, the first instruction is actually "GR+hi(&G)".
1187 if (isPIC)
1188 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1189 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001190
Chris Lattner1e61e692010-11-15 02:46:57 +00001191 // Generate non-pic code that has direct accesses to the constant pool.
1192 // The address of the global is just (hi(&g)+lo(&g)).
1193 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1194}
1195
Scott Michelfdc40a02009-02-17 22:15:04 +00001196SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001197 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001198 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001199 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001200 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001201
Chris Lattner1e61e692010-11-15 02:46:57 +00001202 unsigned MOHiFlag, MOLoFlag;
1203 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1204 SDValue CPIHi =
1205 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1206 SDValue CPILo =
1207 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1208 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001209}
1210
Dan Gohmand858e902010-04-17 15:26:15 +00001211SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001212 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001213 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001214
Chris Lattner1e61e692010-11-15 02:46:57 +00001215 unsigned MOHiFlag, MOLoFlag;
1216 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1217 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1218 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1219 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001220}
1221
Dan Gohmand858e902010-04-17 15:26:15 +00001222SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1223 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001224 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001225
Dan Gohman46510a72010-04-15 01:51:59 +00001226 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001227
Chris Lattner1e61e692010-11-15 02:46:57 +00001228 unsigned MOHiFlag, MOLoFlag;
1229 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1230 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1231 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1232 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1233}
1234
1235SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1236 SelectionDAG &DAG) const {
1237 EVT PtrVT = Op.getValueType();
1238 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1239 DebugLoc DL = GSDN->getDebugLoc();
1240 const GlobalValue *GV = GSDN->getGlobal();
1241
Chris Lattner1e61e692010-11-15 02:46:57 +00001242 // 64-bit SVR4 ABI code is always position-independent.
1243 // The actual address of the GlobalValue is stored in the TOC.
1244 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1245 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1246 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1247 DAG.getRegister(PPC::X2, MVT::i64));
1248 }
1249
Chris Lattner6d2ff122010-11-15 03:13:19 +00001250 unsigned MOHiFlag, MOLoFlag;
1251 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001252
Chris Lattner6d2ff122010-11-15 03:13:19 +00001253 SDValue GAHi =
1254 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1255 SDValue GALo =
1256 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001257
Chris Lattner6d2ff122010-11-15 03:13:19 +00001258 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001259
Chris Lattner6d2ff122010-11-15 03:13:19 +00001260 // If the global reference is actually to a non-lazy-pointer, we have to do an
1261 // extra load to get the address of the global.
1262 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1263 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001264 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001265 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001266}
1267
Dan Gohmand858e902010-04-17 15:26:15 +00001268SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001269 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001270 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001271
Chris Lattner1a635d62006-04-14 06:01:58 +00001272 // If we're comparing for equality to zero, expose the fact that this is
1273 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1274 // fold the new nodes.
1275 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1276 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001277 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001278 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001279 if (VT.bitsLT(MVT::i32)) {
1280 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001281 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001282 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001283 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001284 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1285 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001286 DAG.getConstant(Log2b, MVT::i32));
1287 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001288 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001289 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001290 // optimized. FIXME: revisit this when we can custom lower all setcc
1291 // optimizations.
1292 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001293 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001294 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001295
Chris Lattner1a635d62006-04-14 06:01:58 +00001296 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001297 // by xor'ing the rhs with the lhs, which is faster than setting a
1298 // condition register, reading it back out, and masking the correct bit. The
1299 // normal approach here uses sub to do this instead of xor. Using xor exposes
1300 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001301 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001302 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001303 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001304 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001305 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001306 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001307 }
Dan Gohman475871a2008-07-27 21:46:04 +00001308 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001309}
1310
Dan Gohman475871a2008-07-27 21:46:04 +00001311SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001312 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001313 SDNode *Node = Op.getNode();
1314 EVT VT = Node->getValueType(0);
1315 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1316 SDValue InChain = Node->getOperand(0);
1317 SDValue VAListPtr = Node->getOperand(1);
1318 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1319 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001320
Roman Divackybdb226e2011-06-28 15:30:42 +00001321 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1322
1323 // gpr_index
1324 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1325 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1326 false, false, 0);
1327 InChain = GprIndex.getValue(1);
1328
1329 if (VT == MVT::i64) {
1330 // Check if GprIndex is even
1331 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1332 DAG.getConstant(1, MVT::i32));
1333 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1334 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1335 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1336 DAG.getConstant(1, MVT::i32));
1337 // Align GprIndex to be even if it isn't
1338 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1339 GprIndex);
1340 }
1341
1342 // fpr index is 1 byte after gpr
1343 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1344 DAG.getConstant(1, MVT::i32));
1345
1346 // fpr
1347 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1348 FprPtr, MachinePointerInfo(SV), MVT::i8,
1349 false, false, 0);
1350 InChain = FprIndex.getValue(1);
1351
1352 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1353 DAG.getConstant(8, MVT::i32));
1354
1355 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1356 DAG.getConstant(4, MVT::i32));
1357
1358 // areas
1359 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001360 MachinePointerInfo(), false, false,
1361 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001362 InChain = OverflowArea.getValue(1);
1363
1364 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001365 MachinePointerInfo(), false, false,
1366 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001367 InChain = RegSaveArea.getValue(1);
1368
1369 // select overflow_area if index > 8
1370 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1371 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1372
Roman Divackybdb226e2011-06-28 15:30:42 +00001373 // adjustment constant gpr_index * 4/8
1374 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1375 VT.isInteger() ? GprIndex : FprIndex,
1376 DAG.getConstant(VT.isInteger() ? 4 : 8,
1377 MVT::i32));
1378
1379 // OurReg = RegSaveArea + RegConstant
1380 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1381 RegConstant);
1382
1383 // Floating types are 32 bytes into RegSaveArea
1384 if (VT.isFloatingPoint())
1385 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1386 DAG.getConstant(32, MVT::i32));
1387
1388 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1389 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1390 VT.isInteger() ? GprIndex : FprIndex,
1391 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1392 MVT::i32));
1393
1394 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1395 VT.isInteger() ? VAListPtr : FprPtr,
1396 MachinePointerInfo(SV),
1397 MVT::i8, false, false, 0);
1398
1399 // determine if we should load from reg_save_area or overflow_area
1400 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1401
1402 // increase overflow_area by 4/8 if gpr/fpr > 8
1403 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1404 DAG.getConstant(VT.isInteger() ? 4 : 8,
1405 MVT::i32));
1406
1407 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1408 OverflowAreaPlusN);
1409
1410 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1411 OverflowAreaPtr,
1412 MachinePointerInfo(),
1413 MVT::i32, false, false, 0);
1414
Pete Cooperd752e0f2011-11-08 18:42:53 +00001415 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1416 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001417}
1418
Duncan Sands4a544a72011-09-06 13:37:06 +00001419SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1420 SelectionDAG &DAG) const {
1421 return Op.getOperand(0);
1422}
1423
1424SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1425 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001426 SDValue Chain = Op.getOperand(0);
1427 SDValue Trmp = Op.getOperand(1); // trampoline
1428 SDValue FPtr = Op.getOperand(2); // nested function
1429 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001430 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001431
Owen Andersone50ed302009-08-10 22:56:29 +00001432 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001433 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001434 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001435 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1436 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001437
Scott Michelfdc40a02009-02-17 22:15:04 +00001438 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001439 TargetLowering::ArgListEntry Entry;
1440
1441 Entry.Ty = IntPtrTy;
1442 Entry.Node = Trmp; Args.push_back(Entry);
1443
1444 // TrampSize == (isPPC64 ? 48 : 40);
1445 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001446 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001447 Args.push_back(Entry);
1448
1449 Entry.Node = FPtr; Args.push_back(Entry);
1450 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001451
Bill Wendling77959322008-09-17 00:30:57 +00001452 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1453 std::pair<SDValue, SDValue> CallResult =
Duncan Sands4a544a72011-09-06 13:37:06 +00001454 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001455 false, false, false, false, 0, CallingConv::C,
1456 /*isTailCall=*/false,
1457 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001458 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001459 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001460
Duncan Sands4a544a72011-09-06 13:37:06 +00001461 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001462}
1463
Dan Gohman475871a2008-07-27 21:46:04 +00001464SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001465 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001466 MachineFunction &MF = DAG.getMachineFunction();
1467 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1468
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001469 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001470
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001471 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001472 // vastart just stores the address of the VarArgsFrameIndex slot into the
1473 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001474 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001475 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001476 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001477 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1478 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001479 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001480 }
1481
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001482 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001483 // We suppose the given va_list is already allocated.
1484 //
1485 // typedef struct {
1486 // char gpr; /* index into the array of 8 GPRs
1487 // * stored in the register save area
1488 // * gpr=0 corresponds to r3,
1489 // * gpr=1 to r4, etc.
1490 // */
1491 // char fpr; /* index into the array of 8 FPRs
1492 // * stored in the register save area
1493 // * fpr=0 corresponds to f1,
1494 // * fpr=1 to f2, etc.
1495 // */
1496 // char *overflow_arg_area;
1497 // /* location on stack that holds
1498 // * the next overflow argument
1499 // */
1500 // char *reg_save_area;
1501 // /* where r3:r10 and f1:f8 (if saved)
1502 // * are stored
1503 // */
1504 // } va_list[1];
1505
1506
Dan Gohman1e93df62010-04-17 14:41:14 +00001507 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1508 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001509
Nicolas Geoffray01119992007-04-03 13:59:52 +00001510
Owen Andersone50ed302009-08-10 22:56:29 +00001511 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001512
Dan Gohman1e93df62010-04-17 14:41:14 +00001513 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1514 PtrVT);
1515 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1516 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001517
Duncan Sands83ec4b62008-06-06 12:08:01 +00001518 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001519 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001520
Duncan Sands83ec4b62008-06-06 12:08:01 +00001521 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001522 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001523
1524 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001525 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001526
Dan Gohman69de1932008-02-06 22:27:42 +00001527 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001528
Nicolas Geoffray01119992007-04-03 13:59:52 +00001529 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001530 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001531 Op.getOperand(1),
1532 MachinePointerInfo(SV),
1533 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001534 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001535 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001536 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001537
Nicolas Geoffray01119992007-04-03 13:59:52 +00001538 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001539 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001540 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1541 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001542 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001543 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001544 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001545
Nicolas Geoffray01119992007-04-03 13:59:52 +00001546 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001547 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001548 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1549 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001550 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001551 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001552 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001553
1554 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001555 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1556 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001557 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001558
Chris Lattner1a635d62006-04-14 06:01:58 +00001559}
1560
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001561#include "PPCGenCallingConv.inc"
1562
Duncan Sands1e96bab2010-11-04 10:49:57 +00001563static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001564 CCValAssign::LocInfo &LocInfo,
1565 ISD::ArgFlagsTy &ArgFlags,
1566 CCState &State) {
1567 return true;
1568}
1569
Duncan Sands1e96bab2010-11-04 10:49:57 +00001570static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001571 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001572 CCValAssign::LocInfo &LocInfo,
1573 ISD::ArgFlagsTy &ArgFlags,
1574 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001575 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001576 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1577 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1578 };
1579 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001580
Tilmann Schellerffd02002009-07-03 06:45:56 +00001581 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1582
1583 // Skip one register if the first unallocated register has an even register
1584 // number and there are still argument registers available which have not been
1585 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1586 // need to skip a register if RegNum is odd.
1587 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1588 State.AllocateReg(ArgRegs[RegNum]);
1589 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001590
Tilmann Schellerffd02002009-07-03 06:45:56 +00001591 // Always return false here, as this function only makes sure that the first
1592 // unallocated register has an odd register number and does not actually
1593 // allocate a register for the current argument.
1594 return false;
1595}
1596
Duncan Sands1e96bab2010-11-04 10:49:57 +00001597static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001598 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001599 CCValAssign::LocInfo &LocInfo,
1600 ISD::ArgFlagsTy &ArgFlags,
1601 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001602 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001603 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1604 PPC::F8
1605 };
1606
1607 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001608
Tilmann Schellerffd02002009-07-03 06:45:56 +00001609 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1610
1611 // If there is only one Floating-point register left we need to put both f64
1612 // values of a split ppc_fp128 value on the stack.
1613 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1614 State.AllocateReg(ArgRegs[RegNum]);
1615 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001616
Tilmann Schellerffd02002009-07-03 06:45:56 +00001617 // Always return false here, as this function only makes sure that the two f64
1618 // values a ppc_fp128 value is split into are both passed in registers or both
1619 // passed on the stack and does not actually allocate a register for the
1620 // current argument.
1621 return false;
1622}
1623
Chris Lattner9f0bc652007-02-25 05:34:32 +00001624/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001625/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001626static const uint16_t *GetFPR() {
1627 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001628 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001629 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001630 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001631
Chris Lattner9f0bc652007-02-25 05:34:32 +00001632 return FPR;
1633}
1634
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001635/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1636/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001637static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001638 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001639 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001640 if (Flags.isByVal())
1641 ArgSize = Flags.getByValSize();
1642 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1643
1644 return ArgSize;
1645}
1646
Dan Gohman475871a2008-07-27 21:46:04 +00001647SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001648PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001649 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001650 const SmallVectorImpl<ISD::InputArg>
1651 &Ins,
1652 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001653 SmallVectorImpl<SDValue> &InVals)
1654 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001655 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001656 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1657 dl, DAG, InVals);
1658 } else {
1659 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1660 dl, DAG, InVals);
1661 }
1662}
1663
1664SDValue
1665PPCTargetLowering::LowerFormalArguments_SVR4(
1666 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001667 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001668 const SmallVectorImpl<ISD::InputArg>
1669 &Ins,
1670 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001671 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001672
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001673 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001674 // +-----------------------------------+
1675 // +--> | Back chain |
1676 // | +-----------------------------------+
1677 // | | Floating-point register save area |
1678 // | +-----------------------------------+
1679 // | | General register save area |
1680 // | +-----------------------------------+
1681 // | | CR save word |
1682 // | +-----------------------------------+
1683 // | | VRSAVE save word |
1684 // | +-----------------------------------+
1685 // | | Alignment padding |
1686 // | +-----------------------------------+
1687 // | | Vector register save area |
1688 // | +-----------------------------------+
1689 // | | Local variable space |
1690 // | +-----------------------------------+
1691 // | | Parameter list area |
1692 // | +-----------------------------------+
1693 // | | LR save word |
1694 // | +-----------------------------------+
1695 // SP--> +--- | Back chain |
1696 // +-----------------------------------+
1697 //
1698 // Specifications:
1699 // System V Application Binary Interface PowerPC Processor Supplement
1700 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001701
Tilmann Schellerffd02002009-07-03 06:45:56 +00001702 MachineFunction &MF = DAG.getMachineFunction();
1703 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001704 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001705
Owen Andersone50ed302009-08-10 22:56:29 +00001706 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001707 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001708 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1709 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001710 unsigned PtrByteSize = 4;
1711
1712 // Assign locations to all of the incoming arguments.
1713 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001714 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1715 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001716
1717 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001718 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001719
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001721
Tilmann Schellerffd02002009-07-03 06:45:56 +00001722 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1723 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001724
Tilmann Schellerffd02002009-07-03 06:45:56 +00001725 // Arguments stored in registers.
1726 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001727 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001728 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001729
Owen Anderson825b72b2009-08-11 20:47:22 +00001730 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001731 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001732 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001733 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001734 RC = PPC::GPRCRegisterClass;
1735 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001736 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001737 RC = PPC::F4RCRegisterClass;
1738 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001739 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001740 RC = PPC::F8RCRegisterClass;
1741 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001742 case MVT::v16i8:
1743 case MVT::v8i16:
1744 case MVT::v4i32:
1745 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001746 RC = PPC::VRRCRegisterClass;
1747 break;
1748 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001749
Tilmann Schellerffd02002009-07-03 06:45:56 +00001750 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001751 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001752 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001753
Dan Gohman98ca4f22009-08-05 01:29:28 +00001754 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001755 } else {
1756 // Argument stored in memory.
1757 assert(VA.isMemLoc());
1758
1759 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1760 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001761 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001762
1763 // Create load nodes to retrieve arguments from the stack.
1764 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001765 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1766 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001767 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001768 }
1769 }
1770
1771 // Assign locations to all of the incoming aggregate by value arguments.
1772 // Aggregates passed by value are stored in the local variable space of the
1773 // caller's stack frame, right above the parameter list area.
1774 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001775 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1776 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001777
1778 // Reserve stack space for the allocations in CCInfo.
1779 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1780
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001782
1783 // Area that is at least reserved in the caller of this function.
1784 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001785
Tilmann Schellerffd02002009-07-03 06:45:56 +00001786 // Set the size that is at least reserved in caller of this function. Tail
1787 // call optimized function's reserved stack space needs to be aligned so that
1788 // taking the difference between two stack areas will result in an aligned
1789 // stack.
1790 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1791
1792 MinReservedArea =
1793 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001794 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001795
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001796 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001797 getStackAlignment();
1798 unsigned AlignMask = TargetAlign-1;
1799 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001800
Tilmann Schellerffd02002009-07-03 06:45:56 +00001801 FI->setMinReservedArea(MinReservedArea);
1802
1803 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001804
Tilmann Schellerffd02002009-07-03 06:45:56 +00001805 // If the function takes variable number of arguments, make a frame index for
1806 // the start of the first vararg value... for expansion of llvm.va_start.
1807 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001808 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001809 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1810 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1811 };
1812 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1813
Craig Topperc5eaae42012-03-11 07:57:25 +00001814 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001815 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1816 PPC::F8
1817 };
1818 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1819
Dan Gohman1e93df62010-04-17 14:41:14 +00001820 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1821 NumGPArgRegs));
1822 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1823 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001824
1825 // Make room for NumGPArgRegs and NumFPArgRegs.
1826 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001827 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001828
Dan Gohman1e93df62010-04-17 14:41:14 +00001829 FuncInfo->setVarArgsStackOffset(
1830 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001831 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001832
Dan Gohman1e93df62010-04-17 14:41:14 +00001833 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1834 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001835
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001836 // The fixed integer arguments of a variadic function are stored to the
1837 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1838 // the result of va_next.
1839 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1840 // Get an existing live-in vreg, or add a new one.
1841 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1842 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001843 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001844
Dan Gohman98ca4f22009-08-05 01:29:28 +00001845 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001846 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1847 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001848 MemOps.push_back(Store);
1849 // Increment the address by four for the next argument to store
1850 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1851 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1852 }
1853
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001854 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1855 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001856 // The double arguments are stored to the VarArgsFrameIndex
1857 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001858 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1859 // Get an existing live-in vreg, or add a new one.
1860 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1861 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001862 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001863
Owen Anderson825b72b2009-08-11 20:47:22 +00001864 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001865 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1866 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001867 MemOps.push_back(Store);
1868 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001869 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001870 PtrVT);
1871 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1872 }
1873 }
1874
1875 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001876 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001877 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001878
Dan Gohman98ca4f22009-08-05 01:29:28 +00001879 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001880}
1881
1882SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001883PPCTargetLowering::LowerFormalArguments_Darwin(
1884 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001885 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001886 const SmallVectorImpl<ISD::InputArg>
1887 &Ins,
1888 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001889 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001890 // TODO: add description of PPC stack frame format, or at least some docs.
1891 //
1892 MachineFunction &MF = DAG.getMachineFunction();
1893 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001894 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001895
Owen Andersone50ed302009-08-10 22:56:29 +00001896 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001897 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001898 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001899 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1900 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001901 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001902
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001903 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001904 // Area that is at least reserved in caller of this function.
1905 unsigned MinReservedArea = ArgOffset;
1906
Craig Topperb78ca422012-03-11 07:16:55 +00001907 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001908 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1909 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1910 };
Craig Topperb78ca422012-03-11 07:16:55 +00001911 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001912 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1913 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1914 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001915
Craig Topperb78ca422012-03-11 07:16:55 +00001916 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001917
Craig Topperb78ca422012-03-11 07:16:55 +00001918 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001919 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1920 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1921 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001922
Owen Anderson718cb662007-09-07 04:06:50 +00001923 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001924 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001925 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001926
1927 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001928
Craig Topperb78ca422012-03-11 07:16:55 +00001929 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001930
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001931 // In 32-bit non-varargs functions, the stack space for vectors is after the
1932 // stack space for non-vectors. We do not use this space unless we have
1933 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001934 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001935 // that out...for the pathological case, compute VecArgOffset as the
1936 // start of the vector parameter area. Computing VecArgOffset is the
1937 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001938 unsigned VecArgOffset = ArgOffset;
1939 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001940 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001941 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001942 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001943 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001944
Duncan Sands276dcbd2008-03-21 09:14:45 +00001945 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001946 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00001947 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001948 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001949 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1950 VecArgOffset += ArgSize;
1951 continue;
1952 }
1953
Owen Anderson825b72b2009-08-11 20:47:22 +00001954 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001955 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 case MVT::i32:
1957 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001958 VecArgOffset += isPPC64 ? 8 : 4;
1959 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 case MVT::i64: // PPC64
1961 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001962 VecArgOffset += 8;
1963 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001964 case MVT::v4f32:
1965 case MVT::v4i32:
1966 case MVT::v8i16:
1967 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001968 // Nothing to do, we're only looking at Nonvector args here.
1969 break;
1970 }
1971 }
1972 }
1973 // We've found where the vector parameter area in memory is. Skip the
1974 // first 12 parameters; these don't use that memory.
1975 VecArgOffset = ((VecArgOffset+15)/16)*16;
1976 VecArgOffset += 12*16;
1977
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001978 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001979 // entry to a function on PPC, the arguments start after the linkage area,
1980 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001981
Dan Gohman475871a2008-07-27 21:46:04 +00001982 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001983 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001984 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001985 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001986 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001987 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001988 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001989 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001990 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001991
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001992 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001993
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001994 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1996 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001997 if (isVarArg || isPPC64) {
1998 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001999 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002000 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002001 PtrByteSize);
2002 } else nAltivecParamsAtEnd++;
2003 } else
2004 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002005 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002006 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002007 PtrByteSize);
2008
Dale Johannesen8419dd62008-03-07 20:27:40 +00002009 // FIXME the codegen can be much improved in some cases.
2010 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002011 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002012 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002013 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002014 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002015 // Objects of size 1 and 2 are right justified, everything else is
2016 // left justified. This means the memory address is adjusted forwards.
2017 if (ObjSize==1 || ObjSize==2) {
2018 CurArgOffset = CurArgOffset + (4 - ObjSize);
2019 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002020 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002021 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002022 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002023 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002024 if (ObjSize==1 || ObjSize==2) {
2025 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002026 unsigned VReg;
2027 if (isPPC64)
2028 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2029 else
2030 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002032 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002033 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002034 ObjSize==1 ? MVT::i8 : MVT::i16,
2035 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002036 MemOps.push_back(Store);
2037 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002038 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002039
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002040 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002041
Dale Johannesen7f96f392008-03-08 01:41:42 +00002042 continue;
2043 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002044 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2045 // Store whatever pieces of the object are in registers
2046 // to memory. ArgVal will be address of the beginning of
2047 // the object.
2048 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002049 unsigned VReg;
2050 if (isPPC64)
2051 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2052 else
2053 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002054 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002055 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002056 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002057 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2058 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002059 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002060 MemOps.push_back(Store);
2061 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002062 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002063 } else {
2064 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2065 break;
2066 }
2067 }
2068 continue;
2069 }
2070
Owen Anderson825b72b2009-08-11 20:47:22 +00002071 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002072 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002073 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002074 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002075 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002076 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002077 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002078 ++GPR_idx;
2079 } else {
2080 needsLoad = true;
2081 ArgSize = PtrByteSize;
2082 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002083 // All int arguments reserve stack space in the Darwin ABI.
2084 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002085 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002086 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002087 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002088 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002089 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002090 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002092
Owen Anderson825b72b2009-08-11 20:47:22 +00002093 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002094 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002095 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002096 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002097 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002098 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002099 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002101 DAG.getValueType(ObjectVT));
2102
Owen Anderson825b72b2009-08-11 20:47:22 +00002103 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002104 }
2105
Chris Lattnerc91a4752006-06-26 22:48:35 +00002106 ++GPR_idx;
2107 } else {
2108 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002109 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002110 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002111 // All int arguments reserve stack space in the Darwin ABI.
2112 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002113 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002114
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 case MVT::f32:
2116 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002117 // Every 4 bytes of argument space consumes one of the GPRs available for
2118 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002119 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002120 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002121 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002122 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002123 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002124 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002125 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002126
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002128 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002129 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002130 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002131
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002133 ++FPR_idx;
2134 } else {
2135 needsLoad = true;
2136 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002137
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002138 // All FP arguments reserve stack space in the Darwin ABI.
2139 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002140 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002141 case MVT::v4f32:
2142 case MVT::v4i32:
2143 case MVT::v8i16:
2144 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002145 // Note that vector arguments in registers don't reserve stack space,
2146 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002147 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002148 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002149 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002150 if (isVarArg) {
2151 while ((ArgOffset % 16) != 0) {
2152 ArgOffset += PtrByteSize;
2153 if (GPR_idx != Num_GPR_Regs)
2154 GPR_idx++;
2155 }
2156 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002157 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002158 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002159 ++VR_idx;
2160 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002161 if (!isVarArg && !isPPC64) {
2162 // Vectors go after all the nonvectors.
2163 CurArgOffset = VecArgOffset;
2164 VecArgOffset += 16;
2165 } else {
2166 // Vectors are aligned.
2167 ArgOffset = ((ArgOffset+15)/16)*16;
2168 CurArgOffset = ArgOffset;
2169 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002170 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002171 needsLoad = true;
2172 }
2173 break;
2174 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002175
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002176 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002177 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002178 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002179 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002180 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002181 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002182 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002183 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002184 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002185 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002186
Dan Gohman98ca4f22009-08-05 01:29:28 +00002187 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002188 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002189
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002190 // Set the size that is at least reserved in caller of this function. Tail
2191 // call optimized function's reserved stack space needs to be aligned so that
2192 // taking the difference between two stack areas will result in an aligned
2193 // stack.
2194 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2195 // Add the Altivec parameters at the end, if needed.
2196 if (nAltivecParamsAtEnd) {
2197 MinReservedArea = ((MinReservedArea+15)/16)*16;
2198 MinReservedArea += 16*nAltivecParamsAtEnd;
2199 }
2200 MinReservedArea =
2201 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002202 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2203 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002204 getStackAlignment();
2205 unsigned AlignMask = TargetAlign-1;
2206 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2207 FI->setMinReservedArea(MinReservedArea);
2208
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002209 // If the function takes variable number of arguments, make a frame index for
2210 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002211 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002212 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002213
Dan Gohman1e93df62010-04-17 14:41:14 +00002214 FuncInfo->setVarArgsFrameIndex(
2215 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002216 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002217 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002218
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002219 // If this function is vararg, store any remaining integer argument regs
2220 // to their spots on the stack so that they may be loaded by deferencing the
2221 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002222 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002223 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002224
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002225 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002226 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002227 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002228 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002229
Dan Gohman98ca4f22009-08-05 01:29:28 +00002230 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002231 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2232 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002233 MemOps.push_back(Store);
2234 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002235 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002236 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002237 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002238 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002239
Dale Johannesen8419dd62008-03-07 20:27:40 +00002240 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002241 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002242 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002243
Dan Gohman98ca4f22009-08-05 01:29:28 +00002244 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002245}
2246
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002247/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002248/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002249static unsigned
2250CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2251 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002252 bool isVarArg,
2253 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002254 const SmallVectorImpl<ISD::OutputArg>
2255 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002256 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002257 unsigned &nAltivecParamsAtEnd) {
2258 // Count how many bytes are to be pushed on the stack, including the linkage
2259 // area, and parameter passing area. We start with 24/48 bytes, which is
2260 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002261 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002262 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002263 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2264
2265 // Add up all the space actually used.
2266 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2267 // they all go in registers, but we must reserve stack space for them for
2268 // possible use by the caller. In varargs or 64-bit calls, parameters are
2269 // assigned stack space in order, with padding so Altivec parameters are
2270 // 16-byte aligned.
2271 nAltivecParamsAtEnd = 0;
2272 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002273 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002274 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002275 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2277 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002278 if (!isVarArg && !isPPC64) {
2279 // Non-varargs Altivec parameters go after all the non-Altivec
2280 // parameters; handle those later so we know how much padding we need.
2281 nAltivecParamsAtEnd++;
2282 continue;
2283 }
2284 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2285 NumBytes = ((NumBytes+15)/16)*16;
2286 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002287 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002288 }
2289
2290 // Allow for Altivec parameters at the end, if needed.
2291 if (nAltivecParamsAtEnd) {
2292 NumBytes = ((NumBytes+15)/16)*16;
2293 NumBytes += 16*nAltivecParamsAtEnd;
2294 }
2295
2296 // The prolog code of the callee may store up to 8 GPR argument registers to
2297 // the stack, allowing va_start to index over them in memory if its varargs.
2298 // Because we cannot tell if this is needed on the caller side, we have to
2299 // conservatively assume that it is needed. As such, make sure we have at
2300 // least enough stack space for the caller to store the 8 GPRs.
2301 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002302 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002303
2304 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002305 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2306 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2307 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002308 unsigned AlignMask = TargetAlign-1;
2309 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2310 }
2311
2312 return NumBytes;
2313}
2314
2315/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002316/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002317static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002318 unsigned ParamSize) {
2319
Dale Johannesenb60d5192009-11-24 01:09:07 +00002320 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002321
2322 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2323 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2324 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2325 // Remember only if the new adjustement is bigger.
2326 if (SPDiff < FI->getTailCallSPDelta())
2327 FI->setTailCallSPDelta(SPDiff);
2328
2329 return SPDiff;
2330}
2331
Dan Gohman98ca4f22009-08-05 01:29:28 +00002332/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2333/// for tail call optimization. Targets which want to do tail call
2334/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002335bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002336PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002337 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002338 bool isVarArg,
2339 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002340 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002341 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002342 return false;
2343
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002344 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002345 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002346 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002347
Dan Gohman98ca4f22009-08-05 01:29:28 +00002348 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002349 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002350 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2351 // Functions containing by val parameters are not supported.
2352 for (unsigned i = 0; i != Ins.size(); i++) {
2353 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2354 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002355 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002356
2357 // Non PIC/GOT tail calls are supported.
2358 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2359 return true;
2360
2361 // At the moment we can only do local tail calls (in same module, hidden
2362 // or protected) if we are generating PIC.
2363 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2364 return G->getGlobal()->hasHiddenVisibility()
2365 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002366 }
2367
2368 return false;
2369}
2370
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002371/// isCallCompatibleAddress - Return the immediate to use if the specified
2372/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002373static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002374 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2375 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002376
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002377 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002378 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2379 (Addr << 6 >> 6) != Addr)
2380 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002381
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002382 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002383 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002384}
2385
Dan Gohman844731a2008-05-13 00:00:25 +00002386namespace {
2387
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002388struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002389 SDValue Arg;
2390 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002391 int FrameIdx;
2392
2393 TailCallArgumentInfo() : FrameIdx(0) {}
2394};
2395
Dan Gohman844731a2008-05-13 00:00:25 +00002396}
2397
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002398/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2399static void
2400StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002401 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002402 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002403 SmallVector<SDValue, 8> &MemOpChains,
2404 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002405 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002406 SDValue Arg = TailCallArgs[i].Arg;
2407 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002408 int FI = TailCallArgs[i].FrameIdx;
2409 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002410 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002411 MachinePointerInfo::getFixedStack(FI),
2412 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002413 }
2414}
2415
2416/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2417/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002418static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002419 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002420 SDValue Chain,
2421 SDValue OldRetAddr,
2422 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002423 int SPDiff,
2424 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002425 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002426 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002427 if (SPDiff) {
2428 // Calculate the new stack slot for the return address.
2429 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002430 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002431 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002432 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002433 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002434 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002435 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002436 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002437 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002438 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002439
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002440 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2441 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002442 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002443 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002444 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002445 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002446 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002447 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2448 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002449 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002450 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002451 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002452 }
2453 return Chain;
2454}
2455
2456/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2457/// the position of the argument.
2458static void
2459CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002460 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002461 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2462 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002463 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002464 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002465 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002466 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002467 TailCallArgumentInfo Info;
2468 Info.Arg = Arg;
2469 Info.FrameIdxOp = FIN;
2470 Info.FrameIdx = FI;
2471 TailCallArguments.push_back(Info);
2472}
2473
2474/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2475/// stack slot. Returns the chain as result and the loaded frame pointers in
2476/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002477SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002478 int SPDiff,
2479 SDValue Chain,
2480 SDValue &LROpOut,
2481 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002482 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002483 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002484 if (SPDiff) {
2485 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002486 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002487 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002488 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002489 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002490 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002491
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002492 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2493 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002494 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002495 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002496 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002497 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002498 Chain = SDValue(FPOpOut.getNode(), 1);
2499 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002500 }
2501 return Chain;
2502}
2503
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002504/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002505/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002506/// specified by the specific parameter attribute. The copy will be passed as
2507/// a byval function parameter.
2508/// Sometimes what we are copying is the end of a larger object, the part that
2509/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002510static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002511CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002512 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002513 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002514 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002515 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002516 false, false, MachinePointerInfo(0),
2517 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002518}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002519
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002520/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2521/// tail calls.
2522static void
Dan Gohman475871a2008-07-27 21:46:04 +00002523LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2524 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002525 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002526 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002527 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002528 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002529 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002530 if (!isTailCall) {
2531 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002532 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002533 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002534 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002535 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002536 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002537 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002538 DAG.getConstant(ArgOffset, PtrVT));
2539 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002540 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2541 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002542 // Calculate and remember argument location.
2543 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2544 TailCallArguments);
2545}
2546
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002547static
2548void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2549 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2550 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2551 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2552 MachineFunction &MF = DAG.getMachineFunction();
2553
2554 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2555 // might overwrite each other in case of tail call optimization.
2556 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002557 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002558 InFlag = SDValue();
2559 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2560 MemOpChains2, dl);
2561 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002562 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002563 &MemOpChains2[0], MemOpChains2.size());
2564
2565 // Store the return address to the appropriate stack slot.
2566 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2567 isPPC64, isDarwinABI, dl);
2568
2569 // Emit callseq_end just before tailcall node.
2570 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2571 DAG.getIntPtrConstant(0, true), InFlag);
2572 InFlag = Chain.getValue(1);
2573}
2574
2575static
2576unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2577 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2578 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002579 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002580 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002581
Chris Lattnerb9082582010-11-14 23:42:06 +00002582 bool isPPC64 = PPCSubTarget.isPPC64();
2583 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2584
Owen Andersone50ed302009-08-10 22:56:29 +00002585 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002586 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002587 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002588
2589 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2590
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002591 bool needIndirectCall = true;
2592 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002593 // If this is an absolute destination address, use the munged value.
2594 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002595 needIndirectCall = false;
2596 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002597
Chris Lattnerb9082582010-11-14 23:42:06 +00002598 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2599 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2600 // Use indirect calls for ALL functions calls in JIT mode, since the
2601 // far-call stubs may be outside relocation limits for a BL instruction.
2602 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2603 unsigned OpFlags = 0;
2604 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002605 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002606 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002607 (G->getGlobal()->isDeclaration() ||
2608 G->getGlobal()->isWeakForLinker())) {
2609 // PC-relative references to external symbols should go through $stub,
2610 // unless we're building with the leopard linker or later, which
2611 // automatically synthesizes these stubs.
2612 OpFlags = PPCII::MO_DARWIN_STUB;
2613 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002614
Chris Lattnerb9082582010-11-14 23:42:06 +00002615 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2616 // every direct call is) turn it into a TargetGlobalAddress /
2617 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002618 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002619 Callee.getValueType(),
2620 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002621 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002622 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002623 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002624
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002625 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002626 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002627
Chris Lattnerb9082582010-11-14 23:42:06 +00002628 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002629 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002630 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002631 // PC-relative references to external symbols should go through $stub,
2632 // unless we're building with the leopard linker or later, which
2633 // automatically synthesizes these stubs.
2634 OpFlags = PPCII::MO_DARWIN_STUB;
2635 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002636
Chris Lattnerb9082582010-11-14 23:42:06 +00002637 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2638 OpFlags);
2639 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002640 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002641
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002642 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002643 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2644 // to do the call, we can't use PPCISD::CALL.
2645 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002646
2647 if (isSVR4ABI && isPPC64) {
2648 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2649 // entry point, but to the function descriptor (the function entry point
2650 // address is part of the function descriptor though).
2651 // The function descriptor is a three doubleword structure with the
2652 // following fields: function entry point, TOC base address and
2653 // environment pointer.
2654 // Thus for a call through a function pointer, the following actions need
2655 // to be performed:
2656 // 1. Save the TOC of the caller in the TOC save area of its stack
2657 // frame (this is done in LowerCall_Darwin()).
2658 // 2. Load the address of the function entry point from the function
2659 // descriptor.
2660 // 3. Load the TOC of the callee from the function descriptor into r2.
2661 // 4. Load the environment pointer from the function descriptor into
2662 // r11.
2663 // 5. Branch to the function entry point address.
2664 // 6. On return of the callee, the TOC of the caller needs to be
2665 // restored (this is done in FinishCall()).
2666 //
2667 // All those operations are flagged together to ensure that no other
2668 // operations can be scheduled in between. E.g. without flagging the
2669 // operations together, a TOC access in the caller could be scheduled
2670 // between the load of the callee TOC and the branch to the callee, which
2671 // results in the TOC access going through the TOC of the callee instead
2672 // of going through the TOC of the caller, which leads to incorrect code.
2673
2674 // Load the address of the function entry point from the function
2675 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002676 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002677 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2678 InFlag.getNode() ? 3 : 2);
2679 Chain = LoadFuncPtr.getValue(1);
2680 InFlag = LoadFuncPtr.getValue(2);
2681
2682 // Load environment pointer into r11.
2683 // Offset of the environment pointer within the function descriptor.
2684 SDValue PtrOff = DAG.getIntPtrConstant(16);
2685
2686 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2687 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2688 InFlag);
2689 Chain = LoadEnvPtr.getValue(1);
2690 InFlag = LoadEnvPtr.getValue(2);
2691
2692 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2693 InFlag);
2694 Chain = EnvVal.getValue(0);
2695 InFlag = EnvVal.getValue(1);
2696
2697 // Load TOC of the callee into r2. We are using a target-specific load
2698 // with r2 hard coded, because the result of a target-independent load
2699 // would never go directly into r2, since r2 is a reserved register (which
2700 // prevents the register allocator from allocating it), resulting in an
2701 // additional register being allocated and an unnecessary move instruction
2702 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002703 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002704 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2705 Callee, InFlag);
2706 Chain = LoadTOCPtr.getValue(0);
2707 InFlag = LoadTOCPtr.getValue(1);
2708
2709 MTCTROps[0] = Chain;
2710 MTCTROps[1] = LoadFuncPtr;
2711 MTCTROps[2] = InFlag;
2712 }
2713
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002714 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2715 2 + (InFlag.getNode() != 0));
2716 InFlag = Chain.getValue(1);
2717
2718 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002719 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002720 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002721 Ops.push_back(Chain);
2722 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2723 Callee.setNode(0);
2724 // Add CTR register as callee so a bctr can be emitted later.
2725 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002726 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002727 }
2728
2729 // If this is a direct call, pass the chain and the callee.
2730 if (Callee.getNode()) {
2731 Ops.push_back(Chain);
2732 Ops.push_back(Callee);
2733 }
2734 // If this is a tail call add stack pointer delta.
2735 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002736 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002737
2738 // Add argument registers to the end of the list so that they are known live
2739 // into the call.
2740 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2741 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2742 RegsToPass[i].second.getValueType()));
2743
2744 return CallOpc;
2745}
2746
Dan Gohman98ca4f22009-08-05 01:29:28 +00002747SDValue
2748PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002749 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002750 const SmallVectorImpl<ISD::InputArg> &Ins,
2751 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002752 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002753
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002754 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002755 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2756 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002757 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002758
2759 // Copy all of the result registers out of their specified physreg.
2760 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2761 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002762 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002763 assert(VA.isRegLoc() && "Can only return in registers!");
2764 Chain = DAG.getCopyFromReg(Chain, dl,
2765 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002766 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002767 InFlag = Chain.getValue(2);
2768 }
2769
Dan Gohman98ca4f22009-08-05 01:29:28 +00002770 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002771}
2772
Dan Gohman98ca4f22009-08-05 01:29:28 +00002773SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002774PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2775 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002776 SelectionDAG &DAG,
2777 SmallVector<std::pair<unsigned, SDValue>, 8>
2778 &RegsToPass,
2779 SDValue InFlag, SDValue Chain,
2780 SDValue &Callee,
2781 int SPDiff, unsigned NumBytes,
2782 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002783 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002784 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002785 SmallVector<SDValue, 8> Ops;
2786 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2787 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002788 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002789
2790 // When performing tail call optimization the callee pops its arguments off
2791 // the stack. Account for this here so these bytes can be pushed back on in
2792 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2793 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002794 (CallConv == CallingConv::Fast &&
2795 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002796
Roman Divackye46137f2012-03-06 16:41:49 +00002797 // Add a register mask operand representing the call-preserved registers.
2798 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2799 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2800 assert(Mask && "Missing call preserved mask for calling convention");
2801 Ops.push_back(DAG.getRegisterMask(Mask));
2802
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002803 if (InFlag.getNode())
2804 Ops.push_back(InFlag);
2805
2806 // Emit tail call.
2807 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002808 // If this is the first return lowered for this function, add the regs
2809 // to the liveout set for the function.
2810 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2811 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002812 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2813 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002814 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2815 for (unsigned i = 0; i != RVLocs.size(); ++i)
2816 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2817 }
2818
2819 assert(((Callee.getOpcode() == ISD::Register &&
2820 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2821 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2822 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2823 isa<ConstantSDNode>(Callee)) &&
2824 "Expecting an global address, external symbol, absolute value or register");
2825
Owen Anderson825b72b2009-08-11 20:47:22 +00002826 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002827 }
2828
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002829 // Add a NOP immediately after the branch instruction when using the 64-bit
2830 // SVR4 ABI. At link time, if caller and callee are in a different module and
2831 // thus have a different TOC, the call will be replaced with a call to a stub
2832 // function which saves the current TOC, loads the TOC of the callee and
2833 // branches to the callee. The NOP will be replaced with a load instruction
2834 // which restores the TOC of the caller from the TOC save slot of the current
2835 // stack frame. If caller and callee belong to the same module (and have the
2836 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002837
2838 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002839 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002840 if (CallOpc == PPCISD::BCTRL_SVR4) {
2841 // This is a call through a function pointer.
2842 // Restore the caller TOC from the save area into R2.
2843 // See PrepareCall() for more information about calls through function
2844 // pointers in the 64-bit SVR4 ABI.
2845 // We are using a target-specific load with r2 hard coded, because the
2846 // result of a target-independent load would never go directly into r2,
2847 // since r2 is a reserved register (which prevents the register allocator
2848 // from allocating it), resulting in an additional register being
2849 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002850 needsTOCRestore = true;
2851 } else if (CallOpc == PPCISD::CALL_SVR4) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002852 // Otherwise insert NOP.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002853 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002854 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002855 }
2856
Hal Finkel5b00cea2012-03-31 14:45:15 +00002857 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2858 InFlag = Chain.getValue(1);
2859
2860 if (needsTOCRestore) {
2861 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
2862 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2863 InFlag = Chain.getValue(1);
2864 }
2865
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002866 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2867 DAG.getIntPtrConstant(BytesCalleePops, true),
2868 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002869 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002870 InFlag = Chain.getValue(1);
2871
Dan Gohman98ca4f22009-08-05 01:29:28 +00002872 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2873 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002874}
2875
Dan Gohman98ca4f22009-08-05 01:29:28 +00002876SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002877PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002878 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002879 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002880 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002881 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002882 const SmallVectorImpl<ISD::InputArg> &Ins,
2883 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002884 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002885 if (isTailCall)
2886 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2887 Ins, DAG);
2888
Chris Lattnerb9082582010-11-14 23:42:06 +00002889 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002890 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002891 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002892 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002893
2894 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2895 isTailCall, Outs, OutVals, Ins,
2896 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002897}
2898
2899SDValue
2900PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002901 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002902 bool isTailCall,
2903 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002904 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002905 const SmallVectorImpl<ISD::InputArg> &Ins,
2906 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002907 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002908 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002909 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002910
Dan Gohman98ca4f22009-08-05 01:29:28 +00002911 assert((CallConv == CallingConv::C ||
2912 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002913
Tilmann Schellerffd02002009-07-03 06:45:56 +00002914 unsigned PtrByteSize = 4;
2915
2916 MachineFunction &MF = DAG.getMachineFunction();
2917
2918 // Mark this function as potentially containing a function that contains a
2919 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2920 // and restoring the callers stack pointer in this functions epilog. This is
2921 // done because by tail calling the called function might overwrite the value
2922 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002923 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2924 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002925 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002926
Tilmann Schellerffd02002009-07-03 06:45:56 +00002927 // Count how many bytes are to be pushed on the stack, including the linkage
2928 // area, parameter list area and the part of the local variable space which
2929 // contains copies of aggregates which are passed by value.
2930
2931 // Assign locations to all of the outgoing arguments.
2932 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002933 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2934 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002935
2936 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002937 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002938
2939 if (isVarArg) {
2940 // Handle fixed and variable vector arguments differently.
2941 // Fixed vector arguments go into registers as long as registers are
2942 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002943 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002944
Tilmann Schellerffd02002009-07-03 06:45:56 +00002945 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002946 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002947 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002948 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002949
Dan Gohman98ca4f22009-08-05 01:29:28 +00002950 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002951 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2952 CCInfo);
2953 } else {
2954 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2955 ArgFlags, CCInfo);
2956 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002957
Tilmann Schellerffd02002009-07-03 06:45:56 +00002958 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002959#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002960 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002961 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002962#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002963 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002964 }
2965 }
2966 } else {
2967 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002968 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002969 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002970
Tilmann Schellerffd02002009-07-03 06:45:56 +00002971 // Assign locations to all of the outgoing aggregate by value arguments.
2972 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002973 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2974 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002975
2976 // Reserve stack space for the allocations in CCInfo.
2977 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2978
Dan Gohman98ca4f22009-08-05 01:29:28 +00002979 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002980
2981 // Size of the linkage area, parameter list area and the part of the local
2982 // space variable where copies of aggregates which are passed by value are
2983 // stored.
2984 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002985
Tilmann Schellerffd02002009-07-03 06:45:56 +00002986 // Calculate by how many bytes the stack has to be adjusted in case of tail
2987 // call optimization.
2988 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2989
2990 // Adjust the stack pointer for the new arguments...
2991 // These operations are automatically eliminated by the prolog/epilog pass
2992 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2993 SDValue CallSeqStart = Chain;
2994
2995 // Load the return address and frame pointer so it can be moved somewhere else
2996 // later.
2997 SDValue LROp, FPOp;
2998 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2999 dl);
3000
3001 // Set up a copy of the stack pointer for use loading and storing any
3002 // arguments that may not fit in the registers available for argument
3003 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003004 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003005
Tilmann Schellerffd02002009-07-03 06:45:56 +00003006 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3007 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3008 SmallVector<SDValue, 8> MemOpChains;
3009
Roman Divacky0aaa9192011-08-30 17:04:16 +00003010 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003011 // Walk the register/memloc assignments, inserting copies/loads.
3012 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3013 i != e;
3014 ++i) {
3015 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003016 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003017 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003018
Tilmann Schellerffd02002009-07-03 06:45:56 +00003019 if (Flags.isByVal()) {
3020 // Argument is an aggregate which is passed by value, thus we need to
3021 // create a copy of it in the local variable space of the current stack
3022 // frame (which is the stack frame of the caller) and pass the address of
3023 // this copy to the callee.
3024 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3025 CCValAssign &ByValVA = ByValArgLocs[j++];
3026 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003027
Tilmann Schellerffd02002009-07-03 06:45:56 +00003028 // Memory reserved in the local variable space of the callers stack frame.
3029 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003030
Tilmann Schellerffd02002009-07-03 06:45:56 +00003031 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3032 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003033
Tilmann Schellerffd02002009-07-03 06:45:56 +00003034 // Create a copy of the argument in the local area of the current
3035 // stack frame.
3036 SDValue MemcpyCall =
3037 CreateCopyOfByValArgument(Arg, PtrOff,
3038 CallSeqStart.getNode()->getOperand(0),
3039 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003040
Tilmann Schellerffd02002009-07-03 06:45:56 +00003041 // This must go outside the CALLSEQ_START..END.
3042 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3043 CallSeqStart.getNode()->getOperand(1));
3044 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3045 NewCallSeqStart.getNode());
3046 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003047
Tilmann Schellerffd02002009-07-03 06:45:56 +00003048 // Pass the address of the aggregate copy on the stack either in a
3049 // physical register or in the parameter list area of the current stack
3050 // frame to the callee.
3051 Arg = PtrOff;
3052 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003053
Tilmann Schellerffd02002009-07-03 06:45:56 +00003054 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003055 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003056 // Put argument in a physical register.
3057 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3058 } else {
3059 // Put argument in the parameter list area of the current stack frame.
3060 assert(VA.isMemLoc());
3061 unsigned LocMemOffset = VA.getLocMemOffset();
3062
3063 if (!isTailCall) {
3064 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3065 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3066
3067 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003068 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003069 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003070 } else {
3071 // Calculate and remember argument location.
3072 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3073 TailCallArguments);
3074 }
3075 }
3076 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003077
Tilmann Schellerffd02002009-07-03 06:45:56 +00003078 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003079 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003080 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003081
Roman Divacky0aaa9192011-08-30 17:04:16 +00003082 // Set CR6 to true if this is a vararg call with floating args passed in
3083 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003084 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003085 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3086 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003087 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3088 }
3089
Tilmann Schellerffd02002009-07-03 06:45:56 +00003090 // Build a sequence of copy-to-reg nodes chained together with token chain
3091 // and flag operands which copy the outgoing args into the appropriate regs.
3092 SDValue InFlag;
3093 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3094 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3095 RegsToPass[i].second, InFlag);
3096 InFlag = Chain.getValue(1);
3097 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003098
Chris Lattnerb9082582010-11-14 23:42:06 +00003099 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003100 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3101 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003102
Dan Gohman98ca4f22009-08-05 01:29:28 +00003103 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3104 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3105 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003106}
3107
Dan Gohman98ca4f22009-08-05 01:29:28 +00003108SDValue
3109PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003110 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003111 bool isTailCall,
3112 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003113 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003114 const SmallVectorImpl<ISD::InputArg> &Ins,
3115 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003116 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003117
3118 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003119
Owen Andersone50ed302009-08-10 22:56:29 +00003120 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003121 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003122 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003123
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003124 MachineFunction &MF = DAG.getMachineFunction();
3125
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003126 // Mark this function as potentially containing a function that contains a
3127 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3128 // and restoring the callers stack pointer in this functions epilog. This is
3129 // done because by tail calling the called function might overwrite the value
3130 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003131 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3132 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003133 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3134
3135 unsigned nAltivecParamsAtEnd = 0;
3136
Chris Lattnerabde4602006-05-16 22:56:08 +00003137 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003138 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003139 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003140 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003141 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003142 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003143 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003144
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003145 // Calculate by how many bytes the stack has to be adjusted in case of tail
3146 // call optimization.
3147 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003148
Dan Gohman98ca4f22009-08-05 01:29:28 +00003149 // To protect arguments on the stack from being clobbered in a tail call,
3150 // force all the loads to happen before doing any other lowering.
3151 if (isTailCall)
3152 Chain = DAG.getStackArgumentTokenFactor(Chain);
3153
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003154 // Adjust the stack pointer for the new arguments...
3155 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003156 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003157 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003158
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003159 // Load the return address and frame pointer so it can be move somewhere else
3160 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003161 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003162 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3163 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003164
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003165 // Set up a copy of the stack pointer for use loading and storing any
3166 // arguments that may not fit in the registers available for argument
3167 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003168 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003169 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003170 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003171 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003172 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003173
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003174 // Figure out which arguments are going to go in registers, and which in
3175 // memory. Also, if this is a vararg function, floating point operations
3176 // must be stored to our stack, and loaded into integer regs as well, if
3177 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003178 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003179 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003180
Craig Topperb78ca422012-03-11 07:16:55 +00003181 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003182 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3183 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3184 };
Craig Topperb78ca422012-03-11 07:16:55 +00003185 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003186 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3187 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3188 };
Craig Topperb78ca422012-03-11 07:16:55 +00003189 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003190
Craig Topperb78ca422012-03-11 07:16:55 +00003191 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003192 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3193 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3194 };
Owen Anderson718cb662007-09-07 04:06:50 +00003195 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003196 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003197 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003198
Craig Topperb78ca422012-03-11 07:16:55 +00003199 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003200
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003201 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003202 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3203
Dan Gohman475871a2008-07-27 21:46:04 +00003204 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003205 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003206 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003207 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003208
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003209 // PtrOff will be used to store the current argument to the stack if a
3210 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003211 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003212
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003213 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003214
Dale Johannesen39355f92009-02-04 02:34:38 +00003215 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003216
3217 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003219 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3220 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003221 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003222 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003223
Dale Johannesen8419dd62008-03-07 20:27:40 +00003224 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003225 if (Flags.isByVal()) {
3226 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003227 if (Size==1 || Size==2) {
3228 // Very small objects are passed right-justified.
3229 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003231 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003232 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003233 MachinePointerInfo(), VT,
3234 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003235 MemOpChains.push_back(Load.getValue(1));
3236 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003237
3238 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003239 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003240 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003241 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003242 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003243 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003244 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003245 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003246 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003247 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003248 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3249 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003250 Chain = CallSeqStart = NewCallSeqStart;
3251 ArgOffset += PtrByteSize;
3252 }
3253 continue;
3254 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003255 // Copy entire object into memory. There are cases where gcc-generated
3256 // code assumes it is there, even if it could be put entirely into
3257 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003258 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003259 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003260 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003261 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003262 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003263 CallSeqStart.getNode()->getOperand(1));
3264 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003265 Chain = CallSeqStart = NewCallSeqStart;
3266 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003267 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003268 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003269 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003270 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003271 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3272 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003273 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003274 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003275 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003276 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003277 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003278 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003279 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003280 }
3281 }
3282 continue;
3283 }
3284
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003286 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003287 case MVT::i32:
3288 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003289 if (GPR_idx != NumGPRs) {
3290 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003291 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003292 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3293 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003294 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003295 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003296 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003297 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003298 case MVT::f32:
3299 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003300 if (FPR_idx != NumFPRs) {
3301 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3302
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003303 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003304 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3305 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003306 MemOpChains.push_back(Store);
3307
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003308 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003309 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003310 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003311 MachinePointerInfo(), false, false,
3312 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003313 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003314 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003315 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003316 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003317 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003318 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003319 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3320 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003321 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003322 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003323 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003324 }
3325 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003326 // If we have any FPRs remaining, we may also have GPRs remaining.
3327 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3328 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003329 if (GPR_idx != NumGPRs)
3330 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003331 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003332 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3333 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003334 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003335 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003336 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3337 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003338 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003339 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003340 if (isPPC64)
3341 ArgOffset += 8;
3342 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003343 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003344 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003345 case MVT::v4f32:
3346 case MVT::v4i32:
3347 case MVT::v8i16:
3348 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003349 if (isVarArg) {
3350 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003351 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003352 // V registers; in fact gcc does this only for arguments that are
3353 // prototyped, not for those that match the ... We do it for all
3354 // arguments, seems to work.
3355 while (ArgOffset % 16 !=0) {
3356 ArgOffset += PtrByteSize;
3357 if (GPR_idx != NumGPRs)
3358 GPR_idx++;
3359 }
3360 // We could elide this store in the case where the object fits
3361 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003362 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003363 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003364 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3365 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003366 MemOpChains.push_back(Store);
3367 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003368 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003369 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003370 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003371 MemOpChains.push_back(Load.getValue(1));
3372 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3373 }
3374 ArgOffset += 16;
3375 for (unsigned i=0; i<16; i+=PtrByteSize) {
3376 if (GPR_idx == NumGPRs)
3377 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003378 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003379 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003380 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003381 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003382 MemOpChains.push_back(Load.getValue(1));
3383 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3384 }
3385 break;
3386 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003387
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003388 // Non-varargs Altivec params generally go in registers, but have
3389 // stack space allocated at the end.
3390 if (VR_idx != NumVRs) {
3391 // Doesn't have GPR space allocated.
3392 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3393 } else if (nAltivecParamsAtEnd==0) {
3394 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003395 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3396 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003397 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003398 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003399 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003400 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003401 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003402 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003403 // If all Altivec parameters fit in registers, as they usually do,
3404 // they get stack space following the non-Altivec parameters. We
3405 // don't track this here because nobody below needs it.
3406 // If there are more Altivec parameters than fit in registers emit
3407 // the stores here.
3408 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3409 unsigned j = 0;
3410 // Offset is aligned; skip 1st 12 params which go in V registers.
3411 ArgOffset = ((ArgOffset+15)/16)*16;
3412 ArgOffset += 12*16;
3413 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003414 SDValue Arg = OutVals[i];
3415 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003416 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3417 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003418 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003419 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003420 // We are emitting Altivec params in order.
3421 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3422 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003423 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003424 ArgOffset += 16;
3425 }
3426 }
3427 }
3428 }
3429
Chris Lattner9a2a4972006-05-17 06:01:33 +00003430 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003431 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003432 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003433
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003434 // Check if this is an indirect call (MTCTR/BCTRL).
3435 // See PrepareCall() for more information about calls through function
3436 // pointers in the 64-bit SVR4 ABI.
3437 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3438 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3439 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3440 !isBLACompatibleAddress(Callee, DAG)) {
3441 // Load r2 into a virtual register and store it to the TOC save area.
3442 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3443 // TOC save area offset.
3444 SDValue PtrOff = DAG.getIntPtrConstant(40);
3445 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003446 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003447 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003448 }
3449
Dale Johannesenf7b73042010-03-09 20:15:42 +00003450 // On Darwin, R12 must contain the address of an indirect callee. This does
3451 // not mean the MTCTR instruction must use R12; it's easier to model this as
3452 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003453 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003454 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3455 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3456 !isBLACompatibleAddress(Callee, DAG))
3457 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3458 PPC::R12), Callee));
3459
Chris Lattner9a2a4972006-05-17 06:01:33 +00003460 // Build a sequence of copy-to-reg nodes chained together with token chain
3461 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003462 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003463 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003464 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003465 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003466 InFlag = Chain.getValue(1);
3467 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003468
Chris Lattnerb9082582010-11-14 23:42:06 +00003469 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003470 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3471 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003472
Dan Gohman98ca4f22009-08-05 01:29:28 +00003473 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3474 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3475 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003476}
3477
Hal Finkeld712f932011-10-14 19:51:36 +00003478bool
3479PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3480 MachineFunction &MF, bool isVarArg,
3481 const SmallVectorImpl<ISD::OutputArg> &Outs,
3482 LLVMContext &Context) const {
3483 SmallVector<CCValAssign, 16> RVLocs;
3484 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3485 RVLocs, Context);
3486 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3487}
3488
Dan Gohman98ca4f22009-08-05 01:29:28 +00003489SDValue
3490PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003491 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003492 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003493 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003494 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003495
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003496 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003497 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3498 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003499 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003500
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003501 // If this is the first return lowered for this function, add the regs to the
3502 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003503 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003504 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003505 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003506 }
3507
Dan Gohman475871a2008-07-27 21:46:04 +00003508 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003509
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003510 // Copy the result values into the output registers.
3511 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3512 CCValAssign &VA = RVLocs[i];
3513 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003514 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003515 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003516 Flag = Chain.getValue(1);
3517 }
3518
Gabor Greifba36cb52008-08-28 21:40:38 +00003519 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003520 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003521 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003522 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003523}
3524
Dan Gohman475871a2008-07-27 21:46:04 +00003525SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003526 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003527 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003528 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003529
Jim Laskeyefc7e522006-12-04 22:04:42 +00003530 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003531 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003532
3533 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003534 bool isPPC64 = Subtarget.isPPC64();
3535 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003536 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003537
3538 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003539 SDValue Chain = Op.getOperand(0);
3540 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003541
Jim Laskeyefc7e522006-12-04 22:04:42 +00003542 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003543 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3544 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003545 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003546
Jim Laskeyefc7e522006-12-04 22:04:42 +00003547 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003548 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003549
Jim Laskeyefc7e522006-12-04 22:04:42 +00003550 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003551 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003552 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003553}
3554
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003555
3556
Dan Gohman475871a2008-07-27 21:46:04 +00003557SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003558PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003559 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003560 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003561 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003562 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003563
3564 // Get current frame pointer save index. The users of this index will be
3565 // primarily DYNALLOC instructions.
3566 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3567 int RASI = FI->getReturnAddrSaveIndex();
3568
3569 // If the frame pointer save index hasn't been defined yet.
3570 if (!RASI) {
3571 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003572 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003573 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003574 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003575 // Save the result.
3576 FI->setReturnAddrSaveIndex(RASI);
3577 }
3578 return DAG.getFrameIndex(RASI, PtrVT);
3579}
3580
Dan Gohman475871a2008-07-27 21:46:04 +00003581SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003582PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3583 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003584 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003585 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003586 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003587
3588 // Get current frame pointer save index. The users of this index will be
3589 // primarily DYNALLOC instructions.
3590 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3591 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003592
Jim Laskey2f616bf2006-11-16 22:43:37 +00003593 // If the frame pointer save index hasn't been defined yet.
3594 if (!FPSI) {
3595 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003596 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003597 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003598
Jim Laskey2f616bf2006-11-16 22:43:37 +00003599 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003600 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003601 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003602 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003603 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003604 return DAG.getFrameIndex(FPSI, PtrVT);
3605}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003606
Dan Gohman475871a2008-07-27 21:46:04 +00003607SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003608 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003609 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003610 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003611 SDValue Chain = Op.getOperand(0);
3612 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003613 DebugLoc dl = Op.getDebugLoc();
3614
Jim Laskey2f616bf2006-11-16 22:43:37 +00003615 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003616 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003617 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003618 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003619 DAG.getConstant(0, PtrVT), Size);
3620 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003621 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003622 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003623 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003625 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003626}
3627
Chris Lattner1a635d62006-04-14 06:01:58 +00003628/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3629/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003630SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003631 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003632 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3633 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003634 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003635
Chris Lattner1a635d62006-04-14 06:01:58 +00003636 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003637
Chris Lattner1a635d62006-04-14 06:01:58 +00003638 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003639 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003640
Owen Andersone50ed302009-08-10 22:56:29 +00003641 EVT ResVT = Op.getValueType();
3642 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003643 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3644 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003645 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003646
Chris Lattner1a635d62006-04-14 06:01:58 +00003647 // If the RHS of the comparison is a 0.0, we don't need to do the
3648 // subtraction at all.
3649 if (isFloatingPointZero(RHS))
3650 switch (CC) {
3651 default: break; // SETUO etc aren't handled by fsel.
3652 case ISD::SETULT:
3653 case ISD::SETLT:
3654 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003655 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003656 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3658 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003659 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003660 case ISD::SETUGT:
3661 case ISD::SETGT:
3662 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003663 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003664 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3666 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003667 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003668 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003669 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003670
Dan Gohman475871a2008-07-27 21:46:04 +00003671 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003672 switch (CC) {
3673 default: break; // SETUO etc aren't handled by fsel.
3674 case ISD::SETULT:
3675 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003676 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3678 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003679 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003680 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003681 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003682 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3684 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003685 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003686 case ISD::SETUGT:
3687 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003688 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3690 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003691 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003692 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003693 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003694 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3696 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003697 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003698 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003699 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003700}
3701
Chris Lattner1f873002007-11-28 18:44:47 +00003702// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003703SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003704 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003705 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003706 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 if (Src.getValueType() == MVT::f32)
3708 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003709
Dan Gohman475871a2008-07-27 21:46:04 +00003710 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003712 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003714 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003715 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003716 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003717 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 case MVT::i64:
3719 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003720 break;
3721 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003722
Chris Lattner1a635d62006-04-14 06:01:58 +00003723 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003724 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003725
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003726 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003727 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3728 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003729
3730 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3731 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003733 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003734 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003735 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003736 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003737}
3738
Dan Gohmand858e902010-04-17 15:26:15 +00003739SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3740 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003741 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003742 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003744 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003745
Owen Anderson825b72b2009-08-11 20:47:22 +00003746 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003747 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3749 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003750 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003752 return FP;
3753 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003754
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003756 "Unhandled SINT_TO_FP type in custom expander!");
3757 // Since we only generate this in 64-bit mode, we can take advantage of
3758 // 64-bit registers. In particular, sign extend the input value into the
3759 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3760 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003761 MachineFunction &MF = DAG.getMachineFunction();
3762 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003763 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003764 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003765 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003766
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003768 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003769
Chris Lattner1a635d62006-04-14 06:01:58 +00003770 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003771 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003772 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003773 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003774 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3775 SDValue Store =
3776 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3777 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003778 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003779 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003780 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003781
Chris Lattner1a635d62006-04-14 06:01:58 +00003782 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3784 if (Op.getValueType() == MVT::f32)
3785 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003786 return FP;
3787}
3788
Dan Gohmand858e902010-04-17 15:26:15 +00003789SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3790 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003791 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003792 /*
3793 The rounding mode is in bits 30:31 of FPSR, and has the following
3794 settings:
3795 00 Round to nearest
3796 01 Round to 0
3797 10 Round to +inf
3798 11 Round to -inf
3799
3800 FLT_ROUNDS, on the other hand, expects the following:
3801 -1 Undefined
3802 0 Round to 0
3803 1 Round to nearest
3804 2 Round to +inf
3805 3 Round to -inf
3806
3807 To perform the conversion, we do:
3808 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3809 */
3810
3811 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003812 EVT VT = Op.getValueType();
3813 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3814 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003815 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003816
3817 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003819 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003820 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003821
3822 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003823 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003824 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003825 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003826 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003827
3828 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003829 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003830 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003831 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003832 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003833
3834 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003835 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 DAG.getNode(ISD::AND, dl, MVT::i32,
3837 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003838 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003839 DAG.getNode(ISD::SRL, dl, MVT::i32,
3840 DAG.getNode(ISD::AND, dl, MVT::i32,
3841 DAG.getNode(ISD::XOR, dl, MVT::i32,
3842 CWD, DAG.getConstant(3, MVT::i32)),
3843 DAG.getConstant(3, MVT::i32)),
3844 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003845
Dan Gohman475871a2008-07-27 21:46:04 +00003846 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003847 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003848
Duncan Sands83ec4b62008-06-06 12:08:01 +00003849 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003850 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003851}
3852
Dan Gohmand858e902010-04-17 15:26:15 +00003853SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003854 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003855 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003856 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003857 assert(Op.getNumOperands() == 3 &&
3858 VT == Op.getOperand(1).getValueType() &&
3859 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003860
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003861 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003862 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003863 SDValue Lo = Op.getOperand(0);
3864 SDValue Hi = Op.getOperand(1);
3865 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003866 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003867
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003868 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003869 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003870 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3871 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3872 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3873 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003874 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003875 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3876 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3877 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003878 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003879 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003880}
3881
Dan Gohmand858e902010-04-17 15:26:15 +00003882SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003883 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003884 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003885 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003886 assert(Op.getNumOperands() == 3 &&
3887 VT == Op.getOperand(1).getValueType() &&
3888 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003889
Dan Gohman9ed06db2008-03-07 20:36:53 +00003890 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003891 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003892 SDValue Lo = Op.getOperand(0);
3893 SDValue Hi = Op.getOperand(1);
3894 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003895 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003896
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003897 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003898 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003899 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3900 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3901 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3902 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003903 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003904 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3905 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3906 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003907 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003908 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003909}
3910
Dan Gohmand858e902010-04-17 15:26:15 +00003911SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003912 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003913 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003914 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003915 assert(Op.getNumOperands() == 3 &&
3916 VT == Op.getOperand(1).getValueType() &&
3917 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003918
Dan Gohman9ed06db2008-03-07 20:36:53 +00003919 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003920 SDValue Lo = Op.getOperand(0);
3921 SDValue Hi = Op.getOperand(1);
3922 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003923 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003924
Dale Johannesenf5d97892009-02-04 01:48:28 +00003925 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003926 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003927 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3928 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3929 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3930 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003931 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003932 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3933 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3934 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003935 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003936 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003937 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003938}
3939
3940//===----------------------------------------------------------------------===//
3941// Vector related lowering.
3942//
3943
Chris Lattner4a998b92006-04-17 06:00:21 +00003944/// BuildSplatI - Build a canonical splati of Val with an element size of
3945/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003946static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003947 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003948 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003949
Owen Andersone50ed302009-08-10 22:56:29 +00003950 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003951 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003952 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003953
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003955
Chris Lattner70fa4932006-12-01 01:45:39 +00003956 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3957 if (Val == -1)
3958 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003959
Owen Andersone50ed302009-08-10 22:56:29 +00003960 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003961
Chris Lattner4a998b92006-04-17 06:00:21 +00003962 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003963 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003964 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003965 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003966 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3967 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003968 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003969}
3970
Chris Lattnere7c768e2006-04-18 03:24:30 +00003971/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003972/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003973static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003974 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003975 EVT DestVT = MVT::Other) {
3976 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003977 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003978 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003979}
3980
Chris Lattnere7c768e2006-04-18 03:24:30 +00003981/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3982/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003983static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003984 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003985 DebugLoc dl, EVT DestVT = MVT::Other) {
3986 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003987 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003988 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003989}
3990
3991
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003992/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3993/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003994static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003995 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003996 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003997 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3998 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003999
Nate Begeman9008ca62009-04-27 18:41:29 +00004000 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004001 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004002 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004003 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004004 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004005}
4006
Chris Lattnerf1b47082006-04-14 05:19:18 +00004007// If this is a case we can't handle, return null and let the default
4008// expansion code take care of it. If we CAN select this case, and if it
4009// selects to a single instruction, return Op. Otherwise, if we can codegen
4010// this case more efficiently than a constant pool load, lower it to the
4011// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004012SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4013 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004014 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004015 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4016 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004017
Bob Wilson24e338e2009-03-02 23:24:16 +00004018 // Check if this is a splat of a constant value.
4019 APInt APSplatBits, APSplatUndef;
4020 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004021 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004022 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004023 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004024 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004025
Bob Wilsonf2950b02009-03-03 19:26:27 +00004026 unsigned SplatBits = APSplatBits.getZExtValue();
4027 unsigned SplatUndef = APSplatUndef.getZExtValue();
4028 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004029
Bob Wilsonf2950b02009-03-03 19:26:27 +00004030 // First, handle single instruction cases.
4031
4032 // All zeros?
4033 if (SplatBits == 0) {
4034 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4036 SDValue Z = DAG.getConstant(0, MVT::i32);
4037 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004038 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004039 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004040 return Op;
4041 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004042
Bob Wilsonf2950b02009-03-03 19:26:27 +00004043 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4044 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4045 (32-SplatBitSize));
4046 if (SextVal >= -16 && SextVal <= 15)
4047 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004048
4049
Bob Wilsonf2950b02009-03-03 19:26:27 +00004050 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004051
Bob Wilsonf2950b02009-03-03 19:26:27 +00004052 // If this value is in the range [-32,30] and is even, use:
4053 // tmp = VSPLTI[bhw], result = add tmp, tmp
4054 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004055 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004056 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004057 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004058 }
4059
4060 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4061 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4062 // for fneg/fabs.
4063 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4064 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004065 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004066
4067 // Make the VSLW intrinsic, computing 0x8000_0000.
4068 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4069 OnesV, DAG, dl);
4070
4071 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004072 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004073 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004074 }
4075
4076 // Check to see if this is a wide variety of vsplti*, binop self cases.
4077 static const signed char SplatCsts[] = {
4078 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4079 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4080 };
4081
4082 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4083 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4084 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4085 int i = SplatCsts[idx];
4086
4087 // Figure out what shift amount will be used by altivec if shifted by i in
4088 // this splat size.
4089 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4090
4091 // vsplti + shl self.
4092 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004093 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004094 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4095 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4096 Intrinsic::ppc_altivec_vslw
4097 };
4098 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004099 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004100 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004101
Bob Wilsonf2950b02009-03-03 19:26:27 +00004102 // vsplti + srl self.
4103 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004104 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004105 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4106 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4107 Intrinsic::ppc_altivec_vsrw
4108 };
4109 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004110 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004111 }
4112
Bob Wilsonf2950b02009-03-03 19:26:27 +00004113 // vsplti + sra self.
4114 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004115 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004116 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4117 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4118 Intrinsic::ppc_altivec_vsraw
4119 };
4120 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004121 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004122 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004123
Bob Wilsonf2950b02009-03-03 19:26:27 +00004124 // vsplti + rol self.
4125 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4126 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004127 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004128 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4129 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4130 Intrinsic::ppc_altivec_vrlw
4131 };
4132 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004133 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004134 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004135
Bob Wilsonf2950b02009-03-03 19:26:27 +00004136 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004137 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004139 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004140 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004141 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004142 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004144 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004145 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004146 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004147 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004148 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004149 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4150 }
4151 }
4152
4153 // Three instruction sequences.
4154
4155 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4156 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4158 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004159 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004160 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004161 }
4162 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4163 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4165 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004166 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004167 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004168 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004169
Dan Gohman475871a2008-07-27 21:46:04 +00004170 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004171}
4172
Chris Lattner59138102006-04-17 05:28:54 +00004173/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4174/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004175static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004176 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004177 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004178 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004179 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004180 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004181
Chris Lattner59138102006-04-17 05:28:54 +00004182 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004183 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004184 OP_VMRGHW,
4185 OP_VMRGLW,
4186 OP_VSPLTISW0,
4187 OP_VSPLTISW1,
4188 OP_VSPLTISW2,
4189 OP_VSPLTISW3,
4190 OP_VSLDOI4,
4191 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004192 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004193 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004194
Chris Lattner59138102006-04-17 05:28:54 +00004195 if (OpNum == OP_COPY) {
4196 if (LHSID == (1*9+2)*9+3) return LHS;
4197 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4198 return RHS;
4199 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004200
Dan Gohman475871a2008-07-27 21:46:04 +00004201 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004202 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4203 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004204
Nate Begeman9008ca62009-04-27 18:41:29 +00004205 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004206 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004207 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004208 case OP_VMRGHW:
4209 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4210 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4211 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4212 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4213 break;
4214 case OP_VMRGLW:
4215 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4216 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4217 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4218 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4219 break;
4220 case OP_VSPLTISW0:
4221 for (unsigned i = 0; i != 16; ++i)
4222 ShufIdxs[i] = (i&3)+0;
4223 break;
4224 case OP_VSPLTISW1:
4225 for (unsigned i = 0; i != 16; ++i)
4226 ShufIdxs[i] = (i&3)+4;
4227 break;
4228 case OP_VSPLTISW2:
4229 for (unsigned i = 0; i != 16; ++i)
4230 ShufIdxs[i] = (i&3)+8;
4231 break;
4232 case OP_VSPLTISW3:
4233 for (unsigned i = 0; i != 16; ++i)
4234 ShufIdxs[i] = (i&3)+12;
4235 break;
4236 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004237 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004238 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004239 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004240 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004241 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004242 }
Owen Andersone50ed302009-08-10 22:56:29 +00004243 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004244 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4245 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004246 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004247 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004248}
4249
Chris Lattnerf1b47082006-04-14 05:19:18 +00004250/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4251/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4252/// return the code it can be lowered into. Worst case, it can always be
4253/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004254SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004255 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004256 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004257 SDValue V1 = Op.getOperand(0);
4258 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004260 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004261
Chris Lattnerf1b47082006-04-14 05:19:18 +00004262 // Cases that are handled by instructions that take permute immediates
4263 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4264 // selected by the instruction selector.
4265 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004266 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4267 PPC::isSplatShuffleMask(SVOp, 2) ||
4268 PPC::isSplatShuffleMask(SVOp, 4) ||
4269 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4270 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4271 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4272 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4273 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4274 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4275 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4276 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4277 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004278 return Op;
4279 }
4280 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004281
Chris Lattnerf1b47082006-04-14 05:19:18 +00004282 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4283 // and produce a fixed permutation. If any of these match, do not lower to
4284 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004285 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4286 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4287 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4288 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4289 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4290 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4291 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4292 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4293 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004294 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004295
Chris Lattner59138102006-04-17 05:28:54 +00004296 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4297 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004298 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004299
Chris Lattner59138102006-04-17 05:28:54 +00004300 unsigned PFIndexes[4];
4301 bool isFourElementShuffle = true;
4302 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4303 unsigned EltNo = 8; // Start out undef.
4304 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004306 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004307
Nate Begeman9008ca62009-04-27 18:41:29 +00004308 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004309 if ((ByteSource & 3) != j) {
4310 isFourElementShuffle = false;
4311 break;
4312 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004313
Chris Lattner59138102006-04-17 05:28:54 +00004314 if (EltNo == 8) {
4315 EltNo = ByteSource/4;
4316 } else if (EltNo != ByteSource/4) {
4317 isFourElementShuffle = false;
4318 break;
4319 }
4320 }
4321 PFIndexes[i] = EltNo;
4322 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004323
4324 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004325 // perfect shuffle vector to determine if it is cost effective to do this as
4326 // discrete instructions, or whether we should use a vperm.
4327 if (isFourElementShuffle) {
4328 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004329 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004330 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004331
Chris Lattner59138102006-04-17 05:28:54 +00004332 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4333 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004334
Chris Lattner59138102006-04-17 05:28:54 +00004335 // Determining when to avoid vperm is tricky. Many things affect the cost
4336 // of vperm, particularly how many times the perm mask needs to be computed.
4337 // For example, if the perm mask can be hoisted out of a loop or is already
4338 // used (perhaps because there are multiple permutes with the same shuffle
4339 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4340 // the loop requires an extra register.
4341 //
4342 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004343 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004344 // available, if this block is within a loop, we should avoid using vperm
4345 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004346 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004347 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004348 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004349
Chris Lattnerf1b47082006-04-14 05:19:18 +00004350 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4351 // vector that will get spilled to the constant pool.
4352 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004353
Chris Lattnerf1b47082006-04-14 05:19:18 +00004354 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4355 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004356 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004357 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004358
Dan Gohman475871a2008-07-27 21:46:04 +00004359 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004360 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4361 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004362
Chris Lattnerf1b47082006-04-14 05:19:18 +00004363 for (unsigned j = 0; j != BytesPerElement; ++j)
4364 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004365 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004366 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004367
Owen Anderson825b72b2009-08-11 20:47:22 +00004368 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004369 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004370 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004371}
4372
Chris Lattner90564f22006-04-18 17:59:36 +00004373/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4374/// altivec comparison. If it is, return true and fill in Opc/isDot with
4375/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004376static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004377 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004378 unsigned IntrinsicID =
4379 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004380 CompareOpc = -1;
4381 isDot = false;
4382 switch (IntrinsicID) {
4383 default: return false;
4384 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004385 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4386 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4387 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4388 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4389 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4390 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4391 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4392 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4393 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4394 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4395 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4396 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4397 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004398
Chris Lattner1a635d62006-04-14 06:01:58 +00004399 // Normal Comparisons.
4400 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4401 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4402 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4403 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4404 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4405 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4406 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4407 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4408 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4409 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4410 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4411 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4412 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4413 }
Chris Lattner90564f22006-04-18 17:59:36 +00004414 return true;
4415}
4416
4417/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4418/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004419SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004420 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004421 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4422 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004423 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004424 int CompareOpc;
4425 bool isDot;
4426 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004427 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004428
Chris Lattner90564f22006-04-18 17:59:36 +00004429 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004430 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004431 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004432 Op.getOperand(1), Op.getOperand(2),
4433 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004434 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004435 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004436
Chris Lattner1a635d62006-04-14 06:01:58 +00004437 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004438 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004439 Op.getOperand(2), // LHS
4440 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004441 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004442 };
Owen Andersone50ed302009-08-10 22:56:29 +00004443 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004444 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004445 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004446 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004447
Chris Lattner1a635d62006-04-14 06:01:58 +00004448 // Now that we have the comparison, emit a copy from the CR to a GPR.
4449 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004450 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4451 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004452 CompNode.getValue(1));
4453
Chris Lattner1a635d62006-04-14 06:01:58 +00004454 // Unpack the result based on how the target uses it.
4455 unsigned BitNo; // Bit # of CR6.
4456 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004457 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004458 default: // Can't happen, don't crash on invalid number though.
4459 case 0: // Return the value of the EQ bit of CR6.
4460 BitNo = 0; InvertBit = false;
4461 break;
4462 case 1: // Return the inverted value of the EQ bit of CR6.
4463 BitNo = 0; InvertBit = true;
4464 break;
4465 case 2: // Return the value of the LT bit of CR6.
4466 BitNo = 2; InvertBit = false;
4467 break;
4468 case 3: // Return the inverted value of the LT bit of CR6.
4469 BitNo = 2; InvertBit = true;
4470 break;
4471 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004472
Chris Lattner1a635d62006-04-14 06:01:58 +00004473 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004474 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4475 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004476 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004477 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4478 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004479
Chris Lattner1a635d62006-04-14 06:01:58 +00004480 // If we are supposed to, toggle the bit.
4481 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004482 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4483 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004484 return Flags;
4485}
4486
Scott Michelfdc40a02009-02-17 22:15:04 +00004487SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004488 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004489 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004490 // Create a stack slot that is 16-byte aligned.
4491 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004492 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004493 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004494 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004495
Chris Lattner1a635d62006-04-14 06:01:58 +00004496 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004497 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004498 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004499 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004500 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004501 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004502 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004503}
4504
Dan Gohmand858e902010-04-17 15:26:15 +00004505SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004506 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004507 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004508 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004509
Owen Anderson825b72b2009-08-11 20:47:22 +00004510 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4511 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004512
Dan Gohman475871a2008-07-27 21:46:04 +00004513 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004514 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004515
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004516 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004517 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4518 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4519 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004520
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004521 // Low parts multiplied together, generating 32-bit results (we ignore the
4522 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004523 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004524 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004525
Dan Gohman475871a2008-07-27 21:46:04 +00004526 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004527 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004528 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004529 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004530 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004531 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4532 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004533 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004534
Owen Anderson825b72b2009-08-11 20:47:22 +00004535 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004536
Chris Lattnercea2aa72006-04-18 04:28:57 +00004537 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004538 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004539 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004540 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004541
Chris Lattner19a81522006-04-18 03:57:35 +00004542 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004543 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004544 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004545 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004546
Chris Lattner19a81522006-04-18 03:57:35 +00004547 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004548 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004549 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004550 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004551
Chris Lattner19a81522006-04-18 03:57:35 +00004552 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004553 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004554 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004555 Ops[i*2 ] = 2*i+1;
4556 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004557 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004558 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004559 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004560 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004561 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004562}
4563
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004564/// LowerOperation - Provide custom lowering hooks for some operations.
4565///
Dan Gohmand858e902010-04-17 15:26:15 +00004566SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004567 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004568 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004569 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004570 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004571 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004572 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004573 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004574 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004575 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4576 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004577 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004578 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004579
4580 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004581 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004582
Jim Laskeyefc7e522006-12-04 22:04:42 +00004583 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004584 case ISD::DYNAMIC_STACKALLOC:
4585 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004586
Chris Lattner1a635d62006-04-14 06:01:58 +00004587 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004588 case ISD::FP_TO_UINT:
4589 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004590 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004591 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004592 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004593
Chris Lattner1a635d62006-04-14 06:01:58 +00004594 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004595 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4596 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4597 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004598
Chris Lattner1a635d62006-04-14 06:01:58 +00004599 // Vector-related lowering.
4600 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4601 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4602 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4603 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004604 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004605
Chris Lattner3fc027d2007-12-08 06:59:59 +00004606 // Frame & Return address.
4607 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004608 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004609 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004610}
4611
Duncan Sands1607f052008-12-01 11:39:25 +00004612void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4613 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004614 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004615 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004616 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004617 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004618 default:
Craig Topperbc219812012-02-07 02:50:20 +00004619 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00004620 case ISD::VAARG: {
4621 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4622 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4623 return;
4624
4625 EVT VT = N->getValueType(0);
4626
4627 if (VT == MVT::i64) {
4628 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4629
4630 Results.push_back(NewNode);
4631 Results.push_back(NewNode.getValue(1));
4632 }
4633 return;
4634 }
Duncan Sands1607f052008-12-01 11:39:25 +00004635 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004636 assert(N->getValueType(0) == MVT::ppcf128);
4637 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004638 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004639 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004640 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004641 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004642 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004643 DAG.getIntPtrConstant(1));
4644
4645 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4646 // of the long double, and puts FPSCR back the way it was. We do not
4647 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004648 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004649 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4650
Owen Anderson825b72b2009-08-11 20:47:22 +00004651 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004652 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004653 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004654 MFFSreg = Result.getValue(0);
4655 InFlag = Result.getValue(1);
4656
4657 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004658 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004659 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004660 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004661 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004662 InFlag = Result.getValue(0);
4663
4664 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004665 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004666 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004667 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004668 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004669 InFlag = Result.getValue(0);
4670
4671 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004672 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004673 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004674 Ops[0] = Lo;
4675 Ops[1] = Hi;
4676 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004677 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004678 FPreg = Result.getValue(0);
4679 InFlag = Result.getValue(1);
4680
4681 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004682 NodeTys.push_back(MVT::f64);
4683 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004684 Ops[1] = MFFSreg;
4685 Ops[2] = FPreg;
4686 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004687 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004688 FPreg = Result.getValue(0);
4689
4690 // We know the low half is about to be thrown away, so just use something
4691 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004692 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004693 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004694 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004695 }
Duncan Sands1607f052008-12-01 11:39:25 +00004696 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004697 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004698 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004699 }
4700}
4701
4702
Chris Lattner1a635d62006-04-14 06:01:58 +00004703//===----------------------------------------------------------------------===//
4704// Other Lowering Code
4705//===----------------------------------------------------------------------===//
4706
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004707MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004708PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004709 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004710 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004711 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4712
4713 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4714 MachineFunction *F = BB->getParent();
4715 MachineFunction::iterator It = BB;
4716 ++It;
4717
4718 unsigned dest = MI->getOperand(0).getReg();
4719 unsigned ptrA = MI->getOperand(1).getReg();
4720 unsigned ptrB = MI->getOperand(2).getReg();
4721 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004722 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004723
4724 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4725 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4726 F->insert(It, loopMBB);
4727 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004728 exitMBB->splice(exitMBB->begin(), BB,
4729 llvm::next(MachineBasicBlock::iterator(MI)),
4730 BB->end());
4731 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004732
4733 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004734 unsigned TmpReg = (!BinOpcode) ? incr :
4735 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004736 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4737 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004738
4739 // thisMBB:
4740 // ...
4741 // fallthrough --> loopMBB
4742 BB->addSuccessor(loopMBB);
4743
4744 // loopMBB:
4745 // l[wd]arx dest, ptr
4746 // add r0, dest, incr
4747 // st[wd]cx. r0, ptr
4748 // bne- loopMBB
4749 // fallthrough --> exitMBB
4750 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004751 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004752 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004753 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004754 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4755 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004756 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004757 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004758 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004759 BB->addSuccessor(loopMBB);
4760 BB->addSuccessor(exitMBB);
4761
4762 // exitMBB:
4763 // ...
4764 BB = exitMBB;
4765 return BB;
4766}
4767
4768MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004769PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004770 MachineBasicBlock *BB,
4771 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004772 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004773 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004774 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4775 // In 64 bit mode we have to use 64 bits for addresses, even though the
4776 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4777 // registers without caring whether they're 32 or 64, but here we're
4778 // doing actual arithmetic on the addresses.
4779 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004780 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004781
4782 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4783 MachineFunction *F = BB->getParent();
4784 MachineFunction::iterator It = BB;
4785 ++It;
4786
4787 unsigned dest = MI->getOperand(0).getReg();
4788 unsigned ptrA = MI->getOperand(1).getReg();
4789 unsigned ptrB = MI->getOperand(2).getReg();
4790 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004791 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004792
4793 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4794 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4795 F->insert(It, loopMBB);
4796 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004797 exitMBB->splice(exitMBB->begin(), BB,
4798 llvm::next(MachineBasicBlock::iterator(MI)),
4799 BB->end());
4800 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004801
4802 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004803 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004804 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4805 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004806 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4807 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4808 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4809 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4810 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4811 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4812 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4813 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4814 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4815 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004816 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004817 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004818 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004819
4820 // thisMBB:
4821 // ...
4822 // fallthrough --> loopMBB
4823 BB->addSuccessor(loopMBB);
4824
4825 // The 4-byte load must be aligned, while a char or short may be
4826 // anywhere in the word. Hence all this nasty bookkeeping code.
4827 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4828 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004829 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004830 // rlwinm ptr, ptr1, 0, 0, 29
4831 // slw incr2, incr, shift
4832 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4833 // slw mask, mask2, shift
4834 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004835 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004836 // add tmp, tmpDest, incr2
4837 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004838 // and tmp3, tmp, mask
4839 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004840 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004841 // bne- loopMBB
4842 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004843 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004844 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004845 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004846 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004847 .addReg(ptrA).addReg(ptrB);
4848 } else {
4849 Ptr1Reg = ptrB;
4850 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004851 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004852 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004853 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004854 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4855 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004856 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004857 .addReg(Ptr1Reg).addImm(0).addImm(61);
4858 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004859 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004860 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004861 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004862 .addReg(incr).addReg(ShiftReg);
4863 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004864 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004865 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004866 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4867 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004868 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004869 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004870 .addReg(Mask2Reg).addReg(ShiftReg);
4871
4872 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004873 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004874 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004875 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004876 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004877 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004878 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004879 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004880 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004881 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004882 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004883 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004884 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004885 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004886 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004887 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004888 BB->addSuccessor(loopMBB);
4889 BB->addSuccessor(exitMBB);
4890
4891 // exitMBB:
4892 // ...
4893 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004894 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4895 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004896 return BB;
4897}
4898
4899MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004900PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004901 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004902 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004903
4904 // To "insert" these instructions we actually have to insert their
4905 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004906 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004907 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004908 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004909
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004910 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004911
4912 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4913 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4914 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4915 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4916 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4917
4918 // The incoming instruction knows the destination vreg to set, the
4919 // condition code register to branch on, the true/false values to
4920 // select between, and a branch opcode to use.
4921
4922 // thisMBB:
4923 // ...
4924 // TrueVal = ...
4925 // cmpTY ccX, r1, r2
4926 // bCC copy1MBB
4927 // fallthrough --> copy0MBB
4928 MachineBasicBlock *thisMBB = BB;
4929 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4930 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4931 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004932 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004933 F->insert(It, copy0MBB);
4934 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004935
4936 // Transfer the remainder of BB and its successor edges to sinkMBB.
4937 sinkMBB->splice(sinkMBB->begin(), BB,
4938 llvm::next(MachineBasicBlock::iterator(MI)),
4939 BB->end());
4940 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4941
Evan Cheng53301922008-07-12 02:23:19 +00004942 // Next, add the true and fallthrough blocks as its successors.
4943 BB->addSuccessor(copy0MBB);
4944 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004945
Dan Gohman14152b42010-07-06 20:24:04 +00004946 BuildMI(BB, dl, TII->get(PPC::BCC))
4947 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4948
Evan Cheng53301922008-07-12 02:23:19 +00004949 // copy0MBB:
4950 // %FalseValue = ...
4951 // # fallthrough to sinkMBB
4952 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004953
Evan Cheng53301922008-07-12 02:23:19 +00004954 // Update machine-CFG edges
4955 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004956
Evan Cheng53301922008-07-12 02:23:19 +00004957 // sinkMBB:
4958 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4959 // ...
4960 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004961 BuildMI(*BB, BB->begin(), dl,
4962 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004963 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4964 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4965 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004966 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4967 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4968 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4969 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004970 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4971 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4972 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4973 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004974
4975 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4976 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4977 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4978 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004979 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4980 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4981 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4982 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004983
4984 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4985 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4986 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4987 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004988 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4989 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4990 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4991 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004992
4993 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4994 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4995 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4996 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004997 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4998 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4999 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5000 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005001
5002 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005003 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005004 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005005 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005006 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005007 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005008 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005009 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005010
5011 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5012 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5013 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5014 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005015 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5016 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5017 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5018 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005019
Dale Johannesen0e55f062008-08-29 18:29:46 +00005020 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5021 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5022 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5023 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5024 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5025 BB = EmitAtomicBinary(MI, BB, false, 0);
5026 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5027 BB = EmitAtomicBinary(MI, BB, true, 0);
5028
Evan Cheng53301922008-07-12 02:23:19 +00005029 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5030 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5031 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5032
5033 unsigned dest = MI->getOperand(0).getReg();
5034 unsigned ptrA = MI->getOperand(1).getReg();
5035 unsigned ptrB = MI->getOperand(2).getReg();
5036 unsigned oldval = MI->getOperand(3).getReg();
5037 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005038 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005039
Dale Johannesen65e39732008-08-25 18:53:26 +00005040 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5041 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5042 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005043 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005044 F->insert(It, loop1MBB);
5045 F->insert(It, loop2MBB);
5046 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005047 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005048 exitMBB->splice(exitMBB->begin(), BB,
5049 llvm::next(MachineBasicBlock::iterator(MI)),
5050 BB->end());
5051 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005052
5053 // thisMBB:
5054 // ...
5055 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005056 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005057
Dale Johannesen65e39732008-08-25 18:53:26 +00005058 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005059 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005060 // cmp[wd] dest, oldval
5061 // bne- midMBB
5062 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005063 // st[wd]cx. newval, ptr
5064 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005065 // b exitBB
5066 // midMBB:
5067 // st[wd]cx. dest, ptr
5068 // exitBB:
5069 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005070 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005071 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005072 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005073 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005074 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005075 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5076 BB->addSuccessor(loop2MBB);
5077 BB->addSuccessor(midMBB);
5078
5079 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005080 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005081 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005082 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005083 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005084 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005085 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005086 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005087
Dale Johannesen65e39732008-08-25 18:53:26 +00005088 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005089 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005090 .addReg(dest).addReg(ptrA).addReg(ptrB);
5091 BB->addSuccessor(exitMBB);
5092
Evan Cheng53301922008-07-12 02:23:19 +00005093 // exitMBB:
5094 // ...
5095 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005096 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5097 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5098 // We must use 64-bit registers for addresses when targeting 64-bit,
5099 // since we're actually doing arithmetic on them. Other registers
5100 // can be 32-bit.
5101 bool is64bit = PPCSubTarget.isPPC64();
5102 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5103
5104 unsigned dest = MI->getOperand(0).getReg();
5105 unsigned ptrA = MI->getOperand(1).getReg();
5106 unsigned ptrB = MI->getOperand(2).getReg();
5107 unsigned oldval = MI->getOperand(3).getReg();
5108 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005109 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005110
5111 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5112 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5113 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5114 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5115 F->insert(It, loop1MBB);
5116 F->insert(It, loop2MBB);
5117 F->insert(It, midMBB);
5118 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005119 exitMBB->splice(exitMBB->begin(), BB,
5120 llvm::next(MachineBasicBlock::iterator(MI)),
5121 BB->end());
5122 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005123
5124 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005125 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005126 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5127 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005128 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5129 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5130 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5131 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5132 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5133 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5134 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5135 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5136 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5137 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5138 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5139 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5140 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5141 unsigned Ptr1Reg;
5142 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005143 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005144 // thisMBB:
5145 // ...
5146 // fallthrough --> loopMBB
5147 BB->addSuccessor(loop1MBB);
5148
5149 // The 4-byte load must be aligned, while a char or short may be
5150 // anywhere in the word. Hence all this nasty bookkeeping code.
5151 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5152 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005153 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005154 // rlwinm ptr, ptr1, 0, 0, 29
5155 // slw newval2, newval, shift
5156 // slw oldval2, oldval,shift
5157 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5158 // slw mask, mask2, shift
5159 // and newval3, newval2, mask
5160 // and oldval3, oldval2, mask
5161 // loop1MBB:
5162 // lwarx tmpDest, ptr
5163 // and tmp, tmpDest, mask
5164 // cmpw tmp, oldval3
5165 // bne- midMBB
5166 // loop2MBB:
5167 // andc tmp2, tmpDest, mask
5168 // or tmp4, tmp2, newval3
5169 // stwcx. tmp4, ptr
5170 // bne- loop1MBB
5171 // b exitBB
5172 // midMBB:
5173 // stwcx. tmpDest, ptr
5174 // exitBB:
5175 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005176 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005177 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005178 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005179 .addReg(ptrA).addReg(ptrB);
5180 } else {
5181 Ptr1Reg = ptrB;
5182 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005183 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005184 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005185 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005186 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5187 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005188 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005189 .addReg(Ptr1Reg).addImm(0).addImm(61);
5190 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005191 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005192 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005193 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005194 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005195 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005196 .addReg(oldval).addReg(ShiftReg);
5197 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005198 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005199 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005200 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5201 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5202 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005203 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005204 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005205 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005206 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005207 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005208 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005209 .addReg(OldVal2Reg).addReg(MaskReg);
5210
5211 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005212 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005213 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005214 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5215 .addReg(TmpDestReg).addReg(MaskReg);
5216 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005217 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005218 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005219 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5220 BB->addSuccessor(loop2MBB);
5221 BB->addSuccessor(midMBB);
5222
5223 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005224 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5225 .addReg(TmpDestReg).addReg(MaskReg);
5226 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5227 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5228 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005229 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005230 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005231 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005232 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005233 BB->addSuccessor(loop1MBB);
5234 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005235
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005236 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005237 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005238 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005239 BB->addSuccessor(exitMBB);
5240
5241 // exitMBB:
5242 // ...
5243 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005244 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5245 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005246 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005247 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005248 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005249
Dan Gohman14152b42010-07-06 20:24:04 +00005250 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005251 return BB;
5252}
5253
Chris Lattner1a635d62006-04-14 06:01:58 +00005254//===----------------------------------------------------------------------===//
5255// Target Optimization Hooks
5256//===----------------------------------------------------------------------===//
5257
Duncan Sands25cf2272008-11-24 14:53:14 +00005258SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5259 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005260 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005261 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005262 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005263 switch (N->getOpcode()) {
5264 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005265 case PPCISD::SHL:
5266 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005267 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005268 return N->getOperand(0);
5269 }
5270 break;
5271 case PPCISD::SRL:
5272 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005273 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005274 return N->getOperand(0);
5275 }
5276 break;
5277 case PPCISD::SRA:
5278 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005279 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005280 C->isAllOnesValue()) // -1 >>s V -> -1.
5281 return N->getOperand(0);
5282 }
5283 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005284
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005285 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005286 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005287 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5288 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5289 // We allow the src/dst to be either f32/f64, but the intermediate
5290 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005291 if (N->getOperand(0).getValueType() == MVT::i64 &&
5292 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005293 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005294 if (Val.getValueType() == MVT::f32) {
5295 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005296 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005297 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005298
Owen Anderson825b72b2009-08-11 20:47:22 +00005299 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005300 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005301 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005302 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005303 if (N->getValueType(0) == MVT::f32) {
5304 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005305 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005306 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005307 }
5308 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005309 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005310 // If the intermediate type is i32, we can avoid the load/store here
5311 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005312 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005313 }
5314 }
5315 break;
Chris Lattner51269842006-03-01 05:50:56 +00005316 case ISD::STORE:
5317 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5318 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005319 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005320 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005321 N->getOperand(1).getValueType() == MVT::i32 &&
5322 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005323 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005324 if (Val.getValueType() == MVT::f32) {
5325 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005326 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005327 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005328 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005329 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005330
Owen Anderson825b72b2009-08-11 20:47:22 +00005331 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005332 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005333 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005334 return Val;
5335 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005336
Chris Lattnerd9989382006-07-10 20:56:58 +00005337 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005338 if (cast<StoreSDNode>(N)->isUnindexed() &&
5339 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005340 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005341 (N->getOperand(1).getValueType() == MVT::i32 ||
5342 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005343 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005344 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005345 if (BSwapOp.getValueType() == MVT::i16)
5346 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005347
Dan Gohmanc76909a2009-09-25 20:36:54 +00005348 SDValue Ops[] = {
5349 N->getOperand(0), BSwapOp, N->getOperand(2),
5350 DAG.getValueType(N->getOperand(1).getValueType())
5351 };
5352 return
5353 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5354 Ops, array_lengthof(Ops),
5355 cast<StoreSDNode>(N)->getMemoryVT(),
5356 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005357 }
5358 break;
5359 case ISD::BSWAP:
5360 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005361 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005362 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005363 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005364 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005365 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005366 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005367 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005368 LD->getChain(), // Chain
5369 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005370 DAG.getValueType(N->getValueType(0)) // VT
5371 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005372 SDValue BSLoad =
5373 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5374 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5375 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005376
Scott Michelfdc40a02009-02-17 22:15:04 +00005377 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005378 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005379 if (N->getValueType(0) == MVT::i16)
5380 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005381
Chris Lattnerd9989382006-07-10 20:56:58 +00005382 // First, combine the bswap away. This makes the value produced by the
5383 // load dead.
5384 DCI.CombineTo(N, ResVal);
5385
5386 // Next, combine the load away, we give it a bogus result value but a real
5387 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005388 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005389
Chris Lattnerd9989382006-07-10 20:56:58 +00005390 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005391 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005392 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005393
Chris Lattner51269842006-03-01 05:50:56 +00005394 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005395 case PPCISD::VCMP: {
5396 // If a VCMPo node already exists with exactly the same operands as this
5397 // node, use its result instead of this node (VCMPo computes both a CR6 and
5398 // a normal output).
5399 //
5400 if (!N->getOperand(0).hasOneUse() &&
5401 !N->getOperand(1).hasOneUse() &&
5402 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005403
Chris Lattner4468c222006-03-31 06:02:07 +00005404 // Scan all of the users of the LHS, looking for VCMPo's that match.
5405 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005406
Gabor Greifba36cb52008-08-28 21:40:38 +00005407 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005408 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5409 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005410 if (UI->getOpcode() == PPCISD::VCMPo &&
5411 UI->getOperand(1) == N->getOperand(1) &&
5412 UI->getOperand(2) == N->getOperand(2) &&
5413 UI->getOperand(0) == N->getOperand(0)) {
5414 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005415 break;
5416 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005417
Chris Lattner00901202006-04-18 18:28:22 +00005418 // If there is no VCMPo node, or if the flag value has a single use, don't
5419 // transform this.
5420 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5421 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005422
5423 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005424 // chain, this transformation is more complex. Note that multiple things
5425 // could use the value result, which we should ignore.
5426 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005427 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005428 FlagUser == 0; ++UI) {
5429 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005430 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005431 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005432 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005433 FlagUser = User;
5434 break;
5435 }
5436 }
5437 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005438
Chris Lattner00901202006-04-18 18:28:22 +00005439 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5440 // give up for right now.
5441 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005442 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005443 }
5444 break;
5445 }
Chris Lattner90564f22006-04-18 17:59:36 +00005446 case ISD::BR_CC: {
5447 // If this is a branch on an altivec predicate comparison, lower this so
5448 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5449 // lowering is done pre-legalize, because the legalizer lowers the predicate
5450 // compare down to code that is difficult to reassemble.
5451 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005452 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005453 int CompareOpc;
5454 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005455
Chris Lattner90564f22006-04-18 17:59:36 +00005456 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5457 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5458 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5459 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005460
Chris Lattner90564f22006-04-18 17:59:36 +00005461 // If this is a comparison against something other than 0/1, then we know
5462 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005463 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005464 if (Val != 0 && Val != 1) {
5465 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5466 return N->getOperand(0);
5467 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005469 N->getOperand(0), N->getOperand(4));
5470 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005471
Chris Lattner90564f22006-04-18 17:59:36 +00005472 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005473
Chris Lattner90564f22006-04-18 17:59:36 +00005474 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005475 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005476 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005477 LHS.getOperand(2), // LHS of compare
5478 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005479 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005480 };
Chris Lattner90564f22006-04-18 17:59:36 +00005481 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005482 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005483 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005484
Chris Lattner90564f22006-04-18 17:59:36 +00005485 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005486 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005487 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005488 default: // Can't happen, don't crash on invalid number though.
5489 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005490 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005491 break;
5492 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005493 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005494 break;
5495 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005496 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005497 break;
5498 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005499 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005500 break;
5501 }
5502
Owen Anderson825b72b2009-08-11 20:47:22 +00005503 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5504 DAG.getConstant(CompOpc, MVT::i32),
5505 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005506 N->getOperand(4), CompNode.getValue(1));
5507 }
5508 break;
5509 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005510 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005511
Dan Gohman475871a2008-07-27 21:46:04 +00005512 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005513}
5514
Chris Lattner1a635d62006-04-14 06:01:58 +00005515//===----------------------------------------------------------------------===//
5516// Inline Assembly Support
5517//===----------------------------------------------------------------------===//
5518
Dan Gohman475871a2008-07-27 21:46:04 +00005519void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005520 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005521 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005522 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005523 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005524 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005525 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005526 switch (Op.getOpcode()) {
5527 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005528 case PPCISD::LBRX: {
5529 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005530 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005531 KnownZero = 0xFFFF0000;
5532 break;
5533 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005534 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005535 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005536 default: break;
5537 case Intrinsic::ppc_altivec_vcmpbfp_p:
5538 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5539 case Intrinsic::ppc_altivec_vcmpequb_p:
5540 case Intrinsic::ppc_altivec_vcmpequh_p:
5541 case Intrinsic::ppc_altivec_vcmpequw_p:
5542 case Intrinsic::ppc_altivec_vcmpgefp_p:
5543 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5544 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5545 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5546 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5547 case Intrinsic::ppc_altivec_vcmpgtub_p:
5548 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5549 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5550 KnownZero = ~1U; // All bits but the low one are known to be zero.
5551 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005552 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005553 }
5554 }
5555}
5556
5557
Chris Lattner4234f572007-03-25 02:14:49 +00005558/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005559/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005560PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005561PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5562 if (Constraint.size() == 1) {
5563 switch (Constraint[0]) {
5564 default: break;
5565 case 'b':
5566 case 'r':
5567 case 'f':
5568 case 'v':
5569 case 'y':
5570 return C_RegisterClass;
5571 }
5572 }
5573 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005574}
5575
John Thompson44ab89e2010-10-29 17:29:13 +00005576/// Examine constraint type and operand type and determine a weight value.
5577/// This object must already have been set up with the operand type
5578/// and the current alternative constraint selected.
5579TargetLowering::ConstraintWeight
5580PPCTargetLowering::getSingleConstraintMatchWeight(
5581 AsmOperandInfo &info, const char *constraint) const {
5582 ConstraintWeight weight = CW_Invalid;
5583 Value *CallOperandVal = info.CallOperandVal;
5584 // If we don't have a value, we can't do a match,
5585 // but allow it at the lowest weight.
5586 if (CallOperandVal == NULL)
5587 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005588 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005589 // Look at the constraint type.
5590 switch (*constraint) {
5591 default:
5592 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5593 break;
5594 case 'b':
5595 if (type->isIntegerTy())
5596 weight = CW_Register;
5597 break;
5598 case 'f':
5599 if (type->isFloatTy())
5600 weight = CW_Register;
5601 break;
5602 case 'd':
5603 if (type->isDoubleTy())
5604 weight = CW_Register;
5605 break;
5606 case 'v':
5607 if (type->isVectorTy())
5608 weight = CW_Register;
5609 break;
5610 case 'y':
5611 weight = CW_Register;
5612 break;
5613 }
5614 return weight;
5615}
5616
Scott Michelfdc40a02009-02-17 22:15:04 +00005617std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005618PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005619 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005620 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005621 // GCC RS6000 Constraint Letters
5622 switch (Constraint[0]) {
5623 case 'b': // R1-R31
5624 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005625 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005626 return std::make_pair(0U, PPC::G8RCRegisterClass);
5627 return std::make_pair(0U, PPC::GPRCRegisterClass);
5628 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005629 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005630 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005631 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005632 return std::make_pair(0U, PPC::F8RCRegisterClass);
5633 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005634 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005635 return std::make_pair(0U, PPC::VRRCRegisterClass);
5636 case 'y': // crrc
5637 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005638 }
5639 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005640
Chris Lattner331d1bc2006-11-02 01:44:04 +00005641 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005642}
Chris Lattner763317d2006-02-07 00:47:13 +00005643
Chris Lattner331d1bc2006-11-02 01:44:04 +00005644
Chris Lattner48884cd2007-08-25 00:47:38 +00005645/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005646/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005647void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005648 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005649 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005650 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005651 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005652
Eric Christopher100c8332011-06-02 23:16:42 +00005653 // Only support length 1 constraints.
5654 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005655
Eric Christopher100c8332011-06-02 23:16:42 +00005656 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005657 switch (Letter) {
5658 default: break;
5659 case 'I':
5660 case 'J':
5661 case 'K':
5662 case 'L':
5663 case 'M':
5664 case 'N':
5665 case 'O':
5666 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005667 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005668 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005669 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005670 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005671 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005672 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005673 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005674 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005675 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005676 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5677 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005678 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005679 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005680 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005681 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005682 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005683 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005684 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005685 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005686 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005687 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005688 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005689 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005690 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005691 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005692 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005693 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005694 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005695 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005696 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005697 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005698 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005699 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005700 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005701 }
5702 break;
5703 }
5704 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005705
Gabor Greifba36cb52008-08-28 21:40:38 +00005706 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005707 Ops.push_back(Result);
5708 return;
5709 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005710
Chris Lattner763317d2006-02-07 00:47:13 +00005711 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005712 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005713}
Evan Chengc4c62572006-03-13 23:20:37 +00005714
Chris Lattnerc9addb72007-03-30 23:15:24 +00005715// isLegalAddressingMode - Return true if the addressing mode represented
5716// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005717bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005718 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005719 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005720
Chris Lattnerc9addb72007-03-30 23:15:24 +00005721 // PPC allows a sign-extended 16-bit immediate field.
5722 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5723 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005724
Chris Lattnerc9addb72007-03-30 23:15:24 +00005725 // No global is ever allowed as a base.
5726 if (AM.BaseGV)
5727 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005728
5729 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005730 switch (AM.Scale) {
5731 case 0: // "r+i" or just "i", depending on HasBaseReg.
5732 break;
5733 case 1:
5734 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5735 return false;
5736 // Otherwise we have r+r or r+i.
5737 break;
5738 case 2:
5739 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5740 return false;
5741 // Allow 2*r as r+r.
5742 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005743 default:
5744 // No other scales are supported.
5745 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005746 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005747
Chris Lattnerc9addb72007-03-30 23:15:24 +00005748 return true;
5749}
5750
Evan Chengc4c62572006-03-13 23:20:37 +00005751/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005752/// as the offset of the target addressing mode for load / store of the
5753/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005754bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005755 // PPC allows a sign-extended 16-bit immediate field.
5756 return (V > -(1 << 16) && V < (1 << 16)-1);
5757}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005758
Craig Topperc89c7442012-03-27 07:21:54 +00005759bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005760 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005761}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005762
Dan Gohmand858e902010-04-17 15:26:15 +00005763SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5764 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005765 MachineFunction &MF = DAG.getMachineFunction();
5766 MachineFrameInfo *MFI = MF.getFrameInfo();
5767 MFI->setReturnAddressIsTaken(true);
5768
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005769 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005770 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005771
Dale Johannesen08673d22010-05-03 22:59:34 +00005772 // Make sure the function does not optimize away the store of the RA to
5773 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005774 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005775 FuncInfo->setLRStoreRequired();
5776 bool isPPC64 = PPCSubTarget.isPPC64();
5777 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5778
5779 if (Depth > 0) {
5780 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5781 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005782
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005783 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005784 isPPC64? MVT::i64 : MVT::i32);
5785 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5786 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5787 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005788 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005789 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005790
Chris Lattner3fc027d2007-12-08 06:59:59 +00005791 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005792 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005793 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005794 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005795}
5796
Dan Gohmand858e902010-04-17 15:26:15 +00005797SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5798 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005799 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005800 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005801
Owen Andersone50ed302009-08-10 22:56:29 +00005802 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005803 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005804
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005805 MachineFunction &MF = DAG.getMachineFunction();
5806 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005807 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005808 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5809 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005810 MFI->getStackSize() &&
5811 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5812 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5813 (is31 ? PPC::R31 : PPC::R1);
5814 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5815 PtrVT);
5816 while (Depth--)
5817 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005818 FrameAddr, MachinePointerInfo(), false, false,
5819 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005820 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005821}
Dan Gohman54aeea32008-10-21 03:41:46 +00005822
5823bool
5824PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5825 // The PowerPC target isn't yet aware of offsets.
5826 return false;
5827}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005828
Evan Cheng42642d02010-04-01 20:10:42 +00005829/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005830/// and store operations as a result of memset, memcpy, and memmove
5831/// lowering. If DstAlign is zero that means it's safe to destination
5832/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5833/// means there isn't a need to check it against alignment requirement,
5834/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005835/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005836/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005837/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5838/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005839/// It returns EVT::Other if the type should be determined using generic
5840/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005841EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5842 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005843 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005844 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005845 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005846 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005847 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005848 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005849 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005850 }
5851}
Hal Finkel3f31d492012-04-01 19:23:08 +00005852
5853Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
5854 unsigned Directive = PPCSubTarget.getDarwinDirective();
5855 if (Directive == PPC::DIR_440 || Directive == PPC::DIR_A2)
5856 return Sched::ILP;
5857
5858 return TargetLowering::getSchedulingPreference(N);
5859}
5860