blob: 2924d33a3b724024e88e655f3794763e0cc48ea4 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- X86Subtarget.cpp - X86 Subtarget Information ------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the X86 specific subclass of TargetSubtarget.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86Subtarget.h"
15#include "X86GenSubtarget.inc"
16#include "llvm/Module.h"
17#include "llvm/Support/CommandLine.h"
18#include "llvm/Target/TargetMachine.h"
Anton Korobeynikovb214a522008-04-23 18:18:10 +000019#include "llvm/Target/TargetOptions.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020using namespace llvm;
21
Dan Gohman089efff2008-05-13 00:00:25 +000022static cl::opt<X86Subtarget::AsmWriterFlavorTy>
Dan Gohmanf17a25c2007-07-18 16:29:46 +000023AsmWriterFlavor("x86-asm-syntax", cl::init(X86Subtarget::Unset),
24 cl::desc("Choose style of code to emit from X86 backend:"),
25 cl::values(
Dan Gohman669b9bf2008-10-14 20:25:08 +000026 clEnumValN(X86Subtarget::ATT, "att", "Emit AT&T-style assembly"),
27 clEnumValN(X86Subtarget::Intel, "intel", "Emit Intel-style assembly"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028 clEnumValEnd));
29
30
31/// True if accessing the GV requires an extra load. For Windows, dllimported
32/// symbols are indirect, loading the value at address GV rather then the
33/// value of GV itself. This means that the GlobalAddress must be in the base
34/// or index register of the address, not the GV offset field.
35bool X86Subtarget::GVRequiresExtraLoad(const GlobalValue* GV,
36 const TargetMachine& TM,
37 bool isDirectCall) const
38{
39 // FIXME: PIC
Evan Cheng1f282202008-07-16 01:34:02 +000040 if (TM.getRelocationModel() != Reloc::Static &&
41 TM.getCodeModel() != CodeModel::Large) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000042 if (isTargetDarwin()) {
Evan Cheng17cc7952008-12-08 19:29:03 +000043 if (isDirectCall)
44 return false;
Evan Chenga65854f2008-12-05 01:06:39 +000045 bool isDecl = GV->isDeclaration() && !GV->hasNotBeenReadFromBitcode();
46 if (GV->hasHiddenVisibility() &&
47 (Is64Bit || (!isDecl && !GV->hasCommonLinkage())))
48 // If symbol visibility is hidden, the extra load is not needed if
49 // target is x86-64 or the symbol is definitely defined in the current
50 // translation unit.
51 return false;
Dan Gohman653cc452008-12-08 17:38:02 +000052 return !isDirectCall && (isDecl || GV->mayBeOverridden());
Anton Korobeynikov6835eb62008-01-20 13:58:16 +000053 } else if (isTargetELF()) {
Rafael Espindolaae289c12008-06-02 07:52:43 +000054 // Extra load is needed for all externally visible.
55 if (isDirectCall)
56 return false;
Anton Korobeynikov6b570362008-07-09 13:29:08 +000057 if (GV->hasInternalLinkage() || GV->hasHiddenVisibility())
Rafael Espindolaae289c12008-06-02 07:52:43 +000058 return false;
59 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060 } else if (isTargetCygMing() || isTargetWindows()) {
61 return (GV->hasDLLImportLinkage());
62 }
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +000063 }
Dale Johannesen64660e92008-12-05 21:47:27 +000064 return false;
65}
66
67/// True if accessing the GV requires a register. This is a superset of the
68/// cases where GVRequiresExtraLoad is true. Some variations of PIC require
69/// a register, but not an extra load.
70bool X86Subtarget::GVRequiresRegister(const GlobalValue *GV,
71 const TargetMachine& TM,
72 bool isDirectCall) const
73{
74 if (GVRequiresExtraLoad(GV, TM, isDirectCall))
75 return true;
76 // Code below here need only consider cases where GVRequiresExtraLoad
77 // returns false.
78 if (TM.getRelocationModel() == Reloc::PIC_)
79 return !isDirectCall &&
80 (GV->hasInternalLinkage() || GV->hasExternalLinkage());
Dan Gohmanf17a25c2007-07-18 16:29:46 +000081 return false;
82}
83
Bill Wendling5db7ffb2008-09-30 21:22:07 +000084/// getBZeroEntry - This function returns the name of a function which has an
85/// interface like the non-standard bzero function, if such a function exists on
86/// the current subtarget and it is considered prefereable over memset with zero
87/// passed as the second argument. Otherwise it returns null.
Bill Wendlingd3752032008-09-30 22:05:33 +000088const char *X86Subtarget::getBZeroEntry() const {
Dan Gohmanf95c2bf2008-04-01 20:38:36 +000089 // Darwin 10 has a __bzero entry point for this purpose.
90 if (getDarwinVers() >= 10)
Bill Wendlingd3752032008-09-30 22:05:33 +000091 return "__bzero";
Dan Gohmanf95c2bf2008-04-01 20:38:36 +000092
93 return 0;
94}
95
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096/// GetCpuIDAndInfo - Execute the specified cpuid and return the 4 values in the
97/// specified arguments. If we can't run cpuid on the host, return true.
98bool X86::GetCpuIDAndInfo(unsigned value, unsigned *rEAX, unsigned *rEBX,
99 unsigned *rECX, unsigned *rEDX) {
100#if defined(__x86_64__)
101 // gcc doesn't know cpuid would clobber ebx/rbx. Preseve it manually.
102 asm ("movq\t%%rbx, %%rsi\n\t"
103 "cpuid\n\t"
104 "xchgq\t%%rbx, %%rsi\n\t"
105 : "=a" (*rEAX),
106 "=S" (*rEBX),
107 "=c" (*rECX),
108 "=d" (*rEDX)
109 : "a" (value));
110 return false;
111#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
112#if defined(__GNUC__)
113 asm ("movl\t%%ebx, %%esi\n\t"
114 "cpuid\n\t"
115 "xchgl\t%%ebx, %%esi\n\t"
116 : "=a" (*rEAX),
117 "=S" (*rEBX),
118 "=c" (*rECX),
119 "=d" (*rEDX)
120 : "a" (value));
121 return false;
122#elif defined(_MSC_VER)
123 __asm {
124 mov eax,value
125 cpuid
126 mov esi,rEAX
127 mov dword ptr [esi],eax
128 mov esi,rEBX
129 mov dword ptr [esi],ebx
130 mov esi,rECX
131 mov dword ptr [esi],ecx
132 mov esi,rEDX
133 mov dword ptr [esi],edx
134 }
135 return false;
136#endif
137#endif
138 return true;
139}
140
141void X86Subtarget::AutoDetectSubtargetFeatures() {
142 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
143 union {
144 unsigned u[3];
145 char c[12];
146 } text;
147
148 if (X86::GetCpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1))
149 return;
150
151 X86::GetCpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX);
152
153 if ((EDX >> 23) & 0x1) X86SSELevel = MMX;
154 if ((EDX >> 25) & 0x1) X86SSELevel = SSE1;
155 if ((EDX >> 26) & 0x1) X86SSELevel = SSE2;
156 if (ECX & 0x1) X86SSELevel = SSE3;
157 if ((ECX >> 9) & 0x1) X86SSELevel = SSSE3;
Nate Begemanb2975562008-02-03 07:18:54 +0000158 if ((ECX >> 19) & 0x1) X86SSELevel = SSE41;
159 if ((ECX >> 20) & 0x1) X86SSELevel = SSE42;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000160
161 if (memcmp(text.c, "GenuineIntel", 12) == 0 ||
162 memcmp(text.c, "AuthenticAMD", 12) == 0) {
163 X86::GetCpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
164 HasX86_64 = (EDX >> 29) & 0x1;
165 }
166}
167
168static const char *GetCurrentX86CPU() {
169 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
170 if (X86::GetCpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX))
171 return "generic";
172 unsigned Family = (EAX >> 8) & 0xf; // Bits 8 - 11
173 unsigned Model = (EAX >> 4) & 0xf; // Bits 4 - 7
174 X86::GetCpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
175 bool Em64T = (EDX >> 29) & 0x1;
176
177 union {
178 unsigned u[3];
179 char c[12];
180 } text;
181
182 X86::GetCpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1);
183 if (memcmp(text.c, "GenuineIntel", 12) == 0) {
184 switch (Family) {
185 case 3:
186 return "i386";
187 case 4:
188 return "i486";
189 case 5:
190 switch (Model) {
191 case 4: return "pentium-mmx";
192 default: return "pentium";
193 }
194 case 6:
195 switch (Model) {
196 case 1: return "pentiumpro";
197 case 3:
198 case 5:
199 case 6: return "pentium2";
200 case 7:
201 case 8:
202 case 10:
203 case 11: return "pentium3";
204 case 9:
205 case 13: return "pentium-m";
206 case 14: return "yonah";
207 case 15: return "core2";
208 default: return "i686";
209 }
210 case 15: {
211 switch (Model) {
212 case 3:
213 case 4:
214 return (Em64T) ? "nocona" : "prescott";
215 default:
216 return (Em64T) ? "x86-64" : "pentium4";
217 }
218 }
219
220 default:
221 return "generic";
222 }
223 } else if (memcmp(text.c, "AuthenticAMD", 12) == 0) {
224 // FIXME: this poorly matches the generated SubtargetFeatureKV table. There
225 // appears to be no way to generate the wide variety of AMD-specific targets
226 // from the information returned from CPUID.
227 switch (Family) {
228 case 4:
229 return "i486";
230 case 5:
231 switch (Model) {
232 case 6:
233 case 7: return "k6";
234 case 8: return "k6-2";
235 case 9:
236 case 13: return "k6-3";
237 default: return "pentium";
238 }
239 case 6:
240 switch (Model) {
241 case 4: return "athlon-tbird";
242 case 6:
243 case 7:
244 case 8: return "athlon-mp";
245 case 10: return "athlon-xp";
246 default: return "athlon";
247 }
248 case 15:
249 switch (Model) {
250 case 1: return "opteron";
251 case 5: return "athlon-fx"; // also opteron
252 default: return "athlon64";
253 }
254 default:
255 return "generic";
256 }
257 } else {
258 return "generic";
259 }
260}
261
262X86Subtarget::X86Subtarget(const Module &M, const std::string &FS, bool is64Bit)
263 : AsmFlavor(AsmWriterFlavor)
Duncan Sandsde5f95f2008-11-28 09:29:37 +0000264 , PICStyle(PICStyles::None)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265 , X86SSELevel(NoMMXSSE)
Evan Chengb6992de2008-04-16 19:03:02 +0000266 , X863DNowLevel(NoThreeDNow)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267 , HasX86_64(false)
Chris Lattner93a2d432008-01-02 19:44:55 +0000268 , DarwinVers(0)
Dan Gohmande22f242008-05-05 18:43:07 +0000269 , IsLinux(false)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270 , stackAlignment(8)
271 // FIXME: this is a known good value for Yonah. How about others?
Rafael Espindola7afa9b12007-10-31 11:52:06 +0000272 , MaxInlineSizeThreshold(128)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273 , Is64Bit(is64Bit)
274 , TargetType(isELF) { // Default to ELF unless otherwise specified.
Mon P Wang078a62d2008-05-05 19:05:59 +0000275
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 // Determine default and user specified characteristics
277 if (!FS.empty()) {
278 // If feature string is not empty, parse features string.
279 std::string CPU = GetCurrentX86CPU();
280 ParseSubtargetFeatures(FS, CPU);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 } else {
282 // Otherwise, use CPUID to auto-detect feature set.
283 AutoDetectSubtargetFeatures();
284 }
285
286 // If requesting codegen for X86-64, make sure that 64-bit and SSE2 features
287 // are enabled. These are available on all x86-64 CPUs.
288 if (Is64Bit) {
289 HasX86_64 = true;
290 if (X86SSELevel < SSE2)
291 X86SSELevel = SSE2;
292 }
293
294 // Set the boolean corresponding to the current target triple, or the default
295 // if one cannot be determined, to true.
296 const std::string& TT = M.getTargetTriple();
297 if (TT.length() > 5) {
Duncan Sandsdfd94582008-01-08 10:06:15 +0000298 size_t Pos;
Chris Lattner93a2d432008-01-02 19:44:55 +0000299 if ((Pos = TT.find("-darwin")) != std::string::npos) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300 TargetType = isDarwin;
Chris Lattner93a2d432008-01-02 19:44:55 +0000301
302 // Compute the darwin version number.
303 if (isdigit(TT[Pos+7]))
304 DarwinVers = atoi(&TT[Pos+7]);
305 else
306 DarwinVers = 8; // Minimum supported darwin is Tiger.
Dan Gohmana65530a2008-05-05 00:28:39 +0000307 } else if (TT.find("linux") != std::string::npos) {
Dan Gohman2593e2b2008-05-05 16:11:31 +0000308 // Linux doesn't imply ELF, but we don't currently support anything else.
309 TargetType = isELF;
310 IsLinux = true;
Chris Lattner93a2d432008-01-02 19:44:55 +0000311 } else if (TT.find("cygwin") != std::string::npos) {
312 TargetType = isCygwin;
313 } else if (TT.find("mingw") != std::string::npos) {
314 TargetType = isMingw;
315 } else if (TT.find("win32") != std::string::npos) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316 TargetType = isWindows;
Anton Korobeynikovf0ce64b2008-03-22 21:12:53 +0000317 } else if (TT.find("windows") != std::string::npos) {
318 TargetType = isWindows;
Chris Lattner93a2d432008-01-02 19:44:55 +0000319 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 } else if (TT.empty()) {
321#if defined(__CYGWIN__)
322 TargetType = isCygwin;
Anton Korobeynikov62a51e42008-03-22 21:18:22 +0000323#elif defined(__MINGW32__) || defined(__MINGW64__)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 TargetType = isMingw;
325#elif defined(__APPLE__)
326 TargetType = isDarwin;
Chris Lattner93a2d432008-01-02 19:44:55 +0000327#if __APPLE_CC__ > 5400
328 DarwinVers = 9; // GCC 5400+ is Leopard.
329#else
330 DarwinVers = 8; // Minimum supported darwin is Tiger.
331#endif
332
Anton Korobeynikov62a51e42008-03-22 21:18:22 +0000333#elif defined(_WIN32) || defined(_WIN64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 TargetType = isWindows;
Dan Gohmana65530a2008-05-05 00:28:39 +0000335#elif defined(__linux__)
336 // Linux doesn't imply ELF, but we don't currently support anything else.
Dan Gohman2593e2b2008-05-05 16:11:31 +0000337 TargetType = isELF;
338 IsLinux = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339#endif
340 }
341
342 // If the asm syntax hasn't been overridden on the command line, use whatever
343 // the target wants.
344 if (AsmFlavor == X86Subtarget::Unset) {
Chris Lattner93a2d432008-01-02 19:44:55 +0000345 AsmFlavor = (TargetType == isWindows)
346 ? X86Subtarget::Intel : X86Subtarget::ATT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347 }
348
Anton Korobeynikovcdd93812008-04-23 18:16:16 +0000349 // Stack alignment is 16 bytes on Darwin (both 32 and 64 bit) and for all 64
350 // bit targets.
351 if (TargetType == isDarwin || Is64Bit)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000352 stackAlignment = 16;
Anton Korobeynikov06c42402008-04-12 22:12:22 +0000353
354 if (StackAlignment)
355 stackAlignment = StackAlignment;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356}