blob: 3523dda97eaf02824817bcfb005268a44387ddee [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/CodeGen/DwarfWriter.h"
51#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000052#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000053#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000054#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000055#include "llvm/Target/TargetMachine.h"
Dan Gohmandd5b58a2008-10-14 23:54:11 +000056#include "SelectionDAGBuild.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000057using namespace llvm;
58
Dan Gohman3df24e62008-09-03 23:12:08 +000059unsigned FastISel::getRegForValue(Value *V) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000060 MVT::SimpleValueType VT = TLI.getValueType(V->getType()).getSimpleVT();
61
62 // Ignore illegal types. We must do this before looking up the value
63 // in ValueMap because Arguments are given virtual registers regardless
64 // of whether FastISel can handle them.
65 if (!TLI.isTypeLegal(VT)) {
66 // Promote MVT::i1 to a legal type though, because it's common and easy.
67 if (VT == MVT::i1)
68 VT = TLI.getTypeToTransformTo(VT).getSimpleVT();
69 else
70 return 0;
71 }
72
Dan Gohman104e4ce2008-09-03 23:32:19 +000073 // Look up the value to see if we already have a register for it. We
74 // cache values defined by Instructions across blocks, and other values
75 // only locally. This is because Instructions already have the SSA
76 // def-dominatess-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000077 if (ValueMap.count(V))
78 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000079 unsigned Reg = LocalValueMap[V];
80 if (Reg != 0)
81 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000082
Dan Gohmanad368ac2008-08-27 18:10:19 +000083 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000084 if (CI->getValue().getActiveBits() <= 64)
85 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000086 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000087 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000088 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000089 // Translate this as an integer zero so that it can be
90 // local-CSE'd with actual integer zeros.
91 Reg = getRegForValue(Constant::getNullValue(TD.getIntPtrType()));
Dan Gohmanad368ac2008-08-27 18:10:19 +000092 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000093 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000094
95 if (!Reg) {
96 const APFloat &Flt = CF->getValueAPF();
97 MVT IntVT = TLI.getPointerTy();
98
99 uint64_t x[2];
100 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000101 bool isExact;
102 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
103 APFloat::rmTowardZero, &isExact);
104 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000105 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000106
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000107 unsigned IntegerReg = getRegForValue(ConstantInt::get(IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000108 if (IntegerReg != 0)
109 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
110 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000111 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000112 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
113 if (!SelectOperator(CE, CE->getOpcode())) return 0;
114 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000115 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000116 Reg = createResultReg(TLI.getRegClassFor(VT));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000117 BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000118 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000119
Dan Gohmandceffe62008-09-25 01:28:51 +0000120 // If target-independent code couldn't handle the value, give target-specific
121 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000122 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000123 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000124
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000125 // Don't cache constant materializations in the general ValueMap.
126 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000127 if (Reg != 0)
128 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000129 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000130}
131
Evan Cheng59fbc802008-09-09 01:26:59 +0000132unsigned FastISel::lookUpRegForValue(Value *V) {
133 // Look up the value to see if we already have a register for it. We
134 // cache values defined by Instructions across blocks, and other values
135 // only locally. This is because Instructions already have the SSA
136 // def-dominatess-use requirement enforced.
137 if (ValueMap.count(V))
138 return ValueMap[V];
139 return LocalValueMap[V];
140}
141
Owen Andersoncc54e762008-08-30 00:38:46 +0000142/// UpdateValueMap - Update the value map to include the new mapping for this
143/// instruction, or insert an extra copy to get the result in a previous
144/// determined register.
145/// NOTE: This is only necessary because we might select a block that uses
146/// a value before we select the block that defines the value. It might be
147/// possible to fix this by selecting blocks in reverse postorder.
Owen Anderson95267a12008-09-05 00:06:23 +0000148void FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000149 if (!isa<Instruction>(I)) {
150 LocalValueMap[I] = Reg;
151 return;
152 }
Owen Andersoncc54e762008-08-30 00:38:46 +0000153 if (!ValueMap.count(I))
154 ValueMap[I] = Reg;
155 else
Evan Chengf0991782008-09-07 09:04:52 +0000156 TII.copyRegToReg(*MBB, MBB->end(), ValueMap[I],
157 Reg, MRI.getRegClass(Reg), MRI.getRegClass(Reg));
Owen Andersoncc54e762008-08-30 00:38:46 +0000158}
159
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000160unsigned FastISel::getRegForGEPIndex(Value *Idx) {
161 unsigned IdxN = getRegForValue(Idx);
162 if (IdxN == 0)
163 // Unhandled operand. Halt "fast" selection and bail.
164 return 0;
165
166 // If the index is smaller or larger than intptr_t, truncate or extend it.
167 MVT PtrVT = TLI.getPointerTy();
168 MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
169 if (IdxVT.bitsLT(PtrVT))
170 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
171 ISD::SIGN_EXTEND, IdxN);
172 else if (IdxVT.bitsGT(PtrVT))
173 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
174 ISD::TRUNCATE, IdxN);
175 return IdxN;
176}
177
Dan Gohmanbdedd442008-08-20 00:11:48 +0000178/// SelectBinaryOp - Select and emit code for a binary operator instruction,
179/// which has an opcode which directly corresponds to the given ISD opcode.
180///
Dan Gohman40b189e2008-09-05 18:18:20 +0000181bool FastISel::SelectBinaryOp(User *I, ISD::NodeType ISDOpcode) {
Dan Gohmanbdedd442008-08-20 00:11:48 +0000182 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
183 if (VT == MVT::Other || !VT.isSimple())
184 // Unhandled type. Halt "fast" selection and bail.
185 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000186
Dan Gohmanb71fea22008-08-26 20:52:40 +0000187 // We only handle legal types. For example, on x86-32 the instruction
188 // selector contains all of the 64-bit instructions from x86-64,
189 // under the assumption that i64 won't be used if the target doesn't
190 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000191 if (!TLI.isTypeLegal(VT)) {
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000192 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000193 // don't require additional zeroing, which makes them easy.
194 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000195 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
196 ISDOpcode == ISD::XOR))
Dan Gohman638c6832008-09-05 18:44:22 +0000197 VT = TLI.getTypeToTransformTo(VT);
198 else
199 return false;
200 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000201
Dan Gohman3df24e62008-09-03 23:12:08 +0000202 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000203 if (Op0 == 0)
204 // Unhandled operand. Halt "fast" selection and bail.
205 return false;
206
207 // Check if the second operand is a constant and handle it appropriately.
208 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000209 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
210 ISDOpcode, Op0, CI->getZExtValue());
211 if (ResultReg != 0) {
212 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000213 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000214 return true;
215 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000216 }
217
Dan Gohman10df0fa2008-08-27 01:09:54 +0000218 // Check if the second operand is a constant float.
219 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000220 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
221 ISDOpcode, Op0, CF);
222 if (ResultReg != 0) {
223 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000224 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000225 return true;
226 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000227 }
228
Dan Gohman3df24e62008-09-03 23:12:08 +0000229 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000230 if (Op1 == 0)
231 // Unhandled operand. Halt "fast" selection and bail.
232 return false;
233
Dan Gohmanad368ac2008-08-27 18:10:19 +0000234 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000235 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
236 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000237 if (ResultReg == 0)
238 // Target-specific code wasn't able to find a machine opcode for
239 // the given ISD opcode and type. Halt "fast" selection and bail.
240 return false;
241
Dan Gohman8014e862008-08-20 00:23:20 +0000242 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000243 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000244 return true;
245}
246
Dan Gohman40b189e2008-09-05 18:18:20 +0000247bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000248 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000249 if (N == 0)
250 // Unhandled operand. Halt "fast" selection and bail.
251 return false;
252
253 const Type *Ty = I->getOperand(0)->getType();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000254 MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
Evan Cheng83785c82008-08-20 22:45:34 +0000255 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
256 OI != E; ++OI) {
257 Value *Idx = *OI;
258 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
259 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
260 if (Field) {
261 // N = N + Offset
262 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
263 // FIXME: This can be optimized by combining the add with a
264 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000265 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000266 if (N == 0)
267 // Unhandled operand. Halt "fast" selection and bail.
268 return false;
269 }
270 Ty = StTy->getElementType(Field);
271 } else {
272 Ty = cast<SequentialType>(Ty)->getElementType();
273
274 // If this is a constant subscript, handle it quickly.
275 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
276 if (CI->getZExtValue() == 0) continue;
277 uint64_t Offs =
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000278 TD.getTypePaddedSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000279 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000280 if (N == 0)
281 // Unhandled operand. Halt "fast" selection and bail.
282 return false;
283 continue;
284 }
285
286 // N = N + Idx * ElementSize;
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000287 uint64_t ElementSize = TD.getTypePaddedSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000288 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000289 if (IdxN == 0)
290 // Unhandled operand. Halt "fast" selection and bail.
291 return false;
292
Dan Gohman80bc6e22008-08-26 20:57:08 +0000293 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000294 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000295 if (IdxN == 0)
296 // Unhandled operand. Halt "fast" selection and bail.
297 return false;
298 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000299 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000300 if (N == 0)
301 // Unhandled operand. Halt "fast" selection and bail.
302 return false;
303 }
304 }
305
306 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000307 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000308 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000309}
310
Dan Gohman33134c42008-09-25 17:05:24 +0000311bool FastISel::SelectCall(User *I) {
312 Function *F = cast<CallInst>(I)->getCalledFunction();
313 if (!F) return false;
314
315 unsigned IID = F->getIntrinsicID();
316 switch (IID) {
317 default: break;
318 case Intrinsic::dbg_stoppoint: {
319 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Devang Patelb79b5352009-01-19 23:21:49 +0000320 if (DW && DW->ValidDebugInfo(SPI->getContext())) {
Devang Patel83489bb2009-01-13 00:35:13 +0000321 DICompileUnit CU(cast<GlobalVariable>(SPI->getContext()));
Bill Wendling0582ae92009-03-13 04:39:26 +0000322 std::string Dir, FN;
323 unsigned SrcFile = DW->getOrCreateSourceID(CU.getDirectory(Dir),
324 CU.getFilename(FN));
Dan Gohman33134c42008-09-25 17:05:24 +0000325 unsigned Line = SPI->getLine();
326 unsigned Col = SPI->getColumn();
Bill Wendling92c1e122009-02-13 02:16:35 +0000327 unsigned ID = DW->RecordSourceLine(Line, Col, SrcFile);
Bill Wendling9bc96a52009-02-03 00:55:04 +0000328 unsigned Idx = MF.getOrCreateDebugLocID(SrcFile, Line, Col);
329 setCurDebugLoc(DebugLoc::get(Idx));
Bill Wendling92c1e122009-02-13 02:16:35 +0000330 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
331 BuildMI(MBB, DL, II).addImm(ID);
Dan Gohman33134c42008-09-25 17:05:24 +0000332 }
333 return true;
334 }
335 case Intrinsic::dbg_region_start: {
336 DbgRegionStartInst *RSI = cast<DbgRegionStartInst>(I);
Bill Wendling92c1e122009-02-13 02:16:35 +0000337 if (DW && DW->ValidDebugInfo(RSI->getContext())) {
338 unsigned ID =
339 DW->RecordRegionStart(cast<GlobalVariable>(RSI->getContext()));
340 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
341 BuildMI(MBB, DL, II).addImm(ID);
342 }
Dan Gohman33134c42008-09-25 17:05:24 +0000343 return true;
344 }
345 case Intrinsic::dbg_region_end: {
346 DbgRegionEndInst *REI = cast<DbgRegionEndInst>(I);
Bill Wendling92c1e122009-02-13 02:16:35 +0000347 if (DW && DW->ValidDebugInfo(REI->getContext())) {
348 unsigned ID =
349 DW->RecordRegionEnd(cast<GlobalVariable>(REI->getContext()));
350 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
351 BuildMI(MBB, DL, II).addImm(ID);
352 }
Dan Gohman33134c42008-09-25 17:05:24 +0000353 return true;
354 }
355 case Intrinsic::dbg_func_start: {
Devang Patel83489bb2009-01-13 00:35:13 +0000356 if (!DW) return true;
Dan Gohman33134c42008-09-25 17:05:24 +0000357 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
358 Value *SP = FSI->getSubprogram();
Bill Wendling9bc96a52009-02-03 00:55:04 +0000359
Devang Patelb79b5352009-01-19 23:21:49 +0000360 if (DW->ValidDebugInfo(SP)) {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000361 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is what
362 // (most?) gdb expects.
Devang Patel83489bb2009-01-13 00:35:13 +0000363 DISubprogram Subprogram(cast<GlobalVariable>(SP));
364 DICompileUnit CompileUnit = Subprogram.getCompileUnit();
Bill Wendling0582ae92009-03-13 04:39:26 +0000365 std::string Dir, FN;
366 unsigned SrcFile = DW->getOrCreateSourceID(CompileUnit.getDirectory(Dir),
367 CompileUnit.getFilename(FN));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000368
Devang Patele75808c2008-11-06 21:28:20 +0000369 // Record the source line but does not create a label for the normal
370 // function start. It will be emitted at asm emission time. However,
371 // create a label if this is a beginning of inlined function.
Bill Wendling9bc96a52009-02-03 00:55:04 +0000372 unsigned Line = Subprogram.getLineNumber();
Bill Wendling92c1e122009-02-13 02:16:35 +0000373 unsigned LabelID = DW->RecordSourceLine(Line, 0, SrcFile);
Bill Wendling9bc96a52009-02-03 00:55:04 +0000374 setCurDebugLoc(DebugLoc::get(MF.getOrCreateDebugLocID(SrcFile, Line, 0)));
Bill Wendling92c1e122009-02-13 02:16:35 +0000375
376 if (DW->getRecordSourceLineCount() != 1) {
377 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
378 BuildMI(MBB, DL, II).addImm(LabelID);
379 }
Dan Gohman33134c42008-09-25 17:05:24 +0000380 }
Bill Wendling9bc96a52009-02-03 00:55:04 +0000381
Dan Gohman33134c42008-09-25 17:05:24 +0000382 return true;
383 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000384 case Intrinsic::dbg_declare: {
385 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
386 Value *Variable = DI->getVariable();
387 if (DW && DW->ValidDebugInfo(Variable)) {
388 // Determine the address of the declared object.
389 Value *Address = DI->getAddress();
390 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
391 Address = BCI->getOperand(0);
392 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
393 // Don't handle byval struct arguments or VLAs, for example.
394 if (!AI) break;
395 DenseMap<const AllocaInst*, int>::iterator SI =
396 StaticAllocaMap.find(AI);
397 if (SI == StaticAllocaMap.end()) break; // VLAs.
398 int FI = SI->second;
399
400 // Determine the debug globalvariable.
401 GlobalValue *GV = cast<GlobalVariable>(Variable);
402
403 // Build the DECLARE instruction.
404 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DECLARE);
405 BuildMI(MBB, DL, II).addFrameIndex(FI).addGlobalAddress(GV);
406 }
Dan Gohman33134c42008-09-25 17:05:24 +0000407 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000408 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000409 case Intrinsic::eh_exception: {
410 MVT VT = TLI.getValueType(I->getType());
411 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
412 default: break;
413 case TargetLowering::Expand: {
414 if (!MBB->isLandingPad()) {
415 // FIXME: Mark exception register as live in. Hack for PR1508.
416 unsigned Reg = TLI.getExceptionAddressRegister();
417 if (Reg) MBB->addLiveIn(Reg);
418 }
419 unsigned Reg = TLI.getExceptionAddressRegister();
420 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
421 unsigned ResultReg = createResultReg(RC);
422 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
423 Reg, RC, RC);
424 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000425 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000426 UpdateValueMap(I, ResultReg);
427 return true;
428 }
429 }
430 break;
431 }
432 case Intrinsic::eh_selector_i32:
433 case Intrinsic::eh_selector_i64: {
434 MVT VT = TLI.getValueType(I->getType());
435 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
436 default: break;
437 case TargetLowering::Expand: {
438 MVT VT = (IID == Intrinsic::eh_selector_i32 ?
439 MVT::i32 : MVT::i64);
440
441 if (MMI) {
442 if (MBB->isLandingPad())
443 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
444 else {
445#ifndef NDEBUG
446 CatchInfoLost.insert(cast<CallInst>(I));
447#endif
448 // FIXME: Mark exception selector register as live in. Hack for PR1508.
449 unsigned Reg = TLI.getExceptionSelectorRegister();
450 if (Reg) MBB->addLiveIn(Reg);
451 }
452
453 unsigned Reg = TLI.getExceptionSelectorRegister();
454 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
455 unsigned ResultReg = createResultReg(RC);
456 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
457 Reg, RC, RC);
458 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000459 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000460 UpdateValueMap(I, ResultReg);
461 } else {
462 unsigned ResultReg =
463 getRegForValue(Constant::getNullValue(I->getType()));
464 UpdateValueMap(I, ResultReg);
465 }
466 return true;
467 }
468 }
469 break;
470 }
Dan Gohman33134c42008-09-25 17:05:24 +0000471 }
472 return false;
473}
474
Dan Gohman40b189e2008-09-05 18:18:20 +0000475bool FastISel::SelectCast(User *I, ISD::NodeType Opcode) {
Owen Anderson6336b702008-08-27 18:58:30 +0000476 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
477 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000478
479 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
480 DstVT == MVT::Other || !DstVT.isSimple() ||
Dan Gohman91b6f972008-10-03 01:28:47 +0000481 !TLI.isTypeLegal(DstVT))
Owen Andersond0533c92008-08-26 23:46:32 +0000482 // Unhandled type. Halt "fast" selection and bail.
483 return false;
484
Dan Gohman91b6f972008-10-03 01:28:47 +0000485 // Check if the source operand is legal. Or as a special case,
486 // it may be i1 if we're doing zero-extension because that's
487 // trivially easy and somewhat common.
488 if (!TLI.isTypeLegal(SrcVT)) {
489 if (SrcVT == MVT::i1 && Opcode == ISD::ZERO_EXTEND)
490 SrcVT = TLI.getTypeToTransformTo(SrcVT);
491 else
492 // Unhandled type. Halt "fast" selection and bail.
493 return false;
494 }
495
Dan Gohman3df24e62008-09-03 23:12:08 +0000496 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000497 if (!InputReg)
498 // Unhandled operand. Halt "fast" selection and bail.
499 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000500
501 // If the operand is i1, arrange for the high bits in the register to be zero.
502 if (I->getOperand(0)->getType() == Type::Int1Ty) {
503 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
504 if (!InputReg)
505 return false;
506 }
507
Owen Andersond0533c92008-08-26 23:46:32 +0000508 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
509 DstVT.getSimpleVT(),
510 Opcode,
511 InputReg);
512 if (!ResultReg)
513 return false;
514
Dan Gohman3df24e62008-09-03 23:12:08 +0000515 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000516 return true;
517}
518
Dan Gohman40b189e2008-09-05 18:18:20 +0000519bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000520 // If the bitcast doesn't change the type, just use the operand value.
521 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000522 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000523 if (Reg == 0)
524 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000525 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000526 return true;
527 }
528
529 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Anderson6336b702008-08-27 18:58:30 +0000530 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
531 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000532
533 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
534 DstVT == MVT::Other || !DstVT.isSimple() ||
535 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
536 // Unhandled type. Halt "fast" selection and bail.
537 return false;
538
Dan Gohman3df24e62008-09-03 23:12:08 +0000539 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000540 if (Op0 == 0)
541 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000542 return false;
543
Dan Gohmanad368ac2008-08-27 18:10:19 +0000544 // First, try to perform the bitcast by inserting a reg-reg copy.
545 unsigned ResultReg = 0;
546 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
547 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
548 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
549 ResultReg = createResultReg(DstClass);
550
551 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
552 Op0, DstClass, SrcClass);
553 if (!InsertedCopy)
554 ResultReg = 0;
555 }
556
557 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
558 if (!ResultReg)
559 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
560 ISD::BIT_CONVERT, Op0);
561
562 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000563 return false;
564
Dan Gohman3df24e62008-09-03 23:12:08 +0000565 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000566 return true;
567}
568
Dan Gohman3df24e62008-09-03 23:12:08 +0000569bool
570FastISel::SelectInstruction(Instruction *I) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000571 return SelectOperator(I, I->getOpcode());
572}
573
Dan Gohmand98d6202008-10-02 22:15:21 +0000574/// FastEmitBranch - Emit an unconditional branch to the given block,
575/// unless it is the immediate (fall-through) successor, and update
576/// the CFG.
577void
578FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
579 MachineFunction::iterator NextMBB =
580 next(MachineFunction::iterator(MBB));
581
582 if (MBB->isLayoutSuccessor(MSucc)) {
583 // The unconditional fall-through case, which needs no instructions.
584 } else {
585 // The unconditional branch case.
586 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
587 }
588 MBB->addSuccessor(MSucc);
589}
590
Dan Gohman40b189e2008-09-05 18:18:20 +0000591bool
592FastISel::SelectOperator(User *I, unsigned Opcode) {
593 switch (Opcode) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000594 case Instruction::Add: {
595 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FADD : ISD::ADD;
596 return SelectBinaryOp(I, Opc);
597 }
598 case Instruction::Sub: {
599 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FSUB : ISD::SUB;
600 return SelectBinaryOp(I, Opc);
601 }
602 case Instruction::Mul: {
603 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FMUL : ISD::MUL;
604 return SelectBinaryOp(I, Opc);
605 }
606 case Instruction::SDiv:
607 return SelectBinaryOp(I, ISD::SDIV);
608 case Instruction::UDiv:
609 return SelectBinaryOp(I, ISD::UDIV);
610 case Instruction::FDiv:
611 return SelectBinaryOp(I, ISD::FDIV);
612 case Instruction::SRem:
613 return SelectBinaryOp(I, ISD::SREM);
614 case Instruction::URem:
615 return SelectBinaryOp(I, ISD::UREM);
616 case Instruction::FRem:
617 return SelectBinaryOp(I, ISD::FREM);
618 case Instruction::Shl:
619 return SelectBinaryOp(I, ISD::SHL);
620 case Instruction::LShr:
621 return SelectBinaryOp(I, ISD::SRL);
622 case Instruction::AShr:
623 return SelectBinaryOp(I, ISD::SRA);
624 case Instruction::And:
625 return SelectBinaryOp(I, ISD::AND);
626 case Instruction::Or:
627 return SelectBinaryOp(I, ISD::OR);
628 case Instruction::Xor:
629 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000630
Dan Gohman3df24e62008-09-03 23:12:08 +0000631 case Instruction::GetElementPtr:
632 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000633
Dan Gohman3df24e62008-09-03 23:12:08 +0000634 case Instruction::Br: {
635 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000636
Dan Gohman3df24e62008-09-03 23:12:08 +0000637 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000638 BasicBlock *LLVMSucc = BI->getSuccessor(0);
639 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000640 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000641 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000642 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000643
644 // Conditional branches are not handed yet.
645 // Halt "fast" selection and bail.
646 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000647 }
648
Dan Gohman087c8502008-09-05 01:08:41 +0000649 case Instruction::Unreachable:
650 // Nothing to emit.
651 return true;
652
Dan Gohman3df24e62008-09-03 23:12:08 +0000653 case Instruction::PHI:
654 // PHI nodes are already emitted.
655 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000656
657 case Instruction::Alloca:
658 // FunctionLowering has the static-sized case covered.
659 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
660 return true;
661
662 // Dynamic-sized alloca is not handled yet.
663 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000664
Dan Gohman33134c42008-09-25 17:05:24 +0000665 case Instruction::Call:
666 return SelectCall(I);
667
Dan Gohman3df24e62008-09-03 23:12:08 +0000668 case Instruction::BitCast:
669 return SelectBitCast(I);
670
671 case Instruction::FPToSI:
672 return SelectCast(I, ISD::FP_TO_SINT);
673 case Instruction::ZExt:
674 return SelectCast(I, ISD::ZERO_EXTEND);
675 case Instruction::SExt:
676 return SelectCast(I, ISD::SIGN_EXTEND);
677 case Instruction::Trunc:
678 return SelectCast(I, ISD::TRUNCATE);
679 case Instruction::SIToFP:
680 return SelectCast(I, ISD::SINT_TO_FP);
681
682 case Instruction::IntToPtr: // Deliberate fall-through.
683 case Instruction::PtrToInt: {
684 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
685 MVT DstVT = TLI.getValueType(I->getType());
686 if (DstVT.bitsGT(SrcVT))
687 return SelectCast(I, ISD::ZERO_EXTEND);
688 if (DstVT.bitsLT(SrcVT))
689 return SelectCast(I, ISD::TRUNCATE);
690 unsigned Reg = getRegForValue(I->getOperand(0));
691 if (Reg == 0) return false;
692 UpdateValueMap(I, Reg);
693 return true;
694 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000695
Dan Gohman3df24e62008-09-03 23:12:08 +0000696 default:
697 // Unhandled instruction. Halt "fast" selection and bail.
698 return false;
699 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000700}
701
Dan Gohman3df24e62008-09-03 23:12:08 +0000702FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000703 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +0000704 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000705 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000706 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000707 DenseMap<const AllocaInst *, int> &am
708#ifndef NDEBUG
709 , SmallSet<Instruction*, 8> &cil
710#endif
711 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000712 : MBB(0),
713 ValueMap(vm),
714 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000715 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000716#ifndef NDEBUG
717 CatchInfoLost(cil),
718#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000719 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000720 MMI(mmi),
Devang Patel83489bb2009-01-13 00:35:13 +0000721 DW(dw),
Dan Gohman3df24e62008-09-03 23:12:08 +0000722 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000723 MFI(*MF.getFrameInfo()),
724 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000725 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000726 TD(*TM.getTargetData()),
727 TII(*TM.getInstrInfo()),
728 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000729}
730
Dan Gohmane285a742008-08-14 21:51:29 +0000731FastISel::~FastISel() {}
732
Evan Cheng36fd9412008-09-02 21:59:13 +0000733unsigned FastISel::FastEmit_(MVT::SimpleValueType, MVT::SimpleValueType,
734 ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000735 return 0;
736}
737
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000738unsigned FastISel::FastEmit_r(MVT::SimpleValueType, MVT::SimpleValueType,
739 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000740 return 0;
741}
742
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000743unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, MVT::SimpleValueType,
744 ISD::NodeType, unsigned /*Op0*/,
745 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000746 return 0;
747}
748
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000749unsigned FastISel::FastEmit_i(MVT::SimpleValueType, MVT::SimpleValueType,
750 ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000751 return 0;
752}
753
Dan Gohman10df0fa2008-08-27 01:09:54 +0000754unsigned FastISel::FastEmit_f(MVT::SimpleValueType, MVT::SimpleValueType,
755 ISD::NodeType, ConstantFP * /*FPImm*/) {
756 return 0;
757}
758
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000759unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, MVT::SimpleValueType,
760 ISD::NodeType, unsigned /*Op0*/,
761 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000762 return 0;
763}
764
Dan Gohman10df0fa2008-08-27 01:09:54 +0000765unsigned FastISel::FastEmit_rf(MVT::SimpleValueType, MVT::SimpleValueType,
766 ISD::NodeType, unsigned /*Op0*/,
767 ConstantFP * /*FPImm*/) {
768 return 0;
769}
770
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000771unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, MVT::SimpleValueType,
772 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000773 unsigned /*Op0*/, unsigned /*Op1*/,
774 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000775 return 0;
776}
777
778/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
779/// to emit an instruction with an immediate operand using FastEmit_ri.
780/// If that fails, it materializes the immediate into a register and try
781/// FastEmit_rr instead.
782unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000783 unsigned Op0, uint64_t Imm,
784 MVT::SimpleValueType ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000785 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000786 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000787 if (ResultReg != 0)
788 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000789 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000790 if (MaterialReg == 0)
791 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000792 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000793}
794
Dan Gohman10df0fa2008-08-27 01:09:54 +0000795/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
796/// to emit an instruction with a floating-point immediate operand using
797/// FastEmit_rf. If that fails, it materializes the immediate into a register
798/// and try FastEmit_rr instead.
799unsigned FastISel::FastEmit_rf_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
800 unsigned Op0, ConstantFP *FPImm,
801 MVT::SimpleValueType ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000802 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000803 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000804 if (ResultReg != 0)
805 return ResultReg;
806
807 // Materialize the constant in a register.
808 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
809 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000810 // If the target doesn't have a way to directly enter a floating-point
811 // value into a register, use an alternate approach.
812 // TODO: The current approach only supports floating-point constants
813 // that can be constructed by conversion from integer values. This should
814 // be replaced by code that creates a load from a constant-pool entry,
815 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000816 const APFloat &Flt = FPImm->getValueAPF();
817 MVT IntVT = TLI.getPointerTy();
818
819 uint64_t x[2];
820 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000821 bool isExact;
822 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
823 APFloat::rmTowardZero, &isExact);
824 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000825 return 0;
826 APInt IntVal(IntBitWidth, 2, x);
827
828 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
829 ISD::Constant, IntVal.getZExtValue());
830 if (IntegerReg == 0)
831 return 0;
832 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
833 ISD::SINT_TO_FP, IntegerReg);
834 if (MaterialReg == 0)
835 return 0;
836 }
837 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
838}
839
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000840unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
841 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000842}
843
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000844unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000845 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000846 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000847 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000848
Bill Wendling9bc96a52009-02-03 00:55:04 +0000849 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000850 return ResultReg;
851}
852
853unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
854 const TargetRegisterClass *RC,
855 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000856 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000857 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000858
Evan Cheng5960e4e2008-09-08 08:38:20 +0000859 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000860 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000861 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000862 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000863 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
864 II.ImplicitDefs[0], RC, RC);
865 if (!InsertedCopy)
866 ResultReg = 0;
867 }
868
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000869 return ResultReg;
870}
871
872unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
873 const TargetRegisterClass *RC,
874 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000875 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000876 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000877
Evan Cheng5960e4e2008-09-08 08:38:20 +0000878 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000879 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000880 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000881 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000882 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
883 II.ImplicitDefs[0], RC, RC);
884 if (!InsertedCopy)
885 ResultReg = 0;
886 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000887 return ResultReg;
888}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000889
890unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
891 const TargetRegisterClass *RC,
892 unsigned Op0, uint64_t Imm) {
893 unsigned ResultReg = createResultReg(RC);
894 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
895
Evan Cheng5960e4e2008-09-08 08:38:20 +0000896 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000897 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000898 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000899 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000900 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
901 II.ImplicitDefs[0], RC, RC);
902 if (!InsertedCopy)
903 ResultReg = 0;
904 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000905 return ResultReg;
906}
907
Dan Gohman10df0fa2008-08-27 01:09:54 +0000908unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
909 const TargetRegisterClass *RC,
910 unsigned Op0, ConstantFP *FPImm) {
911 unsigned ResultReg = createResultReg(RC);
912 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
913
Evan Cheng5960e4e2008-09-08 08:38:20 +0000914 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000915 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000916 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000917 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000918 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
919 II.ImplicitDefs[0], RC, RC);
920 if (!InsertedCopy)
921 ResultReg = 0;
922 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000923 return ResultReg;
924}
925
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000926unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
927 const TargetRegisterClass *RC,
928 unsigned Op0, unsigned Op1, uint64_t Imm) {
929 unsigned ResultReg = createResultReg(RC);
930 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
931
Evan Cheng5960e4e2008-09-08 08:38:20 +0000932 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000933 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000934 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000935 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000936 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
937 II.ImplicitDefs[0], RC, RC);
938 if (!InsertedCopy)
939 ResultReg = 0;
940 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000941 return ResultReg;
942}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000943
944unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
945 const TargetRegisterClass *RC,
946 uint64_t Imm) {
947 unsigned ResultReg = createResultReg(RC);
948 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
949
Evan Cheng5960e4e2008-09-08 08:38:20 +0000950 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000951 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000952 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000953 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000954 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
955 II.ImplicitDefs[0], RC, RC);
956 if (!InsertedCopy)
957 ResultReg = 0;
958 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000959 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000960}
Owen Anderson8970f002008-08-27 22:30:02 +0000961
Evan Cheng536ab132009-01-22 09:10:11 +0000962unsigned FastISel::FastEmitInst_extractsubreg(MVT::SimpleValueType RetVT,
963 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +0000964 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +0000965
Evan Cheng536ab132009-01-22 09:10:11 +0000966 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Owen Anderson8970f002008-08-27 22:30:02 +0000967 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
968
Evan Cheng5960e4e2008-09-08 08:38:20 +0000969 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000970 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000971 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000972 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000973 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
974 II.ImplicitDefs[0], RC, RC);
975 if (!InsertedCopy)
976 ResultReg = 0;
977 }
Owen Anderson8970f002008-08-27 22:30:02 +0000978 return ResultReg;
979}
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000980
981/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
982/// with all but the least significant bit set to zero.
983unsigned FastISel::FastEmitZExtFromI1(MVT::SimpleValueType VT, unsigned Op) {
984 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
985}