blob: f48ff52b771cd02ed86d139da0cf2450ee86f0f7 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/CodeGen/DwarfWriter.h"
51#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000052#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000053#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000054#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000055#include "llvm/Target/TargetMachine.h"
Dan Gohmandd5b58a2008-10-14 23:54:11 +000056#include "SelectionDAGBuild.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000057using namespace llvm;
58
Dan Gohman3df24e62008-09-03 23:12:08 +000059unsigned FastISel::getRegForValue(Value *V) {
Dan Gohman4fd55282009-04-07 20:40:11 +000060 MVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
61 // Don't handle non-simple values in FastISel.
62 if (!RealVT.isSimple())
63 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000064
65 // Ignore illegal types. We must do this before looking up the value
66 // in ValueMap because Arguments are given virtual registers regardless
67 // of whether FastISel can handle them.
Dan Gohman4fd55282009-04-07 20:40:11 +000068 MVT::SimpleValueType VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000069 if (!TLI.isTypeLegal(VT)) {
70 // Promote MVT::i1 to a legal type though, because it's common and easy.
71 if (VT == MVT::i1)
72 VT = TLI.getTypeToTransformTo(VT).getSimpleVT();
73 else
74 return 0;
75 }
76
Dan Gohman104e4ce2008-09-03 23:32:19 +000077 // Look up the value to see if we already have a register for it. We
78 // cache values defined by Instructions across blocks, and other values
79 // only locally. This is because Instructions already have the SSA
80 // def-dominatess-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000081 if (ValueMap.count(V))
82 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000083 unsigned Reg = LocalValueMap[V];
84 if (Reg != 0)
85 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000086
Dan Gohmanad368ac2008-08-27 18:10:19 +000087 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000088 if (CI->getValue().getActiveBits() <= 64)
89 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000090 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000091 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000092 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000093 // Translate this as an integer zero so that it can be
94 // local-CSE'd with actual integer zeros.
95 Reg = getRegForValue(Constant::getNullValue(TD.getIntPtrType()));
Dan Gohmanad368ac2008-08-27 18:10:19 +000096 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000097 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000098
99 if (!Reg) {
100 const APFloat &Flt = CF->getValueAPF();
101 MVT IntVT = TLI.getPointerTy();
102
103 uint64_t x[2];
104 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000105 bool isExact;
106 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
107 APFloat::rmTowardZero, &isExact);
108 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000109 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000110
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000111 unsigned IntegerReg = getRegForValue(ConstantInt::get(IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000112 if (IntegerReg != 0)
113 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
114 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000115 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000116 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
117 if (!SelectOperator(CE, CE->getOpcode())) return 0;
118 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000119 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000120 Reg = createResultReg(TLI.getRegClassFor(VT));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000121 BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000122 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000123
Dan Gohmandceffe62008-09-25 01:28:51 +0000124 // If target-independent code couldn't handle the value, give target-specific
125 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000126 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000127 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000128
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000129 // Don't cache constant materializations in the general ValueMap.
130 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000131 if (Reg != 0)
132 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000133 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000134}
135
Evan Cheng59fbc802008-09-09 01:26:59 +0000136unsigned FastISel::lookUpRegForValue(Value *V) {
137 // Look up the value to see if we already have a register for it. We
138 // cache values defined by Instructions across blocks, and other values
139 // only locally. This is because Instructions already have the SSA
140 // def-dominatess-use requirement enforced.
141 if (ValueMap.count(V))
142 return ValueMap[V];
143 return LocalValueMap[V];
144}
145
Owen Andersoncc54e762008-08-30 00:38:46 +0000146/// UpdateValueMap - Update the value map to include the new mapping for this
147/// instruction, or insert an extra copy to get the result in a previous
148/// determined register.
149/// NOTE: This is only necessary because we might select a block that uses
150/// a value before we select the block that defines the value. It might be
151/// possible to fix this by selecting blocks in reverse postorder.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000152unsigned FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000153 if (!isa<Instruction>(I)) {
154 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000155 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000156 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000157
158 unsigned &AssignedReg = ValueMap[I];
159 if (AssignedReg == 0)
160 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000161 else if (Reg != AssignedReg) {
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000162 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg);
163 TII.copyRegToReg(*MBB, MBB->end(), AssignedReg,
164 Reg, RegClass, RegClass);
165 }
166 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000167}
168
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000169unsigned FastISel::getRegForGEPIndex(Value *Idx) {
170 unsigned IdxN = getRegForValue(Idx);
171 if (IdxN == 0)
172 // Unhandled operand. Halt "fast" selection and bail.
173 return 0;
174
175 // If the index is smaller or larger than intptr_t, truncate or extend it.
176 MVT PtrVT = TLI.getPointerTy();
177 MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
178 if (IdxVT.bitsLT(PtrVT))
179 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
180 ISD::SIGN_EXTEND, IdxN);
181 else if (IdxVT.bitsGT(PtrVT))
182 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
183 ISD::TRUNCATE, IdxN);
184 return IdxN;
185}
186
Dan Gohmanbdedd442008-08-20 00:11:48 +0000187/// SelectBinaryOp - Select and emit code for a binary operator instruction,
188/// which has an opcode which directly corresponds to the given ISD opcode.
189///
Dan Gohman40b189e2008-09-05 18:18:20 +0000190bool FastISel::SelectBinaryOp(User *I, ISD::NodeType ISDOpcode) {
Dan Gohmanbdedd442008-08-20 00:11:48 +0000191 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
192 if (VT == MVT::Other || !VT.isSimple())
193 // Unhandled type. Halt "fast" selection and bail.
194 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000195
Dan Gohmanb71fea22008-08-26 20:52:40 +0000196 // We only handle legal types. For example, on x86-32 the instruction
197 // selector contains all of the 64-bit instructions from x86-64,
198 // under the assumption that i64 won't be used if the target doesn't
199 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000200 if (!TLI.isTypeLegal(VT)) {
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000201 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000202 // don't require additional zeroing, which makes them easy.
203 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000204 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
205 ISDOpcode == ISD::XOR))
Dan Gohman638c6832008-09-05 18:44:22 +0000206 VT = TLI.getTypeToTransformTo(VT);
207 else
208 return false;
209 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000210
Dan Gohman3df24e62008-09-03 23:12:08 +0000211 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000212 if (Op0 == 0)
213 // Unhandled operand. Halt "fast" selection and bail.
214 return false;
215
216 // Check if the second operand is a constant and handle it appropriately.
217 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000218 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
219 ISDOpcode, Op0, CI->getZExtValue());
220 if (ResultReg != 0) {
221 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000222 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000223 return true;
224 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000225 }
226
Dan Gohman10df0fa2008-08-27 01:09:54 +0000227 // Check if the second operand is a constant float.
228 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000229 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
230 ISDOpcode, Op0, CF);
231 if (ResultReg != 0) {
232 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000233 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000234 return true;
235 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000236 }
237
Dan Gohman3df24e62008-09-03 23:12:08 +0000238 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000239 if (Op1 == 0)
240 // Unhandled operand. Halt "fast" selection and bail.
241 return false;
242
Dan Gohmanad368ac2008-08-27 18:10:19 +0000243 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000244 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
245 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000246 if (ResultReg == 0)
247 // Target-specific code wasn't able to find a machine opcode for
248 // the given ISD opcode and type. Halt "fast" selection and bail.
249 return false;
250
Dan Gohman8014e862008-08-20 00:23:20 +0000251 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000252 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000253 return true;
254}
255
Dan Gohman40b189e2008-09-05 18:18:20 +0000256bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000257 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000258 if (N == 0)
259 // Unhandled operand. Halt "fast" selection and bail.
260 return false;
261
262 const Type *Ty = I->getOperand(0)->getType();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000263 MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
Evan Cheng83785c82008-08-20 22:45:34 +0000264 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
265 OI != E; ++OI) {
266 Value *Idx = *OI;
267 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
268 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
269 if (Field) {
270 // N = N + Offset
271 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
272 // FIXME: This can be optimized by combining the add with a
273 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000274 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000275 if (N == 0)
276 // Unhandled operand. Halt "fast" selection and bail.
277 return false;
278 }
279 Ty = StTy->getElementType(Field);
280 } else {
281 Ty = cast<SequentialType>(Ty)->getElementType();
282
283 // If this is a constant subscript, handle it quickly.
284 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
285 if (CI->getZExtValue() == 0) continue;
286 uint64_t Offs =
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000287 TD.getTypePaddedSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000288 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000289 if (N == 0)
290 // Unhandled operand. Halt "fast" selection and bail.
291 return false;
292 continue;
293 }
294
295 // N = N + Idx * ElementSize;
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000296 uint64_t ElementSize = TD.getTypePaddedSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000297 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000298 if (IdxN == 0)
299 // Unhandled operand. Halt "fast" selection and bail.
300 return false;
301
Dan Gohman80bc6e22008-08-26 20:57:08 +0000302 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000303 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000304 if (IdxN == 0)
305 // Unhandled operand. Halt "fast" selection and bail.
306 return false;
307 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000308 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000309 if (N == 0)
310 // Unhandled operand. Halt "fast" selection and bail.
311 return false;
312 }
313 }
314
315 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000316 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000317 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000318}
319
Dan Gohman33134c42008-09-25 17:05:24 +0000320bool FastISel::SelectCall(User *I) {
321 Function *F = cast<CallInst>(I)->getCalledFunction();
322 if (!F) return false;
323
324 unsigned IID = F->getIntrinsicID();
325 switch (IID) {
326 default: break;
327 case Intrinsic::dbg_stoppoint: {
328 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Devang Patel48c7fa22009-04-13 18:13:16 +0000329 if (DW && DW->ValidDebugInfo(SPI->getContext(), true)) {
Devang Patel83489bb2009-01-13 00:35:13 +0000330 DICompileUnit CU(cast<GlobalVariable>(SPI->getContext()));
Bill Wendling0582ae92009-03-13 04:39:26 +0000331 std::string Dir, FN;
332 unsigned SrcFile = DW->getOrCreateSourceID(CU.getDirectory(Dir),
333 CU.getFilename(FN));
Dan Gohman33134c42008-09-25 17:05:24 +0000334 unsigned Line = SPI->getLine();
335 unsigned Col = SPI->getColumn();
Bill Wendling92c1e122009-02-13 02:16:35 +0000336 unsigned ID = DW->RecordSourceLine(Line, Col, SrcFile);
Bill Wendling9bc96a52009-02-03 00:55:04 +0000337 unsigned Idx = MF.getOrCreateDebugLocID(SrcFile, Line, Col);
338 setCurDebugLoc(DebugLoc::get(Idx));
Bill Wendling92c1e122009-02-13 02:16:35 +0000339 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
340 BuildMI(MBB, DL, II).addImm(ID);
Dan Gohman33134c42008-09-25 17:05:24 +0000341 }
342 return true;
343 }
344 case Intrinsic::dbg_region_start: {
345 DbgRegionStartInst *RSI = cast<DbgRegionStartInst>(I);
Devang Patel48c7fa22009-04-13 18:13:16 +0000346 if (DW && DW->ValidDebugInfo(RSI->getContext(), true)) {
Bill Wendling92c1e122009-02-13 02:16:35 +0000347 unsigned ID =
348 DW->RecordRegionStart(cast<GlobalVariable>(RSI->getContext()));
349 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
350 BuildMI(MBB, DL, II).addImm(ID);
351 }
Dan Gohman33134c42008-09-25 17:05:24 +0000352 return true;
353 }
354 case Intrinsic::dbg_region_end: {
355 DbgRegionEndInst *REI = cast<DbgRegionEndInst>(I);
Devang Patel48c7fa22009-04-13 18:13:16 +0000356 if (DW && DW->ValidDebugInfo(REI->getContext(), true)) {
Bill Wendling92c1e122009-02-13 02:16:35 +0000357 unsigned ID =
358 DW->RecordRegionEnd(cast<GlobalVariable>(REI->getContext()));
359 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
360 BuildMI(MBB, DL, II).addImm(ID);
361 }
Dan Gohman33134c42008-09-25 17:05:24 +0000362 return true;
363 }
364 case Intrinsic::dbg_func_start: {
Devang Patel83489bb2009-01-13 00:35:13 +0000365 if (!DW) return true;
Dan Gohman33134c42008-09-25 17:05:24 +0000366 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
367 Value *SP = FSI->getSubprogram();
Bill Wendling9bc96a52009-02-03 00:55:04 +0000368
Devang Patel48c7fa22009-04-13 18:13:16 +0000369 if (DW->ValidDebugInfo(SP, true)) {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000370 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is what
371 // (most?) gdb expects.
Devang Patel83489bb2009-01-13 00:35:13 +0000372 DISubprogram Subprogram(cast<GlobalVariable>(SP));
373 DICompileUnit CompileUnit = Subprogram.getCompileUnit();
Bill Wendling0582ae92009-03-13 04:39:26 +0000374 std::string Dir, FN;
375 unsigned SrcFile = DW->getOrCreateSourceID(CompileUnit.getDirectory(Dir),
376 CompileUnit.getFilename(FN));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000377
Devang Patelb3969922009-04-09 21:42:11 +0000378 // Record the source line.
Bill Wendling9bc96a52009-02-03 00:55:04 +0000379 unsigned Line = Subprogram.getLineNumber();
Devang Patel0f7fef32009-04-13 17:02:03 +0000380 unsigned LabelID = DW->RecordSourceLine(Line, 0, SrcFile);
Bill Wendling9bc96a52009-02-03 00:55:04 +0000381 setCurDebugLoc(DebugLoc::get(MF.getOrCreateDebugLocID(SrcFile, Line, 0)));
Bill Wendling92c1e122009-02-13 02:16:35 +0000382
Devang Patel0f7fef32009-04-13 17:02:03 +0000383 std::string SPName;
384 Subprogram.getLinkageName(SPName);
385 if (!SPName.empty()
386 && strcmp(SPName.c_str(), MF.getFunction()->getNameStart())) {
387 // This is a beginning of inlined function.
388 DW->RecordRegionStart(cast<GlobalVariable>(FSI->getSubprogram()),
389 LabelID);
390 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
391 BuildMI(MBB, DL, II).addImm(LabelID);
392 DW->RecordInlineInfo(Subprogram.getGV(), LabelID);
393 } else {
394 // llvm.dbg.func_start also defines beginning of function scope.
395 DW->RecordRegionStart(cast<GlobalVariable>(FSI->getSubprogram()));
396 }
Dan Gohman33134c42008-09-25 17:05:24 +0000397 }
Bill Wendling9bc96a52009-02-03 00:55:04 +0000398
Dan Gohman33134c42008-09-25 17:05:24 +0000399 return true;
400 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000401 case Intrinsic::dbg_declare: {
402 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
403 Value *Variable = DI->getVariable();
Devang Patel48c7fa22009-04-13 18:13:16 +0000404 if (DW && DW->ValidDebugInfo(Variable, true)) {
Bill Wendling92c1e122009-02-13 02:16:35 +0000405 // Determine the address of the declared object.
406 Value *Address = DI->getAddress();
407 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
408 Address = BCI->getOperand(0);
409 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
410 // Don't handle byval struct arguments or VLAs, for example.
411 if (!AI) break;
412 DenseMap<const AllocaInst*, int>::iterator SI =
413 StaticAllocaMap.find(AI);
414 if (SI == StaticAllocaMap.end()) break; // VLAs.
415 int FI = SI->second;
416
417 // Determine the debug globalvariable.
418 GlobalValue *GV = cast<GlobalVariable>(Variable);
419
420 // Build the DECLARE instruction.
421 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DECLARE);
422 BuildMI(MBB, DL, II).addFrameIndex(FI).addGlobalAddress(GV);
423 }
Dan Gohman33134c42008-09-25 17:05:24 +0000424 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000425 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000426 case Intrinsic::eh_exception: {
427 MVT VT = TLI.getValueType(I->getType());
428 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
429 default: break;
430 case TargetLowering::Expand: {
431 if (!MBB->isLandingPad()) {
432 // FIXME: Mark exception register as live in. Hack for PR1508.
433 unsigned Reg = TLI.getExceptionAddressRegister();
434 if (Reg) MBB->addLiveIn(Reg);
435 }
436 unsigned Reg = TLI.getExceptionAddressRegister();
437 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
438 unsigned ResultReg = createResultReg(RC);
439 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
440 Reg, RC, RC);
441 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000442 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000443 UpdateValueMap(I, ResultReg);
444 return true;
445 }
446 }
447 break;
448 }
449 case Intrinsic::eh_selector_i32:
450 case Intrinsic::eh_selector_i64: {
451 MVT VT = TLI.getValueType(I->getType());
452 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
453 default: break;
454 case TargetLowering::Expand: {
455 MVT VT = (IID == Intrinsic::eh_selector_i32 ?
456 MVT::i32 : MVT::i64);
457
458 if (MMI) {
459 if (MBB->isLandingPad())
460 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
461 else {
462#ifndef NDEBUG
463 CatchInfoLost.insert(cast<CallInst>(I));
464#endif
465 // FIXME: Mark exception selector register as live in. Hack for PR1508.
466 unsigned Reg = TLI.getExceptionSelectorRegister();
467 if (Reg) MBB->addLiveIn(Reg);
468 }
469
470 unsigned Reg = TLI.getExceptionSelectorRegister();
471 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
472 unsigned ResultReg = createResultReg(RC);
473 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
474 Reg, RC, RC);
475 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000476 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000477 UpdateValueMap(I, ResultReg);
478 } else {
479 unsigned ResultReg =
480 getRegForValue(Constant::getNullValue(I->getType()));
481 UpdateValueMap(I, ResultReg);
482 }
483 return true;
484 }
485 }
486 break;
487 }
Dan Gohman33134c42008-09-25 17:05:24 +0000488 }
489 return false;
490}
491
Dan Gohman40b189e2008-09-05 18:18:20 +0000492bool FastISel::SelectCast(User *I, ISD::NodeType Opcode) {
Owen Anderson6336b702008-08-27 18:58:30 +0000493 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
494 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000495
496 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
Dan Gohman474d3b32009-03-13 23:53:06 +0000497 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000498 // Unhandled type. Halt "fast" selection and bail.
499 return false;
500
Dan Gohman474d3b32009-03-13 23:53:06 +0000501 // Check if the destination type is legal. Or as a special case,
502 // it may be i1 if we're doing a truncate because that's
503 // easy and somewhat common.
504 if (!TLI.isTypeLegal(DstVT))
505 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000506 // Unhandled type. Halt "fast" selection and bail.
507 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000508
509 // Check if the source operand is legal. Or as a special case,
510 // it may be i1 if we're doing zero-extension because that's
511 // easy and somewhat common.
512 if (!TLI.isTypeLegal(SrcVT))
513 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
514 // Unhandled type. Halt "fast" selection and bail.
515 return false;
516
Dan Gohman3df24e62008-09-03 23:12:08 +0000517 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000518 if (!InputReg)
519 // Unhandled operand. Halt "fast" selection and bail.
520 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000521
522 // If the operand is i1, arrange for the high bits in the register to be zero.
Dan Gohman474d3b32009-03-13 23:53:06 +0000523 if (SrcVT == MVT::i1) {
524 SrcVT = TLI.getTypeToTransformTo(SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000525 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
526 if (!InputReg)
527 return false;
528 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000529 // If the result is i1, truncate to the target's type for i1 first.
530 if (DstVT == MVT::i1)
531 DstVT = TLI.getTypeToTransformTo(DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000532
Owen Andersond0533c92008-08-26 23:46:32 +0000533 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
534 DstVT.getSimpleVT(),
535 Opcode,
536 InputReg);
537 if (!ResultReg)
538 return false;
539
Dan Gohman3df24e62008-09-03 23:12:08 +0000540 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000541 return true;
542}
543
Dan Gohman40b189e2008-09-05 18:18:20 +0000544bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000545 // If the bitcast doesn't change the type, just use the operand value.
546 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000547 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000548 if (Reg == 0)
549 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000550 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000551 return true;
552 }
553
554 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Anderson6336b702008-08-27 18:58:30 +0000555 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
556 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000557
558 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
559 DstVT == MVT::Other || !DstVT.isSimple() ||
560 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
561 // Unhandled type. Halt "fast" selection and bail.
562 return false;
563
Dan Gohman3df24e62008-09-03 23:12:08 +0000564 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000565 if (Op0 == 0)
566 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000567 return false;
568
Dan Gohmanad368ac2008-08-27 18:10:19 +0000569 // First, try to perform the bitcast by inserting a reg-reg copy.
570 unsigned ResultReg = 0;
571 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
572 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
573 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
574 ResultReg = createResultReg(DstClass);
575
576 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
577 Op0, DstClass, SrcClass);
578 if (!InsertedCopy)
579 ResultReg = 0;
580 }
581
582 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
583 if (!ResultReg)
584 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
585 ISD::BIT_CONVERT, Op0);
586
587 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000588 return false;
589
Dan Gohman3df24e62008-09-03 23:12:08 +0000590 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000591 return true;
592}
593
Dan Gohman3df24e62008-09-03 23:12:08 +0000594bool
595FastISel::SelectInstruction(Instruction *I) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000596 return SelectOperator(I, I->getOpcode());
597}
598
Dan Gohmand98d6202008-10-02 22:15:21 +0000599/// FastEmitBranch - Emit an unconditional branch to the given block,
600/// unless it is the immediate (fall-through) successor, and update
601/// the CFG.
602void
603FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
604 MachineFunction::iterator NextMBB =
605 next(MachineFunction::iterator(MBB));
606
607 if (MBB->isLayoutSuccessor(MSucc)) {
608 // The unconditional fall-through case, which needs no instructions.
609 } else {
610 // The unconditional branch case.
611 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
612 }
613 MBB->addSuccessor(MSucc);
614}
615
Dan Gohman40b189e2008-09-05 18:18:20 +0000616bool
617FastISel::SelectOperator(User *I, unsigned Opcode) {
618 switch (Opcode) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000619 case Instruction::Add: {
620 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FADD : ISD::ADD;
621 return SelectBinaryOp(I, Opc);
622 }
623 case Instruction::Sub: {
624 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FSUB : ISD::SUB;
625 return SelectBinaryOp(I, Opc);
626 }
627 case Instruction::Mul: {
628 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FMUL : ISD::MUL;
629 return SelectBinaryOp(I, Opc);
630 }
631 case Instruction::SDiv:
632 return SelectBinaryOp(I, ISD::SDIV);
633 case Instruction::UDiv:
634 return SelectBinaryOp(I, ISD::UDIV);
635 case Instruction::FDiv:
636 return SelectBinaryOp(I, ISD::FDIV);
637 case Instruction::SRem:
638 return SelectBinaryOp(I, ISD::SREM);
639 case Instruction::URem:
640 return SelectBinaryOp(I, ISD::UREM);
641 case Instruction::FRem:
642 return SelectBinaryOp(I, ISD::FREM);
643 case Instruction::Shl:
644 return SelectBinaryOp(I, ISD::SHL);
645 case Instruction::LShr:
646 return SelectBinaryOp(I, ISD::SRL);
647 case Instruction::AShr:
648 return SelectBinaryOp(I, ISD::SRA);
649 case Instruction::And:
650 return SelectBinaryOp(I, ISD::AND);
651 case Instruction::Or:
652 return SelectBinaryOp(I, ISD::OR);
653 case Instruction::Xor:
654 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000655
Dan Gohman3df24e62008-09-03 23:12:08 +0000656 case Instruction::GetElementPtr:
657 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000658
Dan Gohman3df24e62008-09-03 23:12:08 +0000659 case Instruction::Br: {
660 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000661
Dan Gohman3df24e62008-09-03 23:12:08 +0000662 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000663 BasicBlock *LLVMSucc = BI->getSuccessor(0);
664 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000665 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000666 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000667 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000668
669 // Conditional branches are not handed yet.
670 // Halt "fast" selection and bail.
671 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000672 }
673
Dan Gohman087c8502008-09-05 01:08:41 +0000674 case Instruction::Unreachable:
675 // Nothing to emit.
676 return true;
677
Dan Gohman3df24e62008-09-03 23:12:08 +0000678 case Instruction::PHI:
679 // PHI nodes are already emitted.
680 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000681
682 case Instruction::Alloca:
683 // FunctionLowering has the static-sized case covered.
684 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
685 return true;
686
687 // Dynamic-sized alloca is not handled yet.
688 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000689
Dan Gohman33134c42008-09-25 17:05:24 +0000690 case Instruction::Call:
691 return SelectCall(I);
692
Dan Gohman3df24e62008-09-03 23:12:08 +0000693 case Instruction::BitCast:
694 return SelectBitCast(I);
695
696 case Instruction::FPToSI:
697 return SelectCast(I, ISD::FP_TO_SINT);
698 case Instruction::ZExt:
699 return SelectCast(I, ISD::ZERO_EXTEND);
700 case Instruction::SExt:
701 return SelectCast(I, ISD::SIGN_EXTEND);
702 case Instruction::Trunc:
703 return SelectCast(I, ISD::TRUNCATE);
704 case Instruction::SIToFP:
705 return SelectCast(I, ISD::SINT_TO_FP);
706
707 case Instruction::IntToPtr: // Deliberate fall-through.
708 case Instruction::PtrToInt: {
709 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
710 MVT DstVT = TLI.getValueType(I->getType());
711 if (DstVT.bitsGT(SrcVT))
712 return SelectCast(I, ISD::ZERO_EXTEND);
713 if (DstVT.bitsLT(SrcVT))
714 return SelectCast(I, ISD::TRUNCATE);
715 unsigned Reg = getRegForValue(I->getOperand(0));
716 if (Reg == 0) return false;
717 UpdateValueMap(I, Reg);
718 return true;
719 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000720
Dan Gohman3df24e62008-09-03 23:12:08 +0000721 default:
722 // Unhandled instruction. Halt "fast" selection and bail.
723 return false;
724 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000725}
726
Dan Gohman3df24e62008-09-03 23:12:08 +0000727FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000728 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +0000729 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000730 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000731 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000732 DenseMap<const AllocaInst *, int> &am
733#ifndef NDEBUG
734 , SmallSet<Instruction*, 8> &cil
735#endif
736 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000737 : MBB(0),
738 ValueMap(vm),
739 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000740 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000741#ifndef NDEBUG
742 CatchInfoLost(cil),
743#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000744 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000745 MMI(mmi),
Devang Patel83489bb2009-01-13 00:35:13 +0000746 DW(dw),
Dan Gohman3df24e62008-09-03 23:12:08 +0000747 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000748 MFI(*MF.getFrameInfo()),
749 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000750 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000751 TD(*TM.getTargetData()),
752 TII(*TM.getInstrInfo()),
753 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000754}
755
Dan Gohmane285a742008-08-14 21:51:29 +0000756FastISel::~FastISel() {}
757
Evan Cheng36fd9412008-09-02 21:59:13 +0000758unsigned FastISel::FastEmit_(MVT::SimpleValueType, MVT::SimpleValueType,
759 ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000760 return 0;
761}
762
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000763unsigned FastISel::FastEmit_r(MVT::SimpleValueType, MVT::SimpleValueType,
764 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000765 return 0;
766}
767
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000768unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, MVT::SimpleValueType,
769 ISD::NodeType, unsigned /*Op0*/,
770 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000771 return 0;
772}
773
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000774unsigned FastISel::FastEmit_i(MVT::SimpleValueType, MVT::SimpleValueType,
775 ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000776 return 0;
777}
778
Dan Gohman10df0fa2008-08-27 01:09:54 +0000779unsigned FastISel::FastEmit_f(MVT::SimpleValueType, MVT::SimpleValueType,
780 ISD::NodeType, ConstantFP * /*FPImm*/) {
781 return 0;
782}
783
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000784unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, MVT::SimpleValueType,
785 ISD::NodeType, unsigned /*Op0*/,
786 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000787 return 0;
788}
789
Dan Gohman10df0fa2008-08-27 01:09:54 +0000790unsigned FastISel::FastEmit_rf(MVT::SimpleValueType, MVT::SimpleValueType,
791 ISD::NodeType, unsigned /*Op0*/,
792 ConstantFP * /*FPImm*/) {
793 return 0;
794}
795
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000796unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, MVT::SimpleValueType,
797 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000798 unsigned /*Op0*/, unsigned /*Op1*/,
799 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000800 return 0;
801}
802
803/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
804/// to emit an instruction with an immediate operand using FastEmit_ri.
805/// If that fails, it materializes the immediate into a register and try
806/// FastEmit_rr instead.
807unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000808 unsigned Op0, uint64_t Imm,
809 MVT::SimpleValueType ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000810 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000811 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000812 if (ResultReg != 0)
813 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000814 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000815 if (MaterialReg == 0)
816 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000817 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000818}
819
Dan Gohman10df0fa2008-08-27 01:09:54 +0000820/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
821/// to emit an instruction with a floating-point immediate operand using
822/// FastEmit_rf. If that fails, it materializes the immediate into a register
823/// and try FastEmit_rr instead.
824unsigned FastISel::FastEmit_rf_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
825 unsigned Op0, ConstantFP *FPImm,
826 MVT::SimpleValueType ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000827 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000828 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000829 if (ResultReg != 0)
830 return ResultReg;
831
832 // Materialize the constant in a register.
833 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
834 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000835 // If the target doesn't have a way to directly enter a floating-point
836 // value into a register, use an alternate approach.
837 // TODO: The current approach only supports floating-point constants
838 // that can be constructed by conversion from integer values. This should
839 // be replaced by code that creates a load from a constant-pool entry,
840 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000841 const APFloat &Flt = FPImm->getValueAPF();
842 MVT IntVT = TLI.getPointerTy();
843
844 uint64_t x[2];
845 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000846 bool isExact;
847 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
848 APFloat::rmTowardZero, &isExact);
849 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000850 return 0;
851 APInt IntVal(IntBitWidth, 2, x);
852
853 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
854 ISD::Constant, IntVal.getZExtValue());
855 if (IntegerReg == 0)
856 return 0;
857 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
858 ISD::SINT_TO_FP, IntegerReg);
859 if (MaterialReg == 0)
860 return 0;
861 }
862 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
863}
864
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000865unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
866 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000867}
868
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000869unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000870 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000871 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000872 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000873
Bill Wendling9bc96a52009-02-03 00:55:04 +0000874 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000875 return ResultReg;
876}
877
878unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
879 const TargetRegisterClass *RC,
880 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000881 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000882 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000883
Evan Cheng5960e4e2008-09-08 08:38:20 +0000884 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000885 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000886 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000887 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000888 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
889 II.ImplicitDefs[0], RC, RC);
890 if (!InsertedCopy)
891 ResultReg = 0;
892 }
893
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000894 return ResultReg;
895}
896
897unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
898 const TargetRegisterClass *RC,
899 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000900 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000901 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000902
Evan Cheng5960e4e2008-09-08 08:38:20 +0000903 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000904 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000905 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000906 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000907 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
908 II.ImplicitDefs[0], RC, RC);
909 if (!InsertedCopy)
910 ResultReg = 0;
911 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000912 return ResultReg;
913}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000914
915unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
916 const TargetRegisterClass *RC,
917 unsigned Op0, uint64_t Imm) {
918 unsigned ResultReg = createResultReg(RC);
919 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
920
Evan Cheng5960e4e2008-09-08 08:38:20 +0000921 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000922 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000923 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000924 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000925 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
926 II.ImplicitDefs[0], RC, RC);
927 if (!InsertedCopy)
928 ResultReg = 0;
929 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000930 return ResultReg;
931}
932
Dan Gohman10df0fa2008-08-27 01:09:54 +0000933unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
934 const TargetRegisterClass *RC,
935 unsigned Op0, ConstantFP *FPImm) {
936 unsigned ResultReg = createResultReg(RC);
937 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
938
Evan Cheng5960e4e2008-09-08 08:38:20 +0000939 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000940 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000941 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000942 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000943 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
944 II.ImplicitDefs[0], RC, RC);
945 if (!InsertedCopy)
946 ResultReg = 0;
947 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000948 return ResultReg;
949}
950
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000951unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
952 const TargetRegisterClass *RC,
953 unsigned Op0, unsigned Op1, uint64_t Imm) {
954 unsigned ResultReg = createResultReg(RC);
955 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
956
Evan Cheng5960e4e2008-09-08 08:38:20 +0000957 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000958 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000959 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000960 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000961 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
962 II.ImplicitDefs[0], RC, RC);
963 if (!InsertedCopy)
964 ResultReg = 0;
965 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000966 return ResultReg;
967}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000968
969unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
970 const TargetRegisterClass *RC,
971 uint64_t Imm) {
972 unsigned ResultReg = createResultReg(RC);
973 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
974
Evan Cheng5960e4e2008-09-08 08:38:20 +0000975 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000976 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000977 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000978 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000979 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
980 II.ImplicitDefs[0], RC, RC);
981 if (!InsertedCopy)
982 ResultReg = 0;
983 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000984 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000985}
Owen Anderson8970f002008-08-27 22:30:02 +0000986
Evan Cheng536ab132009-01-22 09:10:11 +0000987unsigned FastISel::FastEmitInst_extractsubreg(MVT::SimpleValueType RetVT,
988 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +0000989 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +0000990
Evan Cheng536ab132009-01-22 09:10:11 +0000991 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Owen Anderson8970f002008-08-27 22:30:02 +0000992 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
993
Evan Cheng5960e4e2008-09-08 08:38:20 +0000994 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000995 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000996 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000997 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000998 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
999 II.ImplicitDefs[0], RC, RC);
1000 if (!InsertedCopy)
1001 ResultReg = 0;
1002 }
Owen Anderson8970f002008-08-27 22:30:02 +00001003 return ResultReg;
1004}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001005
1006/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1007/// with all but the least significant bit set to zero.
1008unsigned FastISel::FastEmitZExtFromI1(MVT::SimpleValueType VT, unsigned Op) {
1009 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
1010}