blob: b6fce294f2ac22c9443e8b2ac23eaed3c941103d [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000054 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
56 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
57 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000058 MCSymbolRefExpr::VariantKind Variant);
59
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000060
Jim Grosbach7ce05792011-08-03 23:50:40 +000061 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
62 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000063 bool parseDirectiveWord(unsigned Size, SMLoc L);
64 bool parseDirectiveThumb(SMLoc L);
65 bool parseDirectiveThumbFunc(SMLoc L);
66 bool parseDirectiveCode(SMLoc L);
67 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000068
Jim Grosbach1355cf12011-07-26 17:10:22 +000069 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000070 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000072 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000073
Evan Chengebdeeab2011-07-08 01:53:10 +000074 bool isThumb() const {
75 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000076 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000077 }
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000079 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000080 }
Jim Grosbach47a0d522011-08-16 20:45:50 +000081 bool isThumbTwo() const {
82 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
83 }
Jim Grosbach194bd892011-08-16 22:20:01 +000084 bool hasV6Ops() const {
85 return STI.getFeatureBits() & ARM::HasV6Ops;
86 }
Evan Cheng32869202011-07-08 22:36:29 +000087 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000088 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
89 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000090 }
Evan Chengebdeeab2011-07-08 01:53:10 +000091
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000092 /// @name Auto-generated Match Functions
93 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000094
Chris Lattner0692ee62010-09-06 19:11:01 +000095#define GET_ASSEMBLER_HEADER
96#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000097
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000098 /// }
99
Jim Grosbach43904292011-07-25 20:14:50 +0000100 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000101 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000102 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000103 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000104 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000105 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000106 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000107 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000108 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000109 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000110 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
111 StringRef Op, int Low, int High);
112 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
113 return parsePKHImm(O, "lsl", 0, 31);
114 }
115 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
116 return parsePKHImm(O, "asr", 1, 32);
117 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000118 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000119 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000120 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000121 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000122 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000123 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000124
125 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000126 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000127 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000128 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
129 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000130 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000131 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000132 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
133 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000134 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
135 const SmallVectorImpl<MCParsedAsmOperand*> &);
136 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
137 const SmallVectorImpl<MCParsedAsmOperand*> &);
138 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
139 const SmallVectorImpl<MCParsedAsmOperand*> &);
140 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
141 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000142 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
143 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000144 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
145 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000146 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
147 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000148
149 bool validateInstruction(MCInst &Inst,
150 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000151 void processInstruction(MCInst &Inst,
152 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000153 bool shouldOmitCCOutOperand(StringRef Mnemonic,
154 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000155
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000156public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000157 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000158 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
159 Match_RequiresV6,
160 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000161 };
162
Evan Chengffc0e732011-07-09 05:47:46 +0000163 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000164 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000165 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000166
Evan Chengebdeeab2011-07-08 01:53:10 +0000167 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000168 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000169 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000170
Jim Grosbach1355cf12011-07-26 17:10:22 +0000171 // Implementation of the MCTargetAsmParser interface:
172 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
173 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000174 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000175 bool ParseDirective(AsmToken DirectiveID);
176
Jim Grosbach47a0d522011-08-16 20:45:50 +0000177 unsigned checkTargetMatchPredicate(MCInst &Inst);
178
Jim Grosbach1355cf12011-07-26 17:10:22 +0000179 bool MatchAndEmitInstruction(SMLoc IDLoc,
180 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
181 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000182};
Jim Grosbach16c74252010-10-29 14:46:02 +0000183} // end anonymous namespace
184
Chris Lattner3a697562010-10-28 17:20:03 +0000185namespace {
186
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000187/// ARMOperand - Instances of this class represent a parsed ARM machine
188/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000189class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000190 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000191 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000192 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000193 CoprocNum,
194 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000195 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000196 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000197 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000198 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000199 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000200 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000201 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000202 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000203 DPRRegisterList,
204 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000205 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000206 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000207 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000208 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000209 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000210 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000211 } Kind;
212
Sean Callanan76264762010-04-02 22:27:05 +0000213 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000214 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000215
216 union {
217 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000218 ARMCC::CondCodes Val;
219 } CC;
220
221 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000222 ARM_MB::MemBOpt Val;
223 } MBOpt;
224
225 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000226 unsigned Val;
227 } Cop;
228
229 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000230 ARM_PROC::IFlags Val;
231 } IFlags;
232
233 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000234 unsigned Val;
235 } MMask;
236
237 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000238 const char *Data;
239 unsigned Length;
240 } Tok;
241
242 struct {
243 unsigned RegNum;
244 } Reg;
245
Bill Wendling8155e5b2010-11-06 22:19:43 +0000246 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000247 const MCExpr *Val;
248 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000249
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000250 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000251 struct {
252 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000253 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
254 // was specified.
255 const MCConstantExpr *OffsetImm; // Offset immediate value
256 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
257 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000258 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000259 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000260 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000261
262 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000263 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000264 bool isAdd;
265 ARM_AM::ShiftOpc ShiftTy;
266 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000267 } PostIdxReg;
268
269 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000270 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000271 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000272 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000273 struct {
274 ARM_AM::ShiftOpc ShiftTy;
275 unsigned SrcReg;
276 unsigned ShiftReg;
277 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000278 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000279 struct {
280 ARM_AM::ShiftOpc ShiftTy;
281 unsigned SrcReg;
282 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000283 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000284 struct {
285 unsigned Imm;
286 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000287 struct {
288 unsigned LSB;
289 unsigned Width;
290 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000291 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000292
Bill Wendling146018f2010-11-06 21:42:12 +0000293 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
294public:
Sean Callanan76264762010-04-02 22:27:05 +0000295 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
296 Kind = o.Kind;
297 StartLoc = o.StartLoc;
298 EndLoc = o.EndLoc;
299 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000300 case CondCode:
301 CC = o.CC;
302 break;
Sean Callanan76264762010-04-02 22:27:05 +0000303 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000304 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000305 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000306 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000307 case Register:
308 Reg = o.Reg;
309 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000310 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000311 case DPRRegisterList:
312 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000313 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000314 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000315 case CoprocNum:
316 case CoprocReg:
317 Cop = o.Cop;
318 break;
Sean Callanan76264762010-04-02 22:27:05 +0000319 case Immediate:
320 Imm = o.Imm;
321 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000322 case MemBarrierOpt:
323 MBOpt = o.MBOpt;
324 break;
Sean Callanan76264762010-04-02 22:27:05 +0000325 case Memory:
326 Mem = o.Mem;
327 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000328 case PostIndexRegister:
329 PostIdxReg = o.PostIdxReg;
330 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000331 case MSRMask:
332 MMask = o.MMask;
333 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000334 case ProcIFlags:
335 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000336 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000337 case ShifterImmediate:
338 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000339 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000340 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000341 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000342 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000343 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000344 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000345 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000346 case RotateImmediate:
347 RotImm = o.RotImm;
348 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000349 case BitfieldDescriptor:
350 Bitfield = o.Bitfield;
351 break;
Sean Callanan76264762010-04-02 22:27:05 +0000352 }
353 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000354
Sean Callanan76264762010-04-02 22:27:05 +0000355 /// getStartLoc - Get the location of the first token of this operand.
356 SMLoc getStartLoc() const { return StartLoc; }
357 /// getEndLoc - Get the location of the last token of this operand.
358 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000359
Daniel Dunbar8462b302010-08-11 06:36:53 +0000360 ARMCC::CondCodes getCondCode() const {
361 assert(Kind == CondCode && "Invalid access!");
362 return CC.Val;
363 }
364
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000365 unsigned getCoproc() const {
366 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
367 return Cop.Val;
368 }
369
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000370 StringRef getToken() const {
371 assert(Kind == Token && "Invalid access!");
372 return StringRef(Tok.Data, Tok.Length);
373 }
374
375 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000376 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000377 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000378 }
379
Bill Wendling5fa22a12010-11-09 23:28:44 +0000380 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000381 assert((Kind == RegisterList || Kind == DPRRegisterList ||
382 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000383 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000384 }
385
Kevin Enderbycfe07242009-10-13 22:19:02 +0000386 const MCExpr *getImm() const {
387 assert(Kind == Immediate && "Invalid access!");
388 return Imm.Val;
389 }
390
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000391 ARM_MB::MemBOpt getMemBarrierOpt() const {
392 assert(Kind == MemBarrierOpt && "Invalid access!");
393 return MBOpt.Val;
394 }
395
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000396 ARM_PROC::IFlags getProcIFlags() const {
397 assert(Kind == ProcIFlags && "Invalid access!");
398 return IFlags.Val;
399 }
400
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000401 unsigned getMSRMask() const {
402 assert(Kind == MSRMask && "Invalid access!");
403 return MMask.Val;
404 }
405
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000406 bool isCoprocNum() const { return Kind == CoprocNum; }
407 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000408 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000409 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000410 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000411 bool isImm0_255() const {
412 if (Kind != Immediate)
413 return false;
414 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
415 if (!CE) return false;
416 int64_t Value = CE->getValue();
417 return Value >= 0 && Value < 256;
418 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000419 bool isImm0_7() const {
420 if (Kind != Immediate)
421 return false;
422 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
423 if (!CE) return false;
424 int64_t Value = CE->getValue();
425 return Value >= 0 && Value < 8;
426 }
427 bool isImm0_15() const {
428 if (Kind != Immediate)
429 return false;
430 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
431 if (!CE) return false;
432 int64_t Value = CE->getValue();
433 return Value >= 0 && Value < 16;
434 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000435 bool isImm0_31() const {
436 if (Kind != Immediate)
437 return false;
438 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
439 if (!CE) return false;
440 int64_t Value = CE->getValue();
441 return Value >= 0 && Value < 32;
442 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000443 bool isImm1_16() const {
444 if (Kind != Immediate)
445 return false;
446 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
447 if (!CE) return false;
448 int64_t Value = CE->getValue();
449 return Value > 0 && Value < 17;
450 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000451 bool isImm1_32() const {
452 if (Kind != Immediate)
453 return false;
454 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
455 if (!CE) return false;
456 int64_t Value = CE->getValue();
457 return Value > 0 && Value < 33;
458 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000459 bool isImm0_65535() const {
460 if (Kind != Immediate)
461 return false;
462 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
463 if (!CE) return false;
464 int64_t Value = CE->getValue();
465 return Value >= 0 && Value < 65536;
466 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000467 bool isImm0_65535Expr() const {
468 if (Kind != Immediate)
469 return false;
470 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
471 // If it's not a constant expression, it'll generate a fixup and be
472 // handled later.
473 if (!CE) return true;
474 int64_t Value = CE->getValue();
475 return Value >= 0 && Value < 65536;
476 }
Jim Grosbached838482011-07-26 16:24:27 +0000477 bool isImm24bit() const {
478 if (Kind != Immediate)
479 return false;
480 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
481 if (!CE) return false;
482 int64_t Value = CE->getValue();
483 return Value >= 0 && Value <= 0xffffff;
484 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000485 bool isImmThumbSR() const {
486 if (Kind != Immediate)
487 return false;
488 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
489 if (!CE) return false;
490 int64_t Value = CE->getValue();
491 return Value > 0 && Value < 33;
492 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000493 bool isPKHLSLImm() const {
494 if (Kind != Immediate)
495 return false;
496 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
497 if (!CE) return false;
498 int64_t Value = CE->getValue();
499 return Value >= 0 && Value < 32;
500 }
501 bool isPKHASRImm() const {
502 if (Kind != Immediate)
503 return false;
504 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
505 if (!CE) return false;
506 int64_t Value = CE->getValue();
507 return Value > 0 && Value <= 32;
508 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000509 bool isARMSOImm() const {
510 if (Kind != Immediate)
511 return false;
512 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
513 if (!CE) return false;
514 int64_t Value = CE->getValue();
515 return ARM_AM::getSOImmVal(Value) != -1;
516 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000517 bool isT2SOImm() const {
518 if (Kind != Immediate)
519 return false;
520 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
521 if (!CE) return false;
522 int64_t Value = CE->getValue();
523 return ARM_AM::getT2SOImmVal(Value) != -1;
524 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000525 bool isSetEndImm() const {
526 if (Kind != Immediate)
527 return false;
528 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
529 if (!CE) return false;
530 int64_t Value = CE->getValue();
531 return Value == 1 || Value == 0;
532 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000533 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000534 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000535 bool isDPRRegList() const { return Kind == DPRRegisterList; }
536 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000537 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000538 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000539 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000540 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000541 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
542 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000543 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000544 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000545 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
546 bool isPostIdxReg() const {
547 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
548 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000549 bool isMemNoOffset() const {
550 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000551 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000552 // No offset of any kind.
553 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000554 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000555 bool isAddrMode2() const {
556 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000557 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000558 // Check for register offset.
559 if (Mem.OffsetRegNum) return true;
560 // Immediate offset in range [-4095, 4095].
561 if (!Mem.OffsetImm) return true;
562 int64_t Val = Mem.OffsetImm->getValue();
563 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000564 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000565 bool isAM2OffsetImm() const {
566 if (Kind != Immediate)
567 return false;
568 // Immediate offset in range [-4095, 4095].
569 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
570 if (!CE) return false;
571 int64_t Val = CE->getValue();
572 return Val > -4096 && Val < 4096;
573 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000574 bool isAddrMode3() const {
575 if (Kind != Memory)
576 return false;
577 // No shifts are legal for AM3.
578 if (Mem.ShiftType != ARM_AM::no_shift) return false;
579 // Check for register offset.
580 if (Mem.OffsetRegNum) return true;
581 // Immediate offset in range [-255, 255].
582 if (!Mem.OffsetImm) return true;
583 int64_t Val = Mem.OffsetImm->getValue();
584 return Val > -256 && Val < 256;
585 }
586 bool isAM3Offset() const {
587 if (Kind != Immediate && Kind != PostIndexRegister)
588 return false;
589 if (Kind == PostIndexRegister)
590 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
591 // Immediate offset in range [-255, 255].
592 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
593 if (!CE) return false;
594 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000595 // Special case, #-0 is INT32_MIN.
596 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000597 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000598 bool isAddrMode5() const {
599 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000600 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000601 // Check for register offset.
602 if (Mem.OffsetRegNum) return false;
603 // Immediate offset in range [-1020, 1020] and a multiple of 4.
604 if (!Mem.OffsetImm) return true;
605 int64_t Val = Mem.OffsetImm->getValue();
606 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000607 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000608 bool isMemRegOffset() const {
609 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000610 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000611 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000612 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000613 bool isMemThumbRR() const {
614 // Thumb reg+reg addressing is simple. Just two registers, a base and
615 // an offset. No shifts, negations or any other complicating factors.
616 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
617 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000618 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000619 return isARMLowRegister(Mem.BaseRegNum) &&
620 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
621 }
622 bool isMemThumbRIs4() const {
623 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
624 !isARMLowRegister(Mem.BaseRegNum))
625 return false;
626 // Immediate offset, multiple of 4 in range [0, 124].
627 if (!Mem.OffsetImm) return true;
628 int64_t Val = Mem.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +0000629 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
630 }
631 bool isMemThumbSPI() const {
632 if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP)
633 return false;
634 // Immediate offset, multiple of 4 in range [0, 1020].
635 if (!Mem.OffsetImm) return true;
636 int64_t Val = Mem.OffsetImm->getValue();
637 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000638 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000639 bool isMemImm8Offset() const {
640 if (Kind != Memory || Mem.OffsetRegNum != 0)
641 return false;
642 // Immediate offset in range [-255, 255].
643 if (!Mem.OffsetImm) return true;
644 int64_t Val = Mem.OffsetImm->getValue();
645 return Val > -256 && Val < 256;
646 }
647 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000648 // If we have an immediate that's not a constant, treat it as a label
649 // reference needing a fixup. If it is a constant, it's something else
650 // and we reject it.
651 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
652 return true;
653
Jim Grosbach7ce05792011-08-03 23:50:40 +0000654 if (Kind != Memory || Mem.OffsetRegNum != 0)
655 return false;
656 // Immediate offset in range [-4095, 4095].
657 if (!Mem.OffsetImm) return true;
658 int64_t Val = Mem.OffsetImm->getValue();
659 return Val > -4096 && Val < 4096;
660 }
661 bool isPostIdxImm8() const {
662 if (Kind != Immediate)
663 return false;
664 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
665 if (!CE) return false;
666 int64_t Val = CE->getValue();
667 return Val > -256 && Val < 256;
668 }
669
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000670 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000671 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000672
673 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000674 // Add as immediates when possible. Null MCExpr = 0.
675 if (Expr == 0)
676 Inst.addOperand(MCOperand::CreateImm(0));
677 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000678 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
679 else
680 Inst.addOperand(MCOperand::CreateExpr(Expr));
681 }
682
Daniel Dunbar8462b302010-08-11 06:36:53 +0000683 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000684 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000685 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000686 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
687 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000688 }
689
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000690 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
691 assert(N == 1 && "Invalid number of operands!");
692 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
693 }
694
695 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
696 assert(N == 1 && "Invalid number of operands!");
697 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
698 }
699
Jim Grosbachd67641b2010-12-06 18:21:12 +0000700 void addCCOutOperands(MCInst &Inst, unsigned N) const {
701 assert(N == 1 && "Invalid number of operands!");
702 Inst.addOperand(MCOperand::CreateReg(getReg()));
703 }
704
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000705 void addRegOperands(MCInst &Inst, unsigned N) const {
706 assert(N == 1 && "Invalid number of operands!");
707 Inst.addOperand(MCOperand::CreateReg(getReg()));
708 }
709
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000710 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000711 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000712 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
713 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
714 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000715 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000716 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000717 }
718
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000719 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000720 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000721 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
722 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000723 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000724 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000725 }
726
727
Jim Grosbach580f4a92011-07-25 22:20:28 +0000728 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000729 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000730 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
731 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000732 }
733
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000734 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000735 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000736 const SmallVectorImpl<unsigned> &RegList = getRegList();
737 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000738 I = RegList.begin(), E = RegList.end(); I != E; ++I)
739 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000740 }
741
Bill Wendling0f630752010-11-17 04:32:08 +0000742 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
743 addRegListOperands(Inst, N);
744 }
745
746 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
747 addRegListOperands(Inst, N);
748 }
749
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000750 void addRotImmOperands(MCInst &Inst, unsigned N) const {
751 assert(N == 1 && "Invalid number of operands!");
752 // Encoded as val>>3. The printer handles display as 8, 16, 24.
753 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
754 }
755
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000756 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
757 assert(N == 1 && "Invalid number of operands!");
758 // Munge the lsb/width into a bitfield mask.
759 unsigned lsb = Bitfield.LSB;
760 unsigned width = Bitfield.Width;
761 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
762 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
763 (32 - (lsb + width)));
764 Inst.addOperand(MCOperand::CreateImm(Mask));
765 }
766
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000767 void addImmOperands(MCInst &Inst, unsigned N) const {
768 assert(N == 1 && "Invalid number of operands!");
769 addExpr(Inst, getImm());
770 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000771
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000772 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
773 assert(N == 1 && "Invalid number of operands!");
774 addExpr(Inst, getImm());
775 }
776
Jim Grosbach83ab0702011-07-13 22:01:08 +0000777 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
778 assert(N == 1 && "Invalid number of operands!");
779 addExpr(Inst, getImm());
780 }
781
782 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
783 assert(N == 1 && "Invalid number of operands!");
784 addExpr(Inst, getImm());
785 }
786
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000787 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
788 assert(N == 1 && "Invalid number of operands!");
789 addExpr(Inst, getImm());
790 }
791
Jim Grosbachf4943352011-07-25 23:09:14 +0000792 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
793 assert(N == 1 && "Invalid number of operands!");
794 // The constant encodes as the immediate-1, and we store in the instruction
795 // the bits as encoded, so subtract off one here.
796 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
797 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
798 }
799
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000800 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
801 assert(N == 1 && "Invalid number of operands!");
802 // The constant encodes as the immediate-1, and we store in the instruction
803 // the bits as encoded, so subtract off one here.
804 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
805 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
806 }
807
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000808 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
809 assert(N == 1 && "Invalid number of operands!");
810 addExpr(Inst, getImm());
811 }
812
Jim Grosbachffa32252011-07-19 19:13:28 +0000813 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
814 assert(N == 1 && "Invalid number of operands!");
815 addExpr(Inst, getImm());
816 }
817
Jim Grosbached838482011-07-26 16:24:27 +0000818 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
819 assert(N == 1 && "Invalid number of operands!");
820 addExpr(Inst, getImm());
821 }
822
Jim Grosbach70939ee2011-08-17 21:51:27 +0000823 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
824 assert(N == 1 && "Invalid number of operands!");
825 // The constant encodes as the immediate, except for 32, which encodes as
826 // zero.
827 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
828 unsigned Imm = CE->getValue();
829 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
830 }
831
Jim Grosbachf6c05252011-07-21 17:23:04 +0000832 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
833 assert(N == 1 && "Invalid number of operands!");
834 addExpr(Inst, getImm());
835 }
836
837 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
838 assert(N == 1 && "Invalid number of operands!");
839 // An ASR value of 32 encodes as 0, so that's how we want to add it to
840 // the instruction as well.
841 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
842 int Val = CE->getValue();
843 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
844 }
845
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000846 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
847 assert(N == 1 && "Invalid number of operands!");
848 addExpr(Inst, getImm());
849 }
850
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000851 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
852 assert(N == 1 && "Invalid number of operands!");
853 addExpr(Inst, getImm());
854 }
855
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000856 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
857 assert(N == 1 && "Invalid number of operands!");
858 addExpr(Inst, getImm());
859 }
860
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000861 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
862 assert(N == 1 && "Invalid number of operands!");
863 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
864 }
865
Jim Grosbach7ce05792011-08-03 23:50:40 +0000866 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
867 assert(N == 1 && "Invalid number of operands!");
868 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000869 }
870
Jim Grosbach7ce05792011-08-03 23:50:40 +0000871 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
872 assert(N == 3 && "Invalid number of operands!");
873 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
874 if (!Mem.OffsetRegNum) {
875 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
876 // Special case for #-0
877 if (Val == INT32_MIN) Val = 0;
878 if (Val < 0) Val = -Val;
879 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
880 } else {
881 // For register offset, we encode the shift type and negation flag
882 // here.
883 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +0000884 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000885 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000886 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
887 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
888 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000889 }
890
Jim Grosbach039c2e12011-08-04 23:01:30 +0000891 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
892 assert(N == 2 && "Invalid number of operands!");
893 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
894 assert(CE && "non-constant AM2OffsetImm operand!");
895 int32_t Val = CE->getValue();
896 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
897 // Special case for #-0
898 if (Val == INT32_MIN) Val = 0;
899 if (Val < 0) Val = -Val;
900 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
901 Inst.addOperand(MCOperand::CreateReg(0));
902 Inst.addOperand(MCOperand::CreateImm(Val));
903 }
904
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000905 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
906 assert(N == 3 && "Invalid number of operands!");
907 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
908 if (!Mem.OffsetRegNum) {
909 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
910 // Special case for #-0
911 if (Val == INT32_MIN) Val = 0;
912 if (Val < 0) Val = -Val;
913 Val = ARM_AM::getAM3Opc(AddSub, Val);
914 } else {
915 // For register offset, we encode the shift type and negation flag
916 // here.
917 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
918 }
919 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
920 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
921 Inst.addOperand(MCOperand::CreateImm(Val));
922 }
923
924 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
925 assert(N == 2 && "Invalid number of operands!");
926 if (Kind == PostIndexRegister) {
927 int32_t Val =
928 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
929 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
930 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +0000931 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000932 }
933
934 // Constant offset.
935 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
936 int32_t Val = CE->getValue();
937 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
938 // Special case for #-0
939 if (Val == INT32_MIN) Val = 0;
940 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +0000941 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000942 Inst.addOperand(MCOperand::CreateReg(0));
943 Inst.addOperand(MCOperand::CreateImm(Val));
944 }
945
Jim Grosbach7ce05792011-08-03 23:50:40 +0000946 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
947 assert(N == 2 && "Invalid number of operands!");
948 // The lower two bits are always zero and as such are not encoded.
949 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
950 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
951 // Special case for #-0
952 if (Val == INT32_MIN) Val = 0;
953 if (Val < 0) Val = -Val;
954 Val = ARM_AM::getAM5Opc(AddSub, Val);
955 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
956 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000957 }
958
Jim Grosbach7ce05792011-08-03 23:50:40 +0000959 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
960 assert(N == 2 && "Invalid number of operands!");
961 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
962 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
963 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000964 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000965
Jim Grosbach7ce05792011-08-03 23:50:40 +0000966 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
967 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +0000968 // If this is an immediate, it's a label reference.
969 if (Kind == Immediate) {
970 addExpr(Inst, getImm());
971 Inst.addOperand(MCOperand::CreateImm(0));
972 return;
973 }
974
975 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000976 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
977 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
978 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000979 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000980
Jim Grosbach7ce05792011-08-03 23:50:40 +0000981 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
982 assert(N == 3 && "Invalid number of operands!");
983 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000984 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000985 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
986 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
987 Inst.addOperand(MCOperand::CreateImm(Val));
988 }
989
990 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
991 assert(N == 2 && "Invalid number of operands!");
992 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
993 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
994 }
995
Jim Grosbach60f91a32011-08-19 17:55:24 +0000996 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
997 assert(N == 2 && "Invalid number of operands!");
998 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
999 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1000 Inst.addOperand(MCOperand::CreateImm(Val));
1001 }
1002
Jim Grosbachecd85892011-08-19 18:13:48 +00001003 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1004 assert(N == 2 && "Invalid number of operands!");
1005 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1006 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1007 Inst.addOperand(MCOperand::CreateImm(Val));
1008 }
1009
Jim Grosbach7ce05792011-08-03 23:50:40 +00001010 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1011 assert(N == 1 && "Invalid number of operands!");
1012 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1013 assert(CE && "non-constant post-idx-imm8 operand!");
1014 int Imm = CE->getValue();
1015 bool isAdd = Imm >= 0;
1016 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1017 Inst.addOperand(MCOperand::CreateImm(Imm));
1018 }
1019
1020 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1021 assert(N == 2 && "Invalid number of operands!");
1022 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001023 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1024 }
1025
1026 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1027 assert(N == 2 && "Invalid number of operands!");
1028 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1029 // The sign, shift type, and shift amount are encoded in a single operand
1030 // using the AM2 encoding helpers.
1031 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1032 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1033 PostIdxReg.ShiftTy);
1034 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001035 }
1036
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001037 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1038 assert(N == 1 && "Invalid number of operands!");
1039 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1040 }
1041
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001042 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1043 assert(N == 1 && "Invalid number of operands!");
1044 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1045 }
1046
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001047 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001048
Chris Lattner3a697562010-10-28 17:20:03 +00001049 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1050 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001051 Op->CC.Val = CC;
1052 Op->StartLoc = S;
1053 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001054 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001055 }
1056
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001057 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1058 ARMOperand *Op = new ARMOperand(CoprocNum);
1059 Op->Cop.Val = CopVal;
1060 Op->StartLoc = S;
1061 Op->EndLoc = S;
1062 return Op;
1063 }
1064
1065 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1066 ARMOperand *Op = new ARMOperand(CoprocReg);
1067 Op->Cop.Val = CopVal;
1068 Op->StartLoc = S;
1069 Op->EndLoc = S;
1070 return Op;
1071 }
1072
Jim Grosbachd67641b2010-12-06 18:21:12 +00001073 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1074 ARMOperand *Op = new ARMOperand(CCOut);
1075 Op->Reg.RegNum = RegNum;
1076 Op->StartLoc = S;
1077 Op->EndLoc = S;
1078 return Op;
1079 }
1080
Chris Lattner3a697562010-10-28 17:20:03 +00001081 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1082 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001083 Op->Tok.Data = Str.data();
1084 Op->Tok.Length = Str.size();
1085 Op->StartLoc = S;
1086 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001087 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001088 }
1089
Bill Wendling50d0f582010-11-18 23:43:05 +00001090 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001091 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001092 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001093 Op->StartLoc = S;
1094 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001095 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001096 }
1097
Jim Grosbache8606dc2011-07-13 17:50:29 +00001098 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1099 unsigned SrcReg,
1100 unsigned ShiftReg,
1101 unsigned ShiftImm,
1102 SMLoc S, SMLoc E) {
1103 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001104 Op->RegShiftedReg.ShiftTy = ShTy;
1105 Op->RegShiftedReg.SrcReg = SrcReg;
1106 Op->RegShiftedReg.ShiftReg = ShiftReg;
1107 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001108 Op->StartLoc = S;
1109 Op->EndLoc = E;
1110 return Op;
1111 }
1112
Owen Anderson92a20222011-07-21 18:54:16 +00001113 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1114 unsigned SrcReg,
1115 unsigned ShiftImm,
1116 SMLoc S, SMLoc E) {
1117 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001118 Op->RegShiftedImm.ShiftTy = ShTy;
1119 Op->RegShiftedImm.SrcReg = SrcReg;
1120 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001121 Op->StartLoc = S;
1122 Op->EndLoc = E;
1123 return Op;
1124 }
1125
Jim Grosbach580f4a92011-07-25 22:20:28 +00001126 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001127 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001128 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1129 Op->ShifterImm.isASR = isASR;
1130 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001131 Op->StartLoc = S;
1132 Op->EndLoc = E;
1133 return Op;
1134 }
1135
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001136 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1137 ARMOperand *Op = new ARMOperand(RotateImmediate);
1138 Op->RotImm.Imm = Imm;
1139 Op->StartLoc = S;
1140 Op->EndLoc = E;
1141 return Op;
1142 }
1143
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001144 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1145 SMLoc S, SMLoc E) {
1146 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1147 Op->Bitfield.LSB = LSB;
1148 Op->Bitfield.Width = Width;
1149 Op->StartLoc = S;
1150 Op->EndLoc = E;
1151 return Op;
1152 }
1153
Bill Wendling7729e062010-11-09 22:44:22 +00001154 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001155 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001156 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001157 KindTy Kind = RegisterList;
1158
Evan Cheng275944a2011-07-25 21:32:49 +00001159 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1160 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001161 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001162 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1163 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001164 Kind = SPRRegisterList;
1165
1166 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001167 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001168 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001169 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001170 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001171 Op->StartLoc = StartLoc;
1172 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001173 return Op;
1174 }
1175
Chris Lattner3a697562010-10-28 17:20:03 +00001176 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1177 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001178 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001179 Op->StartLoc = S;
1180 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001181 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001182 }
1183
Jim Grosbach7ce05792011-08-03 23:50:40 +00001184 static ARMOperand *CreateMem(unsigned BaseRegNum,
1185 const MCConstantExpr *OffsetImm,
1186 unsigned OffsetRegNum,
1187 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001188 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001189 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001190 SMLoc S, SMLoc E) {
1191 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001192 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001193 Op->Mem.OffsetImm = OffsetImm;
1194 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001195 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001196 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001197 Op->Mem.isNegative = isNegative;
1198 Op->StartLoc = S;
1199 Op->EndLoc = E;
1200 return Op;
1201 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001202
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001203 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1204 ARM_AM::ShiftOpc ShiftTy,
1205 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001206 SMLoc S, SMLoc E) {
1207 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1208 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001209 Op->PostIdxReg.isAdd = isAdd;
1210 Op->PostIdxReg.ShiftTy = ShiftTy;
1211 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001212 Op->StartLoc = S;
1213 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001214 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001215 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001216
1217 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1218 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1219 Op->MBOpt.Val = Opt;
1220 Op->StartLoc = S;
1221 Op->EndLoc = S;
1222 return Op;
1223 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001224
1225 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1226 ARMOperand *Op = new ARMOperand(ProcIFlags);
1227 Op->IFlags.Val = IFlags;
1228 Op->StartLoc = S;
1229 Op->EndLoc = S;
1230 return Op;
1231 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001232
1233 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1234 ARMOperand *Op = new ARMOperand(MSRMask);
1235 Op->MMask.Val = MMask;
1236 Op->StartLoc = S;
1237 Op->EndLoc = S;
1238 return Op;
1239 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001240};
1241
1242} // end anonymous namespace.
1243
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001244void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001245 switch (Kind) {
1246 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001247 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001248 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001249 case CCOut:
1250 OS << "<ccout " << getReg() << ">";
1251 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001252 case CoprocNum:
1253 OS << "<coprocessor number: " << getCoproc() << ">";
1254 break;
1255 case CoprocReg:
1256 OS << "<coprocessor register: " << getCoproc() << ">";
1257 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001258 case MSRMask:
1259 OS << "<mask: " << getMSRMask() << ">";
1260 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001261 case Immediate:
1262 getImm()->print(OS);
1263 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001264 case MemBarrierOpt:
1265 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1266 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001267 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001268 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001269 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001270 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001271 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001272 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001273 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1274 << PostIdxReg.RegNum;
1275 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1276 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1277 << PostIdxReg.ShiftImm;
1278 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001279 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001280 case ProcIFlags: {
1281 OS << "<ARM_PROC::";
1282 unsigned IFlags = getProcIFlags();
1283 for (int i=2; i >= 0; --i)
1284 if (IFlags & (1 << i))
1285 OS << ARM_PROC::IFlagsToString(1 << i);
1286 OS << ">";
1287 break;
1288 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001289 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001290 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001291 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001292 case ShifterImmediate:
1293 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1294 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001295 break;
1296 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001297 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001298 << RegShiftedReg.SrcReg
1299 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1300 << ", " << RegShiftedReg.ShiftReg << ", "
1301 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001302 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001303 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001304 case ShiftedImmediate:
1305 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001306 << RegShiftedImm.SrcReg
1307 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1308 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001309 << ">";
1310 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001311 case RotateImmediate:
1312 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1313 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001314 case BitfieldDescriptor:
1315 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1316 << ", width: " << Bitfield.Width << ">";
1317 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001318 case RegisterList:
1319 case DPRRegisterList:
1320 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001321 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001322
Bill Wendling5fa22a12010-11-09 23:28:44 +00001323 const SmallVectorImpl<unsigned> &RegList = getRegList();
1324 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001325 I = RegList.begin(), E = RegList.end(); I != E; ) {
1326 OS << *I;
1327 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001328 }
1329
1330 OS << ">";
1331 break;
1332 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001333 case Token:
1334 OS << "'" << getToken() << "'";
1335 break;
1336 }
1337}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001338
1339/// @name Auto-generated Match Functions
1340/// {
1341
1342static unsigned MatchRegisterName(StringRef Name);
1343
1344/// }
1345
Bob Wilson69df7232011-02-03 21:46:10 +00001346bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1347 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001348 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001349
1350 return (RegNo == (unsigned)-1);
1351}
1352
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001353/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001354/// and if it is a register name the token is eaten and the register number is
1355/// returned. Otherwise return -1.
1356///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001357int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001358 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001359 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001360
Chris Lattnere5658fa2010-10-30 04:09:10 +00001361 // FIXME: Validate register for the current architecture; we have to do
1362 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001363 std::string upperCase = Tok.getString().str();
1364 std::string lowerCase = LowercaseString(upperCase);
1365 unsigned RegNum = MatchRegisterName(lowerCase);
1366 if (!RegNum) {
1367 RegNum = StringSwitch<unsigned>(lowerCase)
1368 .Case("r13", ARM::SP)
1369 .Case("r14", ARM::LR)
1370 .Case("r15", ARM::PC)
1371 .Case("ip", ARM::R12)
1372 .Default(0);
1373 }
1374 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001375
Chris Lattnere5658fa2010-10-30 04:09:10 +00001376 Parser.Lex(); // Eat identifier token.
1377 return RegNum;
1378}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001379
Jim Grosbach19906722011-07-13 18:49:30 +00001380// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1381// If a recoverable error occurs, return 1. If an irrecoverable error
1382// occurs, return -1. An irrecoverable error is one where tokens have been
1383// consumed in the process of trying to parse the shifter (i.e., when it is
1384// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001385int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001386 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1387 SMLoc S = Parser.getTok().getLoc();
1388 const AsmToken &Tok = Parser.getTok();
1389 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1390
1391 std::string upperCase = Tok.getString().str();
1392 std::string lowerCase = LowercaseString(upperCase);
1393 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1394 .Case("lsl", ARM_AM::lsl)
1395 .Case("lsr", ARM_AM::lsr)
1396 .Case("asr", ARM_AM::asr)
1397 .Case("ror", ARM_AM::ror)
1398 .Case("rrx", ARM_AM::rrx)
1399 .Default(ARM_AM::no_shift);
1400
1401 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001402 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001403
Jim Grosbache8606dc2011-07-13 17:50:29 +00001404 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001405
Jim Grosbache8606dc2011-07-13 17:50:29 +00001406 // The source register for the shift has already been added to the
1407 // operand list, so we need to pop it off and combine it into the shifted
1408 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001409 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001410 if (!PrevOp->isReg())
1411 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1412 int SrcReg = PrevOp->getReg();
1413 int64_t Imm = 0;
1414 int ShiftReg = 0;
1415 if (ShiftTy == ARM_AM::rrx) {
1416 // RRX Doesn't have an explicit shift amount. The encoder expects
1417 // the shift register to be the same as the source register. Seems odd,
1418 // but OK.
1419 ShiftReg = SrcReg;
1420 } else {
1421 // Figure out if this is shifted by a constant or a register (for non-RRX).
1422 if (Parser.getTok().is(AsmToken::Hash)) {
1423 Parser.Lex(); // Eat hash.
1424 SMLoc ImmLoc = Parser.getTok().getLoc();
1425 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001426 if (getParser().ParseExpression(ShiftExpr)) {
1427 Error(ImmLoc, "invalid immediate shift value");
1428 return -1;
1429 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001430 // The expression must be evaluatable as an immediate.
1431 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001432 if (!CE) {
1433 Error(ImmLoc, "invalid immediate shift value");
1434 return -1;
1435 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001436 // Range check the immediate.
1437 // lsl, ror: 0 <= imm <= 31
1438 // lsr, asr: 0 <= imm <= 32
1439 Imm = CE->getValue();
1440 if (Imm < 0 ||
1441 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1442 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001443 Error(ImmLoc, "immediate shift value out of range");
1444 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001445 }
1446 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001447 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001448 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001449 if (ShiftReg == -1) {
1450 Error (L, "expected immediate or register in shift operand");
1451 return -1;
1452 }
1453 } else {
1454 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001455 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001456 return -1;
1457 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001458 }
1459
Owen Anderson92a20222011-07-21 18:54:16 +00001460 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1461 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001462 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001463 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001464 else
1465 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1466 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001467
Jim Grosbach19906722011-07-13 18:49:30 +00001468 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001469}
1470
1471
Bill Wendling50d0f582010-11-18 23:43:05 +00001472/// Try to parse a register name. The token must be an Identifier when called.
1473/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1474/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001475///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001476/// TODO this is likely to change to allow different register types and or to
1477/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001478bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001479tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001480 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001481 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001482 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001483 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001484
Bill Wendling50d0f582010-11-18 23:43:05 +00001485 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001486
Chris Lattnere5658fa2010-10-30 04:09:10 +00001487 const AsmToken &ExclaimTok = Parser.getTok();
1488 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001489 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1490 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001491 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001492 }
1493
Bill Wendling50d0f582010-11-18 23:43:05 +00001494 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001495}
1496
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001497/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1498/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1499/// "c5", ...
1500static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001501 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1502 // but efficient.
1503 switch (Name.size()) {
1504 default: break;
1505 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001506 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001507 return -1;
1508 switch (Name[1]) {
1509 default: return -1;
1510 case '0': return 0;
1511 case '1': return 1;
1512 case '2': return 2;
1513 case '3': return 3;
1514 case '4': return 4;
1515 case '5': return 5;
1516 case '6': return 6;
1517 case '7': return 7;
1518 case '8': return 8;
1519 case '9': return 9;
1520 }
1521 break;
1522 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001523 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001524 return -1;
1525 switch (Name[2]) {
1526 default: return -1;
1527 case '0': return 10;
1528 case '1': return 11;
1529 case '2': return 12;
1530 case '3': return 13;
1531 case '4': return 14;
1532 case '5': return 15;
1533 }
1534 break;
1535 }
1536
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001537 return -1;
1538}
1539
Jim Grosbach43904292011-07-25 20:14:50 +00001540/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001541/// token must be an Identifier when called, and if it is a coprocessor
1542/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001543ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001544parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001545 SMLoc S = Parser.getTok().getLoc();
1546 const AsmToken &Tok = Parser.getTok();
1547 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1548
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001549 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001550 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001551 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001552
1553 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001554 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001555 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001556}
1557
Jim Grosbach43904292011-07-25 20:14:50 +00001558/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001559/// token must be an Identifier when called, and if it is a coprocessor
1560/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001561ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001562parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001563 SMLoc S = Parser.getTok().getLoc();
1564 const AsmToken &Tok = Parser.getTok();
1565 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1566
1567 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1568 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001569 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001570
1571 Parser.Lex(); // Eat identifier token.
1572 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001573 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001574}
1575
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001576/// Parse a register list, return it if successful else return null. The first
1577/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001578bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001579parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001580 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001581 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001582 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001583
Bill Wendling7729e062010-11-09 22:44:22 +00001584 // Read the rest of the registers in the list.
1585 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001586 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001587
Bill Wendling7729e062010-11-09 22:44:22 +00001588 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001589 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001590 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001591
Sean Callanan18b83232010-01-19 21:44:56 +00001592 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001593 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001594 if (RegTok.isNot(AsmToken::Identifier)) {
1595 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001596 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001597 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001598
Jim Grosbach1355cf12011-07-26 17:10:22 +00001599 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001600 if (RegNum == -1) {
1601 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001602 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001603 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001604
Bill Wendlinge7176102010-11-06 22:36:58 +00001605 if (IsRange) {
1606 int Reg = PrevRegNum;
1607 do {
1608 ++Reg;
1609 Registers.push_back(std::make_pair(Reg, RegLoc));
1610 } while (Reg != RegNum);
1611 } else {
1612 Registers.push_back(std::make_pair(RegNum, RegLoc));
1613 }
1614
1615 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001616 } while (Parser.getTok().is(AsmToken::Comma) ||
1617 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001618
1619 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001620 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001621 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1622 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001623 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001624 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001625
Bill Wendlinge7176102010-11-06 22:36:58 +00001626 SMLoc E = RCurlyTok.getLoc();
1627 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001628
Bill Wendlinge7176102010-11-06 22:36:58 +00001629 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001630 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001631 RI = Registers.begin(), RE = Registers.end();
1632
Bill Wendling7caebff2011-01-12 21:20:59 +00001633 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001634 bool EmittedWarning = false;
1635
Bill Wendling7caebff2011-01-12 21:20:59 +00001636 DenseMap<unsigned, bool> RegMap;
1637 RegMap[HighRegNum] = true;
1638
Bill Wendlinge7176102010-11-06 22:36:58 +00001639 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001640 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001641 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001642
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001643 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001644 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001645 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001646 }
1647
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001648 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001649 Warning(RegInfo.second,
1650 "register not in ascending order in register list");
1651
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001652 RegMap[Reg] = true;
1653 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001654 }
1655
Bill Wendling50d0f582010-11-18 23:43:05 +00001656 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1657 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001658}
1659
Jim Grosbach43904292011-07-25 20:14:50 +00001660/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001661ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001662parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001663 SMLoc S = Parser.getTok().getLoc();
1664 const AsmToken &Tok = Parser.getTok();
1665 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1666 StringRef OptStr = Tok.getString();
1667
1668 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1669 .Case("sy", ARM_MB::SY)
1670 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001671 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001672 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001673 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001674 .Case("ishst", ARM_MB::ISHST)
1675 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001676 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001677 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001678 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001679 .Case("osh", ARM_MB::OSH)
1680 .Case("oshst", ARM_MB::OSHST)
1681 .Default(~0U);
1682
1683 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001684 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001685
1686 Parser.Lex(); // Eat identifier token.
1687 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001688 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001689}
1690
Jim Grosbach43904292011-07-25 20:14:50 +00001691/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001692ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001693parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001694 SMLoc S = Parser.getTok().getLoc();
1695 const AsmToken &Tok = Parser.getTok();
1696 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1697 StringRef IFlagsStr = Tok.getString();
1698
1699 unsigned IFlags = 0;
1700 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1701 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1702 .Case("a", ARM_PROC::A)
1703 .Case("i", ARM_PROC::I)
1704 .Case("f", ARM_PROC::F)
1705 .Default(~0U);
1706
1707 // If some specific iflag is already set, it means that some letter is
1708 // present more than once, this is not acceptable.
1709 if (Flag == ~0U || (IFlags & Flag))
1710 return MatchOperand_NoMatch;
1711
1712 IFlags |= Flag;
1713 }
1714
1715 Parser.Lex(); // Eat identifier token.
1716 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1717 return MatchOperand_Success;
1718}
1719
Jim Grosbach43904292011-07-25 20:14:50 +00001720/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001721ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001722parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001723 SMLoc S = Parser.getTok().getLoc();
1724 const AsmToken &Tok = Parser.getTok();
1725 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1726 StringRef Mask = Tok.getString();
1727
1728 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1729 size_t Start = 0, Next = Mask.find('_');
1730 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001731 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001732 if (Next != StringRef::npos)
1733 Flags = Mask.slice(Next+1, Mask.size());
1734
1735 // FlagsVal contains the complete mask:
1736 // 3-0: Mask
1737 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1738 unsigned FlagsVal = 0;
1739
1740 if (SpecReg == "apsr") {
1741 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001742 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001743 .Case("g", 0x4) // same as CPSR_s
1744 .Case("nzcvqg", 0xc) // same as CPSR_fs
1745 .Default(~0U);
1746
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001747 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001748 if (!Flags.empty())
1749 return MatchOperand_NoMatch;
1750 else
1751 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001752 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001753 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001754 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1755 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001756 for (int i = 0, e = Flags.size(); i != e; ++i) {
1757 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1758 .Case("c", 1)
1759 .Case("x", 2)
1760 .Case("s", 4)
1761 .Case("f", 8)
1762 .Default(~0U);
1763
1764 // If some specific flag is already set, it means that some letter is
1765 // present more than once, this is not acceptable.
1766 if (FlagsVal == ~0U || (FlagsVal & Flag))
1767 return MatchOperand_NoMatch;
1768 FlagsVal |= Flag;
1769 }
1770 } else // No match for special register.
1771 return MatchOperand_NoMatch;
1772
1773 // Special register without flags are equivalent to "fc" flags.
1774 if (!FlagsVal)
1775 FlagsVal = 0x9;
1776
1777 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1778 if (SpecReg == "spsr")
1779 FlagsVal |= 16;
1780
1781 Parser.Lex(); // Eat identifier token.
1782 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1783 return MatchOperand_Success;
1784}
1785
Jim Grosbachf6c05252011-07-21 17:23:04 +00001786ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1787parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1788 int Low, int High) {
1789 const AsmToken &Tok = Parser.getTok();
1790 if (Tok.isNot(AsmToken::Identifier)) {
1791 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1792 return MatchOperand_ParseFail;
1793 }
1794 StringRef ShiftName = Tok.getString();
1795 std::string LowerOp = LowercaseString(Op);
1796 std::string UpperOp = UppercaseString(Op);
1797 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1798 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1799 return MatchOperand_ParseFail;
1800 }
1801 Parser.Lex(); // Eat shift type token.
1802
1803 // There must be a '#' and a shift amount.
1804 if (Parser.getTok().isNot(AsmToken::Hash)) {
1805 Error(Parser.getTok().getLoc(), "'#' expected");
1806 return MatchOperand_ParseFail;
1807 }
1808 Parser.Lex(); // Eat hash token.
1809
1810 const MCExpr *ShiftAmount;
1811 SMLoc Loc = Parser.getTok().getLoc();
1812 if (getParser().ParseExpression(ShiftAmount)) {
1813 Error(Loc, "illegal expression");
1814 return MatchOperand_ParseFail;
1815 }
1816 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1817 if (!CE) {
1818 Error(Loc, "constant expression expected");
1819 return MatchOperand_ParseFail;
1820 }
1821 int Val = CE->getValue();
1822 if (Val < Low || Val > High) {
1823 Error(Loc, "immediate value out of range");
1824 return MatchOperand_ParseFail;
1825 }
1826
1827 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1828
1829 return MatchOperand_Success;
1830}
1831
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001832ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1833parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1834 const AsmToken &Tok = Parser.getTok();
1835 SMLoc S = Tok.getLoc();
1836 if (Tok.isNot(AsmToken::Identifier)) {
1837 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1838 return MatchOperand_ParseFail;
1839 }
1840 int Val = StringSwitch<int>(Tok.getString())
1841 .Case("be", 1)
1842 .Case("le", 0)
1843 .Default(-1);
1844 Parser.Lex(); // Eat the token.
1845
1846 if (Val == -1) {
1847 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1848 return MatchOperand_ParseFail;
1849 }
1850 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1851 getContext()),
1852 S, Parser.getTok().getLoc()));
1853 return MatchOperand_Success;
1854}
1855
Jim Grosbach580f4a92011-07-25 22:20:28 +00001856/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1857/// instructions. Legal values are:
1858/// lsl #n 'n' in [0,31]
1859/// asr #n 'n' in [1,32]
1860/// n == 32 encoded as n == 0.
1861ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1862parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1863 const AsmToken &Tok = Parser.getTok();
1864 SMLoc S = Tok.getLoc();
1865 if (Tok.isNot(AsmToken::Identifier)) {
1866 Error(S, "shift operator 'asr' or 'lsl' expected");
1867 return MatchOperand_ParseFail;
1868 }
1869 StringRef ShiftName = Tok.getString();
1870 bool isASR;
1871 if (ShiftName == "lsl" || ShiftName == "LSL")
1872 isASR = false;
1873 else if (ShiftName == "asr" || ShiftName == "ASR")
1874 isASR = true;
1875 else {
1876 Error(S, "shift operator 'asr' or 'lsl' expected");
1877 return MatchOperand_ParseFail;
1878 }
1879 Parser.Lex(); // Eat the operator.
1880
1881 // A '#' and a shift amount.
1882 if (Parser.getTok().isNot(AsmToken::Hash)) {
1883 Error(Parser.getTok().getLoc(), "'#' expected");
1884 return MatchOperand_ParseFail;
1885 }
1886 Parser.Lex(); // Eat hash token.
1887
1888 const MCExpr *ShiftAmount;
1889 SMLoc E = Parser.getTok().getLoc();
1890 if (getParser().ParseExpression(ShiftAmount)) {
1891 Error(E, "malformed shift expression");
1892 return MatchOperand_ParseFail;
1893 }
1894 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1895 if (!CE) {
1896 Error(E, "shift amount must be an immediate");
1897 return MatchOperand_ParseFail;
1898 }
1899
1900 int64_t Val = CE->getValue();
1901 if (isASR) {
1902 // Shift amount must be in [1,32]
1903 if (Val < 1 || Val > 32) {
1904 Error(E, "'asr' shift amount must be in range [1,32]");
1905 return MatchOperand_ParseFail;
1906 }
1907 // asr #32 encoded as asr #0.
1908 if (Val == 32) Val = 0;
1909 } else {
1910 // Shift amount must be in [1,32]
1911 if (Val < 0 || Val > 31) {
1912 Error(E, "'lsr' shift amount must be in range [0,31]");
1913 return MatchOperand_ParseFail;
1914 }
1915 }
1916
1917 E = Parser.getTok().getLoc();
1918 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1919
1920 return MatchOperand_Success;
1921}
1922
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001923/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1924/// of instructions. Legal values are:
1925/// ror #n 'n' in {0, 8, 16, 24}
1926ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1927parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1928 const AsmToken &Tok = Parser.getTok();
1929 SMLoc S = Tok.getLoc();
1930 if (Tok.isNot(AsmToken::Identifier)) {
1931 Error(S, "rotate operator 'ror' expected");
1932 return MatchOperand_ParseFail;
1933 }
1934 StringRef ShiftName = Tok.getString();
1935 if (ShiftName != "ror" && ShiftName != "ROR") {
1936 Error(S, "rotate operator 'ror' expected");
1937 return MatchOperand_ParseFail;
1938 }
1939 Parser.Lex(); // Eat the operator.
1940
1941 // A '#' and a rotate amount.
1942 if (Parser.getTok().isNot(AsmToken::Hash)) {
1943 Error(Parser.getTok().getLoc(), "'#' expected");
1944 return MatchOperand_ParseFail;
1945 }
1946 Parser.Lex(); // Eat hash token.
1947
1948 const MCExpr *ShiftAmount;
1949 SMLoc E = Parser.getTok().getLoc();
1950 if (getParser().ParseExpression(ShiftAmount)) {
1951 Error(E, "malformed rotate expression");
1952 return MatchOperand_ParseFail;
1953 }
1954 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1955 if (!CE) {
1956 Error(E, "rotate amount must be an immediate");
1957 return MatchOperand_ParseFail;
1958 }
1959
1960 int64_t Val = CE->getValue();
1961 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1962 // normally, zero is represented in asm by omitting the rotate operand
1963 // entirely.
1964 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1965 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1966 return MatchOperand_ParseFail;
1967 }
1968
1969 E = Parser.getTok().getLoc();
1970 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1971
1972 return MatchOperand_Success;
1973}
1974
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001975ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1976parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1977 SMLoc S = Parser.getTok().getLoc();
1978 // The bitfield descriptor is really two operands, the LSB and the width.
1979 if (Parser.getTok().isNot(AsmToken::Hash)) {
1980 Error(Parser.getTok().getLoc(), "'#' expected");
1981 return MatchOperand_ParseFail;
1982 }
1983 Parser.Lex(); // Eat hash token.
1984
1985 const MCExpr *LSBExpr;
1986 SMLoc E = Parser.getTok().getLoc();
1987 if (getParser().ParseExpression(LSBExpr)) {
1988 Error(E, "malformed immediate expression");
1989 return MatchOperand_ParseFail;
1990 }
1991 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
1992 if (!CE) {
1993 Error(E, "'lsb' operand must be an immediate");
1994 return MatchOperand_ParseFail;
1995 }
1996
1997 int64_t LSB = CE->getValue();
1998 // The LSB must be in the range [0,31]
1999 if (LSB < 0 || LSB > 31) {
2000 Error(E, "'lsb' operand must be in the range [0,31]");
2001 return MatchOperand_ParseFail;
2002 }
2003 E = Parser.getTok().getLoc();
2004
2005 // Expect another immediate operand.
2006 if (Parser.getTok().isNot(AsmToken::Comma)) {
2007 Error(Parser.getTok().getLoc(), "too few operands");
2008 return MatchOperand_ParseFail;
2009 }
2010 Parser.Lex(); // Eat hash token.
2011 if (Parser.getTok().isNot(AsmToken::Hash)) {
2012 Error(Parser.getTok().getLoc(), "'#' expected");
2013 return MatchOperand_ParseFail;
2014 }
2015 Parser.Lex(); // Eat hash token.
2016
2017 const MCExpr *WidthExpr;
2018 if (getParser().ParseExpression(WidthExpr)) {
2019 Error(E, "malformed immediate expression");
2020 return MatchOperand_ParseFail;
2021 }
2022 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2023 if (!CE) {
2024 Error(E, "'width' operand must be an immediate");
2025 return MatchOperand_ParseFail;
2026 }
2027
2028 int64_t Width = CE->getValue();
2029 // The LSB must be in the range [1,32-lsb]
2030 if (Width < 1 || Width > 32 - LSB) {
2031 Error(E, "'width' operand must be in the range [1,32-lsb]");
2032 return MatchOperand_ParseFail;
2033 }
2034 E = Parser.getTok().getLoc();
2035
2036 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2037
2038 return MatchOperand_Success;
2039}
2040
Jim Grosbach7ce05792011-08-03 23:50:40 +00002041ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2042parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2043 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002044 // postidx_reg := '+' register {, shift}
2045 // | '-' register {, shift}
2046 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002047
2048 // This method must return MatchOperand_NoMatch without consuming any tokens
2049 // in the case where there is no match, as other alternatives take other
2050 // parse methods.
2051 AsmToken Tok = Parser.getTok();
2052 SMLoc S = Tok.getLoc();
2053 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002054 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002055 int Reg = -1;
2056 if (Tok.is(AsmToken::Plus)) {
2057 Parser.Lex(); // Eat the '+' token.
2058 haveEaten = true;
2059 } else if (Tok.is(AsmToken::Minus)) {
2060 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002061 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002062 haveEaten = true;
2063 }
2064 if (Parser.getTok().is(AsmToken::Identifier))
2065 Reg = tryParseRegister();
2066 if (Reg == -1) {
2067 if (!haveEaten)
2068 return MatchOperand_NoMatch;
2069 Error(Parser.getTok().getLoc(), "register expected");
2070 return MatchOperand_ParseFail;
2071 }
2072 SMLoc E = Parser.getTok().getLoc();
2073
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002074 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2075 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002076 if (Parser.getTok().is(AsmToken::Comma)) {
2077 Parser.Lex(); // Eat the ','.
2078 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2079 return MatchOperand_ParseFail;
2080 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002081
2082 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2083 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002084
2085 return MatchOperand_Success;
2086}
2087
Jim Grosbach251bf252011-08-10 21:56:18 +00002088ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2089parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2090 // Check for a post-index addressing register operand. Specifically:
2091 // am3offset := '+' register
2092 // | '-' register
2093 // | register
2094 // | # imm
2095 // | # + imm
2096 // | # - imm
2097
2098 // This method must return MatchOperand_NoMatch without consuming any tokens
2099 // in the case where there is no match, as other alternatives take other
2100 // parse methods.
2101 AsmToken Tok = Parser.getTok();
2102 SMLoc S = Tok.getLoc();
2103
2104 // Do immediates first, as we always parse those if we have a '#'.
2105 if (Parser.getTok().is(AsmToken::Hash)) {
2106 Parser.Lex(); // Eat the '#'.
2107 // Explicitly look for a '-', as we need to encode negative zero
2108 // differently.
2109 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2110 const MCExpr *Offset;
2111 if (getParser().ParseExpression(Offset))
2112 return MatchOperand_ParseFail;
2113 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2114 if (!CE) {
2115 Error(S, "constant expression expected");
2116 return MatchOperand_ParseFail;
2117 }
2118 SMLoc E = Tok.getLoc();
2119 // Negative zero is encoded as the flag value INT32_MIN.
2120 int32_t Val = CE->getValue();
2121 if (isNegative && Val == 0)
2122 Val = INT32_MIN;
2123
2124 Operands.push_back(
2125 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2126
2127 return MatchOperand_Success;
2128 }
2129
2130
2131 bool haveEaten = false;
2132 bool isAdd = true;
2133 int Reg = -1;
2134 if (Tok.is(AsmToken::Plus)) {
2135 Parser.Lex(); // Eat the '+' token.
2136 haveEaten = true;
2137 } else if (Tok.is(AsmToken::Minus)) {
2138 Parser.Lex(); // Eat the '-' token.
2139 isAdd = false;
2140 haveEaten = true;
2141 }
2142 if (Parser.getTok().is(AsmToken::Identifier))
2143 Reg = tryParseRegister();
2144 if (Reg == -1) {
2145 if (!haveEaten)
2146 return MatchOperand_NoMatch;
2147 Error(Parser.getTok().getLoc(), "register expected");
2148 return MatchOperand_ParseFail;
2149 }
2150 SMLoc E = Parser.getTok().getLoc();
2151
2152 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2153 0, S, E));
2154
2155 return MatchOperand_Success;
2156}
2157
Jim Grosbach1355cf12011-07-26 17:10:22 +00002158/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002159/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2160/// when they refer multiple MIOperands inside a single one.
2161bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002162cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002163 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2164 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2165
2166 // Create a writeback register dummy placeholder.
2167 Inst.addOperand(MCOperand::CreateImm(0));
2168
Jim Grosbach7ce05792011-08-03 23:50:40 +00002169 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002170 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2171 return true;
2172}
2173
Jim Grosbach548340c2011-08-11 19:22:40 +00002174/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2175/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2176/// when they refer multiple MIOperands inside a single one.
2177bool ARMAsmParser::
2178cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2179 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2180 // Create a writeback register dummy placeholder.
2181 Inst.addOperand(MCOperand::CreateImm(0));
2182 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2183 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2184 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2185 return true;
2186}
2187
Jim Grosbach1355cf12011-07-26 17:10:22 +00002188/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002189/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2190/// when they refer multiple MIOperands inside a single one.
2191bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002192cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002193 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2194 // Create a writeback register dummy placeholder.
2195 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002196 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2197 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2198 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002199 return true;
2200}
2201
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002202/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2203/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2204/// when they refer multiple MIOperands inside a single one.
2205bool ARMAsmParser::
2206cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2207 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2208 // Create a writeback register dummy placeholder.
2209 Inst.addOperand(MCOperand::CreateImm(0));
2210 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2211 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2212 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2213 return true;
2214}
2215
Jim Grosbach7ce05792011-08-03 23:50:40 +00002216/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2217/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2218/// when they refer multiple MIOperands inside a single one.
2219bool ARMAsmParser::
2220cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2221 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2222 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002223 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002224 // Create a writeback register dummy placeholder.
2225 Inst.addOperand(MCOperand::CreateImm(0));
2226 // addr
2227 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2228 // offset
2229 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2230 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002231 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2232 return true;
2233}
2234
Jim Grosbach7ce05792011-08-03 23:50:40 +00002235/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002236/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2237/// when they refer multiple MIOperands inside a single one.
2238bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002239cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2240 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2241 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002242 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002243 // Create a writeback register dummy placeholder.
2244 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002245 // addr
2246 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2247 // offset
2248 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2249 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002250 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2251 return true;
2252}
2253
Jim Grosbach7ce05792011-08-03 23:50:40 +00002254/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002255/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2256/// when they refer multiple MIOperands inside a single one.
2257bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002258cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2259 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002260 // Create a writeback register dummy placeholder.
2261 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002262 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002263 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002264 // addr
2265 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2266 // offset
2267 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2268 // pred
2269 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2270 return true;
2271}
2272
2273/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2274/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2275/// when they refer multiple MIOperands inside a single one.
2276bool ARMAsmParser::
2277cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2278 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2279 // Create a writeback register dummy placeholder.
2280 Inst.addOperand(MCOperand::CreateImm(0));
2281 // Rt
2282 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2283 // addr
2284 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2285 // offset
2286 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2287 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002288 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2289 return true;
2290}
2291
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002292/// cvtLdrdPre - Convert parsed operands to MCInst.
2293/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2294/// when they refer multiple MIOperands inside a single one.
2295bool ARMAsmParser::
2296cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2297 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2298 // Rt, Rt2
2299 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2300 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2301 // Create a writeback register dummy placeholder.
2302 Inst.addOperand(MCOperand::CreateImm(0));
2303 // addr
2304 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2305 // pred
2306 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2307 return true;
2308}
2309
Jim Grosbach14605d12011-08-11 20:28:23 +00002310/// cvtStrdPre - Convert parsed operands to MCInst.
2311/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2312/// when they refer multiple MIOperands inside a single one.
2313bool ARMAsmParser::
2314cvtStrdPre(MCInst &Inst, unsigned Opcode,
2315 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2316 // Create a writeback register dummy placeholder.
2317 Inst.addOperand(MCOperand::CreateImm(0));
2318 // Rt, Rt2
2319 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2320 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2321 // addr
2322 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2323 // pred
2324 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2325 return true;
2326}
2327
Jim Grosbach623a4542011-08-10 22:42:16 +00002328/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2329/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2330/// when they refer multiple MIOperands inside a single one.
2331bool ARMAsmParser::
2332cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2333 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2334 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2335 // Create a writeback register dummy placeholder.
2336 Inst.addOperand(MCOperand::CreateImm(0));
2337 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2338 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2339 return true;
2340}
2341
2342
Bill Wendlinge7176102010-11-06 22:36:58 +00002343/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002344/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002345bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002346parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002347 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002348 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002349 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002350 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002351 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002352
Sean Callanan18b83232010-01-19 21:44:56 +00002353 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002354 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002355 if (BaseRegNum == -1)
2356 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002357
Daniel Dunbar05710932011-01-18 05:34:17 +00002358 // The next token must either be a comma or a closing bracket.
2359 const AsmToken &Tok = Parser.getTok();
2360 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002361 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002362
Jim Grosbach7ce05792011-08-03 23:50:40 +00002363 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002364 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002365 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002366
Jim Grosbach7ce05792011-08-03 23:50:40 +00002367 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2368 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002369
Jim Grosbach7ce05792011-08-03 23:50:40 +00002370 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002371 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002372
Jim Grosbach7ce05792011-08-03 23:50:40 +00002373 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2374 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002375
Jim Grosbach7ce05792011-08-03 23:50:40 +00002376 // If we have a '#' it's an immediate offset, else assume it's a register
2377 // offset.
2378 if (Parser.getTok().is(AsmToken::Hash)) {
2379 Parser.Lex(); // Eat the '#'.
2380 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002381
Jim Grosbach7ce05792011-08-03 23:50:40 +00002382 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002383
Jim Grosbach7ce05792011-08-03 23:50:40 +00002384 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002385 if (getParser().ParseExpression(Offset))
2386 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002387
2388 // The expression has to be a constant. Memory references with relocations
2389 // don't come through here, as they use the <label> forms of the relevant
2390 // instructions.
2391 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2392 if (!CE)
2393 return Error (E, "constant expression expected");
2394
2395 // Now we should have the closing ']'
2396 E = Parser.getTok().getLoc();
2397 if (Parser.getTok().isNot(AsmToken::RBrac))
2398 return Error(E, "']' expected");
2399 Parser.Lex(); // Eat right bracket token.
2400
2401 // Don't worry about range checking the value here. That's handled by
2402 // the is*() predicates.
2403 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2404 ARM_AM::no_shift, 0, false, S,E));
2405
2406 // If there's a pre-indexing writeback marker, '!', just add it as a token
2407 // operand.
2408 if (Parser.getTok().is(AsmToken::Exclaim)) {
2409 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2410 Parser.Lex(); // Eat the '!'.
2411 }
2412
2413 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002414 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002415
2416 // The register offset is optionally preceded by a '+' or '-'
2417 bool isNegative = false;
2418 if (Parser.getTok().is(AsmToken::Minus)) {
2419 isNegative = true;
2420 Parser.Lex(); // Eat the '-'.
2421 } else if (Parser.getTok().is(AsmToken::Plus)) {
2422 // Nothing to do.
2423 Parser.Lex(); // Eat the '+'.
2424 }
2425
2426 E = Parser.getTok().getLoc();
2427 int OffsetRegNum = tryParseRegister();
2428 if (OffsetRegNum == -1)
2429 return Error(E, "register expected");
2430
2431 // If there's a shift operator, handle it.
2432 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002433 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002434 if (Parser.getTok().is(AsmToken::Comma)) {
2435 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002436 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002437 return true;
2438 }
2439
2440 // Now we should have the closing ']'
2441 E = Parser.getTok().getLoc();
2442 if (Parser.getTok().isNot(AsmToken::RBrac))
2443 return Error(E, "']' expected");
2444 Parser.Lex(); // Eat right bracket token.
2445
2446 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002447 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002448 S, E));
2449
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002450 // If there's a pre-indexing writeback marker, '!', just add it as a token
2451 // operand.
2452 if (Parser.getTok().is(AsmToken::Exclaim)) {
2453 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2454 Parser.Lex(); // Eat the '!'.
2455 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002456
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002457 return false;
2458}
2459
Jim Grosbach7ce05792011-08-03 23:50:40 +00002460/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002461/// ( lsl | lsr | asr | ror ) , # shift_amount
2462/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002463/// return true if it parses a shift otherwise it returns false.
2464bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2465 unsigned &Amount) {
2466 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002467 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002468 if (Tok.isNot(AsmToken::Identifier))
2469 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002470 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002471 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002472 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002473 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002474 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002475 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002476 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002477 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002478 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002479 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002480 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002481 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002482 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002483 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002484
Jim Grosbach7ce05792011-08-03 23:50:40 +00002485 // rrx stands alone.
2486 Amount = 0;
2487 if (St != ARM_AM::rrx) {
2488 Loc = Parser.getTok().getLoc();
2489 // A '#' and a shift amount.
2490 const AsmToken &HashTok = Parser.getTok();
2491 if (HashTok.isNot(AsmToken::Hash))
2492 return Error(HashTok.getLoc(), "'#' expected");
2493 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002494
Jim Grosbach7ce05792011-08-03 23:50:40 +00002495 const MCExpr *Expr;
2496 if (getParser().ParseExpression(Expr))
2497 return true;
2498 // Range check the immediate.
2499 // lsl, ror: 0 <= imm <= 31
2500 // lsr, asr: 0 <= imm <= 32
2501 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2502 if (!CE)
2503 return Error(Loc, "shift amount must be an immediate");
2504 int64_t Imm = CE->getValue();
2505 if (Imm < 0 ||
2506 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2507 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2508 return Error(Loc, "immediate shift value out of range");
2509 Amount = Imm;
2510 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002511
2512 return false;
2513}
2514
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002515/// Parse a arm instruction operand. For now this parses the operand regardless
2516/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002517bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002518 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002519 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002520
2521 // Check if the current operand has a custom associated parser, if so, try to
2522 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002523 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2524 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002525 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002526 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2527 // there was a match, but an error occurred, in which case, just return that
2528 // the operand parsing failed.
2529 if (ResTy == MatchOperand_ParseFail)
2530 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002531
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002532 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002533 default:
2534 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002535 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002536 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002537 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002538 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002539 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002540 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002541 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002542 else if (Res == -1) // irrecoverable error
2543 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002544
2545 // Fall though for the Identifier case that is not a register or a
2546 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002547 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002548 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2549 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002550 // This was not a register so parse other operands that start with an
2551 // identifier (like labels) as expressions and create them as immediates.
2552 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002553 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002554 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002555 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002556 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002557 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2558 return false;
2559 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002560 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002561 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002562 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002563 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002564 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002565 // #42 -> immediate.
2566 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002567 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002568 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002569 const MCExpr *ImmVal;
2570 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002571 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002572 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002573 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2574 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002575 case AsmToken::Colon: {
2576 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002577 // FIXME: Check it's an expression prefix,
2578 // e.g. (FOO - :lower16:BAR) isn't legal.
2579 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002580 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002581 return true;
2582
Evan Cheng75972122011-01-13 07:58:56 +00002583 const MCExpr *SubExprVal;
2584 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002585 return true;
2586
Evan Cheng75972122011-01-13 07:58:56 +00002587 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2588 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002589 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002590 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002591 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002592 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002593 }
2594}
2595
Jim Grosbach1355cf12011-07-26 17:10:22 +00002596// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002597// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002598bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002599 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002600
2601 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002602 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002603 Parser.Lex(); // Eat ':'
2604
2605 if (getLexer().isNot(AsmToken::Identifier)) {
2606 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2607 return true;
2608 }
2609
2610 StringRef IDVal = Parser.getTok().getIdentifier();
2611 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002612 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002613 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002614 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002615 } else {
2616 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2617 return true;
2618 }
2619 Parser.Lex();
2620
2621 if (getLexer().isNot(AsmToken::Colon)) {
2622 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2623 return true;
2624 }
2625 Parser.Lex(); // Eat the last ':'
2626 return false;
2627}
2628
2629const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002630ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002631 MCSymbolRefExpr::VariantKind Variant) {
2632 // Recurse over the given expression, rebuilding it to apply the given variant
2633 // to the leftmost symbol.
2634 if (Variant == MCSymbolRefExpr::VK_None)
2635 return E;
2636
2637 switch (E->getKind()) {
2638 case MCExpr::Target:
2639 llvm_unreachable("Can't handle target expr yet");
2640 case MCExpr::Constant:
2641 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2642
2643 case MCExpr::SymbolRef: {
2644 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2645
2646 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2647 return 0;
2648
2649 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2650 }
2651
2652 case MCExpr::Unary:
2653 llvm_unreachable("Can't handle unary expressions yet");
2654
2655 case MCExpr::Binary: {
2656 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002657 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002658 const MCExpr *RHS = BE->getRHS();
2659 if (!LHS)
2660 return 0;
2661
2662 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2663 }
2664 }
2665
2666 assert(0 && "Invalid expression kind!");
2667 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002668}
2669
Daniel Dunbar352e1482011-01-11 15:59:50 +00002670/// \brief Given a mnemonic, split out possible predication code and carry
2671/// setting letters to form a canonical mnemonic and flags.
2672//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002673// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002674StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002675 unsigned &PredicationCode,
2676 bool &CarrySetting,
2677 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002678 PredicationCode = ARMCC::AL;
2679 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002680 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002681
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002682 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002683 //
2684 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002685 if ((Mnemonic == "movs" && isThumb()) ||
2686 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2687 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2688 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2689 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2690 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2691 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2692 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002693 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002694
Jim Grosbach3f00e312011-07-11 17:09:57 +00002695 // First, split out any predication code. Ignore mnemonics we know aren't
2696 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002697 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002698 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach49f2ced2011-07-27 22:01:42 +00002699 Mnemonic != "umlals" && Mnemonic != "umulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002700 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2701 .Case("eq", ARMCC::EQ)
2702 .Case("ne", ARMCC::NE)
2703 .Case("hs", ARMCC::HS)
2704 .Case("cs", ARMCC::HS)
2705 .Case("lo", ARMCC::LO)
2706 .Case("cc", ARMCC::LO)
2707 .Case("mi", ARMCC::MI)
2708 .Case("pl", ARMCC::PL)
2709 .Case("vs", ARMCC::VS)
2710 .Case("vc", ARMCC::VC)
2711 .Case("hi", ARMCC::HI)
2712 .Case("ls", ARMCC::LS)
2713 .Case("ge", ARMCC::GE)
2714 .Case("lt", ARMCC::LT)
2715 .Case("gt", ARMCC::GT)
2716 .Case("le", ARMCC::LE)
2717 .Case("al", ARMCC::AL)
2718 .Default(~0U);
2719 if (CC != ~0U) {
2720 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2721 PredicationCode = CC;
2722 }
Bill Wendling52925b62010-10-29 23:50:21 +00002723 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002724
Daniel Dunbar352e1482011-01-11 15:59:50 +00002725 // Next, determine if we have a carry setting bit. We explicitly ignore all
2726 // the instructions we know end in 's'.
2727 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00002728 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002729 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2730 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2731 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002732 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2733 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002734 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2735 CarrySetting = true;
2736 }
2737
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002738 // The "cps" instruction can have a interrupt mode operand which is glued into
2739 // the mnemonic. Check if this is the case, split it and parse the imod op
2740 if (Mnemonic.startswith("cps")) {
2741 // Split out any imod code.
2742 unsigned IMod =
2743 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2744 .Case("ie", ARM_PROC::IE)
2745 .Case("id", ARM_PROC::ID)
2746 .Default(~0U);
2747 if (IMod != ~0U) {
2748 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2749 ProcessorIMod = IMod;
2750 }
2751 }
2752
Daniel Dunbar352e1482011-01-11 15:59:50 +00002753 return Mnemonic;
2754}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002755
2756/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2757/// inclusion of carry set or predication code operands.
2758//
2759// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002760void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002761getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002762 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002763 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2764 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2765 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2766 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002767 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002768 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2769 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002770 Mnemonic == "eor" || Mnemonic == "smlal" ||
Jim Grosbach194bd892011-08-16 22:20:01 +00002771 // FIXME: We need a better way. This really confused Thumb2
2772 // parsing for 'mov'.
Evan Chengebdeeab2011-07-08 01:53:10 +00002773 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002774 CanAcceptCarrySet = true;
2775 } else {
2776 CanAcceptCarrySet = false;
2777 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002778
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002779 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2780 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2781 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2782 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002783 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002784 Mnemonic == "setend" ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002785 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002786 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2787 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002788 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002789 CanAcceptPredicationCode = false;
2790 } else {
2791 CanAcceptPredicationCode = true;
2792 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002793
Evan Chengebdeeab2011-07-08 01:53:10 +00002794 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002795 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002796 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002797 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002798}
2799
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002800bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
2801 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2802
2803 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2804 // another does not. Specifically, the MOVW instruction does not. So we
2805 // special case it here and remove the defaulted (non-setting) cc_out
2806 // operand if that's the instruction we're trying to match.
2807 //
2808 // We do this as post-processing of the explicit operands rather than just
2809 // conditionally adding the cc_out in the first place because we need
2810 // to check the type of the parsed immediate operand.
2811 if (Mnemonic == "mov" && Operands.size() > 4 &&
2812 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
2813 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2814 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2815 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00002816
2817 // Register-register 'add' for thumb does not have a cc_out operand
2818 // when there are only two register operands.
2819 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
2820 static_cast<ARMOperand*>(Operands[3])->isReg() &&
2821 static_cast<ARMOperand*>(Operands[4])->isReg() &&
2822 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2823 return true;
2824
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002825 return false;
2826}
2827
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002828/// Parse an arm instruction mnemonic followed by its operands.
2829bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2830 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2831 // Create the leading tokens for the mnemonic, split by '.' characters.
2832 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002833 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002834
Daniel Dunbar352e1482011-01-11 15:59:50 +00002835 // Split out the predication code and carry setting flag from the mnemonic.
2836 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002837 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002838 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002839 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002840 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002841
Jim Grosbachffa32252011-07-19 19:13:28 +00002842 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2843
2844 // FIXME: This is all a pretty gross hack. We should automatically handle
2845 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002846
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002847 // Next, add the CCOut and ConditionCode operands, if needed.
2848 //
2849 // For mnemonics which can ever incorporate a carry setting bit or predication
2850 // code, our matching model involves us always generating CCOut and
2851 // ConditionCode operands to match the mnemonic "as written" and then we let
2852 // the matcher deal with finding the right instruction or generating an
2853 // appropriate error.
2854 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002855 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002856
Jim Grosbach33c16a22011-07-14 22:04:21 +00002857 // If we had a carry-set on an instruction that can't do that, issue an
2858 // error.
2859 if (!CanAcceptCarrySet && CarrySetting) {
2860 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002861 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002862 "' can not set flags, but 's' suffix specified");
2863 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002864 // If we had a predication code on an instruction that can't do that, issue an
2865 // error.
2866 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2867 Parser.EatToEndOfStatement();
2868 return Error(NameLoc, "instruction '" + Mnemonic +
2869 "' is not predicable, but condition code specified");
2870 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002871
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002872 // Add the carry setting operand, if necessary.
2873 //
2874 // FIXME: It would be awesome if we could somehow invent a location such that
2875 // match errors on this operand would print a nice diagnostic about how the
2876 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002877 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002878 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2879 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002880
2881 // Add the predication code operand, if necessary.
2882 if (CanAcceptPredicationCode) {
2883 Operands.push_back(ARMOperand::CreateCondCode(
2884 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002885 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002886
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002887 // Add the processor imod operand, if necessary.
2888 if (ProcessorIMod) {
2889 Operands.push_back(ARMOperand::CreateImm(
2890 MCConstantExpr::Create(ProcessorIMod, getContext()),
2891 NameLoc, NameLoc));
2892 } else {
2893 // This mnemonic can't ever accept a imod, but the user wrote
2894 // one (or misspelled another mnemonic).
2895
2896 // FIXME: Issue a nice error.
2897 }
2898
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002899 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002900 while (Next != StringRef::npos) {
2901 Start = Next;
2902 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002903 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002904
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002905 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002906 }
2907
2908 // Read the remaining operands.
2909 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002910 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002911 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002912 Parser.EatToEndOfStatement();
2913 return true;
2914 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002915
2916 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002917 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002918
2919 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002920 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002921 Parser.EatToEndOfStatement();
2922 return true;
2923 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002924 }
2925 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002926
Chris Lattnercbf8a982010-09-11 16:18:25 +00002927 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2928 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002929 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002930 }
Bill Wendling146018f2010-11-06 21:42:12 +00002931
Chris Lattner34e53142010-09-08 05:10:46 +00002932 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002933
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002934 // Some instructions, mostly Thumb, have forms for the same mnemonic that
2935 // do and don't have a cc_out optional-def operand. With some spot-checks
2936 // of the operand list, we can figure out which variant we're trying to
2937 // parse and adjust accordingly before actually matching. Reason number
2938 // #317 the table driven matcher doesn't fit well with the ARM instruction
2939 // set.
2940 if (shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002941 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2942 Operands.erase(Operands.begin() + 1);
2943 delete Op;
2944 }
2945
Jim Grosbachcf121c32011-07-28 21:57:55 +00002946 // ARM mode 'blx' need special handling, as the register operand version
2947 // is predicable, but the label operand version is not. So, we can't rely
2948 // on the Mnemonic based checking to correctly figure out when to put
2949 // a CondCode operand in the list. If we're trying to match the label
2950 // version, remove the CondCode operand here.
2951 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
2952 static_cast<ARMOperand*>(Operands[2])->isImm()) {
2953 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2954 Operands.erase(Operands.begin() + 1);
2955 delete Op;
2956 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00002957
2958 // The vector-compare-to-zero instructions have a literal token "#0" at
2959 // the end that comes to here as an immediate operand. Convert it to a
2960 // token to play nicely with the matcher.
2961 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
2962 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
2963 static_cast<ARMOperand*>(Operands[5])->isImm()) {
2964 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
2965 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
2966 if (CE && CE->getValue() == 0) {
2967 Operands.erase(Operands.begin() + 5);
2968 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
2969 delete Op;
2970 }
2971 }
Chris Lattner98986712010-01-14 22:21:20 +00002972 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002973}
2974
Jim Grosbach189610f2011-07-26 18:25:39 +00002975// Validate context-sensitive operand constraints.
2976// FIXME: We would really like to be able to tablegen'erate this.
2977bool ARMAsmParser::
2978validateInstruction(MCInst &Inst,
2979 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2980 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002981 case ARM::LDRD:
2982 case ARM::LDRD_PRE:
2983 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002984 case ARM::LDREXD: {
2985 // Rt2 must be Rt + 1.
2986 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2987 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2988 if (Rt2 != Rt + 1)
2989 return Error(Operands[3]->getStartLoc(),
2990 "destination operands must be sequential");
2991 return false;
2992 }
Jim Grosbach14605d12011-08-11 20:28:23 +00002993 case ARM::STRD: {
2994 // Rt2 must be Rt + 1.
2995 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2996 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2997 if (Rt2 != Rt + 1)
2998 return Error(Operands[3]->getStartLoc(),
2999 "source operands must be sequential");
3000 return false;
3001 }
Jim Grosbach53642c52011-08-10 20:49:18 +00003002 case ARM::STRD_PRE:
3003 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003004 case ARM::STREXD: {
3005 // Rt2 must be Rt + 1.
3006 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3007 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
3008 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00003009 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00003010 "source operands must be sequential");
3011 return false;
3012 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003013 case ARM::SBFX:
3014 case ARM::UBFX: {
3015 // width must be in range [1, 32-lsb]
3016 unsigned lsb = Inst.getOperand(2).getImm();
3017 unsigned widthm1 = Inst.getOperand(3).getImm();
3018 if (widthm1 >= 32 - lsb)
3019 return Error(Operands[5]->getStartLoc(),
3020 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003021 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003022 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003023 case ARM::tLDMIA: {
3024 // Thumb LDM instructions are writeback iff the base register is not
3025 // in the register list.
3026 unsigned Rn = Inst.getOperand(0).getReg();
3027 bool doesWriteback = true;
3028 for (unsigned i = 3; i < Inst.getNumOperands(); ++i) {
3029 unsigned Reg = Inst.getOperand(i).getReg();
3030 if (Reg == Rn)
3031 doesWriteback = false;
3032 // Anything other than a low register isn't legal here.
Jim Grosbach2f7232e2011-08-19 17:57:22 +00003033 if (!isARMLowRegister(Reg))
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003034 return Error(Operands[4]->getStartLoc(),
3035 "registers must be in range r0-r7");
3036 }
3037 // If we should have writeback, then there should be a '!' token.
3038 if (doesWriteback &&
3039 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
3040 static_cast<ARMOperand*>(Operands[3])->getToken() != "!"))
3041 return Error(Operands[2]->getStartLoc(),
3042 "writeback operator '!' expected");
3043
3044 break;
3045 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003046 }
3047
3048 return false;
3049}
3050
Jim Grosbachf8fce712011-08-11 17:35:48 +00003051void ARMAsmParser::
3052processInstruction(MCInst &Inst,
3053 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3054 switch (Inst.getOpcode()) {
3055 case ARM::LDMIA_UPD:
3056 // If this is a load of a single register via a 'pop', then we should use
3057 // a post-indexed LDR instruction instead, per the ARM ARM.
3058 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3059 Inst.getNumOperands() == 5) {
3060 MCInst TmpInst;
3061 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3062 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3063 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3064 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3065 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3066 TmpInst.addOperand(MCOperand::CreateImm(4));
3067 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3068 TmpInst.addOperand(Inst.getOperand(3));
3069 Inst = TmpInst;
3070 }
3071 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003072 case ARM::STMDB_UPD:
3073 // If this is a store of a single register via a 'push', then we should use
3074 // a pre-indexed STR instruction instead, per the ARM ARM.
3075 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3076 Inst.getNumOperands() == 5) {
3077 MCInst TmpInst;
3078 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3079 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3080 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3081 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3082 TmpInst.addOperand(MCOperand::CreateImm(-4));
3083 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3084 TmpInst.addOperand(Inst.getOperand(3));
3085 Inst = TmpInst;
3086 }
3087 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003088 case ARM::tADDi8:
3089 // If the immediate is in the range 0-7, we really wanted tADDi3.
3090 if (Inst.getOperand(3).getImm() < 8)
3091 Inst.setOpcode(ARM::tADDi3);
3092 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003093 case ARM::tBcc:
3094 // If the conditional is AL, we really want tB.
3095 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3096 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003097 break;
Jim Grosbachf8fce712011-08-11 17:35:48 +00003098 }
3099}
3100
Jim Grosbach47a0d522011-08-16 20:45:50 +00003101// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3102// the ARMInsts array) instead. Getting that here requires awkward
3103// API changes, though. Better way?
3104namespace llvm {
3105extern MCInstrDesc ARMInsts[];
3106}
3107static MCInstrDesc &getInstDesc(unsigned Opcode) {
3108 return ARMInsts[Opcode];
3109}
3110
3111unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3112 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3113 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003114 unsigned Opc = Inst.getOpcode();
3115 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003116 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3117 assert(MCID.hasOptionalDef() &&
3118 "optionally flag setting instruction missing optional def operand");
3119 assert(MCID.NumOperands == Inst.getNumOperands() &&
3120 "operand count mismatch!");
3121 // Find the optional-def operand (cc_out).
3122 unsigned OpNo;
3123 for (OpNo = 0;
3124 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3125 ++OpNo)
3126 ;
3127 // If we're parsing Thumb1, reject it completely.
3128 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3129 return Match_MnemonicFail;
3130 // If we're parsing Thumb2, which form is legal depends on whether we're
3131 // in an IT block.
3132 // FIXME: We don't yet do IT blocks, so just always consider it to be
3133 // that we aren't in one until we do.
3134 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3135 return Match_RequiresITBlock;
3136 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003137 // Some high-register supporting Thumb1 encodings only allow both registers
3138 // to be from r0-r7 when in Thumb2.
3139 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3140 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3141 isARMLowRegister(Inst.getOperand(2).getReg()))
3142 return Match_RequiresThumb2;
3143 // Others only require ARMv6 or later.
3144 else if (Opc == ARM::tMOVr && isThumbOne() &&
3145 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3146 isARMLowRegister(Inst.getOperand(1).getReg()))
3147 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003148 return Match_Success;
3149}
3150
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003151bool ARMAsmParser::
3152MatchAndEmitInstruction(SMLoc IDLoc,
3153 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3154 MCStreamer &Out) {
3155 MCInst Inst;
3156 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003157 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003158 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003159 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003160 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003161 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003162 // Context sensitive operand constraints aren't handled by the matcher,
3163 // so check them here.
3164 if (validateInstruction(Inst, Operands))
3165 return true;
3166
Jim Grosbachf8fce712011-08-11 17:35:48 +00003167 // Some instructions need post-processing to, for example, tweak which
3168 // encoding is selected.
3169 processInstruction(Inst, Operands);
3170
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003171 Out.EmitInstruction(Inst);
3172 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003173 case Match_MissingFeature:
3174 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3175 return true;
3176 case Match_InvalidOperand: {
3177 SMLoc ErrorLoc = IDLoc;
3178 if (ErrorInfo != ~0U) {
3179 if (ErrorInfo >= Operands.size())
3180 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003181
Chris Lattnere73d4f82010-10-28 21:41:58 +00003182 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3183 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3184 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003185
Chris Lattnere73d4f82010-10-28 21:41:58 +00003186 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003187 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003188 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003189 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003190 case Match_ConversionFail:
3191 return Error(IDLoc, "unable to convert operands to instruction");
Jim Grosbach47a0d522011-08-16 20:45:50 +00003192 case Match_RequiresITBlock:
3193 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003194 case Match_RequiresV6:
3195 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3196 case Match_RequiresThumb2:
3197 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003198 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003199
Eric Christopherc223e2b2010-10-29 09:26:59 +00003200 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003201 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003202}
3203
Jim Grosbach1355cf12011-07-26 17:10:22 +00003204/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003205bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3206 StringRef IDVal = DirectiveID.getIdentifier();
3207 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003208 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003209 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003210 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003211 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003212 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003213 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003214 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003215 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003216 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003217 return true;
3218}
3219
Jim Grosbach1355cf12011-07-26 17:10:22 +00003220/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003221/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003222bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003223 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3224 for (;;) {
3225 const MCExpr *Value;
3226 if (getParser().ParseExpression(Value))
3227 return true;
3228
Chris Lattneraaec2052010-01-19 19:46:13 +00003229 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003230
3231 if (getLexer().is(AsmToken::EndOfStatement))
3232 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003233
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003234 // FIXME: Improve diagnostic.
3235 if (getLexer().isNot(AsmToken::Comma))
3236 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003237 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003238 }
3239 }
3240
Sean Callananb9a25b72010-01-19 20:27:46 +00003241 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003242 return false;
3243}
3244
Jim Grosbach1355cf12011-07-26 17:10:22 +00003245/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003246/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003247bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003248 if (getLexer().isNot(AsmToken::EndOfStatement))
3249 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003250 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003251
3252 // TODO: set thumb mode
3253 // TODO: tell the MC streamer the mode
3254 // getParser().getStreamer().Emit???();
3255 return false;
3256}
3257
Jim Grosbach1355cf12011-07-26 17:10:22 +00003258/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003259/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003260bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003261 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3262 bool isMachO = MAI.hasSubsectionsViaSymbols();
3263 StringRef Name;
3264
3265 // Darwin asm has function name after .thumb_func direction
3266 // ELF doesn't
3267 if (isMachO) {
3268 const AsmToken &Tok = Parser.getTok();
3269 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3270 return Error(L, "unexpected token in .thumb_func directive");
3271 Name = Tok.getString();
3272 Parser.Lex(); // Consume the identifier token.
3273 }
3274
Kevin Enderby515d5092009-10-15 20:48:48 +00003275 if (getLexer().isNot(AsmToken::EndOfStatement))
3276 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003277 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003278
Rafael Espindola64695402011-05-16 16:17:21 +00003279 // FIXME: assuming function name will be the line following .thumb_func
3280 if (!isMachO) {
3281 Name = Parser.getTok().getString();
3282 }
3283
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003284 // Mark symbol as a thumb symbol.
3285 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3286 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003287 return false;
3288}
3289
Jim Grosbach1355cf12011-07-26 17:10:22 +00003290/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003291/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003292bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003293 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003294 if (Tok.isNot(AsmToken::Identifier))
3295 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003296 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003297 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003298 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003299 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003300 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003301 else
3302 return Error(L, "unrecognized syntax mode in .syntax directive");
3303
3304 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003305 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003306 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003307
3308 // TODO tell the MC streamer the mode
3309 // getParser().getStreamer().Emit???();
3310 return false;
3311}
3312
Jim Grosbach1355cf12011-07-26 17:10:22 +00003313/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003314/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003315bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003316 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003317 if (Tok.isNot(AsmToken::Integer))
3318 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003319 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003320 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003321 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003322 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003323 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003324 else
3325 return Error(L, "invalid operand to .code directive");
3326
3327 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003328 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003329 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003330
Evan Cheng32869202011-07-08 22:36:29 +00003331 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003332 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003333 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003334 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3335 }
Evan Cheng32869202011-07-08 22:36:29 +00003336 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003337 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003338 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003339 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3340 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003341 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003342
Kevin Enderby515d5092009-10-15 20:48:48 +00003343 return false;
3344}
3345
Sean Callanan90b70972010-04-07 20:29:34 +00003346extern "C" void LLVMInitializeARMAsmLexer();
3347
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003348/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003349extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003350 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3351 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003352 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003353}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003354
Chris Lattner0692ee62010-09-06 19:11:01 +00003355#define GET_REGISTER_MATCHER
3356#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003357#include "ARMGenAsmMatcher.inc"