blob: f7a7cfa890c9209e60c9a241bf34e996d1b7c38a [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000350 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000351 setOperationAction(ISD::FCEIL, VT, Expand);
352 setOperationAction(ISD::FTRUNC, VT, Expand);
353 setOperationAction(ISD::FRINT, VT, Expand);
354 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000355 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
356 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
357 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
358 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
359 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
360 setOperationAction(ISD::UDIVREM, VT, Expand);
361 setOperationAction(ISD::SDIVREM, VT, Expand);
362 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
363 setOperationAction(ISD::FPOW, VT, Expand);
364 setOperationAction(ISD::CTPOP, VT, Expand);
365 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000366 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000367 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000368 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000369 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
370
371 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
372 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
373 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
374 setTruncStoreAction(VT, InnerVT, Expand);
375 }
376 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
377 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
378 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000379 }
380
Adhemerval Zanellac83b5dc2012-10-30 18:29:42 +0000381 for (unsigned i = (unsigned)MVT::FIRST_FP_VECTOR_VALUETYPE;
382 i <= (unsigned)MVT::LAST_FP_VECTOR_VALUETYPE; ++i) {
383 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
384 setOperationAction(ISD::FSQRT, VT, Expand);
385 }
386
Chris Lattner7ff7e672006-04-04 17:25:31 +0000387 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
388 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::AND , MVT::v4i32, Legal);
392 setOperationAction(ISD::OR , MVT::v4i32, Legal);
393 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
394 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
395 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
396 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000397 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
398 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
399 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
400 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000401
Craig Topperc9099502012-04-20 06:31:50 +0000402 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
403 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
404 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
405 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000408 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
410 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
411 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
414 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000415
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
417 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
418 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
419 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000420
421 // Altivec does not contain unordered floating-point compare instructions
422 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
423 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
424 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
425 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
426 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
427 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000428 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000429
Hal Finkel8cc34742012-08-04 14:10:46 +0000430 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000431 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000432 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
433 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000434
Eli Friedman4db5aca2011-08-29 18:23:02 +0000435 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
436 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
437
Duncan Sands03228082008-11-23 15:47:28 +0000438 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000439 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000440
Evan Cheng769951f2012-07-02 22:39:56 +0000441 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000442 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000443 setExceptionPointerRegister(PPC::X3);
444 setExceptionSelectorRegister(PPC::X4);
445 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000446 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000447 setExceptionPointerRegister(PPC::R3);
448 setExceptionSelectorRegister(PPC::R4);
449 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000450
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000451 // We have target-specific dag combine patterns for the following nodes:
452 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000453 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000454 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000455 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000456
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000457 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000458 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000459 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000460 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
461 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000462 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
463 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000464 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
465 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
466 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
467 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
468 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000469 }
470
Hal Finkelc6129162011-10-17 18:53:03 +0000471 setMinFunctionAlignment(2);
472 if (PPCSubTarget.isDarwin())
473 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000474
Evan Cheng769951f2012-07-02 22:39:56 +0000475 if (isPPC64 && Subtarget->isJITCodeModel())
476 // Temporary workaround for the inability of PPC64 JIT to handle jump
477 // tables.
478 setSupportJumpTables(false);
479
Eli Friedman26689ac2011-08-03 21:06:02 +0000480 setInsertFencesForAtomic(true);
481
Hal Finkel768c65f2011-11-22 16:21:04 +0000482 setSchedulingPreference(Sched::Hybrid);
483
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000484 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000485
486 // The Freescale cores does better with aggressive inlining of memcpy and
487 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
488 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
489 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
490 maxStoresPerMemset = 32;
491 maxStoresPerMemsetOptSize = 16;
492 maxStoresPerMemcpy = 32;
493 maxStoresPerMemcpyOptSize = 8;
494 maxStoresPerMemmove = 32;
495 maxStoresPerMemmoveOptSize = 8;
496
497 setPrefFunctionAlignment(4);
498 benefitFromCodePlacementOpt = true;
499 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000500}
501
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000502/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
503/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000504unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000505 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000506 // Darwin passes everything on 4 byte boundary.
507 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
508 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000509
510 // 16byte and wider vectors are passed on 16byte boundary.
511 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
512 if (VTy->getBitWidth() >= 128)
513 return 16;
514
515 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
516 if (PPCSubTarget.isPPC64())
517 return 8;
518
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000519 return 4;
520}
521
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000522const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
523 switch (Opcode) {
524 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000525 case PPCISD::FSEL: return "PPCISD::FSEL";
526 case PPCISD::FCFID: return "PPCISD::FCFID";
527 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
528 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
529 case PPCISD::STFIWX: return "PPCISD::STFIWX";
530 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
531 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
532 case PPCISD::VPERM: return "PPCISD::VPERM";
533 case PPCISD::Hi: return "PPCISD::Hi";
534 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000535 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000536 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
537 case PPCISD::LOAD: return "PPCISD::LOAD";
538 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000539 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
540 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
541 case PPCISD::SRL: return "PPCISD::SRL";
542 case PPCISD::SRA: return "PPCISD::SRA";
543 case PPCISD::SHL: return "PPCISD::SHL";
544 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
545 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000546 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000547 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000548 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000549 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000550 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000551 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
552 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000553 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
554 case PPCISD::MFCR: return "PPCISD::MFCR";
555 case PPCISD::VCMP: return "PPCISD::VCMP";
556 case PPCISD::VCMPo: return "PPCISD::VCMPo";
557 case PPCISD::LBRX: return "PPCISD::LBRX";
558 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000559 case PPCISD::LARX: return "PPCISD::LARX";
560 case PPCISD::STCX: return "PPCISD::STCX";
561 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
562 case PPCISD::MFFS: return "PPCISD::MFFS";
563 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
564 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
565 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
566 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000567 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000568 case PPCISD::CR6SET: return "PPCISD::CR6SET";
569 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000570 }
571}
572
Duncan Sands28b77e92011-09-06 19:07:46 +0000573EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000574 if (!VT.isVector())
575 return MVT::i32;
576 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000577}
578
Chris Lattner1a635d62006-04-14 06:01:58 +0000579//===----------------------------------------------------------------------===//
580// Node matching predicates, for use by the tblgen matching code.
581//===----------------------------------------------------------------------===//
582
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000583/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000584static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000585 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000586 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000587 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000588 // Maybe this has already been legalized into the constant pool?
589 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000590 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000591 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000592 }
593 return false;
594}
595
Chris Lattnerddb739e2006-04-06 17:23:16 +0000596/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
597/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000598static bool isConstantOrUndef(int Op, int Val) {
599 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000600}
601
602/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
603/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000604bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000605 if (!isUnary) {
606 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000607 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000608 return false;
609 } else {
610 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000611 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
612 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000613 return false;
614 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000615 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000616}
617
618/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
619/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000620bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000621 if (!isUnary) {
622 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000623 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
624 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000625 return false;
626 } else {
627 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000628 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
629 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
630 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
631 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000632 return false;
633 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000634 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000635}
636
Chris Lattnercaad1632006-04-06 22:02:42 +0000637/// isVMerge - Common function, used to match vmrg* shuffles.
638///
Nate Begeman9008ca62009-04-27 18:41:29 +0000639static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000640 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000642 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000643 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
644 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000645
Chris Lattner116cc482006-04-06 21:11:54 +0000646 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
647 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000648 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000649 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000650 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000651 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000652 return false;
653 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000654 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000655}
656
657/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
658/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000659bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000660 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000661 if (!isUnary)
662 return isVMerge(N, UnitSize, 8, 24);
663 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000664}
665
666/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
667/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000668bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000669 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000670 if (!isUnary)
671 return isVMerge(N, UnitSize, 0, 16);
672 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000673}
674
675
Chris Lattnerd0608e12006-04-06 18:26:28 +0000676/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
677/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000678int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000680 "PPC only supports shuffles by bytes!");
681
682 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000683
Chris Lattnerd0608e12006-04-06 18:26:28 +0000684 // Find the first non-undef value in the shuffle mask.
685 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000686 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000687 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000688
Chris Lattnerd0608e12006-04-06 18:26:28 +0000689 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000690
Nate Begeman9008ca62009-04-27 18:41:29 +0000691 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000692 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000693 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000694 if (ShiftAmt < i) return -1;
695 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000696
Chris Lattnerf24380e2006-04-06 22:28:36 +0000697 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000698 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000699 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000700 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000701 return -1;
702 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000703 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000704 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000705 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000706 return -1;
707 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000708 return ShiftAmt;
709}
Chris Lattneref819f82006-03-20 06:33:01 +0000710
711/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
712/// specifies a splat of a single element that is suitable for input to
713/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000714bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000715 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000716 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000717
Chris Lattner88a99ef2006-03-20 06:37:44 +0000718 // This is a splat operation if each element of the permute is the same, and
719 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000720 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000721
Nate Begeman9008ca62009-04-27 18:41:29 +0000722 // FIXME: Handle UNDEF elements too!
723 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000724 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000725
Nate Begeman9008ca62009-04-27 18:41:29 +0000726 // Check that the indices are consecutive, in the case of a multi-byte element
727 // splatted with a v16i8 mask.
728 for (unsigned i = 1; i != EltSize; ++i)
729 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000730 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000731
Chris Lattner7ff7e672006-04-04 17:25:31 +0000732 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000733 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000734 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000735 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000736 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000737 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000738 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000739}
740
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000741/// isAllNegativeZeroVector - Returns true if all elements of build_vector
742/// are -0.0.
743bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000744 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
745
746 APInt APVal, APUndef;
747 unsigned BitSize;
748 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000749
Dale Johannesen1e608812009-11-13 01:45:18 +0000750 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000751 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000752 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000753
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000754 return false;
755}
756
Chris Lattneref819f82006-03-20 06:33:01 +0000757/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
758/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000759unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000760 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
761 assert(isSplatShuffleMask(SVOp, EltSize));
762 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000763}
764
Chris Lattnere87192a2006-04-12 17:37:20 +0000765/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000766/// by using a vspltis[bhw] instruction of the specified element size, return
767/// the constant being splatted. The ByteSize field indicates the number of
768/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000769SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
770 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000771
772 // If ByteSize of the splat is bigger than the element size of the
773 // build_vector, then we have a case where we are checking for a splat where
774 // multiple elements of the buildvector are folded together into a single
775 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
776 unsigned EltSize = 16/N->getNumOperands();
777 if (EltSize < ByteSize) {
778 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000779 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000780 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000781
Chris Lattner79d9a882006-04-08 07:14:26 +0000782 // See if all of the elements in the buildvector agree across.
783 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
784 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
785 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000786 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000787
Scott Michelfdc40a02009-02-17 22:15:04 +0000788
Gabor Greifba36cb52008-08-28 21:40:38 +0000789 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000790 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
791 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000792 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000793 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000794
Chris Lattner79d9a882006-04-08 07:14:26 +0000795 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
796 // either constant or undef values that are identical for each chunk. See
797 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000798
Chris Lattner79d9a882006-04-08 07:14:26 +0000799 // Check to see if all of the leading entries are either 0 or -1. If
800 // neither, then this won't fit into the immediate field.
801 bool LeadingZero = true;
802 bool LeadingOnes = true;
803 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000804 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000805
Chris Lattner79d9a882006-04-08 07:14:26 +0000806 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
807 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
808 }
809 // Finally, check the least significant entry.
810 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000811 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000813 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000814 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000816 }
817 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000818 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000820 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000821 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000823 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000824
Dan Gohman475871a2008-07-27 21:46:04 +0000825 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000826 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000827
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000828 // Check to see if this buildvec has a single non-undef value in its elements.
829 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
830 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000831 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000832 OpVal = N->getOperand(i);
833 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000834 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000835 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000836
Gabor Greifba36cb52008-08-28 21:40:38 +0000837 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000838
Eli Friedman1a8229b2009-05-24 02:03:36 +0000839 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000840 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000841 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000842 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000843 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000845 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000846 }
847
848 // If the splat value is larger than the element value, then we can never do
849 // this splat. The only case that we could fit the replicated bits into our
850 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000851 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000852
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000853 // If the element value is larger than the splat value, cut it in half and
854 // check to see if the two halves are equal. Continue doing this until we
855 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
856 while (ValSizeInBytes > ByteSize) {
857 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000858
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000859 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000860 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
861 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000862 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000863 }
864
865 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000866 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000867
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000868 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000869 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000870
Chris Lattner140a58f2006-04-08 06:46:53 +0000871 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000872 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000874 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000875}
876
Chris Lattner1a635d62006-04-14 06:01:58 +0000877//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000878// Addressing Mode Selection
879//===----------------------------------------------------------------------===//
880
881/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
882/// or 64-bit immediate, and if the value can be accurately represented as a
883/// sign extension from a 16-bit value. If so, this returns true and the
884/// immediate.
885static bool isIntS16Immediate(SDNode *N, short &Imm) {
886 if (N->getOpcode() != ISD::Constant)
887 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000888
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000889 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000891 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000892 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000893 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000894}
Dan Gohman475871a2008-07-27 21:46:04 +0000895static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000896 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000897}
898
899
900/// SelectAddressRegReg - Given the specified addressed, check to see if it
901/// can be represented as an indexed [r+r] operation. Returns false if it
902/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000903bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
904 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000905 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000906 short imm = 0;
907 if (N.getOpcode() == ISD::ADD) {
908 if (isIntS16Immediate(N.getOperand(1), imm))
909 return false; // r+i
910 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
911 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000912
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000913 Base = N.getOperand(0);
914 Index = N.getOperand(1);
915 return true;
916 } else if (N.getOpcode() == ISD::OR) {
917 if (isIntS16Immediate(N.getOperand(1), imm))
918 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000919
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000920 // If this is an or of disjoint bitfields, we can codegen this as an add
921 // (for better address arithmetic) if the LHS and RHS of the OR are provably
922 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000923 APInt LHSKnownZero, LHSKnownOne;
924 APInt RHSKnownZero, RHSKnownOne;
925 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000926 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000927
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000928 if (LHSKnownZero.getBoolValue()) {
929 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000930 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931 // If all of the bits are known zero on the LHS or RHS, the add won't
932 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000933 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000934 Base = N.getOperand(0);
935 Index = N.getOperand(1);
936 return true;
937 }
938 }
939 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000940
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 return false;
942}
943
944/// Returns true if the address N can be represented by a base register plus
945/// a signed 16-bit displacement [r+imm], and if it is not better
946/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000947bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000948 SDValue &Base,
949 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000950 // FIXME dl should come from parent load or store, not from address
951 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000952 // If this can be more profitably realized as r+r, fail.
953 if (SelectAddressRegReg(N, Disp, Base, DAG))
954 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000955
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000956 if (N.getOpcode() == ISD::ADD) {
957 short imm = 0;
958 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000960 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
961 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
962 } else {
963 Base = N.getOperand(0);
964 }
965 return true; // [r+i]
966 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
967 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000968 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000969 && "Cannot handle constant offsets yet!");
970 Disp = N.getOperand(1).getOperand(0); // The global address.
971 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000972 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 Disp.getOpcode() == ISD::TargetConstantPool ||
974 Disp.getOpcode() == ISD::TargetJumpTable);
975 Base = N.getOperand(0);
976 return true; // [&g+r]
977 }
978 } else if (N.getOpcode() == ISD::OR) {
979 short imm = 0;
980 if (isIntS16Immediate(N.getOperand(1), imm)) {
981 // If this is an or of disjoint bitfields, we can codegen this as an add
982 // (for better address arithmetic) if the LHS and RHS of the OR are
983 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000984 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000985 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000986
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000987 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000988 // If all of the bits are known zero on the LHS or RHS, the add won't
989 // carry.
990 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000991 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000992 return true;
993 }
994 }
995 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
996 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000997
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 // If this address fits entirely in a 16-bit sext immediate field, codegen
999 // this as "d, 0"
1000 short Imm;
1001 if (isIntS16Immediate(CN, Imm)) {
1002 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001003 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1004 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 return true;
1006 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001007
1008 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001009 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001010 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1011 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001013 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001014 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001015
Owen Anderson825b72b2009-08-11 20:47:22 +00001016 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1017 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001018 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 return true;
1020 }
1021 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001022
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001023 Disp = DAG.getTargetConstant(0, getPointerTy());
1024 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1025 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1026 else
1027 Base = N;
1028 return true; // [r+0]
1029}
1030
1031/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1032/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001033bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1034 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001035 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001036 // Check to see if we can easily represent this as an [r+r] address. This
1037 // will fail if it thinks that the address is more profitably represented as
1038 // reg+imm, e.g. where imm = 0.
1039 if (SelectAddressRegReg(N, Base, Index, DAG))
1040 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001041
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001042 // If the operand is an addition, always emit this as [r+r], since this is
1043 // better (for code size, and execution, as the memop does the add for free)
1044 // than emitting an explicit add.
1045 if (N.getOpcode() == ISD::ADD) {
1046 Base = N.getOperand(0);
1047 Index = N.getOperand(1);
1048 return true;
1049 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001050
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001051 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001052 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1053 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001054 Index = N;
1055 return true;
1056}
1057
1058/// SelectAddressRegImmShift - Returns true if the address N can be
1059/// represented by a base register plus a signed 14-bit displacement
1060/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001061bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1062 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001063 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001064 // FIXME dl should come from the parent load or store, not the address
1065 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001066 // If this can be more profitably realized as r+r, fail.
1067 if (SelectAddressRegReg(N, Disp, Base, DAG))
1068 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001069
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001070 if (N.getOpcode() == ISD::ADD) {
1071 short imm = 0;
1072 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001073 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001074 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1075 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1076 } else {
1077 Base = N.getOperand(0);
1078 }
1079 return true; // [r+i]
1080 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1081 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001082 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001083 && "Cannot handle constant offsets yet!");
1084 Disp = N.getOperand(1).getOperand(0); // The global address.
1085 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1086 Disp.getOpcode() == ISD::TargetConstantPool ||
1087 Disp.getOpcode() == ISD::TargetJumpTable);
1088 Base = N.getOperand(0);
1089 return true; // [&g+r]
1090 }
1091 } else if (N.getOpcode() == ISD::OR) {
1092 short imm = 0;
1093 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1094 // If this is an or of disjoint bitfields, we can codegen this as an add
1095 // (for better address arithmetic) if the LHS and RHS of the OR are
1096 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001097 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001098 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001099 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001100 // If all of the bits are known zero on the LHS or RHS, the add won't
1101 // carry.
1102 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001103 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001104 return true;
1105 }
1106 }
1107 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001108 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001109 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001110 // If this address fits entirely in a 14-bit sext immediate field, codegen
1111 // this as "d, 0"
1112 short Imm;
1113 if (isIntS16Immediate(CN, Imm)) {
1114 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001115 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1116 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001117 return true;
1118 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001119
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001120 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001121 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001122 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1123 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001124
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001125 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001126 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1127 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1128 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001129 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001130 return true;
1131 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001132 }
1133 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001134
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001135 Disp = DAG.getTargetConstant(0, getPointerTy());
1136 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1137 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1138 else
1139 Base = N;
1140 return true; // [r+0]
1141}
1142
1143
1144/// getPreIndexedAddressParts - returns true by value, base pointer and
1145/// offset pointer and addressing mode by reference if the node's address
1146/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001147bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1148 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001149 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001150 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001151 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001152
Dan Gohman475871a2008-07-27 21:46:04 +00001153 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001154 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001155 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1156 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001157 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001158
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001159 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001160 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001161 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001162 } else
1163 return false;
1164
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001165 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001166 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001167 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001168
Hal Finkelac81cc32012-06-19 02:34:32 +00001169 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001170 AM = ISD::PRE_INC;
1171 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001172 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001173
Chris Lattner0851b4f2006-11-15 19:55:13 +00001174 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001175 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001176 // reg + imm
1177 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1178 return false;
1179 } else {
1180 // reg + imm * 4.
1181 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1182 return false;
1183 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001184
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001185 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001186 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1187 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001188 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001189 LD->getExtensionType() == ISD::SEXTLOAD &&
1190 isa<ConstantSDNode>(Offset))
1191 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001192 }
1193
Chris Lattner4eab7142006-11-10 02:08:47 +00001194 AM = ISD::PRE_INC;
1195 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001196}
1197
1198//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001199// LowerOperation implementation
1200//===----------------------------------------------------------------------===//
1201
Chris Lattner1e61e692010-11-15 02:46:57 +00001202/// GetLabelAccessInfo - Return true if we should reference labels using a
1203/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1204static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001205 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1206 HiOpFlags = PPCII::MO_HA16;
1207 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001208
Chris Lattner1e61e692010-11-15 02:46:57 +00001209 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1210 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001211 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001212 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001213 if (isPIC) {
1214 HiOpFlags |= PPCII::MO_PIC_FLAG;
1215 LoOpFlags |= PPCII::MO_PIC_FLAG;
1216 }
1217
1218 // If this is a reference to a global value that requires a non-lazy-ptr, make
1219 // sure that instruction lowering adds it.
1220 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1221 HiOpFlags |= PPCII::MO_NLP_FLAG;
1222 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001223
Chris Lattner6d2ff122010-11-15 03:13:19 +00001224 if (GV->hasHiddenVisibility()) {
1225 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1226 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1227 }
1228 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001229
Chris Lattner1e61e692010-11-15 02:46:57 +00001230 return isPIC;
1231}
1232
1233static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1234 SelectionDAG &DAG) {
1235 EVT PtrVT = HiPart.getValueType();
1236 SDValue Zero = DAG.getConstant(0, PtrVT);
1237 DebugLoc DL = HiPart.getDebugLoc();
1238
1239 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1240 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001241
Chris Lattner1e61e692010-11-15 02:46:57 +00001242 // With PIC, the first instruction is actually "GR+hi(&G)".
1243 if (isPIC)
1244 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1245 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001246
Chris Lattner1e61e692010-11-15 02:46:57 +00001247 // Generate non-pic code that has direct accesses to the constant pool.
1248 // The address of the global is just (hi(&g)+lo(&g)).
1249 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1250}
1251
Scott Michelfdc40a02009-02-17 22:15:04 +00001252SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001253 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001254 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001255 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001256 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001257
Roman Divacky9fb8b492012-08-24 16:26:02 +00001258 // 64-bit SVR4 ABI code is always position-independent.
1259 // The actual address of the GlobalValue is stored in the TOC.
1260 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1261 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1262 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1263 DAG.getRegister(PPC::X2, MVT::i64));
1264 }
1265
Chris Lattner1e61e692010-11-15 02:46:57 +00001266 unsigned MOHiFlag, MOLoFlag;
1267 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1268 SDValue CPIHi =
1269 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1270 SDValue CPILo =
1271 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1272 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001273}
1274
Dan Gohmand858e902010-04-17 15:26:15 +00001275SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001276 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001277 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001278
Roman Divacky9fb8b492012-08-24 16:26:02 +00001279 // 64-bit SVR4 ABI code is always position-independent.
1280 // The actual address of the GlobalValue is stored in the TOC.
1281 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1282 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1283 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1284 DAG.getRegister(PPC::X2, MVT::i64));
1285 }
1286
Chris Lattner1e61e692010-11-15 02:46:57 +00001287 unsigned MOHiFlag, MOLoFlag;
1288 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1289 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1290 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1291 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001292}
1293
Dan Gohmand858e902010-04-17 15:26:15 +00001294SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1295 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001296 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001297
Dan Gohman46510a72010-04-15 01:51:59 +00001298 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001299
Chris Lattner1e61e692010-11-15 02:46:57 +00001300 unsigned MOHiFlag, MOLoFlag;
1301 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001302 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1303 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001304 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1305}
1306
Roman Divackyfd42ed62012-06-04 17:36:38 +00001307SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1308 SelectionDAG &DAG) const {
1309
1310 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1311 DebugLoc dl = GA->getDebugLoc();
1312 const GlobalValue *GV = GA->getGlobal();
1313 EVT PtrVT = getPointerTy();
1314 bool is64bit = PPCSubTarget.isPPC64();
1315
1316 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1317
1318 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1319 PPCII::MO_TPREL16_HA);
1320 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1321 PPCII::MO_TPREL16_LO);
1322
1323 if (model != TLSModel::LocalExec)
1324 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001325 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1326 is64bit ? MVT::i64 : MVT::i32);
1327 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001328 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1329}
1330
Chris Lattner1e61e692010-11-15 02:46:57 +00001331SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1332 SelectionDAG &DAG) const {
1333 EVT PtrVT = Op.getValueType();
1334 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1335 DebugLoc DL = GSDN->getDebugLoc();
1336 const GlobalValue *GV = GSDN->getGlobal();
1337
Chris Lattner1e61e692010-11-15 02:46:57 +00001338 // 64-bit SVR4 ABI code is always position-independent.
1339 // The actual address of the GlobalValue is stored in the TOC.
1340 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1341 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1342 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1343 DAG.getRegister(PPC::X2, MVT::i64));
1344 }
1345
Chris Lattner6d2ff122010-11-15 03:13:19 +00001346 unsigned MOHiFlag, MOLoFlag;
1347 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001348
Chris Lattner6d2ff122010-11-15 03:13:19 +00001349 SDValue GAHi =
1350 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1351 SDValue GALo =
1352 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001353
Chris Lattner6d2ff122010-11-15 03:13:19 +00001354 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001355
Chris Lattner6d2ff122010-11-15 03:13:19 +00001356 // If the global reference is actually to a non-lazy-pointer, we have to do an
1357 // extra load to get the address of the global.
1358 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1359 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001360 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001361 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001362}
1363
Dan Gohmand858e902010-04-17 15:26:15 +00001364SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001365 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001366 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001367
Chris Lattner1a635d62006-04-14 06:01:58 +00001368 // If we're comparing for equality to zero, expose the fact that this is
1369 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1370 // fold the new nodes.
1371 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1372 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001373 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001374 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001375 if (VT.bitsLT(MVT::i32)) {
1376 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001377 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001378 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001379 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001380 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1381 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 DAG.getConstant(Log2b, MVT::i32));
1383 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001384 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001385 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001386 // optimized. FIXME: revisit this when we can custom lower all setcc
1387 // optimizations.
1388 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001389 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001390 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001391
Chris Lattner1a635d62006-04-14 06:01:58 +00001392 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001393 // by xor'ing the rhs with the lhs, which is faster than setting a
1394 // condition register, reading it back out, and masking the correct bit. The
1395 // normal approach here uses sub to do this instead of xor. Using xor exposes
1396 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001397 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001398 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001399 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001400 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001401 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001402 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001403 }
Dan Gohman475871a2008-07-27 21:46:04 +00001404 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001405}
1406
Dan Gohman475871a2008-07-27 21:46:04 +00001407SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001408 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001409 SDNode *Node = Op.getNode();
1410 EVT VT = Node->getValueType(0);
1411 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1412 SDValue InChain = Node->getOperand(0);
1413 SDValue VAListPtr = Node->getOperand(1);
1414 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1415 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001416
Roman Divackybdb226e2011-06-28 15:30:42 +00001417 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1418
1419 // gpr_index
1420 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1421 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1422 false, false, 0);
1423 InChain = GprIndex.getValue(1);
1424
1425 if (VT == MVT::i64) {
1426 // Check if GprIndex is even
1427 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1428 DAG.getConstant(1, MVT::i32));
1429 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1430 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1431 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1432 DAG.getConstant(1, MVT::i32));
1433 // Align GprIndex to be even if it isn't
1434 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1435 GprIndex);
1436 }
1437
1438 // fpr index is 1 byte after gpr
1439 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1440 DAG.getConstant(1, MVT::i32));
1441
1442 // fpr
1443 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1444 FprPtr, MachinePointerInfo(SV), MVT::i8,
1445 false, false, 0);
1446 InChain = FprIndex.getValue(1);
1447
1448 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1449 DAG.getConstant(8, MVT::i32));
1450
1451 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1452 DAG.getConstant(4, MVT::i32));
1453
1454 // areas
1455 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001456 MachinePointerInfo(), false, false,
1457 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001458 InChain = OverflowArea.getValue(1);
1459
1460 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001461 MachinePointerInfo(), false, false,
1462 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001463 InChain = RegSaveArea.getValue(1);
1464
1465 // select overflow_area if index > 8
1466 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1467 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1468
Roman Divackybdb226e2011-06-28 15:30:42 +00001469 // adjustment constant gpr_index * 4/8
1470 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1471 VT.isInteger() ? GprIndex : FprIndex,
1472 DAG.getConstant(VT.isInteger() ? 4 : 8,
1473 MVT::i32));
1474
1475 // OurReg = RegSaveArea + RegConstant
1476 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1477 RegConstant);
1478
1479 // Floating types are 32 bytes into RegSaveArea
1480 if (VT.isFloatingPoint())
1481 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1482 DAG.getConstant(32, MVT::i32));
1483
1484 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1485 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1486 VT.isInteger() ? GprIndex : FprIndex,
1487 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1488 MVT::i32));
1489
1490 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1491 VT.isInteger() ? VAListPtr : FprPtr,
1492 MachinePointerInfo(SV),
1493 MVT::i8, false, false, 0);
1494
1495 // determine if we should load from reg_save_area or overflow_area
1496 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1497
1498 // increase overflow_area by 4/8 if gpr/fpr > 8
1499 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1500 DAG.getConstant(VT.isInteger() ? 4 : 8,
1501 MVT::i32));
1502
1503 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1504 OverflowAreaPlusN);
1505
1506 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1507 OverflowAreaPtr,
1508 MachinePointerInfo(),
1509 MVT::i32, false, false, 0);
1510
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001511 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001512 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001513}
1514
Duncan Sands4a544a72011-09-06 13:37:06 +00001515SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1516 SelectionDAG &DAG) const {
1517 return Op.getOperand(0);
1518}
1519
1520SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1521 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001522 SDValue Chain = Op.getOperand(0);
1523 SDValue Trmp = Op.getOperand(1); // trampoline
1524 SDValue FPtr = Op.getOperand(2); // nested function
1525 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001526 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001527
Owen Andersone50ed302009-08-10 22:56:29 +00001528 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001529 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001530 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001531 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001532 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001533
Scott Michelfdc40a02009-02-17 22:15:04 +00001534 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001535 TargetLowering::ArgListEntry Entry;
1536
1537 Entry.Ty = IntPtrTy;
1538 Entry.Node = Trmp; Args.push_back(Entry);
1539
1540 // TrampSize == (isPPC64 ? 48 : 40);
1541 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001542 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001543 Args.push_back(Entry);
1544
1545 Entry.Node = FPtr; Args.push_back(Entry);
1546 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Bill Wendling77959322008-09-17 00:30:57 +00001548 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001549 TargetLowering::CallLoweringInfo CLI(Chain,
1550 Type::getVoidTy(*DAG.getContext()),
1551 false, false, false, false, 0,
1552 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001553 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001554 /*doesNotRet=*/false,
1555 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001556 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001557 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001558 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001559
Duncan Sands4a544a72011-09-06 13:37:06 +00001560 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001561}
1562
Dan Gohman475871a2008-07-27 21:46:04 +00001563SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001564 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001565 MachineFunction &MF = DAG.getMachineFunction();
1566 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1567
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001568 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001569
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001570 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001571 // vastart just stores the address of the VarArgsFrameIndex slot into the
1572 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001573 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001574 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001575 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001576 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1577 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001578 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001579 }
1580
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001581 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001582 // We suppose the given va_list is already allocated.
1583 //
1584 // typedef struct {
1585 // char gpr; /* index into the array of 8 GPRs
1586 // * stored in the register save area
1587 // * gpr=0 corresponds to r3,
1588 // * gpr=1 to r4, etc.
1589 // */
1590 // char fpr; /* index into the array of 8 FPRs
1591 // * stored in the register save area
1592 // * fpr=0 corresponds to f1,
1593 // * fpr=1 to f2, etc.
1594 // */
1595 // char *overflow_arg_area;
1596 // /* location on stack that holds
1597 // * the next overflow argument
1598 // */
1599 // char *reg_save_area;
1600 // /* where r3:r10 and f1:f8 (if saved)
1601 // * are stored
1602 // */
1603 // } va_list[1];
1604
1605
Dan Gohman1e93df62010-04-17 14:41:14 +00001606 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1607 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001608
Nicolas Geoffray01119992007-04-03 13:59:52 +00001609
Owen Andersone50ed302009-08-10 22:56:29 +00001610 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001611
Dan Gohman1e93df62010-04-17 14:41:14 +00001612 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1613 PtrVT);
1614 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1615 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001616
Duncan Sands83ec4b62008-06-06 12:08:01 +00001617 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001618 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001619
Duncan Sands83ec4b62008-06-06 12:08:01 +00001620 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001621 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001622
1623 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001624 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001625
Dan Gohman69de1932008-02-06 22:27:42 +00001626 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001627
Nicolas Geoffray01119992007-04-03 13:59:52 +00001628 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001629 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001630 Op.getOperand(1),
1631 MachinePointerInfo(SV),
1632 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001633 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001634 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001635 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001636
Nicolas Geoffray01119992007-04-03 13:59:52 +00001637 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001638 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001639 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1640 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001641 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001642 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001643 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001644
Nicolas Geoffray01119992007-04-03 13:59:52 +00001645 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001646 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001647 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1648 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001649 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001650 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001651 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001652
1653 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001654 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1655 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001656 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001657
Chris Lattner1a635d62006-04-14 06:01:58 +00001658}
1659
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001660#include "PPCGenCallingConv.inc"
1661
Duncan Sands1e96bab2010-11-04 10:49:57 +00001662static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001663 CCValAssign::LocInfo &LocInfo,
1664 ISD::ArgFlagsTy &ArgFlags,
1665 CCState &State) {
1666 return true;
1667}
1668
Duncan Sands1e96bab2010-11-04 10:49:57 +00001669static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001670 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001671 CCValAssign::LocInfo &LocInfo,
1672 ISD::ArgFlagsTy &ArgFlags,
1673 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001674 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001675 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1676 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1677 };
1678 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001679
Tilmann Schellerffd02002009-07-03 06:45:56 +00001680 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1681
1682 // Skip one register if the first unallocated register has an even register
1683 // number and there are still argument registers available which have not been
1684 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1685 // need to skip a register if RegNum is odd.
1686 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1687 State.AllocateReg(ArgRegs[RegNum]);
1688 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001689
Tilmann Schellerffd02002009-07-03 06:45:56 +00001690 // Always return false here, as this function only makes sure that the first
1691 // unallocated register has an odd register number and does not actually
1692 // allocate a register for the current argument.
1693 return false;
1694}
1695
Duncan Sands1e96bab2010-11-04 10:49:57 +00001696static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001697 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001698 CCValAssign::LocInfo &LocInfo,
1699 ISD::ArgFlagsTy &ArgFlags,
1700 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001701 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001702 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1703 PPC::F8
1704 };
1705
1706 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001707
Tilmann Schellerffd02002009-07-03 06:45:56 +00001708 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1709
1710 // If there is only one Floating-point register left we need to put both f64
1711 // values of a split ppc_fp128 value on the stack.
1712 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1713 State.AllocateReg(ArgRegs[RegNum]);
1714 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001715
Tilmann Schellerffd02002009-07-03 06:45:56 +00001716 // Always return false here, as this function only makes sure that the two f64
1717 // values a ppc_fp128 value is split into are both passed in registers or both
1718 // passed on the stack and does not actually allocate a register for the
1719 // current argument.
1720 return false;
1721}
1722
Chris Lattner9f0bc652007-02-25 05:34:32 +00001723/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001724/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001725static const uint16_t *GetFPR() {
1726 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001727 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001728 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001729 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001730
Chris Lattner9f0bc652007-02-25 05:34:32 +00001731 return FPR;
1732}
1733
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001734/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1735/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001736static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001737 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001738 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001739 if (Flags.isByVal())
1740 ArgSize = Flags.getByValSize();
1741 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1742
1743 return ArgSize;
1744}
1745
Dan Gohman475871a2008-07-27 21:46:04 +00001746SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001748 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001749 const SmallVectorImpl<ISD::InputArg>
1750 &Ins,
1751 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001752 SmallVectorImpl<SDValue> &InVals)
1753 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001754 if (PPCSubTarget.isSVR4ABI()) {
1755 if (PPCSubTarget.isPPC64())
1756 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1757 dl, DAG, InVals);
1758 else
1759 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1760 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001761 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001762 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1763 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764 }
1765}
1766
1767SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001768PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001769 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001770 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001771 const SmallVectorImpl<ISD::InputArg>
1772 &Ins,
1773 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001774 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001775
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001776 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001777 // +-----------------------------------+
1778 // +--> | Back chain |
1779 // | +-----------------------------------+
1780 // | | Floating-point register save area |
1781 // | +-----------------------------------+
1782 // | | General register save area |
1783 // | +-----------------------------------+
1784 // | | CR save word |
1785 // | +-----------------------------------+
1786 // | | VRSAVE save word |
1787 // | +-----------------------------------+
1788 // | | Alignment padding |
1789 // | +-----------------------------------+
1790 // | | Vector register save area |
1791 // | +-----------------------------------+
1792 // | | Local variable space |
1793 // | +-----------------------------------+
1794 // | | Parameter list area |
1795 // | +-----------------------------------+
1796 // | | LR save word |
1797 // | +-----------------------------------+
1798 // SP--> +--- | Back chain |
1799 // +-----------------------------------+
1800 //
1801 // Specifications:
1802 // System V Application Binary Interface PowerPC Processor Supplement
1803 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001804
Tilmann Schellerffd02002009-07-03 06:45:56 +00001805 MachineFunction &MF = DAG.getMachineFunction();
1806 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001807 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001808
Owen Andersone50ed302009-08-10 22:56:29 +00001809 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001810 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001811 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1812 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001813 unsigned PtrByteSize = 4;
1814
1815 // Assign locations to all of the incoming arguments.
1816 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001817 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001818 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001819
1820 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001821 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001822
Dan Gohman98ca4f22009-08-05 01:29:28 +00001823 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001824
Tilmann Schellerffd02002009-07-03 06:45:56 +00001825 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1826 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001827
Tilmann Schellerffd02002009-07-03 06:45:56 +00001828 // Arguments stored in registers.
1829 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001830 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001831 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001832
Owen Anderson825b72b2009-08-11 20:47:22 +00001833 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001834 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001837 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001838 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001840 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001841 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001842 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001843 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001844 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 case MVT::v16i8:
1846 case MVT::v8i16:
1847 case MVT::v4i32:
1848 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001849 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001850 break;
1851 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001852
Tilmann Schellerffd02002009-07-03 06:45:56 +00001853 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001854 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001855 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001856
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001858 } else {
1859 // Argument stored in memory.
1860 assert(VA.isMemLoc());
1861
1862 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1863 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001864 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001865
1866 // Create load nodes to retrieve arguments from the stack.
1867 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001868 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1869 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001870 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001871 }
1872 }
1873
1874 // Assign locations to all of the incoming aggregate by value arguments.
1875 // Aggregates passed by value are stored in the local variable space of the
1876 // caller's stack frame, right above the parameter list area.
1877 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001878 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001879 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001880
1881 // Reserve stack space for the allocations in CCInfo.
1882 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1883
Dan Gohman98ca4f22009-08-05 01:29:28 +00001884 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001885
1886 // Area that is at least reserved in the caller of this function.
1887 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001888
Tilmann Schellerffd02002009-07-03 06:45:56 +00001889 // Set the size that is at least reserved in caller of this function. Tail
1890 // call optimized function's reserved stack space needs to be aligned so that
1891 // taking the difference between two stack areas will result in an aligned
1892 // stack.
1893 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1894
1895 MinReservedArea =
1896 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001897 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001898
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001899 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001900 getStackAlignment();
1901 unsigned AlignMask = TargetAlign-1;
1902 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001903
Tilmann Schellerffd02002009-07-03 06:45:56 +00001904 FI->setMinReservedArea(MinReservedArea);
1905
1906 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001907
Tilmann Schellerffd02002009-07-03 06:45:56 +00001908 // If the function takes variable number of arguments, make a frame index for
1909 // the start of the first vararg value... for expansion of llvm.va_start.
1910 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001911 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001912 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1913 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1914 };
1915 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1916
Craig Topperc5eaae42012-03-11 07:57:25 +00001917 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001918 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1919 PPC::F8
1920 };
1921 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1922
Dan Gohman1e93df62010-04-17 14:41:14 +00001923 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1924 NumGPArgRegs));
1925 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1926 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001927
1928 // Make room for NumGPArgRegs and NumFPArgRegs.
1929 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001931
Dan Gohman1e93df62010-04-17 14:41:14 +00001932 FuncInfo->setVarArgsStackOffset(
1933 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001934 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001935
Dan Gohman1e93df62010-04-17 14:41:14 +00001936 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1937 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001938
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001939 // The fixed integer arguments of a variadic function are stored to the
1940 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1941 // the result of va_next.
1942 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1943 // Get an existing live-in vreg, or add a new one.
1944 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1945 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001946 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001947
Dan Gohman98ca4f22009-08-05 01:29:28 +00001948 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001949 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1950 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001951 MemOps.push_back(Store);
1952 // Increment the address by four for the next argument to store
1953 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1954 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1955 }
1956
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001957 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1958 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001959 // The double arguments are stored to the VarArgsFrameIndex
1960 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001961 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1962 // Get an existing live-in vreg, or add a new one.
1963 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1964 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001965 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001966
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001968 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1969 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001970 MemOps.push_back(Store);
1971 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001972 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001973 PtrVT);
1974 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1975 }
1976 }
1977
1978 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001979 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001980 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001981
Dan Gohman98ca4f22009-08-05 01:29:28 +00001982 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001983}
1984
Bill Schmidt726c2372012-10-23 15:51:16 +00001985// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1986// value to MVT::i64 and then truncate to the correct register size.
1987SDValue
1988PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
1989 SelectionDAG &DAG, SDValue ArgVal,
1990 DebugLoc dl) const {
1991 if (Flags.isSExt())
1992 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
1993 DAG.getValueType(ObjectVT));
1994 else if (Flags.isZExt())
1995 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
1996 DAG.getValueType(ObjectVT));
1997
1998 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
1999}
2000
2001// Set the size that is at least reserved in caller of this function. Tail
2002// call optimized functions' reserved stack space needs to be aligned so that
2003// taking the difference between two stack areas will result in an aligned
2004// stack.
2005void
2006PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2007 unsigned nAltivecParamsAtEnd,
2008 unsigned MinReservedArea,
2009 bool isPPC64) const {
2010 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2011 // Add the Altivec parameters at the end, if needed.
2012 if (nAltivecParamsAtEnd) {
2013 MinReservedArea = ((MinReservedArea+15)/16)*16;
2014 MinReservedArea += 16*nAltivecParamsAtEnd;
2015 }
2016 MinReservedArea =
2017 std::max(MinReservedArea,
2018 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2019 unsigned TargetAlign
2020 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2021 getStackAlignment();
2022 unsigned AlignMask = TargetAlign-1;
2023 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2024 FI->setMinReservedArea(MinReservedArea);
2025}
2026
Tilmann Schellerffd02002009-07-03 06:45:56 +00002027SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002028PPCTargetLowering::LowerFormalArguments_64SVR4(
2029 SDValue Chain,
2030 CallingConv::ID CallConv, bool isVarArg,
2031 const SmallVectorImpl<ISD::InputArg>
2032 &Ins,
2033 DebugLoc dl, SelectionDAG &DAG,
2034 SmallVectorImpl<SDValue> &InVals) const {
2035 // TODO: add description of PPC stack frame format, or at least some docs.
2036 //
2037 MachineFunction &MF = DAG.getMachineFunction();
2038 MachineFrameInfo *MFI = MF.getFrameInfo();
2039 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2040
2041 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2042 // Potential tail calls could cause overwriting of argument stack slots.
2043 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2044 (CallConv == CallingConv::Fast));
2045 unsigned PtrByteSize = 8;
2046
2047 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2048 // Area that is at least reserved in caller of this function.
2049 unsigned MinReservedArea = ArgOffset;
2050
2051 static const uint16_t GPR[] = {
2052 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2053 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2054 };
2055
2056 static const uint16_t *FPR = GetFPR();
2057
2058 static const uint16_t VR[] = {
2059 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2060 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2061 };
2062
2063 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2064 const unsigned Num_FPR_Regs = 13;
2065 const unsigned Num_VR_Regs = array_lengthof(VR);
2066
2067 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2068
2069 // Add DAG nodes to load the arguments or copy them out of registers. On
2070 // entry to a function on PPC, the arguments start after the linkage area,
2071 // although the first ones are often in registers.
2072
2073 SmallVector<SDValue, 8> MemOps;
2074 unsigned nAltivecParamsAtEnd = 0;
2075 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2076 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2077 SDValue ArgVal;
2078 bool needsLoad = false;
2079 EVT ObjectVT = Ins[ArgNo].VT;
2080 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2081 unsigned ArgSize = ObjSize;
2082 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2083
2084 unsigned CurArgOffset = ArgOffset;
2085
2086 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2087 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2088 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2089 if (isVarArg) {
2090 MinReservedArea = ((MinReservedArea+15)/16)*16;
2091 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2092 Flags,
2093 PtrByteSize);
2094 } else
2095 nAltivecParamsAtEnd++;
2096 } else
2097 // Calculate min reserved area.
2098 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2099 Flags,
2100 PtrByteSize);
2101
2102 // FIXME the codegen can be much improved in some cases.
2103 // We do not have to keep everything in memory.
2104 if (Flags.isByVal()) {
2105 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2106 ObjSize = Flags.getByValSize();
2107 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002108 // Empty aggregate parameters do not take up registers. Examples:
2109 // struct { } a;
2110 // union { } b;
2111 // int c[0];
2112 // etc. However, we have to provide a place-holder in InVals, so
2113 // pretend we have an 8-byte item at the current address for that
2114 // purpose.
2115 if (!ObjSize) {
2116 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2117 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2118 InVals.push_back(FIN);
2119 continue;
2120 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002121 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002122 if (ObjSize < PtrByteSize)
2123 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002124 // The value of the object is its address.
2125 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2126 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2127 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002128
2129 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002130 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002131 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002132 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002133 SDValue Store;
2134
2135 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2136 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2137 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2138 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2139 MachinePointerInfo(FuncArg, CurArgOffset),
2140 ObjType, false, false, 0);
2141 } else {
2142 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2143 // store the whole register as-is to the parameter save area
2144 // slot. The address of the parameter was already calculated
2145 // above (InVals.push_back(FIN)) to be the right-justified
2146 // offset within the slot. For this store, we need a new
2147 // frame index that points at the beginning of the slot.
2148 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2149 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2150 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2151 MachinePointerInfo(FuncArg, ArgOffset),
2152 false, false, 0);
2153 }
2154
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002155 MemOps.push_back(Store);
2156 ++GPR_idx;
2157 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002158 // Whether we copied from a register or not, advance the offset
2159 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002160 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002161 continue;
2162 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002163
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002164 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2165 // Store whatever pieces of the object are in registers
2166 // to memory. ArgOffset will be the address of the beginning
2167 // of the object.
2168 if (GPR_idx != Num_GPR_Regs) {
2169 unsigned VReg;
2170 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2171 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2172 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2173 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002174 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002175 MachinePointerInfo(FuncArg, ArgOffset),
2176 false, false, 0);
2177 MemOps.push_back(Store);
2178 ++GPR_idx;
2179 ArgOffset += PtrByteSize;
2180 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002181 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002182 break;
2183 }
2184 }
2185 continue;
2186 }
2187
2188 switch (ObjectVT.getSimpleVT().SimpleTy) {
2189 default: llvm_unreachable("Unhandled argument type!");
2190 case MVT::i32:
2191 case MVT::i64:
2192 if (GPR_idx != Num_GPR_Regs) {
2193 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2194 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2195
Bill Schmidt726c2372012-10-23 15:51:16 +00002196 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002197 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2198 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002199 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002200
2201 ++GPR_idx;
2202 } else {
2203 needsLoad = true;
2204 ArgSize = PtrByteSize;
2205 }
2206 ArgOffset += 8;
2207 break;
2208
2209 case MVT::f32:
2210 case MVT::f64:
2211 // Every 8 bytes of argument space consumes one of the GPRs available for
2212 // argument passing.
2213 if (GPR_idx != Num_GPR_Regs) {
2214 ++GPR_idx;
2215 }
2216 if (FPR_idx != Num_FPR_Regs) {
2217 unsigned VReg;
2218
2219 if (ObjectVT == MVT::f32)
2220 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2221 else
2222 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2223
2224 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2225 ++FPR_idx;
2226 } else {
2227 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002228 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002229 }
2230
2231 ArgOffset += 8;
2232 break;
2233 case MVT::v4f32:
2234 case MVT::v4i32:
2235 case MVT::v8i16:
2236 case MVT::v16i8:
2237 // Note that vector arguments in registers don't reserve stack space,
2238 // except in varargs functions.
2239 if (VR_idx != Num_VR_Regs) {
2240 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2241 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2242 if (isVarArg) {
2243 while ((ArgOffset % 16) != 0) {
2244 ArgOffset += PtrByteSize;
2245 if (GPR_idx != Num_GPR_Regs)
2246 GPR_idx++;
2247 }
2248 ArgOffset += 16;
2249 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2250 }
2251 ++VR_idx;
2252 } else {
2253 // Vectors are aligned.
2254 ArgOffset = ((ArgOffset+15)/16)*16;
2255 CurArgOffset = ArgOffset;
2256 ArgOffset += 16;
2257 needsLoad = true;
2258 }
2259 break;
2260 }
2261
2262 // We need to load the argument to a virtual register if we determined
2263 // above that we ran out of physical registers of the appropriate type.
2264 if (needsLoad) {
2265 int FI = MFI->CreateFixedObject(ObjSize,
2266 CurArgOffset + (ArgSize - ObjSize),
2267 isImmutable);
2268 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2269 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2270 false, false, false, 0);
2271 }
2272
2273 InVals.push_back(ArgVal);
2274 }
2275
2276 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002277 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002278 // taking the difference between two stack areas will result in an aligned
2279 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002280 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002281
2282 // If the function takes variable number of arguments, make a frame index for
2283 // the start of the first vararg value... for expansion of llvm.va_start.
2284 if (isVarArg) {
2285 int Depth = ArgOffset;
2286
2287 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002288 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002289 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2290
2291 // If this function is vararg, store any remaining integer argument regs
2292 // to their spots on the stack so that they may be loaded by deferencing the
2293 // result of va_next.
2294 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2295 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2296 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2297 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2298 MachinePointerInfo(), false, false, 0);
2299 MemOps.push_back(Store);
2300 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002301 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002302 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2303 }
2304 }
2305
2306 if (!MemOps.empty())
2307 Chain = DAG.getNode(ISD::TokenFactor, dl,
2308 MVT::Other, &MemOps[0], MemOps.size());
2309
2310 return Chain;
2311}
2312
2313SDValue
2314PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002315 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002316 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002317 const SmallVectorImpl<ISD::InputArg>
2318 &Ins,
2319 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002320 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002321 // TODO: add description of PPC stack frame format, or at least some docs.
2322 //
2323 MachineFunction &MF = DAG.getMachineFunction();
2324 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002325 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002326
Owen Andersone50ed302009-08-10 22:56:29 +00002327 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002328 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002329 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002330 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2331 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002332 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002333
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002334 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002335 // Area that is at least reserved in caller of this function.
2336 unsigned MinReservedArea = ArgOffset;
2337
Craig Topperb78ca422012-03-11 07:16:55 +00002338 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002339 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2340 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2341 };
Craig Topperb78ca422012-03-11 07:16:55 +00002342 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002343 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2344 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2345 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002346
Craig Topperb78ca422012-03-11 07:16:55 +00002347 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002348
Craig Topperb78ca422012-03-11 07:16:55 +00002349 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002350 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2351 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2352 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002353
Owen Anderson718cb662007-09-07 04:06:50 +00002354 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002355 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002356 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002357
2358 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002359
Craig Topperb78ca422012-03-11 07:16:55 +00002360 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002361
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002362 // In 32-bit non-varargs functions, the stack space for vectors is after the
2363 // stack space for non-vectors. We do not use this space unless we have
2364 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002365 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002366 // that out...for the pathological case, compute VecArgOffset as the
2367 // start of the vector parameter area. Computing VecArgOffset is the
2368 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002369 unsigned VecArgOffset = ArgOffset;
2370 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002371 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002372 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002373 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002374 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002375
Duncan Sands276dcbd2008-03-21 09:14:45 +00002376 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002377 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002378 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002379 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002380 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2381 VecArgOffset += ArgSize;
2382 continue;
2383 }
2384
Owen Anderson825b72b2009-08-11 20:47:22 +00002385 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002386 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002387 case MVT::i32:
2388 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002389 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002390 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002391 case MVT::i64: // PPC64
2392 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002393 // FIXME: We are guaranteed to be !isPPC64 at this point.
2394 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002395 VecArgOffset += 8;
2396 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002397 case MVT::v4f32:
2398 case MVT::v4i32:
2399 case MVT::v8i16:
2400 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002401 // Nothing to do, we're only looking at Nonvector args here.
2402 break;
2403 }
2404 }
2405 }
2406 // We've found where the vector parameter area in memory is. Skip the
2407 // first 12 parameters; these don't use that memory.
2408 VecArgOffset = ((VecArgOffset+15)/16)*16;
2409 VecArgOffset += 12*16;
2410
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002411 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002412 // entry to a function on PPC, the arguments start after the linkage area,
2413 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002414
Dan Gohman475871a2008-07-27 21:46:04 +00002415 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002416 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002417 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2418 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002419 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002420 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002421 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002422 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002423 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002424 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002425
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002426 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002427
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002428 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002429 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2430 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002431 if (isVarArg || isPPC64) {
2432 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002433 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002434 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002435 PtrByteSize);
2436 } else nAltivecParamsAtEnd++;
2437 } else
2438 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002439 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002440 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002441 PtrByteSize);
2442
Dale Johannesen8419dd62008-03-07 20:27:40 +00002443 // FIXME the codegen can be much improved in some cases.
2444 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002445 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002446 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002447 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002448 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002449 // Objects of size 1 and 2 are right justified, everything else is
2450 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002451 if (ObjSize==1 || ObjSize==2) {
2452 CurArgOffset = CurArgOffset + (4 - ObjSize);
2453 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002454 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002455 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002456 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002457 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002458 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002459 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002460 unsigned VReg;
2461 if (isPPC64)
2462 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2463 else
2464 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002465 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002466 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002467 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002468 MachinePointerInfo(FuncArg,
2469 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002470 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002471 MemOps.push_back(Store);
2472 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002473 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002474
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002475 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002476
Dale Johannesen7f96f392008-03-08 01:41:42 +00002477 continue;
2478 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002479 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2480 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002481 // to memory. ArgOffset will be the address of the beginning
2482 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002483 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002484 unsigned VReg;
2485 if (isPPC64)
2486 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2487 else
2488 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002489 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002490 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002491 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002492 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002493 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002494 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002495 MemOps.push_back(Store);
2496 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002497 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002498 } else {
2499 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2500 break;
2501 }
2502 }
2503 continue;
2504 }
2505
Owen Anderson825b72b2009-08-11 20:47:22 +00002506 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002507 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002508 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002509 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002510 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002511 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002513 ++GPR_idx;
2514 } else {
2515 needsLoad = true;
2516 ArgSize = PtrByteSize;
2517 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002518 // All int arguments reserve stack space in the Darwin ABI.
2519 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002520 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002521 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002522 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002523 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002524 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002525 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002526 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002527
Bill Schmidt726c2372012-10-23 15:51:16 +00002528 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002529 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002530 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002531 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002532
Chris Lattnerc91a4752006-06-26 22:48:35 +00002533 ++GPR_idx;
2534 } else {
2535 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002536 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002537 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002538 // All int arguments reserve stack space in the Darwin ABI.
2539 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002540 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002541
Owen Anderson825b72b2009-08-11 20:47:22 +00002542 case MVT::f32:
2543 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002544 // Every 4 bytes of argument space consumes one of the GPRs available for
2545 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002546 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002547 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002548 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002549 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002550 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002551 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002552 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002553
Owen Anderson825b72b2009-08-11 20:47:22 +00002554 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002555 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002556 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002557 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002558
Dan Gohman98ca4f22009-08-05 01:29:28 +00002559 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002560 ++FPR_idx;
2561 } else {
2562 needsLoad = true;
2563 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002564
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002565 // All FP arguments reserve stack space in the Darwin ABI.
2566 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002567 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002568 case MVT::v4f32:
2569 case MVT::v4i32:
2570 case MVT::v8i16:
2571 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002572 // Note that vector arguments in registers don't reserve stack space,
2573 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002574 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002575 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002576 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002577 if (isVarArg) {
2578 while ((ArgOffset % 16) != 0) {
2579 ArgOffset += PtrByteSize;
2580 if (GPR_idx != Num_GPR_Regs)
2581 GPR_idx++;
2582 }
2583 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002584 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002585 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002586 ++VR_idx;
2587 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002588 if (!isVarArg && !isPPC64) {
2589 // Vectors go after all the nonvectors.
2590 CurArgOffset = VecArgOffset;
2591 VecArgOffset += 16;
2592 } else {
2593 // Vectors are aligned.
2594 ArgOffset = ((ArgOffset+15)/16)*16;
2595 CurArgOffset = ArgOffset;
2596 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002597 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002598 needsLoad = true;
2599 }
2600 break;
2601 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002602
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002603 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002604 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002605 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002606 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002607 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002608 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002609 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002610 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002611 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002612 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002613
Dan Gohman98ca4f22009-08-05 01:29:28 +00002614 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002615 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002616
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002617 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002618 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002619 // taking the difference between two stack areas will result in an aligned
2620 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002621 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002622
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002623 // If the function takes variable number of arguments, make a frame index for
2624 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002625 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002626 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002627
Dan Gohman1e93df62010-04-17 14:41:14 +00002628 FuncInfo->setVarArgsFrameIndex(
2629 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002630 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002631 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002632
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002633 // If this function is vararg, store any remaining integer argument regs
2634 // to their spots on the stack so that they may be loaded by deferencing the
2635 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002636 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002637 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002638
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002639 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002640 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002641 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002642 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002643
Dan Gohman98ca4f22009-08-05 01:29:28 +00002644 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002645 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2646 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002647 MemOps.push_back(Store);
2648 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002649 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002650 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002651 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002652 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002653
Dale Johannesen8419dd62008-03-07 20:27:40 +00002654 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002655 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002656 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002657
Dan Gohman98ca4f22009-08-05 01:29:28 +00002658 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002659}
2660
Bill Schmidt419f3762012-09-19 15:42:13 +00002661/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2662/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002663static unsigned
2664CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2665 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002666 bool isVarArg,
2667 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002668 const SmallVectorImpl<ISD::OutputArg>
2669 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002670 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002671 unsigned &nAltivecParamsAtEnd) {
2672 // Count how many bytes are to be pushed on the stack, including the linkage
2673 // area, and parameter passing area. We start with 24/48 bytes, which is
2674 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002675 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002676 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002677 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2678
2679 // Add up all the space actually used.
2680 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2681 // they all go in registers, but we must reserve stack space for them for
2682 // possible use by the caller. In varargs or 64-bit calls, parameters are
2683 // assigned stack space in order, with padding so Altivec parameters are
2684 // 16-byte aligned.
2685 nAltivecParamsAtEnd = 0;
2686 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002687 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002688 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002689 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002690 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2691 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002692 if (!isVarArg && !isPPC64) {
2693 // Non-varargs Altivec parameters go after all the non-Altivec
2694 // parameters; handle those later so we know how much padding we need.
2695 nAltivecParamsAtEnd++;
2696 continue;
2697 }
2698 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2699 NumBytes = ((NumBytes+15)/16)*16;
2700 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002701 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002702 }
2703
2704 // Allow for Altivec parameters at the end, if needed.
2705 if (nAltivecParamsAtEnd) {
2706 NumBytes = ((NumBytes+15)/16)*16;
2707 NumBytes += 16*nAltivecParamsAtEnd;
2708 }
2709
2710 // The prolog code of the callee may store up to 8 GPR argument registers to
2711 // the stack, allowing va_start to index over them in memory if its varargs.
2712 // Because we cannot tell if this is needed on the caller side, we have to
2713 // conservatively assume that it is needed. As such, make sure we have at
2714 // least enough stack space for the caller to store the 8 GPRs.
2715 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002716 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002717
2718 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002719 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2720 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2721 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002722 unsigned AlignMask = TargetAlign-1;
2723 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2724 }
2725
2726 return NumBytes;
2727}
2728
2729/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002730/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002731static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002732 unsigned ParamSize) {
2733
Dale Johannesenb60d5192009-11-24 01:09:07 +00002734 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002735
2736 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2737 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2738 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2739 // Remember only if the new adjustement is bigger.
2740 if (SPDiff < FI->getTailCallSPDelta())
2741 FI->setTailCallSPDelta(SPDiff);
2742
2743 return SPDiff;
2744}
2745
Dan Gohman98ca4f22009-08-05 01:29:28 +00002746/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2747/// for tail call optimization. Targets which want to do tail call
2748/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002749bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002750PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002751 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002752 bool isVarArg,
2753 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002754 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002755 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002756 return false;
2757
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002758 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002759 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002760 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002761
Dan Gohman98ca4f22009-08-05 01:29:28 +00002762 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002763 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002764 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2765 // Functions containing by val parameters are not supported.
2766 for (unsigned i = 0; i != Ins.size(); i++) {
2767 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2768 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002769 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002770
2771 // Non PIC/GOT tail calls are supported.
2772 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2773 return true;
2774
2775 // At the moment we can only do local tail calls (in same module, hidden
2776 // or protected) if we are generating PIC.
2777 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2778 return G->getGlobal()->hasHiddenVisibility()
2779 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002780 }
2781
2782 return false;
2783}
2784
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002785/// isCallCompatibleAddress - Return the immediate to use if the specified
2786/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002787static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002788 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2789 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002790
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002791 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002792 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002793 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002794 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002795
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002796 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002797 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002798}
2799
Dan Gohman844731a2008-05-13 00:00:25 +00002800namespace {
2801
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002802struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002803 SDValue Arg;
2804 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002805 int FrameIdx;
2806
2807 TailCallArgumentInfo() : FrameIdx(0) {}
2808};
2809
Dan Gohman844731a2008-05-13 00:00:25 +00002810}
2811
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002812/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2813static void
2814StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002815 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002816 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002817 SmallVector<SDValue, 8> &MemOpChains,
2818 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002819 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002820 SDValue Arg = TailCallArgs[i].Arg;
2821 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002822 int FI = TailCallArgs[i].FrameIdx;
2823 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002824 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002825 MachinePointerInfo::getFixedStack(FI),
2826 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002827 }
2828}
2829
2830/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2831/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002832static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002833 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002834 SDValue Chain,
2835 SDValue OldRetAddr,
2836 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002837 int SPDiff,
2838 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002839 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002840 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002841 if (SPDiff) {
2842 // Calculate the new stack slot for the return address.
2843 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002844 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002845 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002846 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002847 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002848 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002849 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002850 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002851 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002852 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002853
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002854 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2855 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002856 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002857 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002858 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002859 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002860 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002861 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2862 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002863 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002864 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002865 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002866 }
2867 return Chain;
2868}
2869
2870/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2871/// the position of the argument.
2872static void
2873CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002874 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002875 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2876 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002877 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002878 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002879 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002880 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002881 TailCallArgumentInfo Info;
2882 Info.Arg = Arg;
2883 Info.FrameIdxOp = FIN;
2884 Info.FrameIdx = FI;
2885 TailCallArguments.push_back(Info);
2886}
2887
2888/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2889/// stack slot. Returns the chain as result and the loaded frame pointers in
2890/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002891SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002892 int SPDiff,
2893 SDValue Chain,
2894 SDValue &LROpOut,
2895 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002896 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002897 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002898 if (SPDiff) {
2899 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002900 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002901 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002902 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002903 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002904 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002905
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002906 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2907 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002908 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002909 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002910 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002911 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002912 Chain = SDValue(FPOpOut.getNode(), 1);
2913 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002914 }
2915 return Chain;
2916}
2917
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002918/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002919/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002920/// specified by the specific parameter attribute. The copy will be passed as
2921/// a byval function parameter.
2922/// Sometimes what we are copying is the end of a larger object, the part that
2923/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002924static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002925CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002926 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002927 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002928 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002929 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002930 false, false, MachinePointerInfo(0),
2931 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002932}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002933
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002934/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2935/// tail calls.
2936static void
Dan Gohman475871a2008-07-27 21:46:04 +00002937LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2938 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002939 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002940 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002941 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002942 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002943 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002944 if (!isTailCall) {
2945 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002946 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002947 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002948 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002949 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002950 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002951 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002952 DAG.getConstant(ArgOffset, PtrVT));
2953 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002954 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2955 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002956 // Calculate and remember argument location.
2957 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2958 TailCallArguments);
2959}
2960
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002961static
2962void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2963 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2964 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2965 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2966 MachineFunction &MF = DAG.getMachineFunction();
2967
2968 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2969 // might overwrite each other in case of tail call optimization.
2970 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002971 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002972 InFlag = SDValue();
2973 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2974 MemOpChains2, dl);
2975 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002976 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002977 &MemOpChains2[0], MemOpChains2.size());
2978
2979 // Store the return address to the appropriate stack slot.
2980 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2981 isPPC64, isDarwinABI, dl);
2982
2983 // Emit callseq_end just before tailcall node.
2984 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2985 DAG.getIntPtrConstant(0, true), InFlag);
2986 InFlag = Chain.getValue(1);
2987}
2988
2989static
2990unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2991 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2992 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002993 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002994 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002995
Chris Lattnerb9082582010-11-14 23:42:06 +00002996 bool isPPC64 = PPCSubTarget.isPPC64();
2997 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2998
Owen Andersone50ed302009-08-10 22:56:29 +00002999 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003000 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003001 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003002
3003 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
3004
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003005 bool needIndirectCall = true;
3006 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003007 // If this is an absolute destination address, use the munged value.
3008 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003009 needIndirectCall = false;
3010 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003011
Chris Lattnerb9082582010-11-14 23:42:06 +00003012 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3013 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3014 // Use indirect calls for ALL functions calls in JIT mode, since the
3015 // far-call stubs may be outside relocation limits for a BL instruction.
3016 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3017 unsigned OpFlags = 0;
3018 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003019 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003020 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003021 (G->getGlobal()->isDeclaration() ||
3022 G->getGlobal()->isWeakForLinker())) {
3023 // PC-relative references to external symbols should go through $stub,
3024 // unless we're building with the leopard linker or later, which
3025 // automatically synthesizes these stubs.
3026 OpFlags = PPCII::MO_DARWIN_STUB;
3027 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003028
Chris Lattnerb9082582010-11-14 23:42:06 +00003029 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3030 // every direct call is) turn it into a TargetGlobalAddress /
3031 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003032 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003033 Callee.getValueType(),
3034 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003035 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003036 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003037 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003038
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003039 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003040 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003041
Chris Lattnerb9082582010-11-14 23:42:06 +00003042 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003043 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003044 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003045 // PC-relative references to external symbols should go through $stub,
3046 // unless we're building with the leopard linker or later, which
3047 // automatically synthesizes these stubs.
3048 OpFlags = PPCII::MO_DARWIN_STUB;
3049 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003050
Chris Lattnerb9082582010-11-14 23:42:06 +00003051 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3052 OpFlags);
3053 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003054 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003055
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003056 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003057 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3058 // to do the call, we can't use PPCISD::CALL.
3059 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003060
3061 if (isSVR4ABI && isPPC64) {
3062 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3063 // entry point, but to the function descriptor (the function entry point
3064 // address is part of the function descriptor though).
3065 // The function descriptor is a three doubleword structure with the
3066 // following fields: function entry point, TOC base address and
3067 // environment pointer.
3068 // Thus for a call through a function pointer, the following actions need
3069 // to be performed:
3070 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003071 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003072 // 2. Load the address of the function entry point from the function
3073 // descriptor.
3074 // 3. Load the TOC of the callee from the function descriptor into r2.
3075 // 4. Load the environment pointer from the function descriptor into
3076 // r11.
3077 // 5. Branch to the function entry point address.
3078 // 6. On return of the callee, the TOC of the caller needs to be
3079 // restored (this is done in FinishCall()).
3080 //
3081 // All those operations are flagged together to ensure that no other
3082 // operations can be scheduled in between. E.g. without flagging the
3083 // operations together, a TOC access in the caller could be scheduled
3084 // between the load of the callee TOC and the branch to the callee, which
3085 // results in the TOC access going through the TOC of the callee instead
3086 // of going through the TOC of the caller, which leads to incorrect code.
3087
3088 // Load the address of the function entry point from the function
3089 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003090 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003091 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3092 InFlag.getNode() ? 3 : 2);
3093 Chain = LoadFuncPtr.getValue(1);
3094 InFlag = LoadFuncPtr.getValue(2);
3095
3096 // Load environment pointer into r11.
3097 // Offset of the environment pointer within the function descriptor.
3098 SDValue PtrOff = DAG.getIntPtrConstant(16);
3099
3100 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3101 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3102 InFlag);
3103 Chain = LoadEnvPtr.getValue(1);
3104 InFlag = LoadEnvPtr.getValue(2);
3105
3106 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3107 InFlag);
3108 Chain = EnvVal.getValue(0);
3109 InFlag = EnvVal.getValue(1);
3110
3111 // Load TOC of the callee into r2. We are using a target-specific load
3112 // with r2 hard coded, because the result of a target-independent load
3113 // would never go directly into r2, since r2 is a reserved register (which
3114 // prevents the register allocator from allocating it), resulting in an
3115 // additional register being allocated and an unnecessary move instruction
3116 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003117 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003118 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3119 Callee, InFlag);
3120 Chain = LoadTOCPtr.getValue(0);
3121 InFlag = LoadTOCPtr.getValue(1);
3122
3123 MTCTROps[0] = Chain;
3124 MTCTROps[1] = LoadFuncPtr;
3125 MTCTROps[2] = InFlag;
3126 }
3127
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003128 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3129 2 + (InFlag.getNode() != 0));
3130 InFlag = Chain.getValue(1);
3131
3132 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003133 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003134 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003135 Ops.push_back(Chain);
3136 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3137 Callee.setNode(0);
3138 // Add CTR register as callee so a bctr can be emitted later.
3139 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003140 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003141 }
3142
3143 // If this is a direct call, pass the chain and the callee.
3144 if (Callee.getNode()) {
3145 Ops.push_back(Chain);
3146 Ops.push_back(Callee);
3147 }
3148 // If this is a tail call add stack pointer delta.
3149 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003150 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003151
3152 // Add argument registers to the end of the list so that they are known live
3153 // into the call.
3154 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3155 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3156 RegsToPass[i].second.getValueType()));
3157
3158 return CallOpc;
3159}
3160
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003161static
3162bool isLocalCall(const SDValue &Callee)
3163{
3164 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003165 return !G->getGlobal()->isDeclaration() &&
3166 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003167 return false;
3168}
3169
Dan Gohman98ca4f22009-08-05 01:29:28 +00003170SDValue
3171PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003172 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003173 const SmallVectorImpl<ISD::InputArg> &Ins,
3174 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003175 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003176
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003177 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003178 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003179 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003180 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003181
3182 // Copy all of the result registers out of their specified physreg.
3183 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3184 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003185 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003186
3187 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3188 VA.getLocReg(), VA.getLocVT(), InFlag);
3189 Chain = Val.getValue(1);
3190 InFlag = Val.getValue(2);
3191
3192 switch (VA.getLocInfo()) {
3193 default: llvm_unreachable("Unknown loc info!");
3194 case CCValAssign::Full: break;
3195 case CCValAssign::AExt:
3196 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3197 break;
3198 case CCValAssign::ZExt:
3199 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3200 DAG.getValueType(VA.getValVT()));
3201 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3202 break;
3203 case CCValAssign::SExt:
3204 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3205 DAG.getValueType(VA.getValVT()));
3206 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3207 break;
3208 }
3209
3210 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003211 }
3212
Dan Gohman98ca4f22009-08-05 01:29:28 +00003213 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003214}
3215
Dan Gohman98ca4f22009-08-05 01:29:28 +00003216SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003217PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3218 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003219 SelectionDAG &DAG,
3220 SmallVector<std::pair<unsigned, SDValue>, 8>
3221 &RegsToPass,
3222 SDValue InFlag, SDValue Chain,
3223 SDValue &Callee,
3224 int SPDiff, unsigned NumBytes,
3225 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003226 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003227 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003228 SmallVector<SDValue, 8> Ops;
3229 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3230 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003231 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003232
Hal Finkel82b38212012-08-28 02:10:27 +00003233 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3234 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3235 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3236
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003237 // When performing tail call optimization the callee pops its arguments off
3238 // the stack. Account for this here so these bytes can be pushed back on in
3239 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3240 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003241 (CallConv == CallingConv::Fast &&
3242 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003243
Roman Divackye46137f2012-03-06 16:41:49 +00003244 // Add a register mask operand representing the call-preserved registers.
3245 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3246 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3247 assert(Mask && "Missing call preserved mask for calling convention");
3248 Ops.push_back(DAG.getRegisterMask(Mask));
3249
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003250 if (InFlag.getNode())
3251 Ops.push_back(InFlag);
3252
3253 // Emit tail call.
3254 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003255 // If this is the first return lowered for this function, add the regs
3256 // to the liveout set for the function.
3257 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3258 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003259 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003260 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003261 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3262 for (unsigned i = 0; i != RVLocs.size(); ++i)
3263 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3264 }
3265
3266 assert(((Callee.getOpcode() == ISD::Register &&
3267 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3268 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3269 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3270 isa<ConstantSDNode>(Callee)) &&
3271 "Expecting an global address, external symbol, absolute value or register");
3272
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003274 }
3275
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003276 // Add a NOP immediately after the branch instruction when using the 64-bit
3277 // SVR4 ABI. At link time, if caller and callee are in a different module and
3278 // thus have a different TOC, the call will be replaced with a call to a stub
3279 // function which saves the current TOC, loads the TOC of the callee and
3280 // branches to the callee. The NOP will be replaced with a load instruction
3281 // which restores the TOC of the caller from the TOC save slot of the current
3282 // stack frame. If caller and callee belong to the same module (and have the
3283 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003284
3285 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003286 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003287 if (CallOpc == PPCISD::BCTRL_SVR4) {
3288 // This is a call through a function pointer.
3289 // Restore the caller TOC from the save area into R2.
3290 // See PrepareCall() for more information about calls through function
3291 // pointers in the 64-bit SVR4 ABI.
3292 // We are using a target-specific load with r2 hard coded, because the
3293 // result of a target-independent load would never go directly into r2,
3294 // since r2 is a reserved register (which prevents the register allocator
3295 // from allocating it), resulting in an additional register being
3296 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003297 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003298 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3299 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003300 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003301 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003302 }
3303
Hal Finkel5b00cea2012-03-31 14:45:15 +00003304 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3305 InFlag = Chain.getValue(1);
3306
3307 if (needsTOCRestore) {
3308 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3309 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3310 InFlag = Chain.getValue(1);
3311 }
3312
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003313 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3314 DAG.getIntPtrConstant(BytesCalleePops, true),
3315 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003316 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003317 InFlag = Chain.getValue(1);
3318
Dan Gohman98ca4f22009-08-05 01:29:28 +00003319 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3320 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003321}
3322
Dan Gohman98ca4f22009-08-05 01:29:28 +00003323SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003324PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003325 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003326 SelectionDAG &DAG = CLI.DAG;
3327 DebugLoc &dl = CLI.DL;
3328 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3329 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3330 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3331 SDValue Chain = CLI.Chain;
3332 SDValue Callee = CLI.Callee;
3333 bool &isTailCall = CLI.IsTailCall;
3334 CallingConv::ID CallConv = CLI.CallConv;
3335 bool isVarArg = CLI.IsVarArg;
3336
Evan Cheng0c439eb2010-01-27 00:07:07 +00003337 if (isTailCall)
3338 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3339 Ins, DAG);
3340
Bill Schmidt726c2372012-10-23 15:51:16 +00003341 if (PPCSubTarget.isSVR4ABI()) {
3342 if (PPCSubTarget.isPPC64())
3343 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3344 isTailCall, Outs, OutVals, Ins,
3345 dl, DAG, InVals);
3346 else
3347 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3348 isTailCall, Outs, OutVals, Ins,
3349 dl, DAG, InVals);
3350 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003351
Bill Schmidt726c2372012-10-23 15:51:16 +00003352 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3353 isTailCall, Outs, OutVals, Ins,
3354 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003355}
3356
3357SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003358PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3359 CallingConv::ID CallConv, bool isVarArg,
3360 bool isTailCall,
3361 const SmallVectorImpl<ISD::OutputArg> &Outs,
3362 const SmallVectorImpl<SDValue> &OutVals,
3363 const SmallVectorImpl<ISD::InputArg> &Ins,
3364 DebugLoc dl, SelectionDAG &DAG,
3365 SmallVectorImpl<SDValue> &InVals) const {
3366 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003367 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003368
Dan Gohman98ca4f22009-08-05 01:29:28 +00003369 assert((CallConv == CallingConv::C ||
3370 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003371
Tilmann Schellerffd02002009-07-03 06:45:56 +00003372 unsigned PtrByteSize = 4;
3373
3374 MachineFunction &MF = DAG.getMachineFunction();
3375
3376 // Mark this function as potentially containing a function that contains a
3377 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3378 // and restoring the callers stack pointer in this functions epilog. This is
3379 // done because by tail calling the called function might overwrite the value
3380 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003381 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3382 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003383 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003384
Tilmann Schellerffd02002009-07-03 06:45:56 +00003385 // Count how many bytes are to be pushed on the stack, including the linkage
3386 // area, parameter list area and the part of the local variable space which
3387 // contains copies of aggregates which are passed by value.
3388
3389 // Assign locations to all of the outgoing arguments.
3390 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003391 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003392 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003393
3394 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003395 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003396
3397 if (isVarArg) {
3398 // Handle fixed and variable vector arguments differently.
3399 // Fixed vector arguments go into registers as long as registers are
3400 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003401 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003402
Tilmann Schellerffd02002009-07-03 06:45:56 +00003403 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003404 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003405 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003406 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003407
Dan Gohman98ca4f22009-08-05 01:29:28 +00003408 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003409 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3410 CCInfo);
3411 } else {
3412 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3413 ArgFlags, CCInfo);
3414 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003415
Tilmann Schellerffd02002009-07-03 06:45:56 +00003416 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003417#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003418 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003419 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003420#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003421 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003422 }
3423 }
3424 } else {
3425 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003426 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003427 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003428
Tilmann Schellerffd02002009-07-03 06:45:56 +00003429 // Assign locations to all of the outgoing aggregate by value arguments.
3430 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003431 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003432 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003433
3434 // Reserve stack space for the allocations in CCInfo.
3435 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3436
Dan Gohman98ca4f22009-08-05 01:29:28 +00003437 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003438
3439 // Size of the linkage area, parameter list area and the part of the local
3440 // space variable where copies of aggregates which are passed by value are
3441 // stored.
3442 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003443
Tilmann Schellerffd02002009-07-03 06:45:56 +00003444 // Calculate by how many bytes the stack has to be adjusted in case of tail
3445 // call optimization.
3446 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3447
3448 // Adjust the stack pointer for the new arguments...
3449 // These operations are automatically eliminated by the prolog/epilog pass
3450 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3451 SDValue CallSeqStart = Chain;
3452
3453 // Load the return address and frame pointer so it can be moved somewhere else
3454 // later.
3455 SDValue LROp, FPOp;
3456 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3457 dl);
3458
3459 // Set up a copy of the stack pointer for use loading and storing any
3460 // arguments that may not fit in the registers available for argument
3461 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003462 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003463
Tilmann Schellerffd02002009-07-03 06:45:56 +00003464 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3465 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3466 SmallVector<SDValue, 8> MemOpChains;
3467
Roman Divacky0aaa9192011-08-30 17:04:16 +00003468 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003469 // Walk the register/memloc assignments, inserting copies/loads.
3470 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3471 i != e;
3472 ++i) {
3473 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003474 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003475 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003476
Tilmann Schellerffd02002009-07-03 06:45:56 +00003477 if (Flags.isByVal()) {
3478 // Argument is an aggregate which is passed by value, thus we need to
3479 // create a copy of it in the local variable space of the current stack
3480 // frame (which is the stack frame of the caller) and pass the address of
3481 // this copy to the callee.
3482 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3483 CCValAssign &ByValVA = ByValArgLocs[j++];
3484 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003485
Tilmann Schellerffd02002009-07-03 06:45:56 +00003486 // Memory reserved in the local variable space of the callers stack frame.
3487 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003488
Tilmann Schellerffd02002009-07-03 06:45:56 +00003489 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3490 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003491
Tilmann Schellerffd02002009-07-03 06:45:56 +00003492 // Create a copy of the argument in the local area of the current
3493 // stack frame.
3494 SDValue MemcpyCall =
3495 CreateCopyOfByValArgument(Arg, PtrOff,
3496 CallSeqStart.getNode()->getOperand(0),
3497 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003498
Tilmann Schellerffd02002009-07-03 06:45:56 +00003499 // This must go outside the CALLSEQ_START..END.
3500 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3501 CallSeqStart.getNode()->getOperand(1));
3502 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3503 NewCallSeqStart.getNode());
3504 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003505
Tilmann Schellerffd02002009-07-03 06:45:56 +00003506 // Pass the address of the aggregate copy on the stack either in a
3507 // physical register or in the parameter list area of the current stack
3508 // frame to the callee.
3509 Arg = PtrOff;
3510 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003511
Tilmann Schellerffd02002009-07-03 06:45:56 +00003512 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003513 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003514 // Put argument in a physical register.
3515 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3516 } else {
3517 // Put argument in the parameter list area of the current stack frame.
3518 assert(VA.isMemLoc());
3519 unsigned LocMemOffset = VA.getLocMemOffset();
3520
3521 if (!isTailCall) {
3522 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3523 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3524
3525 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003526 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003527 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003528 } else {
3529 // Calculate and remember argument location.
3530 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3531 TailCallArguments);
3532 }
3533 }
3534 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003535
Tilmann Schellerffd02002009-07-03 06:45:56 +00003536 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003537 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003538 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003539
Tilmann Schellerffd02002009-07-03 06:45:56 +00003540 // Build a sequence of copy-to-reg nodes chained together with token chain
3541 // and flag operands which copy the outgoing args into the appropriate regs.
3542 SDValue InFlag;
3543 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3544 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3545 RegsToPass[i].second, InFlag);
3546 InFlag = Chain.getValue(1);
3547 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003548
Hal Finkel82b38212012-08-28 02:10:27 +00003549 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3550 // registers.
3551 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003552 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3553 SDValue Ops[] = { Chain, InFlag };
3554
Hal Finkel82b38212012-08-28 02:10:27 +00003555 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003556 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3557
Hal Finkel82b38212012-08-28 02:10:27 +00003558 InFlag = Chain.getValue(1);
3559 }
3560
Chris Lattnerb9082582010-11-14 23:42:06 +00003561 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003562 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3563 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003564
Dan Gohman98ca4f22009-08-05 01:29:28 +00003565 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3566 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3567 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003568}
3569
Bill Schmidt726c2372012-10-23 15:51:16 +00003570// Copy an argument into memory, being careful to do this outside the
3571// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003572SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003573PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3574 SDValue CallSeqStart,
3575 ISD::ArgFlagsTy Flags,
3576 SelectionDAG &DAG,
3577 DebugLoc dl) const {
3578 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3579 CallSeqStart.getNode()->getOperand(0),
3580 Flags, DAG, dl);
3581 // The MEMCPY must go outside the CALLSEQ_START..END.
3582 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3583 CallSeqStart.getNode()->getOperand(1));
3584 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3585 NewCallSeqStart.getNode());
3586 return NewCallSeqStart;
3587}
3588
3589SDValue
3590PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003591 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003592 bool isTailCall,
3593 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003594 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003595 const SmallVectorImpl<ISD::InputArg> &Ins,
3596 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003597 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003598
Bill Schmidt726c2372012-10-23 15:51:16 +00003599 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003600
Bill Schmidt726c2372012-10-23 15:51:16 +00003601 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3602 unsigned PtrByteSize = 8;
3603
3604 MachineFunction &MF = DAG.getMachineFunction();
3605
3606 // Mark this function as potentially containing a function that contains a
3607 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3608 // and restoring the callers stack pointer in this functions epilog. This is
3609 // done because by tail calling the called function might overwrite the value
3610 // in this function's (MF) stack pointer stack slot 0(SP).
3611 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3612 CallConv == CallingConv::Fast)
3613 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3614
3615 unsigned nAltivecParamsAtEnd = 0;
3616
3617 // Count how many bytes are to be pushed on the stack, including the linkage
3618 // area, and parameter passing area. We start with at least 48 bytes, which
3619 // is reserved space for [SP][CR][LR][3 x unused].
3620 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3621 // of this call.
3622 unsigned NumBytes =
3623 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3624 Outs, OutVals, nAltivecParamsAtEnd);
3625
3626 // Calculate by how many bytes the stack has to be adjusted in case of tail
3627 // call optimization.
3628 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3629
3630 // To protect arguments on the stack from being clobbered in a tail call,
3631 // force all the loads to happen before doing any other lowering.
3632 if (isTailCall)
3633 Chain = DAG.getStackArgumentTokenFactor(Chain);
3634
3635 // Adjust the stack pointer for the new arguments...
3636 // These operations are automatically eliminated by the prolog/epilog pass
3637 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3638 SDValue CallSeqStart = Chain;
3639
3640 // Load the return address and frame pointer so it can be move somewhere else
3641 // later.
3642 SDValue LROp, FPOp;
3643 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3644 dl);
3645
3646 // Set up a copy of the stack pointer for use loading and storing any
3647 // arguments that may not fit in the registers available for argument
3648 // passing.
3649 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3650
3651 // Figure out which arguments are going to go in registers, and which in
3652 // memory. Also, if this is a vararg function, floating point operations
3653 // must be stored to our stack, and loaded into integer regs as well, if
3654 // any integer regs are available for argument passing.
3655 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3656 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3657
3658 static const uint16_t GPR[] = {
3659 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3660 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3661 };
3662 static const uint16_t *FPR = GetFPR();
3663
3664 static const uint16_t VR[] = {
3665 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3666 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3667 };
3668 const unsigned NumGPRs = array_lengthof(GPR);
3669 const unsigned NumFPRs = 13;
3670 const unsigned NumVRs = array_lengthof(VR);
3671
3672 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3673 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3674
3675 SmallVector<SDValue, 8> MemOpChains;
3676 for (unsigned i = 0; i != NumOps; ++i) {
3677 SDValue Arg = OutVals[i];
3678 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3679
3680 // PtrOff will be used to store the current argument to the stack if a
3681 // register cannot be found for it.
3682 SDValue PtrOff;
3683
3684 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3685
3686 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3687
3688 // Promote integers to 64-bit values.
3689 if (Arg.getValueType() == MVT::i32) {
3690 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3691 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3692 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3693 }
3694
3695 // FIXME memcpy is used way more than necessary. Correctness first.
3696 // Note: "by value" is code for passing a structure by value, not
3697 // basic types.
3698 if (Flags.isByVal()) {
3699 // Note: Size includes alignment padding, so
3700 // struct x { short a; char b; }
3701 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3702 // These are the proper values we need for right-justifying the
3703 // aggregate in a parameter register.
3704 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003705
3706 // An empty aggregate parameter takes up no storage and no
3707 // registers.
3708 if (Size == 0)
3709 continue;
3710
Bill Schmidt726c2372012-10-23 15:51:16 +00003711 // All aggregates smaller than 8 bytes must be passed right-justified.
3712 if (Size==1 || Size==2 || Size==4) {
3713 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3714 if (GPR_idx != NumGPRs) {
3715 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3716 MachinePointerInfo(), VT,
3717 false, false, 0);
3718 MemOpChains.push_back(Load.getValue(1));
3719 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3720
3721 ArgOffset += PtrByteSize;
3722 continue;
3723 }
3724 }
3725
3726 if (GPR_idx == NumGPRs && Size < 8) {
3727 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3728 PtrOff.getValueType());
3729 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3730 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3731 CallSeqStart,
3732 Flags, DAG, dl);
3733 ArgOffset += PtrByteSize;
3734 continue;
3735 }
3736 // Copy entire object into memory. There are cases where gcc-generated
3737 // code assumes it is there, even if it could be put entirely into
3738 // registers. (This is not what the doc says.)
3739
3740 // FIXME: The above statement is likely due to a misunderstanding of the
3741 // documents. All arguments must be copied into the parameter area BY
3742 // THE CALLEE in the event that the callee takes the address of any
3743 // formal argument. That has not yet been implemented. However, it is
3744 // reasonable to use the stack area as a staging area for the register
3745 // load.
3746
3747 // Skip this for small aggregates, as we will use the same slot for a
3748 // right-justified copy, below.
3749 if (Size >= 8)
3750 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3751 CallSeqStart,
3752 Flags, DAG, dl);
3753
3754 // When a register is available, pass a small aggregate right-justified.
3755 if (Size < 8 && GPR_idx != NumGPRs) {
3756 // The easiest way to get this right-justified in a register
3757 // is to copy the structure into the rightmost portion of a
3758 // local variable slot, then load the whole slot into the
3759 // register.
3760 // FIXME: The memcpy seems to produce pretty awful code for
3761 // small aggregates, particularly for packed ones.
3762 // FIXME: It would be preferable to use the slot in the
3763 // parameter save area instead of a new local variable.
3764 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3765 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3766 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3767 CallSeqStart,
3768 Flags, DAG, dl);
3769
3770 // Load the slot into the register.
3771 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3772 MachinePointerInfo(),
3773 false, false, false, 0);
3774 MemOpChains.push_back(Load.getValue(1));
3775 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3776
3777 // Done with this argument.
3778 ArgOffset += PtrByteSize;
3779 continue;
3780 }
3781
3782 // For aggregates larger than PtrByteSize, copy the pieces of the
3783 // object that fit into registers from the parameter save area.
3784 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3785 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3786 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3787 if (GPR_idx != NumGPRs) {
3788 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3789 MachinePointerInfo(),
3790 false, false, false, 0);
3791 MemOpChains.push_back(Load.getValue(1));
3792 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3793 ArgOffset += PtrByteSize;
3794 } else {
3795 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3796 break;
3797 }
3798 }
3799 continue;
3800 }
3801
3802 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3803 default: llvm_unreachable("Unexpected ValueType for argument!");
3804 case MVT::i32:
3805 case MVT::i64:
3806 if (GPR_idx != NumGPRs) {
3807 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3808 } else {
3809 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3810 true, isTailCall, false, MemOpChains,
3811 TailCallArguments, dl);
3812 }
3813 ArgOffset += PtrByteSize;
3814 break;
3815 case MVT::f32:
3816 case MVT::f64:
3817 if (FPR_idx != NumFPRs) {
3818 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3819
3820 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003821 // A single float or an aggregate containing only a single float
3822 // must be passed right-justified in the stack doubleword, and
3823 // in the GPR, if one is available.
3824 SDValue StoreOff;
3825 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3826 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3827 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3828 } else
3829 StoreOff = PtrOff;
3830
3831 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003832 MachinePointerInfo(), false, false, 0);
3833 MemOpChains.push_back(Store);
3834
3835 // Float varargs are always shadowed in available integer registers
3836 if (GPR_idx != NumGPRs) {
3837 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3838 MachinePointerInfo(), false, false,
3839 false, 0);
3840 MemOpChains.push_back(Load.getValue(1));
3841 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3842 }
3843 } else if (GPR_idx != NumGPRs)
3844 // If we have any FPRs remaining, we may also have GPRs remaining.
3845 ++GPR_idx;
3846 } else {
3847 // Single-precision floating-point values are mapped to the
3848 // second (rightmost) word of the stack doubleword.
3849 if (Arg.getValueType() == MVT::f32) {
3850 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3851 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3852 }
3853
3854 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3855 true, isTailCall, false, MemOpChains,
3856 TailCallArguments, dl);
3857 }
3858 ArgOffset += 8;
3859 break;
3860 case MVT::v4f32:
3861 case MVT::v4i32:
3862 case MVT::v8i16:
3863 case MVT::v16i8:
3864 if (isVarArg) {
3865 // These go aligned on the stack, or in the corresponding R registers
3866 // when within range. The Darwin PPC ABI doc claims they also go in
3867 // V registers; in fact gcc does this only for arguments that are
3868 // prototyped, not for those that match the ... We do it for all
3869 // arguments, seems to work.
3870 while (ArgOffset % 16 !=0) {
3871 ArgOffset += PtrByteSize;
3872 if (GPR_idx != NumGPRs)
3873 GPR_idx++;
3874 }
3875 // We could elide this store in the case where the object fits
3876 // entirely in R registers. Maybe later.
3877 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3878 DAG.getConstant(ArgOffset, PtrVT));
3879 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3880 MachinePointerInfo(), false, false, 0);
3881 MemOpChains.push_back(Store);
3882 if (VR_idx != NumVRs) {
3883 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3884 MachinePointerInfo(),
3885 false, false, false, 0);
3886 MemOpChains.push_back(Load.getValue(1));
3887 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3888 }
3889 ArgOffset += 16;
3890 for (unsigned i=0; i<16; i+=PtrByteSize) {
3891 if (GPR_idx == NumGPRs)
3892 break;
3893 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3894 DAG.getConstant(i, PtrVT));
3895 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3896 false, false, false, 0);
3897 MemOpChains.push_back(Load.getValue(1));
3898 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3899 }
3900 break;
3901 }
3902
3903 // Non-varargs Altivec params generally go in registers, but have
3904 // stack space allocated at the end.
3905 if (VR_idx != NumVRs) {
3906 // Doesn't have GPR space allocated.
3907 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3908 } else {
3909 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3910 true, isTailCall, true, MemOpChains,
3911 TailCallArguments, dl);
3912 ArgOffset += 16;
3913 }
3914 break;
3915 }
3916 }
3917
3918 if (!MemOpChains.empty())
3919 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3920 &MemOpChains[0], MemOpChains.size());
3921
3922 // Check if this is an indirect call (MTCTR/BCTRL).
3923 // See PrepareCall() for more information about calls through function
3924 // pointers in the 64-bit SVR4 ABI.
3925 if (!isTailCall &&
3926 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3927 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3928 !isBLACompatibleAddress(Callee, DAG)) {
3929 // Load r2 into a virtual register and store it to the TOC save area.
3930 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3931 // TOC save area offset.
3932 SDValue PtrOff = DAG.getIntPtrConstant(40);
3933 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3934 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
3935 false, false, 0);
3936 // R12 must contain the address of an indirect callee. This does not
3937 // mean the MTCTR instruction must use R12; it's easier to model this
3938 // as an extra parameter, so do that.
3939 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
3940 }
3941
3942 // Build a sequence of copy-to-reg nodes chained together with token chain
3943 // and flag operands which copy the outgoing args into the appropriate regs.
3944 SDValue InFlag;
3945 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3946 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3947 RegsToPass[i].second, InFlag);
3948 InFlag = Chain.getValue(1);
3949 }
3950
3951 if (isTailCall)
3952 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
3953 FPOp, true, TailCallArguments);
3954
3955 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3956 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3957 Ins, InVals);
3958}
3959
3960SDValue
3961PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
3962 CallingConv::ID CallConv, bool isVarArg,
3963 bool isTailCall,
3964 const SmallVectorImpl<ISD::OutputArg> &Outs,
3965 const SmallVectorImpl<SDValue> &OutVals,
3966 const SmallVectorImpl<ISD::InputArg> &Ins,
3967 DebugLoc dl, SelectionDAG &DAG,
3968 SmallVectorImpl<SDValue> &InVals) const {
3969
3970 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003971
Owen Andersone50ed302009-08-10 22:56:29 +00003972 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003974 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003975
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003976 MachineFunction &MF = DAG.getMachineFunction();
3977
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003978 // Mark this function as potentially containing a function that contains a
3979 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3980 // and restoring the callers stack pointer in this functions epilog. This is
3981 // done because by tail calling the called function might overwrite the value
3982 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003983 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3984 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003985 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3986
3987 unsigned nAltivecParamsAtEnd = 0;
3988
Chris Lattnerabde4602006-05-16 22:56:08 +00003989 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003990 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003991 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003992 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003993 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003994 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003995 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003996
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003997 // Calculate by how many bytes the stack has to be adjusted in case of tail
3998 // call optimization.
3999 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004000
Dan Gohman98ca4f22009-08-05 01:29:28 +00004001 // To protect arguments on the stack from being clobbered in a tail call,
4002 // force all the loads to happen before doing any other lowering.
4003 if (isTailCall)
4004 Chain = DAG.getStackArgumentTokenFactor(Chain);
4005
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004006 // Adjust the stack pointer for the new arguments...
4007 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004008 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004009 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004010
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004011 // Load the return address and frame pointer so it can be move somewhere else
4012 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004013 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004014 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4015 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004016
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004017 // Set up a copy of the stack pointer for use loading and storing any
4018 // arguments that may not fit in the registers available for argument
4019 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004020 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004021 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004022 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004023 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004024 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004025
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004026 // Figure out which arguments are going to go in registers, and which in
4027 // memory. Also, if this is a vararg function, floating point operations
4028 // must be stored to our stack, and loaded into integer regs as well, if
4029 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004030 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004031 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004032
Craig Topperb78ca422012-03-11 07:16:55 +00004033 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004034 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4035 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4036 };
Craig Topperb78ca422012-03-11 07:16:55 +00004037 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004038 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4039 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4040 };
Craig Topperb78ca422012-03-11 07:16:55 +00004041 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004042
Craig Topperb78ca422012-03-11 07:16:55 +00004043 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004044 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4045 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4046 };
Owen Anderson718cb662007-09-07 04:06:50 +00004047 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004048 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004049 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004050
Craig Topperb78ca422012-03-11 07:16:55 +00004051 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004052
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004053 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004054 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4055
Dan Gohman475871a2008-07-27 21:46:04 +00004056 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004057 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004058 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004059 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004060
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004061 // PtrOff will be used to store the current argument to the stack if a
4062 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004063 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004064
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004065 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004066
Dale Johannesen39355f92009-02-04 02:34:38 +00004067 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004068
4069 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004070 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004071 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4072 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004073 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004074 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004075
Dale Johannesen8419dd62008-03-07 20:27:40 +00004076 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004077 // Note: "by value" is code for passing a structure by value, not
4078 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004079 if (Flags.isByVal()) {
4080 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004081 // Very small objects are passed right-justified. Everything else is
4082 // passed left-justified.
4083 if (Size==1 || Size==2) {
4084 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004085 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004086 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004087 MachinePointerInfo(), VT,
4088 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004089 MemOpChains.push_back(Load.getValue(1));
4090 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004091
4092 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004093 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004094 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4095 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004096 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004097 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4098 CallSeqStart,
4099 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004100 ArgOffset += PtrByteSize;
4101 }
4102 continue;
4103 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004104 // Copy entire object into memory. There are cases where gcc-generated
4105 // code assumes it is there, even if it could be put entirely into
4106 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004107 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4108 CallSeqStart,
4109 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004110
4111 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4112 // copy the pieces of the object that fit into registers from the
4113 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004114 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004115 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004116 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004117 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004118 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4119 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004120 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004121 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004122 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004123 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004124 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004125 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004126 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004127 }
4128 }
4129 continue;
4130 }
4131
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004133 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004134 case MVT::i32:
4135 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004136 if (GPR_idx != NumGPRs) {
4137 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004138 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004139 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4140 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004141 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004142 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004143 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004144 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 case MVT::f32:
4146 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004147 if (FPR_idx != NumFPRs) {
4148 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4149
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004150 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004151 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4152 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004153 MemOpChains.push_back(Store);
4154
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004155 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004156 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004157 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004158 MachinePointerInfo(), false, false,
4159 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004160 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004161 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004162 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004163 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004164 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004165 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004166 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4167 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004168 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004169 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004170 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004171 }
4172 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004173 // If we have any FPRs remaining, we may also have GPRs remaining.
4174 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4175 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004176 if (GPR_idx != NumGPRs)
4177 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004179 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4180 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004181 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004182 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004183 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4184 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004185 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004186 if (isPPC64)
4187 ArgOffset += 8;
4188 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004189 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004190 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 case MVT::v4f32:
4192 case MVT::v4i32:
4193 case MVT::v8i16:
4194 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004195 if (isVarArg) {
4196 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004197 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004198 // V registers; in fact gcc does this only for arguments that are
4199 // prototyped, not for those that match the ... We do it for all
4200 // arguments, seems to work.
4201 while (ArgOffset % 16 !=0) {
4202 ArgOffset += PtrByteSize;
4203 if (GPR_idx != NumGPRs)
4204 GPR_idx++;
4205 }
4206 // We could elide this store in the case where the object fits
4207 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004208 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004209 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004210 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4211 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004212 MemOpChains.push_back(Store);
4213 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004214 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004215 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004216 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004217 MemOpChains.push_back(Load.getValue(1));
4218 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4219 }
4220 ArgOffset += 16;
4221 for (unsigned i=0; i<16; i+=PtrByteSize) {
4222 if (GPR_idx == NumGPRs)
4223 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004224 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004225 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004226 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004227 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004228 MemOpChains.push_back(Load.getValue(1));
4229 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4230 }
4231 break;
4232 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004233
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004234 // Non-varargs Altivec params generally go in registers, but have
4235 // stack space allocated at the end.
4236 if (VR_idx != NumVRs) {
4237 // Doesn't have GPR space allocated.
4238 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4239 } else if (nAltivecParamsAtEnd==0) {
4240 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004241 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4242 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004243 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004244 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004245 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004246 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004247 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004248 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004249 // If all Altivec parameters fit in registers, as they usually do,
4250 // they get stack space following the non-Altivec parameters. We
4251 // don't track this here because nobody below needs it.
4252 // If there are more Altivec parameters than fit in registers emit
4253 // the stores here.
4254 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4255 unsigned j = 0;
4256 // Offset is aligned; skip 1st 12 params which go in V registers.
4257 ArgOffset = ((ArgOffset+15)/16)*16;
4258 ArgOffset += 12*16;
4259 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004260 SDValue Arg = OutVals[i];
4261 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004262 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4263 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004264 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004265 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004266 // We are emitting Altivec params in order.
4267 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4268 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004269 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004270 ArgOffset += 16;
4271 }
4272 }
4273 }
4274 }
4275
Chris Lattner9a2a4972006-05-17 06:01:33 +00004276 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004278 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004279
Dale Johannesenf7b73042010-03-09 20:15:42 +00004280 // On Darwin, R12 must contain the address of an indirect callee. This does
4281 // not mean the MTCTR instruction must use R12; it's easier to model this as
4282 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004283 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004284 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4285 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4286 !isBLACompatibleAddress(Callee, DAG))
4287 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4288 PPC::R12), Callee));
4289
Chris Lattner9a2a4972006-05-17 06:01:33 +00004290 // Build a sequence of copy-to-reg nodes chained together with token chain
4291 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004292 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004293 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004294 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004295 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004296 InFlag = Chain.getValue(1);
4297 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004298
Chris Lattnerb9082582010-11-14 23:42:06 +00004299 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004300 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4301 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004302
Dan Gohman98ca4f22009-08-05 01:29:28 +00004303 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4304 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4305 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004306}
4307
Hal Finkeld712f932011-10-14 19:51:36 +00004308bool
4309PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4310 MachineFunction &MF, bool isVarArg,
4311 const SmallVectorImpl<ISD::OutputArg> &Outs,
4312 LLVMContext &Context) const {
4313 SmallVector<CCValAssign, 16> RVLocs;
4314 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4315 RVLocs, Context);
4316 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4317}
4318
Dan Gohman98ca4f22009-08-05 01:29:28 +00004319SDValue
4320PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004321 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004322 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004323 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004324 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004325
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004326 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004327 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004328 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004329 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004330
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004331 // If this is the first return lowered for this function, add the regs to the
4332 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00004333 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004334 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00004335 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004336 }
4337
Dan Gohman475871a2008-07-27 21:46:04 +00004338 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00004339
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004340 // Copy the result values into the output registers.
4341 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4342 CCValAssign &VA = RVLocs[i];
4343 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004344
4345 SDValue Arg = OutVals[i];
4346
4347 switch (VA.getLocInfo()) {
4348 default: llvm_unreachable("Unknown loc info!");
4349 case CCValAssign::Full: break;
4350 case CCValAssign::AExt:
4351 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4352 break;
4353 case CCValAssign::ZExt:
4354 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4355 break;
4356 case CCValAssign::SExt:
4357 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4358 break;
4359 }
4360
4361 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004362 Flag = Chain.getValue(1);
4363 }
4364
Gabor Greifba36cb52008-08-28 21:40:38 +00004365 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004366 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004367 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004368 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00004369}
4370
Dan Gohman475871a2008-07-27 21:46:04 +00004371SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004372 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004373 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004374 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004375
Jim Laskeyefc7e522006-12-04 22:04:42 +00004376 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004377 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004378
4379 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004380 bool isPPC64 = Subtarget.isPPC64();
4381 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004382 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004383
4384 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004385 SDValue Chain = Op.getOperand(0);
4386 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004387
Jim Laskeyefc7e522006-12-04 22:04:42 +00004388 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004389 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4390 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004391 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004392
Jim Laskeyefc7e522006-12-04 22:04:42 +00004393 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004394 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004395
Jim Laskeyefc7e522006-12-04 22:04:42 +00004396 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004397 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004398 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004399}
4400
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004401
4402
Dan Gohman475871a2008-07-27 21:46:04 +00004403SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004404PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004405 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004406 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004407 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004408 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004409
4410 // Get current frame pointer save index. The users of this index will be
4411 // primarily DYNALLOC instructions.
4412 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4413 int RASI = FI->getReturnAddrSaveIndex();
4414
4415 // If the frame pointer save index hasn't been defined yet.
4416 if (!RASI) {
4417 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004418 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004419 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004420 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004421 // Save the result.
4422 FI->setReturnAddrSaveIndex(RASI);
4423 }
4424 return DAG.getFrameIndex(RASI, PtrVT);
4425}
4426
Dan Gohman475871a2008-07-27 21:46:04 +00004427SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004428PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4429 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004430 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004431 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004432 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004433
4434 // Get current frame pointer save index. The users of this index will be
4435 // primarily DYNALLOC instructions.
4436 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4437 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004438
Jim Laskey2f616bf2006-11-16 22:43:37 +00004439 // If the frame pointer save index hasn't been defined yet.
4440 if (!FPSI) {
4441 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004442 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004443 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004444
Jim Laskey2f616bf2006-11-16 22:43:37 +00004445 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004446 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004447 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004448 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004449 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004450 return DAG.getFrameIndex(FPSI, PtrVT);
4451}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004452
Dan Gohman475871a2008-07-27 21:46:04 +00004453SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004454 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004455 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004456 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004457 SDValue Chain = Op.getOperand(0);
4458 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004459 DebugLoc dl = Op.getDebugLoc();
4460
Jim Laskey2f616bf2006-11-16 22:43:37 +00004461 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004462 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004463 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004464 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004465 DAG.getConstant(0, PtrVT), Size);
4466 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004467 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004468 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004469 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004470 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004471 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004472}
4473
Chris Lattner1a635d62006-04-14 06:01:58 +00004474/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4475/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004476SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004477 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004478 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4479 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004480 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004481
Chris Lattner1a635d62006-04-14 06:01:58 +00004482 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004483
Chris Lattner1a635d62006-04-14 06:01:58 +00004484 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004485 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004486
Owen Andersone50ed302009-08-10 22:56:29 +00004487 EVT ResVT = Op.getValueType();
4488 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004489 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4490 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004491 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004492
Chris Lattner1a635d62006-04-14 06:01:58 +00004493 // If the RHS of the comparison is a 0.0, we don't need to do the
4494 // subtraction at all.
4495 if (isFloatingPointZero(RHS))
4496 switch (CC) {
4497 default: break; // SETUO etc aren't handled by fsel.
4498 case ISD::SETULT:
4499 case ISD::SETLT:
4500 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004501 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004502 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004503 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4504 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004505 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004506 case ISD::SETUGT:
4507 case ISD::SETGT:
4508 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004509 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004510 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004511 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4512 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004513 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004515 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004516
Dan Gohman475871a2008-07-27 21:46:04 +00004517 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004518 switch (CC) {
4519 default: break; // SETUO etc aren't handled by fsel.
4520 case ISD::SETULT:
4521 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004522 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004523 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4524 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004525 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004526 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004527 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004528 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004529 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4530 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004531 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004532 case ISD::SETUGT:
4533 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004534 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004535 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4536 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004537 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004538 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004539 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004540 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004541 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4542 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004543 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004544 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004545 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004546}
4547
Chris Lattner1f873002007-11-28 18:44:47 +00004548// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004549SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004550 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004551 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004552 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004553 if (Src.getValueType() == MVT::f32)
4554 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004555
Dan Gohman475871a2008-07-27 21:46:04 +00004556 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004557 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004558 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004559 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004560 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004561 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004562 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004563 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004564 case MVT::i64:
4565 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004566 break;
4567 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004568
Chris Lattner1a635d62006-04-14 06:01:58 +00004569 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004570 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004571
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004572 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004573 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4574 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004575
4576 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4577 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004578 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004579 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004580 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004581 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004582 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004583}
4584
Dan Gohmand858e902010-04-17 15:26:15 +00004585SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4586 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004587 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004588 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004589 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004590 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004591
Owen Anderson825b72b2009-08-11 20:47:22 +00004592 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004593 SDValue SINT = Op.getOperand(0);
4594 // When converting to single-precision, we actually need to convert
4595 // to double-precision first and then round to single-precision.
4596 // To avoid double-rounding effects during that operation, we have
4597 // to prepare the input operand. Bits that might be truncated when
4598 // converting to double-precision are replaced by a bit that won't
4599 // be lost at this stage, but is below the single-precision rounding
4600 // position.
4601 //
4602 // However, if -enable-unsafe-fp-math is in effect, accept double
4603 // rounding to avoid the extra overhead.
4604 if (Op.getValueType() == MVT::f32 &&
4605 !DAG.getTarget().Options.UnsafeFPMath) {
4606
4607 // Twiddle input to make sure the low 11 bits are zero. (If this
4608 // is the case, we are guaranteed the value will fit into the 53 bit
4609 // mantissa of an IEEE double-precision value without rounding.)
4610 // If any of those low 11 bits were not zero originally, make sure
4611 // bit 12 (value 2048) is set instead, so that the final rounding
4612 // to single-precision gets the correct result.
4613 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4614 SINT, DAG.getConstant(2047, MVT::i64));
4615 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4616 Round, DAG.getConstant(2047, MVT::i64));
4617 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4618 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4619 Round, DAG.getConstant(-2048, MVT::i64));
4620
4621 // However, we cannot use that value unconditionally: if the magnitude
4622 // of the input value is small, the bit-twiddling we did above might
4623 // end up visibly changing the output. Fortunately, in that case, we
4624 // don't need to twiddle bits since the original input will convert
4625 // exactly to double-precision floating-point already. Therefore,
4626 // construct a conditional to use the original value if the top 11
4627 // bits are all sign-bit copies, and use the rounded value computed
4628 // above otherwise.
4629 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4630 SINT, DAG.getConstant(53, MVT::i32));
4631 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4632 Cond, DAG.getConstant(1, MVT::i64));
4633 Cond = DAG.getSetCC(dl, MVT::i32,
4634 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4635
4636 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4637 }
4638 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004639 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4640 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004641 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004642 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004643 return FP;
4644 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004645
Owen Anderson825b72b2009-08-11 20:47:22 +00004646 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004647 "Unhandled SINT_TO_FP type in custom expander!");
4648 // Since we only generate this in 64-bit mode, we can take advantage of
4649 // 64-bit registers. In particular, sign extend the input value into the
4650 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4651 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004652 MachineFunction &MF = DAG.getMachineFunction();
4653 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004654 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004655 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004656 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004657
Owen Anderson825b72b2009-08-11 20:47:22 +00004658 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004659 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004660
Chris Lattner1a635d62006-04-14 06:01:58 +00004661 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004662 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004663 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004664 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004665 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4666 SDValue Store =
4667 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4668 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004669 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004670 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004671 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004672
Chris Lattner1a635d62006-04-14 06:01:58 +00004673 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4675 if (Op.getValueType() == MVT::f32)
4676 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004677 return FP;
4678}
4679
Dan Gohmand858e902010-04-17 15:26:15 +00004680SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4681 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004682 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004683 /*
4684 The rounding mode is in bits 30:31 of FPSR, and has the following
4685 settings:
4686 00 Round to nearest
4687 01 Round to 0
4688 10 Round to +inf
4689 11 Round to -inf
4690
4691 FLT_ROUNDS, on the other hand, expects the following:
4692 -1 Undefined
4693 0 Round to 0
4694 1 Round to nearest
4695 2 Round to +inf
4696 3 Round to -inf
4697
4698 To perform the conversion, we do:
4699 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4700 */
4701
4702 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004703 EVT VT = Op.getValueType();
4704 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4705 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004706 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004707
4708 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004710 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004711 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004712
4713 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004714 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004715 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004716 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004717 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004718
4719 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004720 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004721 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004722 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004723 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004724
4725 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004726 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004727 DAG.getNode(ISD::AND, dl, MVT::i32,
4728 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004729 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004730 DAG.getNode(ISD::SRL, dl, MVT::i32,
4731 DAG.getNode(ISD::AND, dl, MVT::i32,
4732 DAG.getNode(ISD::XOR, dl, MVT::i32,
4733 CWD, DAG.getConstant(3, MVT::i32)),
4734 DAG.getConstant(3, MVT::i32)),
4735 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004736
Dan Gohman475871a2008-07-27 21:46:04 +00004737 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004738 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004739
Duncan Sands83ec4b62008-06-06 12:08:01 +00004740 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004741 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004742}
4743
Dan Gohmand858e902010-04-17 15:26:15 +00004744SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004745 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004746 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004747 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004748 assert(Op.getNumOperands() == 3 &&
4749 VT == Op.getOperand(1).getValueType() &&
4750 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004751
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004752 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004753 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004754 SDValue Lo = Op.getOperand(0);
4755 SDValue Hi = Op.getOperand(1);
4756 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004757 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004758
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004759 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004760 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004761 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4762 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4763 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4764 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004765 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004766 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4767 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4768 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004769 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004770 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004771}
4772
Dan Gohmand858e902010-04-17 15:26:15 +00004773SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004774 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004775 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004776 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004777 assert(Op.getNumOperands() == 3 &&
4778 VT == Op.getOperand(1).getValueType() &&
4779 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004780
Dan Gohman9ed06db2008-03-07 20:36:53 +00004781 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004782 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004783 SDValue Lo = Op.getOperand(0);
4784 SDValue Hi = Op.getOperand(1);
4785 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004786 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004787
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004788 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004789 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004790 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4791 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4792 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4793 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004794 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004795 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4796 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4797 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004798 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004799 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004800}
4801
Dan Gohmand858e902010-04-17 15:26:15 +00004802SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004803 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004804 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004805 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004806 assert(Op.getNumOperands() == 3 &&
4807 VT == Op.getOperand(1).getValueType() &&
4808 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004809
Dan Gohman9ed06db2008-03-07 20:36:53 +00004810 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004811 SDValue Lo = Op.getOperand(0);
4812 SDValue Hi = Op.getOperand(1);
4813 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004814 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004815
Dale Johannesenf5d97892009-02-04 01:48:28 +00004816 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004817 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004818 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4819 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4820 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4821 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004822 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004823 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4824 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4825 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004826 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004827 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004828 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004829}
4830
4831//===----------------------------------------------------------------------===//
4832// Vector related lowering.
4833//
4834
Chris Lattner4a998b92006-04-17 06:00:21 +00004835/// BuildSplatI - Build a canonical splati of Val with an element size of
4836/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004837static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004838 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004839 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004840
Owen Andersone50ed302009-08-10 22:56:29 +00004841 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004842 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004843 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004844
Owen Anderson825b72b2009-08-11 20:47:22 +00004845 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004846
Chris Lattner70fa4932006-12-01 01:45:39 +00004847 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4848 if (Val == -1)
4849 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004850
Owen Andersone50ed302009-08-10 22:56:29 +00004851 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004852
Chris Lattner4a998b92006-04-17 06:00:21 +00004853 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004854 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004855 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004856 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004857 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4858 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004859 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004860}
4861
Chris Lattnere7c768e2006-04-18 03:24:30 +00004862/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004863/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004864static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004865 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004866 EVT DestVT = MVT::Other) {
4867 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004868 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004869 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004870}
4871
Chris Lattnere7c768e2006-04-18 03:24:30 +00004872/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4873/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004874static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004875 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 DebugLoc dl, EVT DestVT = MVT::Other) {
4877 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004878 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004879 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004880}
4881
4882
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004883/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4884/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004885static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004886 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004887 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004888 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4889 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004890
Nate Begeman9008ca62009-04-27 18:41:29 +00004891 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004892 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004893 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004894 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004895 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004896}
4897
Chris Lattnerf1b47082006-04-14 05:19:18 +00004898// If this is a case we can't handle, return null and let the default
4899// expansion code take care of it. If we CAN select this case, and if it
4900// selects to a single instruction, return Op. Otherwise, if we can codegen
4901// this case more efficiently than a constant pool load, lower it to the
4902// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004903SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4904 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004905 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004906 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4907 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004908
Bob Wilson24e338e2009-03-02 23:24:16 +00004909 // Check if this is a splat of a constant value.
4910 APInt APSplatBits, APSplatUndef;
4911 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004912 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004913 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004914 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004915 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004916
Bob Wilsonf2950b02009-03-03 19:26:27 +00004917 unsigned SplatBits = APSplatBits.getZExtValue();
4918 unsigned SplatUndef = APSplatUndef.getZExtValue();
4919 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004920
Bob Wilsonf2950b02009-03-03 19:26:27 +00004921 // First, handle single instruction cases.
4922
4923 // All zeros?
4924 if (SplatBits == 0) {
4925 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004926 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4927 SDValue Z = DAG.getConstant(0, MVT::i32);
4928 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004929 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004930 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004931 return Op;
4932 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004933
Bob Wilsonf2950b02009-03-03 19:26:27 +00004934 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4935 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4936 (32-SplatBitSize));
4937 if (SextVal >= -16 && SextVal <= 15)
4938 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004939
4940
Bob Wilsonf2950b02009-03-03 19:26:27 +00004941 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004942
Bob Wilsonf2950b02009-03-03 19:26:27 +00004943 // If this value is in the range [-32,30] and is even, use:
4944 // tmp = VSPLTI[bhw], result = add tmp, tmp
4945 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004946 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004947 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004948 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004949 }
4950
4951 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4952 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4953 // for fneg/fabs.
4954 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4955 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004956 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004957
4958 // Make the VSLW intrinsic, computing 0x8000_0000.
4959 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4960 OnesV, DAG, dl);
4961
4962 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004963 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004964 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004965 }
4966
4967 // Check to see if this is a wide variety of vsplti*, binop self cases.
4968 static const signed char SplatCsts[] = {
4969 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4970 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4971 };
4972
4973 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4974 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4975 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4976 int i = SplatCsts[idx];
4977
4978 // Figure out what shift amount will be used by altivec if shifted by i in
4979 // this splat size.
4980 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4981
4982 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00004983 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004984 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004985 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4986 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4987 Intrinsic::ppc_altivec_vslw
4988 };
4989 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004990 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004991 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004992
Bob Wilsonf2950b02009-03-03 19:26:27 +00004993 // vsplti + srl self.
4994 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004995 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004996 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4997 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4998 Intrinsic::ppc_altivec_vsrw
4999 };
5000 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005001 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005002 }
5003
Bob Wilsonf2950b02009-03-03 19:26:27 +00005004 // vsplti + sra self.
5005 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005006 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005007 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5008 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5009 Intrinsic::ppc_altivec_vsraw
5010 };
5011 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005012 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005013 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005014
Bob Wilsonf2950b02009-03-03 19:26:27 +00005015 // vsplti + rol self.
5016 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5017 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005018 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005019 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5020 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5021 Intrinsic::ppc_altivec_vrlw
5022 };
5023 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005024 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005025 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005026
Bob Wilsonf2950b02009-03-03 19:26:27 +00005027 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005028 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005029 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005030 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005031 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005032 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005033 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005034 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005035 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005036 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005037 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005038 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005039 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005040 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5041 }
5042 }
5043
5044 // Three instruction sequences.
5045
5046 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
5047 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005048 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
5049 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005050 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005051 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005052 }
5053 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
5054 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005055 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
5056 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005057 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005058 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005059 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005060
Dan Gohman475871a2008-07-27 21:46:04 +00005061 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005062}
5063
Chris Lattner59138102006-04-17 05:28:54 +00005064/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5065/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005066static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005067 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005068 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005069 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005070 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005071 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005072
Chris Lattner59138102006-04-17 05:28:54 +00005073 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005074 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005075 OP_VMRGHW,
5076 OP_VMRGLW,
5077 OP_VSPLTISW0,
5078 OP_VSPLTISW1,
5079 OP_VSPLTISW2,
5080 OP_VSPLTISW3,
5081 OP_VSLDOI4,
5082 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005083 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005084 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005085
Chris Lattner59138102006-04-17 05:28:54 +00005086 if (OpNum == OP_COPY) {
5087 if (LHSID == (1*9+2)*9+3) return LHS;
5088 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5089 return RHS;
5090 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005091
Dan Gohman475871a2008-07-27 21:46:04 +00005092 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005093 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5094 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005095
Nate Begeman9008ca62009-04-27 18:41:29 +00005096 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005097 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005098 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005099 case OP_VMRGHW:
5100 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5101 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5102 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5103 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5104 break;
5105 case OP_VMRGLW:
5106 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5107 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5108 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5109 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5110 break;
5111 case OP_VSPLTISW0:
5112 for (unsigned i = 0; i != 16; ++i)
5113 ShufIdxs[i] = (i&3)+0;
5114 break;
5115 case OP_VSPLTISW1:
5116 for (unsigned i = 0; i != 16; ++i)
5117 ShufIdxs[i] = (i&3)+4;
5118 break;
5119 case OP_VSPLTISW2:
5120 for (unsigned i = 0; i != 16; ++i)
5121 ShufIdxs[i] = (i&3)+8;
5122 break;
5123 case OP_VSPLTISW3:
5124 for (unsigned i = 0; i != 16; ++i)
5125 ShufIdxs[i] = (i&3)+12;
5126 break;
5127 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005128 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005129 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005130 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005131 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005132 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005133 }
Owen Andersone50ed302009-08-10 22:56:29 +00005134 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005135 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5136 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005137 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005138 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005139}
5140
Chris Lattnerf1b47082006-04-14 05:19:18 +00005141/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5142/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5143/// return the code it can be lowered into. Worst case, it can always be
5144/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005145SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005146 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005147 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005148 SDValue V1 = Op.getOperand(0);
5149 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005150 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005151 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005152
Chris Lattnerf1b47082006-04-14 05:19:18 +00005153 // Cases that are handled by instructions that take permute immediates
5154 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5155 // selected by the instruction selector.
5156 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005157 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5158 PPC::isSplatShuffleMask(SVOp, 2) ||
5159 PPC::isSplatShuffleMask(SVOp, 4) ||
5160 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5161 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5162 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5163 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5164 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5165 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5166 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5167 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5168 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005169 return Op;
5170 }
5171 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005172
Chris Lattnerf1b47082006-04-14 05:19:18 +00005173 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5174 // and produce a fixed permutation. If any of these match, do not lower to
5175 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005176 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5177 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5178 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5179 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5180 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5181 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5182 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5183 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5184 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005185 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005186
Chris Lattner59138102006-04-17 05:28:54 +00005187 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5188 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005189 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005190
Chris Lattner59138102006-04-17 05:28:54 +00005191 unsigned PFIndexes[4];
5192 bool isFourElementShuffle = true;
5193 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5194 unsigned EltNo = 8; // Start out undef.
5195 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005196 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005197 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005198
Nate Begeman9008ca62009-04-27 18:41:29 +00005199 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005200 if ((ByteSource & 3) != j) {
5201 isFourElementShuffle = false;
5202 break;
5203 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005204
Chris Lattner59138102006-04-17 05:28:54 +00005205 if (EltNo == 8) {
5206 EltNo = ByteSource/4;
5207 } else if (EltNo != ByteSource/4) {
5208 isFourElementShuffle = false;
5209 break;
5210 }
5211 }
5212 PFIndexes[i] = EltNo;
5213 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005214
5215 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005216 // perfect shuffle vector to determine if it is cost effective to do this as
5217 // discrete instructions, or whether we should use a vperm.
5218 if (isFourElementShuffle) {
5219 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005220 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005221 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005222
Chris Lattner59138102006-04-17 05:28:54 +00005223 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5224 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005225
Chris Lattner59138102006-04-17 05:28:54 +00005226 // Determining when to avoid vperm is tricky. Many things affect the cost
5227 // of vperm, particularly how many times the perm mask needs to be computed.
5228 // For example, if the perm mask can be hoisted out of a loop or is already
5229 // used (perhaps because there are multiple permutes with the same shuffle
5230 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5231 // the loop requires an extra register.
5232 //
5233 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005234 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005235 // available, if this block is within a loop, we should avoid using vperm
5236 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005237 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005238 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005239 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005240
Chris Lattnerf1b47082006-04-14 05:19:18 +00005241 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5242 // vector that will get spilled to the constant pool.
5243 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005244
Chris Lattnerf1b47082006-04-14 05:19:18 +00005245 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5246 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005247 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005248 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005249
Dan Gohman475871a2008-07-27 21:46:04 +00005250 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005251 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5252 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005253
Chris Lattnerf1b47082006-04-14 05:19:18 +00005254 for (unsigned j = 0; j != BytesPerElement; ++j)
5255 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005256 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005257 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005258
Owen Anderson825b72b2009-08-11 20:47:22 +00005259 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005260 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005261 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005262}
5263
Chris Lattner90564f22006-04-18 17:59:36 +00005264/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5265/// altivec comparison. If it is, return true and fill in Opc/isDot with
5266/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005267static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005268 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005269 unsigned IntrinsicID =
5270 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005271 CompareOpc = -1;
5272 isDot = false;
5273 switch (IntrinsicID) {
5274 default: return false;
5275 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005276 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5277 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5278 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5279 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5280 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5281 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5282 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5283 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5284 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5285 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5286 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5287 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5288 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005289
Chris Lattner1a635d62006-04-14 06:01:58 +00005290 // Normal Comparisons.
5291 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5292 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5293 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5294 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5295 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5296 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5297 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5298 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5299 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5300 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5301 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5302 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5303 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5304 }
Chris Lattner90564f22006-04-18 17:59:36 +00005305 return true;
5306}
5307
5308/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5309/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005310SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005311 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005312 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5313 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005314 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005315 int CompareOpc;
5316 bool isDot;
5317 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005318 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005319
Chris Lattner90564f22006-04-18 17:59:36 +00005320 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005321 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005322 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005323 Op.getOperand(1), Op.getOperand(2),
5324 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005325 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005326 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005327
Chris Lattner1a635d62006-04-14 06:01:58 +00005328 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005329 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005330 Op.getOperand(2), // LHS
5331 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005332 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005333 };
Owen Andersone50ed302009-08-10 22:56:29 +00005334 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00005335 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005336 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005337 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005338
Chris Lattner1a635d62006-04-14 06:01:58 +00005339 // Now that we have the comparison, emit a copy from the CR to a GPR.
5340 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005341 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5342 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005343 CompNode.getValue(1));
5344
Chris Lattner1a635d62006-04-14 06:01:58 +00005345 // Unpack the result based on how the target uses it.
5346 unsigned BitNo; // Bit # of CR6.
5347 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005348 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005349 default: // Can't happen, don't crash on invalid number though.
5350 case 0: // Return the value of the EQ bit of CR6.
5351 BitNo = 0; InvertBit = false;
5352 break;
5353 case 1: // Return the inverted value of the EQ bit of CR6.
5354 BitNo = 0; InvertBit = true;
5355 break;
5356 case 2: // Return the value of the LT bit of CR6.
5357 BitNo = 2; InvertBit = false;
5358 break;
5359 case 3: // Return the inverted value of the LT bit of CR6.
5360 BitNo = 2; InvertBit = true;
5361 break;
5362 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005363
Chris Lattner1a635d62006-04-14 06:01:58 +00005364 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005365 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5366 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005367 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005368 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5369 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005370
Chris Lattner1a635d62006-04-14 06:01:58 +00005371 // If we are supposed to, toggle the bit.
5372 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005373 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5374 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005375 return Flags;
5376}
5377
Scott Michelfdc40a02009-02-17 22:15:04 +00005378SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005379 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005380 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005381 // Create a stack slot that is 16-byte aligned.
5382 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005383 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005384 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005385 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005386
Chris Lattner1a635d62006-04-14 06:01:58 +00005387 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005388 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005389 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005390 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005391 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005392 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005393 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005394}
5395
Dan Gohmand858e902010-04-17 15:26:15 +00005396SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005397 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005398 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005399 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005400
Owen Anderson825b72b2009-08-11 20:47:22 +00005401 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5402 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005403
Dan Gohman475871a2008-07-27 21:46:04 +00005404 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005405 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005406
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005407 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005408 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5409 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5410 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005411
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005412 // Low parts multiplied together, generating 32-bit results (we ignore the
5413 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005414 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005415 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005416
Dan Gohman475871a2008-07-27 21:46:04 +00005417 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005418 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005419 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005420 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005421 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005422 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5423 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005424 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005425
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005427
Chris Lattnercea2aa72006-04-18 04:28:57 +00005428 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005429 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005430 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005431 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005432
Chris Lattner19a81522006-04-18 03:57:35 +00005433 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005434 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005435 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005436 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005437
Chris Lattner19a81522006-04-18 03:57:35 +00005438 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005439 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005440 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005441 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005442
Chris Lattner19a81522006-04-18 03:57:35 +00005443 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005444 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005445 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005446 Ops[i*2 ] = 2*i+1;
5447 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005448 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005449 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005450 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005451 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005452 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005453}
5454
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005455/// LowerOperation - Provide custom lowering hooks for some operations.
5456///
Dan Gohmand858e902010-04-17 15:26:15 +00005457SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005458 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005459 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005460 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005461 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005462 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005463 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005464 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005465 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005466 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5467 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005468 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005469 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005470
5471 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005472 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005473
Jim Laskeyefc7e522006-12-04 22:04:42 +00005474 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005475 case ISD::DYNAMIC_STACKALLOC:
5476 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005477
Chris Lattner1a635d62006-04-14 06:01:58 +00005478 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005479 case ISD::FP_TO_UINT:
5480 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005481 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005482 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005483 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005484
Chris Lattner1a635d62006-04-14 06:01:58 +00005485 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005486 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5487 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5488 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005489
Chris Lattner1a635d62006-04-14 06:01:58 +00005490 // Vector-related lowering.
5491 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5492 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5493 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5494 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005495 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005496
Chris Lattner3fc027d2007-12-08 06:59:59 +00005497 // Frame & Return address.
5498 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005499 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005500 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005501}
5502
Duncan Sands1607f052008-12-01 11:39:25 +00005503void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5504 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005505 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005506 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005507 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005508 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005509 default:
Craig Topperbc219812012-02-07 02:50:20 +00005510 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005511 case ISD::VAARG: {
5512 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5513 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5514 return;
5515
5516 EVT VT = N->getValueType(0);
5517
5518 if (VT == MVT::i64) {
5519 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5520
5521 Results.push_back(NewNode);
5522 Results.push_back(NewNode.getValue(1));
5523 }
5524 return;
5525 }
Duncan Sands1607f052008-12-01 11:39:25 +00005526 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005527 assert(N->getValueType(0) == MVT::ppcf128);
5528 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005529 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005530 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005531 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005532 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005533 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005534 DAG.getIntPtrConstant(1));
5535
5536 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5537 // of the long double, and puts FPSCR back the way it was. We do not
5538 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005539 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005540 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5541
Owen Anderson825b72b2009-08-11 20:47:22 +00005542 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005543 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005544 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005545 MFFSreg = Result.getValue(0);
5546 InFlag = Result.getValue(1);
5547
5548 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005549 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005550 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005551 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005552 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005553 InFlag = Result.getValue(0);
5554
5555 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005556 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005557 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005558 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005559 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005560 InFlag = Result.getValue(0);
5561
5562 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005563 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005564 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005565 Ops[0] = Lo;
5566 Ops[1] = Hi;
5567 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005568 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005569 FPreg = Result.getValue(0);
5570 InFlag = Result.getValue(1);
5571
5572 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 NodeTys.push_back(MVT::f64);
5574 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005575 Ops[1] = MFFSreg;
5576 Ops[2] = FPreg;
5577 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005578 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005579 FPreg = Result.getValue(0);
5580
5581 // We know the low half is about to be thrown away, so just use something
5582 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005583 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005584 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005585 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005586 }
Duncan Sands1607f052008-12-01 11:39:25 +00005587 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005588 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005589 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005590 }
5591}
5592
5593
Chris Lattner1a635d62006-04-14 06:01:58 +00005594//===----------------------------------------------------------------------===//
5595// Other Lowering Code
5596//===----------------------------------------------------------------------===//
5597
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005598MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005599PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005600 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005601 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005602 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5603
5604 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5605 MachineFunction *F = BB->getParent();
5606 MachineFunction::iterator It = BB;
5607 ++It;
5608
5609 unsigned dest = MI->getOperand(0).getReg();
5610 unsigned ptrA = MI->getOperand(1).getReg();
5611 unsigned ptrB = MI->getOperand(2).getReg();
5612 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005613 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005614
5615 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5616 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5617 F->insert(It, loopMBB);
5618 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005619 exitMBB->splice(exitMBB->begin(), BB,
5620 llvm::next(MachineBasicBlock::iterator(MI)),
5621 BB->end());
5622 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005623
5624 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005625 unsigned TmpReg = (!BinOpcode) ? incr :
5626 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005627 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5628 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005629
5630 // thisMBB:
5631 // ...
5632 // fallthrough --> loopMBB
5633 BB->addSuccessor(loopMBB);
5634
5635 // loopMBB:
5636 // l[wd]arx dest, ptr
5637 // add r0, dest, incr
5638 // st[wd]cx. r0, ptr
5639 // bne- loopMBB
5640 // fallthrough --> exitMBB
5641 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005642 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005643 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005644 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005645 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5646 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005647 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005648 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005649 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005650 BB->addSuccessor(loopMBB);
5651 BB->addSuccessor(exitMBB);
5652
5653 // exitMBB:
5654 // ...
5655 BB = exitMBB;
5656 return BB;
5657}
5658
5659MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005660PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005661 MachineBasicBlock *BB,
5662 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005663 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005664 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005665 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5666 // In 64 bit mode we have to use 64 bits for addresses, even though the
5667 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5668 // registers without caring whether they're 32 or 64, but here we're
5669 // doing actual arithmetic on the addresses.
5670 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005671 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005672
5673 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5674 MachineFunction *F = BB->getParent();
5675 MachineFunction::iterator It = BB;
5676 ++It;
5677
5678 unsigned dest = MI->getOperand(0).getReg();
5679 unsigned ptrA = MI->getOperand(1).getReg();
5680 unsigned ptrB = MI->getOperand(2).getReg();
5681 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005682 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005683
5684 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5685 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5686 F->insert(It, loopMBB);
5687 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005688 exitMBB->splice(exitMBB->begin(), BB,
5689 llvm::next(MachineBasicBlock::iterator(MI)),
5690 BB->end());
5691 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005692
5693 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005694 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005695 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5696 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005697 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5698 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5699 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5700 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5701 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5702 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5703 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5704 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5705 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5706 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005707 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005708 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005709 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005710
5711 // thisMBB:
5712 // ...
5713 // fallthrough --> loopMBB
5714 BB->addSuccessor(loopMBB);
5715
5716 // The 4-byte load must be aligned, while a char or short may be
5717 // anywhere in the word. Hence all this nasty bookkeeping code.
5718 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5719 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005720 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005721 // rlwinm ptr, ptr1, 0, 0, 29
5722 // slw incr2, incr, shift
5723 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5724 // slw mask, mask2, shift
5725 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005726 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005727 // add tmp, tmpDest, incr2
5728 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005729 // and tmp3, tmp, mask
5730 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005731 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005732 // bne- loopMBB
5733 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005734 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005735 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005736 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005737 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005738 .addReg(ptrA).addReg(ptrB);
5739 } else {
5740 Ptr1Reg = ptrB;
5741 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005742 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005743 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005744 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005745 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5746 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005747 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005748 .addReg(Ptr1Reg).addImm(0).addImm(61);
5749 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005750 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005751 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005752 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005753 .addReg(incr).addReg(ShiftReg);
5754 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005755 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005756 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005757 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5758 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005759 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005760 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005761 .addReg(Mask2Reg).addReg(ShiftReg);
5762
5763 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005764 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005765 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005766 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005767 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005768 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005769 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005770 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005771 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005772 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005773 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005774 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005775 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005776 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005777 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005778 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005779 BB->addSuccessor(loopMBB);
5780 BB->addSuccessor(exitMBB);
5781
5782 // exitMBB:
5783 // ...
5784 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005785 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5786 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005787 return BB;
5788}
5789
5790MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005791PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005792 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005793 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005794
5795 // To "insert" these instructions we actually have to insert their
5796 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005797 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005798 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005799 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005800
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005801 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005802
Hal Finkel009f7af2012-06-22 23:10:08 +00005803 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5804 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5805 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5806 PPC::ISEL8 : PPC::ISEL;
5807 unsigned SelectPred = MI->getOperand(4).getImm();
5808 DebugLoc dl = MI->getDebugLoc();
5809
5810 // The SelectPred is ((BI << 5) | BO) for a BCC
5811 unsigned BO = SelectPred & 0xF;
5812 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5813
5814 unsigned TrueOpNo, FalseOpNo;
5815 if (BO == 12) {
5816 TrueOpNo = 2;
5817 FalseOpNo = 3;
5818 } else {
5819 TrueOpNo = 3;
5820 FalseOpNo = 2;
5821 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5822 }
5823
5824 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5825 .addReg(MI->getOperand(TrueOpNo).getReg())
5826 .addReg(MI->getOperand(FalseOpNo).getReg())
5827 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5828 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5829 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5830 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5831 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5832 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5833
Evan Cheng53301922008-07-12 02:23:19 +00005834
5835 // The incoming instruction knows the destination vreg to set, the
5836 // condition code register to branch on, the true/false values to
5837 // select between, and a branch opcode to use.
5838
5839 // thisMBB:
5840 // ...
5841 // TrueVal = ...
5842 // cmpTY ccX, r1, r2
5843 // bCC copy1MBB
5844 // fallthrough --> copy0MBB
5845 MachineBasicBlock *thisMBB = BB;
5846 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5847 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5848 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005849 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005850 F->insert(It, copy0MBB);
5851 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005852
5853 // Transfer the remainder of BB and its successor edges to sinkMBB.
5854 sinkMBB->splice(sinkMBB->begin(), BB,
5855 llvm::next(MachineBasicBlock::iterator(MI)),
5856 BB->end());
5857 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5858
Evan Cheng53301922008-07-12 02:23:19 +00005859 // Next, add the true and fallthrough blocks as its successors.
5860 BB->addSuccessor(copy0MBB);
5861 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005862
Dan Gohman14152b42010-07-06 20:24:04 +00005863 BuildMI(BB, dl, TII->get(PPC::BCC))
5864 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5865
Evan Cheng53301922008-07-12 02:23:19 +00005866 // copy0MBB:
5867 // %FalseValue = ...
5868 // # fallthrough to sinkMBB
5869 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005870
Evan Cheng53301922008-07-12 02:23:19 +00005871 // Update machine-CFG edges
5872 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005873
Evan Cheng53301922008-07-12 02:23:19 +00005874 // sinkMBB:
5875 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5876 // ...
5877 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005878 BuildMI(*BB, BB->begin(), dl,
5879 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005880 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5881 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5882 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005883 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5884 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5885 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5886 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005887 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5888 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5889 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5890 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005891
5892 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5893 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5894 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5895 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005896 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5897 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5898 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5899 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005900
5901 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5902 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5903 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5904 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005905 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5906 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5907 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5908 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005909
5910 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5911 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5912 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5913 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005914 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5915 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5916 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5917 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005918
5919 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005920 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005921 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005922 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005923 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005924 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005925 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005926 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005927
5928 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5929 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5930 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5931 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005932 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5933 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5934 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5935 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005936
Dale Johannesen0e55f062008-08-29 18:29:46 +00005937 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5938 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5939 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5940 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5941 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5942 BB = EmitAtomicBinary(MI, BB, false, 0);
5943 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5944 BB = EmitAtomicBinary(MI, BB, true, 0);
5945
Evan Cheng53301922008-07-12 02:23:19 +00005946 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5947 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5948 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5949
5950 unsigned dest = MI->getOperand(0).getReg();
5951 unsigned ptrA = MI->getOperand(1).getReg();
5952 unsigned ptrB = MI->getOperand(2).getReg();
5953 unsigned oldval = MI->getOperand(3).getReg();
5954 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005955 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005956
Dale Johannesen65e39732008-08-25 18:53:26 +00005957 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5958 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5959 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005960 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005961 F->insert(It, loop1MBB);
5962 F->insert(It, loop2MBB);
5963 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005964 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005965 exitMBB->splice(exitMBB->begin(), BB,
5966 llvm::next(MachineBasicBlock::iterator(MI)),
5967 BB->end());
5968 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005969
5970 // thisMBB:
5971 // ...
5972 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005973 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005974
Dale Johannesen65e39732008-08-25 18:53:26 +00005975 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005976 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005977 // cmp[wd] dest, oldval
5978 // bne- midMBB
5979 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005980 // st[wd]cx. newval, ptr
5981 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005982 // b exitBB
5983 // midMBB:
5984 // st[wd]cx. dest, ptr
5985 // exitBB:
5986 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005987 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005988 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005989 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005990 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005991 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005992 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5993 BB->addSuccessor(loop2MBB);
5994 BB->addSuccessor(midMBB);
5995
5996 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005997 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005998 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005999 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006000 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006001 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006002 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006003 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006004
Dale Johannesen65e39732008-08-25 18:53:26 +00006005 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006006 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006007 .addReg(dest).addReg(ptrA).addReg(ptrB);
6008 BB->addSuccessor(exitMBB);
6009
Evan Cheng53301922008-07-12 02:23:19 +00006010 // exitMBB:
6011 // ...
6012 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006013 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6014 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6015 // We must use 64-bit registers for addresses when targeting 64-bit,
6016 // since we're actually doing arithmetic on them. Other registers
6017 // can be 32-bit.
6018 bool is64bit = PPCSubTarget.isPPC64();
6019 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6020
6021 unsigned dest = MI->getOperand(0).getReg();
6022 unsigned ptrA = MI->getOperand(1).getReg();
6023 unsigned ptrB = MI->getOperand(2).getReg();
6024 unsigned oldval = MI->getOperand(3).getReg();
6025 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006026 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006027
6028 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6029 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6030 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6031 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6032 F->insert(It, loop1MBB);
6033 F->insert(It, loop2MBB);
6034 F->insert(It, midMBB);
6035 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006036 exitMBB->splice(exitMBB->begin(), BB,
6037 llvm::next(MachineBasicBlock::iterator(MI)),
6038 BB->end());
6039 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006040
6041 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006042 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006043 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6044 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006045 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6046 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6047 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6048 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6049 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6050 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6051 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6052 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6053 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6054 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6055 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6056 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6057 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6058 unsigned Ptr1Reg;
6059 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006060 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006061 // thisMBB:
6062 // ...
6063 // fallthrough --> loopMBB
6064 BB->addSuccessor(loop1MBB);
6065
6066 // The 4-byte load must be aligned, while a char or short may be
6067 // anywhere in the word. Hence all this nasty bookkeeping code.
6068 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6069 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006070 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006071 // rlwinm ptr, ptr1, 0, 0, 29
6072 // slw newval2, newval, shift
6073 // slw oldval2, oldval,shift
6074 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6075 // slw mask, mask2, shift
6076 // and newval3, newval2, mask
6077 // and oldval3, oldval2, mask
6078 // loop1MBB:
6079 // lwarx tmpDest, ptr
6080 // and tmp, tmpDest, mask
6081 // cmpw tmp, oldval3
6082 // bne- midMBB
6083 // loop2MBB:
6084 // andc tmp2, tmpDest, mask
6085 // or tmp4, tmp2, newval3
6086 // stwcx. tmp4, ptr
6087 // bne- loop1MBB
6088 // b exitBB
6089 // midMBB:
6090 // stwcx. tmpDest, ptr
6091 // exitBB:
6092 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006093 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006094 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006095 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006096 .addReg(ptrA).addReg(ptrB);
6097 } else {
6098 Ptr1Reg = ptrB;
6099 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006100 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006101 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006102 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006103 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6104 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006105 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006106 .addReg(Ptr1Reg).addImm(0).addImm(61);
6107 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006108 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006109 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006110 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006111 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006112 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006113 .addReg(oldval).addReg(ShiftReg);
6114 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006115 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006116 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006117 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6118 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6119 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006120 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006121 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006122 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006123 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006124 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006125 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006126 .addReg(OldVal2Reg).addReg(MaskReg);
6127
6128 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006129 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006130 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006131 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6132 .addReg(TmpDestReg).addReg(MaskReg);
6133 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006134 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006135 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006136 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6137 BB->addSuccessor(loop2MBB);
6138 BB->addSuccessor(midMBB);
6139
6140 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006141 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6142 .addReg(TmpDestReg).addReg(MaskReg);
6143 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6144 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6145 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006146 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006147 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006148 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006149 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006150 BB->addSuccessor(loop1MBB);
6151 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006152
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006153 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006154 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006155 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006156 BB->addSuccessor(exitMBB);
6157
6158 // exitMBB:
6159 // ...
6160 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006161 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6162 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006163 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006164 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006165 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006166
Dan Gohman14152b42010-07-06 20:24:04 +00006167 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006168 return BB;
6169}
6170
Chris Lattner1a635d62006-04-14 06:01:58 +00006171//===----------------------------------------------------------------------===//
6172// Target Optimization Hooks
6173//===----------------------------------------------------------------------===//
6174
Duncan Sands25cf2272008-11-24 14:53:14 +00006175SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6176 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006177 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006178 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006179 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006180 switch (N->getOpcode()) {
6181 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006182 case PPCISD::SHL:
6183 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006184 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006185 return N->getOperand(0);
6186 }
6187 break;
6188 case PPCISD::SRL:
6189 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006190 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006191 return N->getOperand(0);
6192 }
6193 break;
6194 case PPCISD::SRA:
6195 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006196 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006197 C->isAllOnesValue()) // -1 >>s V -> -1.
6198 return N->getOperand(0);
6199 }
6200 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006201
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006202 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006203 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006204 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6205 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6206 // We allow the src/dst to be either f32/f64, but the intermediate
6207 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006208 if (N->getOperand(0).getValueType() == MVT::i64 &&
6209 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006210 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006211 if (Val.getValueType() == MVT::f32) {
6212 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006213 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006214 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006215
Owen Anderson825b72b2009-08-11 20:47:22 +00006216 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006217 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006218 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006219 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006220 if (N->getValueType(0) == MVT::f32) {
6221 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006222 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006223 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006224 }
6225 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006226 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006227 // If the intermediate type is i32, we can avoid the load/store here
6228 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006229 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006230 }
6231 }
6232 break;
Chris Lattner51269842006-03-01 05:50:56 +00006233 case ISD::STORE:
6234 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6235 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006236 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006237 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006238 N->getOperand(1).getValueType() == MVT::i32 &&
6239 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006240 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006241 if (Val.getValueType() == MVT::f32) {
6242 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006243 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006244 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006245 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006246 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006247
Owen Anderson825b72b2009-08-11 20:47:22 +00006248 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006249 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006250 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006251 return Val;
6252 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006253
Chris Lattnerd9989382006-07-10 20:56:58 +00006254 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006255 if (cast<StoreSDNode>(N)->isUnindexed() &&
6256 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006257 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006258 (N->getOperand(1).getValueType() == MVT::i32 ||
6259 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006260 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006261 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006262 if (BSwapOp.getValueType() == MVT::i16)
6263 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006264
Dan Gohmanc76909a2009-09-25 20:36:54 +00006265 SDValue Ops[] = {
6266 N->getOperand(0), BSwapOp, N->getOperand(2),
6267 DAG.getValueType(N->getOperand(1).getValueType())
6268 };
6269 return
6270 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6271 Ops, array_lengthof(Ops),
6272 cast<StoreSDNode>(N)->getMemoryVT(),
6273 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006274 }
6275 break;
6276 case ISD::BSWAP:
6277 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006278 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006279 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006280 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006281 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006282 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006283 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006284 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006285 LD->getChain(), // Chain
6286 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006287 DAG.getValueType(N->getValueType(0)) // VT
6288 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006289 SDValue BSLoad =
6290 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6291 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6292 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006293
Scott Michelfdc40a02009-02-17 22:15:04 +00006294 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006295 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006296 if (N->getValueType(0) == MVT::i16)
6297 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006298
Chris Lattnerd9989382006-07-10 20:56:58 +00006299 // First, combine the bswap away. This makes the value produced by the
6300 // load dead.
6301 DCI.CombineTo(N, ResVal);
6302
6303 // Next, combine the load away, we give it a bogus result value but a real
6304 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006305 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006306
Chris Lattnerd9989382006-07-10 20:56:58 +00006307 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006308 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006309 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006310
Chris Lattner51269842006-03-01 05:50:56 +00006311 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006312 case PPCISD::VCMP: {
6313 // If a VCMPo node already exists with exactly the same operands as this
6314 // node, use its result instead of this node (VCMPo computes both a CR6 and
6315 // a normal output).
6316 //
6317 if (!N->getOperand(0).hasOneUse() &&
6318 !N->getOperand(1).hasOneUse() &&
6319 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006320
Chris Lattner4468c222006-03-31 06:02:07 +00006321 // Scan all of the users of the LHS, looking for VCMPo's that match.
6322 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006323
Gabor Greifba36cb52008-08-28 21:40:38 +00006324 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006325 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6326 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006327 if (UI->getOpcode() == PPCISD::VCMPo &&
6328 UI->getOperand(1) == N->getOperand(1) &&
6329 UI->getOperand(2) == N->getOperand(2) &&
6330 UI->getOperand(0) == N->getOperand(0)) {
6331 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006332 break;
6333 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006334
Chris Lattner00901202006-04-18 18:28:22 +00006335 // If there is no VCMPo node, or if the flag value has a single use, don't
6336 // transform this.
6337 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6338 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006339
6340 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006341 // chain, this transformation is more complex. Note that multiple things
6342 // could use the value result, which we should ignore.
6343 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006344 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006345 FlagUser == 0; ++UI) {
6346 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006347 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006348 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006349 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006350 FlagUser = User;
6351 break;
6352 }
6353 }
6354 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006355
Chris Lattner00901202006-04-18 18:28:22 +00006356 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6357 // give up for right now.
6358 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006359 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006360 }
6361 break;
6362 }
Chris Lattner90564f22006-04-18 17:59:36 +00006363 case ISD::BR_CC: {
6364 // If this is a branch on an altivec predicate comparison, lower this so
6365 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6366 // lowering is done pre-legalize, because the legalizer lowers the predicate
6367 // compare down to code that is difficult to reassemble.
6368 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006369 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006370 int CompareOpc;
6371 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006372
Chris Lattner90564f22006-04-18 17:59:36 +00006373 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6374 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6375 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6376 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006377
Chris Lattner90564f22006-04-18 17:59:36 +00006378 // If this is a comparison against something other than 0/1, then we know
6379 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006380 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006381 if (Val != 0 && Val != 1) {
6382 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6383 return N->getOperand(0);
6384 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006385 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006386 N->getOperand(0), N->getOperand(4));
6387 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006388
Chris Lattner90564f22006-04-18 17:59:36 +00006389 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006390
Chris Lattner90564f22006-04-18 17:59:36 +00006391 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00006392 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00006393 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006394 LHS.getOperand(2), // LHS of compare
6395 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006396 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006397 };
Chris Lattner90564f22006-04-18 17:59:36 +00006398 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006399 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00006400 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006401
Chris Lattner90564f22006-04-18 17:59:36 +00006402 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006403 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006404 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006405 default: // Can't happen, don't crash on invalid number though.
6406 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006407 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006408 break;
6409 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006410 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006411 break;
6412 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006413 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006414 break;
6415 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006416 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006417 break;
6418 }
6419
Owen Anderson825b72b2009-08-11 20:47:22 +00006420 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6421 DAG.getConstant(CompOpc, MVT::i32),
6422 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006423 N->getOperand(4), CompNode.getValue(1));
6424 }
6425 break;
6426 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006427 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006428
Dan Gohman475871a2008-07-27 21:46:04 +00006429 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006430}
6431
Chris Lattner1a635d62006-04-14 06:01:58 +00006432//===----------------------------------------------------------------------===//
6433// Inline Assembly Support
6434//===----------------------------------------------------------------------===//
6435
Dan Gohman475871a2008-07-27 21:46:04 +00006436void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006437 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006438 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006439 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006440 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006441 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006442 switch (Op.getOpcode()) {
6443 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006444 case PPCISD::LBRX: {
6445 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006446 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006447 KnownZero = 0xFFFF0000;
6448 break;
6449 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006450 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006451 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006452 default: break;
6453 case Intrinsic::ppc_altivec_vcmpbfp_p:
6454 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6455 case Intrinsic::ppc_altivec_vcmpequb_p:
6456 case Intrinsic::ppc_altivec_vcmpequh_p:
6457 case Intrinsic::ppc_altivec_vcmpequw_p:
6458 case Intrinsic::ppc_altivec_vcmpgefp_p:
6459 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6460 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6461 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6462 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6463 case Intrinsic::ppc_altivec_vcmpgtub_p:
6464 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6465 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6466 KnownZero = ~1U; // All bits but the low one are known to be zero.
6467 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006468 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006469 }
6470 }
6471}
6472
6473
Chris Lattner4234f572007-03-25 02:14:49 +00006474/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006475/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006476PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006477PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6478 if (Constraint.size() == 1) {
6479 switch (Constraint[0]) {
6480 default: break;
6481 case 'b':
6482 case 'r':
6483 case 'f':
6484 case 'v':
6485 case 'y':
6486 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006487 case 'Z':
6488 // FIXME: While Z does indicate a memory constraint, it specifically
6489 // indicates an r+r address (used in conjunction with the 'y' modifier
6490 // in the replacement string). Currently, we're forcing the base
6491 // register to be r0 in the asm printer (which is interpreted as zero)
6492 // and forming the complete address in the second register. This is
6493 // suboptimal.
6494 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006495 }
6496 }
6497 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006498}
6499
John Thompson44ab89e2010-10-29 17:29:13 +00006500/// Examine constraint type and operand type and determine a weight value.
6501/// This object must already have been set up with the operand type
6502/// and the current alternative constraint selected.
6503TargetLowering::ConstraintWeight
6504PPCTargetLowering::getSingleConstraintMatchWeight(
6505 AsmOperandInfo &info, const char *constraint) const {
6506 ConstraintWeight weight = CW_Invalid;
6507 Value *CallOperandVal = info.CallOperandVal;
6508 // If we don't have a value, we can't do a match,
6509 // but allow it at the lowest weight.
6510 if (CallOperandVal == NULL)
6511 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006512 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006513 // Look at the constraint type.
6514 switch (*constraint) {
6515 default:
6516 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6517 break;
6518 case 'b':
6519 if (type->isIntegerTy())
6520 weight = CW_Register;
6521 break;
6522 case 'f':
6523 if (type->isFloatTy())
6524 weight = CW_Register;
6525 break;
6526 case 'd':
6527 if (type->isDoubleTy())
6528 weight = CW_Register;
6529 break;
6530 case 'v':
6531 if (type->isVectorTy())
6532 weight = CW_Register;
6533 break;
6534 case 'y':
6535 weight = CW_Register;
6536 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006537 case 'Z':
6538 weight = CW_Memory;
6539 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006540 }
6541 return weight;
6542}
6543
Scott Michelfdc40a02009-02-17 22:15:04 +00006544std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006545PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006546 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006547 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006548 // GCC RS6000 Constraint Letters
6549 switch (Constraint[0]) {
6550 case 'b': // R1-R31
6551 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006552 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006553 return std::make_pair(0U, &PPC::G8RCRegClass);
6554 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006555 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006556 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006557 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006558 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006559 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006560 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006561 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006562 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006563 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006564 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006565 }
6566 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006567
Chris Lattner331d1bc2006-11-02 01:44:04 +00006568 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006569}
Chris Lattner763317d2006-02-07 00:47:13 +00006570
Chris Lattner331d1bc2006-11-02 01:44:04 +00006571
Chris Lattner48884cd2007-08-25 00:47:38 +00006572/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006573/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006574void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006575 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006576 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006577 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006578 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006579
Eric Christopher100c8332011-06-02 23:16:42 +00006580 // Only support length 1 constraints.
6581 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006582
Eric Christopher100c8332011-06-02 23:16:42 +00006583 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006584 switch (Letter) {
6585 default: break;
6586 case 'I':
6587 case 'J':
6588 case 'K':
6589 case 'L':
6590 case 'M':
6591 case 'N':
6592 case 'O':
6593 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006594 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006595 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006596 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006597 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006598 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006599 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006600 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006601 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006602 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006603 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6604 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006605 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006606 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006607 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006608 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006609 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006610 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006611 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006612 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006613 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006614 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006615 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006616 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006617 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006618 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006619 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006620 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006621 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006622 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006623 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006624 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006625 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006626 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006627 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006628 }
6629 break;
6630 }
6631 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006632
Gabor Greifba36cb52008-08-28 21:40:38 +00006633 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006634 Ops.push_back(Result);
6635 return;
6636 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006637
Chris Lattner763317d2006-02-07 00:47:13 +00006638 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006639 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006640}
Evan Chengc4c62572006-03-13 23:20:37 +00006641
Chris Lattnerc9addb72007-03-30 23:15:24 +00006642// isLegalAddressingMode - Return true if the addressing mode represented
6643// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006644bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006645 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006646 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006647
Chris Lattnerc9addb72007-03-30 23:15:24 +00006648 // PPC allows a sign-extended 16-bit immediate field.
6649 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6650 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006651
Chris Lattnerc9addb72007-03-30 23:15:24 +00006652 // No global is ever allowed as a base.
6653 if (AM.BaseGV)
6654 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006655
6656 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006657 switch (AM.Scale) {
6658 case 0: // "r+i" or just "i", depending on HasBaseReg.
6659 break;
6660 case 1:
6661 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6662 return false;
6663 // Otherwise we have r+r or r+i.
6664 break;
6665 case 2:
6666 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6667 return false;
6668 // Allow 2*r as r+r.
6669 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006670 default:
6671 // No other scales are supported.
6672 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006673 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006674
Chris Lattnerc9addb72007-03-30 23:15:24 +00006675 return true;
6676}
6677
Evan Chengc4c62572006-03-13 23:20:37 +00006678/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006679/// as the offset of the target addressing mode for load / store of the
6680/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006681bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006682 // PPC allows a sign-extended 16-bit immediate field.
6683 return (V > -(1 << 16) && V < (1 << 16)-1);
6684}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006685
Craig Topperc89c7442012-03-27 07:21:54 +00006686bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006687 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006688}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006689
Dan Gohmand858e902010-04-17 15:26:15 +00006690SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6691 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006692 MachineFunction &MF = DAG.getMachineFunction();
6693 MachineFrameInfo *MFI = MF.getFrameInfo();
6694 MFI->setReturnAddressIsTaken(true);
6695
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006696 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006697 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006698
Dale Johannesen08673d22010-05-03 22:59:34 +00006699 // Make sure the function does not optimize away the store of the RA to
6700 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006701 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006702 FuncInfo->setLRStoreRequired();
6703 bool isPPC64 = PPCSubTarget.isPPC64();
6704 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6705
6706 if (Depth > 0) {
6707 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6708 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006709
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006710 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006711 isPPC64? MVT::i64 : MVT::i32);
6712 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6713 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6714 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006715 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006716 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006717
Chris Lattner3fc027d2007-12-08 06:59:59 +00006718 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006719 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006720 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006721 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006722}
6723
Dan Gohmand858e902010-04-17 15:26:15 +00006724SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6725 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006726 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006727 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006728
Owen Andersone50ed302009-08-10 22:56:29 +00006729 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006730 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006731
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006732 MachineFunction &MF = DAG.getMachineFunction();
6733 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006734 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006735 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6736 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006737 MFI->getStackSize() &&
Bill Wendling67658342012-10-09 07:45:08 +00006738 !MF.getFunction()->getFnAttributes().
6739 hasAttribute(Attributes::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006740 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6741 (is31 ? PPC::R31 : PPC::R1);
6742 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6743 PtrVT);
6744 while (Depth--)
6745 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006746 FrameAddr, MachinePointerInfo(), false, false,
6747 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006748 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006749}
Dan Gohman54aeea32008-10-21 03:41:46 +00006750
6751bool
6752PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6753 // The PowerPC target isn't yet aware of offsets.
6754 return false;
6755}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006756
Evan Cheng42642d02010-04-01 20:10:42 +00006757/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006758/// and store operations as a result of memset, memcpy, and memmove
6759/// lowering. If DstAlign is zero that means it's safe to destination
6760/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6761/// means there isn't a need to check it against alignment requirement,
6762/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00006763/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00006764/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00006765/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
6766/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006767/// It returns EVT::Other if the type should be determined using generic
6768/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006769EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6770 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00006771 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00006772 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006773 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006774 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006775 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006776 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006777 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006778 }
6779}
Hal Finkel3f31d492012-04-01 19:23:08 +00006780
Hal Finkel070b8db2012-06-22 00:49:52 +00006781/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6782/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6783/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6784/// is expanded to mul + add.
6785bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6786 if (!VT.isSimple())
6787 return false;
6788
6789 switch (VT.getSimpleVT().SimpleTy) {
6790 case MVT::f32:
6791 case MVT::f64:
6792 case MVT::v4f32:
6793 return true;
6794 default:
6795 break;
6796 }
6797
6798 return false;
6799}
6800
Hal Finkel3f31d492012-04-01 19:23:08 +00006801Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006802 if (DisableILPPref)
6803 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006804
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006805 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006806}
6807