blob: c5464ceb3617c89801c9db0877e766e8b12bdb71 [file] [log] [blame]
Johnny Chenb68a3ee2010-04-02 22:27:38 +00001//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
12#include "ARMDisassembler.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000013#include "ARM.h"
14#include "ARMRegisterInfo.h"
15#include "MCTargetDesc/ARMAddressingModes.h"
16#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000017#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000018#include "llvm/MC/MCInst.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCContext.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000021#include "llvm/Target/TargetRegistry.h"
22#include "llvm/Support/Debug.h"
23#include "llvm/Support/MemoryObject.h"
24#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/raw_ostream.h"
26
Owen Anderson83e3f672011-08-17 17:44:15 +000027// Pull DecodeStatus and its enum values into the global namespace.
28typedef llvm::MCDisassembler::DecodeStatus DecodeStatus;
29#define Success llvm::MCDisassembler::Success
30#define Unpredictable llvm::MCDisassembler::SoftFail
31#define Fail llvm::MCDisassembler::Fail
32
33// Helper macro to perform setwise reduction of the current running status
34// and another status, and return if the new status is Fail.
35#define CHECK(S,X) do { \
36 S = (DecodeStatus) ((int)S & (X)); \
37 if (S == Fail) return Fail; \
38 } while(0)
39
Owen Anderson8d7d2e12011-08-09 20:55:18 +000040// Forward declare these because the autogenerated code will reference them.
41// Definitions are further down.
Owen Anderson83e3f672011-08-17 17:44:15 +000042static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000043 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000044static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
45 unsigned RegNo, uint64_t Address,
46 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000047static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000048 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000049static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000050 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000051static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000052 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000053static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000054 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000055static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000056 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000057static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000058 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000059static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
60 unsigned RegNo,
61 uint64_t Address,
62 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000063static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000064 uint64_t Address, const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +000065
Owen Anderson83e3f672011-08-17 17:44:15 +000066static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000067 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000068static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000069 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000070static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000071 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000072static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000073 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000074static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000075 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000076static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000077 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000078static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000079 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +000080
Owen Anderson83e3f672011-08-17 17:44:15 +000081static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000082 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000083static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000084 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000085static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
86 unsigned Insn,
87 uint64_t Address,
88 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000089static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000090 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000091static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000092 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000093static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000094 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000095static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000096 uint64_t Address, const void *Decoder);
97
Owen Anderson83e3f672011-08-17 17:44:15 +000098static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000099 unsigned Insn,
100 uint64_t Adddress,
101 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000102static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000103 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000104static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000105 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000106static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000107 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000108static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000110static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000111 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000112static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000113 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000114static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000115 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000116static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000117 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000118static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000119 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000120static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000121 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000122static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000123 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000124static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000125 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000126static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000127 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000128static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000129 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000130static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000131 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000132static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000133 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000134static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000135 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000136static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000137 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000138static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000139 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000140static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000141 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000142static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000143 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000144static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000145 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000146static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000147 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000148static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000149 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000150static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000151 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000152static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000153 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000154static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000155 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000156static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000157 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000158static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000159 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000160static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000161 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000162static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000163 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000164static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000165 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000166static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000167 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000168static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000169 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000170static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000171 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000172static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000173 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000174static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000175 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000176static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000177 uint64_t Address, const void *Decoder);
Owen Anderson7cdbf082011-08-12 18:12:39 +0000178
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000179
Owen Anderson83e3f672011-08-17 17:44:15 +0000180static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000181 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000182static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000183 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000184static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000185 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000186static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000187 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000188static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000189 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000190static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000191 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000192static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000193 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000194static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000195 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000196static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000197 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000198static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000199 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000200static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000201 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000202static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000203 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000204static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000205 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000206static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000207 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000208static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000209 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000210static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000211 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000212static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000213 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000214static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000215 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000216static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000217 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000218static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000219 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000220static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000221 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000222static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000223 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000224static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000225 uint64_t Address, const void *Decoder);
226
227#include "ARMGenDisassemblerTables.inc"
228#include "ARMGenInstrInfo.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000229#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000230
231using namespace llvm;
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000232
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000233static MCDisassembler *createARMDisassembler(const Target &T) {
234 return new ARMDisassembler;
235}
236
237static MCDisassembler *createThumbDisassembler(const Target &T) {
238 return new ThumbDisassembler;
239}
240
Sean Callanan9899f702010-04-13 21:21:57 +0000241EDInstInfo *ARMDisassembler::getEDInfo() const {
242 return instInfoARM;
243}
244
245EDInstInfo *ThumbDisassembler::getEDInfo() const {
246 return instInfoARM;
247}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000248
Owen Anderson83e3f672011-08-17 17:44:15 +0000249DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
250 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000251 uint64_t Address,
252 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000253 uint8_t bytes[4];
254
255 // We want to read exactly 4 bytes of data.
256 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000257 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000258
259 // Encoded as a small-endian 32-bit word in the stream.
260 uint32_t insn = (bytes[3] << 24) |
261 (bytes[2] << 16) |
262 (bytes[1] << 8) |
263 (bytes[0] << 0);
264
265 // Calling the auto-generated decoder function.
Owen Anderson83e3f672011-08-17 17:44:15 +0000266 DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this);
267 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000268 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000269 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000270 }
271
272 // Instructions that are shared between ARM and Thumb modes.
273 // FIXME: This shouldn't really exist. It's an artifact of the
274 // fact that we fail to encode a few instructions properly for Thumb.
275 MI.clear();
276 result = decodeCommonInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000277 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000278 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000279 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000280 }
281
282 // VFP and NEON instructions, similarly, are shared between ARM
283 // and Thumb modes.
284 MI.clear();
285 result = decodeVFPInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000286 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000287 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000288 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000289 }
290
291 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000292 result = decodeNEONDataInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000293 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000294 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000295 // Add a fake predicate operand, because we share these instruction
296 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000297 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
298 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000299 }
300
301 MI.clear();
302 result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000303 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000304 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000305 // Add a fake predicate operand, because we share these instruction
306 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000307 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
308 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000309 }
310
311 MI.clear();
312 result = decodeNEONDupInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000313 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000314 Size = 4;
315 // Add a fake predicate operand, because we share these instruction
316 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000317 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
318 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000319 }
320
321 MI.clear();
322
Owen Anderson83e3f672011-08-17 17:44:15 +0000323 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000324}
325
326namespace llvm {
327extern MCInstrDesc ARMInsts[];
328}
329
330// Thumb1 instructions don't have explicit S bits. Rather, they
331// implicitly set CPSR. Since it's not represented in the encoding, the
332// auto-generated decoder won't inject the CPSR operand. We need to fix
333// that as a post-pass.
334static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
335 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000336 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000337 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000338 for (unsigned i = 0; i < NumOps; ++i, ++I) {
339 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000340 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000341 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000342 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
343 return;
344 }
345 }
346
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000347 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000348}
349
350// Most Thumb instructions don't have explicit predicates in the
351// encoding, but rather get their predicates from IT context. We need
352// to fix up the predicate operands using this context information as a
353// post-pass.
354void ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
355 // A few instructions actually have predicates encoded in them. Don't
356 // try to overwrite it if we're seeing one of those.
357 switch (MI.getOpcode()) {
358 case ARM::tBcc:
359 case ARM::t2Bcc:
360 return;
361 default:
362 break;
363 }
364
365 // If we're in an IT block, base the predicate on that. Otherwise,
366 // assume a predicate of AL.
367 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000368 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000369 CC = ITBlock.back();
370 ITBlock.pop_back();
371 } else
372 CC = ARMCC::AL;
373
374 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000375 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000376 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000377 for (unsigned i = 0; i < NumOps; ++i, ++I) {
378 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000379 if (OpInfo[i].isPredicate()) {
380 I = MI.insert(I, MCOperand::CreateImm(CC));
381 ++I;
382 if (CC == ARMCC::AL)
383 MI.insert(I, MCOperand::CreateReg(0));
384 else
385 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
386 return;
387 }
388 }
389
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000390 I = MI.insert(I, MCOperand::CreateImm(CC));
391 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000392 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000393 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000394 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000395 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000396}
397
398// Thumb VFP instructions are a special case. Because we share their
399// encodings between ARM and Thumb modes, and they are predicable in ARM
400// mode, the auto-generated decoder will give them an (incorrect)
401// predicate operand. We need to rewrite these operands based on the IT
402// context as a post-pass.
403void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
404 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000405 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000406 CC = ITBlock.back();
407 ITBlock.pop_back();
408 } else
409 CC = ARMCC::AL;
410
411 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
412 MCInst::iterator I = MI.begin();
Owen Anderson10cbaab2011-08-10 17:36:48 +0000413 for (unsigned i = 0, e = MI.size(); i < e; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000414 if (OpInfo[i].isPredicate() ) {
415 I->setImm(CC);
416 ++I;
417 if (CC == ARMCC::AL)
418 I->setReg(0);
419 else
420 I->setReg(ARM::CPSR);
421 return;
422 }
423 }
424}
425
Owen Anderson83e3f672011-08-17 17:44:15 +0000426DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
427 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000428 uint64_t Address,
429 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000430 uint8_t bytes[4];
431
432 // We want to read exactly 2 bytes of data.
433 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000434 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000435
436 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
Owen Anderson83e3f672011-08-17 17:44:15 +0000437 DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this);
438 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000439 Size = 2;
Owen Anderson16280302011-08-16 23:45:44 +0000440 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000441 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000442 }
443
444 MI.clear();
445 result = decodeThumbSBitInstruction16(MI, insn16, Address, this);
446 if (result) {
447 Size = 2;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000448 bool InITBlock = !ITBlock.empty();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000449 AddThumbPredicate(MI);
450 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000451 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000452 }
453
454 MI.clear();
455 result = decodeThumb2Instruction16(MI, insn16, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000456 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000457 Size = 2;
458 AddThumbPredicate(MI);
459
460 // If we find an IT instruction, we need to parse its condition
461 // code and mask operands so that we can apply them correctly
462 // to the subsequent instructions.
463 if (MI.getOpcode() == ARM::t2IT) {
464 unsigned firstcond = MI.getOperand(0).getImm();
465 uint32_t mask = MI.getOperand(1).getImm();
466 unsigned zeros = CountTrailingZeros_32(mask);
467 mask >>= zeros+1;
468
469 for (unsigned i = 0; i < 4 - (zeros+1); ++i) {
470 if (firstcond ^ (mask & 1))
471 ITBlock.push_back(firstcond ^ 1);
472 else
473 ITBlock.push_back(firstcond);
474 mask >>= 1;
475 }
476 ITBlock.push_back(firstcond);
477 }
478
Owen Anderson83e3f672011-08-17 17:44:15 +0000479 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000480 }
481
482 // We want to read exactly 4 bytes of data.
483 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000484 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000485
486 uint32_t insn32 = (bytes[3] << 8) |
487 (bytes[2] << 0) |
488 (bytes[1] << 24) |
489 (bytes[0] << 16);
490 MI.clear();
491 result = decodeThumbInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000492 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000493 Size = 4;
494 bool InITBlock = ITBlock.size();
495 AddThumbPredicate(MI);
496 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000497 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000498 }
499
500 MI.clear();
501 result = decodeThumb2Instruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000502 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000503 Size = 4;
504 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000505 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000506 }
507
508 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000509 result = decodeCommonInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000510 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000511 Size = 4;
512 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000513 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000514 }
515
516 MI.clear();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000517 result = decodeVFPInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000518 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000519 Size = 4;
520 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000521 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000522 }
523
524 MI.clear();
Owen Andersonef2865a2011-08-15 23:38:54 +0000525 result = decodeNEONDupInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000526 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000527 Size = 4;
528 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000529 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000530 }
531
532 if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
533 MI.clear();
534 uint32_t NEONLdStInsn = insn32;
535 NEONLdStInsn &= 0xF0FFFFFF;
536 NEONLdStInsn |= 0x04000000;
537 result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000538 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000539 Size = 4;
540 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000541 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000542 }
543 }
544
Owen Anderson8533eba2011-08-10 19:01:10 +0000545 if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000546 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000547 uint32_t NEONDataInsn = insn32;
548 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
549 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
550 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
551 result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000552 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000553 Size = 4;
554 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000555 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000556 }
557 }
558
Owen Anderson83e3f672011-08-17 17:44:15 +0000559 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000560}
561
562
563extern "C" void LLVMInitializeARMDisassembler() {
564 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
565 createARMDisassembler);
566 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
567 createThumbDisassembler);
568}
569
570static const unsigned GPRDecoderTable[] = {
571 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
572 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
573 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
574 ARM::R12, ARM::SP, ARM::LR, ARM::PC
575};
576
Owen Anderson83e3f672011-08-17 17:44:15 +0000577static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000578 uint64_t Address, const void *Decoder) {
579 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000580 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000581
582 unsigned Register = GPRDecoderTable[RegNo];
583 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000584 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000585}
586
Jim Grosbachc4057822011-08-17 21:58:18 +0000587static DecodeStatus
588DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
589 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000590 if (RegNo == 15) return Fail;
Owen Anderson51c98052011-08-09 22:48:45 +0000591 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
592}
593
Owen Anderson83e3f672011-08-17 17:44:15 +0000594static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000595 uint64_t Address, const void *Decoder) {
596 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000597 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000598 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
599}
600
Owen Anderson83e3f672011-08-17 17:44:15 +0000601static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000602 uint64_t Address, const void *Decoder) {
603 unsigned Register = 0;
604 switch (RegNo) {
605 case 0:
606 Register = ARM::R0;
607 break;
608 case 1:
609 Register = ARM::R1;
610 break;
611 case 2:
612 Register = ARM::R2;
613 break;
614 case 3:
615 Register = ARM::R3;
616 break;
617 case 9:
618 Register = ARM::R9;
619 break;
620 case 12:
621 Register = ARM::R12;
622 break;
623 default:
Owen Anderson83e3f672011-08-17 17:44:15 +0000624 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000625 }
626
627 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000628 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000629}
630
Owen Anderson83e3f672011-08-17 17:44:15 +0000631static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000632 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000633 if (RegNo == 13 || RegNo == 15) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000634 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
635}
636
Jim Grosbachc4057822011-08-17 21:58:18 +0000637static const unsigned SPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000638 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
639 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
640 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
641 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
642 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
643 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
644 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
645 ARM::S28, ARM::S29, ARM::S30, ARM::S31
646};
647
Owen Anderson83e3f672011-08-17 17:44:15 +0000648static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000649 uint64_t Address, const void *Decoder) {
650 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000651 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000652
653 unsigned Register = SPRDecoderTable[RegNo];
654 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000655 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000656}
657
Jim Grosbachc4057822011-08-17 21:58:18 +0000658static const unsigned DPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000659 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
660 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
661 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
662 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
663 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
664 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
665 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
666 ARM::D28, ARM::D29, ARM::D30, ARM::D31
667};
668
Owen Anderson83e3f672011-08-17 17:44:15 +0000669static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000670 uint64_t Address, const void *Decoder) {
671 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000672 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000673
674 unsigned Register = DPRDecoderTable[RegNo];
675 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000676 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000677}
678
Owen Anderson83e3f672011-08-17 17:44:15 +0000679static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000680 uint64_t Address, const void *Decoder) {
681 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000682 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000683 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
684}
685
Jim Grosbachc4057822011-08-17 21:58:18 +0000686static DecodeStatus
687DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
688 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000689 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000690 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000691 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
692}
693
Jim Grosbachc4057822011-08-17 21:58:18 +0000694static const unsigned QPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000695 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
696 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
697 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
698 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
699};
700
701
Owen Anderson83e3f672011-08-17 17:44:15 +0000702static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000703 uint64_t Address, const void *Decoder) {
704 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000705 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000706 RegNo >>= 1;
707
708 unsigned Register = QPRDecoderTable[RegNo];
709 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000710 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000711}
712
Owen Anderson83e3f672011-08-17 17:44:15 +0000713static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000714 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000715 if (Val == 0xF) return Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +0000716 // AL predicate is not allowed on Thumb1 branches.
717 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
Owen Anderson83e3f672011-08-17 17:44:15 +0000718 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000719 Inst.addOperand(MCOperand::CreateImm(Val));
720 if (Val == ARMCC::AL) {
721 Inst.addOperand(MCOperand::CreateReg(0));
722 } else
723 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
Owen Anderson83e3f672011-08-17 17:44:15 +0000724 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000725}
726
Owen Anderson83e3f672011-08-17 17:44:15 +0000727static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000728 uint64_t Address, const void *Decoder) {
729 if (Val)
730 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
731 else
732 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson83e3f672011-08-17 17:44:15 +0000733 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000734}
735
Owen Anderson83e3f672011-08-17 17:44:15 +0000736static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000737 uint64_t Address, const void *Decoder) {
738 uint32_t imm = Val & 0xFF;
739 uint32_t rot = (Val & 0xF00) >> 7;
740 uint32_t rot_imm = (imm >> rot) | (imm << (32-rot));
741 Inst.addOperand(MCOperand::CreateImm(rot_imm));
Owen Anderson83e3f672011-08-17 17:44:15 +0000742 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000743}
744
Owen Anderson83e3f672011-08-17 17:44:15 +0000745static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000746 uint64_t Address, const void *Decoder) {
747 Val <<= 2;
748 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000749 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000750}
751
Owen Anderson83e3f672011-08-17 17:44:15 +0000752static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000753 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000754 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000755
756 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
757 unsigned type = fieldFromInstruction32(Val, 5, 2);
758 unsigned imm = fieldFromInstruction32(Val, 7, 5);
759
760 // Register-immediate
Owen Anderson83e3f672011-08-17 17:44:15 +0000761 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000762
763 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
764 switch (type) {
765 case 0:
766 Shift = ARM_AM::lsl;
767 break;
768 case 1:
769 Shift = ARM_AM::lsr;
770 break;
771 case 2:
772 Shift = ARM_AM::asr;
773 break;
774 case 3:
775 Shift = ARM_AM::ror;
776 break;
777 }
778
779 if (Shift == ARM_AM::ror && imm == 0)
780 Shift = ARM_AM::rrx;
781
782 unsigned Op = Shift | (imm << 3);
783 Inst.addOperand(MCOperand::CreateImm(Op));
784
Owen Anderson83e3f672011-08-17 17:44:15 +0000785 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000786}
787
Owen Anderson83e3f672011-08-17 17:44:15 +0000788static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000789 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000790 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000791
792 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
793 unsigned type = fieldFromInstruction32(Val, 5, 2);
794 unsigned Rs = fieldFromInstruction32(Val, 8, 4);
795
796 // Register-register
Owen Anderson83e3f672011-08-17 17:44:15 +0000797 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
798 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000799
800 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
801 switch (type) {
802 case 0:
803 Shift = ARM_AM::lsl;
804 break;
805 case 1:
806 Shift = ARM_AM::lsr;
807 break;
808 case 2:
809 Shift = ARM_AM::asr;
810 break;
811 case 3:
812 Shift = ARM_AM::ror;
813 break;
814 }
815
816 Inst.addOperand(MCOperand::CreateImm(Shift));
817
Owen Anderson83e3f672011-08-17 17:44:15 +0000818 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000819}
820
Owen Anderson83e3f672011-08-17 17:44:15 +0000821static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000822 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000823 DecodeStatus S = Success;
824
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000825 // Empty register lists are not allowed.
Owen Anderson83e3f672011-08-17 17:44:15 +0000826 if (CountPopulation_32(Val) == 0) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000827 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000828 if (Val & (1 << i)) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000829 CHECK(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000830 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000831 }
832
Owen Anderson83e3f672011-08-17 17:44:15 +0000833 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000834}
835
Owen Anderson83e3f672011-08-17 17:44:15 +0000836static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000837 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000838 DecodeStatus S = Success;
839
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000840 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
841 unsigned regs = Val & 0xFF;
842
Owen Anderson83e3f672011-08-17 17:44:15 +0000843 CHECK(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000844 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000845 CHECK(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000846 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000847
Owen Anderson83e3f672011-08-17 17:44:15 +0000848 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000849}
850
Owen Anderson83e3f672011-08-17 17:44:15 +0000851static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000852 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000853 DecodeStatus S = Success;
854
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000855 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
856 unsigned regs = (Val & 0xFF) / 2;
857
Owen Anderson83e3f672011-08-17 17:44:15 +0000858 CHECK(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000859 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000860 CHECK(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000861 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000862
Owen Anderson83e3f672011-08-17 17:44:15 +0000863 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000864}
865
Owen Anderson83e3f672011-08-17 17:44:15 +0000866static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000867 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +0000868 // This operand encodes a mask of contiguous zeros between a specified MSB
869 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
870 // the mask of all bits LSB-and-lower, and then xor them to create
Jim Grosbachc4057822011-08-17 21:58:18 +0000871 // the mask of that's all ones on [msb, lsb]. Finally we not it to
Owen Anderson10cbaab2011-08-10 17:36:48 +0000872 // create the final mask.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000873 unsigned msb = fieldFromInstruction32(Val, 5, 5);
874 unsigned lsb = fieldFromInstruction32(Val, 0, 5);
875 uint32_t msb_mask = (1 << (msb+1)) - 1;
876 uint32_t lsb_mask = (1 << lsb) - 1;
877 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000878 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000879}
880
Owen Anderson83e3f672011-08-17 17:44:15 +0000881static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000882 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000883 DecodeStatus S = Success;
884
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000885 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
886 unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
887 unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
888 unsigned imm = fieldFromInstruction32(Insn, 0, 8);
889 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
890 unsigned U = fieldFromInstruction32(Insn, 23, 1);
891
892 switch (Inst.getOpcode()) {
893 case ARM::LDC_OFFSET:
894 case ARM::LDC_PRE:
895 case ARM::LDC_POST:
896 case ARM::LDC_OPTION:
897 case ARM::LDCL_OFFSET:
898 case ARM::LDCL_PRE:
899 case ARM::LDCL_POST:
900 case ARM::LDCL_OPTION:
901 case ARM::STC_OFFSET:
902 case ARM::STC_PRE:
903 case ARM::STC_POST:
904 case ARM::STC_OPTION:
905 case ARM::STCL_OFFSET:
906 case ARM::STCL_PRE:
907 case ARM::STCL_POST:
908 case ARM::STCL_OPTION:
909 if (coproc == 0xA || coproc == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +0000910 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000911 break;
912 default:
913 break;
914 }
915
916 Inst.addOperand(MCOperand::CreateImm(coproc));
917 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Anderson83e3f672011-08-17 17:44:15 +0000918 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000919 switch (Inst.getOpcode()) {
920 case ARM::LDC_OPTION:
921 case ARM::LDCL_OPTION:
922 case ARM::LDC2_OPTION:
923 case ARM::LDC2L_OPTION:
924 case ARM::STC_OPTION:
925 case ARM::STCL_OPTION:
926 case ARM::STC2_OPTION:
927 case ARM::STC2L_OPTION:
928 case ARM::LDCL_POST:
929 case ARM::STCL_POST:
930 break;
931 default:
932 Inst.addOperand(MCOperand::CreateReg(0));
933 break;
934 }
935
936 unsigned P = fieldFromInstruction32(Insn, 24, 1);
937 unsigned W = fieldFromInstruction32(Insn, 21, 1);
938
939 bool writeback = (P == 0) || (W == 1);
940 unsigned idx_mode = 0;
941 if (P && writeback)
942 idx_mode = ARMII::IndexModePre;
943 else if (!P && writeback)
944 idx_mode = ARMII::IndexModePost;
945
946 switch (Inst.getOpcode()) {
947 case ARM::LDCL_POST:
948 case ARM::STCL_POST:
949 imm |= U << 8;
950 case ARM::LDC_OPTION:
951 case ARM::LDCL_OPTION:
952 case ARM::LDC2_OPTION:
953 case ARM::LDC2L_OPTION:
954 case ARM::STC_OPTION:
955 case ARM::STCL_OPTION:
956 case ARM::STC2_OPTION:
957 case ARM::STC2L_OPTION:
958 Inst.addOperand(MCOperand::CreateImm(imm));
959 break;
960 default:
961 if (U)
962 Inst.addOperand(MCOperand::CreateImm(
963 ARM_AM::getAM2Opc(ARM_AM::add, imm, ARM_AM::lsl, idx_mode)));
964 else
965 Inst.addOperand(MCOperand::CreateImm(
966 ARM_AM::getAM2Opc(ARM_AM::sub, imm, ARM_AM::lsl, idx_mode)));
967 break;
968 }
969
970 switch (Inst.getOpcode()) {
971 case ARM::LDC_OFFSET:
972 case ARM::LDC_PRE:
973 case ARM::LDC_POST:
974 case ARM::LDC_OPTION:
975 case ARM::LDCL_OFFSET:
976 case ARM::LDCL_PRE:
977 case ARM::LDCL_POST:
978 case ARM::LDCL_OPTION:
979 case ARM::STC_OFFSET:
980 case ARM::STC_PRE:
981 case ARM::STC_POST:
982 case ARM::STC_OPTION:
983 case ARM::STCL_OFFSET:
984 case ARM::STCL_PRE:
985 case ARM::STCL_POST:
986 case ARM::STCL_OPTION:
Owen Anderson83e3f672011-08-17 17:44:15 +0000987 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000988 break;
989 default:
990 break;
991 }
992
Owen Anderson83e3f672011-08-17 17:44:15 +0000993 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000994}
995
Jim Grosbachc4057822011-08-17 21:58:18 +0000996static DecodeStatus
997DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
998 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000999 DecodeStatus S = Success;
1000
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001001 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1002 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1003 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1004 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
1005 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1006 unsigned reg = fieldFromInstruction32(Insn, 25, 1);
1007 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1008 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1009
1010 // On stores, the writeback operand precedes Rt.
1011 switch (Inst.getOpcode()) {
1012 case ARM::STR_POST_IMM:
1013 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001014 case ARM::STRB_POST_IMM:
1015 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001016 case ARM::STRT_POST_REG:
1017 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001018 case ARM::STRBT_POST_REG:
1019 case ARM::STRBT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001020 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001021 break;
1022 default:
1023 break;
1024 }
1025
Owen Anderson83e3f672011-08-17 17:44:15 +00001026 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001027
1028 // On loads, the writeback operand comes after Rt.
1029 switch (Inst.getOpcode()) {
1030 case ARM::LDR_POST_IMM:
1031 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001032 case ARM::LDRB_POST_IMM:
1033 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001034 case ARM::LDR_PRE:
Owen Anderson0d094992011-08-12 20:36:11 +00001035 case ARM::LDRB_PRE:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001036 case ARM::LDRBT_POST_REG:
1037 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001038 case ARM::LDRT_POST_REG:
1039 case ARM::LDRT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001040 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001041 break;
1042 default:
1043 break;
1044 }
1045
Owen Anderson83e3f672011-08-17 17:44:15 +00001046 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001047
1048 ARM_AM::AddrOpc Op = ARM_AM::add;
1049 if (!fieldFromInstruction32(Insn, 23, 1))
1050 Op = ARM_AM::sub;
1051
1052 bool writeback = (P == 0) || (W == 1);
1053 unsigned idx_mode = 0;
1054 if (P && writeback)
1055 idx_mode = ARMII::IndexModePre;
1056 else if (!P && writeback)
1057 idx_mode = ARMII::IndexModePost;
1058
Owen Anderson83e3f672011-08-17 17:44:15 +00001059 if (writeback && (Rn == 15 || Rn == Rt)) S = Unpredictable; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001060
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001061 if (reg) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001062 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001063 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
1064 switch( fieldFromInstruction32(Insn, 5, 2)) {
1065 case 0:
1066 Opc = ARM_AM::lsl;
1067 break;
1068 case 1:
1069 Opc = ARM_AM::lsr;
1070 break;
1071 case 2:
1072 Opc = ARM_AM::asr;
1073 break;
1074 case 3:
1075 Opc = ARM_AM::ror;
1076 break;
1077 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00001078 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001079 }
1080 unsigned amt = fieldFromInstruction32(Insn, 7, 5);
1081 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1082
1083 Inst.addOperand(MCOperand::CreateImm(imm));
1084 } else {
1085 Inst.addOperand(MCOperand::CreateReg(0));
1086 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1087 Inst.addOperand(MCOperand::CreateImm(tmp));
1088 }
1089
Owen Anderson83e3f672011-08-17 17:44:15 +00001090 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001091
Owen Anderson83e3f672011-08-17 17:44:15 +00001092 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001093}
1094
Owen Anderson83e3f672011-08-17 17:44:15 +00001095static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001096 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001097 DecodeStatus S = Success;
1098
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001099 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1100 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1101 unsigned type = fieldFromInstruction32(Val, 5, 2);
1102 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1103 unsigned U = fieldFromInstruction32(Val, 12, 1);
1104
Owen Anderson51157d22011-08-09 21:38:14 +00001105 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001106 switch (type) {
1107 case 0:
1108 ShOp = ARM_AM::lsl;
1109 break;
1110 case 1:
1111 ShOp = ARM_AM::lsr;
1112 break;
1113 case 2:
1114 ShOp = ARM_AM::asr;
1115 break;
1116 case 3:
1117 ShOp = ARM_AM::ror;
1118 break;
1119 }
1120
Owen Anderson83e3f672011-08-17 17:44:15 +00001121 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1122 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001123 unsigned shift;
1124 if (U)
1125 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1126 else
1127 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1128 Inst.addOperand(MCOperand::CreateImm(shift));
1129
Owen Anderson83e3f672011-08-17 17:44:15 +00001130 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001131}
1132
Jim Grosbachc4057822011-08-17 21:58:18 +00001133static DecodeStatus
1134DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
1135 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001136 DecodeStatus S = Success;
1137
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001138 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1139 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1140 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1141 unsigned type = fieldFromInstruction32(Insn, 22, 1);
1142 unsigned imm = fieldFromInstruction32(Insn, 8, 4);
1143 unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
1144 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1145 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1146 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1147
1148 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001149
1150 // For {LD,ST}RD, Rt must be even, else undefined.
1151 switch (Inst.getOpcode()) {
1152 case ARM::STRD:
1153 case ARM::STRD_PRE:
1154 case ARM::STRD_POST:
1155 case ARM::LDRD:
1156 case ARM::LDRD_PRE:
1157 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001158 if (Rt & 0x1) return Fail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001159 break;
1160 default:
1161 break;
1162 }
1163
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001164 if (writeback) { // Writeback
1165 if (P)
1166 U |= ARMII::IndexModePre << 9;
1167 else
1168 U |= ARMII::IndexModePost << 9;
1169
1170 // On stores, the writeback operand precedes Rt.
1171 switch (Inst.getOpcode()) {
1172 case ARM::STRD:
1173 case ARM::STRD_PRE:
1174 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001175 case ARM::STRH:
1176 case ARM::STRH_PRE:
1177 case ARM::STRH_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001178 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001179 break;
1180 default:
1181 break;
1182 }
1183 }
1184
Owen Anderson83e3f672011-08-17 17:44:15 +00001185 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001186 switch (Inst.getOpcode()) {
1187 case ARM::STRD:
1188 case ARM::STRD_PRE:
1189 case ARM::STRD_POST:
1190 case ARM::LDRD:
1191 case ARM::LDRD_PRE:
1192 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001193 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001194 break;
1195 default:
1196 break;
1197 }
1198
1199 if (writeback) {
1200 // On loads, the writeback operand comes after Rt.
1201 switch (Inst.getOpcode()) {
1202 case ARM::LDRD:
1203 case ARM::LDRD_PRE:
1204 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001205 case ARM::LDRH:
1206 case ARM::LDRH_PRE:
1207 case ARM::LDRH_POST:
1208 case ARM::LDRSH:
1209 case ARM::LDRSH_PRE:
1210 case ARM::LDRSH_POST:
1211 case ARM::LDRSB:
1212 case ARM::LDRSB_PRE:
1213 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001214 case ARM::LDRHTr:
1215 case ARM::LDRSBTr:
Owen Anderson83e3f672011-08-17 17:44:15 +00001216 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001217 break;
1218 default:
1219 break;
1220 }
1221 }
1222
Owen Anderson83e3f672011-08-17 17:44:15 +00001223 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001224
1225 if (type) {
1226 Inst.addOperand(MCOperand::CreateReg(0));
1227 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1228 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00001229 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001230 Inst.addOperand(MCOperand::CreateImm(U));
1231 }
1232
Owen Anderson83e3f672011-08-17 17:44:15 +00001233 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001234
Owen Anderson83e3f672011-08-17 17:44:15 +00001235 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001236}
1237
Owen Anderson83e3f672011-08-17 17:44:15 +00001238static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001239 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001240 DecodeStatus S = Success;
1241
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001242 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1243 unsigned mode = fieldFromInstruction32(Insn, 23, 2);
1244
1245 switch (mode) {
1246 case 0:
1247 mode = ARM_AM::da;
1248 break;
1249 case 1:
1250 mode = ARM_AM::ia;
1251 break;
1252 case 2:
1253 mode = ARM_AM::db;
1254 break;
1255 case 3:
1256 mode = ARM_AM::ib;
1257 break;
1258 }
1259
1260 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson83e3f672011-08-17 17:44:15 +00001261 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001262
Owen Anderson83e3f672011-08-17 17:44:15 +00001263 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001264}
1265
Owen Anderson83e3f672011-08-17 17:44:15 +00001266static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001267 unsigned Insn,
1268 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001269 DecodeStatus S = Success;
1270
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001271 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1272 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1273 unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
1274
1275 if (pred == 0xF) {
1276 switch (Inst.getOpcode()) {
1277 case ARM::STMDA:
1278 Inst.setOpcode(ARM::RFEDA);
1279 break;
1280 case ARM::STMDA_UPD:
1281 Inst.setOpcode(ARM::RFEDA_UPD);
1282 break;
1283 case ARM::STMDB:
1284 Inst.setOpcode(ARM::RFEDB);
1285 break;
1286 case ARM::STMDB_UPD:
1287 Inst.setOpcode(ARM::RFEDB_UPD);
1288 break;
1289 case ARM::STMIA:
1290 Inst.setOpcode(ARM::RFEIA);
1291 break;
1292 case ARM::STMIA_UPD:
1293 Inst.setOpcode(ARM::RFEIA_UPD);
1294 break;
1295 case ARM::STMIB:
1296 Inst.setOpcode(ARM::RFEIB);
1297 break;
1298 case ARM::STMIB_UPD:
1299 Inst.setOpcode(ARM::RFEIB_UPD);
1300 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001301 }
1302 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1303 }
1304
Owen Anderson83e3f672011-08-17 17:44:15 +00001305 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1306 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); // Tied
1307 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
1308 CHECK(S, DecodeRegListOperand(Inst, reglist, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001309
Owen Anderson83e3f672011-08-17 17:44:15 +00001310 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001311}
1312
Owen Anderson83e3f672011-08-17 17:44:15 +00001313static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001314 uint64_t Address, const void *Decoder) {
1315 unsigned imod = fieldFromInstruction32(Insn, 18, 2);
1316 unsigned M = fieldFromInstruction32(Insn, 17, 1);
1317 unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
1318 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1319
Owen Anderson14090bf2011-08-18 22:11:02 +00001320 DecodeStatus S = Success;
Owen Anderson35008c22011-08-09 23:05:39 +00001321
Owen Anderson14090bf2011-08-18 22:11:02 +00001322 // imod == '01' --> UNPREDICTABLE
1323 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1324 // return failure here. The '01' imod value is unprintable, so there's
1325 // nothing useful we could do even if we returned UNPREDICTABLE.
1326
1327 if (imod == 1) CHECK(S, Fail);
1328
1329 if (imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001330 Inst.setOpcode(ARM::CPS3p);
1331 Inst.addOperand(MCOperand::CreateImm(imod));
1332 Inst.addOperand(MCOperand::CreateImm(iflags));
1333 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001334 } else if (imod && !M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001335 Inst.setOpcode(ARM::CPS2p);
1336 Inst.addOperand(MCOperand::CreateImm(imod));
1337 Inst.addOperand(MCOperand::CreateImm(iflags));
Owen Anderson14090bf2011-08-18 22:11:02 +00001338 if (mode) CHECK(S, Unpredictable);
1339 } else if (!imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001340 Inst.setOpcode(ARM::CPS1p);
1341 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001342 if (iflags) CHECK(S, Unpredictable);
Owen Anderson1dd56f02011-08-18 22:15:25 +00001343 } else {
Owen Anderson14090bf2011-08-18 22:11:02 +00001344 // imod == '00' && M == '0' --> UNPREDICTABLE
Owen Anderson1dd56f02011-08-18 22:15:25 +00001345 Inst.setOpcode(ARM::CPS1p);
1346 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001347 CHECK(S, Unpredictable);
Owen Anderson1dd56f02011-08-18 22:15:25 +00001348 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001349
Owen Anderson14090bf2011-08-18 22:11:02 +00001350 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001351}
1352
Owen Anderson83e3f672011-08-17 17:44:15 +00001353static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001354 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001355 DecodeStatus S = Success;
1356
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001357 unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
1358 unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
1359 unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
1360 unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
1361 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1362
1363 if (pred == 0xF)
1364 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1365
Owen Anderson83e3f672011-08-17 17:44:15 +00001366 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder));
1367 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder));
1368 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
1369 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001370
Owen Anderson83e3f672011-08-17 17:44:15 +00001371 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson1fb66732011-08-11 22:05:38 +00001372
Owen Anderson83e3f672011-08-17 17:44:15 +00001373 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001374}
1375
Owen Anderson83e3f672011-08-17 17:44:15 +00001376static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001377 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001378 DecodeStatus S = Success;
1379
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001380 unsigned add = fieldFromInstruction32(Val, 12, 1);
1381 unsigned imm = fieldFromInstruction32(Val, 0, 12);
1382 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1383
Owen Anderson83e3f672011-08-17 17:44:15 +00001384 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001385
1386 if (!add) imm *= -1;
1387 if (imm == 0 && !add) imm = INT32_MIN;
1388 Inst.addOperand(MCOperand::CreateImm(imm));
1389
Owen Anderson83e3f672011-08-17 17:44:15 +00001390 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001391}
1392
Owen Anderson83e3f672011-08-17 17:44:15 +00001393static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001394 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001395 DecodeStatus S = Success;
1396
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001397 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
1398 unsigned U = fieldFromInstruction32(Val, 8, 1);
1399 unsigned imm = fieldFromInstruction32(Val, 0, 8);
1400
Owen Anderson83e3f672011-08-17 17:44:15 +00001401 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001402
1403 if (U)
1404 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
1405 else
1406 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
1407
Owen Anderson83e3f672011-08-17 17:44:15 +00001408 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001409}
1410
Owen Anderson83e3f672011-08-17 17:44:15 +00001411static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001412 uint64_t Address, const void *Decoder) {
1413 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1414}
1415
Jim Grosbachc4057822011-08-17 21:58:18 +00001416static DecodeStatus
1417DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
1418 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001419 DecodeStatus S = Success;
1420
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001421 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1422 unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
1423
1424 if (pred == 0xF) {
1425 Inst.setOpcode(ARM::BLXi);
1426 imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
Benjamin Kramer793b8112011-08-09 22:02:50 +00001427 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001428 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001429 }
1430
Benjamin Kramer793b8112011-08-09 22:02:50 +00001431 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001432 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001433
Owen Anderson83e3f672011-08-17 17:44:15 +00001434 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001435}
1436
1437
Owen Anderson83e3f672011-08-17 17:44:15 +00001438static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001439 uint64_t Address, const void *Decoder) {
1440 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00001441 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001442}
1443
Owen Anderson83e3f672011-08-17 17:44:15 +00001444static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001445 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001446 DecodeStatus S = Success;
1447
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001448 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1449 unsigned align = fieldFromInstruction32(Val, 4, 2);
1450
Owen Anderson83e3f672011-08-17 17:44:15 +00001451 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001452 if (!align)
1453 Inst.addOperand(MCOperand::CreateImm(0));
1454 else
1455 Inst.addOperand(MCOperand::CreateImm(4 << align));
1456
Owen Anderson83e3f672011-08-17 17:44:15 +00001457 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001458}
1459
Owen Anderson83e3f672011-08-17 17:44:15 +00001460static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001461 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001462 DecodeStatus S = Success;
1463
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001464 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1465 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1466 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1467 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1468 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1469 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1470
1471 // First output register
Owen Anderson83e3f672011-08-17 17:44:15 +00001472 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001473
1474 // Second output register
1475 switch (Inst.getOpcode()) {
1476 case ARM::VLD1q8:
1477 case ARM::VLD1q16:
1478 case ARM::VLD1q32:
1479 case ARM::VLD1q64:
1480 case ARM::VLD1q8_UPD:
1481 case ARM::VLD1q16_UPD:
1482 case ARM::VLD1q32_UPD:
1483 case ARM::VLD1q64_UPD:
1484 case ARM::VLD1d8T:
1485 case ARM::VLD1d16T:
1486 case ARM::VLD1d32T:
1487 case ARM::VLD1d64T:
1488 case ARM::VLD1d8T_UPD:
1489 case ARM::VLD1d16T_UPD:
1490 case ARM::VLD1d32T_UPD:
1491 case ARM::VLD1d64T_UPD:
1492 case ARM::VLD1d8Q:
1493 case ARM::VLD1d16Q:
1494 case ARM::VLD1d32Q:
1495 case ARM::VLD1d64Q:
1496 case ARM::VLD1d8Q_UPD:
1497 case ARM::VLD1d16Q_UPD:
1498 case ARM::VLD1d32Q_UPD:
1499 case ARM::VLD1d64Q_UPD:
1500 case ARM::VLD2d8:
1501 case ARM::VLD2d16:
1502 case ARM::VLD2d32:
1503 case ARM::VLD2d8_UPD:
1504 case ARM::VLD2d16_UPD:
1505 case ARM::VLD2d32_UPD:
1506 case ARM::VLD2q8:
1507 case ARM::VLD2q16:
1508 case ARM::VLD2q32:
1509 case ARM::VLD2q8_UPD:
1510 case ARM::VLD2q16_UPD:
1511 case ARM::VLD2q32_UPD:
1512 case ARM::VLD3d8:
1513 case ARM::VLD3d16:
1514 case ARM::VLD3d32:
1515 case ARM::VLD3d8_UPD:
1516 case ARM::VLD3d16_UPD:
1517 case ARM::VLD3d32_UPD:
1518 case ARM::VLD4d8:
1519 case ARM::VLD4d16:
1520 case ARM::VLD4d32:
1521 case ARM::VLD4d8_UPD:
1522 case ARM::VLD4d16_UPD:
1523 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001524 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001525 break;
1526 case ARM::VLD2b8:
1527 case ARM::VLD2b16:
1528 case ARM::VLD2b32:
1529 case ARM::VLD2b8_UPD:
1530 case ARM::VLD2b16_UPD:
1531 case ARM::VLD2b32_UPD:
1532 case ARM::VLD3q8:
1533 case ARM::VLD3q16:
1534 case ARM::VLD3q32:
1535 case ARM::VLD3q8_UPD:
1536 case ARM::VLD3q16_UPD:
1537 case ARM::VLD3q32_UPD:
1538 case ARM::VLD4q8:
1539 case ARM::VLD4q16:
1540 case ARM::VLD4q32:
1541 case ARM::VLD4q8_UPD:
1542 case ARM::VLD4q16_UPD:
1543 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001544 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001545 default:
1546 break;
1547 }
1548
1549 // Third output register
1550 switch(Inst.getOpcode()) {
1551 case ARM::VLD1d8T:
1552 case ARM::VLD1d16T:
1553 case ARM::VLD1d32T:
1554 case ARM::VLD1d64T:
1555 case ARM::VLD1d8T_UPD:
1556 case ARM::VLD1d16T_UPD:
1557 case ARM::VLD1d32T_UPD:
1558 case ARM::VLD1d64T_UPD:
1559 case ARM::VLD1d8Q:
1560 case ARM::VLD1d16Q:
1561 case ARM::VLD1d32Q:
1562 case ARM::VLD1d64Q:
1563 case ARM::VLD1d8Q_UPD:
1564 case ARM::VLD1d16Q_UPD:
1565 case ARM::VLD1d32Q_UPD:
1566 case ARM::VLD1d64Q_UPD:
1567 case ARM::VLD2q8:
1568 case ARM::VLD2q16:
1569 case ARM::VLD2q32:
1570 case ARM::VLD2q8_UPD:
1571 case ARM::VLD2q16_UPD:
1572 case ARM::VLD2q32_UPD:
1573 case ARM::VLD3d8:
1574 case ARM::VLD3d16:
1575 case ARM::VLD3d32:
1576 case ARM::VLD3d8_UPD:
1577 case ARM::VLD3d16_UPD:
1578 case ARM::VLD3d32_UPD:
1579 case ARM::VLD4d8:
1580 case ARM::VLD4d16:
1581 case ARM::VLD4d32:
1582 case ARM::VLD4d8_UPD:
1583 case ARM::VLD4d16_UPD:
1584 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001585 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001586 break;
1587 case ARM::VLD3q8:
1588 case ARM::VLD3q16:
1589 case ARM::VLD3q32:
1590 case ARM::VLD3q8_UPD:
1591 case ARM::VLD3q16_UPD:
1592 case ARM::VLD3q32_UPD:
1593 case ARM::VLD4q8:
1594 case ARM::VLD4q16:
1595 case ARM::VLD4q32:
1596 case ARM::VLD4q8_UPD:
1597 case ARM::VLD4q16_UPD:
1598 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001599 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001600 break;
1601 default:
1602 break;
1603 }
1604
1605 // Fourth output register
1606 switch (Inst.getOpcode()) {
1607 case ARM::VLD1d8Q:
1608 case ARM::VLD1d16Q:
1609 case ARM::VLD1d32Q:
1610 case ARM::VLD1d64Q:
1611 case ARM::VLD1d8Q_UPD:
1612 case ARM::VLD1d16Q_UPD:
1613 case ARM::VLD1d32Q_UPD:
1614 case ARM::VLD1d64Q_UPD:
1615 case ARM::VLD2q8:
1616 case ARM::VLD2q16:
1617 case ARM::VLD2q32:
1618 case ARM::VLD2q8_UPD:
1619 case ARM::VLD2q16_UPD:
1620 case ARM::VLD2q32_UPD:
1621 case ARM::VLD4d8:
1622 case ARM::VLD4d16:
1623 case ARM::VLD4d32:
1624 case ARM::VLD4d8_UPD:
1625 case ARM::VLD4d16_UPD:
1626 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001627 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001628 break;
1629 case ARM::VLD4q8:
1630 case ARM::VLD4q16:
1631 case ARM::VLD4q32:
1632 case ARM::VLD4q8_UPD:
1633 case ARM::VLD4q16_UPD:
1634 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001635 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001636 break;
1637 default:
1638 break;
1639 }
1640
1641 // Writeback operand
1642 switch (Inst.getOpcode()) {
1643 case ARM::VLD1d8_UPD:
1644 case ARM::VLD1d16_UPD:
1645 case ARM::VLD1d32_UPD:
1646 case ARM::VLD1d64_UPD:
1647 case ARM::VLD1q8_UPD:
1648 case ARM::VLD1q16_UPD:
1649 case ARM::VLD1q32_UPD:
1650 case ARM::VLD1q64_UPD:
1651 case ARM::VLD1d8T_UPD:
1652 case ARM::VLD1d16T_UPD:
1653 case ARM::VLD1d32T_UPD:
1654 case ARM::VLD1d64T_UPD:
1655 case ARM::VLD1d8Q_UPD:
1656 case ARM::VLD1d16Q_UPD:
1657 case ARM::VLD1d32Q_UPD:
1658 case ARM::VLD1d64Q_UPD:
1659 case ARM::VLD2d8_UPD:
1660 case ARM::VLD2d16_UPD:
1661 case ARM::VLD2d32_UPD:
1662 case ARM::VLD2q8_UPD:
1663 case ARM::VLD2q16_UPD:
1664 case ARM::VLD2q32_UPD:
1665 case ARM::VLD2b8_UPD:
1666 case ARM::VLD2b16_UPD:
1667 case ARM::VLD2b32_UPD:
1668 case ARM::VLD3d8_UPD:
1669 case ARM::VLD3d16_UPD:
1670 case ARM::VLD3d32_UPD:
1671 case ARM::VLD3q8_UPD:
1672 case ARM::VLD3q16_UPD:
1673 case ARM::VLD3q32_UPD:
1674 case ARM::VLD4d8_UPD:
1675 case ARM::VLD4d16_UPD:
1676 case ARM::VLD4d32_UPD:
1677 case ARM::VLD4q8_UPD:
1678 case ARM::VLD4q16_UPD:
1679 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001680 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001681 break;
1682 default:
1683 break;
1684 }
1685
1686 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001687 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001688
1689 // AddrMode6 Offset (register)
1690 if (Rm == 0xD)
1691 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001692 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001693 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001694 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001695
Owen Anderson83e3f672011-08-17 17:44:15 +00001696 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001697}
1698
Owen Anderson83e3f672011-08-17 17:44:15 +00001699static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001700 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001701 DecodeStatus S = Success;
1702
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001703 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1704 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1705 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1706 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1707 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1708 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1709
1710 // Writeback Operand
1711 switch (Inst.getOpcode()) {
1712 case ARM::VST1d8_UPD:
1713 case ARM::VST1d16_UPD:
1714 case ARM::VST1d32_UPD:
1715 case ARM::VST1d64_UPD:
1716 case ARM::VST1q8_UPD:
1717 case ARM::VST1q16_UPD:
1718 case ARM::VST1q32_UPD:
1719 case ARM::VST1q64_UPD:
1720 case ARM::VST1d8T_UPD:
1721 case ARM::VST1d16T_UPD:
1722 case ARM::VST1d32T_UPD:
1723 case ARM::VST1d64T_UPD:
1724 case ARM::VST1d8Q_UPD:
1725 case ARM::VST1d16Q_UPD:
1726 case ARM::VST1d32Q_UPD:
1727 case ARM::VST1d64Q_UPD:
1728 case ARM::VST2d8_UPD:
1729 case ARM::VST2d16_UPD:
1730 case ARM::VST2d32_UPD:
1731 case ARM::VST2q8_UPD:
1732 case ARM::VST2q16_UPD:
1733 case ARM::VST2q32_UPD:
1734 case ARM::VST2b8_UPD:
1735 case ARM::VST2b16_UPD:
1736 case ARM::VST2b32_UPD:
1737 case ARM::VST3d8_UPD:
1738 case ARM::VST3d16_UPD:
1739 case ARM::VST3d32_UPD:
1740 case ARM::VST3q8_UPD:
1741 case ARM::VST3q16_UPD:
1742 case ARM::VST3q32_UPD:
1743 case ARM::VST4d8_UPD:
1744 case ARM::VST4d16_UPD:
1745 case ARM::VST4d32_UPD:
1746 case ARM::VST4q8_UPD:
1747 case ARM::VST4q16_UPD:
1748 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001749 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001750 break;
1751 default:
1752 break;
1753 }
1754
1755 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001756 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001757
1758 // AddrMode6 Offset (register)
1759 if (Rm == 0xD)
1760 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001761 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001762 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001763 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001764
1765 // First input register
Owen Anderson83e3f672011-08-17 17:44:15 +00001766 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001767
1768 // Second input register
1769 switch (Inst.getOpcode()) {
1770 case ARM::VST1q8:
1771 case ARM::VST1q16:
1772 case ARM::VST1q32:
1773 case ARM::VST1q64:
1774 case ARM::VST1q8_UPD:
1775 case ARM::VST1q16_UPD:
1776 case ARM::VST1q32_UPD:
1777 case ARM::VST1q64_UPD:
1778 case ARM::VST1d8T:
1779 case ARM::VST1d16T:
1780 case ARM::VST1d32T:
1781 case ARM::VST1d64T:
1782 case ARM::VST1d8T_UPD:
1783 case ARM::VST1d16T_UPD:
1784 case ARM::VST1d32T_UPD:
1785 case ARM::VST1d64T_UPD:
1786 case ARM::VST1d8Q:
1787 case ARM::VST1d16Q:
1788 case ARM::VST1d32Q:
1789 case ARM::VST1d64Q:
1790 case ARM::VST1d8Q_UPD:
1791 case ARM::VST1d16Q_UPD:
1792 case ARM::VST1d32Q_UPD:
1793 case ARM::VST1d64Q_UPD:
1794 case ARM::VST2d8:
1795 case ARM::VST2d16:
1796 case ARM::VST2d32:
1797 case ARM::VST2d8_UPD:
1798 case ARM::VST2d16_UPD:
1799 case ARM::VST2d32_UPD:
1800 case ARM::VST2q8:
1801 case ARM::VST2q16:
1802 case ARM::VST2q32:
1803 case ARM::VST2q8_UPD:
1804 case ARM::VST2q16_UPD:
1805 case ARM::VST2q32_UPD:
1806 case ARM::VST3d8:
1807 case ARM::VST3d16:
1808 case ARM::VST3d32:
1809 case ARM::VST3d8_UPD:
1810 case ARM::VST3d16_UPD:
1811 case ARM::VST3d32_UPD:
1812 case ARM::VST4d8:
1813 case ARM::VST4d16:
1814 case ARM::VST4d32:
1815 case ARM::VST4d8_UPD:
1816 case ARM::VST4d16_UPD:
1817 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001818 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001819 break;
1820 case ARM::VST2b8:
1821 case ARM::VST2b16:
1822 case ARM::VST2b32:
1823 case ARM::VST2b8_UPD:
1824 case ARM::VST2b16_UPD:
1825 case ARM::VST2b32_UPD:
1826 case ARM::VST3q8:
1827 case ARM::VST3q16:
1828 case ARM::VST3q32:
1829 case ARM::VST3q8_UPD:
1830 case ARM::VST3q16_UPD:
1831 case ARM::VST3q32_UPD:
1832 case ARM::VST4q8:
1833 case ARM::VST4q16:
1834 case ARM::VST4q32:
1835 case ARM::VST4q8_UPD:
1836 case ARM::VST4q16_UPD:
1837 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001838 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001839 break;
1840 default:
1841 break;
1842 }
1843
1844 // Third input register
1845 switch (Inst.getOpcode()) {
1846 case ARM::VST1d8T:
1847 case ARM::VST1d16T:
1848 case ARM::VST1d32T:
1849 case ARM::VST1d64T:
1850 case ARM::VST1d8T_UPD:
1851 case ARM::VST1d16T_UPD:
1852 case ARM::VST1d32T_UPD:
1853 case ARM::VST1d64T_UPD:
1854 case ARM::VST1d8Q:
1855 case ARM::VST1d16Q:
1856 case ARM::VST1d32Q:
1857 case ARM::VST1d64Q:
1858 case ARM::VST1d8Q_UPD:
1859 case ARM::VST1d16Q_UPD:
1860 case ARM::VST1d32Q_UPD:
1861 case ARM::VST1d64Q_UPD:
1862 case ARM::VST2q8:
1863 case ARM::VST2q16:
1864 case ARM::VST2q32:
1865 case ARM::VST2q8_UPD:
1866 case ARM::VST2q16_UPD:
1867 case ARM::VST2q32_UPD:
1868 case ARM::VST3d8:
1869 case ARM::VST3d16:
1870 case ARM::VST3d32:
1871 case ARM::VST3d8_UPD:
1872 case ARM::VST3d16_UPD:
1873 case ARM::VST3d32_UPD:
1874 case ARM::VST4d8:
1875 case ARM::VST4d16:
1876 case ARM::VST4d32:
1877 case ARM::VST4d8_UPD:
1878 case ARM::VST4d16_UPD:
1879 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001880 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001881 break;
1882 case ARM::VST3q8:
1883 case ARM::VST3q16:
1884 case ARM::VST3q32:
1885 case ARM::VST3q8_UPD:
1886 case ARM::VST3q16_UPD:
1887 case ARM::VST3q32_UPD:
1888 case ARM::VST4q8:
1889 case ARM::VST4q16:
1890 case ARM::VST4q32:
1891 case ARM::VST4q8_UPD:
1892 case ARM::VST4q16_UPD:
1893 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001894 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001895 break;
1896 default:
1897 break;
1898 }
1899
1900 // Fourth input register
1901 switch (Inst.getOpcode()) {
1902 case ARM::VST1d8Q:
1903 case ARM::VST1d16Q:
1904 case ARM::VST1d32Q:
1905 case ARM::VST1d64Q:
1906 case ARM::VST1d8Q_UPD:
1907 case ARM::VST1d16Q_UPD:
1908 case ARM::VST1d32Q_UPD:
1909 case ARM::VST1d64Q_UPD:
1910 case ARM::VST2q8:
1911 case ARM::VST2q16:
1912 case ARM::VST2q32:
1913 case ARM::VST2q8_UPD:
1914 case ARM::VST2q16_UPD:
1915 case ARM::VST2q32_UPD:
1916 case ARM::VST4d8:
1917 case ARM::VST4d16:
1918 case ARM::VST4d32:
1919 case ARM::VST4d8_UPD:
1920 case ARM::VST4d16_UPD:
1921 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001922 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001923 break;
1924 case ARM::VST4q8:
1925 case ARM::VST4q16:
1926 case ARM::VST4q32:
1927 case ARM::VST4q8_UPD:
1928 case ARM::VST4q16_UPD:
1929 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001930 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001931 break;
1932 default:
1933 break;
1934 }
1935
Owen Anderson83e3f672011-08-17 17:44:15 +00001936 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001937}
1938
Owen Anderson83e3f672011-08-17 17:44:15 +00001939static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001940 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001941 DecodeStatus S = Success;
1942
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001943 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1944 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1945 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1946 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1947 unsigned align = fieldFromInstruction32(Insn, 4, 1);
1948 unsigned size = fieldFromInstruction32(Insn, 6, 2);
1949 unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1;
1950
1951 align *= (1 << size);
1952
Owen Anderson83e3f672011-08-17 17:44:15 +00001953 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001954 if (regs == 2) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001955 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001956 }
1957 if (Rm == 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001958 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001959 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001960
Owen Anderson83e3f672011-08-17 17:44:15 +00001961 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001962 Inst.addOperand(MCOperand::CreateImm(align));
1963
1964 if (Rm == 0xD)
1965 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001966 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001967 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001968 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001969
Owen Anderson83e3f672011-08-17 17:44:15 +00001970 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001971}
1972
Owen Anderson83e3f672011-08-17 17:44:15 +00001973static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001974 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001975 DecodeStatus S = Success;
1976
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001977 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1978 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1979 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1980 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1981 unsigned align = fieldFromInstruction32(Insn, 4, 1);
1982 unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
1983 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
1984 align *= 2*size;
1985
Owen Anderson83e3f672011-08-17 17:44:15 +00001986 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
1987 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001988 if (Rm == 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001989 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001990 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001991
Owen Anderson83e3f672011-08-17 17:44:15 +00001992 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001993 Inst.addOperand(MCOperand::CreateImm(align));
1994
1995 if (Rm == 0xD)
1996 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001997 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001998 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001999 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002000
Owen Anderson83e3f672011-08-17 17:44:15 +00002001 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002002}
2003
Owen Anderson83e3f672011-08-17 17:44:15 +00002004static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002005 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002006 DecodeStatus S = Success;
2007
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002008 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2009 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2010 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2011 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2012 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2013
Owen Anderson83e3f672011-08-17 17:44:15 +00002014 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2015 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2016 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002017 if (Rm == 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002018 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002019 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002020
Owen Anderson83e3f672011-08-17 17:44:15 +00002021 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002022 Inst.addOperand(MCOperand::CreateImm(0));
2023
2024 if (Rm == 0xD)
2025 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002026 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002027 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002028 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002029
Owen Anderson83e3f672011-08-17 17:44:15 +00002030 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002031}
2032
Owen Anderson83e3f672011-08-17 17:44:15 +00002033static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002034 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002035 DecodeStatus S = Success;
2036
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002037 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2038 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2039 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2040 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2041 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2042 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2043 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2044
2045 if (size == 0x3) {
2046 size = 4;
2047 align = 16;
2048 } else {
2049 if (size == 2) {
2050 size = 1 << size;
2051 align *= 8;
2052 } else {
2053 size = 1 << size;
2054 align *= 4*size;
2055 }
2056 }
2057
Owen Anderson83e3f672011-08-17 17:44:15 +00002058 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2059 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2060 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
2061 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002062 if (Rm == 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002063 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002064 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002065
Owen Anderson83e3f672011-08-17 17:44:15 +00002066 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002067 Inst.addOperand(MCOperand::CreateImm(align));
2068
2069 if (Rm == 0xD)
2070 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002071 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002072 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002073 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002074
Owen Anderson83e3f672011-08-17 17:44:15 +00002075 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002076}
2077
Jim Grosbachc4057822011-08-17 21:58:18 +00002078static DecodeStatus
2079DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
2080 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002081 DecodeStatus S = Success;
2082
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002083 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2084 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2085 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
2086 imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
2087 imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
2088 imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
2089 imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
2090 unsigned Q = fieldFromInstruction32(Insn, 6, 1);
2091
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002092 if (Q) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002093 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002094 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00002095 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002096 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002097
2098 Inst.addOperand(MCOperand::CreateImm(imm));
2099
2100 switch (Inst.getOpcode()) {
2101 case ARM::VORRiv4i16:
2102 case ARM::VORRiv2i32:
2103 case ARM::VBICiv4i16:
2104 case ARM::VBICiv2i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002105 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002106 break;
2107 case ARM::VORRiv8i16:
2108 case ARM::VORRiv4i32:
2109 case ARM::VBICiv8i16:
2110 case ARM::VBICiv4i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002111 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002112 break;
2113 default:
2114 break;
2115 }
2116
Owen Anderson83e3f672011-08-17 17:44:15 +00002117 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002118}
2119
Owen Anderson83e3f672011-08-17 17:44:15 +00002120static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002121 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002122 DecodeStatus S = Success;
2123
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002124 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2125 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2126 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2127 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2128 unsigned size = fieldFromInstruction32(Insn, 18, 2);
2129
Owen Anderson83e3f672011-08-17 17:44:15 +00002130 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
2131 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002132 Inst.addOperand(MCOperand::CreateImm(8 << size));
2133
Owen Anderson83e3f672011-08-17 17:44:15 +00002134 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002135}
2136
Owen Anderson83e3f672011-08-17 17:44:15 +00002137static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002138 uint64_t Address, const void *Decoder) {
2139 Inst.addOperand(MCOperand::CreateImm(8 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002140 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002141}
2142
Owen Anderson83e3f672011-08-17 17:44:15 +00002143static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002144 uint64_t Address, const void *Decoder) {
2145 Inst.addOperand(MCOperand::CreateImm(16 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002146 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002147}
2148
Owen Anderson83e3f672011-08-17 17:44:15 +00002149static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002150 uint64_t Address, const void *Decoder) {
2151 Inst.addOperand(MCOperand::CreateImm(32 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002152 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002153}
2154
Owen Anderson83e3f672011-08-17 17:44:15 +00002155static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002156 uint64_t Address, const void *Decoder) {
2157 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002158 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002159}
2160
Owen Anderson83e3f672011-08-17 17:44:15 +00002161static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002162 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002163 DecodeStatus S = Success;
2164
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002165 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2166 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2167 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2168 Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
2169 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2170 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2171 unsigned op = fieldFromInstruction32(Insn, 6, 1);
2172 unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1;
2173
Owen Anderson83e3f672011-08-17 17:44:15 +00002174 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002175 if (op) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002176 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002177 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002178
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002179 for (unsigned i = 0; i < length; ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002180 CHECK(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002181 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002182
Owen Anderson83e3f672011-08-17 17:44:15 +00002183 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002184
Owen Anderson83e3f672011-08-17 17:44:15 +00002185 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002186}
2187
Owen Anderson83e3f672011-08-17 17:44:15 +00002188static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002189 uint64_t Address, const void *Decoder) {
2190 // The immediate needs to be a fully instantiated float. However, the
2191 // auto-generated decoder is only able to fill in some of the bits
2192 // necessary. For instance, the 'b' bit is replicated multiple times,
2193 // and is even present in inverted form in one bit. We do a little
2194 // binary parsing here to fill in those missing bits, and then
2195 // reinterpret it all as a float.
2196 union {
2197 uint32_t integer;
2198 float fp;
2199 } fp_conv;
2200
2201 fp_conv.integer = Val;
2202 uint32_t b = fieldFromInstruction32(Val, 25, 1);
2203 fp_conv.integer |= b << 26;
2204 fp_conv.integer |= b << 27;
2205 fp_conv.integer |= b << 28;
2206 fp_conv.integer |= b << 29;
2207 fp_conv.integer |= (~b & 0x1) << 30;
2208
2209 Inst.addOperand(MCOperand::CreateFPImm(fp_conv.fp));
Owen Anderson83e3f672011-08-17 17:44:15 +00002210 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002211}
2212
Owen Anderson83e3f672011-08-17 17:44:15 +00002213static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002214 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002215 DecodeStatus S = Success;
2216
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002217 unsigned dst = fieldFromInstruction16(Insn, 8, 3);
2218 unsigned imm = fieldFromInstruction16(Insn, 0, 8);
2219
Owen Anderson83e3f672011-08-17 17:44:15 +00002220 CHECK(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002221
2222 if (Inst.getOpcode() == ARM::tADR)
2223 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2224 else if (Inst.getOpcode() == ARM::tADDrSPi)
2225 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2226 else
Owen Anderson83e3f672011-08-17 17:44:15 +00002227 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002228
2229 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00002230 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002231}
2232
Owen Anderson83e3f672011-08-17 17:44:15 +00002233static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002234 uint64_t Address, const void *Decoder) {
2235 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002236 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002237}
2238
Owen Anderson83e3f672011-08-17 17:44:15 +00002239static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002240 uint64_t Address, const void *Decoder) {
2241 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002242 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002243}
2244
Owen Anderson83e3f672011-08-17 17:44:15 +00002245static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002246 uint64_t Address, const void *Decoder) {
2247 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002248 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002249}
2250
Owen Anderson83e3f672011-08-17 17:44:15 +00002251static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002252 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002253 DecodeStatus S = Success;
2254
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002255 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2256 unsigned Rm = fieldFromInstruction32(Val, 3, 3);
2257
Owen Anderson83e3f672011-08-17 17:44:15 +00002258 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
2259 CHECK(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002260
Owen Anderson83e3f672011-08-17 17:44:15 +00002261 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002262}
2263
Owen Anderson83e3f672011-08-17 17:44:15 +00002264static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002265 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002266 DecodeStatus S = Success;
2267
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002268 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2269 unsigned imm = fieldFromInstruction32(Val, 3, 5);
2270
Owen Anderson83e3f672011-08-17 17:44:15 +00002271 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002272 Inst.addOperand(MCOperand::CreateImm(imm));
2273
Owen Anderson83e3f672011-08-17 17:44:15 +00002274 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002275}
2276
Owen Anderson83e3f672011-08-17 17:44:15 +00002277static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002278 uint64_t Address, const void *Decoder) {
2279 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2280
Owen Anderson83e3f672011-08-17 17:44:15 +00002281 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002282}
2283
Owen Anderson83e3f672011-08-17 17:44:15 +00002284static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002285 uint64_t Address, const void *Decoder) {
2286 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2287 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2288
Owen Anderson83e3f672011-08-17 17:44:15 +00002289 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002290}
2291
Owen Anderson83e3f672011-08-17 17:44:15 +00002292static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002293 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002294 DecodeStatus S = Success;
2295
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002296 unsigned Rn = fieldFromInstruction32(Val, 6, 4);
2297 unsigned Rm = fieldFromInstruction32(Val, 2, 4);
2298 unsigned imm = fieldFromInstruction32(Val, 0, 2);
2299
Owen Anderson83e3f672011-08-17 17:44:15 +00002300 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2301 CHECK(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002302 Inst.addOperand(MCOperand::CreateImm(imm));
2303
Owen Anderson83e3f672011-08-17 17:44:15 +00002304 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002305}
2306
Owen Anderson83e3f672011-08-17 17:44:15 +00002307static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002308 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002309 DecodeStatus S = Success;
2310
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002311 if (Inst.getOpcode() != ARM::t2PLDs) {
2312 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
Owen Anderson83e3f672011-08-17 17:44:15 +00002313 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002314 }
2315
2316 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2317 if (Rn == 0xF) {
2318 switch (Inst.getOpcode()) {
2319 case ARM::t2LDRBs:
2320 Inst.setOpcode(ARM::t2LDRBpci);
2321 break;
2322 case ARM::t2LDRHs:
2323 Inst.setOpcode(ARM::t2LDRHpci);
2324 break;
2325 case ARM::t2LDRSHs:
2326 Inst.setOpcode(ARM::t2LDRSHpci);
2327 break;
2328 case ARM::t2LDRSBs:
2329 Inst.setOpcode(ARM::t2LDRSBpci);
2330 break;
2331 case ARM::t2PLDs:
2332 Inst.setOpcode(ARM::t2PLDi12);
2333 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2334 break;
2335 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002336 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002337 }
2338
2339 int imm = fieldFromInstruction32(Insn, 0, 12);
2340 if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
2341 Inst.addOperand(MCOperand::CreateImm(imm));
2342
Owen Anderson83e3f672011-08-17 17:44:15 +00002343 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002344 }
2345
2346 unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
2347 addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
2348 addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
Owen Anderson83e3f672011-08-17 17:44:15 +00002349 CHECK(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002350
Owen Anderson83e3f672011-08-17 17:44:15 +00002351 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002352}
2353
Owen Anderson83e3f672011-08-17 17:44:15 +00002354static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002355 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002356 int imm = Val & 0xFF;
2357 if (!(Val & 0x100)) imm *= -1;
2358 Inst.addOperand(MCOperand::CreateImm(imm << 2));
2359
Owen Anderson83e3f672011-08-17 17:44:15 +00002360 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002361}
2362
Owen Anderson83e3f672011-08-17 17:44:15 +00002363static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002364 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002365 DecodeStatus S = Success;
2366
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002367 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2368 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2369
Owen Anderson83e3f672011-08-17 17:44:15 +00002370 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2371 CHECK(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002372
Owen Anderson83e3f672011-08-17 17:44:15 +00002373 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002374}
2375
Owen Anderson83e3f672011-08-17 17:44:15 +00002376static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002377 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002378 int imm = Val & 0xFF;
2379 if (!(Val & 0x100)) imm *= -1;
2380 Inst.addOperand(MCOperand::CreateImm(imm));
2381
Owen Anderson83e3f672011-08-17 17:44:15 +00002382 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002383}
2384
2385
Owen Anderson83e3f672011-08-17 17:44:15 +00002386static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002387 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002388 DecodeStatus S = Success;
2389
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002390 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2391 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2392
2393 // Some instructions always use an additive offset.
2394 switch (Inst.getOpcode()) {
2395 case ARM::t2LDRT:
2396 case ARM::t2LDRBT:
2397 case ARM::t2LDRHT:
2398 case ARM::t2LDRSBT:
2399 case ARM::t2LDRSHT:
2400 imm |= 0x100;
2401 break;
2402 default:
2403 break;
2404 }
2405
Owen Anderson83e3f672011-08-17 17:44:15 +00002406 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2407 CHECK(S, DecodeT2Imm8(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002408
Owen Anderson83e3f672011-08-17 17:44:15 +00002409 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002410}
2411
2412
Owen Anderson83e3f672011-08-17 17:44:15 +00002413static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002414 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002415 DecodeStatus S = Success;
2416
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002417 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
2418 unsigned imm = fieldFromInstruction32(Val, 0, 12);
2419
Owen Anderson83e3f672011-08-17 17:44:15 +00002420 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002421 Inst.addOperand(MCOperand::CreateImm(imm));
2422
Owen Anderson83e3f672011-08-17 17:44:15 +00002423 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002424}
2425
2426
Owen Anderson83e3f672011-08-17 17:44:15 +00002427static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002428 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002429 unsigned imm = fieldFromInstruction16(Insn, 0, 7);
2430
2431 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2432 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2433 Inst.addOperand(MCOperand::CreateImm(imm));
2434
Owen Anderson83e3f672011-08-17 17:44:15 +00002435 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002436}
2437
Owen Anderson83e3f672011-08-17 17:44:15 +00002438static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002439 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002440 DecodeStatus S = Success;
2441
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002442 if (Inst.getOpcode() == ARM::tADDrSP) {
2443 unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
2444 Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
2445
Owen Anderson83e3f672011-08-17 17:44:15 +00002446 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002447 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002448 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002449 } else if (Inst.getOpcode() == ARM::tADDspr) {
2450 unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
2451
2452 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2453 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002454 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002455 }
2456
Owen Anderson83e3f672011-08-17 17:44:15 +00002457 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002458}
2459
Owen Anderson83e3f672011-08-17 17:44:15 +00002460static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002461 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002462 unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
2463 unsigned flags = fieldFromInstruction16(Insn, 0, 3);
2464
2465 Inst.addOperand(MCOperand::CreateImm(imod));
2466 Inst.addOperand(MCOperand::CreateImm(flags));
2467
Owen Anderson83e3f672011-08-17 17:44:15 +00002468 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002469}
2470
Owen Anderson83e3f672011-08-17 17:44:15 +00002471static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002472 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002473 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002474 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2475 unsigned add = fieldFromInstruction32(Insn, 4, 1);
2476
Owen Anderson83e3f672011-08-17 17:44:15 +00002477 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)) ;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002478 Inst.addOperand(MCOperand::CreateImm(add));
2479
Owen Anderson83e3f672011-08-17 17:44:15 +00002480 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002481}
2482
Owen Anderson83e3f672011-08-17 17:44:15 +00002483static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002484 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002485 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002486 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002487}
2488
Owen Anderson83e3f672011-08-17 17:44:15 +00002489static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002490 uint64_t Address, const void *Decoder) {
2491 if (Val == 0xA || Val == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +00002492 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002493
2494 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002495 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002496}
2497
Jim Grosbachc4057822011-08-17 21:58:18 +00002498static DecodeStatus
2499DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
2500 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002501 DecodeStatus S = Success;
2502
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002503 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
2504 if (pred == 0xE || pred == 0xF) {
2505 unsigned opc = fieldFromInstruction32(Insn, 4, 2);
2506 switch (opc) {
2507 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002508 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002509 case 0:
2510 Inst.setOpcode(ARM::t2DSB);
2511 break;
2512 case 1:
2513 Inst.setOpcode(ARM::t2DMB);
2514 break;
2515 case 2:
2516 Inst.setOpcode(ARM::t2ISB);
Owen Anderson83e3f672011-08-17 17:44:15 +00002517 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002518 }
2519
2520 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00002521 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002522 }
2523
2524 unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
2525 brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
2526 brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
2527 brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
2528 brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
2529
Owen Anderson83e3f672011-08-17 17:44:15 +00002530 CHECK(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder));
2531 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002532
Owen Anderson83e3f672011-08-17 17:44:15 +00002533 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002534}
2535
2536// Decode a shifted immediate operand. These basically consist
2537// of an 8-bit value, and a 4-bit directive that specifies either
2538// a splat operation or a rotation.
Owen Anderson83e3f672011-08-17 17:44:15 +00002539static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002540 uint64_t Address, const void *Decoder) {
2541 unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
2542 if (ctrl == 0) {
2543 unsigned byte = fieldFromInstruction32(Val, 8, 2);
2544 unsigned imm = fieldFromInstruction32(Val, 0, 8);
2545 switch (byte) {
2546 case 0:
2547 Inst.addOperand(MCOperand::CreateImm(imm));
2548 break;
2549 case 1:
2550 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
2551 break;
2552 case 2:
2553 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
2554 break;
2555 case 3:
2556 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
2557 (imm << 8) | imm));
2558 break;
2559 }
2560 } else {
2561 unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
2562 unsigned rot = fieldFromInstruction32(Val, 7, 5);
2563 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
2564 Inst.addOperand(MCOperand::CreateImm(imm));
2565 }
2566
Owen Anderson83e3f672011-08-17 17:44:15 +00002567 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002568}
2569
Jim Grosbachc4057822011-08-17 21:58:18 +00002570static DecodeStatus
2571DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
2572 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002573 Inst.addOperand(MCOperand::CreateImm(Val << 1));
Owen Anderson83e3f672011-08-17 17:44:15 +00002574 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002575}
2576
Owen Anderson83e3f672011-08-17 17:44:15 +00002577static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002578 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002579 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002580 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002581}
2582
Owen Anderson83e3f672011-08-17 17:44:15 +00002583static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00002584 uint64_t Address, const void *Decoder) {
2585 switch (Val) {
2586 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002587 return Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00002588 case 0xF: // SY
2589 case 0xE: // ST
2590 case 0xB: // ISH
2591 case 0xA: // ISHST
2592 case 0x7: // NSH
2593 case 0x6: // NSHST
2594 case 0x3: // OSH
2595 case 0x2: // OSHST
2596 break;
2597 }
2598
2599 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002600 return Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00002601}
2602
Owen Anderson83e3f672011-08-17 17:44:15 +00002603static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002604 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002605 if (!Val) return Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002606 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002607 return Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002608}
Owen Andersoncbfc0442011-08-11 21:34:58 +00002609
Owen Anderson83e3f672011-08-17 17:44:15 +00002610static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002611 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002612 DecodeStatus S = Success;
2613
Owen Anderson3f3570a2011-08-12 17:58:32 +00002614 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2615 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2616 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2617
Owen Anderson83e3f672011-08-17 17:44:15 +00002618 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002619
Owen Anderson83e3f672011-08-17 17:44:15 +00002620 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2621 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2622 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2623 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson3f3570a2011-08-12 17:58:32 +00002624
Owen Anderson83e3f672011-08-17 17:44:15 +00002625 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002626}
2627
2628
Owen Anderson83e3f672011-08-17 17:44:15 +00002629static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002630 uint64_t Address, const void *Decoder){
Owen Anderson83e3f672011-08-17 17:44:15 +00002631 DecodeStatus S = Success;
2632
Owen Andersoncbfc0442011-08-11 21:34:58 +00002633 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2634 unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
2635 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
Owen Andersonadf2b092011-08-11 22:08:38 +00002636 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002637
Owen Anderson83e3f672011-08-17 17:44:15 +00002638 CHECK(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002639
Owen Anderson83e3f672011-08-17 17:44:15 +00002640 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
2641 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002642
Owen Anderson83e3f672011-08-17 17:44:15 +00002643 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2644 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2645 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2646 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002647
Owen Anderson83e3f672011-08-17 17:44:15 +00002648 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002649}
2650
Owen Anderson83e3f672011-08-17 17:44:15 +00002651static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002652 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002653 DecodeStatus S = Success;
2654
Owen Anderson7cdbf082011-08-12 18:12:39 +00002655 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2656 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2657 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2658 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2659 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2660 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002661
Owen Anderson14090bf2011-08-18 22:11:02 +00002662 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
Owen Anderson7cdbf082011-08-12 18:12:39 +00002663
Owen Anderson83e3f672011-08-17 17:44:15 +00002664 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2665 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2666 CHECK(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder));
2667 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002668
Owen Anderson83e3f672011-08-17 17:44:15 +00002669 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002670}
2671
Owen Anderson83e3f672011-08-17 17:44:15 +00002672static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002673 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002674 DecodeStatus S = Success;
2675
Owen Anderson7cdbf082011-08-12 18:12:39 +00002676 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2677 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2678 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2679 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2680 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2681 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2682
Owen Anderson14090bf2011-08-18 22:11:02 +00002683 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
Owen Anderson7cdbf082011-08-12 18:12:39 +00002684
Owen Anderson83e3f672011-08-17 17:44:15 +00002685 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2686 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2687 CHECK(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder));
2688 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002689
Owen Anderson83e3f672011-08-17 17:44:15 +00002690 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002691}
Owen Anderson7a2e1772011-08-15 18:44:44 +00002692
Owen Anderson83e3f672011-08-17 17:44:15 +00002693static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002694 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002695 DecodeStatus S = Success;
2696
Owen Anderson7a2e1772011-08-15 18:44:44 +00002697 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2698 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2699 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2700 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2701 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2702
2703 unsigned align = 0;
2704 unsigned index = 0;
2705 switch (size) {
2706 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002707 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002708 case 0:
2709 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002710 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002711 index = fieldFromInstruction32(Insn, 5, 3);
2712 break;
2713 case 1:
2714 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002715 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002716 index = fieldFromInstruction32(Insn, 6, 2);
2717 if (fieldFromInstruction32(Insn, 4, 1))
2718 align = 2;
2719 break;
2720 case 2:
2721 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002722 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002723 index = fieldFromInstruction32(Insn, 7, 1);
2724 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2725 align = 4;
2726 }
2727
Owen Anderson83e3f672011-08-17 17:44:15 +00002728 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002729 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002730 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002731 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002732 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002733 Inst.addOperand(MCOperand::CreateImm(align));
2734 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002735 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002736 }
2737
Owen Anderson83e3f672011-08-17 17:44:15 +00002738 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002739 Inst.addOperand(MCOperand::CreateImm(index));
2740
Owen Anderson83e3f672011-08-17 17:44:15 +00002741 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002742}
2743
Owen Anderson83e3f672011-08-17 17:44:15 +00002744static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002745 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002746 DecodeStatus S = Success;
2747
Owen Anderson7a2e1772011-08-15 18:44:44 +00002748 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2749 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2750 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2751 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2752 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2753
2754 unsigned align = 0;
2755 unsigned index = 0;
2756 switch (size) {
2757 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002758 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002759 case 0:
2760 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002761 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002762 index = fieldFromInstruction32(Insn, 5, 3);
2763 break;
2764 case 1:
2765 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002766 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002767 index = fieldFromInstruction32(Insn, 6, 2);
2768 if (fieldFromInstruction32(Insn, 4, 1))
2769 align = 2;
2770 break;
2771 case 2:
2772 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002773 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002774 index = fieldFromInstruction32(Insn, 7, 1);
2775 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2776 align = 4;
2777 }
2778
2779 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002780 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002781 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002782 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002783 Inst.addOperand(MCOperand::CreateImm(align));
2784 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002785 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002786 }
2787
Owen Anderson83e3f672011-08-17 17:44:15 +00002788 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002789 Inst.addOperand(MCOperand::CreateImm(index));
2790
Owen Anderson83e3f672011-08-17 17:44:15 +00002791 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002792}
2793
2794
Owen Anderson83e3f672011-08-17 17:44:15 +00002795static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002796 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002797 DecodeStatus S = Success;
2798
Owen Anderson7a2e1772011-08-15 18:44:44 +00002799 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2800 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2801 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2802 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2803 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2804
2805 unsigned align = 0;
2806 unsigned index = 0;
2807 unsigned inc = 1;
2808 switch (size) {
2809 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002810 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002811 case 0:
2812 index = fieldFromInstruction32(Insn, 5, 3);
2813 if (fieldFromInstruction32(Insn, 4, 1))
2814 align = 2;
2815 break;
2816 case 1:
2817 index = fieldFromInstruction32(Insn, 6, 2);
2818 if (fieldFromInstruction32(Insn, 4, 1))
2819 align = 4;
2820 if (fieldFromInstruction32(Insn, 5, 1))
2821 inc = 2;
2822 break;
2823 case 2:
2824 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002825 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002826 index = fieldFromInstruction32(Insn, 7, 1);
2827 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2828 align = 8;
2829 if (fieldFromInstruction32(Insn, 6, 1))
2830 inc = 2;
2831 break;
2832 }
2833
Owen Anderson83e3f672011-08-17 17:44:15 +00002834 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2835 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002836 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002837 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002838 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002839 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002840 Inst.addOperand(MCOperand::CreateImm(align));
2841 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002842 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002843 }
2844
Owen Anderson83e3f672011-08-17 17:44:15 +00002845 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2846 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002847 Inst.addOperand(MCOperand::CreateImm(index));
2848
Owen Anderson83e3f672011-08-17 17:44:15 +00002849 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002850}
2851
Owen Anderson83e3f672011-08-17 17:44:15 +00002852static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002853 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002854 DecodeStatus S = Success;
2855
Owen Anderson7a2e1772011-08-15 18:44:44 +00002856 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2857 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2858 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2859 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2860 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2861
2862 unsigned align = 0;
2863 unsigned index = 0;
2864 unsigned inc = 1;
2865 switch (size) {
2866 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002867 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002868 case 0:
2869 index = fieldFromInstruction32(Insn, 5, 3);
2870 if (fieldFromInstruction32(Insn, 4, 1))
2871 align = 2;
2872 break;
2873 case 1:
2874 index = fieldFromInstruction32(Insn, 6, 2);
2875 if (fieldFromInstruction32(Insn, 4, 1))
2876 align = 4;
2877 if (fieldFromInstruction32(Insn, 5, 1))
2878 inc = 2;
2879 break;
2880 case 2:
2881 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002882 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002883 index = fieldFromInstruction32(Insn, 7, 1);
2884 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2885 align = 8;
2886 if (fieldFromInstruction32(Insn, 6, 1))
2887 inc = 2;
2888 break;
2889 }
2890
2891 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002892 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002893 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002894 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002895 Inst.addOperand(MCOperand::CreateImm(align));
2896 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002897 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002898 }
2899
Owen Anderson83e3f672011-08-17 17:44:15 +00002900 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2901 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002902 Inst.addOperand(MCOperand::CreateImm(index));
2903
Owen Anderson83e3f672011-08-17 17:44:15 +00002904 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002905}
2906
2907
Owen Anderson83e3f672011-08-17 17:44:15 +00002908static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002909 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002910 DecodeStatus S = Success;
2911
Owen Anderson7a2e1772011-08-15 18:44:44 +00002912 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2913 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2914 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2915 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2916 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2917
2918 unsigned align = 0;
2919 unsigned index = 0;
2920 unsigned inc = 1;
2921 switch (size) {
2922 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002923 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002924 case 0:
2925 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002926 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002927 index = fieldFromInstruction32(Insn, 5, 3);
2928 break;
2929 case 1:
2930 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002931 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002932 index = fieldFromInstruction32(Insn, 6, 2);
2933 if (fieldFromInstruction32(Insn, 5, 1))
2934 inc = 2;
2935 break;
2936 case 2:
2937 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00002938 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002939 index = fieldFromInstruction32(Insn, 7, 1);
2940 if (fieldFromInstruction32(Insn, 6, 1))
2941 inc = 2;
2942 break;
2943 }
2944
Owen Anderson83e3f672011-08-17 17:44:15 +00002945 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2946 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
2947 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002948
2949 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002950 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002951 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002952 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002953 Inst.addOperand(MCOperand::CreateImm(align));
2954 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002955 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002956 }
2957
Owen Anderson83e3f672011-08-17 17:44:15 +00002958 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2959 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
2960 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002961 Inst.addOperand(MCOperand::CreateImm(index));
2962
Owen Anderson83e3f672011-08-17 17:44:15 +00002963 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002964}
2965
Owen Anderson83e3f672011-08-17 17:44:15 +00002966static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002967 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002968 DecodeStatus S = Success;
2969
Owen Anderson7a2e1772011-08-15 18:44:44 +00002970 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2971 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2972 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2973 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2974 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2975
2976 unsigned align = 0;
2977 unsigned index = 0;
2978 unsigned inc = 1;
2979 switch (size) {
2980 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002981 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002982 case 0:
2983 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002984 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002985 index = fieldFromInstruction32(Insn, 5, 3);
2986 break;
2987 case 1:
2988 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002989 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002990 index = fieldFromInstruction32(Insn, 6, 2);
2991 if (fieldFromInstruction32(Insn, 5, 1))
2992 inc = 2;
2993 break;
2994 case 2:
2995 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00002996 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002997 index = fieldFromInstruction32(Insn, 7, 1);
2998 if (fieldFromInstruction32(Insn, 6, 1))
2999 inc = 2;
3000 break;
3001 }
3002
3003 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003004 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003005 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003006 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003007 Inst.addOperand(MCOperand::CreateImm(align));
3008 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003009 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003010 }
3011
Owen Anderson83e3f672011-08-17 17:44:15 +00003012 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3013 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3014 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003015 Inst.addOperand(MCOperand::CreateImm(index));
3016
Owen Anderson83e3f672011-08-17 17:44:15 +00003017 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003018}
3019
3020
Owen Anderson83e3f672011-08-17 17:44:15 +00003021static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003022 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003023 DecodeStatus S = Success;
3024
Owen Anderson7a2e1772011-08-15 18:44:44 +00003025 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3026 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3027 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3028 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3029 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3030
3031 unsigned align = 0;
3032 unsigned index = 0;
3033 unsigned inc = 1;
3034 switch (size) {
3035 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003036 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003037 case 0:
3038 if (fieldFromInstruction32(Insn, 4, 1))
3039 align = 4;
3040 index = fieldFromInstruction32(Insn, 5, 3);
3041 break;
3042 case 1:
3043 if (fieldFromInstruction32(Insn, 4, 1))
3044 align = 8;
3045 index = fieldFromInstruction32(Insn, 6, 2);
3046 if (fieldFromInstruction32(Insn, 5, 1))
3047 inc = 2;
3048 break;
3049 case 2:
3050 if (fieldFromInstruction32(Insn, 4, 2))
3051 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3052 index = fieldFromInstruction32(Insn, 7, 1);
3053 if (fieldFromInstruction32(Insn, 6, 1))
3054 inc = 2;
3055 break;
3056 }
3057
Owen Anderson83e3f672011-08-17 17:44:15 +00003058 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3059 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3060 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3061 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003062
3063 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003064 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003065 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003066 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003067 Inst.addOperand(MCOperand::CreateImm(align));
3068 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003069 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003070 }
3071
Owen Anderson83e3f672011-08-17 17:44:15 +00003072 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3073 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3074 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3075 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003076 Inst.addOperand(MCOperand::CreateImm(index));
3077
Owen Anderson83e3f672011-08-17 17:44:15 +00003078 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003079}
3080
Owen Anderson83e3f672011-08-17 17:44:15 +00003081static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003082 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003083 DecodeStatus S = Success;
3084
Owen Anderson7a2e1772011-08-15 18:44:44 +00003085 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3086 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3087 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3088 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3089 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3090
3091 unsigned align = 0;
3092 unsigned index = 0;
3093 unsigned inc = 1;
3094 switch (size) {
3095 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003096 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003097 case 0:
3098 if (fieldFromInstruction32(Insn, 4, 1))
3099 align = 4;
3100 index = fieldFromInstruction32(Insn, 5, 3);
3101 break;
3102 case 1:
3103 if (fieldFromInstruction32(Insn, 4, 1))
3104 align = 8;
3105 index = fieldFromInstruction32(Insn, 6, 2);
3106 if (fieldFromInstruction32(Insn, 5, 1))
3107 inc = 2;
3108 break;
3109 case 2:
3110 if (fieldFromInstruction32(Insn, 4, 2))
3111 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3112 index = fieldFromInstruction32(Insn, 7, 1);
3113 if (fieldFromInstruction32(Insn, 6, 1))
3114 inc = 2;
3115 break;
3116 }
3117
3118 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003119 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003120 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003121 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003122 Inst.addOperand(MCOperand::CreateImm(align));
3123 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003124 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003125 }
3126
Owen Anderson83e3f672011-08-17 17:44:15 +00003127 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3128 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3129 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3130 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003131 Inst.addOperand(MCOperand::CreateImm(index));
3132
Owen Anderson83e3f672011-08-17 17:44:15 +00003133 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003134}
3135