blob: 0698e1ea359e1054c3fbf6121b4b72200d8b4a73 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- TargetSelectionDAG.td - Common code for DAG isels ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the target-independent interfaces used by SelectionDAG
11// instruction selection generators.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// Selection DAG Type Constraint definitions.
17//
18// Note that the semantics of these constraints are hard coded into tblgen. To
19// modify or add constraints, you have to hack tblgen.
20//
21
22class SDTypeConstraint<int opnum> {
23 int OperandNum = opnum;
24}
25
26// SDTCisVT - The specified operand has exactly this VT.
27class SDTCisVT<int OpNum, ValueType vt> : SDTypeConstraint<OpNum> {
28 ValueType VT = vt;
29}
30
31class SDTCisPtrTy<int OpNum> : SDTypeConstraint<OpNum>;
32
33// SDTCisInt - The specified operand is has integer type.
34class SDTCisInt<int OpNum> : SDTypeConstraint<OpNum>;
35
36// SDTCisFP - The specified operand is has floating point type.
37class SDTCisFP<int OpNum> : SDTypeConstraint<OpNum>;
38
39// SDTCisSameAs - The two specified operands have identical types.
40class SDTCisSameAs<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
41 int OtherOperandNum = OtherOp;
42}
43
44// SDTCisVTSmallerThanOp - The specified operand is a VT SDNode, and its type is
45// smaller than the 'Other' operand.
46class SDTCisVTSmallerThanOp<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
47 int OtherOperandNum = OtherOp;
48}
49
50class SDTCisOpSmallerThanOp<int SmallOp, int BigOp> : SDTypeConstraint<SmallOp>{
51 int BigOperandNum = BigOp;
52}
53
54/// SDTCisIntVectorOfSameSize - This indicates that ThisOp and OtherOp are
55/// vector types, and that ThisOp is the result of
56/// MVT::getIntVectorWithNumElements with the number of elements that ThisOp
57/// has.
58class SDTCisIntVectorOfSameSize<int ThisOp, int OtherOp>
59 : SDTypeConstraint<ThisOp> {
60 int OtherOpNum = OtherOp;
61}
62
63//===----------------------------------------------------------------------===//
64// Selection DAG Type Profile definitions.
65//
66// These use the constraints defined above to describe the type requirements of
67// the various nodes. These are not hard coded into tblgen, allowing targets to
68// add their own if needed.
69//
70
71// SDTypeProfile - This profile describes the type requirements of a Selection
72// DAG node.
73class SDTypeProfile<int numresults, int numoperands,
74 list<SDTypeConstraint> constraints> {
75 int NumResults = numresults;
76 int NumOperands = numoperands;
77 list<SDTypeConstraint> Constraints = constraints;
78}
79
80// Builtin profiles.
81def SDTIntLeaf: SDTypeProfile<1, 0, [SDTCisInt<0>]>; // for 'imm'.
82def SDTFPLeaf : SDTypeProfile<1, 0, [SDTCisFP<0>]>; // for 'fpimm'.
83def SDTPtrLeaf: SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; // for '&g'.
84def SDTOther : SDTypeProfile<1, 0, [SDTCisVT<0, OtherVT>]>; // for 'vt'.
85def SDTUNDEF : SDTypeProfile<1, 0, []>; // for 'undef'.
86def SDTUnaryOp : SDTypeProfile<1, 1, []>; // bitconvert
87
88def SDTIntBinOp : SDTypeProfile<1, 2, [ // add, and, or, xor, udiv, etc.
89 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>
90]>;
91def SDTIntShiftOp : SDTypeProfile<1, 2, [ // shl, sra, srl
92 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<2>
93]>;
94def SDTFPBinOp : SDTypeProfile<1, 2, [ // fadd, fmul, etc.
95 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>
96]>;
97def SDTFPSignOp : SDTypeProfile<1, 2, [ // fcopysign.
98 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisFP<2>
99]>;
100def SDTFPTernaryOp : SDTypeProfile<1, 3, [ // fmadd, fnmsub, etc.
101 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisFP<0>
102]>;
103def SDTIntUnaryOp : SDTypeProfile<1, 1, [ // ctlz
104 SDTCisSameAs<0, 1>, SDTCisInt<0>
105]>;
106def SDTIntExtendOp : SDTypeProfile<1, 1, [ // sext, zext, anyext
107 SDTCisInt<0>, SDTCisInt<1>, SDTCisOpSmallerThanOp<1, 0>
108]>;
109def SDTIntTruncOp : SDTypeProfile<1, 1, [ // trunc
110 SDTCisInt<0>, SDTCisInt<1>, SDTCisOpSmallerThanOp<0, 1>
111]>;
112def SDTFPUnaryOp : SDTypeProfile<1, 1, [ // fneg, fsqrt, etc
113 SDTCisSameAs<0, 1>, SDTCisFP<0>
114]>;
115def SDTFPRoundOp : SDTypeProfile<1, 1, [ // fround
116 SDTCisFP<0>, SDTCisFP<1>, SDTCisOpSmallerThanOp<0, 1>
117]>;
118def SDTFPExtendOp : SDTypeProfile<1, 1, [ // fextend
119 SDTCisFP<0>, SDTCisFP<1>, SDTCisOpSmallerThanOp<1, 0>
120]>;
121def SDTIntToFPOp : SDTypeProfile<1, 1, [ // [su]int_to_fp
122 SDTCisFP<0>, SDTCisInt<1>
123]>;
124def SDTFPToIntOp : SDTypeProfile<1, 1, [ // fp_to_[su]int
125 SDTCisInt<0>, SDTCisFP<1>
126]>;
127def SDTExtInreg : SDTypeProfile<1, 2, [ // sext_inreg
128 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisVT<2, OtherVT>,
129 SDTCisVTSmallerThanOp<2, 1>
130]>;
131
132def SDTSetCC : SDTypeProfile<1, 3, [ // setcc
133 SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, OtherVT>
134]>;
135
136def SDTSelect : SDTypeProfile<1, 3, [ // select
137 SDTCisInt<1>, SDTCisSameAs<0, 2>, SDTCisSameAs<2, 3>
138]>;
139
140def SDTSelectCC : SDTypeProfile<1, 5, [ // select_cc
141 SDTCisSameAs<1, 2>, SDTCisSameAs<3, 4>, SDTCisSameAs<0, 3>,
142 SDTCisVT<5, OtherVT>
143]>;
144
145def SDTBr : SDTypeProfile<0, 1, [ // br
146 SDTCisVT<0, OtherVT>
147]>;
148
149def SDTBrcond : SDTypeProfile<0, 2, [ // brcond
150 SDTCisInt<0>, SDTCisVT<1, OtherVT>
151]>;
152
153def SDTBrind : SDTypeProfile<0, 1, [ // brind
154 SDTCisPtrTy<0>
155]>;
156
157def SDTRet : SDTypeProfile<0, 0, []>; // ret
158
159def SDTLoad : SDTypeProfile<1, 1, [ // load
160 SDTCisPtrTy<1>
161]>;
162
163def SDTStore : SDTypeProfile<0, 2, [ // store
164 SDTCisPtrTy<1>
165]>;
166
167def SDTIStore : SDTypeProfile<1, 3, [ // indexed store
168 SDTCisSameAs<0, 2>, SDTCisPtrTy<0>, SDTCisPtrTy<3>
169]>;
170
171def SDTVecShuffle : SDTypeProfile<1, 3, [
172 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisIntVectorOfSameSize<3, 0>
173]>;
174
175//===----------------------------------------------------------------------===//
176// Selection DAG Node Properties.
177//
178// Note: These are hard coded into tblgen.
179//
180class SDNodeProperty;
181def SDNPCommutative : SDNodeProperty; // X op Y == Y op X
182def SDNPAssociative : SDNodeProperty; // (X op Y) op Z == X op (Y op Z)
183def SDNPHasChain : SDNodeProperty; // R/W chain operand and result
184def SDNPOutFlag : SDNodeProperty; // Write a flag result
185def SDNPInFlag : SDNodeProperty; // Read a flag operand
186def SDNPOptInFlag : SDNodeProperty; // Optionally read a flag operand
187
188//===----------------------------------------------------------------------===//
189// Selection DAG Node definitions.
190//
191class SDNode<string opcode, SDTypeProfile typeprof,
192 list<SDNodeProperty> props = [], string sdclass = "SDNode"> {
193 string Opcode = opcode;
194 string SDClass = sdclass;
195 list<SDNodeProperty> Properties = props;
196 SDTypeProfile TypeProfile = typeprof;
197}
198
199def set;
200def node;
201def srcvalue;
202
203def imm : SDNode<"ISD::Constant" , SDTIntLeaf , [], "ConstantSDNode">;
204def fpimm : SDNode<"ISD::TargetConstantFP",
205 SDTFPLeaf, [], "ConstantFPSDNode">;
206def vt : SDNode<"ISD::VALUETYPE" , SDTOther , [], "VTSDNode">;
207def bb : SDNode<"ISD::BasicBlock", SDTOther , [], "BasicBlockSDNode">;
208def cond : SDNode<"ISD::CONDCODE" , SDTOther , [], "CondCodeSDNode">;
209def undef : SDNode<"ISD::UNDEF" , SDTUNDEF , []>;
210def globaladdr : SDNode<"ISD::GlobalAddress", SDTPtrLeaf, [],
211 "GlobalAddressSDNode">;
212def tglobaladdr : SDNode<"ISD::TargetGlobalAddress", SDTPtrLeaf, [],
213 "GlobalAddressSDNode">;
214def globaltlsaddr : SDNode<"ISD::GlobalTLSAddress", SDTPtrLeaf, [],
215 "GlobalAddressSDNode">;
216def tglobaltlsaddr : SDNode<"ISD::TargetGlobalTLSAddress", SDTPtrLeaf, [],
217 "GlobalAddressSDNode">;
218def constpool : SDNode<"ISD::ConstantPool", SDTPtrLeaf, [],
219 "ConstantPoolSDNode">;
220def tconstpool : SDNode<"ISD::TargetConstantPool", SDTPtrLeaf, [],
221 "ConstantPoolSDNode">;
222def jumptable : SDNode<"ISD::JumpTable", SDTPtrLeaf, [],
223 "JumpTableSDNode">;
224def tjumptable : SDNode<"ISD::TargetJumpTable", SDTPtrLeaf, [],
225 "JumpTableSDNode">;
226def frameindex : SDNode<"ISD::FrameIndex", SDTPtrLeaf, [],
227 "FrameIndexSDNode">;
228def tframeindex : SDNode<"ISD::TargetFrameIndex", SDTPtrLeaf, [],
229 "FrameIndexSDNode">;
230def externalsym : SDNode<"ISD::ExternalSymbol", SDTPtrLeaf, [],
231 "ExternalSymbolSDNode">;
232def texternalsym: SDNode<"ISD::TargetExternalSymbol", SDTPtrLeaf, [],
233 "ExternalSymbolSDNode">;
234
235def add : SDNode<"ISD::ADD" , SDTIntBinOp ,
236 [SDNPCommutative, SDNPAssociative]>;
237def sub : SDNode<"ISD::SUB" , SDTIntBinOp>;
238def mul : SDNode<"ISD::MUL" , SDTIntBinOp,
239 [SDNPCommutative, SDNPAssociative]>;
240def mulhs : SDNode<"ISD::MULHS" , SDTIntBinOp, [SDNPCommutative]>;
241def mulhu : SDNode<"ISD::MULHU" , SDTIntBinOp, [SDNPCommutative]>;
242def sdiv : SDNode<"ISD::SDIV" , SDTIntBinOp>;
243def udiv : SDNode<"ISD::UDIV" , SDTIntBinOp>;
244def srem : SDNode<"ISD::SREM" , SDTIntBinOp>;
245def urem : SDNode<"ISD::UREM" , SDTIntBinOp>;
246def srl : SDNode<"ISD::SRL" , SDTIntShiftOp>;
247def sra : SDNode<"ISD::SRA" , SDTIntShiftOp>;
248def shl : SDNode<"ISD::SHL" , SDTIntShiftOp>;
249def rotl : SDNode<"ISD::ROTL" , SDTIntShiftOp>;
250def rotr : SDNode<"ISD::ROTR" , SDTIntShiftOp>;
251def and : SDNode<"ISD::AND" , SDTIntBinOp,
252 [SDNPCommutative, SDNPAssociative]>;
253def or : SDNode<"ISD::OR" , SDTIntBinOp,
254 [SDNPCommutative, SDNPAssociative]>;
255def xor : SDNode<"ISD::XOR" , SDTIntBinOp,
256 [SDNPCommutative, SDNPAssociative]>;
257def addc : SDNode<"ISD::ADDC" , SDTIntBinOp,
258 [SDNPCommutative, SDNPOutFlag]>;
259def adde : SDNode<"ISD::ADDE" , SDTIntBinOp,
260 [SDNPCommutative, SDNPOutFlag, SDNPInFlag]>;
261def subc : SDNode<"ISD::SUBC" , SDTIntBinOp,
262 [SDNPOutFlag]>;
263def sube : SDNode<"ISD::SUBE" , SDTIntBinOp,
264 [SDNPOutFlag, SDNPInFlag]>;
265
266def sext_inreg : SDNode<"ISD::SIGN_EXTEND_INREG", SDTExtInreg>;
267def bswap : SDNode<"ISD::BSWAP" , SDTIntUnaryOp>;
268def ctlz : SDNode<"ISD::CTLZ" , SDTIntUnaryOp>;
269def cttz : SDNode<"ISD::CTTZ" , SDTIntUnaryOp>;
270def ctpop : SDNode<"ISD::CTPOP" , SDTIntUnaryOp>;
271def sext : SDNode<"ISD::SIGN_EXTEND", SDTIntExtendOp>;
272def zext : SDNode<"ISD::ZERO_EXTEND", SDTIntExtendOp>;
273def anyext : SDNode<"ISD::ANY_EXTEND" , SDTIntExtendOp>;
274def trunc : SDNode<"ISD::TRUNCATE" , SDTIntTruncOp>;
275def bitconvert : SDNode<"ISD::BIT_CONVERT", SDTUnaryOp>;
276
277def fadd : SDNode<"ISD::FADD" , SDTFPBinOp, [SDNPCommutative]>;
278def fsub : SDNode<"ISD::FSUB" , SDTFPBinOp>;
279def fmul : SDNode<"ISD::FMUL" , SDTFPBinOp, [SDNPCommutative]>;
280def fdiv : SDNode<"ISD::FDIV" , SDTFPBinOp>;
281def frem : SDNode<"ISD::FREM" , SDTFPBinOp>;
282def fabs : SDNode<"ISD::FABS" , SDTFPUnaryOp>;
283def fneg : SDNode<"ISD::FNEG" , SDTFPUnaryOp>;
284def fsqrt : SDNode<"ISD::FSQRT" , SDTFPUnaryOp>;
285def fsin : SDNode<"ISD::FSIN" , SDTFPUnaryOp>;
286def fcos : SDNode<"ISD::FCOS" , SDTFPUnaryOp>;
287
288def fround : SDNode<"ISD::FP_ROUND" , SDTFPRoundOp>;
289def fextend : SDNode<"ISD::FP_EXTEND" , SDTFPExtendOp>;
290def fcopysign : SDNode<"ISD::FCOPYSIGN" , SDTFPSignOp>;
291
292def sint_to_fp : SDNode<"ISD::SINT_TO_FP" , SDTIntToFPOp>;
293def uint_to_fp : SDNode<"ISD::UINT_TO_FP" , SDTIntToFPOp>;
294def fp_to_sint : SDNode<"ISD::FP_TO_SINT" , SDTFPToIntOp>;
295def fp_to_uint : SDNode<"ISD::FP_TO_UINT" , SDTFPToIntOp>;
296
297def setcc : SDNode<"ISD::SETCC" , SDTSetCC>;
298def select : SDNode<"ISD::SELECT" , SDTSelect>;
299def selectcc : SDNode<"ISD::SELECT_CC" , SDTSelectCC>;
300
301def brcond : SDNode<"ISD::BRCOND" , SDTBrcond, [SDNPHasChain]>;
302def brind : SDNode<"ISD::BRIND" , SDTBrind, [SDNPHasChain]>;
303def br : SDNode<"ISD::BR" , SDTBr, [SDNPHasChain]>;
304def ret : SDNode<"ISD::RET" , SDTRet, [SDNPHasChain]>;
305
306// Do not use ld, st directly. Use load, extload, sextload, zextload, store,
307// and truncst (see below).
308def ld : SDNode<"ISD::LOAD" , SDTLoad, [SDNPHasChain]>;
309def st : SDNode<"ISD::STORE" , SDTStore, [SDNPHasChain]>;
310def ist : SDNode<"ISD::STORE" , SDTIStore, [SDNPHasChain]>;
311
312def vector_shuffle : SDNode<"ISD::VECTOR_SHUFFLE", SDTVecShuffle, []>;
313def build_vector : SDNode<"ISD::BUILD_VECTOR", SDTypeProfile<1, 0, []>, []>;
314def scalar_to_vector : SDNode<"ISD::SCALAR_TO_VECTOR", SDTypeProfile<1, 1, []>,
315 []>;
316def vector_extract : SDNode<"ISD::EXTRACT_VECTOR_ELT",
317 SDTypeProfile<1, 2, [SDTCisPtrTy<2>]>, []>;
318def vector_insert : SDNode<"ISD::INSERT_VECTOR_ELT",
319 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisPtrTy<3>]>, []>;
Christopher Lambb768c2e2007-07-26 07:34:40 +0000320
321def extract_subreg : SDNode<"ISD::EXTRACT_SUBREG",
322 SDTypeProfile<1, 2, []>>;
323def insert_subreg : SDNode<"ISD::INSERT_SUBREG",
324 SDTypeProfile<1, 3, []>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325
326// Nodes for intrinsics, you should use the intrinsic itself and let tblgen use
327// these internally. Don't reference these directly.
328def intrinsic_void : SDNode<"ISD::INTRINSIC_VOID",
329 SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>,
330 [SDNPHasChain]>;
331def intrinsic_w_chain : SDNode<"ISD::INTRINSIC_W_CHAIN",
332 SDTypeProfile<1, -1, [SDTCisPtrTy<1>]>,
333 [SDNPHasChain]>;
334def intrinsic_wo_chain : SDNode<"ISD::INTRINSIC_WO_CHAIN",
335 SDTypeProfile<1, -1, [SDTCisPtrTy<1>]>, []>;
336
337
338//===----------------------------------------------------------------------===//
339// Selection DAG Condition Codes
340
341class CondCode; // ISD::CondCode enums
342def SETOEQ : CondCode; def SETOGT : CondCode;
343def SETOGE : CondCode; def SETOLT : CondCode; def SETOLE : CondCode;
344def SETONE : CondCode; def SETO : CondCode; def SETUO : CondCode;
345def SETUEQ : CondCode; def SETUGT : CondCode; def SETUGE : CondCode;
346def SETULT : CondCode; def SETULE : CondCode; def SETUNE : CondCode;
347
348def SETEQ : CondCode; def SETGT : CondCode; def SETGE : CondCode;
349def SETLT : CondCode; def SETLE : CondCode; def SETNE : CondCode;
350
351
352//===----------------------------------------------------------------------===//
353// Selection DAG Node Transformation Functions.
354//
355// This mechanism allows targets to manipulate nodes in the output DAG once a
356// match has been formed. This is typically used to manipulate immediate
357// values.
358//
359class SDNodeXForm<SDNode opc, code xformFunction> {
360 SDNode Opcode = opc;
361 code XFormFunction = xformFunction;
362}
363
364def NOOP_SDNodeXForm : SDNodeXForm<imm, [{}]>;
365
366
367//===----------------------------------------------------------------------===//
368// Selection DAG Pattern Fragments.
369//
370// Pattern fragments are reusable chunks of dags that match specific things.
371// They can take arguments and have C++ predicates that control whether they
372// match. They are intended to make the patterns for common instructions more
373// compact and readable.
374//
375
376/// PatFrag - Represents a pattern fragment. This can match something on the
377/// DAG, frame a single node to multiply nested other fragments.
378///
379class PatFrag<dag ops, dag frag, code pred = [{}],
380 SDNodeXForm xform = NOOP_SDNodeXForm> {
381 dag Operands = ops;
382 dag Fragment = frag;
383 code Predicate = pred;
384 SDNodeXForm OperandTransform = xform;
385}
386
387// PatLeaf's are pattern fragments that have no operands. This is just a helper
388// to define immediates and other common things concisely.
389class PatLeaf<dag frag, code pred = [{}], SDNodeXForm xform = NOOP_SDNodeXForm>
390 : PatFrag<(ops), frag, pred, xform>;
391
392// Leaf fragments.
393
394def vtInt : PatLeaf<(vt), [{ return MVT::isInteger(N->getVT()); }]>;
395def vtFP : PatLeaf<(vt), [{ return MVT::isFloatingPoint(N->getVT()); }]>;
396
397def immAllOnes : PatLeaf<(imm), [{ return N->isAllOnesValue(); }]>;
398def immAllOnesV: PatLeaf<(build_vector), [{
399 return ISD::isBuildVectorAllOnes(N);
400}]>;
401def immAllZerosV: PatLeaf<(build_vector), [{
402 return ISD::isBuildVectorAllZeros(N);
403}]>;
404
405def immAllOnesV_bc: PatLeaf<(bitconvert), [{
406 return ISD::isBuildVectorAllOnes(N);
407}]>;
408
409
410// Other helper fragments.
411def not : PatFrag<(ops node:$in), (xor node:$in, immAllOnes)>;
412def vnot : PatFrag<(ops node:$in), (xor node:$in, immAllOnesV)>;
413def vnot_conv : PatFrag<(ops node:$in), (xor node:$in, immAllOnesV_bc)>;
414def ineg : PatFrag<(ops node:$in), (sub 0, node:$in)>;
415
416// load fragments.
417def load : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
418 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
419 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
420 LD->getAddressingMode() == ISD::UNINDEXED;
421 return false;
422}]>;
423
424// extending load fragments.
425def extloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
426 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
427 return LD->getExtensionType() == ISD::EXTLOAD &&
428 LD->getAddressingMode() == ISD::UNINDEXED &&
429 LD->getLoadedVT() == MVT::i1;
430 return false;
431}]>;
432def extloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
433 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
434 return LD->getExtensionType() == ISD::EXTLOAD &&
435 LD->getAddressingMode() == ISD::UNINDEXED &&
436 LD->getLoadedVT() == MVT::i8;
437 return false;
438}]>;
439def extloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
440 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
441 return LD->getExtensionType() == ISD::EXTLOAD &&
442 LD->getAddressingMode() == ISD::UNINDEXED &&
443 LD->getLoadedVT() == MVT::i16;
444 return false;
445}]>;
446def extloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
447 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
448 return LD->getExtensionType() == ISD::EXTLOAD &&
449 LD->getAddressingMode() == ISD::UNINDEXED &&
450 LD->getLoadedVT() == MVT::i32;
451 return false;
452}]>;
453def extloadf32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
454 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
455 return LD->getExtensionType() == ISD::EXTLOAD &&
456 LD->getAddressingMode() == ISD::UNINDEXED &&
457 LD->getLoadedVT() == MVT::f32;
458 return false;
459}]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000460def extloadf64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
461 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
462 return LD->getExtensionType() == ISD::EXTLOAD &&
463 LD->getAddressingMode() == ISD::UNINDEXED &&
464 LD->getLoadedVT() == MVT::f64;
465 return false;
466}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467
468def sextloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
469 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
470 return LD->getExtensionType() == ISD::SEXTLOAD &&
471 LD->getAddressingMode() == ISD::UNINDEXED &&
472 LD->getLoadedVT() == MVT::i1;
473 return false;
474}]>;
475def sextloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
476 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
477 return LD->getExtensionType() == ISD::SEXTLOAD &&
478 LD->getAddressingMode() == ISD::UNINDEXED &&
479 LD->getLoadedVT() == MVT::i8;
480 return false;
481}]>;
482def sextloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
483 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
484 return LD->getExtensionType() == ISD::SEXTLOAD &&
485 LD->getAddressingMode() == ISD::UNINDEXED &&
486 LD->getLoadedVT() == MVT::i16;
487 return false;
488}]>;
489def sextloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
490 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
491 return LD->getExtensionType() == ISD::SEXTLOAD &&
492 LD->getAddressingMode() == ISD::UNINDEXED &&
493 LD->getLoadedVT() == MVT::i32;
494 return false;
495}]>;
496
497def zextloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
498 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
499 return LD->getExtensionType() == ISD::ZEXTLOAD &&
500 LD->getAddressingMode() == ISD::UNINDEXED &&
501 LD->getLoadedVT() == MVT::i1;
502 return false;
503}]>;
504def zextloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
505 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
506 return LD->getExtensionType() == ISD::ZEXTLOAD &&
507 LD->getAddressingMode() == ISD::UNINDEXED &&
508 LD->getLoadedVT() == MVT::i8;
509 return false;
510}]>;
511def zextloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
512 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
513 return LD->getExtensionType() == ISD::ZEXTLOAD &&
514 LD->getAddressingMode() == ISD::UNINDEXED &&
515 LD->getLoadedVT() == MVT::i16;
516 return false;
517}]>;
518def zextloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
519 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
520 return LD->getExtensionType() == ISD::ZEXTLOAD &&
521 LD->getAddressingMode() == ISD::UNINDEXED &&
522 LD->getLoadedVT() == MVT::i32;
523 return false;
524}]>;
525
526// store fragments.
527def store : PatFrag<(ops node:$val, node:$ptr),
528 (st node:$val, node:$ptr), [{
529 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
530 return !ST->isTruncatingStore() &&
531 ST->getAddressingMode() == ISD::UNINDEXED;
532 return false;
533}]>;
534
535// truncstore fragments.
536def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
537 (st node:$val, node:$ptr), [{
538 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
539 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i1 &&
540 ST->getAddressingMode() == ISD::UNINDEXED;
541 return false;
542}]>;
543def truncstorei8 : PatFrag<(ops node:$val, node:$ptr),
544 (st node:$val, node:$ptr), [{
545 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
546 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i8 &&
547 ST->getAddressingMode() == ISD::UNINDEXED;
548 return false;
549}]>;
550def truncstorei16 : PatFrag<(ops node:$val, node:$ptr),
551 (st node:$val, node:$ptr), [{
552 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
553 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i16 &&
554 ST->getAddressingMode() == ISD::UNINDEXED;
555 return false;
556}]>;
557def truncstorei32 : PatFrag<(ops node:$val, node:$ptr),
558 (st node:$val, node:$ptr), [{
559 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
560 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::i32 &&
561 ST->getAddressingMode() == ISD::UNINDEXED;
562 return false;
563}]>;
564def truncstoref32 : PatFrag<(ops node:$val, node:$ptr),
565 (st node:$val, node:$ptr), [{
566 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
567 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::f32 &&
568 ST->getAddressingMode() == ISD::UNINDEXED;
569 return false;
570}]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000571def truncstoref64 : PatFrag<(ops node:$val, node:$ptr),
572 (st node:$val, node:$ptr), [{
573 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
574 return ST->isTruncatingStore() && ST->getStoredVT() == MVT::f64 &&
575 ST->getAddressingMode() == ISD::UNINDEXED;
576 return false;
577}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578
579// indexed store fragments.
580def pre_store : PatFrag<(ops node:$val, node:$base, node:$offset),
581 (ist node:$val, node:$base, node:$offset), [{
582 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
583 ISD::MemIndexedMode AM = ST->getAddressingMode();
584 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
585 !ST->isTruncatingStore();
586 }
587 return false;
588}]>;
589
590def pre_truncsti1 : PatFrag<(ops node:$val, node:$base, node:$offset),
591 (ist node:$val, node:$base, node:$offset), [{
592 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
593 ISD::MemIndexedMode AM = ST->getAddressingMode();
594 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
595 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i1;
596 }
597 return false;
598}]>;
599def pre_truncsti8 : PatFrag<(ops node:$val, node:$base, node:$offset),
600 (ist node:$val, node:$base, node:$offset), [{
601 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
602 ISD::MemIndexedMode AM = ST->getAddressingMode();
603 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
604 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i8;
605 }
606 return false;
607}]>;
608def pre_truncsti16 : PatFrag<(ops node:$val, node:$base, node:$offset),
609 (ist node:$val, node:$base, node:$offset), [{
610 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
611 ISD::MemIndexedMode AM = ST->getAddressingMode();
612 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
613 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i16;
614 }
615 return false;
616}]>;
617def pre_truncsti32 : PatFrag<(ops node:$val, node:$base, node:$offset),
618 (ist node:$val, node:$base, node:$offset), [{
619 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
620 ISD::MemIndexedMode AM = ST->getAddressingMode();
621 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
622 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i32;
623 }
624 return false;
625}]>;
626def pre_truncstf32 : PatFrag<(ops node:$val, node:$base, node:$offset),
627 (ist node:$val, node:$base, node:$offset), [{
628 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
629 ISD::MemIndexedMode AM = ST->getAddressingMode();
630 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
631 ST->isTruncatingStore() && ST->getStoredVT() == MVT::f32;
632 }
633 return false;
634}]>;
635
636def post_store : PatFrag<(ops node:$val, node:$ptr, node:$offset),
637 (ist node:$val, node:$ptr, node:$offset), [{
638 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
639 ISD::MemIndexedMode AM = ST->getAddressingMode();
640 return !ST->isTruncatingStore() &&
641 (AM == ISD::POST_INC || AM == ISD::POST_DEC);
642 }
643 return false;
644}]>;
645
646def post_truncsti1 : PatFrag<(ops node:$val, node:$base, node:$offset),
647 (ist node:$val, node:$base, node:$offset), [{
648 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
649 ISD::MemIndexedMode AM = ST->getAddressingMode();
650 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
651 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i1;
652 }
653 return false;
654}]>;
655def post_truncsti8 : PatFrag<(ops node:$val, node:$base, node:$offset),
656 (ist node:$val, node:$base, node:$offset), [{
657 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
658 ISD::MemIndexedMode AM = ST->getAddressingMode();
659 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
660 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i8;
661 }
662 return false;
663}]>;
664def post_truncsti16 : PatFrag<(ops node:$val, node:$base, node:$offset),
665 (ist node:$val, node:$base, node:$offset), [{
666 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
667 ISD::MemIndexedMode AM = ST->getAddressingMode();
668 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
669 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i16;
670 }
671 return false;
672}]>;
673def post_truncsti32 : PatFrag<(ops node:$val, node:$base, node:$offset),
674 (ist node:$val, node:$base, node:$offset), [{
675 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
676 ISD::MemIndexedMode AM = ST->getAddressingMode();
677 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
678 ST->isTruncatingStore() && ST->getStoredVT() == MVT::i32;
679 }
680 return false;
681}]>;
682def post_truncstf32 : PatFrag<(ops node:$val, node:$base, node:$offset),
683 (ist node:$val, node:$base, node:$offset), [{
684 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
685 ISD::MemIndexedMode AM = ST->getAddressingMode();
686 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
687 ST->isTruncatingStore() && ST->getStoredVT() == MVT::f32;
688 }
689 return false;
690}]>;
691
692// setcc convenience fragments.
693def setoeq : PatFrag<(ops node:$lhs, node:$rhs),
694 (setcc node:$lhs, node:$rhs, SETOEQ)>;
695def setogt : PatFrag<(ops node:$lhs, node:$rhs),
696 (setcc node:$lhs, node:$rhs, SETOGT)>;
697def setoge : PatFrag<(ops node:$lhs, node:$rhs),
698 (setcc node:$lhs, node:$rhs, SETOGE)>;
699def setolt : PatFrag<(ops node:$lhs, node:$rhs),
700 (setcc node:$lhs, node:$rhs, SETOLT)>;
701def setole : PatFrag<(ops node:$lhs, node:$rhs),
702 (setcc node:$lhs, node:$rhs, SETOLE)>;
703def setone : PatFrag<(ops node:$lhs, node:$rhs),
704 (setcc node:$lhs, node:$rhs, SETONE)>;
705def seto : PatFrag<(ops node:$lhs, node:$rhs),
706 (setcc node:$lhs, node:$rhs, SETO)>;
707def setuo : PatFrag<(ops node:$lhs, node:$rhs),
708 (setcc node:$lhs, node:$rhs, SETUO)>;
709def setueq : PatFrag<(ops node:$lhs, node:$rhs),
710 (setcc node:$lhs, node:$rhs, SETUEQ)>;
711def setugt : PatFrag<(ops node:$lhs, node:$rhs),
712 (setcc node:$lhs, node:$rhs, SETUGT)>;
713def setuge : PatFrag<(ops node:$lhs, node:$rhs),
714 (setcc node:$lhs, node:$rhs, SETUGE)>;
715def setult : PatFrag<(ops node:$lhs, node:$rhs),
716 (setcc node:$lhs, node:$rhs, SETULT)>;
717def setule : PatFrag<(ops node:$lhs, node:$rhs),
718 (setcc node:$lhs, node:$rhs, SETULE)>;
719def setune : PatFrag<(ops node:$lhs, node:$rhs),
720 (setcc node:$lhs, node:$rhs, SETUNE)>;
721def seteq : PatFrag<(ops node:$lhs, node:$rhs),
722 (setcc node:$lhs, node:$rhs, SETEQ)>;
723def setgt : PatFrag<(ops node:$lhs, node:$rhs),
724 (setcc node:$lhs, node:$rhs, SETGT)>;
725def setge : PatFrag<(ops node:$lhs, node:$rhs),
726 (setcc node:$lhs, node:$rhs, SETGE)>;
727def setlt : PatFrag<(ops node:$lhs, node:$rhs),
728 (setcc node:$lhs, node:$rhs, SETLT)>;
729def setle : PatFrag<(ops node:$lhs, node:$rhs),
730 (setcc node:$lhs, node:$rhs, SETLE)>;
731def setne : PatFrag<(ops node:$lhs, node:$rhs),
732 (setcc node:$lhs, node:$rhs, SETNE)>;
733
734//===----------------------------------------------------------------------===//
735// Selection DAG Pattern Support.
736//
737// Patterns are what are actually matched against the target-flavored
738// instruction selection DAG. Instructions defined by the target implicitly
739// define patterns in most cases, but patterns can also be explicitly added when
740// an operation is defined by a sequence of instructions (e.g. loading a large
741// immediate value on RISC targets that do not support immediates as large as
742// their GPRs).
743//
744
745class Pattern<dag patternToMatch, list<dag> resultInstrs> {
746 dag PatternToMatch = patternToMatch;
747 list<dag> ResultInstrs = resultInstrs;
748 list<Predicate> Predicates = []; // See class Instruction in Target.td.
749 int AddedComplexity = 0; // See class Instruction in Target.td.
750}
751
752// Pat - A simple (but common) form of a pattern, which produces a simple result
753// not needing a full list.
754class Pat<dag pattern, dag result> : Pattern<pattern, [result]>;
755
756//===----------------------------------------------------------------------===//
757// Complex pattern definitions.
758//
759// Complex patterns, e.g. X86 addressing mode, requires pattern matching code
760// in C++. NumOperands is the number of operands returned by the select function;
761// SelectFunc is the name of the function used to pattern match the max. pattern;
762// RootNodes are the list of possible root nodes of the sub-dags to match.
763// e.g. X86 addressing mode - def addr : ComplexPattern<4, "SelectAddr", [add]>;
764//
765class ComplexPattern<ValueType ty, int numops, string fn,
766 list<SDNode> roots = [], list<SDNodeProperty> props = []> {
767 ValueType Ty = ty;
768 int NumOperands = numops;
769 string SelectFunc = fn;
770 list<SDNode> RootNodes = roots;
771 list<SDNodeProperty> Properties = props;
772}
773
774//===----------------------------------------------------------------------===//
775// Dwarf support.
776//
777def SDT_dwarf_loc : SDTypeProfile<0, 3,
778 [SDTCisInt<0>, SDTCisInt<1>, SDTCisInt<2>]>;
779def dwarf_loc : SDNode<"ISD::DEBUG_LOC", SDT_dwarf_loc,[SDNPHasChain]>;
780
781
782