blob: 9eaf454ae5fd3dc797b702db96a5f615a37b23f1 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//==- X86InstrFPStack.td - Describe the X86 Instruction Set -------*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 x87 FPU instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// FPStack specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
20def SDTX86FpGet : SDTypeProfile<1, 0, [SDTCisFP<0>]>;
21def SDTX86FpSet : SDTypeProfile<0, 1, [SDTCisFP<0>]>;
22def SDTX86Fld : SDTypeProfile<1, 2, [SDTCisFP<0>,
23 SDTCisPtrTy<1>,
24 SDTCisVT<2, OtherVT>]>;
25def SDTX86Fst : SDTypeProfile<0, 3, [SDTCisFP<0>,
26 SDTCisPtrTy<1>,
27 SDTCisVT<2, OtherVT>]>;
28def SDTX86Fild : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisPtrTy<1>,
29 SDTCisVT<2, OtherVT>]>;
30def SDTX86FpToIMem : SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisPtrTy<1>]>;
31
32def X86fpget : SDNode<"X86ISD::FP_GET_RESULT", SDTX86FpGet,
33 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
34def X86fpset : SDNode<"X86ISD::FP_SET_RESULT", SDTX86FpSet,
35 [SDNPHasChain, SDNPOutFlag]>;
36def X86fld : SDNode<"X86ISD::FLD", SDTX86Fld,
37 [SDNPHasChain]>;
38def X86fst : SDNode<"X86ISD::FST", SDTX86Fst,
39 [SDNPHasChain, SDNPInFlag]>;
40def X86fild : SDNode<"X86ISD::FILD", SDTX86Fild,
41 [SDNPHasChain]>;
42def X86fildflag : SDNode<"X86ISD::FILD_FLAG",SDTX86Fild,
43 [SDNPHasChain, SDNPOutFlag]>;
44def X86fp_to_i16mem : SDNode<"X86ISD::FP_TO_INT16_IN_MEM", SDTX86FpToIMem,
45 [SDNPHasChain]>;
46def X86fp_to_i32mem : SDNode<"X86ISD::FP_TO_INT32_IN_MEM", SDTX86FpToIMem,
47 [SDNPHasChain]>;
48def X86fp_to_i64mem : SDNode<"X86ISD::FP_TO_INT64_IN_MEM", SDTX86FpToIMem,
49 [SDNPHasChain]>;
50
Dale Johannesen4ab00bd2007-08-05 18:49:15 +000051def extloadf80f32 : PatFrag<(ops node:$ptr), (f80 (extloadf32 node:$ptr))>;
52def extloadf80f64 : PatFrag<(ops node:$ptr), (f80 (extloadf64 node:$ptr))>;
53def extloadf64f32 : PatFrag<(ops node:$ptr), (f64 (extloadf32 node:$ptr))>;
54
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055//===----------------------------------------------------------------------===//
56// FPStack pattern fragments
57//===----------------------------------------------------------------------===//
58
59def fpimm0 : PatLeaf<(fpimm), [{
60 return N->isExactlyValue(+0.0);
61}]>;
62
63def fpimmneg0 : PatLeaf<(fpimm), [{
64 return N->isExactlyValue(-0.0);
65}]>;
66
67def fpimm1 : PatLeaf<(fpimm), [{
68 return N->isExactlyValue(+1.0);
69}]>;
70
71def fpimmneg1 : PatLeaf<(fpimm), [{
72 return N->isExactlyValue(-1.0);
73}]>;
74
75// Some 'special' instructions
76let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
77 def FP32_TO_INT16_IN_MEM : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +000078 (outs), (ins i16mem:$dst, RFP32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079 "#FP32_TO_INT16_IN_MEM PSEUDO!",
80 [(X86fp_to_i16mem RFP32:$src, addr:$dst)]>;
81 def FP32_TO_INT32_IN_MEM : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +000082 (outs), (ins i32mem:$dst, RFP32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083 "#FP32_TO_INT32_IN_MEM PSEUDO!",
84 [(X86fp_to_i32mem RFP32:$src, addr:$dst)]>;
85 def FP32_TO_INT64_IN_MEM : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +000086 (outs), (ins i64mem:$dst, RFP32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087 "#FP32_TO_INT64_IN_MEM PSEUDO!",
88 [(X86fp_to_i64mem RFP32:$src, addr:$dst)]>;
89 def FP64_TO_INT16_IN_MEM : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +000090 (outs), (ins i16mem:$dst, RFP64:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091 "#FP64_TO_INT16_IN_MEM PSEUDO!",
92 [(X86fp_to_i16mem RFP64:$src, addr:$dst)]>;
93 def FP64_TO_INT32_IN_MEM : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +000094 (outs), (ins i32mem:$dst, RFP64:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095 "#FP64_TO_INT32_IN_MEM PSEUDO!",
96 [(X86fp_to_i32mem RFP64:$src, addr:$dst)]>;
97 def FP64_TO_INT64_IN_MEM : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +000098 (outs), (ins i64mem:$dst, RFP64:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000099 "#FP64_TO_INT64_IN_MEM PSEUDO!",
100 [(X86fp_to_i64mem RFP64:$src, addr:$dst)]>;
101}
102
103let isTerminator = 1 in
104 let Defs = [FP0, FP1, FP2, FP3, FP4, FP5, FP6] in
Evan Chengb783fa32007-07-19 01:14:50 +0000105 def FP_REG_KILL : I<0, Pseudo, (outs), (ins), "#FP_REG_KILL", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000106
107// All FP Stack operations are represented with three instructions here. The
108// first two instructions, generated by the instruction selector, uses "RFP32"
109// or "RFP64" registers: traditional register files to reference 32-bit or
110// 64-bit floating point values. These sizes apply to the values, not the
111// registers, which are always 64 bits; RFP32 and RFP64 can be copied to
112// each other without losing information. These instructions are all psuedo
113// instructions and use the "_Fp" suffix.
114// In some cases there are additional variants with a mixture of 32-bit and
115// 64-bit registers.
116// The second instruction is defined with FPI, which is the actual instruction
117// emitted by the assembler. These use "RST" registers, although frequently
118// the actual register(s) used are implicit. These are always 64-bits.
119// The FP stackifier pass converts one to the other after register allocation
120// occurs.
121//
122// Note that the FpI instruction should have instruction selection info (e.g.
123// a pattern) and the FPI instruction should have emission info (e.g. opcode
124// encoding and asm printing info).
125
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126// Random Pseudo Instructions.
Evan Chengb783fa32007-07-19 01:14:50 +0000127def FpGETRESULT32 : FpI_<(outs RFP32:$dst), (ins), SpecialFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128 [(set RFP32:$dst, X86fpget)]>; // FPR = ST(0)
129
Evan Chengb783fa32007-07-19 01:14:50 +0000130def FpGETRESULT64 : FpI_<(outs RFP64:$dst), (ins), SpecialFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131 [(set RFP64:$dst, X86fpget)]>; // FPR = ST(0)
132
Evan Cheng37e7c752007-07-21 00:34:19 +0000133def FpSETRESULT32 : FpI_<(outs), (ins RFP32:$src), SpecialFP,
134 [(X86fpset RFP32:$src)]>, Imp<[], [ST0]>;// ST(0) = FPR
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135
Evan Cheng37e7c752007-07-21 00:34:19 +0000136def FpSETRESULT64 : FpI_<(outs), (ins RFP64:$src), SpecialFP,
137 [(X86fpset RFP64:$src)]>, Imp<[], [ST0]>;// ST(0) = FPR
138
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139// FpI - Floating Point Psuedo Instruction template. Predicated on FPStack.
Evan Chengb783fa32007-07-19 01:14:50 +0000140class FpI<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
141 FpI_<outs, ins, fp, pattern>, Requires<[FPStack]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000143// Register copies. Just copies, the shortening ones do not truncate.
Evan Chengb783fa32007-07-19 01:14:50 +0000144def MOV_Fp3232 : FpI<(outs RFP32:$dst), (ins RFP32:$src), SpecialFP, []>;
145def MOV_Fp3264 : FpI<(outs RFP64:$dst), (ins RFP32:$src), SpecialFP, []>;
146def MOV_Fp6432 : FpI<(outs RFP32:$dst), (ins RFP64:$src), SpecialFP, []>;
147def MOV_Fp6464 : FpI<(outs RFP64:$dst), (ins RFP64:$src), SpecialFP, []>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000148def MOV_Fp8032 : FpI<(outs RFP32:$dst), (ins RFP80:$src), SpecialFP, []>;
149def MOV_Fp3280 : FpI<(outs RFP80:$dst), (ins RFP32:$src), SpecialFP, []>;
150def MOV_Fp8064 : FpI<(outs RFP64:$dst), (ins RFP80:$src), SpecialFP, []>;
151def MOV_Fp6480 : FpI<(outs RFP80:$dst), (ins RFP64:$src), SpecialFP, []>;
152def MOV_Fp8080 : FpI<(outs RFP80:$dst), (ins RFP80:$src), SpecialFP, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153
154// Factoring for arithmetic.
155multiclass FPBinary_rr<SDNode OpNode> {
156// Register op register -> register
157// These are separated out because they have no reversed form.
Evan Chengb783fa32007-07-19 01:14:50 +0000158def _Fp32 : FpI<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2), TwoArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159 [(set RFP32:$dst, (OpNode RFP32:$src1, RFP32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000160def _Fp64 : FpI<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2), TwoArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161 [(set RFP64:$dst, (OpNode RFP64:$src1, RFP64:$src2))]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000162def _Fp80 : FpI<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2), TwoArgFP,
163 [(set RFP80:$dst, (OpNode RFP80:$src1, RFP80:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164}
165// The FopST0 series are not included here because of the irregularities
166// in where the 'r' goes in assembly output.
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000167// These instructions cannot address 80-bit memory.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000168multiclass FPBinary<SDNode OpNode, Format fp, string asmstring> {
169// ST(0) = ST(0) + [mem]
Evan Chengb783fa32007-07-19 01:14:50 +0000170def _Fp32m : FpI<(outs RFP32:$dst), (ins RFP32:$src1, f32mem:$src2), OneArgFPRW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171 [(set RFP32:$dst,
172 (OpNode RFP32:$src1, (loadf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000173def _Fp64m : FpI<(outs RFP64:$dst), (ins RFP64:$src1, f64mem:$src2), OneArgFPRW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174 [(set RFP64:$dst,
175 (OpNode RFP64:$src1, (loadf64 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000176def _Fp64m32: FpI<(outs RFP64:$dst), (ins RFP64:$src1, f32mem:$src2), OneArgFPRW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000177 [(set RFP64:$dst,
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000178 (OpNode RFP64:$src1, (extloadf64f32 addr:$src2)))]>;
179def _Fp80m32: FpI<(outs RFP80:$dst), (ins RFP80:$src1, f32mem:$src2), OneArgFPRW,
180 [(set RFP80:$dst,
181 (OpNode RFP80:$src1, (extloadf80f32 addr:$src2)))]>;
182def _Fp80m64: FpI<(outs RFP80:$dst), (ins RFP80:$src1, f64mem:$src2), OneArgFPRW,
183 [(set RFP80:$dst,
184 (OpNode RFP80:$src1, (extloadf80f64 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000185def _F32m : FPI<0xD8, fp, (outs), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000186 !strconcat("f", !strconcat(asmstring, "{s}\t$src"))>;
Evan Chengb783fa32007-07-19 01:14:50 +0000187def _F64m : FPI<0xDC, fp, (outs), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000188 !strconcat("f", !strconcat(asmstring, "{l}\t$src"))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189// ST(0) = ST(0) + [memint]
Evan Chengb783fa32007-07-19 01:14:50 +0000190def _FpI16m32 : FpI<(outs RFP32:$dst), (ins RFP32:$src1, i16mem:$src2), OneArgFPRW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191 [(set RFP32:$dst, (OpNode RFP32:$src1,
192 (X86fild addr:$src2, i16)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000193def _FpI32m32 : FpI<(outs RFP32:$dst), (ins RFP32:$src1, i32mem:$src2), OneArgFPRW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194 [(set RFP32:$dst, (OpNode RFP32:$src1,
195 (X86fild addr:$src2, i32)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000196def _FpI16m64 : FpI<(outs RFP64:$dst), (ins RFP64:$src1, i16mem:$src2), OneArgFPRW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 [(set RFP64:$dst, (OpNode RFP64:$src1,
198 (X86fild addr:$src2, i16)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000199def _FpI32m64 : FpI<(outs RFP64:$dst), (ins RFP64:$src1, i32mem:$src2), OneArgFPRW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200 [(set RFP64:$dst, (OpNode RFP64:$src1,
201 (X86fild addr:$src2, i32)))]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000202def _FpI16m80 : FpI<(outs RFP80:$dst), (ins RFP80:$src1, i16mem:$src2), OneArgFPRW,
203 [(set RFP80:$dst, (OpNode RFP80:$src1,
204 (X86fild addr:$src2, i16)))]>;
205def _FpI32m80 : FpI<(outs RFP80:$dst), (ins RFP80:$src1, i32mem:$src2), OneArgFPRW,
206 [(set RFP80:$dst, (OpNode RFP80:$src1,
207 (X86fild addr:$src2, i32)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000208def _FI16m : FPI<0xDE, fp, (outs), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000209 !strconcat("fi", !strconcat(asmstring, "{s}\t$src"))>;
Evan Chengb783fa32007-07-19 01:14:50 +0000210def _FI32m : FPI<0xDA, fp, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000211 !strconcat("fi", !strconcat(asmstring, "{l}\t$src"))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212}
213
214defm ADD : FPBinary_rr<fadd>;
215defm SUB : FPBinary_rr<fsub>;
216defm MUL : FPBinary_rr<fmul>;
217defm DIV : FPBinary_rr<fdiv>;
218defm ADD : FPBinary<fadd, MRM0m, "add">;
219defm SUB : FPBinary<fsub, MRM4m, "sub">;
220defm SUBR: FPBinary<fsub ,MRM5m, "subr">;
221defm MUL : FPBinary<fmul, MRM1m, "mul">;
222defm DIV : FPBinary<fdiv, MRM6m, "div">;
223defm DIVR: FPBinary<fdiv, MRM7m, "divr">;
224
225class FPST0rInst<bits<8> o, string asm>
Evan Chengb783fa32007-07-19 01:14:50 +0000226 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, D8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227class FPrST0Inst<bits<8> o, string asm>
Evan Chengb783fa32007-07-19 01:14:50 +0000228 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, DC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229class FPrST0PInst<bits<8> o, string asm>
Evan Chengb783fa32007-07-19 01:14:50 +0000230 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, DE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231
232// NOTE: GAS and apparently all other AT&T style assemblers have a broken notion
233// of some of the 'reverse' forms of the fsub and fdiv instructions. As such,
234// we have to put some 'r's in and take them out of weird places.
Dan Gohman91888f02007-07-31 20:11:57 +0000235def ADD_FST0r : FPST0rInst <0xC0, "fadd\t$op">;
236def ADD_FrST0 : FPrST0Inst <0xC0, "fadd\t{%st(0), $op|$op, %ST(0)}">;
237def ADD_FPrST0 : FPrST0PInst<0xC0, "faddp\t$op">;
238def SUBR_FST0r : FPST0rInst <0xE8, "fsubr\t$op">;
239def SUB_FrST0 : FPrST0Inst <0xE8, "fsub{r}\t{%st(0), $op|$op, %ST(0)}">;
240def SUB_FPrST0 : FPrST0PInst<0xE8, "fsub{r}p\t$op">;
241def SUB_FST0r : FPST0rInst <0xE0, "fsub\t$op">;
242def SUBR_FrST0 : FPrST0Inst <0xE0, "fsub{|r}\t{%st(0), $op|$op, %ST(0)}">;
243def SUBR_FPrST0 : FPrST0PInst<0xE0, "fsub{|r}p\t$op">;
244def MUL_FST0r : FPST0rInst <0xC8, "fmul\t$op">;
245def MUL_FrST0 : FPrST0Inst <0xC8, "fmul\t{%st(0), $op|$op, %ST(0)}">;
246def MUL_FPrST0 : FPrST0PInst<0xC8, "fmulp\t$op">;
247def DIVR_FST0r : FPST0rInst <0xF8, "fdivr\t$op">;
248def DIV_FrST0 : FPrST0Inst <0xF8, "fdiv{r}\t{%st(0), $op|$op, %ST(0)}">;
249def DIV_FPrST0 : FPrST0PInst<0xF8, "fdiv{r}p\t$op">;
250def DIV_FST0r : FPST0rInst <0xF0, "fdiv\t$op">;
251def DIVR_FrST0 : FPrST0Inst <0xF0, "fdiv{|r}\t{%st(0), $op|$op, %ST(0)}">;
252def DIVR_FPrST0 : FPrST0PInst<0xF0, "fdiv{|r}p\t$op">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253
254// Unary operations.
255multiclass FPUnary<SDNode OpNode, bits<8> opcode, string asmstring> {
Evan Chengb783fa32007-07-19 01:14:50 +0000256def _Fp32 : FpI<(outs RFP32:$dst), (ins RFP32:$src), OneArgFPRW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000257 [(set RFP32:$dst, (OpNode RFP32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000258def _Fp64 : FpI<(outs RFP64:$dst), (ins RFP64:$src), OneArgFPRW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000259 [(set RFP64:$dst, (OpNode RFP64:$src))]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000260def _Fp80 : FpI<(outs RFP80:$dst), (ins RFP80:$src), OneArgFPRW,
261 [(set RFP80:$dst, (OpNode RFP80:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000262def _F : FPI<opcode, RawFrm, (outs), (ins), asmstring>, D9;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263}
264
265defm CHS : FPUnary<fneg, 0xE0, "fchs">;
266defm ABS : FPUnary<fabs, 0xE1, "fabs">;
267defm SQRT: FPUnary<fsqrt,0xFA, "fsqrt">;
268defm SIN : FPUnary<fsin, 0xFE, "fsin">;
269defm COS : FPUnary<fcos, 0xFF, "fcos">;
270
Evan Chengb783fa32007-07-19 01:14:50 +0000271def TST_Fp32 : FpI<(outs), (ins RFP32:$src), OneArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000273def TST_Fp64 : FpI<(outs), (ins RFP64:$src), OneArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274 []>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000275def TST_Fp80 : FpI<(outs), (ins RFP80:$src), OneArgFP,
276 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000277def TST_F : FPI<0xE4, RawFrm, (outs), (ins), "ftst">, D9;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278
279// Floating point cmovs.
280multiclass FPCMov<PatLeaf cc> {
Evan Chengb783fa32007-07-19 01:14:50 +0000281 def _Fp32 : FpI<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2), CondMovFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 [(set RFP32:$dst, (X86cmov RFP32:$src1, RFP32:$src2,
283 cc))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000284 def _Fp64 : FpI<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2), CondMovFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285 [(set RFP64:$dst, (X86cmov RFP64:$src1, RFP64:$src2,
286 cc))]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000287 def _Fp80 : FpI<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2), CondMovFP,
288 [(set RFP80:$dst, (X86cmov RFP80:$src1, RFP80:$src2,
289 cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290}
291let isTwoAddress = 1 in {
292defm CMOVB : FPCMov<X86_COND_B>;
293defm CMOVBE : FPCMov<X86_COND_BE>;
294defm CMOVE : FPCMov<X86_COND_E>;
295defm CMOVP : FPCMov<X86_COND_P>;
296defm CMOVNB : FPCMov<X86_COND_AE>;
297defm CMOVNBE: FPCMov<X86_COND_A>;
298defm CMOVNE : FPCMov<X86_COND_NE>;
299defm CMOVNP : FPCMov<X86_COND_NP>;
300}
301
302// These are not factored because there's no clean way to pass DA/DB.
Evan Chengb783fa32007-07-19 01:14:50 +0000303def CMOVB_F : FPI<0xC0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000304 "fcmovb\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Chengb783fa32007-07-19 01:14:50 +0000305def CMOVBE_F : FPI<0xD0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000306 "fcmovbe\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Chengb783fa32007-07-19 01:14:50 +0000307def CMOVE_F : FPI<0xC8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000308 "fcmove\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Chengb783fa32007-07-19 01:14:50 +0000309def CMOVP_F : FPI<0xD8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000310 "fcmovu\t {$op, %st(0)|%ST(0), $op}">, DA;
Evan Chengb783fa32007-07-19 01:14:50 +0000311def CMOVNB_F : FPI<0xC0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000312 "fcmovnb\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Chengb783fa32007-07-19 01:14:50 +0000313def CMOVNBE_F: FPI<0xD0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000314 "fcmovnbe\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Chengb783fa32007-07-19 01:14:50 +0000315def CMOVNE_F : FPI<0xC8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000316 "fcmovne\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Chengb783fa32007-07-19 01:14:50 +0000317def CMOVNP_F : FPI<0xD8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000318 "fcmovnu\t{$op, %st(0)|%ST(0), $op}">, DB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319
320// Floating point loads & stores.
Evan Chengb783fa32007-07-19 01:14:50 +0000321def LD_Fp32m : FpI<(outs RFP32:$dst), (ins f32mem:$src), ZeroArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 [(set RFP32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000323def LD_Fp64m : FpI<(outs RFP64:$dst), (ins f64mem:$src), ZeroArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 [(set RFP64:$dst, (loadf64 addr:$src))]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000325def LD_Fp80m : FpI<(outs RFP80:$dst), (ins f80mem:$src), ZeroArgFP,
326 [(set RFP80:$dst, (loadf80 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000327def ILD_Fp16m32: FpI<(outs RFP32:$dst), (ins i16mem:$src), ZeroArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328 [(set RFP32:$dst, (X86fild addr:$src, i16))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000329def ILD_Fp32m32: FpI<(outs RFP32:$dst), (ins i32mem:$src), ZeroArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000330 [(set RFP32:$dst, (X86fild addr:$src, i32))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000331def ILD_Fp64m32: FpI<(outs RFP32:$dst), (ins i64mem:$src), ZeroArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(set RFP32:$dst, (X86fild addr:$src, i64))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000333def ILD_Fp16m64: FpI<(outs RFP64:$dst), (ins i16mem:$src), ZeroArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 [(set RFP64:$dst, (X86fild addr:$src, i16))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000335def ILD_Fp32m64: FpI<(outs RFP64:$dst), (ins i32mem:$src), ZeroArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000336 [(set RFP64:$dst, (X86fild addr:$src, i32))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000337def ILD_Fp64m64: FpI<(outs RFP64:$dst), (ins i64mem:$src), ZeroArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 [(set RFP64:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000339def ILD_Fp16m80: FpI<(outs RFP80:$dst), (ins i16mem:$src), ZeroArgFP,
340 [(set RFP80:$dst, (X86fild addr:$src, i16))]>;
341def ILD_Fp32m80: FpI<(outs RFP80:$dst), (ins i32mem:$src), ZeroArgFP,
342 [(set RFP80:$dst, (X86fild addr:$src, i32))]>;
343def ILD_Fp64m80: FpI<(outs RFP80:$dst), (ins i64mem:$src), ZeroArgFP,
344 [(set RFP80:$dst, (X86fild addr:$src, i64))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345
Evan Chengb783fa32007-07-19 01:14:50 +0000346def ST_Fp32m : FpI<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347 [(store RFP32:$src, addr:$op)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000348def ST_Fp64m32 : FpI<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 [(truncstoref32 RFP64:$src, addr:$op)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000350def ST_Fp64m : FpI<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 [(store RFP64:$src, addr:$op)]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000352def ST_Fp80m32 : FpI<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP,
353 [(truncstoref32 RFP80:$src, addr:$op)]>;
354def ST_Fp80m64 : FpI<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP,
355 [(truncstoref64 RFP80:$src, addr:$op)]>;
356// FST does not support 80-bit memory target; FSTP must be used.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357
Evan Chengb783fa32007-07-19 01:14:50 +0000358def ST_FpP32m : FpI<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP, []>;
359def ST_FpP64m32 : FpI<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP, []>;
360def ST_FpP64m : FpI<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP, []>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000361def ST_FpP80m32 : FpI<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP, []>;
362def ST_FpP80m64 : FpI<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP, []>;
363def ST_FpP80m : FpI<(outs), (ins f80mem:$op, RFP80:$src), OneArgFP,
364 [(store RFP80:$src, addr:$op)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000365def IST_Fp16m32 : FpI<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP, []>;
366def IST_Fp32m32 : FpI<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP, []>;
367def IST_Fp64m32 : FpI<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP, []>;
368def IST_Fp16m64 : FpI<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP, []>;
369def IST_Fp32m64 : FpI<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP, []>;
370def IST_Fp64m64 : FpI<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP, []>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000371def IST_Fp16m80 : FpI<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP, []>;
372def IST_Fp32m80 : FpI<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP, []>;
373def IST_Fp64m80 : FpI<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374
Dan Gohman91888f02007-07-31 20:11:57 +0000375def LD_F32m : FPI<0xD9, MRM0m, (outs), (ins f32mem:$src), "fld{s}\t$src">;
376def LD_F64m : FPI<0xDD, MRM0m, (outs), (ins f64mem:$src), "fld{l}\t$src">;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000377def LD_F80m : FPI<0xDB, MRM5m, (outs), (ins f80mem:$src), "fld{t}\t$src">;
Dan Gohman91888f02007-07-31 20:11:57 +0000378def ILD_F16m : FPI<0xDF, MRM0m, (outs), (ins i16mem:$src), "fild{s}\t$src">;
379def ILD_F32m : FPI<0xDB, MRM0m, (outs), (ins i32mem:$src), "fild{l}\t$src">;
380def ILD_F64m : FPI<0xDF, MRM5m, (outs), (ins i64mem:$src), "fild{ll}\t$src">;
381def ST_F32m : FPI<0xD9, MRM2m, (outs), (ins f32mem:$dst), "fst{s}\t$dst">;
382def ST_F64m : FPI<0xDD, MRM2m, (outs), (ins f64mem:$dst), "fst{l}\t$dst">;
383def ST_FP32m : FPI<0xD9, MRM3m, (outs), (ins f32mem:$dst), "fstp{s}\t$dst">;
384def ST_FP64m : FPI<0xDD, MRM3m, (outs), (ins f64mem:$dst), "fstp{l}\t$dst">;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000385def ST_FP80m : FPI<0xDB, MRM7m, (outs), (ins f80mem:$dst), "fstp{t}\t$dst">;
Dan Gohman91888f02007-07-31 20:11:57 +0000386def IST_F16m : FPI<0xDF, MRM2m, (outs), (ins i16mem:$dst), "fist{s}\t$dst">;
387def IST_F32m : FPI<0xDB, MRM2m, (outs), (ins i32mem:$dst), "fist{l}\t$dst">;
388def IST_FP16m : FPI<0xDF, MRM3m, (outs), (ins i16mem:$dst), "fistp{s}\t$dst">;
389def IST_FP32m : FPI<0xDB, MRM3m, (outs), (ins i32mem:$dst), "fistp{l}\t$dst">;
390def IST_FP64m : FPI<0xDF, MRM7m, (outs), (ins i64mem:$dst), "fistp{ll}\t$dst">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391
392// FISTTP requires SSE3 even though it's a FPStack op.
Evan Chengb783fa32007-07-19 01:14:50 +0000393def ISTT_Fp16m32 : FpI_<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394 [(X86fp_to_i16mem RFP32:$src, addr:$op)]>,
395 Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000396def ISTT_Fp32m32 : FpI_<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000397 [(X86fp_to_i32mem RFP32:$src, addr:$op)]>,
398 Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000399def ISTT_Fp64m32 : FpI_<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400 [(X86fp_to_i64mem RFP32:$src, addr:$op)]>,
401 Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000402def ISTT_Fp16m64 : FpI_<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403 [(X86fp_to_i16mem RFP64:$src, addr:$op)]>,
404 Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000405def ISTT_Fp32m64 : FpI_<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000406 [(X86fp_to_i32mem RFP64:$src, addr:$op)]>,
407 Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000408def ISTT_Fp64m64 : FpI_<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409 [(X86fp_to_i64mem RFP64:$src, addr:$op)]>,
410 Requires<[HasSSE3]>;
411
Dan Gohman91888f02007-07-31 20:11:57 +0000412def ISTT_FP16m : FPI<0xDF, MRM1m, (outs), (ins i16mem:$dst), "fisttp{s}\t$dst">;
413def ISTT_FP32m : FPI<0xDB, MRM1m, (outs), (ins i32mem:$dst), "fisttp{l}\t$dst">;
414def ISTT_FP64m : FPI<0xDD, MRM1m, (outs), (ins i64mem:$dst), "fisttp{ll}\t$dst">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000415
416// FP Stack manipulation instructions.
Dan Gohman91888f02007-07-31 20:11:57 +0000417def LD_Frr : FPI<0xC0, AddRegFrm, (outs), (ins RST:$op), "fld\t$op">, D9;
418def ST_Frr : FPI<0xD0, AddRegFrm, (outs), (ins RST:$op), "fst\t$op">, DD;
419def ST_FPrr : FPI<0xD8, AddRegFrm, (outs), (ins RST:$op), "fstp\t$op">, DD;
420def XCH_F : FPI<0xC8, AddRegFrm, (outs), (ins RST:$op), "fxch\t$op">, D9;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421
422// Floating point constant loads.
423let isReMaterializable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000424def LD_Fp032 : FpI<(outs RFP32:$dst), (ins), ZeroArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425 [(set RFP32:$dst, fpimm0)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000426def LD_Fp132 : FpI<(outs RFP32:$dst), (ins), ZeroArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427 [(set RFP32:$dst, fpimm1)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000428def LD_Fp064 : FpI<(outs RFP64:$dst), (ins), ZeroArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000429 [(set RFP64:$dst, fpimm0)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000430def LD_Fp164 : FpI<(outs RFP64:$dst), (ins), ZeroArgFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431 [(set RFP64:$dst, fpimm1)]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000432def LD_Fp080 : FpI<(outs RFP80:$dst), (ins), ZeroArgFP,
433 [(set RFP80:$dst, fpimm0)]>;
434def LD_Fp180 : FpI<(outs RFP80:$dst), (ins), ZeroArgFP,
435 [(set RFP80:$dst, fpimm1)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436}
437
Evan Chengb783fa32007-07-19 01:14:50 +0000438def LD_F0 : FPI<0xEE, RawFrm, (outs), (ins), "fldz">, D9;
439def LD_F1 : FPI<0xE8, RawFrm, (outs), (ins), "fld1">, D9;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000440
441
442// Floating point compares.
Evan Chengb783fa32007-07-19 01:14:50 +0000443def UCOM_Fpr32 : FpI<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000444 []>; // FPSW = cmp ST(0) with ST(i)
Evan Chengb783fa32007-07-19 01:14:50 +0000445def UCOM_FpIr32: FpI<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446 [(X86cmp RFP32:$lhs, RFP32:$rhs)]>; // CC = ST(0) cmp ST(i)
Evan Chengb783fa32007-07-19 01:14:50 +0000447def UCOM_Fpr64 : FpI<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448 []>; // FPSW = cmp ST(0) with ST(i)
Evan Chengb783fa32007-07-19 01:14:50 +0000449def UCOM_FpIr64: FpI<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000450 [(X86cmp RFP64:$lhs, RFP64:$rhs)]>; // CC = ST(0) cmp ST(i)
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000451def UCOM_Fpr80 : FpI<(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
452 []>; // FPSW = cmp ST(0) with ST(i)
453def UCOM_FpIr80: FpI<(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
454 [(X86cmp RFP80:$lhs, RFP80:$rhs)]>; // CC = ST(0) cmp ST(i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000455
456def UCOM_Fr : FPI<0xE0, AddRegFrm, // FPSW = cmp ST(0) with ST(i)
Evan Chengb783fa32007-07-19 01:14:50 +0000457 (outs), (ins RST:$reg),
Dan Gohman91888f02007-07-31 20:11:57 +0000458 "fucom\t$reg">, DD, Imp<[ST0],[]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000459def UCOM_FPr : FPI<0xE8, AddRegFrm, // FPSW = cmp ST(0) with ST(i), pop
Evan Chengb783fa32007-07-19 01:14:50 +0000460 (outs), (ins RST:$reg),
Dan Gohman91888f02007-07-31 20:11:57 +0000461 "fucomp\t$reg">, DD, Imp<[ST0],[]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462def UCOM_FPPr : FPI<0xE9, RawFrm, // cmp ST(0) with ST(1), pop, pop
Evan Chengb783fa32007-07-19 01:14:50 +0000463 (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000464 "fucompp">, DA, Imp<[ST0],[]>;
465
466def UCOM_FIr : FPI<0xE8, AddRegFrm, // CC = cmp ST(0) with ST(i)
Evan Chengb783fa32007-07-19 01:14:50 +0000467 (outs), (ins RST:$reg),
Dan Gohman91888f02007-07-31 20:11:57 +0000468 "fucomi\t{$reg, %st(0)|%ST(0), $reg}">, DB, Imp<[ST0],[]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469def UCOM_FIPr : FPI<0xE8, AddRegFrm, // CC = cmp ST(0) with ST(i), pop
Evan Chengb783fa32007-07-19 01:14:50 +0000470 (outs), (ins RST:$reg),
Dan Gohman91888f02007-07-31 20:11:57 +0000471 "fucomip\t{$reg, %st(0)|%ST(0), $reg}">, DF, Imp<[ST0],[]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000472
473// Floating point flag ops.
474def FNSTSW8r : I<0xE0, RawFrm, // AX = fp flags
Evan Chengb783fa32007-07-19 01:14:50 +0000475 (outs), (ins), "fnstsw", []>, DF, Imp<[],[AX]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476
477def FNSTCW16m : I<0xD9, MRM7m, // [mem16] = X87 control world
Dan Gohman91888f02007-07-31 20:11:57 +0000478 (outs), (ins i16mem:$dst), "fnstcw\t$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479def FLDCW16m : I<0xD9, MRM5m, // X87 control world = [mem16]
Dan Gohman91888f02007-07-31 20:11:57 +0000480 (outs), (ins i16mem:$dst), "fldcw\t$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481
482//===----------------------------------------------------------------------===//
483// Non-Instruction Patterns
484//===----------------------------------------------------------------------===//
485
486// Required for RET of f32 / f64 values.
487def : Pat<(X86fld addr:$src, f32), (LD_Fp32m addr:$src)>;
488def : Pat<(X86fld addr:$src, f64), (LD_Fp64m addr:$src)>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000489def : Pat<(X86fld addr:$src, f80), (LD_Fp80m addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490
491// Required for CALL which return f32 / f64 values.
492def : Pat<(X86fst RFP32:$src, addr:$op, f32), (ST_Fp32m addr:$op, RFP32:$src)>;
493def : Pat<(X86fst RFP64:$src, addr:$op, f32), (ST_Fp64m32 addr:$op, RFP64:$src)>;
494def : Pat<(X86fst RFP64:$src, addr:$op, f64), (ST_Fp64m addr:$op, RFP64:$src)>;
495
496// Floating point constant -0.0 and -1.0
497def : Pat<(f32 fpimmneg0), (CHS_Fp32 (LD_Fp032))>, Requires<[FPStack]>;
498def : Pat<(f32 fpimmneg1), (CHS_Fp32 (LD_Fp132))>, Requires<[FPStack]>;
499def : Pat<(f64 fpimmneg0), (CHS_Fp64 (LD_Fp064))>, Requires<[FPStack]>;
500def : Pat<(f64 fpimmneg1), (CHS_Fp64 (LD_Fp164))>, Requires<[FPStack]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000501def : Pat<(f80 fpimmneg0), (CHS_Fp80 (LD_Fp080))>, Requires<[FPStack]>;
502def : Pat<(f80 fpimmneg1), (CHS_Fp80 (LD_Fp180))>, Requires<[FPStack]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000503
504// Used to conv. i64 to f64 since there isn't a SSE version.
505def : Pat<(X86fildflag addr:$src, i64), (ILD_Fp64m64 addr:$src)>;
506
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000507def : Pat<(extloadf80f32 addr:$src),
508 (MOV_Fp3280 (LD_Fp32m addr:$src))>, Requires<[FPStack]>;
509def : Pat<(extloadf80f64 addr:$src),
510 (MOV_Fp6480 (LD_Fp64m addr:$src))>, Requires<[FPStack]>;
511def : Pat<(extloadf64f32 addr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000512 (MOV_Fp3264 (LD_Fp32m addr:$src))>, Requires<[FPStack]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000513
514def : Pat<(f64 (fextend RFP32:$src)), (MOV_Fp3264 RFP32:$src)>, Requires<[FPStack]>;
515def : Pat<(f80 (fextend RFP32:$src)), (MOV_Fp3280 RFP32:$src)>, Requires<[FPStack]>;
516def : Pat<(f80 (fextend RFP64:$src)), (MOV_Fp6480 RFP64:$src)>, Requires<[FPStack]>;