Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1 | //===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | #include "ARM.h" |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 11 | #include "ARMAddressingModes.h" |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 12 | #include "ARMMCExpr.h" |
Evan Cheng | b72d2a9 | 2011-01-11 21:46:47 +0000 | [diff] [blame] | 13 | #include "ARMBaseRegisterInfo.h" |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 14 | #include "ARMSubtarget.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 15 | #include "llvm/MC/MCParser/MCAsmLexer.h" |
| 16 | #include "llvm/MC/MCParser/MCAsmParser.h" |
| 17 | #include "llvm/MC/MCParser/MCParsedAsmOperand.h" |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCContext.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCStreamer.h" |
| 20 | #include "llvm/MC/MCExpr.h" |
| 21 | #include "llvm/MC/MCInst.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 22 | #include "llvm/Target/TargetRegistry.h" |
| 23 | #include "llvm/Target/TargetAsmParser.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 24 | #include "llvm/Support/SourceMgr.h" |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 25 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 26 | #include "llvm/ADT/SmallVector.h" |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/StringExtras.h" |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 28 | #include "llvm/ADT/StringSwitch.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 29 | #include "llvm/ADT/Twine.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 30 | using namespace llvm; |
| 31 | |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 32 | /// Shift types used for register controlled shifts in ARM memory addressing. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 33 | enum ShiftType { |
| 34 | Lsl, |
| 35 | Lsr, |
| 36 | Asr, |
| 37 | Ror, |
| 38 | Rrx |
| 39 | }; |
| 40 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 41 | namespace { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 42 | |
| 43 | class ARMOperand; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 44 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 45 | class ARMAsmParser : public TargetAsmParser { |
| 46 | MCAsmParser &Parser; |
Daniel Dunbar | d73ada7 | 2010-07-19 00:33:49 +0000 | [diff] [blame] | 47 | TargetMachine &TM; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 48 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 49 | MCAsmParser &getParser() const { return Parser; } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 50 | MCAsmLexer &getLexer() const { return Parser.getLexer(); } |
| 51 | |
| 52 | void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 53 | bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); } |
| 54 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 55 | int TryParseRegister(); |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 56 | bool TryParseMCRName(SmallVectorImpl<MCParsedAsmOperand*>&); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 57 | bool TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &); |
| 58 | bool ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &); |
| 59 | bool ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &); |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 60 | bool ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, bool isMCR); |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 61 | bool ParsePrefix(ARMMCExpr::VariantKind &RefKind); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 62 | const MCExpr *ApplyPrefixToExpr(const MCExpr *E, |
| 63 | MCSymbolRefExpr::VariantKind Variant); |
| 64 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 65 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 66 | bool ParseMemoryOffsetReg(bool &Negative, |
| 67 | bool &OffsetRegShifted, |
| 68 | enum ShiftType &ShiftType, |
| 69 | const MCExpr *&ShiftAmount, |
| 70 | const MCExpr *&Offset, |
| 71 | bool &OffsetIsReg, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 72 | int &OffsetRegNum, |
| 73 | SMLoc &E); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 74 | bool ParseShift(enum ShiftType &St, const MCExpr *&ShiftAmount, SMLoc &E); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 75 | bool ParseDirectiveWord(unsigned Size, SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 76 | bool ParseDirectiveThumb(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 77 | bool ParseDirectiveThumbFunc(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 78 | bool ParseDirectiveCode(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 79 | bool ParseDirectiveSyntax(SMLoc L); |
| 80 | |
Chris Lattner | 7036f8b | 2010-09-29 01:42:58 +0000 | [diff] [blame] | 81 | bool MatchAndEmitInstruction(SMLoc IDLoc, |
Chris Lattner | 7c51a31 | 2010-09-29 01:50:45 +0000 | [diff] [blame] | 82 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 83 | MCStreamer &Out); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 84 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 85 | /// @name Auto-generated Match Functions |
| 86 | /// { |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 87 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 88 | #define GET_ASSEMBLER_HEADER |
| 89 | #include "ARMGenAsmMatcher.inc" |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 90 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 91 | /// } |
| 92 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 93 | public: |
Daniel Dunbar | d73ada7 | 2010-07-19 00:33:49 +0000 | [diff] [blame] | 94 | ARMAsmParser(const Target &T, MCAsmParser &_Parser, TargetMachine &_TM) |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 95 | : TargetAsmParser(T), Parser(_Parser), TM(_TM) { |
| 96 | // Initialize the set of available features. |
| 97 | setAvailableFeatures(ComputeAvailableFeatures( |
| 98 | &TM.getSubtarget<ARMSubtarget>())); |
| 99 | } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 100 | |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 101 | virtual bool ParseInstruction(StringRef Name, SMLoc NameLoc, |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 102 | SmallVectorImpl<MCParsedAsmOperand*> &Operands); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 103 | virtual bool ParseDirective(AsmToken DirectiveID); |
| 104 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 105 | } // end anonymous namespace |
| 106 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 107 | namespace { |
| 108 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 109 | /// ARMOperand - Instances of this class represent a parsed ARM machine |
| 110 | /// instruction. |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 111 | class ARMOperand : public MCParsedAsmOperand { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 112 | enum KindTy { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 113 | CondCode, |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 114 | CCOut, |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 115 | Immediate, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 116 | Memory, |
| 117 | Register, |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 118 | RegisterList, |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 119 | DPRRegisterList, |
| 120 | SPRRegisterList, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 121 | Token |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 122 | } Kind; |
| 123 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 124 | SMLoc StartLoc, EndLoc; |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 125 | SmallVector<unsigned, 8> Registers; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 126 | |
| 127 | union { |
| 128 | struct { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 129 | ARMCC::CondCodes Val; |
| 130 | } CC; |
| 131 | |
| 132 | struct { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 133 | const char *Data; |
| 134 | unsigned Length; |
| 135 | } Tok; |
| 136 | |
| 137 | struct { |
| 138 | unsigned RegNum; |
| 139 | } Reg; |
| 140 | |
Bill Wendling | 8155e5b | 2010-11-06 22:19:43 +0000 | [diff] [blame] | 141 | struct { |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 142 | const MCExpr *Val; |
| 143 | } Imm; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 144 | |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 145 | /// Combined record for all forms of ARM address expressions. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 146 | struct { |
| 147 | unsigned BaseRegNum; |
Daniel Dunbar | 2637dc9 | 2011-01-18 05:55:15 +0000 | [diff] [blame] | 148 | union { |
| 149 | unsigned RegNum; ///< Offset register num, when OffsetIsReg. |
| 150 | const MCExpr *Value; ///< Offset value, when !OffsetIsReg. |
| 151 | } Offset; |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 152 | const MCExpr *ShiftAmount; // used when OffsetRegShifted is true |
| 153 | enum ShiftType ShiftType; // used when OffsetRegShifted is true |
| 154 | unsigned OffsetRegShifted : 1; // only used when OffsetIsReg is true |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 155 | unsigned Preindexed : 1; |
| 156 | unsigned Postindexed : 1; |
| 157 | unsigned OffsetIsReg : 1; |
| 158 | unsigned Negative : 1; // only used when OffsetIsReg is true |
| 159 | unsigned Writeback : 1; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 160 | } Mem; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 161 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 162 | |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 163 | ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {} |
| 164 | public: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 165 | ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() { |
| 166 | Kind = o.Kind; |
| 167 | StartLoc = o.StartLoc; |
| 168 | EndLoc = o.EndLoc; |
| 169 | switch (Kind) { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 170 | case CondCode: |
| 171 | CC = o.CC; |
| 172 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 173 | case Token: |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 174 | Tok = o.Tok; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 175 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 176 | case CCOut: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 177 | case Register: |
| 178 | Reg = o.Reg; |
| 179 | break; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 180 | case RegisterList: |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 181 | case DPRRegisterList: |
| 182 | case SPRRegisterList: |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 183 | Registers = o.Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 184 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 185 | case Immediate: |
| 186 | Imm = o.Imm; |
| 187 | break; |
| 188 | case Memory: |
| 189 | Mem = o.Mem; |
| 190 | break; |
| 191 | } |
| 192 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 193 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 194 | /// getStartLoc - Get the location of the first token of this operand. |
| 195 | SMLoc getStartLoc() const { return StartLoc; } |
| 196 | /// getEndLoc - Get the location of the last token of this operand. |
| 197 | SMLoc getEndLoc() const { return EndLoc; } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 198 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 199 | ARMCC::CondCodes getCondCode() const { |
| 200 | assert(Kind == CondCode && "Invalid access!"); |
| 201 | return CC.Val; |
| 202 | } |
| 203 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 204 | StringRef getToken() const { |
| 205 | assert(Kind == Token && "Invalid access!"); |
| 206 | return StringRef(Tok.Data, Tok.Length); |
| 207 | } |
| 208 | |
| 209 | unsigned getReg() const { |
Benjamin Kramer | 6aa4943 | 2010-12-07 15:50:35 +0000 | [diff] [blame] | 210 | assert((Kind == Register || Kind == CCOut) && "Invalid access!"); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 211 | return Reg.RegNum; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 212 | } |
| 213 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 214 | const SmallVectorImpl<unsigned> &getRegList() const { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 215 | assert((Kind == RegisterList || Kind == DPRRegisterList || |
| 216 | Kind == SPRRegisterList) && "Invalid access!"); |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 217 | return Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 218 | } |
| 219 | |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 220 | const MCExpr *getImm() const { |
| 221 | assert(Kind == Immediate && "Invalid access!"); |
| 222 | return Imm.Val; |
| 223 | } |
| 224 | |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 225 | /// @name Memory Operand Accessors |
| 226 | /// @{ |
| 227 | |
| 228 | unsigned getMemBaseRegNum() const { |
| 229 | return Mem.BaseRegNum; |
| 230 | } |
| 231 | unsigned getMemOffsetRegNum() const { |
| 232 | assert(Mem.OffsetIsReg && "Invalid access!"); |
| 233 | return Mem.Offset.RegNum; |
| 234 | } |
| 235 | const MCExpr *getMemOffset() const { |
| 236 | assert(!Mem.OffsetIsReg && "Invalid access!"); |
| 237 | return Mem.Offset.Value; |
| 238 | } |
| 239 | unsigned getMemOffsetRegShifted() const { |
| 240 | assert(Mem.OffsetIsReg && "Invalid access!"); |
| 241 | return Mem.OffsetRegShifted; |
| 242 | } |
| 243 | const MCExpr *getMemShiftAmount() const { |
| 244 | assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!"); |
| 245 | return Mem.ShiftAmount; |
| 246 | } |
| 247 | enum ShiftType getMemShiftType() const { |
| 248 | assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!"); |
| 249 | return Mem.ShiftType; |
| 250 | } |
| 251 | bool getMemPreindexed() const { return Mem.Preindexed; } |
| 252 | bool getMemPostindexed() const { return Mem.Postindexed; } |
| 253 | bool getMemOffsetIsReg() const { return Mem.OffsetIsReg; } |
| 254 | bool getMemNegative() const { return Mem.Negative; } |
| 255 | bool getMemWriteback() const { return Mem.Writeback; } |
| 256 | |
| 257 | /// @} |
| 258 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 259 | bool isCondCode() const { return Kind == CondCode; } |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 260 | bool isCCOut() const { return Kind == CCOut; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 261 | bool isImm() const { return Kind == Immediate; } |
Bill Wendling | b32e784 | 2010-11-08 00:32:40 +0000 | [diff] [blame] | 262 | bool isReg() const { return Kind == Register; } |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 263 | bool isRegList() const { return Kind == RegisterList; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 264 | bool isDPRRegList() const { return Kind == DPRRegisterList; } |
| 265 | bool isSPRRegList() const { return Kind == SPRRegisterList; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 266 | bool isToken() const { return Kind == Token; } |
| 267 | bool isMemory() const { return Kind == Memory; } |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 268 | bool isMemMode5() const { |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame^] | 269 | if (!isMemory() || getMemOffsetIsReg() || getMemWriteback() || |
| 270 | getMemNegative()) |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 271 | return false; |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 272 | |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame^] | 273 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 274 | if (!CE) return false; |
| 275 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 276 | // The offset must be a multiple of 4 in the range 0-1020. |
| 277 | int64_t Value = CE->getValue(); |
| 278 | return ((Value & 0x3) == 0 && Value <= 1020 && Value >= -1020); |
| 279 | } |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 280 | bool isMemModeRegThumb() const { |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame^] | 281 | if (!isMemory() || !getMemOffsetIsReg() || getMemWriteback()) |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 282 | return false; |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 283 | return true; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 284 | } |
| 285 | bool isMemModeImmThumb() const { |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame^] | 286 | if (!isMemory() || getMemOffsetIsReg() || getMemWriteback()) |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 287 | return false; |
| 288 | |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame^] | 289 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 290 | if (!CE) return false; |
| 291 | |
| 292 | // The offset must be a multiple of 4 in the range 0-124. |
| 293 | uint64_t Value = CE->getValue(); |
| 294 | return ((Value & 0x3) == 0 && Value <= 124); |
| 295 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 296 | |
| 297 | void addExpr(MCInst &Inst, const MCExpr *Expr) const { |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 298 | // Add as immediates when possible. Null MCExpr = 0. |
| 299 | if (Expr == 0) |
| 300 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 301 | else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 302 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
| 303 | else |
| 304 | Inst.addOperand(MCOperand::CreateExpr(Expr)); |
| 305 | } |
| 306 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 307 | void addCondCodeOperands(MCInst &Inst, unsigned N) const { |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 308 | assert(N == 2 && "Invalid number of operands!"); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 309 | Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode()))); |
Jim Grosbach | 04f7494 | 2010-12-06 18:30:57 +0000 | [diff] [blame] | 310 | unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR; |
| 311 | Inst.addOperand(MCOperand::CreateReg(RegNum)); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 312 | } |
| 313 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 314 | void addCCOutOperands(MCInst &Inst, unsigned N) const { |
| 315 | assert(N == 1 && "Invalid number of operands!"); |
| 316 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 317 | } |
| 318 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 319 | void addRegOperands(MCInst &Inst, unsigned N) const { |
| 320 | assert(N == 1 && "Invalid number of operands!"); |
| 321 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 322 | } |
| 323 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 324 | void addRegListOperands(MCInst &Inst, unsigned N) const { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 325 | assert(N == 1 && "Invalid number of operands!"); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 326 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 327 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 328 | I = RegList.begin(), E = RegList.end(); I != E; ++I) |
| 329 | Inst.addOperand(MCOperand::CreateReg(*I)); |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 330 | } |
| 331 | |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 332 | void addDPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 333 | addRegListOperands(Inst, N); |
| 334 | } |
| 335 | |
| 336 | void addSPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 337 | addRegListOperands(Inst, N); |
| 338 | } |
| 339 | |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 340 | void addImmOperands(MCInst &Inst, unsigned N) const { |
| 341 | assert(N == 1 && "Invalid number of operands!"); |
| 342 | addExpr(Inst, getImm()); |
| 343 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 344 | |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 345 | void addMemMode5Operands(MCInst &Inst, unsigned N) const { |
| 346 | assert(N == 2 && isMemMode5() && "Invalid number of operands!"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 347 | |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame^] | 348 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 349 | assert(!getMemOffsetIsReg() && "Invalid mode 5 operand"); |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 350 | |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 351 | // FIXME: #-0 is encoded differently than #0. Does the parser preserve |
| 352 | // the difference? |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame^] | 353 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 354 | assert(CE && "Non-constant mode 5 offset operand!"); |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 355 | |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 356 | // The MCInst offset operand doesn't include the low two bits (like |
| 357 | // the instruction encoding). |
| 358 | int64_t Offset = CE->getValue() / 4; |
| 359 | if (Offset >= 0) |
| 360 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, |
| 361 | Offset))); |
| 362 | else |
| 363 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, |
| 364 | -Offset))); |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 365 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 366 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 367 | void addMemModeRegThumbOperands(MCInst &Inst, unsigned N) const { |
| 368 | assert(N == 2 && isMemModeRegThumb() && "Invalid number of operands!"); |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame^] | 369 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 370 | Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum())); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 371 | } |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 372 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 373 | void addMemModeImmThumbOperands(MCInst &Inst, unsigned N) const { |
| 374 | assert(N == 2 && isMemModeImmThumb() && "Invalid number of operands!"); |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame^] | 375 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 376 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 377 | assert(CE && "Non-constant mode offset operand!"); |
| 378 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 379 | } |
| 380 | |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 381 | virtual void dump(raw_ostream &OS) const; |
Daniel Dunbar | b3cb696 | 2010-08-11 06:37:04 +0000 | [diff] [blame] | 382 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 383 | static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) { |
| 384 | ARMOperand *Op = new ARMOperand(CondCode); |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 385 | Op->CC.Val = CC; |
| 386 | Op->StartLoc = S; |
| 387 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 388 | return Op; |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 389 | } |
| 390 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 391 | static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) { |
| 392 | ARMOperand *Op = new ARMOperand(CCOut); |
| 393 | Op->Reg.RegNum = RegNum; |
| 394 | Op->StartLoc = S; |
| 395 | Op->EndLoc = S; |
| 396 | return Op; |
| 397 | } |
| 398 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 399 | static ARMOperand *CreateToken(StringRef Str, SMLoc S) { |
| 400 | ARMOperand *Op = new ARMOperand(Token); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 401 | Op->Tok.Data = Str.data(); |
| 402 | Op->Tok.Length = Str.size(); |
| 403 | Op->StartLoc = S; |
| 404 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 405 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 406 | } |
| 407 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 408 | static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) { |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 409 | ARMOperand *Op = new ARMOperand(Register); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 410 | Op->Reg.RegNum = RegNum; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 411 | Op->StartLoc = S; |
| 412 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 413 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 414 | } |
| 415 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 416 | static ARMOperand * |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 417 | CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs, |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 418 | SMLoc StartLoc, SMLoc EndLoc) { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 419 | KindTy Kind = RegisterList; |
| 420 | |
| 421 | if (ARM::DPRRegClass.contains(Regs.front().first)) |
| 422 | Kind = DPRRegisterList; |
| 423 | else if (ARM::SPRRegClass.contains(Regs.front().first)) |
| 424 | Kind = SPRRegisterList; |
| 425 | |
| 426 | ARMOperand *Op = new ARMOperand(Kind); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 427 | for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 428 | I = Regs.begin(), E = Regs.end(); I != E; ++I) |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 429 | Op->Registers.push_back(I->first); |
Bill Wendling | cb21d1c | 2010-11-19 00:38:19 +0000 | [diff] [blame] | 430 | array_pod_sort(Op->Registers.begin(), Op->Registers.end()); |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 431 | Op->StartLoc = StartLoc; |
| 432 | Op->EndLoc = EndLoc; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 433 | return Op; |
| 434 | } |
| 435 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 436 | static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) { |
| 437 | ARMOperand *Op = new ARMOperand(Immediate); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 438 | Op->Imm.Val = Val; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 439 | Op->StartLoc = S; |
| 440 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 441 | return Op; |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 442 | } |
| 443 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 444 | static ARMOperand *CreateMem(unsigned BaseRegNum, bool OffsetIsReg, |
Daniel Dunbar | 023835d | 2011-01-18 05:34:05 +0000 | [diff] [blame] | 445 | const MCExpr *Offset, int OffsetRegNum, |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 446 | bool OffsetRegShifted, enum ShiftType ShiftType, |
| 447 | const MCExpr *ShiftAmount, bool Preindexed, |
| 448 | bool Postindexed, bool Negative, bool Writeback, |
| 449 | SMLoc S, SMLoc E) { |
Daniel Dunbar | 023835d | 2011-01-18 05:34:05 +0000 | [diff] [blame] | 450 | assert((OffsetRegNum == -1 || OffsetIsReg) && |
| 451 | "OffsetRegNum must imply OffsetIsReg!"); |
| 452 | assert((!OffsetRegShifted || OffsetIsReg) && |
| 453 | "OffsetRegShifted must imply OffsetIsReg!"); |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 454 | assert((Offset || OffsetIsReg) && |
| 455 | "Offset must exists unless register offset is used!"); |
Daniel Dunbar | 023835d | 2011-01-18 05:34:05 +0000 | [diff] [blame] | 456 | assert((!ShiftAmount || (OffsetIsReg && OffsetRegShifted)) && |
| 457 | "Cannot have shift amount without shifted register offset!"); |
| 458 | assert((!Offset || !OffsetIsReg) && |
| 459 | "Cannot have expression offset and register offset!"); |
| 460 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 461 | ARMOperand *Op = new ARMOperand(Memory); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 462 | Op->Mem.BaseRegNum = BaseRegNum; |
| 463 | Op->Mem.OffsetIsReg = OffsetIsReg; |
Daniel Dunbar | 2637dc9 | 2011-01-18 05:55:15 +0000 | [diff] [blame] | 464 | if (OffsetIsReg) |
| 465 | Op->Mem.Offset.RegNum = OffsetRegNum; |
| 466 | else |
| 467 | Op->Mem.Offset.Value = Offset; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 468 | Op->Mem.OffsetRegShifted = OffsetRegShifted; |
| 469 | Op->Mem.ShiftType = ShiftType; |
| 470 | Op->Mem.ShiftAmount = ShiftAmount; |
| 471 | Op->Mem.Preindexed = Preindexed; |
| 472 | Op->Mem.Postindexed = Postindexed; |
| 473 | Op->Mem.Negative = Negative; |
| 474 | Op->Mem.Writeback = Writeback; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 475 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 476 | Op->StartLoc = S; |
| 477 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 478 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 479 | } |
| 480 | }; |
| 481 | |
| 482 | } // end anonymous namespace. |
| 483 | |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 484 | void ARMOperand::dump(raw_ostream &OS) const { |
| 485 | switch (Kind) { |
| 486 | case CondCode: |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 487 | OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 488 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 489 | case CCOut: |
| 490 | OS << "<ccout " << getReg() << ">"; |
| 491 | break; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 492 | case Immediate: |
| 493 | getImm()->print(OS); |
| 494 | break; |
| 495 | case Memory: |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 496 | OS << "<memory " |
| 497 | << "base:" << getMemBaseRegNum(); |
| 498 | if (getMemOffsetIsReg()) { |
| 499 | OS << " offset:<register " << getMemOffsetRegNum(); |
| 500 | if (getMemOffsetRegShifted()) { |
| 501 | OS << " offset-shift-type:" << getMemShiftType(); |
| 502 | OS << " offset-shift-amount:" << *getMemShiftAmount(); |
| 503 | } |
| 504 | } else { |
| 505 | OS << " offset:" << *getMemOffset(); |
| 506 | } |
| 507 | if (getMemOffsetIsReg()) |
| 508 | OS << " (offset-is-reg)"; |
| 509 | if (getMemPreindexed()) |
| 510 | OS << " (pre-indexed)"; |
| 511 | if (getMemPostindexed()) |
| 512 | OS << " (post-indexed)"; |
| 513 | if (getMemNegative()) |
| 514 | OS << " (negative)"; |
| 515 | if (getMemWriteback()) |
| 516 | OS << " (writeback)"; |
| 517 | OS << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 518 | break; |
| 519 | case Register: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 520 | OS << "<register " << getReg() << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 521 | break; |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 522 | case RegisterList: |
| 523 | case DPRRegisterList: |
| 524 | case SPRRegisterList: { |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 525 | OS << "<register_list "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 526 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 527 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 528 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 529 | I = RegList.begin(), E = RegList.end(); I != E; ) { |
| 530 | OS << *I; |
| 531 | if (++I < E) OS << ", "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 532 | } |
| 533 | |
| 534 | OS << ">"; |
| 535 | break; |
| 536 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 537 | case Token: |
| 538 | OS << "'" << getToken() << "'"; |
| 539 | break; |
| 540 | } |
| 541 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 542 | |
| 543 | /// @name Auto-generated Match Functions |
| 544 | /// { |
| 545 | |
| 546 | static unsigned MatchRegisterName(StringRef Name); |
| 547 | |
| 548 | /// } |
| 549 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 550 | /// Try to parse a register name. The token must be an Identifier when called, |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 551 | /// and if it is a register name the token is eaten and the register number is |
| 552 | /// returned. Otherwise return -1. |
| 553 | /// |
| 554 | int ARMAsmParser::TryParseRegister() { |
| 555 | const AsmToken &Tok = Parser.getTok(); |
| 556 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 557 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 558 | // FIXME: Validate register for the current architecture; we have to do |
| 559 | // validation later, so maybe there is no need for this here. |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 560 | std::string upperCase = Tok.getString().str(); |
| 561 | std::string lowerCase = LowercaseString(upperCase); |
| 562 | unsigned RegNum = MatchRegisterName(lowerCase); |
| 563 | if (!RegNum) { |
| 564 | RegNum = StringSwitch<unsigned>(lowerCase) |
| 565 | .Case("r13", ARM::SP) |
| 566 | .Case("r14", ARM::LR) |
| 567 | .Case("r15", ARM::PC) |
| 568 | .Case("ip", ARM::R12) |
| 569 | .Default(0); |
| 570 | } |
| 571 | if (!RegNum) return -1; |
| 572 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 573 | Parser.Lex(); // Eat identifier token. |
| 574 | return RegNum; |
| 575 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 576 | |
| 577 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 578 | /// Try to parse a register name. The token must be an Identifier when called. |
| 579 | /// If it's a register, an AsmOperand is created. Another AsmOperand is created |
| 580 | /// if there is a "writeback". 'true' if it's not a register. |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 581 | /// |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 582 | /// TODO this is likely to change to allow different register types and or to |
| 583 | /// parse for a specific register type. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 584 | bool ARMAsmParser:: |
| 585 | TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 586 | SMLoc S = Parser.getTok().getLoc(); |
| 587 | int RegNo = TryParseRegister(); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 588 | if (RegNo == -1) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 589 | return true; |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 590 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 591 | Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc())); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 592 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 593 | const AsmToken &ExclaimTok = Parser.getTok(); |
| 594 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 595 | Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(), |
| 596 | ExclaimTok.getLoc())); |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 597 | Parser.Lex(); // Eat exclaim token |
Kevin Enderby | 99e6d4e | 2009-10-07 18:01:35 +0000 | [diff] [blame] | 598 | } |
| 599 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 600 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 601 | } |
| 602 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 603 | static int MatchMCRName(StringRef Name) { |
| 604 | // Use the same layout as the tablegen'erated register name matcher. Ugly, |
| 605 | // but efficient. |
| 606 | switch (Name.size()) { |
| 607 | default: break; |
| 608 | case 2: |
| 609 | if (Name[0] != 'p' && Name[0] != 'c') |
| 610 | return -1; |
| 611 | switch (Name[1]) { |
| 612 | default: return -1; |
| 613 | case '0': return 0; |
| 614 | case '1': return 1; |
| 615 | case '2': return 2; |
| 616 | case '3': return 3; |
| 617 | case '4': return 4; |
| 618 | case '5': return 5; |
| 619 | case '6': return 6; |
| 620 | case '7': return 7; |
| 621 | case '8': return 8; |
| 622 | case '9': return 9; |
| 623 | } |
| 624 | break; |
| 625 | case 3: |
| 626 | if ((Name[0] != 'p' && Name[0] != 'c') || Name[1] != '1') |
| 627 | return -1; |
| 628 | switch (Name[2]) { |
| 629 | default: return -1; |
| 630 | case '0': return 10; |
| 631 | case '1': return 11; |
| 632 | case '2': return 12; |
| 633 | case '3': return 13; |
| 634 | case '4': return 14; |
| 635 | case '5': return 15; |
| 636 | } |
| 637 | break; |
| 638 | } |
| 639 | |
| 640 | llvm_unreachable("Unhandled coprocessor operand string!"); |
| 641 | return -1; |
| 642 | } |
| 643 | |
| 644 | /// TryParseMCRName - Try to parse an MCR/MRC symbolic operand |
| 645 | /// name. The token must be an Identifier when called, and if it is a MCR |
| 646 | /// operand name, the token is eaten and the operand is added to the |
| 647 | /// operand list. |
| 648 | bool ARMAsmParser:: |
| 649 | TryParseMCRName(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 650 | SMLoc S = Parser.getTok().getLoc(); |
| 651 | const AsmToken &Tok = Parser.getTok(); |
| 652 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 653 | |
| 654 | int Num = MatchMCRName(Tok.getString()); |
| 655 | if (Num == -1) |
| 656 | return true; |
| 657 | |
| 658 | Parser.Lex(); // Eat identifier token. |
| 659 | Operands.push_back(ARMOperand::CreateImm( |
| 660 | MCConstantExpr::Create(Num, getContext()), S, Parser.getTok().getLoc())); |
| 661 | return false; |
| 662 | } |
| 663 | |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 664 | /// Parse a register list, return it if successful else return null. The first |
| 665 | /// token must be a '{' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 666 | bool ARMAsmParser:: |
| 667 | ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 668 | assert(Parser.getTok().is(AsmToken::LCurly) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 669 | "Token is not a Left Curly Brace"); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 670 | SMLoc S = Parser.getTok().getLoc(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 671 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 672 | // Read the rest of the registers in the list. |
| 673 | unsigned PrevRegNum = 0; |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 674 | SmallVector<std::pair<unsigned, SMLoc>, 32> Registers; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 675 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 676 | do { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 677 | bool IsRange = Parser.getTok().is(AsmToken::Minus); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 678 | Parser.Lex(); // Eat non-identifier token. |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 679 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 680 | const AsmToken &RegTok = Parser.getTok(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 681 | SMLoc RegLoc = RegTok.getLoc(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 682 | if (RegTok.isNot(AsmToken::Identifier)) { |
| 683 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 684 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 685 | } |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 686 | |
Bill Wendling | 1d6a265 | 2010-11-06 10:40:24 +0000 | [diff] [blame] | 687 | int RegNum = TryParseRegister(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 688 | if (RegNum == -1) { |
| 689 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 690 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 691 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 692 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 693 | if (IsRange) { |
| 694 | int Reg = PrevRegNum; |
| 695 | do { |
| 696 | ++Reg; |
| 697 | Registers.push_back(std::make_pair(Reg, RegLoc)); |
| 698 | } while (Reg != RegNum); |
| 699 | } else { |
| 700 | Registers.push_back(std::make_pair(RegNum, RegLoc)); |
| 701 | } |
| 702 | |
| 703 | PrevRegNum = RegNum; |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 704 | } while (Parser.getTok().is(AsmToken::Comma) || |
| 705 | Parser.getTok().is(AsmToken::Minus)); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 706 | |
| 707 | // Process the right curly brace of the list. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 708 | const AsmToken &RCurlyTok = Parser.getTok(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 709 | if (RCurlyTok.isNot(AsmToken::RCurly)) { |
| 710 | Error(RCurlyTok.getLoc(), "'}' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 711 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 712 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 713 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 714 | SMLoc E = RCurlyTok.getLoc(); |
| 715 | Parser.Lex(); // Eat right curly brace token. |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 716 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 717 | // Verify the register list. |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 718 | SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 719 | RI = Registers.begin(), RE = Registers.end(); |
| 720 | |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 721 | unsigned HighRegNum = getARMRegisterNumbering(RI->first); |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 722 | bool EmittedWarning = false; |
| 723 | |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 724 | DenseMap<unsigned, bool> RegMap; |
| 725 | RegMap[HighRegNum] = true; |
| 726 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 727 | for (++RI; RI != RE; ++RI) { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 728 | const std::pair<unsigned, SMLoc> &RegInfo = *RI; |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 729 | unsigned Reg = getARMRegisterNumbering(RegInfo.first); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 730 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 731 | if (RegMap[Reg]) { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 732 | Error(RegInfo.second, "register duplicated in register list"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 733 | return true; |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 734 | } |
| 735 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 736 | if (!EmittedWarning && Reg < HighRegNum) |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 737 | Warning(RegInfo.second, |
| 738 | "register not in ascending order in register list"); |
| 739 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 740 | RegMap[Reg] = true; |
| 741 | HighRegNum = std::max(Reg, HighRegNum); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 742 | } |
| 743 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 744 | Operands.push_back(ARMOperand::CreateRegList(Registers, S, E)); |
| 745 | return false; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 746 | } |
| 747 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 748 | /// Parse an ARM memory expression, return false if successful else return true |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 749 | /// or an error. The first token must be a '[' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 750 | /// |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 751 | /// TODO Only preindexing and postindexing addressing are started, unindexed |
| 752 | /// with option, etc are still to do. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 753 | bool ARMAsmParser:: |
| 754 | ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 755 | SMLoc S, E; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 756 | assert(Parser.getTok().is(AsmToken::LBrac) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 757 | "Token is not a Left Bracket"); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 758 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 759 | Parser.Lex(); // Eat left bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 760 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 761 | const AsmToken &BaseRegTok = Parser.getTok(); |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 762 | if (BaseRegTok.isNot(AsmToken::Identifier)) { |
| 763 | Error(BaseRegTok.getLoc(), "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 764 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 765 | } |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 766 | int BaseRegNum = TryParseRegister(); |
| 767 | if (BaseRegNum == -1) { |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 768 | Error(BaseRegTok.getLoc(), "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 769 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 770 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 771 | |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 772 | // The next token must either be a comma or a closing bracket. |
| 773 | const AsmToken &Tok = Parser.getTok(); |
| 774 | if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac)) |
| 775 | return true; |
| 776 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 777 | bool Preindexed = false; |
| 778 | bool Postindexed = false; |
| 779 | bool OffsetIsReg = false; |
| 780 | bool Negative = false; |
| 781 | bool Writeback = false; |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 782 | ARMOperand *WBOp = 0; |
| 783 | int OffsetRegNum = -1; |
| 784 | bool OffsetRegShifted = false; |
| 785 | enum ShiftType ShiftType = Lsl; |
| 786 | const MCExpr *ShiftAmount = 0; |
| 787 | const MCExpr *Offset = 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 788 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 789 | // First look for preindexed address forms, that is after the "[Rn" we now |
| 790 | // have to see if the next token is a comma. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 791 | if (Tok.is(AsmToken::Comma)) { |
| 792 | Preindexed = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 793 | Parser.Lex(); // Eat comma token. |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 794 | |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 795 | if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, ShiftAmount, |
| 796 | Offset, OffsetIsReg, OffsetRegNum, E)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 797 | return true; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 798 | const AsmToken &RBracTok = Parser.getTok(); |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 799 | if (RBracTok.isNot(AsmToken::RBrac)) { |
| 800 | Error(RBracTok.getLoc(), "']' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 801 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 802 | } |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 803 | E = RBracTok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 804 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 805 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 806 | const AsmToken &ExclaimTok = Parser.getTok(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 807 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 808 | WBOp = ARMOperand::CreateToken(ExclaimTok.getString(), |
| 809 | ExclaimTok.getLoc()); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 810 | Writeback = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 811 | Parser.Lex(); // Eat exclaim token |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 812 | } |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 813 | } else { |
| 814 | // The "[Rn" we have so far was not followed by a comma. |
| 815 | |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 816 | // If there's anything other than the right brace, this is a post indexing |
| 817 | // addressing form. |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 818 | E = Tok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 819 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 820 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 821 | const AsmToken &NextTok = Parser.getTok(); |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 822 | |
Kevin Enderby | e2a98dd | 2009-10-15 21:42:45 +0000 | [diff] [blame] | 823 | if (NextTok.isNot(AsmToken::EndOfStatement)) { |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 824 | Postindexed = true; |
| 825 | Writeback = true; |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 826 | |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 827 | if (NextTok.isNot(AsmToken::Comma)) { |
| 828 | Error(NextTok.getLoc(), "',' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 829 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 830 | } |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 831 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 832 | Parser.Lex(); // Eat comma token. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 833 | |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 834 | if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 835 | ShiftAmount, Offset, OffsetIsReg, OffsetRegNum, |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 836 | E)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 837 | return true; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 838 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 839 | } |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 840 | |
| 841 | // Force Offset to exist if used. |
| 842 | if (!OffsetIsReg) { |
| 843 | if (!Offset) |
| 844 | Offset = MCConstantExpr::Create(0, getContext()); |
| 845 | } |
| 846 | |
| 847 | Operands.push_back(ARMOperand::CreateMem(BaseRegNum, OffsetIsReg, Offset, |
| 848 | OffsetRegNum, OffsetRegShifted, |
| 849 | ShiftType, ShiftAmount, Preindexed, |
| 850 | Postindexed, Negative, Writeback, |
| 851 | S, E)); |
| 852 | if (WBOp) |
| 853 | Operands.push_back(WBOp); |
| 854 | |
| 855 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 856 | } |
| 857 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 858 | /// Parse the offset of a memory operand after we have seen "[Rn," or "[Rn]," |
| 859 | /// we will parse the following (were +/- means that a plus or minus is |
| 860 | /// optional): |
| 861 | /// +/-Rm |
| 862 | /// +/-Rm, shift |
| 863 | /// #offset |
| 864 | /// we return false on success or an error otherwise. |
| 865 | bool ARMAsmParser::ParseMemoryOffsetReg(bool &Negative, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 866 | bool &OffsetRegShifted, |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 867 | enum ShiftType &ShiftType, |
| 868 | const MCExpr *&ShiftAmount, |
| 869 | const MCExpr *&Offset, |
| 870 | bool &OffsetIsReg, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 871 | int &OffsetRegNum, |
| 872 | SMLoc &E) { |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 873 | Negative = false; |
| 874 | OffsetRegShifted = false; |
| 875 | OffsetIsReg = false; |
| 876 | OffsetRegNum = -1; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 877 | const AsmToken &NextTok = Parser.getTok(); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 878 | E = NextTok.getLoc(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 879 | if (NextTok.is(AsmToken::Plus)) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 880 | Parser.Lex(); // Eat plus token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 881 | else if (NextTok.is(AsmToken::Minus)) { |
| 882 | Negative = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 883 | Parser.Lex(); // Eat minus token |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 884 | } |
| 885 | // See if there is a register following the "[Rn," or "[Rn]," we have so far. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 886 | const AsmToken &OffsetRegTok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 887 | if (OffsetRegTok.is(AsmToken::Identifier)) { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 888 | SMLoc CurLoc = OffsetRegTok.getLoc(); |
| 889 | OffsetRegNum = TryParseRegister(); |
| 890 | if (OffsetRegNum != -1) { |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 891 | OffsetIsReg = true; |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 892 | E = CurLoc; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 893 | } |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 894 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 895 | |
Bill Wendling | 12f40e9 | 2010-11-06 10:51:53 +0000 | [diff] [blame] | 896 | // If we parsed a register as the offset then there can be a shift after that. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 897 | if (OffsetRegNum != -1) { |
| 898 | // Look for a comma then a shift |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 899 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 900 | if (Tok.is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 901 | Parser.Lex(); // Eat comma token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 902 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 903 | const AsmToken &Tok = Parser.getTok(); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 904 | if (ParseShift(ShiftType, ShiftAmount, E)) |
Duncan Sands | 3472766 | 2010-07-12 08:16:59 +0000 | [diff] [blame] | 905 | return Error(Tok.getLoc(), "shift expected"); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 906 | OffsetRegShifted = true; |
| 907 | } |
| 908 | } |
| 909 | else { // the "[Rn," or "[Rn,]" we have so far was not followed by "Rm" |
| 910 | // Look for #offset following the "[Rn," or "[Rn]," |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 911 | const AsmToken &HashTok = Parser.getTok(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 912 | if (HashTok.isNot(AsmToken::Hash)) |
| 913 | return Error(HashTok.getLoc(), "'#' expected"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 914 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 915 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 916 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 917 | if (getParser().ParseExpression(Offset)) |
| 918 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 919 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 920 | } |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 921 | return false; |
| 922 | } |
| 923 | |
| 924 | /// ParseShift as one of these two: |
| 925 | /// ( lsl | lsr | asr | ror ) , # shift_amount |
| 926 | /// rrx |
| 927 | /// and returns true if it parses a shift otherwise it returns false. |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 928 | bool ARMAsmParser::ParseShift(ShiftType &St, const MCExpr *&ShiftAmount, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 929 | SMLoc &E) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 930 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 931 | if (Tok.isNot(AsmToken::Identifier)) |
| 932 | return true; |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 933 | StringRef ShiftName = Tok.getString(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 934 | if (ShiftName == "lsl" || ShiftName == "LSL") |
| 935 | St = Lsl; |
| 936 | else if (ShiftName == "lsr" || ShiftName == "LSR") |
| 937 | St = Lsr; |
| 938 | else if (ShiftName == "asr" || ShiftName == "ASR") |
| 939 | St = Asr; |
| 940 | else if (ShiftName == "ror" || ShiftName == "ROR") |
| 941 | St = Ror; |
| 942 | else if (ShiftName == "rrx" || ShiftName == "RRX") |
| 943 | St = Rrx; |
| 944 | else |
| 945 | return true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 946 | Parser.Lex(); // Eat shift type token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 947 | |
| 948 | // Rrx stands alone. |
| 949 | if (St == Rrx) |
| 950 | return false; |
| 951 | |
| 952 | // Otherwise, there must be a '#' and a shift amount. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 953 | const AsmToken &HashTok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 954 | if (HashTok.isNot(AsmToken::Hash)) |
| 955 | return Error(HashTok.getLoc(), "'#' expected"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 956 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 957 | |
| 958 | if (getParser().ParseExpression(ShiftAmount)) |
| 959 | return true; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 960 | |
| 961 | return false; |
| 962 | } |
| 963 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 964 | /// Parse a arm instruction operand. For now this parses the operand regardless |
| 965 | /// of the mnemonic. |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 966 | bool ARMAsmParser::ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 967 | bool isMCR){ |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 968 | SMLoc S, E; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 969 | switch (getLexer().getKind()) { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 970 | default: |
| 971 | Error(Parser.getTok().getLoc(), "unexpected token in operand"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 972 | return true; |
Kevin Enderby | 67b212e | 2011-01-13 20:32:36 +0000 | [diff] [blame] | 973 | case AsmToken::Identifier: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 974 | if (!TryParseRegisterWithWriteBack(Operands)) |
| 975 | return false; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 976 | if (isMCR && !TryParseMCRName(Operands)) |
| 977 | return false; |
| 978 | |
| 979 | // Fall though for the Identifier case that is not a register or a |
| 980 | // special name. |
Kevin Enderby | 67b212e | 2011-01-13 20:32:36 +0000 | [diff] [blame] | 981 | case AsmToken::Integer: // things like 1f and 2b as a branch targets |
| 982 | case AsmToken::Dot: { // . as a branch target |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 983 | // This was not a register so parse other operands that start with an |
| 984 | // identifier (like labels) as expressions and create them as immediates. |
| 985 | const MCExpr *IdVal; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 986 | S = Parser.getTok().getLoc(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 987 | if (getParser().ParseExpression(IdVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 988 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 989 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 990 | Operands.push_back(ARMOperand::CreateImm(IdVal, S, E)); |
| 991 | return false; |
| 992 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 993 | case AsmToken::LBrac: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 994 | return ParseMemory(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 995 | case AsmToken::LCurly: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 996 | return ParseRegisterList(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 997 | case AsmToken::Hash: |
Kevin Enderby | 079469f | 2009-10-13 23:33:38 +0000 | [diff] [blame] | 998 | // #42 -> immediate. |
| 999 | // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1000 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1001 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1002 | const MCExpr *ImmVal; |
| 1003 | if (getParser().ParseExpression(ImmVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1004 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1005 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1006 | Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E)); |
| 1007 | return false; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1008 | case AsmToken::Colon: { |
| 1009 | // ":lower16:" and ":upper16:" expression prefixes |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1010 | // FIXME: Check it's an expression prefix, |
| 1011 | // e.g. (FOO - :lower16:BAR) isn't legal. |
| 1012 | ARMMCExpr::VariantKind RefKind; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1013 | if (ParsePrefix(RefKind)) |
| 1014 | return true; |
| 1015 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1016 | const MCExpr *SubExprVal; |
| 1017 | if (getParser().ParseExpression(SubExprVal)) |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1018 | return true; |
| 1019 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1020 | const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal, |
| 1021 | getContext()); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1022 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1023 | Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E)); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1024 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1025 | } |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1026 | } |
| 1027 | } |
| 1028 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1029 | // ParsePrefix - Parse ARM 16-bit relocations expression prefix, i.e. |
| 1030 | // :lower16: and :upper16:. |
| 1031 | bool ARMAsmParser::ParsePrefix(ARMMCExpr::VariantKind &RefKind) { |
| 1032 | RefKind = ARMMCExpr::VK_ARM_None; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1033 | |
| 1034 | // :lower16: and :upper16: modifiers |
Jason W Kim | 8a8696d | 2011-01-13 00:27:00 +0000 | [diff] [blame] | 1035 | assert(getLexer().is(AsmToken::Colon) && "expected a :"); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1036 | Parser.Lex(); // Eat ':' |
| 1037 | |
| 1038 | if (getLexer().isNot(AsmToken::Identifier)) { |
| 1039 | Error(Parser.getTok().getLoc(), "expected prefix identifier in operand"); |
| 1040 | return true; |
| 1041 | } |
| 1042 | |
| 1043 | StringRef IDVal = Parser.getTok().getIdentifier(); |
| 1044 | if (IDVal == "lower16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1045 | RefKind = ARMMCExpr::VK_ARM_LO16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1046 | } else if (IDVal == "upper16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1047 | RefKind = ARMMCExpr::VK_ARM_HI16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1048 | } else { |
| 1049 | Error(Parser.getTok().getLoc(), "unexpected prefix in operand"); |
| 1050 | return true; |
| 1051 | } |
| 1052 | Parser.Lex(); |
| 1053 | |
| 1054 | if (getLexer().isNot(AsmToken::Colon)) { |
| 1055 | Error(Parser.getTok().getLoc(), "unexpected token after prefix"); |
| 1056 | return true; |
| 1057 | } |
| 1058 | Parser.Lex(); // Eat the last ':' |
| 1059 | return false; |
| 1060 | } |
| 1061 | |
| 1062 | const MCExpr * |
| 1063 | ARMAsmParser::ApplyPrefixToExpr(const MCExpr *E, |
| 1064 | MCSymbolRefExpr::VariantKind Variant) { |
| 1065 | // Recurse over the given expression, rebuilding it to apply the given variant |
| 1066 | // to the leftmost symbol. |
| 1067 | if (Variant == MCSymbolRefExpr::VK_None) |
| 1068 | return E; |
| 1069 | |
| 1070 | switch (E->getKind()) { |
| 1071 | case MCExpr::Target: |
| 1072 | llvm_unreachable("Can't handle target expr yet"); |
| 1073 | case MCExpr::Constant: |
| 1074 | llvm_unreachable("Can't handle lower16/upper16 of constant yet"); |
| 1075 | |
| 1076 | case MCExpr::SymbolRef: { |
| 1077 | const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E); |
| 1078 | |
| 1079 | if (SRE->getKind() != MCSymbolRefExpr::VK_None) |
| 1080 | return 0; |
| 1081 | |
| 1082 | return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext()); |
| 1083 | } |
| 1084 | |
| 1085 | case MCExpr::Unary: |
| 1086 | llvm_unreachable("Can't handle unary expressions yet"); |
| 1087 | |
| 1088 | case MCExpr::Binary: { |
| 1089 | const MCBinaryExpr *BE = cast<MCBinaryExpr>(E); |
| 1090 | const MCExpr *LHS = ApplyPrefixToExpr(BE->getLHS(), Variant); |
| 1091 | const MCExpr *RHS = BE->getRHS(); |
| 1092 | if (!LHS) |
| 1093 | return 0; |
| 1094 | |
| 1095 | return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext()); |
| 1096 | } |
| 1097 | } |
| 1098 | |
| 1099 | assert(0 && "Invalid expression kind!"); |
| 1100 | return 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1101 | } |
| 1102 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1103 | /// \brief Given a mnemonic, split out possible predication code and carry |
| 1104 | /// setting letters to form a canonical mnemonic and flags. |
| 1105 | // |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1106 | // FIXME: Would be nice to autogen this. |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1107 | static StringRef SplitMnemonicAndCC(StringRef Mnemonic, |
| 1108 | unsigned &PredicationCode, |
| 1109 | bool &CarrySetting) { |
| 1110 | PredicationCode = ARMCC::AL; |
| 1111 | CarrySetting = false; |
| 1112 | |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1113 | // Ignore some mnemonics we know aren't predicated forms. |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1114 | // |
| 1115 | // FIXME: Would be nice to autogen this. |
Daniel Dunbar | 8ab1112 | 2011-01-10 21:01:03 +0000 | [diff] [blame] | 1116 | if (Mnemonic == "teq" || Mnemonic == "vceq" || |
| 1117 | Mnemonic == "movs" || |
| 1118 | Mnemonic == "svc" || |
| 1119 | (Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" || |
| 1120 | Mnemonic == "vmls" || Mnemonic == "vnmls") || |
| 1121 | Mnemonic == "vacge" || Mnemonic == "vcge" || |
| 1122 | Mnemonic == "vclt" || |
| 1123 | Mnemonic == "vacgt" || Mnemonic == "vcgt" || |
| 1124 | Mnemonic == "vcle" || |
| 1125 | (Mnemonic == "smlal" || Mnemonic == "umaal" || Mnemonic == "umlal" || |
| 1126 | Mnemonic == "vabal" || Mnemonic == "vmlal" || Mnemonic == "vpadal" || |
| 1127 | Mnemonic == "vqdmlal")) |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1128 | return Mnemonic; |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 1129 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1130 | // First, split out any predication code. |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1131 | unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2)) |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1132 | .Case("eq", ARMCC::EQ) |
| 1133 | .Case("ne", ARMCC::NE) |
| 1134 | .Case("hs", ARMCC::HS) |
| 1135 | .Case("lo", ARMCC::LO) |
| 1136 | .Case("mi", ARMCC::MI) |
| 1137 | .Case("pl", ARMCC::PL) |
| 1138 | .Case("vs", ARMCC::VS) |
| 1139 | .Case("vc", ARMCC::VC) |
| 1140 | .Case("hi", ARMCC::HI) |
| 1141 | .Case("ls", ARMCC::LS) |
| 1142 | .Case("ge", ARMCC::GE) |
| 1143 | .Case("lt", ARMCC::LT) |
| 1144 | .Case("gt", ARMCC::GT) |
| 1145 | .Case("le", ARMCC::LE) |
| 1146 | .Case("al", ARMCC::AL) |
| 1147 | .Default(~0U); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1148 | if (CC != ~0U) { |
| 1149 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2); |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1150 | PredicationCode = CC; |
Bill Wendling | 52925b6 | 2010-10-29 23:50:21 +0000 | [diff] [blame] | 1151 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1152 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1153 | // Next, determine if we have a carry setting bit. We explicitly ignore all |
| 1154 | // the instructions we know end in 's'. |
| 1155 | if (Mnemonic.endswith("s") && |
| 1156 | !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" || |
| 1157 | Mnemonic == "movs" || Mnemonic == "mrs" || Mnemonic == "smmls" || |
| 1158 | Mnemonic == "vabs" || Mnemonic == "vcls" || Mnemonic == "vmls" || |
| 1159 | Mnemonic == "vmrs" || Mnemonic == "vnmls" || Mnemonic == "vqabs" || |
| 1160 | Mnemonic == "vrecps" || Mnemonic == "vrsqrts")) { |
| 1161 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1); |
| 1162 | CarrySetting = true; |
| 1163 | } |
| 1164 | |
| 1165 | return Mnemonic; |
| 1166 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 1167 | |
| 1168 | /// \brief Given a canonical mnemonic, determine if the instruction ever allows |
| 1169 | /// inclusion of carry set or predication code operands. |
| 1170 | // |
| 1171 | // FIXME: It would be nice to autogen this. |
| 1172 | static void GetMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
| 1173 | bool &CanAcceptPredicationCode) { |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 1174 | if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" || |
| 1175 | Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" || |
| 1176 | Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" || |
| 1177 | Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" || |
| 1178 | Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mov" || |
| 1179 | Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" || |
| 1180 | Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" || |
| 1181 | Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "mvn") { |
| 1182 | CanAcceptCarrySet = true; |
| 1183 | } else { |
| 1184 | CanAcceptCarrySet = false; |
| 1185 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 1186 | |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 1187 | if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" || |
| 1188 | Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" || |
| 1189 | Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" || |
| 1190 | Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" || |
| 1191 | Mnemonic == "dsb" || Mnemonic == "movs") { |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 1192 | CanAcceptPredicationCode = false; |
| 1193 | } else { |
| 1194 | CanAcceptPredicationCode = true; |
| 1195 | } |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1196 | } |
| 1197 | |
| 1198 | /// Parse an arm instruction mnemonic followed by its operands. |
| 1199 | bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc, |
| 1200 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1201 | // Create the leading tokens for the mnemonic, split by '.' characters. |
| 1202 | size_t Start = 0, Next = Name.find('.'); |
| 1203 | StringRef Head = Name.slice(Start, Next); |
| 1204 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1205 | // Split out the predication code and carry setting flag from the mnemonic. |
| 1206 | unsigned PredicationCode; |
| 1207 | bool CarrySetting; |
| 1208 | Head = SplitMnemonicAndCC(Head, PredicationCode, CarrySetting); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1209 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1210 | Operands.push_back(ARMOperand::CreateToken(Head, NameLoc)); |
Bill Wendling | 9717fa9 | 2010-11-21 10:56:05 +0000 | [diff] [blame] | 1211 | |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 1212 | // Next, add the CCOut and ConditionCode operands, if needed. |
| 1213 | // |
| 1214 | // For mnemonics which can ever incorporate a carry setting bit or predication |
| 1215 | // code, our matching model involves us always generating CCOut and |
| 1216 | // ConditionCode operands to match the mnemonic "as written" and then we let |
| 1217 | // the matcher deal with finding the right instruction or generating an |
| 1218 | // appropriate error. |
| 1219 | bool CanAcceptCarrySet, CanAcceptPredicationCode; |
| 1220 | GetMnemonicAcceptInfo(Head, CanAcceptCarrySet, CanAcceptPredicationCode); |
| 1221 | |
| 1222 | // Add the carry setting operand, if necessary. |
| 1223 | // |
| 1224 | // FIXME: It would be awesome if we could somehow invent a location such that |
| 1225 | // match errors on this operand would print a nice diagnostic about how the |
| 1226 | // 's' character in the mnemonic resulted in a CCOut operand. |
| 1227 | if (CanAcceptCarrySet) { |
| 1228 | Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0, |
| 1229 | NameLoc)); |
| 1230 | } else { |
| 1231 | // This mnemonic can't ever accept a carry set, but the user wrote one (or |
| 1232 | // misspelled another mnemonic). |
| 1233 | |
| 1234 | // FIXME: Issue a nice error. |
| 1235 | } |
| 1236 | |
| 1237 | // Add the predication code operand, if necessary. |
| 1238 | if (CanAcceptPredicationCode) { |
| 1239 | Operands.push_back(ARMOperand::CreateCondCode( |
| 1240 | ARMCC::CondCodes(PredicationCode), NameLoc)); |
| 1241 | } else { |
| 1242 | // This mnemonic can't ever accept a predication code, but the user wrote |
| 1243 | // one (or misspelled another mnemonic). |
| 1244 | |
| 1245 | // FIXME: Issue a nice error. |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1246 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1247 | |
| 1248 | // Add the remaining tokens in the mnemonic. |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 1249 | while (Next != StringRef::npos) { |
| 1250 | Start = Next; |
| 1251 | Next = Name.find('.', Start + 1); |
| 1252 | Head = Name.slice(Start, Next); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1253 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1254 | Operands.push_back(ARMOperand::CreateToken(Head, NameLoc)); |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 1255 | } |
| 1256 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1257 | bool isMCR = (Head == "mcr" || Head == "mcr2" || |
| 1258 | Head == "mcrr" || Head == "mcrr2" || |
| 1259 | Head == "mrc" || Head == "mrc2" || |
| 1260 | Head == "mrrc" || Head == "mrrc2"); |
| 1261 | |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 1262 | // Read the remaining operands. |
| 1263 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1264 | // Read the first operand. |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1265 | if (ParseOperand(Operands, isMCR)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1266 | Parser.EatToEndOfStatement(); |
| 1267 | return true; |
| 1268 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1269 | |
| 1270 | while (getLexer().is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1271 | Parser.Lex(); // Eat the comma. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1272 | |
| 1273 | // Parse and remember the operand. |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1274 | if (ParseOperand(Operands, isMCR)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1275 | Parser.EatToEndOfStatement(); |
| 1276 | return true; |
| 1277 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1278 | } |
| 1279 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1280 | |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1281 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 1282 | Parser.EatToEndOfStatement(); |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 1283 | return TokError("unexpected token in argument list"); |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1284 | } |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 1285 | |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 1286 | Parser.Lex(); // Consume the EndOfStatement |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 1287 | return false; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1288 | } |
| 1289 | |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 1290 | bool ARMAsmParser:: |
| 1291 | MatchAndEmitInstruction(SMLoc IDLoc, |
| 1292 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 1293 | MCStreamer &Out) { |
| 1294 | MCInst Inst; |
| 1295 | unsigned ErrorInfo; |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1296 | MatchResultTy MatchResult, MatchResult2; |
| 1297 | MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
| 1298 | if (MatchResult != Match_Success) { |
| 1299 | // If we get a Match_InvalidOperand it might be some arithmetic instruction |
| 1300 | // that does not update the condition codes. So try adding a CCOut operand |
| 1301 | // with a value of reg0. |
| 1302 | if (MatchResult == Match_InvalidOperand) { |
| 1303 | Operands.insert(Operands.begin() + 1, |
| 1304 | ARMOperand::CreateCCOut(0, |
| 1305 | ((ARMOperand*)Operands[0])->getStartLoc())); |
| 1306 | MatchResult2 = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
| 1307 | if (MatchResult2 == Match_Success) |
| 1308 | MatchResult = Match_Success; |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1309 | else { |
| 1310 | ARMOperand *CCOut = ((ARMOperand*)Operands[1]); |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1311 | Operands.erase(Operands.begin() + 1); |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1312 | delete CCOut; |
| 1313 | } |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1314 | } |
| 1315 | // If we get a Match_MnemonicFail it might be some arithmetic instruction |
| 1316 | // that updates the condition codes if it ends in 's'. So see if the |
| 1317 | // mnemonic ends in 's' and if so try removing the 's' and adding a CCOut |
| 1318 | // operand with a value of CPSR. |
| 1319 | else if(MatchResult == Match_MnemonicFail) { |
| 1320 | // Get the instruction mnemonic, which is the first token. |
| 1321 | StringRef Mnemonic = ((ARMOperand*)Operands[0])->getToken(); |
| 1322 | if (Mnemonic.substr(Mnemonic.size()-1) == "s") { |
| 1323 | // removed the 's' from the mnemonic for matching. |
| 1324 | StringRef MnemonicNoS = Mnemonic.slice(0, Mnemonic.size() - 1); |
| 1325 | SMLoc NameLoc = ((ARMOperand*)Operands[0])->getStartLoc(); |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1326 | ARMOperand *OldMnemonic = ((ARMOperand*)Operands[0]); |
| 1327 | Operands.erase(Operands.begin()); |
| 1328 | delete OldMnemonic; |
| 1329 | Operands.insert(Operands.begin(), |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1330 | ARMOperand::CreateToken(MnemonicNoS, NameLoc)); |
| 1331 | Operands.insert(Operands.begin() + 1, |
| 1332 | ARMOperand::CreateCCOut(ARM::CPSR, NameLoc)); |
| 1333 | MatchResult2 = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
| 1334 | if (MatchResult2 == Match_Success) |
| 1335 | MatchResult = Match_Success; |
| 1336 | else { |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1337 | ARMOperand *OldMnemonic = ((ARMOperand*)Operands[0]); |
| 1338 | Operands.erase(Operands.begin()); |
| 1339 | delete OldMnemonic; |
| 1340 | Operands.insert(Operands.begin(), |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1341 | ARMOperand::CreateToken(Mnemonic, NameLoc)); |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1342 | ARMOperand *CCOut = ((ARMOperand*)Operands[1]); |
| 1343 | Operands.erase(Operands.begin() + 1); |
| 1344 | delete CCOut; |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1345 | } |
| 1346 | } |
| 1347 | } |
| 1348 | } |
| 1349 | switch (MatchResult) { |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 1350 | case Match_Success: |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 1351 | Out.EmitInstruction(Inst); |
| 1352 | return false; |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 1353 | case Match_MissingFeature: |
| 1354 | Error(IDLoc, "instruction requires a CPU feature not currently enabled"); |
| 1355 | return true; |
| 1356 | case Match_InvalidOperand: { |
| 1357 | SMLoc ErrorLoc = IDLoc; |
| 1358 | if (ErrorInfo != ~0U) { |
| 1359 | if (ErrorInfo >= Operands.size()) |
| 1360 | return Error(IDLoc, "too few operands for instruction"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1361 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 1362 | ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc(); |
| 1363 | if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc; |
| 1364 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1365 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 1366 | return Error(ErrorLoc, "invalid operand for instruction"); |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 1367 | } |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 1368 | case Match_MnemonicFail: |
| 1369 | return Error(IDLoc, "unrecognized instruction mnemonic"); |
| 1370 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1371 | |
Eric Christopher | c223e2b | 2010-10-29 09:26:59 +0000 | [diff] [blame] | 1372 | llvm_unreachable("Implement any new match types added!"); |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 1373 | return true; |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 1374 | } |
| 1375 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1376 | /// ParseDirective parses the arm specific directives |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1377 | bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) { |
| 1378 | StringRef IDVal = DirectiveID.getIdentifier(); |
| 1379 | if (IDVal == ".word") |
| 1380 | return ParseDirectiveWord(4, DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1381 | else if (IDVal == ".thumb") |
| 1382 | return ParseDirectiveThumb(DirectiveID.getLoc()); |
| 1383 | else if (IDVal == ".thumb_func") |
| 1384 | return ParseDirectiveThumbFunc(DirectiveID.getLoc()); |
| 1385 | else if (IDVal == ".code") |
| 1386 | return ParseDirectiveCode(DirectiveID.getLoc()); |
| 1387 | else if (IDVal == ".syntax") |
| 1388 | return ParseDirectiveSyntax(DirectiveID.getLoc()); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1389 | return true; |
| 1390 | } |
| 1391 | |
| 1392 | /// ParseDirectiveWord |
| 1393 | /// ::= .word [ expression (, expression)* ] |
| 1394 | bool ARMAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) { |
| 1395 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 1396 | for (;;) { |
| 1397 | const MCExpr *Value; |
| 1398 | if (getParser().ParseExpression(Value)) |
| 1399 | return true; |
| 1400 | |
Chris Lattner | aaec205 | 2010-01-19 19:46:13 +0000 | [diff] [blame] | 1401 | getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1402 | |
| 1403 | if (getLexer().is(AsmToken::EndOfStatement)) |
| 1404 | break; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1405 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1406 | // FIXME: Improve diagnostic. |
| 1407 | if (getLexer().isNot(AsmToken::Comma)) |
| 1408 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1409 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1410 | } |
| 1411 | } |
| 1412 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1413 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1414 | return false; |
| 1415 | } |
| 1416 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1417 | /// ParseDirectiveThumb |
| 1418 | /// ::= .thumb |
| 1419 | bool ARMAsmParser::ParseDirectiveThumb(SMLoc L) { |
| 1420 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 1421 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1422 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1423 | |
| 1424 | // TODO: set thumb mode |
| 1425 | // TODO: tell the MC streamer the mode |
| 1426 | // getParser().getStreamer().Emit???(); |
| 1427 | return false; |
| 1428 | } |
| 1429 | |
| 1430 | /// ParseDirectiveThumbFunc |
| 1431 | /// ::= .thumbfunc symbol_name |
| 1432 | bool ARMAsmParser::ParseDirectiveThumbFunc(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1433 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1434 | if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) |
Jim Grosbach | 83c4018 | 2010-11-05 22:11:33 +0000 | [diff] [blame] | 1435 | return Error(L, "unexpected token in .thumb_func directive"); |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 1436 | StringRef Name = Tok.getString(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1437 | Parser.Lex(); // Consume the identifier token. |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1438 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 1439 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1440 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1441 | |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 1442 | // Mark symbol as a thumb symbol. |
| 1443 | MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name); |
| 1444 | getParser().getStreamer().EmitThumbFunc(Func); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1445 | return false; |
| 1446 | } |
| 1447 | |
| 1448 | /// ParseDirectiveSyntax |
| 1449 | /// ::= .syntax unified | divided |
| 1450 | bool ARMAsmParser::ParseDirectiveSyntax(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1451 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1452 | if (Tok.isNot(AsmToken::Identifier)) |
| 1453 | return Error(L, "unexpected token in .syntax directive"); |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 1454 | StringRef Mode = Tok.getString(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 1455 | if (Mode == "unified" || Mode == "UNIFIED") |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1456 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 1457 | else if (Mode == "divided" || Mode == "DIVIDED") |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1458 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1459 | else |
| 1460 | return Error(L, "unrecognized syntax mode in .syntax directive"); |
| 1461 | |
| 1462 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1463 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1464 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1465 | |
| 1466 | // TODO tell the MC streamer the mode |
| 1467 | // getParser().getStreamer().Emit???(); |
| 1468 | return false; |
| 1469 | } |
| 1470 | |
| 1471 | /// ParseDirectiveCode |
| 1472 | /// ::= .code 16 | 32 |
| 1473 | bool ARMAsmParser::ParseDirectiveCode(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1474 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1475 | if (Tok.isNot(AsmToken::Integer)) |
| 1476 | return Error(L, "unexpected token in .code directive"); |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1477 | int64_t Val = Parser.getTok().getIntVal(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 1478 | if (Val == 16) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1479 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 1480 | else if (Val == 32) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1481 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1482 | else |
| 1483 | return Error(L, "invalid operand to .code directive"); |
| 1484 | |
| 1485 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1486 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1487 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1488 | |
Kevin Enderby | fef9ff4 | 2011-01-13 01:07:01 +0000 | [diff] [blame] | 1489 | // FIXME: We need to be able switch subtargets at this point so that |
| 1490 | // MatchInstructionImpl() will work when it gets the AvailableFeatures which |
| 1491 | // includes Feature_IsThumb or not to match the right instructions. This is |
| 1492 | // blocked on the FIXME in llvm-mc.cpp when creating the TargetMachine. |
| 1493 | if (Val == 16){ |
| 1494 | assert(TM.getSubtarget<ARMSubtarget>().isThumb() && |
| 1495 | "switching between arm/thumb not yet suppported via .code 16)"); |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 1496 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16); |
Kevin Enderby | fef9ff4 | 2011-01-13 01:07:01 +0000 | [diff] [blame] | 1497 | } |
| 1498 | else{ |
| 1499 | assert(!TM.getSubtarget<ARMSubtarget>().isThumb() && |
| 1500 | "switching between thumb/arm not yet suppported via .code 32)"); |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 1501 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32); |
Kevin Enderby | fef9ff4 | 2011-01-13 01:07:01 +0000 | [diff] [blame] | 1502 | } |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 1503 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1504 | return false; |
| 1505 | } |
| 1506 | |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 1507 | extern "C" void LLVMInitializeARMAsmLexer(); |
| 1508 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1509 | /// Force static initialization. |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1510 | extern "C" void LLVMInitializeARMAsmParser() { |
| 1511 | RegisterAsmParser<ARMAsmParser> X(TheARMTarget); |
| 1512 | RegisterAsmParser<ARMAsmParser> Y(TheThumbTarget); |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 1513 | LLVMInitializeARMAsmLexer(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1514 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 1515 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 1516 | #define GET_REGISTER_MATCHER |
| 1517 | #define GET_MATCHER_IMPLEMENTATION |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 1518 | #include "ARMGenAsmMatcher.inc" |