blob: 837e1848aa508a01f882315afc395c1d3ba8ecfa [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- LLVMTargetMachine.cpp - Implement the LLVMTargetMachine class -----===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LLVMTargetMachine class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetMachine.h"
15#include "llvm/PassManager.h"
16#include "llvm/Pass.h"
17#include "llvm/Assembly/PrintModulePass.h"
Daniel Dunbar4cb63652009-08-13 23:48:47 +000018#include "llvm/CodeGen/AsmPrinter.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/CodeGen/Passes.h"
Nate Begeman5694b472010-01-15 18:51:18 +000020#include "llvm/CodeGen/FileWriters.h"
Gordon Henriksenf194af22008-08-17 12:56:54 +000021#include "llvm/CodeGen/GCStrategy.h"
Dan Gohmanfdf9ee22009-07-31 18:16:33 +000022#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000023#include "llvm/Target/TargetOptions.h"
Chris Lattner621c44d2009-08-22 20:48:53 +000024#include "llvm/MC/MCAsmInfo.h"
Daniel Dunbarf87b6fe2009-07-15 23:48:37 +000025#include "llvm/Target/TargetRegistry.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/Transforms/Scalar.h"
27#include "llvm/Support/CommandLine.h"
David Greene98ab2e62010-01-04 22:33:16 +000028#include "llvm/Support/Debug.h"
David Greene302008d2009-07-14 20:18:05 +000029#include "llvm/Support/FormattedStream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030using namespace llvm;
31
Dan Gohman6a9b05f2008-09-25 01:14:49 +000032namespace llvm {
33 bool EnableFastISel;
34}
35
Eric Christopher4fc72f02009-11-04 19:57:50 +000036static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
37 cl::desc("Disable Post Regalloc"));
38static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
39 cl::desc("Disable branch folding"));
Bob Wilson810ced72009-11-26 00:32:21 +000040static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
41 cl::desc("Disable tail duplication"));
Bob Wilsona9ef6bc2010-01-16 00:29:50 +000042static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
43 cl::desc("Disable pre-register allocation tail duplication"));
Eric Christopher4fc72f02009-11-04 19:57:50 +000044static cl::opt<bool> DisableCodePlace("disable-code-place", cl::Hidden,
45 cl::desc("Disable code placement"));
46static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
47 cl::desc("Disable Stack Slot Coloring"));
48static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
49 cl::desc("Disable Machine LICM"));
50static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
51 cl::desc("Disable Machine Sinking"));
52static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
53 cl::desc("Disable Loop Strength Reduction Pass"));
54static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
55 cl::desc("Disable Codegen Prepare"));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
57 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
58static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
59 cl::desc("Print LLVM IR input to isel pass"));
Evan Cheng77547212007-07-20 21:56:13 +000060static cl::opt<bool> PrintEmittedAsm("print-emitted-asm", cl::Hidden,
61 cl::desc("Dump emitter generated instructions as assembly"));
Gordon Henriksen36464772008-01-07 01:33:09 +000062static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
63 cl::desc("Dump garbage collector data"));
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +000064static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
65 cl::desc("Verify generated machine code"),
66 cl::init(getenv("LLVM_VERIFY_MACHINEINSTRS")!=NULL));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067
Evan Chengeb485c92010-01-13 00:30:23 +000068
Dan Gohmane3769ef2008-10-01 20:39:19 +000069// Enable or disable FastISel. Both options are needed, because
70// FastISel is enabled by default with -fast, and we wish to be
Dan Gohman32b17ff2009-08-26 15:57:57 +000071// able to enable or disable fast-isel independently from -O0.
Dan Gohman6d7ee012008-10-07 23:00:56 +000072static cl::opt<cl::boolOrDefault>
Dan Gohmane3769ef2008-10-01 20:39:19 +000073EnableFastISelOption("fast-isel", cl::Hidden,
Dan Gohman32b17ff2009-08-26 15:57:57 +000074 cl::desc("Enable the \"fast\" instruction selector"));
Dan Gohman6a9b05f2008-09-25 01:14:49 +000075
Dan Gohmanc0bb0ae2009-11-20 02:03:44 +000076// Enable or disable an experimental optimization to split GEPs
77// and run a special GVN pass which does not examine loads, in
78// an effort to factor out redundancy implicit in complex GEPs.
79static cl::opt<bool> EnableSplitGEPGVN("split-gep-gvn", cl::Hidden,
80 cl::desc("Split GEPs and run no-load GVN"));
Chris Lattnerd88f9fd2009-08-12 07:22:17 +000081
82LLVMTargetMachine::LLVMTargetMachine(const Target &T,
83 const std::string &TargetTriple)
84 : TargetMachine(T) {
85 AsmInfo = T.createAsmInfo(TargetTriple);
86}
87
Eric Christopher7669c972009-12-21 08:15:29 +000088// Set the default code model for the JIT for a generic target.
89// FIXME: Is small right here? or .is64Bit() ? Large : Small?
90void
91LLVMTargetMachine::setCodeModelForJIT() {
92 setCodeModel(CodeModel::Small);
93}
Chris Lattnerd88f9fd2009-08-12 07:22:17 +000094
Eric Christopher7669c972009-12-21 08:15:29 +000095// Set the default code model for static compilation for a generic target.
96void
97LLVMTargetMachine::setCodeModelForStatic() {
98 setCodeModel(CodeModel::Small);
99}
Chris Lattnerd88f9fd2009-08-12 07:22:17 +0000100
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000101FileModel::Model
Dan Gohmane34aa772008-03-11 22:29:46 +0000102LLVMTargetMachine::addPassesToEmitFile(PassManagerBase &PM,
David Greene302008d2009-07-14 20:18:05 +0000103 formatted_raw_ostream &Out,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104 CodeGenFileType FileType,
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000105 CodeGenOpt::Level OptLevel) {
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000106 // Add common CodeGen passes.
Bill Wendling58ed5d22009-04-29 00:15:41 +0000107 if (addCommonCodeGenPasses(PM, OptLevel))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108 return FileModel::Error;
109
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000110 switch (FileType) {
111 default:
112 break;
113 case TargetMachine::AssemblyFile:
Bill Wendling58ed5d22009-04-29 00:15:41 +0000114 if (addAssemblyEmitter(PM, OptLevel, getAsmVerbosityDefault(), Out))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000115 return FileModel::Error;
116 return FileModel::AsmFile;
117 case TargetMachine::ObjectFile:
Nate Begeman5694b472010-01-15 18:51:18 +0000118 if (!addObjectFileEmitter(PM, OptLevel, Out))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000119 return FileModel::MachOFile;
120 else if (getELFWriterInfo())
Nate Begeman5694b472010-01-15 18:51:18 +0000121 return FileModel::ElfFile;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123 return FileModel::Error;
124}
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000125
Daniel Dunbarf0cda482009-07-15 23:34:19 +0000126bool LLVMTargetMachine::addAssemblyEmitter(PassManagerBase &PM,
127 CodeGenOpt::Level OptLevel,
128 bool Verbose,
129 formatted_raw_ostream &Out) {
Daniel Dunbaref5abb42009-08-13 19:38:51 +0000130 FunctionPass *Printer =
Chris Lattner621c44d2009-08-22 20:48:53 +0000131 getTarget().createAsmPrinter(Out, *this, getMCAsmInfo(), Verbose);
Daniel Dunbarf0cda482009-07-15 23:34:19 +0000132 if (!Printer)
Daniel Dunbar83b8c0e2009-07-15 23:54:01 +0000133 return true;
134
Daniel Dunbarf0cda482009-07-15 23:34:19 +0000135 PM.add(Printer);
136 return false;
137}
138
Nate Begeman5694b472010-01-15 18:51:18 +0000139bool LLVMTargetMachine::addObjectFileEmitter(PassManagerBase &PM,
140 CodeGenOpt::Level OptLevel,
141 formatted_raw_ostream &Out) {
142 MCCodeEmitter *Emitter = getTarget().createCodeEmitter(*this);
143 if (!Emitter)
144 return true;
145
146 PM.add(createMachOWriter(Out, *this, getMCAsmInfo(), Emitter));
147 return false;
148}
149
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
151/// be split up (e.g., to add an object writer pass), this method can be used to
152/// finish up adding passes to emit the file, if necessary.
Dan Gohmane34aa772008-03-11 22:29:46 +0000153bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154 MachineCodeEmitter *MCE,
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000155 CodeGenOpt::Level OptLevel) {
Eric Christopher7669c972009-12-21 08:15:29 +0000156 // Make sure the code model is set.
157 setCodeModelForStatic();
158
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159 if (MCE)
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000160 addSimpleCodeEmitter(PM, OptLevel, *MCE);
161 if (PrintEmittedAsm)
162 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000163
Gordon Henriksen1aed5992008-08-17 18:44:35 +0000164 PM.add(createGCInfoDeleter());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166 return false; // success!
167}
168
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000169/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
170/// be split up (e.g., to add an object writer pass), this method can be used to
171/// finish up adding passes to emit the file, if necessary.
172bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
173 JITCodeEmitter *JCE,
174 CodeGenOpt::Level OptLevel) {
Eric Christopher7669c972009-12-21 08:15:29 +0000175 // Make sure the code model is set.
176 setCodeModelForJIT();
177
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000178 if (JCE)
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000179 addSimpleCodeEmitter(PM, OptLevel, *JCE);
180 if (PrintEmittedAsm)
181 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000182
183 PM.add(createGCInfoDeleter());
184
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000185 return false; // success!
186}
187
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000188/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
189/// be split up (e.g., to add an object writer pass), this method can be used to
190/// finish up adding passes to emit the file, if necessary.
191bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
192 ObjectCodeEmitter *OCE,
193 CodeGenOpt::Level OptLevel) {
Eric Christopher7669c972009-12-21 08:15:29 +0000194 // Make sure the code model is set.
195 setCodeModelForStatic();
196
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000197 if (OCE)
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000198 addSimpleCodeEmitter(PM, OptLevel, *OCE);
199 if (PrintEmittedAsm)
200 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000201
202 PM.add(createGCInfoDeleter());
203
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000204 return false; // success!
205}
206
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207/// addPassesToEmitMachineCode - Add passes to the specified pass manager to
208/// get machine code emitted. This uses a MachineCodeEmitter object to handle
209/// actually outputting the machine code and resolving things like the address
210/// of functions. This method should returns true if machine code emission is
211/// not supported.
212///
Dan Gohmane34aa772008-03-11 22:29:46 +0000213bool LLVMTargetMachine::addPassesToEmitMachineCode(PassManagerBase &PM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214 MachineCodeEmitter &MCE,
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000215 CodeGenOpt::Level OptLevel) {
Eric Christopher7669c972009-12-21 08:15:29 +0000216 // Make sure the code model is set.
217 setCodeModelForJIT();
218
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000219 // Add common CodeGen passes.
Bill Wendling58ed5d22009-04-29 00:15:41 +0000220 if (addCommonCodeGenPasses(PM, OptLevel))
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000221 return true;
222
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000223 addCodeEmitter(PM, OptLevel, MCE);
224 if (PrintEmittedAsm)
225 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000226
227 PM.add(createGCInfoDeleter());
228
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000229 return false; // success!
230}
231
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000232/// addPassesToEmitMachineCode - Add passes to the specified pass manager to
233/// get machine code emitted. This uses a MachineCodeEmitter object to handle
234/// actually outputting the machine code and resolving things like the address
235/// of functions. This method should returns true if machine code emission is
236/// not supported.
237///
238bool LLVMTargetMachine::addPassesToEmitMachineCode(PassManagerBase &PM,
239 JITCodeEmitter &JCE,
240 CodeGenOpt::Level OptLevel) {
Eric Christopher7669c972009-12-21 08:15:29 +0000241 // Make sure the code model is set.
242 setCodeModelForJIT();
243
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000244 // Add common CodeGen passes.
245 if (addCommonCodeGenPasses(PM, OptLevel))
246 return true;
247
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000248 addCodeEmitter(PM, OptLevel, JCE);
249 if (PrintEmittedAsm)
250 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000251
252 PM.add(createGCInfoDeleter());
253
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000254 return false; // success!
255}
256
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000257static void printAndVerify(PassManagerBase &PM,
Dan Gohmande4f1502009-10-31 20:17:39 +0000258 const char *Banner,
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000259 bool allowDoubleDefs = false) {
260 if (PrintMachineCode)
David Greene98ab2e62010-01-04 22:33:16 +0000261 PM.add(createMachineFunctionPrinterPass(dbgs(), Banner));
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000262
263 if (VerifyMachineCode)
264 PM.add(createMachineVerifierPass(allowDoubleDefs));
265}
266
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000267/// addCommonCodeGenPasses - Add standard LLVM codegen passes used for both
268/// emitting to assembly files or machine code output.
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000269///
Bill Wendling58ed5d22009-04-29 00:15:41 +0000270bool LLVMTargetMachine::addCommonCodeGenPasses(PassManagerBase &PM,
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000271 CodeGenOpt::Level OptLevel) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 // Standard LLVM-Level Passes.
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000273
Dan Gohmanc0bb0ae2009-11-20 02:03:44 +0000274 // Optionally, tun split-GEPs and no-load GVN.
275 if (EnableSplitGEPGVN) {
276 PM.add(createGEPSplitterPass());
277 PM.add(createGVNPass(/*NoPRE=*/false, /*NoLoads=*/true));
278 }
279
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280 // Run loop strength reduction before anything else.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000281 if (OptLevel != CodeGenOpt::None && !DisableLSR) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 PM.add(createLoopStrengthReducePass(getTargetLowering()));
283 if (PrintLSR)
David Greene98ab2e62010-01-04 22:33:16 +0000284 PM.add(createPrintFunctionPass("\n\n*** Code after LSR ***\n", &dbgs()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285 }
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000286
Duncan Sandsf325c482009-05-22 20:36:31 +0000287 // Turn exception handling constructs into something the code generators can
288 // handle.
Chris Lattner621c44d2009-08-22 20:48:53 +0000289 switch (getMCAsmInfo()->getExceptionHandlingType())
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000290 {
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000291 case ExceptionHandling::SjLj:
Jim Grosbach3e4fab42009-08-17 16:41:22 +0000292 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
Jim Grosbach26cb2412010-01-14 21:38:31 +0000293 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
294 // catch info can get misplaced when a selector ends up more than one block
295 // removed from the parent invoke(s). This could happen when a landing
296 // pad is shared by multiple invokes and is also a target of a normal
297 // edge from elsewhere.
Jim Grosbach3e4fab42009-08-17 16:41:22 +0000298 PM.add(createSjLjEHPass(getTargetLowering()));
Jim Grosbach663cf2c2010-01-14 21:22:16 +0000299 PM.add(createDwarfEHPass(getTargetLowering(), OptLevel==CodeGenOpt::None));
Jim Grosbach3e4fab42009-08-17 16:41:22 +0000300 break;
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000301 case ExceptionHandling::Dwarf:
Bill Wendlingef486b12009-10-29 00:37:35 +0000302 PM.add(createDwarfEHPass(getTargetLowering(), OptLevel==CodeGenOpt::None));
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000303 break;
304 case ExceptionHandling::None:
305 PM.add(createLowerInvokePass(getTargetLowering()));
306 break;
307 }
Duncan Sandsf325c482009-05-22 20:36:31 +0000308
309 PM.add(createGCLoweringPass());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000310
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311 // Make sure that no unreachable blocks are instruction selected.
312 PM.add(createUnreachableBlockEliminationPass());
313
Eric Christopher4fc72f02009-11-04 19:57:50 +0000314 if (OptLevel != CodeGenOpt::None && !DisableCGP)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 PM.add(createCodeGenPreparePass(getTargetLowering()));
316
Bill Wendling3e13ce52008-11-13 01:02:14 +0000317 PM.add(createStackProtectorPass(getTargetLowering()));
Bill Wendlingdac9f712008-11-04 02:10:20 +0000318
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319 if (PrintISelInput)
Daniel Dunbar1363a6d2008-10-21 23:33:38 +0000320 PM.add(createPrintFunctionPass("\n\n"
321 "*** Final LLVM Code input to ISel ***\n",
David Greene98ab2e62010-01-04 22:33:16 +0000322 &dbgs()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000323
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000324 // Standard Lower-Level Passes.
325
Dan Gohmanfdf9ee22009-07-31 18:16:33 +0000326 // Set up a MachineFunction for the rest of CodeGen to work on.
327 PM.add(new MachineFunctionAnalysis(*this, OptLevel));
328
Dan Gohmane3769ef2008-10-01 20:39:19 +0000329 // Enable FastISel with -fast, but allow that to be overridden.
Dan Gohman6d7ee012008-10-07 23:00:56 +0000330 if (EnableFastISelOption == cl::BOU_TRUE ||
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000331 (OptLevel == CodeGenOpt::None && EnableFastISelOption != cl::BOU_FALSE))
Dan Gohmane3769ef2008-10-01 20:39:19 +0000332 EnableFastISel = true;
333
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 // Ask the target for an isel.
Bill Wendling58ed5d22009-04-29 00:15:41 +0000335 if (addInstSelector(PM, OptLevel))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000336 return true;
337
338 // Print the instruction selected machine code...
Dan Gohmande4f1502009-10-31 20:17:39 +0000339 printAndVerify(PM, "After Instruction Selection",
340 /* allowDoubleDefs= */ true);
Bill Wendlingb958b0d2007-12-07 21:42:31 +0000341
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000342 if (OptLevel != CodeGenOpt::None) {
Evan Cheng074e5ee2010-01-13 08:45:40 +0000343 PM.add(createOptimizeExtsPass());
Eric Christopher4fc72f02009-11-04 19:57:50 +0000344 if (!DisableMachineLICM)
345 PM.add(createMachineLICMPass());
346 if (!DisableMachineSink)
347 PM.add(createMachineSinkingPass());
Dan Gohmande4f1502009-10-31 20:17:39 +0000348 printAndVerify(PM, "After MachineLICM and MachineSinking",
349 /* allowDoubleDefs= */ true);
Evan Cheng23cf3d12009-02-09 08:45:39 +0000350 }
Bill Wendlingb958b0d2007-12-07 21:42:31 +0000351
Evan Cheng371fcef2009-12-04 09:42:45 +0000352 // Pre-ra tail duplication.
Bob Wilsona9ef6bc2010-01-16 00:29:50 +0000353 if (OptLevel != CodeGenOpt::None && !DisableEarlyTailDup) {
Evan Cheng371fcef2009-12-04 09:42:45 +0000354 PM.add(createTailDuplicatePass(true));
Jakob Stoklund Olesenfb68188d02010-01-06 23:52:46 +0000355 printAndVerify(PM, "After Pre-RegAlloc TailDuplicate",
356 /* allowDoubleDefs= */ true);
Evan Cheng371fcef2009-12-04 09:42:45 +0000357 }
358
Anton Korobeynikov9cba34c2008-04-23 18:26:03 +0000359 // Run pre-ra passes.
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000360 if (addPreRegAlloc(PM, OptLevel))
Dan Gohmande4f1502009-10-31 20:17:39 +0000361 printAndVerify(PM, "After PreRegAlloc passes",
362 /* allowDoubleDefs= */ true);
Anton Korobeynikov9cba34c2008-04-23 18:26:03 +0000363
Evan Cheng14f8a502008-06-04 09:18:41 +0000364 // Perform register allocation.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365 PM.add(createRegisterAllocator());
Dan Gohmande4f1502009-10-31 20:17:39 +0000366 printAndVerify(PM, "After Register Allocation");
Evan Cheng14f8a502008-06-04 09:18:41 +0000367
368 // Perform stack slot coloring.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000369 if (OptLevel != CodeGenOpt::None && !DisableSSC) {
Evan Cheng06f57402009-08-05 07:26:17 +0000370 // FIXME: Re-enable coloring with register when it's capable of adding
371 // kill markers.
372 PM.add(createStackSlotColoringPass(false));
Dan Gohmande4f1502009-10-31 20:17:39 +0000373 printAndVerify(PM, "After StackSlotColoring");
374 }
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000375
Evan Cheng14f8a502008-06-04 09:18:41 +0000376 // Run post-ra passes.
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000377 if (addPostRegAlloc(PM, OptLevel))
Dan Gohmande4f1502009-10-31 20:17:39 +0000378 printAndVerify(PM, "After PostRegAlloc passes");
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000379
Christopher Lambed379732007-07-27 07:36:14 +0000380 PM.add(createLowerSubregsPass());
Dan Gohmande4f1502009-10-31 20:17:39 +0000381 printAndVerify(PM, "After LowerSubregs");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383 // Insert prolog/epilog code. Eliminate abstract frame index references...
384 PM.add(createPrologEpilogCodeInserter());
Dan Gohmande4f1502009-10-31 20:17:39 +0000385 printAndVerify(PM, "After PrologEpilogCodeInserter");
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000386
Evan Chengcaa65412009-09-30 08:49:50 +0000387 // Run pre-sched2 passes.
388 if (addPreSched2(PM, OptLevel))
Dan Gohmande4f1502009-10-31 20:17:39 +0000389 printAndVerify(PM, "After PreSched2 passes");
Evan Chengcaa65412009-09-30 08:49:50 +0000390
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 // Second pass scheduler.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000392 if (OptLevel != CodeGenOpt::None && !DisablePostRA) {
Evan Cheng86e24b02009-10-16 21:06:15 +0000393 PM.add(createPostRAScheduler(OptLevel));
Dan Gohmande4f1502009-10-31 20:17:39 +0000394 printAndVerify(PM, "After PostRAScheduler");
Dan Gohmana2fa48e2008-11-20 19:54:21 +0000395 }
396
Dan Gohmanb8ef5442008-12-18 01:36:42 +0000397 // Branch folding must be run after regalloc and prolog/epilog insertion.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000398 if (OptLevel != CodeGenOpt::None && !DisableBranchFold) {
Bob Wilson93ab5612009-10-28 20:46:46 +0000399 PM.add(createBranchFoldingPass(getEnableTailMergeDefault()));
Dan Gohmande4f1502009-10-31 20:17:39 +0000400 printAndVerify(PM, "After BranchFolding");
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000401 }
Dan Gohmanb8ef5442008-12-18 01:36:42 +0000402
Bob Wilson810ced72009-11-26 00:32:21 +0000403 // Tail duplication.
404 if (OptLevel != CodeGenOpt::None && !DisableTailDuplicate) {
Evan Cheng371fcef2009-12-04 09:42:45 +0000405 PM.add(createTailDuplicatePass(false));
Bob Wilson2204a602009-11-26 21:38:41 +0000406 printAndVerify(PM, "After TailDuplicate");
Bob Wilson810ced72009-11-26 00:32:21 +0000407 }
408
Gordon Henriksen36464772008-01-07 01:33:09 +0000409 PM.add(createGCMachineCodeAnalysisPass());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000410
Gordon Henriksen36464772008-01-07 01:33:09 +0000411 if (PrintGCInfo)
David Greene98ab2e62010-01-04 22:33:16 +0000412 PM.add(createGCInfoPrinter(dbgs()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413
Eric Christopher4fc72f02009-11-04 19:57:50 +0000414 if (OptLevel != CodeGenOpt::None && !DisableCodePlace) {
Dan Gohmande4f1502009-10-31 20:17:39 +0000415 PM.add(createCodePlacementOptPass());
416 printAndVerify(PM, "After CodePlacementOpt");
417 }
418
Evan Chenga192bc02009-11-05 01:16:59 +0000419 if (addPreEmitPass(PM, OptLevel))
420 printAndVerify(PM, "After PreEmit passes");
421
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000422 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423}