blob: cf67497d9442f00977811d608d33b8f41d0e3dc2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMSubtarget.cpp - ARM Subtarget Information ------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the ARM specific subclass of TargetSubtarget.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMSubtarget.h"
15#include "ARMGenSubtarget.inc"
Evan Chengb72d2a92011-01-11 21:46:47 +000016#include "ARMBaseRegisterInfo.h"
Evan Chenge4e4ed32009-08-28 23:18:09 +000017#include "llvm/GlobalValue.h"
Bob Wilson54fc1242009-06-22 21:01:46 +000018#include "llvm/Support/CommandLine.h"
David Goodwinc2e8a7e2009-11-10 00:48:55 +000019#include "llvm/ADT/SmallVector.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020using namespace llvm;
21
Bob Wilson54fc1242009-06-22 21:01:46 +000022static cl::opt<bool>
23ReserveR9("arm-reserve-r9", cl::Hidden,
24 cl::desc("Reserve R9, making it unavailable as GPR"));
25
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000026static cl::opt<bool>
Evan Cheng53519f02011-01-21 18:55:51 +000027DarwinUseMOVT("arm-darwin-use-movt", cl::init(true), cl::Hidden);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000028
Bob Wilson02aba732010-09-28 04:09:35 +000029static cl::opt<bool>
30StrictAlign("arm-strict-align", cl::Hidden,
31 cl::desc("Disallow all unaligned memory accesses"));
32
Evan Cheng276365d2011-06-30 01:53:36 +000033ARMSubtarget::ARMSubtarget(const std::string &TT, const std::string &CPU,
34 const std::string &FS, bool isT)
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000035 : ARMArchVersion(V4)
Evan Cheng3ef1c872010-09-10 01:29:16 +000036 , ARMProcFamily(Others)
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +000037 , ARMFPUType(None)
Jim Grosbach7ec7a0e2010-03-25 23:47:34 +000038 , UseNEONForSinglePrecisionFP(false)
Evan Cheng48575f62010-12-05 22:04:16 +000039 , SlowFPVMLx(false)
Benjamin Kramer0e3ee432011-04-01 09:20:31 +000040 , HasVMLxForwarding(false)
Evan Cheng9de1ac22010-08-09 19:19:36 +000041 , SlowFPBrcc(false)
Evan Chengd3dd50f2009-10-16 06:11:08 +000042 , IsThumb(isT)
Anton Korobeynikov70459be2009-06-01 20:00:48 +000043 , ThumbMode(Thumb1)
Evan Cheng7b4d3112010-08-11 07:17:46 +000044 , NoARM(false)
David Goodwin0dad89f2009-09-30 00:10:16 +000045 , PostRAScheduler(false)
Bob Wilson54fc1242009-06-22 21:01:46 +000046 , IsR9Reserved(ReserveR9)
Evan Cheng5de5d4b2011-01-17 08:03:18 +000047 , UseMovt(false)
Anton Korobeynikov631379e2010-03-14 18:42:38 +000048 , HasFP16(false)
Bob Wilson77f42b52010-10-12 16:22:47 +000049 , HasD16(false)
Jim Grosbach29402132010-05-05 23:44:43 +000050 , HasHardwareDivide(false)
51 , HasT2ExtractPack(false)
Evan Cheng11db0682010-08-11 06:22:01 +000052 , HasDataBarrier(false)
Evan Cheng9de1ac22010-08-09 19:19:36 +000053 , Pref32BitThumb(false)
Bob Wilson5dde8932011-04-19 18:11:49 +000054 , AvoidCPSRPartialUpdate(false)
Evan Chengdfed19f2010-11-03 06:34:55 +000055 , HasMPExtension(false)
Jim Grosbachfcba5e62010-08-11 15:44:15 +000056 , FPOnlySP(false)
Bob Wilson02aba732010-09-28 04:09:35 +000057 , AllowsUnalignedMem(false)
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000058 , stackAlignment(4)
Evan Cheng276365d2011-06-30 01:53:36 +000059 , CPUString(CPU)
Evan Chengb72d2a92011-01-11 21:46:47 +000060 , TargetTriple(TT)
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000061 , TargetABI(ARM_ABI_APCS) {
Evan Chenga8e29892007-01-19 07:51:42 +000062 // Determine default and user specified characteristics
Evan Chenga8e29892007-01-19 07:51:42 +000063
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000064 // When no arch is specified either by CPU or by attributes, make the default
65 // ARMv4T.
Bob Wilson66f6c792010-11-09 22:50:47 +000066 const char *ARMArchFeature = "";
Evan Cheng276365d2011-06-30 01:53:36 +000067 if (CPUString.empty())
68 CPUString = "generic";
Bob Wilson66f6c792010-11-09 22:50:47 +000069 if (CPUString == "generic" && (FS.empty() || FS == "generic")) {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000070 ARMArchVersion = V4T;
Evan Cheng276365d2011-06-30 01:53:36 +000071 ARMArchFeature = "+v4t";
Bob Wilson66f6c792010-11-09 22:50:47 +000072 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000073
Evan Chenga8e29892007-01-19 07:51:42 +000074 // Set the boolean corresponding to the current target triple, or the default
75 // if one cannot be determined, to true.
Evan Cheng4b174742009-03-08 04:02:49 +000076 unsigned Len = TT.length();
Evan Cheng8c6b9912009-03-09 20:25:39 +000077 unsigned Idx = 0;
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000078
Evan Cheng8c6b9912009-03-09 20:25:39 +000079 if (Len >= 5 && TT.substr(0, 4) == "armv")
80 Idx = 4;
Bob Wilson9170ab62009-06-22 21:28:22 +000081 else if (Len >= 6 && TT.substr(0, 5) == "thumb") {
Anton Korobeynikov70459be2009-06-01 20:00:48 +000082 IsThumb = true;
Evan Cheng8c6b9912009-03-09 20:25:39 +000083 if (Len >= 7 && TT[5] == 'v')
84 Idx = 6;
85 }
86 if (Idx) {
87 unsigned SubVer = TT[Idx];
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000088 if (SubVer >= '7' && SubVer <= '9') {
89 ARMArchVersion = V7A;
Evan Cheng276365d2011-06-30 01:53:36 +000090 ARMArchFeature = "+v7a";
Bob Wilson66f6c792010-11-09 22:50:47 +000091 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Jim Grosbachb1dc3932010-05-05 20:44:35 +000092 ARMArchVersion = V7M;
Evan Cheng276365d2011-06-30 01:53:36 +000093 ARMArchFeature = "+v7m";
Bob Wilson66f6c792010-11-09 22:50:47 +000094 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000095 } else if (SubVer == '6') {
96 ARMArchVersion = V6;
Evan Cheng276365d2011-06-30 01:53:36 +000097 ARMArchFeature = "+v6";
Bob Wilson66f6c792010-11-09 22:50:47 +000098 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2') {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000099 ARMArchVersion = V6T2;
Evan Cheng276365d2011-06-30 01:53:36 +0000100 ARMArchFeature = "+v6t2";
Bob Wilson66f6c792010-11-09 22:50:47 +0000101 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000102 } else if (SubVer == '5') {
103 ARMArchVersion = V5T;
Evan Cheng276365d2011-06-30 01:53:36 +0000104 ARMArchFeature = "+v5t";
Bob Wilson66f6c792010-11-09 22:50:47 +0000105 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e') {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000106 ARMArchVersion = V5TE;
Evan Cheng276365d2011-06-30 01:53:36 +0000107 ARMArchFeature = "+v5te";
Bob Wilson66f6c792010-11-09 22:50:47 +0000108 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000109 } else if (SubVer == '4') {
Bob Wilson66f6c792010-11-09 22:50:47 +0000110 if (Len >= Idx+2 && TT[Idx+1] == 't') {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000111 ARMArchVersion = V4T;
Evan Cheng276365d2011-06-30 01:53:36 +0000112 ARMArchFeature = "+v4t";
Bob Wilson66f6c792010-11-09 22:50:47 +0000113 } else {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000114 ARMArchVersion = V4;
Bob Wilson66f6c792010-11-09 22:50:47 +0000115 ARMArchFeature = "";
116 }
Evan Cheng4b174742009-03-08 04:02:49 +0000117 }
118 }
119
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000120 if (TT.find("eabi") != std::string::npos)
121 TargetABI = ARM_ABI_AAPCS;
122
Bob Wilson66f6c792010-11-09 22:50:47 +0000123 // Parse features string. If the first entry in FS (the CPU) is missing,
124 // insert the architecture feature derived from the target triple. This is
125 // important for setting features that are implied based on the architecture
126 // version.
127 std::string FSWithArch;
128 if (FS.empty())
129 FSWithArch = std::string(ARMArchFeature);
130 else if (FS.find(',') == 0)
131 FSWithArch = std::string(ARMArchFeature) + FS;
132 else
133 FSWithArch = FS;
Evan Cheng276365d2011-06-30 01:53:36 +0000134 ParseSubtargetFeatures(FSWithArch, CPUString);
Bob Wilson66f6c792010-11-09 22:50:47 +0000135
Andrew Trick2da8bc82010-12-24 05:03:26 +0000136 // After parsing Itineraries, set ItinData.IssueWidth.
137 computeIssueWidth();
138
Bob Wilson66f6c792010-11-09 22:50:47 +0000139 // Thumb2 implies at least V6T2.
140 if (ARMArchVersion >= V6T2)
141 ThumbMode = Thumb2;
142 else if (ThumbMode >= Thumb2)
143 ARMArchVersion = V6T2;
144
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000145 if (isAAPCS_ABI())
146 stackAlignment = 8;
147
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000148 if (!isTargetDarwin())
149 UseMovt = hasV6T2Ops();
150 else {
Bob Wilson54fc1242009-06-22 21:01:46 +0000151 IsR9Reserved = ReserveR9 | (ARMArchVersion < V6);
Evan Cheng53519f02011-01-21 18:55:51 +0000152 UseMovt = DarwinUseMOVT && hasV6T2Ops();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000153 }
David Goodwin471850a2009-10-01 21:46:35 +0000154
Evan Chengd3dd50f2009-10-16 06:11:08 +0000155 if (!isThumb() || hasThumb2())
156 PostRAScheduler = true;
Bob Wilson02aba732010-09-28 04:09:35 +0000157
158 // v6+ may or may not support unaligned mem access depending on the system
159 // configuration.
160 if (!StrictAlign && hasV6Ops() && isTargetDarwin())
161 AllowsUnalignedMem = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000162}
Evan Chenge4e4ed32009-08-28 23:18:09 +0000163
164/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol.
Evan Cheng63476a82009-09-03 07:04:02 +0000165bool
Dan Gohman46510a72010-04-15 01:51:59 +0000166ARMSubtarget::GVIsIndirectSymbol(const GlobalValue *GV,
167 Reloc::Model RelocM) const {
Evan Cheng63476a82009-09-03 07:04:02 +0000168 if (RelocM == Reloc::Static)
Evan Chenge4e4ed32009-08-28 23:18:09 +0000169 return false;
Evan Cheng63476a82009-09-03 07:04:02 +0000170
Jeffrey Yasskinf0356fe2010-01-27 20:34:15 +0000171 // Materializable GVs (in JIT lazy compilation mode) do not require an extra
172 // load from stub.
Evan Chengaf05c692011-02-22 06:58:34 +0000173 bool isDecl = GV->hasAvailableExternallyLinkage();
174 if (GV->isDeclaration() && !GV->isMaterializable())
175 isDecl = true;
Evan Cheng63476a82009-09-03 07:04:02 +0000176
177 if (!isTargetDarwin()) {
178 // Extra load is needed for all externally visible.
179 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
180 return false;
181 return true;
182 } else {
183 if (RelocM == Reloc::PIC_) {
184 // If this is a strong reference to a definition, it is definitely not
185 // through a stub.
186 if (!isDecl && !GV->isWeakForLinker())
187 return false;
188
189 // Unless we have a symbol with hidden visibility, we have to go through a
190 // normal $non_lazy_ptr stub because this symbol might be resolved late.
191 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
192 return true;
193
194 // If symbol visibility is hidden, we have a stub for common symbol
195 // references and external declarations.
196 if (isDecl || GV->hasCommonLinkage())
197 // Hidden $non_lazy_ptr reference.
198 return true;
199
200 return false;
201 } else {
202 // If this is a strong reference to a definition, it is definitely not
203 // through a stub.
204 if (!isDecl && !GV->isWeakForLinker())
205 return false;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000206
Evan Cheng63476a82009-09-03 07:04:02 +0000207 // Unless we have a symbol with hidden visibility, we have to go through a
208 // normal $non_lazy_ptr stub because this symbol might be resolved late.
209 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
210 return true;
211 }
212 }
213
214 return false;
Evan Chenge4e4ed32009-08-28 23:18:09 +0000215}
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000216
Owen Anderson654d5442010-09-28 21:57:50 +0000217unsigned ARMSubtarget::getMispredictionPenalty() const {
218 // If we have a reasonable estimate of the pipeline depth, then we can
219 // estimate the penalty of a misprediction based on that.
220 if (isCortexA8())
221 return 13;
222 else if (isCortexA9())
223 return 8;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000224
Owen Anderson654d5442010-09-28 21:57:50 +0000225 // Otherwise, just return a sensible default.
226 return 10;
227}
228
Andrew Trick2da8bc82010-12-24 05:03:26 +0000229void ARMSubtarget::computeIssueWidth() {
230 unsigned allStage1Units = 0;
231 for (const InstrItinerary *itin = InstrItins.Itineraries;
232 itin->FirstStage != ~0U; ++itin) {
233 const InstrStage *IS = InstrItins.Stages + itin->FirstStage;
234 allStage1Units |= IS->getUnits();
235 }
236 InstrItins.IssueWidth = 0;
237 while (allStage1Units) {
238 ++InstrItins.IssueWidth;
239 // clear the lowest bit
240 allStage1Units ^= allStage1Units & ~(allStage1Units - 1);
241 }
Andrew Trick6018dee2011-01-04 00:32:57 +0000242 assert(InstrItins.IssueWidth <= 2 && "itinerary bug, too many stage 1 units");
Andrew Trick2da8bc82010-12-24 05:03:26 +0000243}
244
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000245bool ARMSubtarget::enablePostRAScheduler(
246 CodeGenOpt::Level OptLevel,
247 TargetSubtarget::AntiDepBreakMode& Mode,
David Goodwin87d21b92009-11-13 19:52:48 +0000248 RegClassVector& CriticalPathRCs) const {
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000249 Mode = TargetSubtarget::ANTIDEP_CRITICAL;
David Goodwin87d21b92009-11-13 19:52:48 +0000250 CriticalPathRCs.clear();
251 CriticalPathRCs.push_back(&ARM::GPRRegClass);
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000252 return PostRAScheduler && OptLevel >= CodeGenOpt::Default;
253}