blob: 6fdc49d143b00e74c05b7101b4f68036c982a4dc [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA --------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
Owen Anderson8d7d2e12011-08-09 20:55:18 +000012#include "ARM.h"
James Molloyb9505852011-09-07 17:24:38 +000013#include "ARMSubtarget.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000014#include "MCTargetDesc/ARMAddressingModes.h"
Kevin Enderby9e5887b2011-10-04 22:44:48 +000015#include "MCTargetDesc/ARMMCExpr.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000016#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000017#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000018#include "llvm/MC/MCInst.h"
Benjamin Kramereea66f62011-11-11 12:39:41 +000019#include "llvm/MC/MCInstrDesc.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000020#include "llvm/MC/MCExpr.h"
21#include "llvm/MC/MCContext.h"
Owen Andersona1c11002011-09-01 23:35:51 +000022#include "llvm/MC/MCDisassembler.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000023#include "llvm/Support/Debug.h"
24#include "llvm/Support/MemoryObject.h"
25#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000026#include "llvm/Support/TargetRegistry.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000027#include "llvm/Support/raw_ostream.h"
28
James Molloyc047dca2011-09-01 18:02:14 +000029using namespace llvm;
Owen Anderson83e3f672011-08-17 17:44:15 +000030
Owen Andersona6804442011-09-01 23:23:50 +000031typedef MCDisassembler::DecodeStatus DecodeStatus;
32
Owen Andersona1c11002011-09-01 23:35:51 +000033namespace {
34/// ARMDisassembler - ARM disassembler for all ARM platforms.
35class ARMDisassembler : public MCDisassembler {
36public:
37 /// Constructor - Initializes the disassembler.
38 ///
James Molloyb9505852011-09-07 17:24:38 +000039 ARMDisassembler(const MCSubtargetInfo &STI) :
40 MCDisassembler(STI) {
Owen Andersona1c11002011-09-01 23:35:51 +000041 }
42
43 ~ARMDisassembler() {
44 }
45
46 /// getInstruction - See MCDisassembler.
47 DecodeStatus getInstruction(MCInst &instr,
48 uint64_t &size,
Derek Schuffadef06a2012-02-29 01:09:06 +000049 const MemoryObject &region,
Owen Andersona1c11002011-09-01 23:35:51 +000050 uint64_t address,
Owen Anderson98c5dda2011-09-15 23:38:46 +000051 raw_ostream &vStream,
52 raw_ostream &cStream) const;
Owen Andersona1c11002011-09-01 23:35:51 +000053
54 /// getEDInfo - See MCDisassembler.
Benjamin Kramer88b6fc02012-02-11 14:51:07 +000055 const EDInstInfo *getEDInfo() const;
Owen Andersona1c11002011-09-01 23:35:51 +000056private:
57};
58
59/// ThumbDisassembler - Thumb disassembler for all Thumb platforms.
60class ThumbDisassembler : public MCDisassembler {
61public:
62 /// Constructor - Initializes the disassembler.
63 ///
James Molloyb9505852011-09-07 17:24:38 +000064 ThumbDisassembler(const MCSubtargetInfo &STI) :
65 MCDisassembler(STI) {
Owen Andersona1c11002011-09-01 23:35:51 +000066 }
67
68 ~ThumbDisassembler() {
69 }
70
71 /// getInstruction - See MCDisassembler.
72 DecodeStatus getInstruction(MCInst &instr,
73 uint64_t &size,
Derek Schuffadef06a2012-02-29 01:09:06 +000074 const MemoryObject &region,
Owen Andersona1c11002011-09-01 23:35:51 +000075 uint64_t address,
Owen Anderson98c5dda2011-09-15 23:38:46 +000076 raw_ostream &vStream,
77 raw_ostream &cStream) const;
Owen Andersona1c11002011-09-01 23:35:51 +000078
79 /// getEDInfo - See MCDisassembler.
Benjamin Kramer88b6fc02012-02-11 14:51:07 +000080 const EDInstInfo *getEDInfo() const;
Owen Andersona1c11002011-09-01 23:35:51 +000081private:
82 mutable std::vector<unsigned> ITBlock;
Owen Andersond2fc31b2011-09-08 22:42:49 +000083 DecodeStatus AddThumbPredicate(MCInst&) const;
Owen Andersona1c11002011-09-01 23:35:51 +000084 void UpdateThumbVFPPredicate(MCInst&) const;
85};
86}
87
Owen Andersona6804442011-09-01 23:23:50 +000088static bool Check(DecodeStatus &Out, DecodeStatus In) {
James Molloyc047dca2011-09-01 18:02:14 +000089 switch (In) {
90 case MCDisassembler::Success:
91 // Out stays the same.
92 return true;
93 case MCDisassembler::SoftFail:
94 Out = In;
95 return true;
96 case MCDisassembler::Fail:
97 Out = In;
98 return false;
99 }
David Blaikie4d6ccb52012-01-20 21:51:11 +0000100 llvm_unreachable("Invalid DecodeStatus!");
James Molloyc047dca2011-09-01 18:02:14 +0000101}
Owen Anderson83e3f672011-08-17 17:44:15 +0000102
James Molloya5d58562011-09-07 19:42:28 +0000103
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000104// Forward declare these because the autogenerated code will reference them.
105// Definitions are further down.
Owen Andersona6804442011-09-01 23:23:50 +0000106static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000107 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000108static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000109 unsigned RegNo, uint64_t Address,
110 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000111static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000112 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000113static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000114 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000115static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000116 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000117static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000118 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000119static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000120 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000121static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000122 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000123static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000124 unsigned RegNo,
125 uint64_t Address,
126 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000127static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000128 uint64_t Address, const void *Decoder);
Jim Grosbach28f08c92012-03-05 19:33:30 +0000129static DecodeStatus DecodeDPairRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
130 uint64_t Address, const void *Decoder);
Jim Grosbachc3384c92012-03-05 21:43:40 +0000131static DecodeStatus DecodeDPairSpacedRegisterClass(llvm::MCInst &Inst,
132 unsigned RegNo, uint64_t Address,
133 const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +0000134
Owen Andersona6804442011-09-01 23:23:50 +0000135static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000136 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000137static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000138 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000139static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000140 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000141static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000142 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000143static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000144 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000145static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000146 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000147
Owen Andersona6804442011-09-01 23:23:50 +0000148static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000149 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000150static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000151 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000152static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000153 unsigned Insn,
154 uint64_t Address,
155 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000156static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000157 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000158static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000159 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000160static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000161 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000162static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000163 uint64_t Address, const void *Decoder);
164
Owen Andersona6804442011-09-01 23:23:50 +0000165static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000166 unsigned Insn,
167 uint64_t Adddress,
168 const void *Decoder);
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000169static DecodeStatus DecodeT2MOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
170 uint64_t Address, const void *Decoder);
171static DecodeStatus DecodeArmMOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
172 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000173static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000174 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000175static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000176 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000177static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson6153a032011-08-23 17:45:18 +0000178 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000179static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000180 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000181static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000182 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000183static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000184 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000185static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000186 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000187static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000188 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000189static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000190 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000191static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000192 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000193static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000194 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000195static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000196 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000197static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000198 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000199static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000200 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000201static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000202 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000203static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000204 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000205static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000206 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000207static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000208 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000209static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000210 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000211static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000212 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000213static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000214 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000215static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000216 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000217static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000218 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000219static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000220 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000221static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000222 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000223static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000224 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000225static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000226 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000227static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +0000228 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000229static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +0000230 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000231static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000232 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000233static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000234 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000235static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000236 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000237static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000238 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000239static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000240 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000241static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000242 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000243static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000244 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000245static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000246 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000247static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000248 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000249static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000250 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000251static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +0000252 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000253static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +0000254 uint64_t Address, const void *Decoder);
Owen Andersoncb9fed62011-10-28 18:02:13 +0000255static DecodeStatus DecodeSwap(llvm::MCInst &Inst, unsigned Insn,
256 uint64_t Address, const void *Decoder);
Owen Andersonb589be92011-11-15 19:55:00 +0000257static DecodeStatus DecodeVCVTD(llvm::MCInst &Inst, unsigned Insn,
258 uint64_t Address, const void *Decoder);
259static DecodeStatus DecodeVCVTQ(llvm::MCInst &Inst, unsigned Insn,
260 uint64_t Address, const void *Decoder);
261
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000262
Owen Andersona6804442011-09-01 23:23:50 +0000263static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000264 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000265static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000266 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000267static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000268 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000269static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000270 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000271static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000272 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000273static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000274 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000275static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000276 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000277static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000278 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000279static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000280 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000281static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000282 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000283static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000284 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000285static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000286 uint64_t Address, const void *Decoder);
Jim Grosbachb6aed502011-09-09 18:37:27 +0000287static DecodeStatus DecodeT2AddrModeImm0_1020s4(llvm::MCInst &Inst,unsigned Val,
288 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000289static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000290 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000291static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000292 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000293static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000294 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000295static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000296 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000297static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000298 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000299static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000300 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000301static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000302 uint64_t Address, const void *Decoder);
Jim Grosbach7f739be2011-09-19 22:21:13 +0000303static DecodeStatus DecodeThumbTableBranch(llvm::MCInst &Inst, unsigned Val,
304 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000305static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000306 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000307static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000308 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000309static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000310 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000311static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000312 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000313static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Val,
Owen Andersonf4408202011-08-24 22:40:22 +0000314 uint64_t Address, const void *Decoder);
Jim Grosbacha77295d2011-09-08 22:07:06 +0000315static DecodeStatus DecodeT2LDRDPreInstruction(llvm::MCInst &Inst,unsigned Insn,
316 uint64_t Address, const void *Decoder);
317static DecodeStatus DecodeT2STRDPreInstruction(llvm::MCInst &Inst,unsigned Insn,
318 uint64_t Address, const void *Decoder);
Owen Anderson08fef882011-09-09 22:24:36 +0000319static DecodeStatus DecodeT2Adr(llvm::MCInst &Inst, unsigned Val,
320 uint64_t Address, const void *Decoder);
Owen Andersona3157b42011-09-12 18:56:30 +0000321static DecodeStatus DecodeT2LdStPre(llvm::MCInst &Inst, unsigned Val,
322 uint64_t Address, const void *Decoder);
Owen Anderson0afa0092011-09-26 21:06:22 +0000323static DecodeStatus DecodeT2ShifterImmOperand(llvm::MCInst &Inst, unsigned Val,
324 uint64_t Address, const void *Decoder);
325
Owen Andersona3157b42011-09-12 18:56:30 +0000326
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000327
328#include "ARMGenDisassemblerTables.inc"
329#include "ARMGenInstrInfo.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000330#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000331
James Molloyb9505852011-09-07 17:24:38 +0000332static MCDisassembler *createARMDisassembler(const Target &T, const MCSubtargetInfo &STI) {
333 return new ARMDisassembler(STI);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000334}
335
James Molloyb9505852011-09-07 17:24:38 +0000336static MCDisassembler *createThumbDisassembler(const Target &T, const MCSubtargetInfo &STI) {
337 return new ThumbDisassembler(STI);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000338}
339
Benjamin Kramer88b6fc02012-02-11 14:51:07 +0000340const EDInstInfo *ARMDisassembler::getEDInfo() const {
Sean Callanan9899f702010-04-13 21:21:57 +0000341 return instInfoARM;
342}
343
Benjamin Kramer88b6fc02012-02-11 14:51:07 +0000344const EDInstInfo *ThumbDisassembler::getEDInfo() const {
Sean Callanan9899f702010-04-13 21:21:57 +0000345 return instInfoARM;
346}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000347
Owen Andersona6804442011-09-01 23:23:50 +0000348DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Derek Schuffadef06a2012-02-29 01:09:06 +0000349 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000350 uint64_t Address,
Owen Anderson98c5dda2011-09-15 23:38:46 +0000351 raw_ostream &os,
352 raw_ostream &cs) const {
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000353 CommentStream = &cs;
354
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000355 uint8_t bytes[4];
356
James Molloya5d58562011-09-07 19:42:28 +0000357 assert(!(STI.getFeatureBits() & ARM::ModeThumb) &&
358 "Asked to disassemble an ARM instruction but Subtarget is in Thumb mode!");
359
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000360 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000361 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
362 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000363 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000364 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000365
366 // Encoded as a small-endian 32-bit word in the stream.
367 uint32_t insn = (bytes[3] << 24) |
368 (bytes[2] << 16) |
369 (bytes[1] << 8) |
370 (bytes[0] << 0);
371
372 // Calling the auto-generated decoder function.
James Molloya5d58562011-09-07 19:42:28 +0000373 DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000374 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000375 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000376 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000377 }
378
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000379 // VFP and NEON instructions, similarly, are shared between ARM
380 // and Thumb modes.
381 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000382 result = decodeVFPInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000383 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000384 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000385 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000386 }
387
388 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000389 result = decodeNEONDataInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000390 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000391 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000392 // Add a fake predicate operand, because we share these instruction
393 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000394 if (!DecodePredicateOperand(MI, 0xE, Address, this))
395 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000396 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000397 }
398
399 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000400 result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000401 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000402 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000403 // Add a fake predicate operand, because we share these instruction
404 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000405 if (!DecodePredicateOperand(MI, 0xE, Address, this))
406 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000407 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000408 }
409
410 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000411 result = decodeNEONDupInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000412 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000413 Size = 4;
414 // Add a fake predicate operand, because we share these instruction
415 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000416 if (!DecodePredicateOperand(MI, 0xE, Address, this))
417 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000418 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000419 }
420
421 MI.clear();
422
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000423 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000424 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000425}
426
427namespace llvm {
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000428extern const MCInstrDesc ARMInsts[];
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000429}
430
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000431/// tryAddingSymbolicOperand - trys to add a symbolic operand in place of the
432/// immediate Value in the MCInst. The immediate Value has had any PC
433/// adjustment made by the caller. If the instruction is a branch instruction
434/// then isBranch is true, else false. If the getOpInfo() function was set as
435/// part of the setupForSymbolicDisassembly() call then that function is called
436/// to get any symbolic information at the Address for this instruction. If
437/// that returns non-zero then the symbolic information it returns is used to
438/// create an MCExpr and that is added as an operand to the MCInst. If
439/// getOpInfo() returns zero and isBranch is true then a symbol look up for
440/// Value is done and if a symbol is found an MCExpr is created with that, else
441/// an MCExpr with Value is created. This function returns true if it adds an
442/// operand to the MCInst and false otherwise.
443static bool tryAddingSymbolicOperand(uint64_t Address, int32_t Value,
444 bool isBranch, uint64_t InstSize,
445 MCInst &MI, const void *Decoder) {
446 const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
447 LLVMOpInfoCallback getOpInfo = Dis->getLLVMOpInfoCallback();
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000448 struct LLVMOpInfo1 SymbolicOp;
Kevin Enderbyb80d5712012-02-23 18:18:17 +0000449 memset(&SymbolicOp, '\0', sizeof(struct LLVMOpInfo1));
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000450 SymbolicOp.Value = Value;
451 void *DisInfo = Dis->getDisInfoBlock();
Kevin Enderbyb80d5712012-02-23 18:18:17 +0000452
453 if (!getOpInfo ||
454 !getOpInfo(DisInfo, Address, 0 /* Offset */, InstSize, 1, &SymbolicOp)) {
455 // Clear SymbolicOp.Value from above and also all other fields.
456 memset(&SymbolicOp, '\0', sizeof(struct LLVMOpInfo1));
457 LLVMSymbolLookupCallback SymbolLookUp = Dis->getLLVMSymbolLookupCallback();
458 if (!SymbolLookUp)
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000459 return false;
Kevin Enderbyb80d5712012-02-23 18:18:17 +0000460 uint64_t ReferenceType;
461 if (isBranch)
462 ReferenceType = LLVMDisassembler_ReferenceType_In_Branch;
463 else
464 ReferenceType = LLVMDisassembler_ReferenceType_InOut_None;
465 const char *ReferenceName;
466 const char *Name = SymbolLookUp(DisInfo, Value, &ReferenceType, Address,
467 &ReferenceName);
468 if (Name) {
469 SymbolicOp.AddSymbol.Name = Name;
470 SymbolicOp.AddSymbol.Present = true;
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000471 }
Kevin Enderbyb80d5712012-02-23 18:18:17 +0000472 // For branches always create an MCExpr so it gets printed as hex address.
473 else if (isBranch) {
474 SymbolicOp.Value = Value;
475 }
476 if(ReferenceType == LLVMDisassembler_ReferenceType_Out_SymbolStub)
477 (*Dis->CommentStream) << "symbol stub for: " << ReferenceName;
478 if (!Name && !isBranch)
479 return false;
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000480 }
481
482 MCContext *Ctx = Dis->getMCContext();
483 const MCExpr *Add = NULL;
484 if (SymbolicOp.AddSymbol.Present) {
485 if (SymbolicOp.AddSymbol.Name) {
486 StringRef Name(SymbolicOp.AddSymbol.Name);
487 MCSymbol *Sym = Ctx->GetOrCreateSymbol(Name);
488 Add = MCSymbolRefExpr::Create(Sym, *Ctx);
489 } else {
490 Add = MCConstantExpr::Create(SymbolicOp.AddSymbol.Value, *Ctx);
491 }
492 }
493
494 const MCExpr *Sub = NULL;
495 if (SymbolicOp.SubtractSymbol.Present) {
496 if (SymbolicOp.SubtractSymbol.Name) {
497 StringRef Name(SymbolicOp.SubtractSymbol.Name);
498 MCSymbol *Sym = Ctx->GetOrCreateSymbol(Name);
499 Sub = MCSymbolRefExpr::Create(Sym, *Ctx);
500 } else {
501 Sub = MCConstantExpr::Create(SymbolicOp.SubtractSymbol.Value, *Ctx);
502 }
503 }
504
505 const MCExpr *Off = NULL;
506 if (SymbolicOp.Value != 0)
507 Off = MCConstantExpr::Create(SymbolicOp.Value, *Ctx);
508
509 const MCExpr *Expr;
510 if (Sub) {
511 const MCExpr *LHS;
512 if (Add)
513 LHS = MCBinaryExpr::CreateSub(Add, Sub, *Ctx);
514 else
515 LHS = MCUnaryExpr::CreateMinus(Sub, *Ctx);
516 if (Off != 0)
517 Expr = MCBinaryExpr::CreateAdd(LHS, Off, *Ctx);
518 else
519 Expr = LHS;
520 } else if (Add) {
521 if (Off != 0)
522 Expr = MCBinaryExpr::CreateAdd(Add, Off, *Ctx);
523 else
524 Expr = Add;
525 } else {
526 if (Off != 0)
527 Expr = Off;
528 else
529 Expr = MCConstantExpr::Create(0, *Ctx);
530 }
531
532 if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_ARM_HI16)
533 MI.addOperand(MCOperand::CreateExpr(ARMMCExpr::CreateUpper16(Expr, *Ctx)));
534 else if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_ARM_LO16)
535 MI.addOperand(MCOperand::CreateExpr(ARMMCExpr::CreateLower16(Expr, *Ctx)));
536 else if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_None)
537 MI.addOperand(MCOperand::CreateExpr(Expr));
Jim Grosbach01817c32011-10-20 17:28:20 +0000538 else
Craig Topperbc219812012-02-07 02:50:20 +0000539 llvm_unreachable("bad SymbolicOp.VariantKind");
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000540
541 return true;
542}
543
544/// tryAddingPcLoadReferenceComment - trys to add a comment as to what is being
545/// referenced by a load instruction with the base register that is the Pc.
546/// These can often be values in a literal pool near the Address of the
547/// instruction. The Address of the instruction and its immediate Value are
548/// used as a possible literal pool entry. The SymbolLookUp call back will
549/// return the name of a symbol referenced by the the literal pool's entry if
550/// the referenced address is that of a symbol. Or it will return a pointer to
551/// a literal 'C' string if the referenced address of the literal pool's entry
552/// is an address into a section with 'C' string literals.
553static void tryAddingPcLoadReferenceComment(uint64_t Address, int Value,
Kevin Enderbyb80d5712012-02-23 18:18:17 +0000554 const void *Decoder) {
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000555 const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
556 LLVMSymbolLookupCallback SymbolLookUp = Dis->getLLVMSymbolLookupCallback();
557 if (SymbolLookUp) {
558 void *DisInfo = Dis->getDisInfoBlock();
559 uint64_t ReferenceType;
560 ReferenceType = LLVMDisassembler_ReferenceType_In_PCrel_Load;
561 const char *ReferenceName;
562 (void)SymbolLookUp(DisInfo, Value, &ReferenceType, Address, &ReferenceName);
563 if(ReferenceType == LLVMDisassembler_ReferenceType_Out_LitPool_SymAddr ||
564 ReferenceType == LLVMDisassembler_ReferenceType_Out_LitPool_CstrAddr)
565 (*Dis->CommentStream) << "literal pool for: " << ReferenceName;
566 }
567}
568
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000569// Thumb1 instructions don't have explicit S bits. Rather, they
570// implicitly set CPSR. Since it's not represented in the encoding, the
571// auto-generated decoder won't inject the CPSR operand. We need to fix
572// that as a post-pass.
573static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
574 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000575 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000576 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000577 for (unsigned i = 0; i < NumOps; ++i, ++I) {
578 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000579 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000580 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000581 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
582 return;
583 }
584 }
585
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000586 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000587}
588
589// Most Thumb instructions don't have explicit predicates in the
590// encoding, but rather get their predicates from IT context. We need
591// to fix up the predicate operands using this context information as a
592// post-pass.
Owen Andersond2fc31b2011-09-08 22:42:49 +0000593MCDisassembler::DecodeStatus
594ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000595 MCDisassembler::DecodeStatus S = Success;
596
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000597 // A few instructions actually have predicates encoded in them. Don't
598 // try to overwrite it if we're seeing one of those.
599 switch (MI.getOpcode()) {
600 case ARM::tBcc:
601 case ARM::t2Bcc:
Owen Andersond2fc31b2011-09-08 22:42:49 +0000602 case ARM::tCBZ:
603 case ARM::tCBNZ:
Owen Anderson9f666b52011-09-19 23:47:10 +0000604 case ARM::tCPS:
605 case ARM::t2CPS3p:
606 case ARM::t2CPS2p:
607 case ARM::t2CPS1p:
Owen Andersond9346fb2011-09-19 23:57:20 +0000608 case ARM::tMOVSr:
Owen Andersonc18e9402011-10-13 17:58:39 +0000609 case ARM::tSETEND:
Owen Anderson441462f2011-09-08 22:48:37 +0000610 // Some instructions (mostly conditional branches) are not
611 // allowed in IT blocks.
Owen Andersond2fc31b2011-09-08 22:42:49 +0000612 if (!ITBlock.empty())
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000613 S = SoftFail;
614 else
615 return Success;
616 break;
617 case ARM::tB:
618 case ARM::t2B:
Owen Anderson04c78772011-09-19 22:34:23 +0000619 case ARM::t2TBB:
620 case ARM::t2TBH:
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000621 // Some instructions (mostly unconditional branches) can
622 // only appears at the end of, or outside of, an IT.
623 if (ITBlock.size() > 1)
624 S = SoftFail;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000625 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000626 default:
627 break;
628 }
629
630 // If we're in an IT block, base the predicate on that. Otherwise,
631 // assume a predicate of AL.
632 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000633 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000634 CC = ITBlock.back();
Owen Anderson9bd655d2011-08-26 06:19:51 +0000635 if (CC == 0xF)
636 CC = ARMCC::AL;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000637 ITBlock.pop_back();
638 } else
639 CC = ARMCC::AL;
640
641 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000642 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000643 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000644 for (unsigned i = 0; i < NumOps; ++i, ++I) {
645 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000646 if (OpInfo[i].isPredicate()) {
647 I = MI.insert(I, MCOperand::CreateImm(CC));
648 ++I;
649 if (CC == ARMCC::AL)
650 MI.insert(I, MCOperand::CreateReg(0));
651 else
652 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000653 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000654 }
655 }
656
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000657 I = MI.insert(I, MCOperand::CreateImm(CC));
658 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000659 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000660 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000661 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000662 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Andersond2fc31b2011-09-08 22:42:49 +0000663
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000664 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000665}
666
667// Thumb VFP instructions are a special case. Because we share their
668// encodings between ARM and Thumb modes, and they are predicable in ARM
669// mode, the auto-generated decoder will give them an (incorrect)
670// predicate operand. We need to rewrite these operands based on the IT
671// context as a post-pass.
672void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
673 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000674 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000675 CC = ITBlock.back();
676 ITBlock.pop_back();
677 } else
678 CC = ARMCC::AL;
679
680 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
681 MCInst::iterator I = MI.begin();
Owen Anderson12a1e3b2011-08-24 21:35:46 +0000682 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
683 for (unsigned i = 0; i < NumOps; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000684 if (OpInfo[i].isPredicate() ) {
685 I->setImm(CC);
686 ++I;
687 if (CC == ARMCC::AL)
688 I->setReg(0);
689 else
690 I->setReg(ARM::CPSR);
691 return;
692 }
693 }
694}
695
Owen Andersona6804442011-09-01 23:23:50 +0000696DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Derek Schuffadef06a2012-02-29 01:09:06 +0000697 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000698 uint64_t Address,
Owen Anderson98c5dda2011-09-15 23:38:46 +0000699 raw_ostream &os,
700 raw_ostream &cs) const {
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000701 CommentStream = &cs;
702
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000703 uint8_t bytes[4];
704
James Molloya5d58562011-09-07 19:42:28 +0000705 assert((STI.getFeatureBits() & ARM::ModeThumb) &&
706 "Asked to disassemble in Thumb mode but Subtarget is in ARM mode!");
707
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000708 // We want to read exactly 2 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000709 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1) {
710 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000711 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000712 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000713
714 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
James Molloya5d58562011-09-07 19:42:28 +0000715 DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000716 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000717 Size = 2;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000718 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000719 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000720 }
721
722 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000723 result = decodeThumbSBitInstruction16(MI, insn16, Address, this, STI);
Owen Anderson16280302011-08-16 23:45:44 +0000724 if (result) {
725 Size = 2;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000726 bool InITBlock = !ITBlock.empty();
Owen Andersond2fc31b2011-09-08 22:42:49 +0000727 Check(result, AddThumbPredicate(MI));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000728 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000729 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000730 }
731
732 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000733 result = decodeThumb2Instruction16(MI, insn16, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000734 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000735 Size = 2;
Owen Anderson7011eee2011-10-06 23:33:11 +0000736
737 // Nested IT blocks are UNPREDICTABLE. Must be checked before we add
738 // the Thumb predicate.
739 if (MI.getOpcode() == ARM::t2IT && !ITBlock.empty())
740 result = MCDisassembler::SoftFail;
741
Owen Andersond2fc31b2011-09-08 22:42:49 +0000742 Check(result, AddThumbPredicate(MI));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000743
744 // If we find an IT instruction, we need to parse its condition
745 // code and mask operands so that we can apply them correctly
746 // to the subsequent instructions.
747 if (MI.getOpcode() == ARM::t2IT) {
Owen Anderson34626ac2011-09-14 21:06:21 +0000748
Owen Andersoneaca9282011-08-30 22:58:27 +0000749 // (3 - the number of trailing zeros) is the number of then / else.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000750 unsigned firstcond = MI.getOperand(0).getImm();
Owen Andersoneaca9282011-08-30 22:58:27 +0000751 unsigned Mask = MI.getOperand(1).getImm();
752 unsigned CondBit0 = Mask >> 4 & 1;
753 unsigned NumTZ = CountTrailingZeros_32(Mask);
754 assert(NumTZ <= 3 && "Invalid IT mask!");
755 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
756 bool T = ((Mask >> Pos) & 1) == CondBit0;
757 if (T)
758 ITBlock.insert(ITBlock.begin(), firstcond);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000759 else
Owen Andersoneaca9282011-08-30 22:58:27 +0000760 ITBlock.insert(ITBlock.begin(), firstcond ^ 1);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000761 }
Owen Andersoneaca9282011-08-30 22:58:27 +0000762
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000763 ITBlock.push_back(firstcond);
764 }
765
Owen Anderson83e3f672011-08-17 17:44:15 +0000766 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000767 }
768
769 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000770 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
771 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000772 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000773 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000774
775 uint32_t insn32 = (bytes[3] << 8) |
776 (bytes[2] << 0) |
777 (bytes[1] << 24) |
778 (bytes[0] << 16);
779 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000780 result = decodeThumbInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000781 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000782 Size = 4;
783 bool InITBlock = ITBlock.size();
Owen Andersond2fc31b2011-09-08 22:42:49 +0000784 Check(result, AddThumbPredicate(MI));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000785 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000786 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000787 }
788
789 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000790 result = decodeThumb2Instruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000791 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000792 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000793 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000794 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000795 }
796
797 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000798 result = decodeVFPInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000799 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000800 Size = 4;
801 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000802 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000803 }
804
805 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000806 result = decodeNEONDupInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000807 if (result != MCDisassembler::Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000808 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000809 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000810 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000811 }
812
813 if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
814 MI.clear();
815 uint32_t NEONLdStInsn = insn32;
816 NEONLdStInsn &= 0xF0FFFFFF;
817 NEONLdStInsn |= 0x04000000;
James Molloya5d58562011-09-07 19:42:28 +0000818 result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000819 if (result != MCDisassembler::Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000820 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000821 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000822 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000823 }
824 }
825
Owen Anderson8533eba2011-08-10 19:01:10 +0000826 if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000827 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000828 uint32_t NEONDataInsn = insn32;
829 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
830 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
831 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
James Molloya5d58562011-09-07 19:42:28 +0000832 result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000833 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000834 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000835 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000836 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000837 }
838 }
839
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000840 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000841 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000842}
843
844
845extern "C" void LLVMInitializeARMDisassembler() {
846 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
847 createARMDisassembler);
848 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
849 createThumbDisassembler);
850}
851
852static const unsigned GPRDecoderTable[] = {
853 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
854 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
855 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
856 ARM::R12, ARM::SP, ARM::LR, ARM::PC
857};
858
Owen Andersona6804442011-09-01 23:23:50 +0000859static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000860 uint64_t Address, const void *Decoder) {
861 if (RegNo > 15)
James Molloyc047dca2011-09-01 18:02:14 +0000862 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000863
864 unsigned Register = GPRDecoderTable[RegNo];
865 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000866 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000867}
868
Owen Andersona6804442011-09-01 23:23:50 +0000869static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +0000870DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
871 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000872 if (RegNo == 15) return MCDisassembler::Fail;
Owen Anderson51c98052011-08-09 22:48:45 +0000873 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
874}
875
Owen Andersona6804442011-09-01 23:23:50 +0000876static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000877 uint64_t Address, const void *Decoder) {
878 if (RegNo > 7)
James Molloyc047dca2011-09-01 18:02:14 +0000879 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000880 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
881}
882
Owen Andersona6804442011-09-01 23:23:50 +0000883static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000884 uint64_t Address, const void *Decoder) {
885 unsigned Register = 0;
886 switch (RegNo) {
887 case 0:
888 Register = ARM::R0;
889 break;
890 case 1:
891 Register = ARM::R1;
892 break;
893 case 2:
894 Register = ARM::R2;
895 break;
896 case 3:
897 Register = ARM::R3;
898 break;
899 case 9:
900 Register = ARM::R9;
901 break;
902 case 12:
903 Register = ARM::R12;
904 break;
905 default:
James Molloyc047dca2011-09-01 18:02:14 +0000906 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000907 }
908
909 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000910 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000911}
912
Owen Andersona6804442011-09-01 23:23:50 +0000913static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000914 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000915 if (RegNo == 13 || RegNo == 15) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000916 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
917}
918
Jim Grosbachc4057822011-08-17 21:58:18 +0000919static const unsigned SPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000920 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
921 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
922 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
923 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
924 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
925 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
926 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
927 ARM::S28, ARM::S29, ARM::S30, ARM::S31
928};
929
Owen Andersona6804442011-09-01 23:23:50 +0000930static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000931 uint64_t Address, const void *Decoder) {
932 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000933 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000934
935 unsigned Register = SPRDecoderTable[RegNo];
936 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000937 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000938}
939
Jim Grosbachc4057822011-08-17 21:58:18 +0000940static const unsigned DPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000941 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
942 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
943 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
944 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
945 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
946 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
947 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
948 ARM::D28, ARM::D29, ARM::D30, ARM::D31
949};
950
Owen Andersona6804442011-09-01 23:23:50 +0000951static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000952 uint64_t Address, const void *Decoder) {
953 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000954 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000955
956 unsigned Register = DPRDecoderTable[RegNo];
957 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000958 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000959}
960
Owen Andersona6804442011-09-01 23:23:50 +0000961static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000962 uint64_t Address, const void *Decoder) {
963 if (RegNo > 7)
James Molloyc047dca2011-09-01 18:02:14 +0000964 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000965 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
966}
967
Owen Andersona6804442011-09-01 23:23:50 +0000968static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +0000969DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
970 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000971 if (RegNo > 15)
James Molloyc047dca2011-09-01 18:02:14 +0000972 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000973 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
974}
975
Jim Grosbachc4057822011-08-17 21:58:18 +0000976static const unsigned QPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000977 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
978 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
979 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
980 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
981};
982
983
Owen Andersona6804442011-09-01 23:23:50 +0000984static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000985 uint64_t Address, const void *Decoder) {
986 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000987 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000988 RegNo >>= 1;
989
990 unsigned Register = QPRDecoderTable[RegNo];
991 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000992 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000993}
994
Jim Grosbach28f08c92012-03-05 19:33:30 +0000995static const unsigned DPairDecoderTable[] = {
996 ARM::Q0, ARM::D1_D2, ARM::Q1, ARM::D3_D4, ARM::Q2, ARM::D5_D6,
997 ARM::Q3, ARM::D7_D8, ARM::Q4, ARM::D9_D10, ARM::Q5, ARM::D11_D12,
998 ARM::Q6, ARM::D13_D14, ARM::Q7, ARM::D15_D16, ARM::Q8, ARM::D17_D18,
999 ARM::Q9, ARM::D19_D20, ARM::Q10, ARM::D21_D22, ARM::Q11, ARM::D23_D24,
1000 ARM::Q12, ARM::D25_D26, ARM::Q13, ARM::D27_D28, ARM::Q14, ARM::D29_D30,
1001 ARM::Q15
1002};
1003
1004static DecodeStatus DecodeDPairRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
1005 uint64_t Address, const void *Decoder) {
1006 if (RegNo > 30)
1007 return MCDisassembler::Fail;
1008
1009 unsigned Register = DPairDecoderTable[RegNo];
1010 Inst.addOperand(MCOperand::CreateReg(Register));
1011 return MCDisassembler::Success;
1012}
1013
Jim Grosbachc3384c92012-03-05 21:43:40 +00001014static const unsigned DPairSpacedDecoderTable[] = {
1015 ARM::D0_D2, ARM::D1_D3, ARM::D2_D4, ARM::D3_D5,
1016 ARM::D4_D6, ARM::D5_D7, ARM::D6_D8, ARM::D7_D9,
1017 ARM::D8_D10, ARM::D9_D11, ARM::D10_D12, ARM::D11_D13,
1018 ARM::D12_D14, ARM::D13_D15, ARM::D14_D16, ARM::D15_D17,
1019 ARM::D16_D18, ARM::D17_D19, ARM::D18_D20, ARM::D19_D21,
1020 ARM::D20_D22, ARM::D21_D23, ARM::D22_D24, ARM::D23_D25,
1021 ARM::D24_D26, ARM::D25_D27, ARM::D26_D28, ARM::D27_D29,
1022 ARM::D28_D30, ARM::D29_D31
1023};
1024
1025static DecodeStatus DecodeDPairSpacedRegisterClass(llvm::MCInst &Inst,
1026 unsigned RegNo,
1027 uint64_t Address,
1028 const void *Decoder) {
1029 if (RegNo > 29)
1030 return MCDisassembler::Fail;
1031
1032 unsigned Register = DPairSpacedDecoderTable[RegNo];
1033 Inst.addOperand(MCOperand::CreateReg(Register));
1034 return MCDisassembler::Success;
1035}
1036
Owen Andersona6804442011-09-01 23:23:50 +00001037static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001038 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +00001039 if (Val == 0xF) return MCDisassembler::Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +00001040 // AL predicate is not allowed on Thumb1 branches.
1041 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
James Molloyc047dca2011-09-01 18:02:14 +00001042 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001043 Inst.addOperand(MCOperand::CreateImm(Val));
1044 if (Val == ARMCC::AL) {
1045 Inst.addOperand(MCOperand::CreateReg(0));
1046 } else
1047 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
James Molloyc047dca2011-09-01 18:02:14 +00001048 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001049}
1050
Owen Andersona6804442011-09-01 23:23:50 +00001051static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001052 uint64_t Address, const void *Decoder) {
1053 if (Val)
1054 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1055 else
1056 Inst.addOperand(MCOperand::CreateReg(0));
James Molloyc047dca2011-09-01 18:02:14 +00001057 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001058}
1059
Owen Andersona6804442011-09-01 23:23:50 +00001060static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001061 uint64_t Address, const void *Decoder) {
1062 uint32_t imm = Val & 0xFF;
1063 uint32_t rot = (Val & 0xF00) >> 7;
Eli Friedmanecb830e2011-10-13 23:36:06 +00001064 uint32_t rot_imm = (imm >> rot) | (imm << ((32-rot) & 0x1F));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001065 Inst.addOperand(MCOperand::CreateImm(rot_imm));
James Molloyc047dca2011-09-01 18:02:14 +00001066 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001067}
1068
Owen Andersona6804442011-09-01 23:23:50 +00001069static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001070 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001071 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001072
1073 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1074 unsigned type = fieldFromInstruction32(Val, 5, 2);
1075 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1076
1077 // Register-immediate
Owen Andersona6804442011-09-01 23:23:50 +00001078 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1079 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001080
1081 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
1082 switch (type) {
1083 case 0:
1084 Shift = ARM_AM::lsl;
1085 break;
1086 case 1:
1087 Shift = ARM_AM::lsr;
1088 break;
1089 case 2:
1090 Shift = ARM_AM::asr;
1091 break;
1092 case 3:
1093 Shift = ARM_AM::ror;
1094 break;
1095 }
1096
1097 if (Shift == ARM_AM::ror && imm == 0)
1098 Shift = ARM_AM::rrx;
1099
1100 unsigned Op = Shift | (imm << 3);
1101 Inst.addOperand(MCOperand::CreateImm(Op));
1102
Owen Anderson83e3f672011-08-17 17:44:15 +00001103 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001104}
1105
Owen Andersona6804442011-09-01 23:23:50 +00001106static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001107 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001108 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001109
1110 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1111 unsigned type = fieldFromInstruction32(Val, 5, 2);
1112 unsigned Rs = fieldFromInstruction32(Val, 8, 4);
1113
1114 // Register-register
Owen Andersona6804442011-09-01 23:23:50 +00001115 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1116 return MCDisassembler::Fail;
1117 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
1118 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001119
1120 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
1121 switch (type) {
1122 case 0:
1123 Shift = ARM_AM::lsl;
1124 break;
1125 case 1:
1126 Shift = ARM_AM::lsr;
1127 break;
1128 case 2:
1129 Shift = ARM_AM::asr;
1130 break;
1131 case 3:
1132 Shift = ARM_AM::ror;
1133 break;
1134 }
1135
1136 Inst.addOperand(MCOperand::CreateImm(Shift));
1137
Owen Anderson83e3f672011-08-17 17:44:15 +00001138 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001139}
1140
Owen Andersona6804442011-09-01 23:23:50 +00001141static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001142 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001143 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001144
Owen Anderson921d01a2011-09-09 23:13:33 +00001145 bool writebackLoad = false;
1146 unsigned writebackReg = 0;
1147 switch (Inst.getOpcode()) {
1148 default:
1149 break;
1150 case ARM::LDMIA_UPD:
1151 case ARM::LDMDB_UPD:
1152 case ARM::LDMIB_UPD:
1153 case ARM::LDMDA_UPD:
1154 case ARM::t2LDMIA_UPD:
1155 case ARM::t2LDMDB_UPD:
1156 writebackLoad = true;
1157 writebackReg = Inst.getOperand(0).getReg();
1158 break;
1159 }
1160
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001161 // Empty register lists are not allowed.
Owen Anderson244006d2011-11-02 17:46:18 +00001162 if (CountPopulation_32(Val) == 0) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001163 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001164 if (Val & (1 << i)) {
Owen Andersona6804442011-09-01 23:23:50 +00001165 if (!Check(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)))
1166 return MCDisassembler::Fail;
Owen Anderson921d01a2011-09-09 23:13:33 +00001167 // Writeback not allowed if Rn is in the target list.
1168 if (writebackLoad && writebackReg == Inst.end()[-1].getReg())
1169 Check(S, MCDisassembler::SoftFail);
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001170 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001171 }
1172
Owen Anderson83e3f672011-08-17 17:44:15 +00001173 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001174}
1175
Owen Andersona6804442011-09-01 23:23:50 +00001176static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001177 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001178 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001179
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001180 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
1181 unsigned regs = Val & 0xFF;
1182
Owen Andersona6804442011-09-01 23:23:50 +00001183 if (!Check(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
1184 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001185 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Andersona6804442011-09-01 23:23:50 +00001186 if (!Check(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)))
1187 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001188 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001189
Owen Anderson83e3f672011-08-17 17:44:15 +00001190 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001191}
1192
Owen Andersona6804442011-09-01 23:23:50 +00001193static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001194 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001195 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001196
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001197 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
1198 unsigned regs = (Val & 0xFF) / 2;
1199
Owen Andersona6804442011-09-01 23:23:50 +00001200 if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
1201 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001202 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Andersona6804442011-09-01 23:23:50 +00001203 if (!Check(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)))
1204 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001205 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001206
Owen Anderson83e3f672011-08-17 17:44:15 +00001207 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001208}
1209
Owen Andersona6804442011-09-01 23:23:50 +00001210static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001211 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +00001212 // This operand encodes a mask of contiguous zeros between a specified MSB
1213 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
1214 // the mask of all bits LSB-and-lower, and then xor them to create
Jim Grosbachc4057822011-08-17 21:58:18 +00001215 // the mask of that's all ones on [msb, lsb]. Finally we not it to
Owen Anderson10cbaab2011-08-10 17:36:48 +00001216 // create the final mask.
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001217 unsigned msb = fieldFromInstruction32(Val, 5, 5);
1218 unsigned lsb = fieldFromInstruction32(Val, 0, 5);
Owen Anderson89db0f62011-09-16 22:29:48 +00001219
Owen Andersoncb775512011-09-16 23:30:01 +00001220 DecodeStatus S = MCDisassembler::Success;
1221 if (lsb > msb) Check(S, MCDisassembler::SoftFail);
1222
Owen Anderson8b227782011-09-16 23:04:48 +00001223 uint32_t msb_mask = 0xFFFFFFFF;
1224 if (msb != 31) msb_mask = (1U << (msb+1)) - 1;
1225 uint32_t lsb_mask = (1U << lsb) - 1;
Owen Anderson89db0f62011-09-16 22:29:48 +00001226
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001227 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
Owen Andersoncb775512011-09-16 23:30:01 +00001228 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001229}
1230
Owen Andersona6804442011-09-01 23:23:50 +00001231static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001232 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001233 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001234
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001235 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1236 unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
1237 unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
1238 unsigned imm = fieldFromInstruction32(Insn, 0, 8);
1239 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1240 unsigned U = fieldFromInstruction32(Insn, 23, 1);
1241
1242 switch (Inst.getOpcode()) {
1243 case ARM::LDC_OFFSET:
1244 case ARM::LDC_PRE:
1245 case ARM::LDC_POST:
1246 case ARM::LDC_OPTION:
1247 case ARM::LDCL_OFFSET:
1248 case ARM::LDCL_PRE:
1249 case ARM::LDCL_POST:
1250 case ARM::LDCL_OPTION:
1251 case ARM::STC_OFFSET:
1252 case ARM::STC_PRE:
1253 case ARM::STC_POST:
1254 case ARM::STC_OPTION:
1255 case ARM::STCL_OFFSET:
1256 case ARM::STCL_PRE:
1257 case ARM::STCL_POST:
1258 case ARM::STCL_OPTION:
Owen Anderson8a83f712011-09-07 21:10:42 +00001259 case ARM::t2LDC_OFFSET:
1260 case ARM::t2LDC_PRE:
1261 case ARM::t2LDC_POST:
1262 case ARM::t2LDC_OPTION:
1263 case ARM::t2LDCL_OFFSET:
1264 case ARM::t2LDCL_PRE:
1265 case ARM::t2LDCL_POST:
1266 case ARM::t2LDCL_OPTION:
1267 case ARM::t2STC_OFFSET:
1268 case ARM::t2STC_PRE:
1269 case ARM::t2STC_POST:
1270 case ARM::t2STC_OPTION:
1271 case ARM::t2STCL_OFFSET:
1272 case ARM::t2STCL_PRE:
1273 case ARM::t2STCL_POST:
1274 case ARM::t2STCL_OPTION:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001275 if (coproc == 0xA || coproc == 0xB)
James Molloyc047dca2011-09-01 18:02:14 +00001276 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001277 break;
1278 default:
1279 break;
1280 }
1281
1282 Inst.addOperand(MCOperand::CreateImm(coproc));
1283 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Andersona6804442011-09-01 23:23:50 +00001284 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1285 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001286
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001287 switch (Inst.getOpcode()) {
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001288 case ARM::t2LDC2_OFFSET:
1289 case ARM::t2LDC2L_OFFSET:
1290 case ARM::t2LDC2_PRE:
1291 case ARM::t2LDC2L_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001292 case ARM::t2STC2_OFFSET:
1293 case ARM::t2STC2L_OFFSET:
1294 case ARM::t2STC2_PRE:
1295 case ARM::t2STC2L_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001296 case ARM::LDC2_OFFSET:
1297 case ARM::LDC2L_OFFSET:
1298 case ARM::LDC2_PRE:
1299 case ARM::LDC2L_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001300 case ARM::STC2_OFFSET:
1301 case ARM::STC2L_OFFSET:
1302 case ARM::STC2_PRE:
1303 case ARM::STC2L_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001304 case ARM::t2LDC_OFFSET:
1305 case ARM::t2LDCL_OFFSET:
1306 case ARM::t2LDC_PRE:
1307 case ARM::t2LDCL_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001308 case ARM::t2STC_OFFSET:
1309 case ARM::t2STCL_OFFSET:
1310 case ARM::t2STC_PRE:
1311 case ARM::t2STCL_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001312 case ARM::LDC_OFFSET:
1313 case ARM::LDCL_OFFSET:
1314 case ARM::LDC_PRE:
1315 case ARM::LDCL_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001316 case ARM::STC_OFFSET:
1317 case ARM::STCL_OFFSET:
1318 case ARM::STC_PRE:
1319 case ARM::STCL_PRE:
Jim Grosbach81b29282011-10-12 21:59:02 +00001320 imm = ARM_AM::getAM5Opc(U ? ARM_AM::add : ARM_AM::sub, imm);
1321 Inst.addOperand(MCOperand::CreateImm(imm));
1322 break;
1323 case ARM::t2LDC2_POST:
1324 case ARM::t2LDC2L_POST:
1325 case ARM::t2STC2_POST:
1326 case ARM::t2STC2L_POST:
1327 case ARM::LDC2_POST:
1328 case ARM::LDC2L_POST:
1329 case ARM::STC2_POST:
1330 case ARM::STC2L_POST:
1331 case ARM::t2LDC_POST:
1332 case ARM::t2LDCL_POST:
1333 case ARM::t2STC_POST:
1334 case ARM::t2STCL_POST:
1335 case ARM::LDC_POST:
1336 case ARM::LDCL_POST:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001337 case ARM::STC_POST:
1338 case ARM::STCL_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001339 imm |= U << 8;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001340 // fall through.
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001341 default:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001342 // The 'option' variant doesn't encode 'U' in the immediate since
1343 // the immediate is unsigned [0,255].
1344 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001345 break;
1346 }
1347
1348 switch (Inst.getOpcode()) {
1349 case ARM::LDC_OFFSET:
1350 case ARM::LDC_PRE:
1351 case ARM::LDC_POST:
1352 case ARM::LDC_OPTION:
1353 case ARM::LDCL_OFFSET:
1354 case ARM::LDCL_PRE:
1355 case ARM::LDCL_POST:
1356 case ARM::LDCL_OPTION:
1357 case ARM::STC_OFFSET:
1358 case ARM::STC_PRE:
1359 case ARM::STC_POST:
1360 case ARM::STC_OPTION:
1361 case ARM::STCL_OFFSET:
1362 case ARM::STCL_PRE:
1363 case ARM::STCL_POST:
1364 case ARM::STCL_OPTION:
Owen Andersona6804442011-09-01 23:23:50 +00001365 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1366 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001367 break;
1368 default:
1369 break;
1370 }
1371
Owen Anderson83e3f672011-08-17 17:44:15 +00001372 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001373}
1374
Owen Andersona6804442011-09-01 23:23:50 +00001375static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001376DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
1377 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001378 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001379
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001380 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1381 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1382 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1383 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
1384 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1385 unsigned reg = fieldFromInstruction32(Insn, 25, 1);
1386 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1387 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1388
1389 // On stores, the writeback operand precedes Rt.
1390 switch (Inst.getOpcode()) {
1391 case ARM::STR_POST_IMM:
1392 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001393 case ARM::STRB_POST_IMM:
1394 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001395 case ARM::STRT_POST_REG:
1396 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001397 case ARM::STRBT_POST_REG:
1398 case ARM::STRBT_POST_IMM:
Owen Andersona6804442011-09-01 23:23:50 +00001399 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1400 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001401 break;
1402 default:
1403 break;
1404 }
1405
Owen Andersona6804442011-09-01 23:23:50 +00001406 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1407 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001408
1409 // On loads, the writeback operand comes after Rt.
1410 switch (Inst.getOpcode()) {
1411 case ARM::LDR_POST_IMM:
1412 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001413 case ARM::LDRB_POST_IMM:
1414 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001415 case ARM::LDRBT_POST_REG:
1416 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001417 case ARM::LDRT_POST_REG:
1418 case ARM::LDRT_POST_IMM:
Owen Andersona6804442011-09-01 23:23:50 +00001419 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1420 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001421 break;
1422 default:
1423 break;
1424 }
1425
Owen Andersona6804442011-09-01 23:23:50 +00001426 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1427 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001428
1429 ARM_AM::AddrOpc Op = ARM_AM::add;
1430 if (!fieldFromInstruction32(Insn, 23, 1))
1431 Op = ARM_AM::sub;
1432
1433 bool writeback = (P == 0) || (W == 1);
1434 unsigned idx_mode = 0;
1435 if (P && writeback)
1436 idx_mode = ARMII::IndexModePre;
1437 else if (!P && writeback)
1438 idx_mode = ARMII::IndexModePost;
1439
Owen Andersona6804442011-09-01 23:23:50 +00001440 if (writeback && (Rn == 15 || Rn == Rt))
1441 S = MCDisassembler::SoftFail; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001442
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001443 if (reg) {
Owen Andersona6804442011-09-01 23:23:50 +00001444 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1445 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001446 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
1447 switch( fieldFromInstruction32(Insn, 5, 2)) {
1448 case 0:
1449 Opc = ARM_AM::lsl;
1450 break;
1451 case 1:
1452 Opc = ARM_AM::lsr;
1453 break;
1454 case 2:
1455 Opc = ARM_AM::asr;
1456 break;
1457 case 3:
1458 Opc = ARM_AM::ror;
1459 break;
1460 default:
James Molloyc047dca2011-09-01 18:02:14 +00001461 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001462 }
1463 unsigned amt = fieldFromInstruction32(Insn, 7, 5);
1464 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1465
1466 Inst.addOperand(MCOperand::CreateImm(imm));
1467 } else {
1468 Inst.addOperand(MCOperand::CreateReg(0));
1469 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1470 Inst.addOperand(MCOperand::CreateImm(tmp));
1471 }
1472
Owen Andersona6804442011-09-01 23:23:50 +00001473 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1474 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001475
Owen Anderson83e3f672011-08-17 17:44:15 +00001476 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001477}
1478
Owen Andersona6804442011-09-01 23:23:50 +00001479static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001480 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001481 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001482
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001483 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1484 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1485 unsigned type = fieldFromInstruction32(Val, 5, 2);
1486 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1487 unsigned U = fieldFromInstruction32(Val, 12, 1);
1488
Owen Anderson51157d22011-08-09 21:38:14 +00001489 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001490 switch (type) {
1491 case 0:
1492 ShOp = ARM_AM::lsl;
1493 break;
1494 case 1:
1495 ShOp = ARM_AM::lsr;
1496 break;
1497 case 2:
1498 ShOp = ARM_AM::asr;
1499 break;
1500 case 3:
1501 ShOp = ARM_AM::ror;
1502 break;
1503 }
1504
Owen Andersona6804442011-09-01 23:23:50 +00001505 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1506 return MCDisassembler::Fail;
1507 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1508 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001509 unsigned shift;
1510 if (U)
1511 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1512 else
1513 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1514 Inst.addOperand(MCOperand::CreateImm(shift));
1515
Owen Anderson83e3f672011-08-17 17:44:15 +00001516 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001517}
1518
Owen Andersona6804442011-09-01 23:23:50 +00001519static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001520DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
1521 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001522 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001523
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001524 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1525 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1526 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1527 unsigned type = fieldFromInstruction32(Insn, 22, 1);
1528 unsigned imm = fieldFromInstruction32(Insn, 8, 4);
1529 unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
1530 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1531 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1532 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1533
1534 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001535
1536 // For {LD,ST}RD, Rt must be even, else undefined.
1537 switch (Inst.getOpcode()) {
1538 case ARM::STRD:
1539 case ARM::STRD_PRE:
1540 case ARM::STRD_POST:
1541 case ARM::LDRD:
1542 case ARM::LDRD_PRE:
1543 case ARM::LDRD_POST:
James Molloyc047dca2011-09-01 18:02:14 +00001544 if (Rt & 0x1) return MCDisassembler::Fail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001545 break;
Owen Andersona6804442011-09-01 23:23:50 +00001546 default:
1547 break;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001548 }
1549
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001550 if (writeback) { // Writeback
1551 if (P)
1552 U |= ARMII::IndexModePre << 9;
1553 else
1554 U |= ARMII::IndexModePost << 9;
1555
1556 // On stores, the writeback operand precedes Rt.
1557 switch (Inst.getOpcode()) {
1558 case ARM::STRD:
1559 case ARM::STRD_PRE:
1560 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001561 case ARM::STRH:
1562 case ARM::STRH_PRE:
1563 case ARM::STRH_POST:
Owen Andersona6804442011-09-01 23:23:50 +00001564 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1565 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001566 break;
1567 default:
1568 break;
1569 }
1570 }
1571
Owen Andersona6804442011-09-01 23:23:50 +00001572 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1573 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001574 switch (Inst.getOpcode()) {
1575 case ARM::STRD:
1576 case ARM::STRD_PRE:
1577 case ARM::STRD_POST:
1578 case ARM::LDRD:
1579 case ARM::LDRD_PRE:
1580 case ARM::LDRD_POST:
Owen Andersona6804442011-09-01 23:23:50 +00001581 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
1582 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001583 break;
1584 default:
1585 break;
1586 }
1587
1588 if (writeback) {
1589 // On loads, the writeback operand comes after Rt.
1590 switch (Inst.getOpcode()) {
1591 case ARM::LDRD:
1592 case ARM::LDRD_PRE:
1593 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001594 case ARM::LDRH:
1595 case ARM::LDRH_PRE:
1596 case ARM::LDRH_POST:
1597 case ARM::LDRSH:
1598 case ARM::LDRSH_PRE:
1599 case ARM::LDRSH_POST:
1600 case ARM::LDRSB:
1601 case ARM::LDRSB_PRE:
1602 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001603 case ARM::LDRHTr:
1604 case ARM::LDRSBTr:
Owen Andersona6804442011-09-01 23:23:50 +00001605 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1606 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001607 break;
1608 default:
1609 break;
1610 }
1611 }
1612
Owen Andersona6804442011-09-01 23:23:50 +00001613 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1614 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001615
1616 if (type) {
1617 Inst.addOperand(MCOperand::CreateReg(0));
1618 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1619 } else {
Owen Andersona6804442011-09-01 23:23:50 +00001620 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1621 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001622 Inst.addOperand(MCOperand::CreateImm(U));
1623 }
1624
Owen Andersona6804442011-09-01 23:23:50 +00001625 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1626 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001627
Owen Anderson83e3f672011-08-17 17:44:15 +00001628 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001629}
1630
Owen Andersona6804442011-09-01 23:23:50 +00001631static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001632 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001633 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001634
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001635 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1636 unsigned mode = fieldFromInstruction32(Insn, 23, 2);
1637
1638 switch (mode) {
1639 case 0:
1640 mode = ARM_AM::da;
1641 break;
1642 case 1:
1643 mode = ARM_AM::ia;
1644 break;
1645 case 2:
1646 mode = ARM_AM::db;
1647 break;
1648 case 3:
1649 mode = ARM_AM::ib;
1650 break;
1651 }
1652
1653 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Andersona6804442011-09-01 23:23:50 +00001654 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1655 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001656
Owen Anderson83e3f672011-08-17 17:44:15 +00001657 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001658}
1659
Owen Andersona6804442011-09-01 23:23:50 +00001660static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001661 unsigned Insn,
1662 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001663 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001664
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001665 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1666 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1667 unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
1668
1669 if (pred == 0xF) {
1670 switch (Inst.getOpcode()) {
Owen Anderson846dd952011-08-18 22:31:17 +00001671 case ARM::LDMDA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001672 Inst.setOpcode(ARM::RFEDA);
1673 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001674 case ARM::LDMDA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001675 Inst.setOpcode(ARM::RFEDA_UPD);
1676 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001677 case ARM::LDMDB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001678 Inst.setOpcode(ARM::RFEDB);
1679 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001680 case ARM::LDMDB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001681 Inst.setOpcode(ARM::RFEDB_UPD);
1682 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001683 case ARM::LDMIA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001684 Inst.setOpcode(ARM::RFEIA);
1685 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001686 case ARM::LDMIA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001687 Inst.setOpcode(ARM::RFEIA_UPD);
1688 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001689 case ARM::LDMIB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001690 Inst.setOpcode(ARM::RFEIB);
1691 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001692 case ARM::LDMIB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001693 Inst.setOpcode(ARM::RFEIB_UPD);
1694 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001695 case ARM::STMDA:
1696 Inst.setOpcode(ARM::SRSDA);
1697 break;
1698 case ARM::STMDA_UPD:
1699 Inst.setOpcode(ARM::SRSDA_UPD);
1700 break;
1701 case ARM::STMDB:
1702 Inst.setOpcode(ARM::SRSDB);
1703 break;
1704 case ARM::STMDB_UPD:
1705 Inst.setOpcode(ARM::SRSDB_UPD);
1706 break;
1707 case ARM::STMIA:
1708 Inst.setOpcode(ARM::SRSIA);
1709 break;
1710 case ARM::STMIA_UPD:
1711 Inst.setOpcode(ARM::SRSIA_UPD);
1712 break;
1713 case ARM::STMIB:
1714 Inst.setOpcode(ARM::SRSIB);
1715 break;
1716 case ARM::STMIB_UPD:
1717 Inst.setOpcode(ARM::SRSIB_UPD);
1718 break;
1719 default:
James Molloyc047dca2011-09-01 18:02:14 +00001720 if (!Check(S, MCDisassembler::Fail)) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001721 }
Owen Anderson846dd952011-08-18 22:31:17 +00001722
1723 // For stores (which become SRS's, the only operand is the mode.
1724 if (fieldFromInstruction32(Insn, 20, 1) == 0) {
1725 Inst.addOperand(
1726 MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4)));
1727 return S;
1728 }
1729
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001730 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1731 }
1732
Owen Andersona6804442011-09-01 23:23:50 +00001733 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1734 return MCDisassembler::Fail;
1735 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1736 return MCDisassembler::Fail; // Tied
1737 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1738 return MCDisassembler::Fail;
1739 if (!Check(S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
1740 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001741
Owen Anderson83e3f672011-08-17 17:44:15 +00001742 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001743}
1744
Owen Andersona6804442011-09-01 23:23:50 +00001745static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001746 uint64_t Address, const void *Decoder) {
1747 unsigned imod = fieldFromInstruction32(Insn, 18, 2);
1748 unsigned M = fieldFromInstruction32(Insn, 17, 1);
1749 unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
1750 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1751
Owen Andersona6804442011-09-01 23:23:50 +00001752 DecodeStatus S = MCDisassembler::Success;
Owen Anderson35008c22011-08-09 23:05:39 +00001753
Owen Anderson14090bf2011-08-18 22:11:02 +00001754 // imod == '01' --> UNPREDICTABLE
1755 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1756 // return failure here. The '01' imod value is unprintable, so there's
1757 // nothing useful we could do even if we returned UNPREDICTABLE.
1758
James Molloyc047dca2011-09-01 18:02:14 +00001759 if (imod == 1) return MCDisassembler::Fail;
Owen Anderson14090bf2011-08-18 22:11:02 +00001760
1761 if (imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001762 Inst.setOpcode(ARM::CPS3p);
1763 Inst.addOperand(MCOperand::CreateImm(imod));
1764 Inst.addOperand(MCOperand::CreateImm(iflags));
1765 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001766 } else if (imod && !M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001767 Inst.setOpcode(ARM::CPS2p);
1768 Inst.addOperand(MCOperand::CreateImm(imod));
1769 Inst.addOperand(MCOperand::CreateImm(iflags));
James Molloyc047dca2011-09-01 18:02:14 +00001770 if (mode) S = MCDisassembler::SoftFail;
Owen Anderson14090bf2011-08-18 22:11:02 +00001771 } else if (!imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001772 Inst.setOpcode(ARM::CPS1p);
1773 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001774 if (iflags) S = MCDisassembler::SoftFail;
Owen Anderson1dd56f02011-08-18 22:15:25 +00001775 } else {
Owen Anderson14090bf2011-08-18 22:11:02 +00001776 // imod == '00' && M == '0' --> UNPREDICTABLE
Owen Anderson1dd56f02011-08-18 22:15:25 +00001777 Inst.setOpcode(ARM::CPS1p);
1778 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001779 S = MCDisassembler::SoftFail;
Owen Anderson1dd56f02011-08-18 22:15:25 +00001780 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001781
Owen Anderson14090bf2011-08-18 22:11:02 +00001782 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001783}
1784
Owen Andersona6804442011-09-01 23:23:50 +00001785static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson6153a032011-08-23 17:45:18 +00001786 uint64_t Address, const void *Decoder) {
1787 unsigned imod = fieldFromInstruction32(Insn, 9, 2);
1788 unsigned M = fieldFromInstruction32(Insn, 8, 1);
1789 unsigned iflags = fieldFromInstruction32(Insn, 5, 3);
1790 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1791
Owen Andersona6804442011-09-01 23:23:50 +00001792 DecodeStatus S = MCDisassembler::Success;
Owen Anderson6153a032011-08-23 17:45:18 +00001793
1794 // imod == '01' --> UNPREDICTABLE
1795 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1796 // return failure here. The '01' imod value is unprintable, so there's
1797 // nothing useful we could do even if we returned UNPREDICTABLE.
1798
James Molloyc047dca2011-09-01 18:02:14 +00001799 if (imod == 1) return MCDisassembler::Fail;
Owen Anderson6153a032011-08-23 17:45:18 +00001800
1801 if (imod && M) {
1802 Inst.setOpcode(ARM::t2CPS3p);
1803 Inst.addOperand(MCOperand::CreateImm(imod));
1804 Inst.addOperand(MCOperand::CreateImm(iflags));
1805 Inst.addOperand(MCOperand::CreateImm(mode));
1806 } else if (imod && !M) {
1807 Inst.setOpcode(ARM::t2CPS2p);
1808 Inst.addOperand(MCOperand::CreateImm(imod));
1809 Inst.addOperand(MCOperand::CreateImm(iflags));
James Molloyc047dca2011-09-01 18:02:14 +00001810 if (mode) S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001811 } else if (!imod && M) {
1812 Inst.setOpcode(ARM::t2CPS1p);
1813 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001814 if (iflags) S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001815 } else {
1816 // imod == '00' && M == '0' --> UNPREDICTABLE
1817 Inst.setOpcode(ARM::t2CPS1p);
1818 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001819 S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001820 }
1821
1822 return S;
1823}
1824
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001825static DecodeStatus DecodeT2MOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
1826 uint64_t Address, const void *Decoder) {
1827 DecodeStatus S = MCDisassembler::Success;
1828
1829 unsigned Rd = fieldFromInstruction32(Insn, 8, 4);
1830 unsigned imm = 0;
1831
1832 imm |= (fieldFromInstruction32(Insn, 0, 8) << 0);
1833 imm |= (fieldFromInstruction32(Insn, 12, 3) << 8);
1834 imm |= (fieldFromInstruction32(Insn, 16, 4) << 12);
1835 imm |= (fieldFromInstruction32(Insn, 26, 1) << 11);
1836
1837 if (Inst.getOpcode() == ARM::t2MOVTi16)
1838 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
1839 return MCDisassembler::Fail;
1840 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
1841 return MCDisassembler::Fail;
1842
1843 if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
1844 Inst.addOperand(MCOperand::CreateImm(imm));
1845
1846 return S;
1847}
1848
1849static DecodeStatus DecodeArmMOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
1850 uint64_t Address, const void *Decoder) {
1851 DecodeStatus S = MCDisassembler::Success;
1852
1853 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1854 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1855 unsigned imm = 0;
1856
1857 imm |= (fieldFromInstruction32(Insn, 0, 12) << 0);
1858 imm |= (fieldFromInstruction32(Insn, 16, 4) << 12);
1859
1860 if (Inst.getOpcode() == ARM::MOVTi16)
1861 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
1862 return MCDisassembler::Fail;
1863 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
1864 return MCDisassembler::Fail;
1865
1866 if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
1867 Inst.addOperand(MCOperand::CreateImm(imm));
1868
1869 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1870 return MCDisassembler::Fail;
1871
1872 return S;
1873}
Owen Anderson6153a032011-08-23 17:45:18 +00001874
Owen Andersona6804442011-09-01 23:23:50 +00001875static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001876 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001877 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001878
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001879 unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
1880 unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
1881 unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
1882 unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
1883 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1884
1885 if (pred == 0xF)
1886 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1887
Owen Andersona6804442011-09-01 23:23:50 +00001888 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
1889 return MCDisassembler::Fail;
1890 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
1891 return MCDisassembler::Fail;
1892 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1893 return MCDisassembler::Fail;
1894 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
1895 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001896
Owen Andersona6804442011-09-01 23:23:50 +00001897 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1898 return MCDisassembler::Fail;
Owen Anderson1fb66732011-08-11 22:05:38 +00001899
Owen Anderson83e3f672011-08-17 17:44:15 +00001900 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001901}
1902
Owen Andersona6804442011-09-01 23:23:50 +00001903static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001904 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001905 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001906
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001907 unsigned add = fieldFromInstruction32(Val, 12, 1);
1908 unsigned imm = fieldFromInstruction32(Val, 0, 12);
1909 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1910
Owen Andersona6804442011-09-01 23:23:50 +00001911 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1912 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001913
1914 if (!add) imm *= -1;
1915 if (imm == 0 && !add) imm = INT32_MIN;
1916 Inst.addOperand(MCOperand::CreateImm(imm));
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001917 if (Rn == 15)
1918 tryAddingPcLoadReferenceComment(Address, Address + imm + 8, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001919
Owen Anderson83e3f672011-08-17 17:44:15 +00001920 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001921}
1922
Owen Andersona6804442011-09-01 23:23:50 +00001923static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001924 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001925 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001926
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001927 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
1928 unsigned U = fieldFromInstruction32(Val, 8, 1);
1929 unsigned imm = fieldFromInstruction32(Val, 0, 8);
1930
Owen Andersona6804442011-09-01 23:23:50 +00001931 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1932 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001933
1934 if (U)
1935 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
1936 else
1937 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
1938
Owen Anderson83e3f672011-08-17 17:44:15 +00001939 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001940}
1941
Owen Andersona6804442011-09-01 23:23:50 +00001942static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001943 uint64_t Address, const void *Decoder) {
1944 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1945}
1946
Owen Andersona6804442011-09-01 23:23:50 +00001947static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001948DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
1949 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001950 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001951
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001952 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1953 unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
1954
1955 if (pred == 0xF) {
1956 Inst.setOpcode(ARM::BLXi);
1957 imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
Kevin Enderbyb80d5712012-02-23 18:18:17 +00001958 if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<26>(imm) + 8,
1959 true, 4, Inst, Decoder))
Benjamin Kramer793b8112011-08-09 22:02:50 +00001960 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001961 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001962 }
1963
Kevin Enderbyb80d5712012-02-23 18:18:17 +00001964 if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<26>(imm) + 8,
1965 true, 4, Inst, Decoder))
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001966 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Andersona6804442011-09-01 23:23:50 +00001967 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1968 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001969
Owen Anderson83e3f672011-08-17 17:44:15 +00001970 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001971}
1972
1973
Owen Andersona6804442011-09-01 23:23:50 +00001974static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001975 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001976 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001977
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001978 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1979 unsigned align = fieldFromInstruction32(Val, 4, 2);
1980
Owen Andersona6804442011-09-01 23:23:50 +00001981 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1982 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001983 if (!align)
1984 Inst.addOperand(MCOperand::CreateImm(0));
1985 else
1986 Inst.addOperand(MCOperand::CreateImm(4 << align));
1987
Owen Anderson83e3f672011-08-17 17:44:15 +00001988 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001989}
1990
Owen Andersona6804442011-09-01 23:23:50 +00001991static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001992 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001993 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001994
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001995 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1996 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1997 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1998 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1999 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
2000 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2001
2002 // First output register
Jim Grosbach28f08c92012-03-05 19:33:30 +00002003 switch (Inst.getOpcode()) {
Jim Grosbachc0fc4502012-03-06 22:01:44 +00002004 case ARM::VLD1q16: case ARM::VLD1q32: case ARM::VLD1q64: case ARM::VLD1q8:
2005 case ARM::VLD1q16wb_fixed: case ARM::VLD1q16wb_register:
2006 case ARM::VLD1q32wb_fixed: case ARM::VLD1q32wb_register:
2007 case ARM::VLD1q64wb_fixed: case ARM::VLD1q64wb_register:
2008 case ARM::VLD1q8wb_fixed: case ARM::VLD1q8wb_register:
2009 case ARM::VLD2d16: case ARM::VLD2d32: case ARM::VLD2d8:
2010 case ARM::VLD2d16wb_fixed: case ARM::VLD2d16wb_register:
2011 case ARM::VLD2d32wb_fixed: case ARM::VLD2d32wb_register:
2012 case ARM::VLD2d8wb_fixed: case ARM::VLD2d8wb_register:
2013
2014 // FIXME: These go in the VLDnDup* functions, not here.
2015 case ARM::VLD2DUPd16: case ARM::VLD2DUPd32: case ARM::VLD2DUPd8:
2016 case ARM::VLD2DUPd16wb_fixed: case ARM::VLD2DUPd16wb_register:
2017 case ARM::VLD2DUPd32wb_fixed: case ARM::VLD2DUPd32wb_register:
2018 case ARM::VLD2DUPd8wb_fixed: case ARM::VLD2DUPd8wb_register:
Jim Grosbach28f08c92012-03-05 19:33:30 +00002019 if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2020 return MCDisassembler::Fail;
2021 break;
Jim Grosbachc3384c92012-03-05 21:43:40 +00002022 case ARM::VLD2b16:
2023 case ARM::VLD2b32:
2024 case ARM::VLD2b8:
2025 case ARM::VLD2b16wb_fixed:
2026 case ARM::VLD2b16wb_register:
2027 case ARM::VLD2b32wb_fixed:
2028 case ARM::VLD2b32wb_register:
2029 case ARM::VLD2b8wb_fixed:
2030 case ARM::VLD2b8wb_register:
2031 if (!Check(S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
2032 return MCDisassembler::Fail;
2033 break;
Jim Grosbach28f08c92012-03-05 19:33:30 +00002034 default:
2035 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2036 return MCDisassembler::Fail;
2037 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002038
2039 // Second output register
2040 switch (Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002041 case ARM::VLD3d8:
2042 case ARM::VLD3d16:
2043 case ARM::VLD3d32:
2044 case ARM::VLD3d8_UPD:
2045 case ARM::VLD3d16_UPD:
2046 case ARM::VLD3d32_UPD:
2047 case ARM::VLD4d8:
2048 case ARM::VLD4d16:
2049 case ARM::VLD4d32:
2050 case ARM::VLD4d8_UPD:
2051 case ARM::VLD4d16_UPD:
2052 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002053 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
2054 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002055 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002056 case ARM::VLD3q8:
2057 case ARM::VLD3q16:
2058 case ARM::VLD3q32:
2059 case ARM::VLD3q8_UPD:
2060 case ARM::VLD3q16_UPD:
2061 case ARM::VLD3q32_UPD:
2062 case ARM::VLD4q8:
2063 case ARM::VLD4q16:
2064 case ARM::VLD4q32:
2065 case ARM::VLD4q8_UPD:
2066 case ARM::VLD4q16_UPD:
2067 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002068 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2069 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002070 default:
2071 break;
2072 }
2073
2074 // Third output register
2075 switch(Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002076 case ARM::VLD3d8:
2077 case ARM::VLD3d16:
2078 case ARM::VLD3d32:
2079 case ARM::VLD3d8_UPD:
2080 case ARM::VLD3d16_UPD:
2081 case ARM::VLD3d32_UPD:
2082 case ARM::VLD4d8:
2083 case ARM::VLD4d16:
2084 case ARM::VLD4d32:
2085 case ARM::VLD4d8_UPD:
2086 case ARM::VLD4d16_UPD:
2087 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002088 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2089 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002090 break;
2091 case ARM::VLD3q8:
2092 case ARM::VLD3q16:
2093 case ARM::VLD3q32:
2094 case ARM::VLD3q8_UPD:
2095 case ARM::VLD3q16_UPD:
2096 case ARM::VLD3q32_UPD:
2097 case ARM::VLD4q8:
2098 case ARM::VLD4q16:
2099 case ARM::VLD4q32:
2100 case ARM::VLD4q8_UPD:
2101 case ARM::VLD4q16_UPD:
2102 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002103 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
2104 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002105 break;
2106 default:
2107 break;
2108 }
2109
2110 // Fourth output register
2111 switch (Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002112 case ARM::VLD4d8:
2113 case ARM::VLD4d16:
2114 case ARM::VLD4d32:
2115 case ARM::VLD4d8_UPD:
2116 case ARM::VLD4d16_UPD:
2117 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002118 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
2119 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002120 break;
2121 case ARM::VLD4q8:
2122 case ARM::VLD4q16:
2123 case ARM::VLD4q32:
2124 case ARM::VLD4q8_UPD:
2125 case ARM::VLD4q16_UPD:
2126 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002127 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
2128 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002129 break;
2130 default:
2131 break;
2132 }
2133
2134 // Writeback operand
2135 switch (Inst.getOpcode()) {
Jim Grosbach10b90a92011-10-24 21:45:13 +00002136 case ARM::VLD1d8wb_fixed:
2137 case ARM::VLD1d16wb_fixed:
2138 case ARM::VLD1d32wb_fixed:
2139 case ARM::VLD1d64wb_fixed:
2140 case ARM::VLD1d8wb_register:
2141 case ARM::VLD1d16wb_register:
2142 case ARM::VLD1d32wb_register:
2143 case ARM::VLD1d64wb_register:
2144 case ARM::VLD1q8wb_fixed:
2145 case ARM::VLD1q16wb_fixed:
2146 case ARM::VLD1q32wb_fixed:
2147 case ARM::VLD1q64wb_fixed:
2148 case ARM::VLD1q8wb_register:
2149 case ARM::VLD1q16wb_register:
2150 case ARM::VLD1q32wb_register:
2151 case ARM::VLD1q64wb_register:
Jim Grosbach59216752011-10-24 23:26:05 +00002152 case ARM::VLD1d8Twb_fixed:
2153 case ARM::VLD1d8Twb_register:
2154 case ARM::VLD1d16Twb_fixed:
2155 case ARM::VLD1d16Twb_register:
2156 case ARM::VLD1d32Twb_fixed:
2157 case ARM::VLD1d32Twb_register:
2158 case ARM::VLD1d64Twb_fixed:
2159 case ARM::VLD1d64Twb_register:
Jim Grosbach399cdca2011-10-25 00:14:01 +00002160 case ARM::VLD1d8Qwb_fixed:
2161 case ARM::VLD1d8Qwb_register:
2162 case ARM::VLD1d16Qwb_fixed:
2163 case ARM::VLD1d16Qwb_register:
2164 case ARM::VLD1d32Qwb_fixed:
2165 case ARM::VLD1d32Qwb_register:
2166 case ARM::VLD1d64Qwb_fixed:
2167 case ARM::VLD1d64Qwb_register:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +00002168 case ARM::VLD2d8wb_fixed:
2169 case ARM::VLD2d16wb_fixed:
2170 case ARM::VLD2d32wb_fixed:
2171 case ARM::VLD2q8wb_fixed:
2172 case ARM::VLD2q16wb_fixed:
2173 case ARM::VLD2q32wb_fixed:
2174 case ARM::VLD2d8wb_register:
2175 case ARM::VLD2d16wb_register:
2176 case ARM::VLD2d32wb_register:
2177 case ARM::VLD2q8wb_register:
2178 case ARM::VLD2q16wb_register:
2179 case ARM::VLD2q32wb_register:
2180 case ARM::VLD2b8wb_fixed:
2181 case ARM::VLD2b16wb_fixed:
2182 case ARM::VLD2b32wb_fixed:
2183 case ARM::VLD2b8wb_register:
2184 case ARM::VLD2b16wb_register:
2185 case ARM::VLD2b32wb_register:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002186 case ARM::VLD3d8_UPD:
2187 case ARM::VLD3d16_UPD:
2188 case ARM::VLD3d32_UPD:
2189 case ARM::VLD3q8_UPD:
2190 case ARM::VLD3q16_UPD:
2191 case ARM::VLD3q32_UPD:
2192 case ARM::VLD4d8_UPD:
2193 case ARM::VLD4d16_UPD:
2194 case ARM::VLD4d32_UPD:
2195 case ARM::VLD4q8_UPD:
2196 case ARM::VLD4q16_UPD:
2197 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002198 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2199 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002200 break;
2201 default:
2202 break;
2203 }
2204
2205 // AddrMode6 Base (register+alignment)
Owen Andersona6804442011-09-01 23:23:50 +00002206 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2207 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002208
2209 // AddrMode6 Offset (register)
Jim Grosbach10b90a92011-10-24 21:45:13 +00002210 switch (Inst.getOpcode()) {
2211 default:
2212 // The below have been updated to have explicit am6offset split
2213 // between fixed and register offset. For those instructions not
2214 // yet updated, we need to add an additional reg0 operand for the
2215 // fixed variant.
2216 //
2217 // The fixed offset encodes as Rm == 0xd, so we check for that.
2218 if (Rm == 0xd) {
2219 Inst.addOperand(MCOperand::CreateReg(0));
2220 break;
2221 }
2222 // Fall through to handle the register offset variant.
2223 case ARM::VLD1d8wb_fixed:
2224 case ARM::VLD1d16wb_fixed:
2225 case ARM::VLD1d32wb_fixed:
2226 case ARM::VLD1d64wb_fixed:
Owen Anderson04b12a42011-10-27 22:53:10 +00002227 case ARM::VLD1d8Twb_fixed:
2228 case ARM::VLD1d16Twb_fixed:
2229 case ARM::VLD1d32Twb_fixed:
2230 case ARM::VLD1d64Twb_fixed:
Owen Andersonfb6ab2b2011-10-31 17:17:32 +00002231 case ARM::VLD1d8Qwb_fixed:
2232 case ARM::VLD1d16Qwb_fixed:
2233 case ARM::VLD1d32Qwb_fixed:
2234 case ARM::VLD1d64Qwb_fixed:
Jim Grosbach10b90a92011-10-24 21:45:13 +00002235 case ARM::VLD1d8wb_register:
2236 case ARM::VLD1d16wb_register:
2237 case ARM::VLD1d32wb_register:
2238 case ARM::VLD1d64wb_register:
2239 case ARM::VLD1q8wb_fixed:
2240 case ARM::VLD1q16wb_fixed:
2241 case ARM::VLD1q32wb_fixed:
2242 case ARM::VLD1q64wb_fixed:
2243 case ARM::VLD1q8wb_register:
2244 case ARM::VLD1q16wb_register:
2245 case ARM::VLD1q32wb_register:
2246 case ARM::VLD1q64wb_register:
2247 // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
2248 // variant encodes Rm == 0xf. Anything else is a register offset post-
2249 // increment and we need to add the register operand to the instruction.
2250 if (Rm != 0xD && Rm != 0xF &&
2251 !Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
Owen Andersona6804442011-09-01 23:23:50 +00002252 return MCDisassembler::Fail;
Jim Grosbach10b90a92011-10-24 21:45:13 +00002253 break;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002254 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002255
Owen Anderson83e3f672011-08-17 17:44:15 +00002256 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002257}
2258
Owen Andersona6804442011-09-01 23:23:50 +00002259static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002260 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002261 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002262
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002263 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2264 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2265 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
2266 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2267 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
2268 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2269
2270 // Writeback Operand
2271 switch (Inst.getOpcode()) {
Jim Grosbach4334e032011-10-31 21:50:31 +00002272 case ARM::VST1d8wb_fixed:
2273 case ARM::VST1d16wb_fixed:
2274 case ARM::VST1d32wb_fixed:
2275 case ARM::VST1d64wb_fixed:
2276 case ARM::VST1d8wb_register:
2277 case ARM::VST1d16wb_register:
2278 case ARM::VST1d32wb_register:
2279 case ARM::VST1d64wb_register:
2280 case ARM::VST1q8wb_fixed:
2281 case ARM::VST1q16wb_fixed:
2282 case ARM::VST1q32wb_fixed:
2283 case ARM::VST1q64wb_fixed:
2284 case ARM::VST1q8wb_register:
2285 case ARM::VST1q16wb_register:
2286 case ARM::VST1q32wb_register:
2287 case ARM::VST1q64wb_register:
Jim Grosbachd5ca2012011-11-29 22:38:04 +00002288 case ARM::VST1d8Twb_fixed:
2289 case ARM::VST1d16Twb_fixed:
2290 case ARM::VST1d32Twb_fixed:
2291 case ARM::VST1d64Twb_fixed:
2292 case ARM::VST1d8Twb_register:
2293 case ARM::VST1d16Twb_register:
2294 case ARM::VST1d32Twb_register:
2295 case ARM::VST1d64Twb_register:
Jim Grosbach4c7edb32011-11-29 22:58:48 +00002296 case ARM::VST1d8Qwb_fixed:
2297 case ARM::VST1d16Qwb_fixed:
2298 case ARM::VST1d32Qwb_fixed:
2299 case ARM::VST1d64Qwb_fixed:
2300 case ARM::VST1d8Qwb_register:
2301 case ARM::VST1d16Qwb_register:
2302 case ARM::VST1d32Qwb_register:
2303 case ARM::VST1d64Qwb_register:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00002304 case ARM::VST2d8wb_fixed:
2305 case ARM::VST2d16wb_fixed:
2306 case ARM::VST2d32wb_fixed:
2307 case ARM::VST2d8wb_register:
2308 case ARM::VST2d16wb_register:
2309 case ARM::VST2d32wb_register:
2310 case ARM::VST2q8wb_fixed:
2311 case ARM::VST2q16wb_fixed:
2312 case ARM::VST2q32wb_fixed:
2313 case ARM::VST2q8wb_register:
2314 case ARM::VST2q16wb_register:
2315 case ARM::VST2q32wb_register:
2316 case ARM::VST2b8wb_fixed:
2317 case ARM::VST2b16wb_fixed:
2318 case ARM::VST2b32wb_fixed:
2319 case ARM::VST2b8wb_register:
2320 case ARM::VST2b16wb_register:
2321 case ARM::VST2b32wb_register:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002322 case ARM::VST3d8_UPD:
2323 case ARM::VST3d16_UPD:
2324 case ARM::VST3d32_UPD:
2325 case ARM::VST3q8_UPD:
2326 case ARM::VST3q16_UPD:
2327 case ARM::VST3q32_UPD:
2328 case ARM::VST4d8_UPD:
2329 case ARM::VST4d16_UPD:
2330 case ARM::VST4d32_UPD:
2331 case ARM::VST4q8_UPD:
2332 case ARM::VST4q16_UPD:
2333 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002334 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2335 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002336 break;
2337 default:
2338 break;
2339 }
2340
2341 // AddrMode6 Base (register+alignment)
Owen Andersona6804442011-09-01 23:23:50 +00002342 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2343 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002344
2345 // AddrMode6 Offset (register)
Owen Anderson60cb6432011-11-01 22:18:13 +00002346 switch (Inst.getOpcode()) {
2347 default:
2348 if (Rm == 0xD)
2349 Inst.addOperand(MCOperand::CreateReg(0));
2350 else if (Rm != 0xF) {
2351 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2352 return MCDisassembler::Fail;
2353 }
2354 break;
2355 case ARM::VST1d8wb_fixed:
2356 case ARM::VST1d16wb_fixed:
2357 case ARM::VST1d32wb_fixed:
2358 case ARM::VST1d64wb_fixed:
2359 case ARM::VST1q8wb_fixed:
2360 case ARM::VST1q16wb_fixed:
2361 case ARM::VST1q32wb_fixed:
2362 case ARM::VST1q64wb_fixed:
2363 break;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002364 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002365
Owen Anderson60cb6432011-11-01 22:18:13 +00002366
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002367 // First input register
Jim Grosbach28f08c92012-03-05 19:33:30 +00002368 switch (Inst.getOpcode()) {
2369 case ARM::VST1q16:
2370 case ARM::VST1q32:
2371 case ARM::VST1q64:
2372 case ARM::VST1q8:
2373 case ARM::VST1q16wb_fixed:
2374 case ARM::VST1q16wb_register:
2375 case ARM::VST1q32wb_fixed:
2376 case ARM::VST1q32wb_register:
2377 case ARM::VST1q64wb_fixed:
2378 case ARM::VST1q64wb_register:
2379 case ARM::VST1q8wb_fixed:
2380 case ARM::VST1q8wb_register:
2381 case ARM::VST2d16:
2382 case ARM::VST2d32:
2383 case ARM::VST2d8:
2384 case ARM::VST2d16wb_fixed:
2385 case ARM::VST2d16wb_register:
2386 case ARM::VST2d32wb_fixed:
2387 case ARM::VST2d32wb_register:
2388 case ARM::VST2d8wb_fixed:
2389 case ARM::VST2d8wb_register:
2390 if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2391 return MCDisassembler::Fail;
2392 break;
Jim Grosbachc3384c92012-03-05 21:43:40 +00002393 case ARM::VST2b16:
2394 case ARM::VST2b32:
2395 case ARM::VST2b8:
2396 case ARM::VST2b16wb_fixed:
2397 case ARM::VST2b16wb_register:
2398 case ARM::VST2b32wb_fixed:
2399 case ARM::VST2b32wb_register:
2400 case ARM::VST2b8wb_fixed:
2401 case ARM::VST2b8wb_register:
2402 if (!Check(S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
2403 return MCDisassembler::Fail;
2404 break;
Jim Grosbach28f08c92012-03-05 19:33:30 +00002405 default:
2406 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2407 return MCDisassembler::Fail;
2408 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002409
2410 // Second input register
2411 switch (Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002412 case ARM::VST3d8:
2413 case ARM::VST3d16:
2414 case ARM::VST3d32:
2415 case ARM::VST3d8_UPD:
2416 case ARM::VST3d16_UPD:
2417 case ARM::VST3d32_UPD:
2418 case ARM::VST4d8:
2419 case ARM::VST4d16:
2420 case ARM::VST4d32:
2421 case ARM::VST4d8_UPD:
2422 case ARM::VST4d16_UPD:
2423 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002424 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
2425 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002426 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002427 case ARM::VST3q8:
2428 case ARM::VST3q16:
2429 case ARM::VST3q32:
2430 case ARM::VST3q8_UPD:
2431 case ARM::VST3q16_UPD:
2432 case ARM::VST3q32_UPD:
2433 case ARM::VST4q8:
2434 case ARM::VST4q16:
2435 case ARM::VST4q32:
2436 case ARM::VST4q8_UPD:
2437 case ARM::VST4q16_UPD:
2438 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002439 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2440 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002441 break;
2442 default:
2443 break;
2444 }
2445
2446 // Third input register
2447 switch (Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002448 case ARM::VST3d8:
2449 case ARM::VST3d16:
2450 case ARM::VST3d32:
2451 case ARM::VST3d8_UPD:
2452 case ARM::VST3d16_UPD:
2453 case ARM::VST3d32_UPD:
2454 case ARM::VST4d8:
2455 case ARM::VST4d16:
2456 case ARM::VST4d32:
2457 case ARM::VST4d8_UPD:
2458 case ARM::VST4d16_UPD:
2459 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002460 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2461 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002462 break;
2463 case ARM::VST3q8:
2464 case ARM::VST3q16:
2465 case ARM::VST3q32:
2466 case ARM::VST3q8_UPD:
2467 case ARM::VST3q16_UPD:
2468 case ARM::VST3q32_UPD:
2469 case ARM::VST4q8:
2470 case ARM::VST4q16:
2471 case ARM::VST4q32:
2472 case ARM::VST4q8_UPD:
2473 case ARM::VST4q16_UPD:
2474 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002475 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
2476 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002477 break;
2478 default:
2479 break;
2480 }
2481
2482 // Fourth input register
2483 switch (Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002484 case ARM::VST4d8:
2485 case ARM::VST4d16:
2486 case ARM::VST4d32:
2487 case ARM::VST4d8_UPD:
2488 case ARM::VST4d16_UPD:
2489 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002490 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
2491 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002492 break;
2493 case ARM::VST4q8:
2494 case ARM::VST4q16:
2495 case ARM::VST4q32:
2496 case ARM::VST4q8_UPD:
2497 case ARM::VST4q16_UPD:
2498 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002499 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
2500 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002501 break;
2502 default:
2503 break;
2504 }
2505
Owen Anderson83e3f672011-08-17 17:44:15 +00002506 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002507}
2508
Owen Andersona6804442011-09-01 23:23:50 +00002509static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002510 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002511 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002512
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002513 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2514 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2515 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2516 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2517 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2518 unsigned size = fieldFromInstruction32(Insn, 6, 2);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002519
2520 align *= (1 << size);
2521
Jim Grosbachc0fc4502012-03-06 22:01:44 +00002522 switch (Inst.getOpcode()) {
2523 case ARM::VLD1DUPq16: case ARM::VLD1DUPq32: case ARM::VLD1DUPq8:
2524 case ARM::VLD1DUPq16wb_fixed: case ARM::VLD1DUPq16wb_register:
2525 case ARM::VLD1DUPq32wb_fixed: case ARM::VLD1DUPq32wb_register:
2526 case ARM::VLD1DUPq8wb_fixed: case ARM::VLD1DUPq8wb_register:
2527 if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2528 return MCDisassembler::Fail;
2529 break;
2530 default:
2531 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2532 return MCDisassembler::Fail;
2533 break;
2534 }
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002535 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002536 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2537 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002538 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002539
Owen Andersona6804442011-09-01 23:23:50 +00002540 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2541 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002542 Inst.addOperand(MCOperand::CreateImm(align));
2543
Jim Grosbach096334e2011-11-30 19:35:44 +00002544 // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
2545 // variant encodes Rm == 0xf. Anything else is a register offset post-
2546 // increment and we need to add the register operand to the instruction.
2547 if (Rm != 0xD && Rm != 0xF &&
2548 !Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2549 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002550
Owen Anderson83e3f672011-08-17 17:44:15 +00002551 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002552}
2553
Owen Andersona6804442011-09-01 23:23:50 +00002554static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002555 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002556 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002557
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002558 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2559 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2560 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2561 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2562 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2563 unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
Kevin Enderby158c8a42012-03-06 18:33:12 +00002564 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002565 align *= 2*size;
2566
Jim Grosbachc0fc4502012-03-06 22:01:44 +00002567 switch (Inst.getOpcode()) {
2568 case ARM::VLD2DUPd16: case ARM::VLD2DUPd32: case ARM::VLD2DUPd8:
2569 case ARM::VLD2DUPd16wb_fixed: case ARM::VLD2DUPd16wb_register:
2570 case ARM::VLD2DUPd32wb_fixed: case ARM::VLD2DUPd32wb_register:
2571 case ARM::VLD2DUPd8wb_fixed: case ARM::VLD2DUPd8wb_register:
2572 if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2573 return MCDisassembler::Fail;
2574 break;
2575 default:
2576 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2577 return MCDisassembler::Fail;
2578 break;
2579 }
Kevin Enderby158c8a42012-03-06 18:33:12 +00002580
2581 if (Rm != 0xF)
2582 Inst.addOperand(MCOperand::CreateImm(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002583
Owen Andersona6804442011-09-01 23:23:50 +00002584 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2585 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002586 Inst.addOperand(MCOperand::CreateImm(align));
2587
2588 if (Rm == 0xD)
2589 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002590 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002591 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2592 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002593 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002594
Kevin Enderby158c8a42012-03-06 18:33:12 +00002595 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2596 return MCDisassembler::Fail;
2597
Owen Anderson83e3f672011-08-17 17:44:15 +00002598 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002599}
2600
Owen Andersona6804442011-09-01 23:23:50 +00002601static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002602 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002603 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002604
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002605 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2606 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2607 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2608 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2609 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2610
Owen Andersona6804442011-09-01 23:23:50 +00002611 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2612 return MCDisassembler::Fail;
2613 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2614 return MCDisassembler::Fail;
2615 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2616 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002617 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002618 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2619 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002620 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002621
Owen Andersona6804442011-09-01 23:23:50 +00002622 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2623 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002624 Inst.addOperand(MCOperand::CreateImm(0));
2625
2626 if (Rm == 0xD)
2627 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002628 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002629 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2630 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002631 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002632
Owen Anderson83e3f672011-08-17 17:44:15 +00002633 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002634}
2635
Owen Andersona6804442011-09-01 23:23:50 +00002636static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002637 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002638 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002639
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002640 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2641 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2642 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2643 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2644 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2645 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2646 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2647
2648 if (size == 0x3) {
2649 size = 4;
2650 align = 16;
2651 } else {
2652 if (size == 2) {
2653 size = 1 << size;
2654 align *= 8;
2655 } else {
2656 size = 1 << size;
2657 align *= 4*size;
2658 }
2659 }
2660
Owen Andersona6804442011-09-01 23:23:50 +00002661 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2662 return MCDisassembler::Fail;
2663 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2664 return MCDisassembler::Fail;
2665 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2666 return MCDisassembler::Fail;
2667 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder)))
2668 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002669 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002670 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2671 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002672 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002673
Owen Andersona6804442011-09-01 23:23:50 +00002674 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2675 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002676 Inst.addOperand(MCOperand::CreateImm(align));
2677
2678 if (Rm == 0xD)
2679 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002680 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002681 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2682 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002683 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002684
Owen Anderson83e3f672011-08-17 17:44:15 +00002685 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002686}
2687
Owen Andersona6804442011-09-01 23:23:50 +00002688static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00002689DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
2690 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002691 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002692
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002693 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2694 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2695 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
2696 imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
2697 imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
2698 imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
2699 imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
2700 unsigned Q = fieldFromInstruction32(Insn, 6, 1);
2701
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002702 if (Q) {
Owen Andersona6804442011-09-01 23:23:50 +00002703 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2704 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002705 } else {
Owen Andersona6804442011-09-01 23:23:50 +00002706 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2707 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002708 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002709
2710 Inst.addOperand(MCOperand::CreateImm(imm));
2711
2712 switch (Inst.getOpcode()) {
2713 case ARM::VORRiv4i16:
2714 case ARM::VORRiv2i32:
2715 case ARM::VBICiv4i16:
2716 case ARM::VBICiv2i32:
Owen Andersona6804442011-09-01 23:23:50 +00002717 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2718 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002719 break;
2720 case ARM::VORRiv8i16:
2721 case ARM::VORRiv4i32:
2722 case ARM::VBICiv8i16:
2723 case ARM::VBICiv4i32:
Owen Andersona6804442011-09-01 23:23:50 +00002724 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2725 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002726 break;
2727 default:
2728 break;
2729 }
2730
Owen Anderson83e3f672011-08-17 17:44:15 +00002731 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002732}
2733
Owen Andersona6804442011-09-01 23:23:50 +00002734static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002735 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002736 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002737
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002738 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2739 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2740 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2741 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2742 unsigned size = fieldFromInstruction32(Insn, 18, 2);
2743
Owen Andersona6804442011-09-01 23:23:50 +00002744 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2745 return MCDisassembler::Fail;
2746 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2747 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002748 Inst.addOperand(MCOperand::CreateImm(8 << size));
2749
Owen Anderson83e3f672011-08-17 17:44:15 +00002750 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002751}
2752
Owen Andersona6804442011-09-01 23:23:50 +00002753static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002754 uint64_t Address, const void *Decoder) {
2755 Inst.addOperand(MCOperand::CreateImm(8 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002756 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002757}
2758
Owen Andersona6804442011-09-01 23:23:50 +00002759static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002760 uint64_t Address, const void *Decoder) {
2761 Inst.addOperand(MCOperand::CreateImm(16 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002762 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002763}
2764
Owen Andersona6804442011-09-01 23:23:50 +00002765static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002766 uint64_t Address, const void *Decoder) {
2767 Inst.addOperand(MCOperand::CreateImm(32 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002768 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002769}
2770
Owen Andersona6804442011-09-01 23:23:50 +00002771static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002772 uint64_t Address, const void *Decoder) {
2773 Inst.addOperand(MCOperand::CreateImm(64 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002774 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002775}
2776
Owen Andersona6804442011-09-01 23:23:50 +00002777static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002778 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002779 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002780
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002781 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2782 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2783 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2784 Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
2785 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2786 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2787 unsigned op = fieldFromInstruction32(Insn, 6, 1);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002788
Owen Andersona6804442011-09-01 23:23:50 +00002789 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2790 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002791 if (op) {
Owen Andersona6804442011-09-01 23:23:50 +00002792 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2793 return MCDisassembler::Fail; // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002794 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002795
Jim Grosbach28f08c92012-03-05 19:33:30 +00002796 switch (Inst.getOpcode()) {
2797 case ARM::VTBL2:
2798 case ARM::VTBX2:
2799 if (!Check(S, DecodeDPairRegisterClass(Inst, Rn, Address, Decoder)))
2800 return MCDisassembler::Fail;
2801 break;
2802 default:
2803 if (!Check(S, DecodeDPRRegisterClass(Inst, Rn, Address, Decoder)))
2804 return MCDisassembler::Fail;
2805 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002806
Owen Andersona6804442011-09-01 23:23:50 +00002807 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2808 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002809
Owen Anderson83e3f672011-08-17 17:44:15 +00002810 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002811}
2812
Owen Andersona6804442011-09-01 23:23:50 +00002813static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002814 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002815 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002816
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002817 unsigned dst = fieldFromInstruction16(Insn, 8, 3);
2818 unsigned imm = fieldFromInstruction16(Insn, 0, 8);
2819
Owen Andersona6804442011-09-01 23:23:50 +00002820 if (!Check(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
2821 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002822
Owen Anderson96425c82011-08-26 18:09:22 +00002823 switch(Inst.getOpcode()) {
Owen Anderson1af7f722011-08-26 19:39:26 +00002824 default:
James Molloyc047dca2011-09-01 18:02:14 +00002825 return MCDisassembler::Fail;
Owen Anderson96425c82011-08-26 18:09:22 +00002826 case ARM::tADR:
Owen Anderson9f7e8312011-08-26 21:47:57 +00002827 break; // tADR does not explicitly represent the PC as an operand.
Owen Anderson96425c82011-08-26 18:09:22 +00002828 case ARM::tADDrSPi:
2829 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2830 break;
Owen Anderson96425c82011-08-26 18:09:22 +00002831 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002832
2833 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00002834 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002835}
2836
Owen Andersona6804442011-09-01 23:23:50 +00002837static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002838 uint64_t Address, const void *Decoder) {
2839 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002840 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002841}
2842
Owen Andersona6804442011-09-01 23:23:50 +00002843static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002844 uint64_t Address, const void *Decoder) {
2845 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
James Molloyc047dca2011-09-01 18:02:14 +00002846 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002847}
2848
Owen Andersona6804442011-09-01 23:23:50 +00002849static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002850 uint64_t Address, const void *Decoder) {
2851 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002852 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002853}
2854
Owen Andersona6804442011-09-01 23:23:50 +00002855static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002856 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002857 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002858
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002859 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2860 unsigned Rm = fieldFromInstruction32(Val, 3, 3);
2861
Owen Andersona6804442011-09-01 23:23:50 +00002862 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
2863 return MCDisassembler::Fail;
2864 if (!Check(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
2865 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002866
Owen Anderson83e3f672011-08-17 17:44:15 +00002867 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002868}
2869
Owen Andersona6804442011-09-01 23:23:50 +00002870static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002871 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002872 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002873
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002874 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2875 unsigned imm = fieldFromInstruction32(Val, 3, 5);
2876
Owen Andersona6804442011-09-01 23:23:50 +00002877 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
2878 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002879 Inst.addOperand(MCOperand::CreateImm(imm));
2880
Owen Anderson83e3f672011-08-17 17:44:15 +00002881 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002882}
2883
Owen Andersona6804442011-09-01 23:23:50 +00002884static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002885 uint64_t Address, const void *Decoder) {
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002886 unsigned imm = Val << 2;
2887
2888 Inst.addOperand(MCOperand::CreateImm(imm));
2889 tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002890
James Molloyc047dca2011-09-01 18:02:14 +00002891 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002892}
2893
Owen Andersona6804442011-09-01 23:23:50 +00002894static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002895 uint64_t Address, const void *Decoder) {
2896 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersonb113ec52011-08-22 17:56:58 +00002897 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002898
James Molloyc047dca2011-09-01 18:02:14 +00002899 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002900}
2901
Owen Andersona6804442011-09-01 23:23:50 +00002902static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002903 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002904 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002905
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002906 unsigned Rn = fieldFromInstruction32(Val, 6, 4);
2907 unsigned Rm = fieldFromInstruction32(Val, 2, 4);
2908 unsigned imm = fieldFromInstruction32(Val, 0, 2);
2909
Owen Andersona6804442011-09-01 23:23:50 +00002910 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2911 return MCDisassembler::Fail;
2912 if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
2913 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002914 Inst.addOperand(MCOperand::CreateImm(imm));
2915
Owen Anderson83e3f672011-08-17 17:44:15 +00002916 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002917}
2918
Owen Andersona6804442011-09-01 23:23:50 +00002919static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002920 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002921 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002922
Owen Anderson82265a22011-08-23 17:51:38 +00002923 switch (Inst.getOpcode()) {
2924 case ARM::t2PLDs:
2925 case ARM::t2PLDWs:
2926 case ARM::t2PLIs:
2927 break;
2928 default: {
2929 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
Owen Anderson31d485e2011-09-23 21:07:25 +00002930 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
Owen Andersona6804442011-09-01 23:23:50 +00002931 return MCDisassembler::Fail;
Owen Anderson82265a22011-08-23 17:51:38 +00002932 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002933 }
2934
2935 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2936 if (Rn == 0xF) {
2937 switch (Inst.getOpcode()) {
2938 case ARM::t2LDRBs:
2939 Inst.setOpcode(ARM::t2LDRBpci);
2940 break;
2941 case ARM::t2LDRHs:
2942 Inst.setOpcode(ARM::t2LDRHpci);
2943 break;
2944 case ARM::t2LDRSHs:
2945 Inst.setOpcode(ARM::t2LDRSHpci);
2946 break;
2947 case ARM::t2LDRSBs:
2948 Inst.setOpcode(ARM::t2LDRSBpci);
2949 break;
2950 case ARM::t2PLDs:
2951 Inst.setOpcode(ARM::t2PLDi12);
2952 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2953 break;
2954 default:
James Molloyc047dca2011-09-01 18:02:14 +00002955 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002956 }
2957
2958 int imm = fieldFromInstruction32(Insn, 0, 12);
2959 if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
2960 Inst.addOperand(MCOperand::CreateImm(imm));
2961
Owen Anderson83e3f672011-08-17 17:44:15 +00002962 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002963 }
2964
2965 unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
2966 addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
2967 addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
Owen Andersona6804442011-09-01 23:23:50 +00002968 if (!Check(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
2969 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002970
Owen Anderson83e3f672011-08-17 17:44:15 +00002971 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002972}
2973
Owen Andersona6804442011-09-01 23:23:50 +00002974static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002975 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002976 int imm = Val & 0xFF;
2977 if (!(Val & 0x100)) imm *= -1;
2978 Inst.addOperand(MCOperand::CreateImm(imm << 2));
2979
James Molloyc047dca2011-09-01 18:02:14 +00002980 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002981}
2982
Owen Andersona6804442011-09-01 23:23:50 +00002983static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002984 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002985 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002986
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002987 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2988 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2989
Owen Andersona6804442011-09-01 23:23:50 +00002990 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2991 return MCDisassembler::Fail;
2992 if (!Check(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
2993 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002994
Owen Anderson83e3f672011-08-17 17:44:15 +00002995 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002996}
2997
Jim Grosbachb6aed502011-09-09 18:37:27 +00002998static DecodeStatus DecodeT2AddrModeImm0_1020s4(llvm::MCInst &Inst,unsigned Val,
2999 uint64_t Address, const void *Decoder) {
3000 DecodeStatus S = MCDisassembler::Success;
3001
3002 unsigned Rn = fieldFromInstruction32(Val, 8, 4);
3003 unsigned imm = fieldFromInstruction32(Val, 0, 8);
3004
3005 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
3006 return MCDisassembler::Fail;
3007
3008 Inst.addOperand(MCOperand::CreateImm(imm));
3009
3010 return S;
3011}
3012
Owen Andersona6804442011-09-01 23:23:50 +00003013static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003014 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003015 int imm = Val & 0xFF;
Owen Anderson705b48f2011-09-16 21:08:33 +00003016 if (Val == 0)
3017 imm = INT32_MIN;
3018 else if (!(Val & 0x100))
3019 imm *= -1;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003020 Inst.addOperand(MCOperand::CreateImm(imm));
3021
James Molloyc047dca2011-09-01 18:02:14 +00003022 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003023}
3024
3025
Owen Andersona6804442011-09-01 23:23:50 +00003026static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003027 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003028 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003029
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003030 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
3031 unsigned imm = fieldFromInstruction32(Val, 0, 9);
3032
3033 // Some instructions always use an additive offset.
3034 switch (Inst.getOpcode()) {
3035 case ARM::t2LDRT:
3036 case ARM::t2LDRBT:
3037 case ARM::t2LDRHT:
3038 case ARM::t2LDRSBT:
3039 case ARM::t2LDRSHT:
Owen Andersonecd1c552011-09-19 18:07:10 +00003040 case ARM::t2STRT:
3041 case ARM::t2STRBT:
3042 case ARM::t2STRHT:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003043 imm |= 0x100;
3044 break;
3045 default:
3046 break;
3047 }
3048
Owen Andersona6804442011-09-01 23:23:50 +00003049 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3050 return MCDisassembler::Fail;
3051 if (!Check(S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
3052 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003053
Owen Anderson83e3f672011-08-17 17:44:15 +00003054 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003055}
3056
Owen Andersona3157b42011-09-12 18:56:30 +00003057static DecodeStatus DecodeT2LdStPre(llvm::MCInst &Inst, unsigned Insn,
3058 uint64_t Address, const void *Decoder) {
3059 DecodeStatus S = MCDisassembler::Success;
3060
3061 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3062 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3063 unsigned addr = fieldFromInstruction32(Insn, 0, 8);
3064 addr |= fieldFromInstruction32(Insn, 9, 1) << 8;
3065 addr |= Rn << 9;
3066 unsigned load = fieldFromInstruction32(Insn, 20, 1);
3067
3068 if (!load) {
3069 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3070 return MCDisassembler::Fail;
3071 }
3072
Owen Andersone4f2df92011-09-16 22:42:36 +00003073 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
Owen Andersona3157b42011-09-12 18:56:30 +00003074 return MCDisassembler::Fail;
3075
3076 if (load) {
3077 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3078 return MCDisassembler::Fail;
3079 }
3080
3081 if (!Check(S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
3082 return MCDisassembler::Fail;
3083
3084 return S;
3085}
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003086
Owen Andersona6804442011-09-01 23:23:50 +00003087static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003088 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003089 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003090
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003091 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
3092 unsigned imm = fieldFromInstruction32(Val, 0, 12);
3093
Owen Andersona6804442011-09-01 23:23:50 +00003094 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3095 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003096 Inst.addOperand(MCOperand::CreateImm(imm));
3097
Owen Anderson83e3f672011-08-17 17:44:15 +00003098 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003099}
3100
3101
Owen Andersona6804442011-09-01 23:23:50 +00003102static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003103 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003104 unsigned imm = fieldFromInstruction16(Insn, 0, 7);
3105
3106 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
3107 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
3108 Inst.addOperand(MCOperand::CreateImm(imm));
3109
James Molloyc047dca2011-09-01 18:02:14 +00003110 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003111}
3112
Owen Andersona6804442011-09-01 23:23:50 +00003113static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003114 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003115 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003116
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003117 if (Inst.getOpcode() == ARM::tADDrSP) {
3118 unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
3119 Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
3120
Owen Andersona6804442011-09-01 23:23:50 +00003121 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
3122 return MCDisassembler::Fail;
3123 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
3124 return MCDisassembler::Fail;
Owen Anderson99906832011-08-25 18:30:18 +00003125 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003126 } else if (Inst.getOpcode() == ARM::tADDspr) {
3127 unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
3128
3129 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
3130 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersona6804442011-09-01 23:23:50 +00003131 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3132 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003133 }
3134
Owen Anderson83e3f672011-08-17 17:44:15 +00003135 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003136}
3137
Owen Andersona6804442011-09-01 23:23:50 +00003138static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003139 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003140 unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
3141 unsigned flags = fieldFromInstruction16(Insn, 0, 3);
3142
3143 Inst.addOperand(MCOperand::CreateImm(imod));
3144 Inst.addOperand(MCOperand::CreateImm(flags));
3145
James Molloyc047dca2011-09-01 18:02:14 +00003146 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003147}
3148
Owen Andersona6804442011-09-01 23:23:50 +00003149static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003150 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003151 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003152 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3153 unsigned add = fieldFromInstruction32(Insn, 4, 1);
3154
Owen Andersona6804442011-09-01 23:23:50 +00003155 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3156 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003157 Inst.addOperand(MCOperand::CreateImm(add));
3158
Owen Anderson83e3f672011-08-17 17:44:15 +00003159 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003160}
3161
Owen Andersona6804442011-09-01 23:23:50 +00003162static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003163 uint64_t Address, const void *Decoder) {
Jim Grosbach01817c32011-10-20 17:28:20 +00003164 if (!tryAddingSymbolicOperand(Address,
Kevin Enderby9e5887b2011-10-04 22:44:48 +00003165 (Address & ~2u) + SignExtend32<22>(Val << 1) + 4,
3166 true, 4, Inst, Decoder))
3167 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00003168 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003169}
3170
Owen Andersona6804442011-09-01 23:23:50 +00003171static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003172 uint64_t Address, const void *Decoder) {
3173 if (Val == 0xA || Val == 0xB)
James Molloyc047dca2011-09-01 18:02:14 +00003174 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003175
3176 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00003177 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003178}
3179
Owen Andersona6804442011-09-01 23:23:50 +00003180static DecodeStatus
Jim Grosbach7f739be2011-09-19 22:21:13 +00003181DecodeThumbTableBranch(llvm::MCInst &Inst, unsigned Insn,
3182 uint64_t Address, const void *Decoder) {
3183 DecodeStatus S = MCDisassembler::Success;
3184
3185 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3186 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3187
3188 if (Rn == ARM::SP) S = MCDisassembler::SoftFail;
3189 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3190 return MCDisassembler::Fail;
3191 if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
3192 return MCDisassembler::Fail;
3193 return S;
3194}
3195
3196static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00003197DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
3198 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003199 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003200
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003201 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
3202 if (pred == 0xE || pred == 0xF) {
Owen Andersonb45b11b2011-08-31 22:00:41 +00003203 unsigned opc = fieldFromInstruction32(Insn, 4, 28);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003204 switch (opc) {
3205 default:
James Molloyc047dca2011-09-01 18:02:14 +00003206 return MCDisassembler::Fail;
Owen Andersonb45b11b2011-08-31 22:00:41 +00003207 case 0xf3bf8f4:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003208 Inst.setOpcode(ARM::t2DSB);
3209 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00003210 case 0xf3bf8f5:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003211 Inst.setOpcode(ARM::t2DMB);
3212 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00003213 case 0xf3bf8f6:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003214 Inst.setOpcode(ARM::t2ISB);
Owen Anderson6de3c6f2011-09-07 17:55:19 +00003215 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003216 }
3217
3218 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00003219 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003220 }
3221
3222 unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
3223 brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
3224 brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
3225 brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
3226 brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
3227
Owen Andersona6804442011-09-01 23:23:50 +00003228 if (!Check(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
3229 return MCDisassembler::Fail;
3230 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3231 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003232
Owen Anderson83e3f672011-08-17 17:44:15 +00003233 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003234}
3235
3236// Decode a shifted immediate operand. These basically consist
3237// of an 8-bit value, and a 4-bit directive that specifies either
3238// a splat operation or a rotation.
Owen Andersona6804442011-09-01 23:23:50 +00003239static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003240 uint64_t Address, const void *Decoder) {
3241 unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
3242 if (ctrl == 0) {
3243 unsigned byte = fieldFromInstruction32(Val, 8, 2);
3244 unsigned imm = fieldFromInstruction32(Val, 0, 8);
3245 switch (byte) {
3246 case 0:
3247 Inst.addOperand(MCOperand::CreateImm(imm));
3248 break;
3249 case 1:
3250 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
3251 break;
3252 case 2:
3253 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
3254 break;
3255 case 3:
3256 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
3257 (imm << 8) | imm));
3258 break;
3259 }
3260 } else {
3261 unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
3262 unsigned rot = fieldFromInstruction32(Val, 7, 5);
3263 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
3264 Inst.addOperand(MCOperand::CreateImm(imm));
3265 }
3266
James Molloyc047dca2011-09-01 18:02:14 +00003267 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003268}
3269
Owen Andersona6804442011-09-01 23:23:50 +00003270static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00003271DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
3272 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003273 Inst.addOperand(MCOperand::CreateImm(Val << 1));
James Molloyc047dca2011-09-01 18:02:14 +00003274 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003275}
3276
Owen Andersona6804442011-09-01 23:23:50 +00003277static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003278 uint64_t Address, const void *Decoder){
Kevin Enderby09433032012-02-27 18:15:15 +00003279 if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<22>(Val<<1) + 4,
Kevin Enderbyb80d5712012-02-23 18:18:17 +00003280 true, 4, Inst, Decoder))
3281 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00003282 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003283}
3284
Owen Andersona6804442011-09-01 23:23:50 +00003285static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00003286 uint64_t Address, const void *Decoder) {
3287 switch (Val) {
3288 default:
James Molloyc047dca2011-09-01 18:02:14 +00003289 return MCDisassembler::Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00003290 case 0xF: // SY
3291 case 0xE: // ST
3292 case 0xB: // ISH
3293 case 0xA: // ISHST
3294 case 0x7: // NSH
3295 case 0x6: // NSHST
3296 case 0x3: // OSH
3297 case 0x2: // OSHST
3298 break;
3299 }
3300
3301 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00003302 return MCDisassembler::Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00003303}
3304
Owen Andersona6804442011-09-01 23:23:50 +00003305static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00003306 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +00003307 if (!Val) return MCDisassembler::Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00003308 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00003309 return MCDisassembler::Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00003310}
Owen Andersoncbfc0442011-08-11 21:34:58 +00003311
Owen Andersona6804442011-09-01 23:23:50 +00003312static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00003313 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003314 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003315
Owen Anderson3f3570a2011-08-12 17:58:32 +00003316 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3317 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3318 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3319
James Molloyc047dca2011-09-01 18:02:14 +00003320 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00003321
Owen Andersona6804442011-09-01 23:23:50 +00003322 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3323 return MCDisassembler::Fail;
3324 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
3325 return MCDisassembler::Fail;
3326 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3327 return MCDisassembler::Fail;
3328 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3329 return MCDisassembler::Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00003330
Owen Anderson83e3f672011-08-17 17:44:15 +00003331 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00003332}
3333
3334
Owen Andersona6804442011-09-01 23:23:50 +00003335static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00003336 uint64_t Address, const void *Decoder){
Owen Andersona6804442011-09-01 23:23:50 +00003337 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003338
Owen Andersoncbfc0442011-08-11 21:34:58 +00003339 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3340 unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
3341 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
Owen Andersonadf2b092011-08-11 22:08:38 +00003342 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00003343
Owen Andersona6804442011-09-01 23:23:50 +00003344 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
3345 return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00003346
James Molloyc047dca2011-09-01 18:02:14 +00003347 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
3348 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00003349
Owen Andersona6804442011-09-01 23:23:50 +00003350 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3351 return MCDisassembler::Fail;
3352 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
3353 return MCDisassembler::Fail;
3354 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3355 return MCDisassembler::Fail;
3356 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3357 return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00003358
Owen Anderson83e3f672011-08-17 17:44:15 +00003359 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00003360}
3361
Owen Andersona6804442011-09-01 23:23:50 +00003362static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +00003363 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003364 DecodeStatus S = MCDisassembler::Success;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003365
3366 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3367 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3368 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3369 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3370 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3371 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3372
James Molloyc047dca2011-09-01 18:02:14 +00003373 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003374
Owen Andersona6804442011-09-01 23:23:50 +00003375 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3376 return MCDisassembler::Fail;
3377 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3378 return MCDisassembler::Fail;
3379 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
3380 return MCDisassembler::Fail;
3381 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3382 return MCDisassembler::Fail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003383
3384 return S;
3385}
3386
Owen Andersona6804442011-09-01 23:23:50 +00003387static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +00003388 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003389 DecodeStatus S = MCDisassembler::Success;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003390
3391 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3392 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3393 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3394 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3395 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3396 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3397 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3398
James Molloyc047dca2011-09-01 18:02:14 +00003399 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
3400 if (Rm == 0xF) S = MCDisassembler::SoftFail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003401
Owen Andersona6804442011-09-01 23:23:50 +00003402 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3403 return MCDisassembler::Fail;
3404 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3405 return MCDisassembler::Fail;
3406 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
3407 return MCDisassembler::Fail;
3408 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3409 return MCDisassembler::Fail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003410
3411 return S;
3412}
3413
3414
Owen Andersona6804442011-09-01 23:23:50 +00003415static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00003416 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003417 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003418
Owen Anderson7cdbf082011-08-12 18:12:39 +00003419 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3420 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3421 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3422 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3423 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3424 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00003425
James Molloyc047dca2011-09-01 18:02:14 +00003426 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003427
Owen Andersona6804442011-09-01 23:23:50 +00003428 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3429 return MCDisassembler::Fail;
3430 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3431 return MCDisassembler::Fail;
3432 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
3433 return MCDisassembler::Fail;
3434 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3435 return MCDisassembler::Fail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003436
Owen Anderson83e3f672011-08-17 17:44:15 +00003437 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003438}
3439
Owen Andersona6804442011-09-01 23:23:50 +00003440static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00003441 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003442 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003443
Owen Anderson7cdbf082011-08-12 18:12:39 +00003444 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3445 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3446 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3447 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3448 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3449 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3450
James Molloyc047dca2011-09-01 18:02:14 +00003451 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003452
Owen Andersona6804442011-09-01 23:23:50 +00003453 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3454 return MCDisassembler::Fail;
3455 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3456 return MCDisassembler::Fail;
3457 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
3458 return MCDisassembler::Fail;
3459 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3460 return MCDisassembler::Fail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003461
Owen Anderson83e3f672011-08-17 17:44:15 +00003462 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003463}
Owen Anderson7a2e1772011-08-15 18:44:44 +00003464
Owen Andersona6804442011-09-01 23:23:50 +00003465static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003466 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003467 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003468
Owen Anderson7a2e1772011-08-15 18:44:44 +00003469 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3470 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3471 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3472 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3473 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3474
3475 unsigned align = 0;
3476 unsigned index = 0;
3477 switch (size) {
3478 default:
James Molloyc047dca2011-09-01 18:02:14 +00003479 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003480 case 0:
3481 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003482 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003483 index = fieldFromInstruction32(Insn, 5, 3);
3484 break;
3485 case 1:
3486 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003487 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003488 index = fieldFromInstruction32(Insn, 6, 2);
3489 if (fieldFromInstruction32(Insn, 4, 1))
3490 align = 2;
3491 break;
3492 case 2:
3493 if (fieldFromInstruction32(Insn, 6, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003494 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003495 index = fieldFromInstruction32(Insn, 7, 1);
3496 if (fieldFromInstruction32(Insn, 4, 2) != 0)
3497 align = 4;
3498 }
3499
Owen Andersona6804442011-09-01 23:23:50 +00003500 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3501 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003502 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003503 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3504 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003505 }
Owen Andersona6804442011-09-01 23:23:50 +00003506 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3507 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003508 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003509 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003510 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003511 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3512 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003513 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003514 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003515 }
3516
Owen Andersona6804442011-09-01 23:23:50 +00003517 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3518 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003519 Inst.addOperand(MCOperand::CreateImm(index));
3520
Owen Anderson83e3f672011-08-17 17:44:15 +00003521 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003522}
3523
Owen Andersona6804442011-09-01 23:23:50 +00003524static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003525 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003526 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003527
Owen Anderson7a2e1772011-08-15 18:44:44 +00003528 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3529 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3530 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3531 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3532 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3533
3534 unsigned align = 0;
3535 unsigned index = 0;
3536 switch (size) {
3537 default:
James Molloyc047dca2011-09-01 18:02:14 +00003538 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003539 case 0:
3540 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003541 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003542 index = fieldFromInstruction32(Insn, 5, 3);
3543 break;
3544 case 1:
3545 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003546 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003547 index = fieldFromInstruction32(Insn, 6, 2);
3548 if (fieldFromInstruction32(Insn, 4, 1))
3549 align = 2;
3550 break;
3551 case 2:
3552 if (fieldFromInstruction32(Insn, 6, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003553 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003554 index = fieldFromInstruction32(Insn, 7, 1);
3555 if (fieldFromInstruction32(Insn, 4, 2) != 0)
3556 align = 4;
3557 }
3558
3559 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003560 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3561 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003562 }
Owen Andersona6804442011-09-01 23:23:50 +00003563 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3564 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003565 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003566 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003567 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003568 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3569 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003570 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003571 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003572 }
3573
Owen Andersona6804442011-09-01 23:23:50 +00003574 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3575 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003576 Inst.addOperand(MCOperand::CreateImm(index));
3577
Owen Anderson83e3f672011-08-17 17:44:15 +00003578 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003579}
3580
3581
Owen Andersona6804442011-09-01 23:23:50 +00003582static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003583 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003584 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003585
Owen Anderson7a2e1772011-08-15 18:44:44 +00003586 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3587 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3588 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3589 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3590 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3591
3592 unsigned align = 0;
3593 unsigned index = 0;
3594 unsigned inc = 1;
3595 switch (size) {
3596 default:
James Molloyc047dca2011-09-01 18:02:14 +00003597 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003598 case 0:
3599 index = fieldFromInstruction32(Insn, 5, 3);
3600 if (fieldFromInstruction32(Insn, 4, 1))
3601 align = 2;
3602 break;
3603 case 1:
3604 index = fieldFromInstruction32(Insn, 6, 2);
3605 if (fieldFromInstruction32(Insn, 4, 1))
3606 align = 4;
3607 if (fieldFromInstruction32(Insn, 5, 1))
3608 inc = 2;
3609 break;
3610 case 2:
3611 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003612 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003613 index = fieldFromInstruction32(Insn, 7, 1);
3614 if (fieldFromInstruction32(Insn, 4, 1) != 0)
3615 align = 8;
3616 if (fieldFromInstruction32(Insn, 6, 1))
3617 inc = 2;
3618 break;
3619 }
3620
Owen Andersona6804442011-09-01 23:23:50 +00003621 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3622 return MCDisassembler::Fail;
3623 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3624 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003625 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003626 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3627 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003628 }
Owen Andersona6804442011-09-01 23:23:50 +00003629 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3630 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003631 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003632 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003633 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003634 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3635 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003636 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003637 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003638 }
3639
Owen Andersona6804442011-09-01 23:23:50 +00003640 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3641 return MCDisassembler::Fail;
3642 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3643 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003644 Inst.addOperand(MCOperand::CreateImm(index));
3645
Owen Anderson83e3f672011-08-17 17:44:15 +00003646 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003647}
3648
Owen Andersona6804442011-09-01 23:23:50 +00003649static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003650 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003651 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003652
Owen Anderson7a2e1772011-08-15 18:44:44 +00003653 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3654 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3655 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3656 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3657 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3658
3659 unsigned align = 0;
3660 unsigned index = 0;
3661 unsigned inc = 1;
3662 switch (size) {
3663 default:
James Molloyc047dca2011-09-01 18:02:14 +00003664 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003665 case 0:
3666 index = fieldFromInstruction32(Insn, 5, 3);
3667 if (fieldFromInstruction32(Insn, 4, 1))
3668 align = 2;
3669 break;
3670 case 1:
3671 index = fieldFromInstruction32(Insn, 6, 2);
3672 if (fieldFromInstruction32(Insn, 4, 1))
3673 align = 4;
3674 if (fieldFromInstruction32(Insn, 5, 1))
3675 inc = 2;
3676 break;
3677 case 2:
3678 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003679 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003680 index = fieldFromInstruction32(Insn, 7, 1);
3681 if (fieldFromInstruction32(Insn, 4, 1) != 0)
3682 align = 8;
3683 if (fieldFromInstruction32(Insn, 6, 1))
3684 inc = 2;
3685 break;
3686 }
3687
3688 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003689 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3690 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003691 }
Owen Andersona6804442011-09-01 23:23:50 +00003692 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3693 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003694 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003695 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003696 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003697 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3698 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003699 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003700 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003701 }
3702
Owen Andersona6804442011-09-01 23:23:50 +00003703 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3704 return MCDisassembler::Fail;
3705 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3706 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003707 Inst.addOperand(MCOperand::CreateImm(index));
3708
Owen Anderson83e3f672011-08-17 17:44:15 +00003709 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003710}
3711
3712
Owen Andersona6804442011-09-01 23:23:50 +00003713static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003714 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003715 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003716
Owen Anderson7a2e1772011-08-15 18:44:44 +00003717 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3718 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3719 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3720 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3721 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3722
3723 unsigned align = 0;
3724 unsigned index = 0;
3725 unsigned inc = 1;
3726 switch (size) {
3727 default:
James Molloyc047dca2011-09-01 18:02:14 +00003728 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003729 case 0:
3730 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003731 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003732 index = fieldFromInstruction32(Insn, 5, 3);
3733 break;
3734 case 1:
3735 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003736 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003737 index = fieldFromInstruction32(Insn, 6, 2);
3738 if (fieldFromInstruction32(Insn, 5, 1))
3739 inc = 2;
3740 break;
3741 case 2:
3742 if (fieldFromInstruction32(Insn, 4, 2))
James Molloyc047dca2011-09-01 18:02:14 +00003743 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003744 index = fieldFromInstruction32(Insn, 7, 1);
3745 if (fieldFromInstruction32(Insn, 6, 1))
3746 inc = 2;
3747 break;
3748 }
3749
Owen Andersona6804442011-09-01 23:23:50 +00003750 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3751 return MCDisassembler::Fail;
3752 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3753 return MCDisassembler::Fail;
3754 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3755 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003756
3757 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003758 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3759 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003760 }
Owen Andersona6804442011-09-01 23:23:50 +00003761 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3762 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003763 Inst.addOperand(MCOperand::CreateImm(align));
Owen Andersoneaca9282011-08-30 22:58:27 +00003764 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003765 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003766 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3767 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003768 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003769 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003770 }
3771
Owen Andersona6804442011-09-01 23:23:50 +00003772 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3773 return MCDisassembler::Fail;
3774 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3775 return MCDisassembler::Fail;
3776 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3777 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003778 Inst.addOperand(MCOperand::CreateImm(index));
3779
Owen Anderson83e3f672011-08-17 17:44:15 +00003780 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003781}
3782
Owen Andersona6804442011-09-01 23:23:50 +00003783static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003784 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003785 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003786
Owen Anderson7a2e1772011-08-15 18:44:44 +00003787 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3788 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3789 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3790 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3791 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3792
3793 unsigned align = 0;
3794 unsigned index = 0;
3795 unsigned inc = 1;
3796 switch (size) {
3797 default:
James Molloyc047dca2011-09-01 18:02:14 +00003798 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003799 case 0:
3800 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003801 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003802 index = fieldFromInstruction32(Insn, 5, 3);
3803 break;
3804 case 1:
3805 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003806 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003807 index = fieldFromInstruction32(Insn, 6, 2);
3808 if (fieldFromInstruction32(Insn, 5, 1))
3809 inc = 2;
3810 break;
3811 case 2:
3812 if (fieldFromInstruction32(Insn, 4, 2))
James Molloyc047dca2011-09-01 18:02:14 +00003813 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003814 index = fieldFromInstruction32(Insn, 7, 1);
3815 if (fieldFromInstruction32(Insn, 6, 1))
3816 inc = 2;
3817 break;
3818 }
3819
3820 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003821 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3822 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003823 }
Owen Andersona6804442011-09-01 23:23:50 +00003824 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3825 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003826 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003827 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003828 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003829 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3830 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003831 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003832 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003833 }
3834
Owen Andersona6804442011-09-01 23:23:50 +00003835 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3836 return MCDisassembler::Fail;
3837 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3838 return MCDisassembler::Fail;
3839 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3840 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003841 Inst.addOperand(MCOperand::CreateImm(index));
3842
Owen Anderson83e3f672011-08-17 17:44:15 +00003843 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003844}
3845
3846
Owen Andersona6804442011-09-01 23:23:50 +00003847static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003848 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003849 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003850
Owen Anderson7a2e1772011-08-15 18:44:44 +00003851 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3852 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3853 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3854 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3855 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3856
3857 unsigned align = 0;
3858 unsigned index = 0;
3859 unsigned inc = 1;
3860 switch (size) {
3861 default:
James Molloyc047dca2011-09-01 18:02:14 +00003862 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003863 case 0:
3864 if (fieldFromInstruction32(Insn, 4, 1))
3865 align = 4;
3866 index = fieldFromInstruction32(Insn, 5, 3);
3867 break;
3868 case 1:
3869 if (fieldFromInstruction32(Insn, 4, 1))
3870 align = 8;
3871 index = fieldFromInstruction32(Insn, 6, 2);
3872 if (fieldFromInstruction32(Insn, 5, 1))
3873 inc = 2;
3874 break;
3875 case 2:
3876 if (fieldFromInstruction32(Insn, 4, 2))
3877 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3878 index = fieldFromInstruction32(Insn, 7, 1);
3879 if (fieldFromInstruction32(Insn, 6, 1))
3880 inc = 2;
3881 break;
3882 }
3883
Owen Andersona6804442011-09-01 23:23:50 +00003884 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3885 return MCDisassembler::Fail;
3886 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3887 return MCDisassembler::Fail;
3888 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3889 return MCDisassembler::Fail;
3890 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3891 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003892
3893 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003894 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3895 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003896 }
Owen Andersona6804442011-09-01 23:23:50 +00003897 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3898 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003899 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003900 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003901 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003902 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3903 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003904 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003905 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003906 }
3907
Owen Andersona6804442011-09-01 23:23:50 +00003908 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3909 return MCDisassembler::Fail;
3910 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3911 return MCDisassembler::Fail;
3912 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3913 return MCDisassembler::Fail;
3914 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3915 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003916 Inst.addOperand(MCOperand::CreateImm(index));
3917
Owen Anderson83e3f672011-08-17 17:44:15 +00003918 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003919}
3920
Owen Andersona6804442011-09-01 23:23:50 +00003921static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003922 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003923 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003924
Owen Anderson7a2e1772011-08-15 18:44:44 +00003925 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3926 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3927 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3928 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3929 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3930
3931 unsigned align = 0;
3932 unsigned index = 0;
3933 unsigned inc = 1;
3934 switch (size) {
3935 default:
James Molloyc047dca2011-09-01 18:02:14 +00003936 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003937 case 0:
3938 if (fieldFromInstruction32(Insn, 4, 1))
3939 align = 4;
3940 index = fieldFromInstruction32(Insn, 5, 3);
3941 break;
3942 case 1:
3943 if (fieldFromInstruction32(Insn, 4, 1))
3944 align = 8;
3945 index = fieldFromInstruction32(Insn, 6, 2);
3946 if (fieldFromInstruction32(Insn, 5, 1))
3947 inc = 2;
3948 break;
3949 case 2:
3950 if (fieldFromInstruction32(Insn, 4, 2))
3951 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3952 index = fieldFromInstruction32(Insn, 7, 1);
3953 if (fieldFromInstruction32(Insn, 6, 1))
3954 inc = 2;
3955 break;
3956 }
3957
3958 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003959 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3960 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003961 }
Owen Andersona6804442011-09-01 23:23:50 +00003962 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3963 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003964 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003965 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003966 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003967 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3968 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003969 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003970 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003971 }
3972
Owen Andersona6804442011-09-01 23:23:50 +00003973 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3974 return MCDisassembler::Fail;
3975 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3976 return MCDisassembler::Fail;
3977 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3978 return MCDisassembler::Fail;
3979 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3980 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003981 Inst.addOperand(MCOperand::CreateImm(index));
3982
Owen Anderson83e3f672011-08-17 17:44:15 +00003983 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003984}
3985
Owen Andersona6804442011-09-01 23:23:50 +00003986static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +00003987 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003988 DecodeStatus S = MCDisassembler::Success;
Owen Anderson357ec682011-08-22 20:27:12 +00003989 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3990 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3991 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3992 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3993 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3994
3995 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
James Molloyc047dca2011-09-01 18:02:14 +00003996 S = MCDisassembler::SoftFail;
Owen Anderson357ec682011-08-22 20:27:12 +00003997
Owen Andersona6804442011-09-01 23:23:50 +00003998 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
3999 return MCDisassembler::Fail;
4000 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
4001 return MCDisassembler::Fail;
4002 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
4003 return MCDisassembler::Fail;
4004 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
4005 return MCDisassembler::Fail;
4006 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4007 return MCDisassembler::Fail;
Owen Anderson357ec682011-08-22 20:27:12 +00004008
4009 return S;
4010}
4011
Owen Andersona6804442011-09-01 23:23:50 +00004012static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +00004013 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00004014 DecodeStatus S = MCDisassembler::Success;
Owen Anderson357ec682011-08-22 20:27:12 +00004015 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
4016 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
4017 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
4018 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
4019 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
4020
4021 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
James Molloyc047dca2011-09-01 18:02:14 +00004022 S = MCDisassembler::SoftFail;
Owen Anderson357ec682011-08-22 20:27:12 +00004023
Owen Andersona6804442011-09-01 23:23:50 +00004024 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
4025 return MCDisassembler::Fail;
4026 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
4027 return MCDisassembler::Fail;
4028 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
4029 return MCDisassembler::Fail;
4030 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
4031 return MCDisassembler::Fail;
4032 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4033 return MCDisassembler::Fail;
Owen Anderson357ec682011-08-22 20:27:12 +00004034
4035 return S;
4036}
Owen Anderson8e1e60b2011-08-22 23:44:04 +00004037
Owen Andersona6804442011-09-01 23:23:50 +00004038static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoneaca9282011-08-30 22:58:27 +00004039 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00004040 DecodeStatus S = MCDisassembler::Success;
Owen Andersoneaca9282011-08-30 22:58:27 +00004041 unsigned pred = fieldFromInstruction16(Insn, 4, 4);
4042 // The InstPrinter needs to have the low bit of the predicate in
4043 // the mask operand to be able to print it properly.
4044 unsigned mask = fieldFromInstruction16(Insn, 0, 5);
4045
4046 if (pred == 0xF) {
4047 pred = 0xE;
James Molloyc047dca2011-09-01 18:02:14 +00004048 S = MCDisassembler::SoftFail;
Owen Andersone234d022011-08-24 17:21:43 +00004049 }
4050
Owen Andersoneaca9282011-08-30 22:58:27 +00004051 if ((mask & 0xF) == 0) {
4052 // Preserve the high bit of the mask, which is the low bit of
4053 // the predicate.
4054 mask &= 0x10;
4055 mask |= 0x8;
James Molloyc047dca2011-09-01 18:02:14 +00004056 S = MCDisassembler::SoftFail;
Owen Andersonf4408202011-08-24 22:40:22 +00004057 }
Owen Andersoneaca9282011-08-30 22:58:27 +00004058
4059 Inst.addOperand(MCOperand::CreateImm(pred));
4060 Inst.addOperand(MCOperand::CreateImm(mask));
Owen Andersonf4408202011-08-24 22:40:22 +00004061 return S;
4062}
Jim Grosbacha77295d2011-09-08 22:07:06 +00004063
4064static DecodeStatus
4065DecodeT2LDRDPreInstruction(llvm::MCInst &Inst, unsigned Insn,
4066 uint64_t Address, const void *Decoder) {
4067 DecodeStatus S = MCDisassembler::Success;
4068
4069 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
4070 unsigned Rt2 = fieldFromInstruction32(Insn, 8, 4);
4071 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
4072 unsigned addr = fieldFromInstruction32(Insn, 0, 8);
4073 unsigned W = fieldFromInstruction32(Insn, 21, 1);
4074 unsigned U = fieldFromInstruction32(Insn, 23, 1);
4075 unsigned P = fieldFromInstruction32(Insn, 24, 1);
4076 bool writeback = (W == 1) | (P == 0);
4077
4078 addr |= (U << 8) | (Rn << 9);
4079
4080 if (writeback && (Rn == Rt || Rn == Rt2))
4081 Check(S, MCDisassembler::SoftFail);
4082 if (Rt == Rt2)
4083 Check(S, MCDisassembler::SoftFail);
4084
4085 // Rt
4086 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
4087 return MCDisassembler::Fail;
4088 // Rt2
4089 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
4090 return MCDisassembler::Fail;
4091 // Writeback operand
4092 if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
4093 return MCDisassembler::Fail;
4094 // addr
4095 if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
4096 return MCDisassembler::Fail;
4097
4098 return S;
4099}
4100
4101static DecodeStatus
4102DecodeT2STRDPreInstruction(llvm::MCInst &Inst, unsigned Insn,
4103 uint64_t Address, const void *Decoder) {
4104 DecodeStatus S = MCDisassembler::Success;
4105
4106 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
4107 unsigned Rt2 = fieldFromInstruction32(Insn, 8, 4);
4108 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
4109 unsigned addr = fieldFromInstruction32(Insn, 0, 8);
4110 unsigned W = fieldFromInstruction32(Insn, 21, 1);
4111 unsigned U = fieldFromInstruction32(Insn, 23, 1);
4112 unsigned P = fieldFromInstruction32(Insn, 24, 1);
4113 bool writeback = (W == 1) | (P == 0);
4114
4115 addr |= (U << 8) | (Rn << 9);
4116
4117 if (writeback && (Rn == Rt || Rn == Rt2))
4118 Check(S, MCDisassembler::SoftFail);
4119
4120 // Writeback operand
4121 if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
4122 return MCDisassembler::Fail;
4123 // Rt
4124 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
4125 return MCDisassembler::Fail;
4126 // Rt2
4127 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
4128 return MCDisassembler::Fail;
4129 // addr
4130 if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
4131 return MCDisassembler::Fail;
4132
4133 return S;
4134}
Owen Anderson08fef882011-09-09 22:24:36 +00004135
4136static DecodeStatus DecodeT2Adr(llvm::MCInst &Inst, uint32_t Insn,
4137 uint64_t Address, const void *Decoder) {
4138 unsigned sign1 = fieldFromInstruction32(Insn, 21, 1);
4139 unsigned sign2 = fieldFromInstruction32(Insn, 23, 1);
4140 if (sign1 != sign2) return MCDisassembler::Fail;
4141
4142 unsigned Val = fieldFromInstruction32(Insn, 0, 8);
4143 Val |= fieldFromInstruction32(Insn, 12, 3) << 8;
4144 Val |= fieldFromInstruction32(Insn, 26, 1) << 11;
4145 Val |= sign1 << 12;
4146 Inst.addOperand(MCOperand::CreateImm(SignExtend32<13>(Val)));
4147
4148 return MCDisassembler::Success;
4149}
4150
Owen Anderson0afa0092011-09-26 21:06:22 +00004151static DecodeStatus DecodeT2ShifterImmOperand(llvm::MCInst &Inst, uint32_t Val,
4152 uint64_t Address,
4153 const void *Decoder) {
4154 DecodeStatus S = MCDisassembler::Success;
4155
4156 // Shift of "asr #32" is not allowed in Thumb2 mode.
4157 if (Val == 0x20) S = MCDisassembler::SoftFail;
4158 Inst.addOperand(MCOperand::CreateImm(Val));
4159 return S;
4160}
4161
Owen Andersoncb9fed62011-10-28 18:02:13 +00004162static DecodeStatus DecodeSwap(llvm::MCInst &Inst, unsigned Insn,
4163 uint64_t Address, const void *Decoder) {
4164 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
4165 unsigned Rt2 = fieldFromInstruction32(Insn, 0, 4);
4166 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
4167 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
4168
4169 if (pred == 0xF)
4170 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
4171
4172 DecodeStatus S = MCDisassembler::Success;
4173 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
4174 return MCDisassembler::Fail;
4175 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
4176 return MCDisassembler::Fail;
4177 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4178 return MCDisassembler::Fail;
4179 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4180 return MCDisassembler::Fail;
4181
4182 return S;
4183}
Owen Andersonb589be92011-11-15 19:55:00 +00004184
4185static DecodeStatus DecodeVCVTD(llvm::MCInst &Inst, unsigned Insn,
4186 uint64_t Address, const void *Decoder) {
4187 unsigned Vd = (fieldFromInstruction32(Insn, 12, 4) << 0);
4188 Vd |= (fieldFromInstruction32(Insn, 22, 1) << 4);
4189 unsigned Vm = (fieldFromInstruction32(Insn, 0, 4) << 0);
4190 Vm |= (fieldFromInstruction32(Insn, 5, 1) << 4);
4191 unsigned imm = fieldFromInstruction32(Insn, 16, 6);
4192 unsigned cmode = fieldFromInstruction32(Insn, 8, 4);
4193
4194 DecodeStatus S = MCDisassembler::Success;
4195
4196 // VMOVv2f32 is ambiguous with these decodings.
Owen Anderson22925d92011-11-15 20:30:41 +00004197 if (!(imm & 0x38) && cmode == 0xF) {
Owen Andersonb589be92011-11-15 19:55:00 +00004198 Inst.setOpcode(ARM::VMOVv2f32);
4199 return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
4200 }
4201
4202 if (!(imm & 0x20)) Check(S, MCDisassembler::SoftFail);
4203
4204 if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
4205 return MCDisassembler::Fail;
4206 if (!Check(S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
4207 return MCDisassembler::Fail;
4208 Inst.addOperand(MCOperand::CreateImm(64 - imm));
4209
4210 return S;
4211}
4212
4213static DecodeStatus DecodeVCVTQ(llvm::MCInst &Inst, unsigned Insn,
4214 uint64_t Address, const void *Decoder) {
4215 unsigned Vd = (fieldFromInstruction32(Insn, 12, 4) << 0);
4216 Vd |= (fieldFromInstruction32(Insn, 22, 1) << 4);
4217 unsigned Vm = (fieldFromInstruction32(Insn, 0, 4) << 0);
4218 Vm |= (fieldFromInstruction32(Insn, 5, 1) << 4);
4219 unsigned imm = fieldFromInstruction32(Insn, 16, 6);
4220 unsigned cmode = fieldFromInstruction32(Insn, 8, 4);
4221
4222 DecodeStatus S = MCDisassembler::Success;
4223
4224 // VMOVv4f32 is ambiguous with these decodings.
4225 if (!(imm & 0x38) && cmode == 0xF) {
4226 Inst.setOpcode(ARM::VMOVv4f32);
4227 return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
4228 }
4229
4230 if (!(imm & 0x20)) Check(S, MCDisassembler::SoftFail);
4231
4232 if (!Check(S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
4233 return MCDisassembler::Fail;
4234 if (!Check(S, DecodeQPRRegisterClass(Inst, Vm, Address, Decoder)))
4235 return MCDisassembler::Fail;
4236 Inst.addOperand(MCOperand::CreateImm(64 - imm));
4237
4238 return S;
4239}