blob: f3917c4575b88cd0fcb0d5ddc617ca744a04e32d [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Duncan Sands1e96bab2010-11-04 10:49:57 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000046 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000051 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000081 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
82 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
83 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SREM, MVT::i32, Expand);
109 setOperationAction(ISD::UREM, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i64, Expand);
111 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000112
113 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
115 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
116 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
118 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
119 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000122
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000123 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FREM , MVT::f64, Expand);
127 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000128 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FSIN , MVT::f32, Expand);
130 setOperationAction(ISD::FCOS , MVT::f32, Expand);
131 setOperationAction(ISD::FREM , MVT::f32, Expand);
132 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000133 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000134
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000136
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000137 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000138 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
140 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000141 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000142
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
144 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Nate Begemand88fc032006-01-14 03:14:10 +0000146 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
148 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
149 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
150 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
151 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
152 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000153
Nate Begeman35ef9132006-01-11 21:21:00 +0000154 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
156 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000158 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SELECT, MVT::i32, Expand);
160 setOperationAction(ISD::SELECT, MVT::i64, Expand);
161 setOperationAction(ISD::SELECT, MVT::f32, Expand);
162 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000163
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000164 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
166 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000167
Nate Begeman750ac1b2006-02-01 07:19:44 +0000168 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Nate Begeman81e80972006-03-17 01:40:33 +0000171 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000173
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000175
Chris Lattnerf7605322005-08-31 21:09:52 +0000176 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000178
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000179 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
181 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000182
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000183 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
184 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
185 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
186 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000187
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000188 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000190
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
193 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
194 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000195
196
197 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000198 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
200 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000201 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
203 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
204 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
205 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000206 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
208 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000209
Nate Begeman1db3c922008-08-11 17:36:31 +0000210 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000212
213 // TRAMPOLINE is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000215
Nate Begemanacc398c2006-01-25 18:21:52 +0000216 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000218
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000219 // VAARG is custom lowered with the 32-bit SVR4 ABI.
Roman Divackybdb226e2011-06-28 15:30:42 +0000220 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
221 && !TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Roman Divackybdb226e2011-06-28 15:30:42 +0000223 setOperationAction(ISD::VAARG, MVT::i64, Custom);
224 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000226
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000227 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
229 setOperationAction(ISD::VAEND , MVT::Other, Expand);
230 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
231 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
232 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
233 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000234
Chris Lattner6d92cad2006-03-26 10:06:40 +0000235 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000237
Dale Johannesen53e4e442008-11-07 22:54:33 +0000238 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
240 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
241 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
242 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
243 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
246 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
247 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
248 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
249 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
250 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000251
Chris Lattnera7a58542006-06-16 17:34:12 +0000252 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000253 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
255 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
256 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
257 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000258 // This is just the low 32 bits of a (signed) fp->i64 conversion.
259 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000261
Chris Lattner7fbcef72006-03-24 07:53:47 +0000262 // FIXME: disable this lowered code. This generates 64-bit register values,
263 // and we don't model the fact that the top part is clobbered by calls. We
264 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000266 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000267 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000269 }
270
Chris Lattnera7a58542006-06-16 17:34:12 +0000271 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000272 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000274 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000276 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
278 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
279 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000280 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000281 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
283 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
284 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000285 }
Evan Chengd30bf012006-03-01 01:11:20 +0000286
Nate Begeman425a9692005-11-29 08:17:20 +0000287 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000288 // First set operation action for all vector types to expand. Then we
289 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
291 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
292 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000293
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000294 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000295 setOperationAction(ISD::ADD , VT, Legal);
296 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000297
Chris Lattner7ff7e672006-04-04 17:25:31 +0000298 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000299 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000301
302 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000303 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000305 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000307 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000309 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000311 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000313 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000315
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000316 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000317 setOperationAction(ISD::MUL , VT, Expand);
318 setOperationAction(ISD::SDIV, VT, Expand);
319 setOperationAction(ISD::SREM, VT, Expand);
320 setOperationAction(ISD::UDIV, VT, Expand);
321 setOperationAction(ISD::UREM, VT, Expand);
322 setOperationAction(ISD::FDIV, VT, Expand);
323 setOperationAction(ISD::FNEG, VT, Expand);
324 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
325 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
326 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
327 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
328 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
329 setOperationAction(ISD::UDIVREM, VT, Expand);
330 setOperationAction(ISD::SDIVREM, VT, Expand);
331 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
332 setOperationAction(ISD::FPOW, VT, Expand);
333 setOperationAction(ISD::CTPOP, VT, Expand);
334 setOperationAction(ISD::CTLZ, VT, Expand);
335 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000336 }
337
Chris Lattner7ff7e672006-04-04 17:25:31 +0000338 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
339 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000341
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::AND , MVT::v4i32, Legal);
343 setOperationAction(ISD::OR , MVT::v4i32, Legal);
344 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
345 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
346 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
347 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000348
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
350 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
351 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
352 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000353
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
355 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
356 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
357 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
360 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
363 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
364 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
365 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000366 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000367
Eli Friedman4db5aca2011-08-29 18:23:02 +0000368 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
369 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
370
Duncan Sands03228082008-11-23 15:47:28 +0000371 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000372
Jim Laskey2ad9f172007-02-22 14:56:36 +0000373 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000374 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000375 setExceptionPointerRegister(PPC::X3);
376 setExceptionSelectorRegister(PPC::X4);
377 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000378 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000379 setExceptionPointerRegister(PPC::R3);
380 setExceptionSelectorRegister(PPC::R4);
381 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000382
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000383 // We have target-specific dag combine patterns for the following nodes:
384 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000385 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000386 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000387 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000388
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000389 // Darwin long double math library functions have $LDBL128 appended.
390 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000391 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000392 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
393 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000394 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
395 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000396 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
397 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
398 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
399 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
400 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000401 }
402
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000403 setMinFunctionAlignment(2);
404 if (PPCSubTarget.isDarwin())
405 setPrefFunctionAlignment(4);
406
Eli Friedman26689ac2011-08-03 21:06:02 +0000407 setInsertFencesForAtomic(true);
408
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000409 computeRegisterProperties();
410}
411
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000412/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
413/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000414unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000415 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000416 // Darwin passes everything on 4 byte boundary.
417 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
418 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000419 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000420 return 4;
421}
422
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000423const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
424 switch (Opcode) {
425 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000426 case PPCISD::FSEL: return "PPCISD::FSEL";
427 case PPCISD::FCFID: return "PPCISD::FCFID";
428 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
429 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
430 case PPCISD::STFIWX: return "PPCISD::STFIWX";
431 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
432 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
433 case PPCISD::VPERM: return "PPCISD::VPERM";
434 case PPCISD::Hi: return "PPCISD::Hi";
435 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000436 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000437 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
438 case PPCISD::LOAD: return "PPCISD::LOAD";
439 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000440 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
441 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
442 case PPCISD::SRL: return "PPCISD::SRL";
443 case PPCISD::SRA: return "PPCISD::SRA";
444 case PPCISD::SHL: return "PPCISD::SHL";
445 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
446 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000447 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
448 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000449 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000450 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000451 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
452 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000453 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
454 case PPCISD::MFCR: return "PPCISD::MFCR";
455 case PPCISD::VCMP: return "PPCISD::VCMP";
456 case PPCISD::VCMPo: return "PPCISD::VCMPo";
457 case PPCISD::LBRX: return "PPCISD::LBRX";
458 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000459 case PPCISD::LARX: return "PPCISD::LARX";
460 case PPCISD::STCX: return "PPCISD::STCX";
461 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
462 case PPCISD::MFFS: return "PPCISD::MFFS";
463 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
464 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
465 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
466 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000467 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000468 }
469}
470
Owen Anderson825b72b2009-08-11 20:47:22 +0000471MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
472 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000473}
474
Chris Lattner1a635d62006-04-14 06:01:58 +0000475//===----------------------------------------------------------------------===//
476// Node matching predicates, for use by the tblgen matching code.
477//===----------------------------------------------------------------------===//
478
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000479/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000480static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000481 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000482 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000483 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000484 // Maybe this has already been legalized into the constant pool?
485 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000486 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000487 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000488 }
489 return false;
490}
491
Chris Lattnerddb739e2006-04-06 17:23:16 +0000492/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
493/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000494static bool isConstantOrUndef(int Op, int Val) {
495 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000496}
497
498/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
499/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000500bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000501 if (!isUnary) {
502 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000503 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000504 return false;
505 } else {
506 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000507 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
508 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000509 return false;
510 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000511 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000512}
513
514/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
515/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000516bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000517 if (!isUnary) {
518 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000519 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
520 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000521 return false;
522 } else {
523 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000524 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
525 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
526 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
527 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000528 return false;
529 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000530 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000531}
532
Chris Lattnercaad1632006-04-06 22:02:42 +0000533/// isVMerge - Common function, used to match vmrg* shuffles.
534///
Nate Begeman9008ca62009-04-27 18:41:29 +0000535static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000536 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000538 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000539 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
540 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000541
Chris Lattner116cc482006-04-06 21:11:54 +0000542 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
543 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000544 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000545 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000546 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000547 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000548 return false;
549 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000550 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000551}
552
553/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
554/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000555bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000556 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000557 if (!isUnary)
558 return isVMerge(N, UnitSize, 8, 24);
559 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000560}
561
562/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
563/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000564bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000565 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000566 if (!isUnary)
567 return isVMerge(N, UnitSize, 0, 16);
568 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000569}
570
571
Chris Lattnerd0608e12006-04-06 18:26:28 +0000572/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
573/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000574int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000575 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000576 "PPC only supports shuffles by bytes!");
577
578 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000579
Chris Lattnerd0608e12006-04-06 18:26:28 +0000580 // Find the first non-undef value in the shuffle mask.
581 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000582 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000583 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000584
Chris Lattnerd0608e12006-04-06 18:26:28 +0000585 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000586
Nate Begeman9008ca62009-04-27 18:41:29 +0000587 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000588 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000589 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000590 if (ShiftAmt < i) return -1;
591 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000592
Chris Lattnerf24380e2006-04-06 22:28:36 +0000593 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000594 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000595 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000597 return -1;
598 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000599 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000600 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000601 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000602 return -1;
603 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000604 return ShiftAmt;
605}
Chris Lattneref819f82006-03-20 06:33:01 +0000606
607/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
608/// specifies a splat of a single element that is suitable for input to
609/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000610bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000612 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000613
Chris Lattner88a99ef2006-03-20 06:37:44 +0000614 // This is a splat operation if each element of the permute is the same, and
615 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000616 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000617
Nate Begeman9008ca62009-04-27 18:41:29 +0000618 // FIXME: Handle UNDEF elements too!
619 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000620 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000621
Nate Begeman9008ca62009-04-27 18:41:29 +0000622 // Check that the indices are consecutive, in the case of a multi-byte element
623 // splatted with a v16i8 mask.
624 for (unsigned i = 1; i != EltSize; ++i)
625 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000626 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000627
Chris Lattner7ff7e672006-04-04 17:25:31 +0000628 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000629 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000630 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000631 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000632 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000633 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000634 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000635}
636
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000637/// isAllNegativeZeroVector - Returns true if all elements of build_vector
638/// are -0.0.
639bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000640 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
641
642 APInt APVal, APUndef;
643 unsigned BitSize;
644 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000645
Dale Johannesen1e608812009-11-13 01:45:18 +0000646 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000647 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000648 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000649
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000650 return false;
651}
652
Chris Lattneref819f82006-03-20 06:33:01 +0000653/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
654/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000655unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000656 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
657 assert(isSplatShuffleMask(SVOp, EltSize));
658 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000659}
660
Chris Lattnere87192a2006-04-12 17:37:20 +0000661/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000662/// by using a vspltis[bhw] instruction of the specified element size, return
663/// the constant being splatted. The ByteSize field indicates the number of
664/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000665SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
666 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000667
668 // If ByteSize of the splat is bigger than the element size of the
669 // build_vector, then we have a case where we are checking for a splat where
670 // multiple elements of the buildvector are folded together into a single
671 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
672 unsigned EltSize = 16/N->getNumOperands();
673 if (EltSize < ByteSize) {
674 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000675 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000676 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000677
Chris Lattner79d9a882006-04-08 07:14:26 +0000678 // See if all of the elements in the buildvector agree across.
679 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
680 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
681 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000682 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000683
Scott Michelfdc40a02009-02-17 22:15:04 +0000684
Gabor Greifba36cb52008-08-28 21:40:38 +0000685 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000686 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
687 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000688 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000689 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000690
Chris Lattner79d9a882006-04-08 07:14:26 +0000691 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
692 // either constant or undef values that are identical for each chunk. See
693 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000694
Chris Lattner79d9a882006-04-08 07:14:26 +0000695 // Check to see if all of the leading entries are either 0 or -1. If
696 // neither, then this won't fit into the immediate field.
697 bool LeadingZero = true;
698 bool LeadingOnes = true;
699 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000700 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000701
Chris Lattner79d9a882006-04-08 07:14:26 +0000702 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
703 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
704 }
705 // Finally, check the least significant entry.
706 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000707 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000709 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000710 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000712 }
713 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000714 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000715 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000716 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000717 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000718 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000719 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000720
Dan Gohman475871a2008-07-27 21:46:04 +0000721 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000722 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000723
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000724 // Check to see if this buildvec has a single non-undef value in its elements.
725 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
726 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000727 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000728 OpVal = N->getOperand(i);
729 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000730 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000731 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000732
Gabor Greifba36cb52008-08-28 21:40:38 +0000733 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000734
Eli Friedman1a8229b2009-05-24 02:03:36 +0000735 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000736 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000737 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000738 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000739 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000741 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000742 }
743
744 // If the splat value is larger than the element value, then we can never do
745 // this splat. The only case that we could fit the replicated bits into our
746 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000747 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000748
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000749 // If the element value is larger than the splat value, cut it in half and
750 // check to see if the two halves are equal. Continue doing this until we
751 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
752 while (ValSizeInBytes > ByteSize) {
753 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000754
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000755 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000756 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
757 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000758 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000759 }
760
761 // Properly sign extend the value.
762 int ShAmt = (4-ByteSize)*8;
763 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000764
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000765 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000766 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000767
Chris Lattner140a58f2006-04-08 06:46:53 +0000768 // Finally, if this value fits in a 5 bit sext field, return it
769 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000771 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000772}
773
Chris Lattner1a635d62006-04-14 06:01:58 +0000774//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000775// Addressing Mode Selection
776//===----------------------------------------------------------------------===//
777
778/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
779/// or 64-bit immediate, and if the value can be accurately represented as a
780/// sign extension from a 16-bit value. If so, this returns true and the
781/// immediate.
782static bool isIntS16Immediate(SDNode *N, short &Imm) {
783 if (N->getOpcode() != ISD::Constant)
784 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000785
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000786 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000787 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000788 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000789 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000790 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000791}
Dan Gohman475871a2008-07-27 21:46:04 +0000792static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000793 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000794}
795
796
797/// SelectAddressRegReg - Given the specified addressed, check to see if it
798/// can be represented as an indexed [r+r] operation. Returns false if it
799/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000800bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
801 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000802 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000803 short imm = 0;
804 if (N.getOpcode() == ISD::ADD) {
805 if (isIntS16Immediate(N.getOperand(1), imm))
806 return false; // r+i
807 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
808 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000809
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000810 Base = N.getOperand(0);
811 Index = N.getOperand(1);
812 return true;
813 } else if (N.getOpcode() == ISD::OR) {
814 if (isIntS16Immediate(N.getOperand(1), imm))
815 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000816
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000817 // If this is an or of disjoint bitfields, we can codegen this as an add
818 // (for better address arithmetic) if the LHS and RHS of the OR are provably
819 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000820 APInt LHSKnownZero, LHSKnownOne;
821 APInt RHSKnownZero, RHSKnownOne;
822 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000823 APInt::getAllOnesValue(N.getOperand(0)
824 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000825 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000826
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000827 if (LHSKnownZero.getBoolValue()) {
828 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000829 APInt::getAllOnesValue(N.getOperand(1)
830 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000831 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000832 // If all of the bits are known zero on the LHS or RHS, the add won't
833 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000834 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000835 Base = N.getOperand(0);
836 Index = N.getOperand(1);
837 return true;
838 }
839 }
840 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000841
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000842 return false;
843}
844
845/// Returns true if the address N can be represented by a base register plus
846/// a signed 16-bit displacement [r+imm], and if it is not better
847/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000848bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000849 SDValue &Base,
850 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000851 // FIXME dl should come from parent load or store, not from address
852 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000853 // If this can be more profitably realized as r+r, fail.
854 if (SelectAddressRegReg(N, Disp, Base, DAG))
855 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000856
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000857 if (N.getOpcode() == ISD::ADD) {
858 short imm = 0;
859 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000861 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
862 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
863 } else {
864 Base = N.getOperand(0);
865 }
866 return true; // [r+i]
867 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
868 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000869 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000870 && "Cannot handle constant offsets yet!");
871 Disp = N.getOperand(1).getOperand(0); // The global address.
872 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
873 Disp.getOpcode() == ISD::TargetConstantPool ||
874 Disp.getOpcode() == ISD::TargetJumpTable);
875 Base = N.getOperand(0);
876 return true; // [&g+r]
877 }
878 } else if (N.getOpcode() == ISD::OR) {
879 short imm = 0;
880 if (isIntS16Immediate(N.getOperand(1), imm)) {
881 // If this is an or of disjoint bitfields, we can codegen this as an add
882 // (for better address arithmetic) if the LHS and RHS of the OR are
883 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000884 APInt LHSKnownZero, LHSKnownOne;
885 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000886 APInt::getAllOnesValue(N.getOperand(0)
887 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000888 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000889
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000890 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000891 // If all of the bits are known zero on the LHS or RHS, the add won't
892 // carry.
893 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000895 return true;
896 }
897 }
898 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
899 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000900
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000901 // If this address fits entirely in a 16-bit sext immediate field, codegen
902 // this as "d, 0"
903 short Imm;
904 if (isIntS16Immediate(CN, Imm)) {
905 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000906 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
907 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000908 return true;
909 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000910
911 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000913 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
914 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000915
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000916 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000918
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
920 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000921 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000922 return true;
923 }
924 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000925
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000926 Disp = DAG.getTargetConstant(0, getPointerTy());
927 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
928 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
929 else
930 Base = N;
931 return true; // [r+0]
932}
933
934/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
935/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000936bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
937 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000938 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000939 // Check to see if we can easily represent this as an [r+r] address. This
940 // will fail if it thinks that the address is more profitably represented as
941 // reg+imm, e.g. where imm = 0.
942 if (SelectAddressRegReg(N, Base, Index, DAG))
943 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000944
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000945 // If the operand is an addition, always emit this as [r+r], since this is
946 // better (for code size, and execution, as the memop does the add for free)
947 // than emitting an explicit add.
948 if (N.getOpcode() == ISD::ADD) {
949 Base = N.getOperand(0);
950 Index = N.getOperand(1);
951 return true;
952 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000953
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000954 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000955 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
956 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000957 Index = N;
958 return true;
959}
960
961/// SelectAddressRegImmShift - Returns true if the address N can be
962/// represented by a base register plus a signed 14-bit displacement
963/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000964bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
965 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000966 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000967 // FIXME dl should come from the parent load or store, not the address
968 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000969 // If this can be more profitably realized as r+r, fail.
970 if (SelectAddressRegReg(N, Disp, Base, DAG))
971 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000972
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 if (N.getOpcode() == ISD::ADD) {
974 short imm = 0;
975 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
978 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
979 } else {
980 Base = N.getOperand(0);
981 }
982 return true; // [r+i]
983 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
984 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000985 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000986 && "Cannot handle constant offsets yet!");
987 Disp = N.getOperand(1).getOperand(0); // The global address.
988 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
989 Disp.getOpcode() == ISD::TargetConstantPool ||
990 Disp.getOpcode() == ISD::TargetJumpTable);
991 Base = N.getOperand(0);
992 return true; // [&g+r]
993 }
994 } else if (N.getOpcode() == ISD::OR) {
995 short imm = 0;
996 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
997 // If this is an or of disjoint bitfields, we can codegen this as an add
998 // (for better address arithmetic) if the LHS and RHS of the OR are
999 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001000 APInt LHSKnownZero, LHSKnownOne;
1001 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +00001002 APInt::getAllOnesValue(N.getOperand(0)
1003 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001004 LHSKnownZero, LHSKnownOne);
1005 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001006 // If all of the bits are known zero on the LHS or RHS, the add won't
1007 // carry.
1008 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001009 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001010 return true;
1011 }
1012 }
1013 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001014 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001015 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001016 // If this address fits entirely in a 14-bit sext immediate field, codegen
1017 // this as "d, 0"
1018 short Imm;
1019 if (isIntS16Immediate(CN, Imm)) {
1020 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001021 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1022 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001023 return true;
1024 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001025
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001026 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001028 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1029 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001030
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001031 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1033 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1034 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001035 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001036 return true;
1037 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001038 }
1039 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001040
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001041 Disp = DAG.getTargetConstant(0, getPointerTy());
1042 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1043 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1044 else
1045 Base = N;
1046 return true; // [r+0]
1047}
1048
1049
1050/// getPreIndexedAddressParts - returns true by value, base pointer and
1051/// offset pointer and addressing mode by reference if the node's address
1052/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001053bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1054 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001055 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001056 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001057 // Disabled by default for now.
1058 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001059
Dan Gohman475871a2008-07-27 21:46:04 +00001060 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001061 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001062 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1063 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001064 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001065
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001066 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001067 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001068 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001069 } else
1070 return false;
1071
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001072 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001073 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001074 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001075
Chris Lattner0851b4f2006-11-15 19:55:13 +00001076 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001077
Chris Lattner0851b4f2006-11-15 19:55:13 +00001078 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001079 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001080 // reg + imm
1081 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1082 return false;
1083 } else {
1084 // reg + imm * 4.
1085 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1086 return false;
1087 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001088
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001089 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001090 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1091 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001093 LD->getExtensionType() == ISD::SEXTLOAD &&
1094 isa<ConstantSDNode>(Offset))
1095 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001096 }
1097
Chris Lattner4eab7142006-11-10 02:08:47 +00001098 AM = ISD::PRE_INC;
1099 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001100}
1101
1102//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001103// LowerOperation implementation
1104//===----------------------------------------------------------------------===//
1105
Chris Lattner1e61e692010-11-15 02:46:57 +00001106/// GetLabelAccessInfo - Return true if we should reference labels using a
1107/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1108static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001109 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1110 HiOpFlags = PPCII::MO_HA16;
1111 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001112
Chris Lattner1e61e692010-11-15 02:46:57 +00001113 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1114 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001115 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001116 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001117 if (isPIC) {
1118 HiOpFlags |= PPCII::MO_PIC_FLAG;
1119 LoOpFlags |= PPCII::MO_PIC_FLAG;
1120 }
1121
1122 // If this is a reference to a global value that requires a non-lazy-ptr, make
1123 // sure that instruction lowering adds it.
1124 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1125 HiOpFlags |= PPCII::MO_NLP_FLAG;
1126 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001127
Chris Lattner6d2ff122010-11-15 03:13:19 +00001128 if (GV->hasHiddenVisibility()) {
1129 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1130 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1131 }
1132 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001133
Chris Lattner1e61e692010-11-15 02:46:57 +00001134 return isPIC;
1135}
1136
1137static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1138 SelectionDAG &DAG) {
1139 EVT PtrVT = HiPart.getValueType();
1140 SDValue Zero = DAG.getConstant(0, PtrVT);
1141 DebugLoc DL = HiPart.getDebugLoc();
1142
1143 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1144 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001145
Chris Lattner1e61e692010-11-15 02:46:57 +00001146 // With PIC, the first instruction is actually "GR+hi(&G)".
1147 if (isPIC)
1148 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1149 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001150
Chris Lattner1e61e692010-11-15 02:46:57 +00001151 // Generate non-pic code that has direct accesses to the constant pool.
1152 // The address of the global is just (hi(&g)+lo(&g)).
1153 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1154}
1155
Scott Michelfdc40a02009-02-17 22:15:04 +00001156SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001157 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001158 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001159 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001160 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001161
Chris Lattner1e61e692010-11-15 02:46:57 +00001162 unsigned MOHiFlag, MOLoFlag;
1163 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1164 SDValue CPIHi =
1165 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1166 SDValue CPILo =
1167 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1168 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001169}
1170
Dan Gohmand858e902010-04-17 15:26:15 +00001171SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001172 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001173 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001174
Chris Lattner1e61e692010-11-15 02:46:57 +00001175 unsigned MOHiFlag, MOLoFlag;
1176 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1177 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1178 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1179 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001180}
1181
Dan Gohmand858e902010-04-17 15:26:15 +00001182SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1183 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001184 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001185
Dan Gohman46510a72010-04-15 01:51:59 +00001186 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001187
Chris Lattner1e61e692010-11-15 02:46:57 +00001188 unsigned MOHiFlag, MOLoFlag;
1189 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1190 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1191 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1192 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1193}
1194
1195SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1196 SelectionDAG &DAG) const {
1197 EVT PtrVT = Op.getValueType();
1198 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1199 DebugLoc DL = GSDN->getDebugLoc();
1200 const GlobalValue *GV = GSDN->getGlobal();
1201
Chris Lattner1e61e692010-11-15 02:46:57 +00001202 // 64-bit SVR4 ABI code is always position-independent.
1203 // The actual address of the GlobalValue is stored in the TOC.
1204 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1205 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1206 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1207 DAG.getRegister(PPC::X2, MVT::i64));
1208 }
1209
Chris Lattner6d2ff122010-11-15 03:13:19 +00001210 unsigned MOHiFlag, MOLoFlag;
1211 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001212
Chris Lattner6d2ff122010-11-15 03:13:19 +00001213 SDValue GAHi =
1214 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1215 SDValue GALo =
1216 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001217
Chris Lattner6d2ff122010-11-15 03:13:19 +00001218 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001219
Chris Lattner6d2ff122010-11-15 03:13:19 +00001220 // If the global reference is actually to a non-lazy-pointer, we have to do an
1221 // extra load to get the address of the global.
1222 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1223 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
1224 false, false, 0);
1225 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001226}
1227
Dan Gohmand858e902010-04-17 15:26:15 +00001228SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001229 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001230 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001231
Chris Lattner1a635d62006-04-14 06:01:58 +00001232 // If we're comparing for equality to zero, expose the fact that this is
1233 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1234 // fold the new nodes.
1235 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1236 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001237 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001238 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 if (VT.bitsLT(MVT::i32)) {
1240 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001241 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001242 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001243 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001244 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1245 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001246 DAG.getConstant(Log2b, MVT::i32));
1247 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001248 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001249 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001250 // optimized. FIXME: revisit this when we can custom lower all setcc
1251 // optimizations.
1252 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001253 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001254 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001255
Chris Lattner1a635d62006-04-14 06:01:58 +00001256 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001257 // by xor'ing the rhs with the lhs, which is faster than setting a
1258 // condition register, reading it back out, and masking the correct bit. The
1259 // normal approach here uses sub to do this instead of xor. Using xor exposes
1260 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001261 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001262 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001263 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001264 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001265 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001266 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001267 }
Dan Gohman475871a2008-07-27 21:46:04 +00001268 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001269}
1270
Dan Gohman475871a2008-07-27 21:46:04 +00001271SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001272 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001273 SDNode *Node = Op.getNode();
1274 EVT VT = Node->getValueType(0);
1275 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1276 SDValue InChain = Node->getOperand(0);
1277 SDValue VAListPtr = Node->getOperand(1);
1278 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1279 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001280
Roman Divackybdb226e2011-06-28 15:30:42 +00001281 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1282
1283 // gpr_index
1284 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1285 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1286 false, false, 0);
1287 InChain = GprIndex.getValue(1);
1288
1289 if (VT == MVT::i64) {
1290 // Check if GprIndex is even
1291 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1292 DAG.getConstant(1, MVT::i32));
1293 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1294 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1295 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1296 DAG.getConstant(1, MVT::i32));
1297 // Align GprIndex to be even if it isn't
1298 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1299 GprIndex);
1300 }
1301
1302 // fpr index is 1 byte after gpr
1303 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1304 DAG.getConstant(1, MVT::i32));
1305
1306 // fpr
1307 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1308 FprPtr, MachinePointerInfo(SV), MVT::i8,
1309 false, false, 0);
1310 InChain = FprIndex.getValue(1);
1311
1312 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1313 DAG.getConstant(8, MVT::i32));
1314
1315 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1316 DAG.getConstant(4, MVT::i32));
1317
1318 // areas
1319 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
1320 MachinePointerInfo(), false, false, 0);
1321 InChain = OverflowArea.getValue(1);
1322
1323 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
1324 MachinePointerInfo(), false, false, 0);
1325 InChain = RegSaveArea.getValue(1);
1326
1327 // select overflow_area if index > 8
1328 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1329 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1330
Roman Divackybdb226e2011-06-28 15:30:42 +00001331 // adjustment constant gpr_index * 4/8
1332 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1333 VT.isInteger() ? GprIndex : FprIndex,
1334 DAG.getConstant(VT.isInteger() ? 4 : 8,
1335 MVT::i32));
1336
1337 // OurReg = RegSaveArea + RegConstant
1338 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1339 RegConstant);
1340
1341 // Floating types are 32 bytes into RegSaveArea
1342 if (VT.isFloatingPoint())
1343 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1344 DAG.getConstant(32, MVT::i32));
1345
1346 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1347 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1348 VT.isInteger() ? GprIndex : FprIndex,
1349 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1350 MVT::i32));
1351
1352 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1353 VT.isInteger() ? VAListPtr : FprPtr,
1354 MachinePointerInfo(SV),
1355 MVT::i8, false, false, 0);
1356
1357 // determine if we should load from reg_save_area or overflow_area
1358 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1359
1360 // increase overflow_area by 4/8 if gpr/fpr > 8
1361 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1362 DAG.getConstant(VT.isInteger() ? 4 : 8,
1363 MVT::i32));
1364
1365 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1366 OverflowAreaPlusN);
1367
1368 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1369 OverflowAreaPtr,
1370 MachinePointerInfo(),
1371 MVT::i32, false, false, 0);
1372
1373 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(), false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001374}
1375
Dan Gohmand858e902010-04-17 15:26:15 +00001376SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op,
1377 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001378 SDValue Chain = Op.getOperand(0);
1379 SDValue Trmp = Op.getOperand(1); // trampoline
1380 SDValue FPtr = Op.getOperand(2); // nested function
1381 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001382 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001383
Owen Andersone50ed302009-08-10 22:56:29 +00001384 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001385 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001386 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001387 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1388 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001389
Scott Michelfdc40a02009-02-17 22:15:04 +00001390 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001391 TargetLowering::ArgListEntry Entry;
1392
1393 Entry.Ty = IntPtrTy;
1394 Entry.Node = Trmp; Args.push_back(Entry);
1395
1396 // TrampSize == (isPPC64 ? 48 : 40);
1397 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001398 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001399 Args.push_back(Entry);
1400
1401 Entry.Node = FPtr; Args.push_back(Entry);
1402 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001403
Bill Wendling77959322008-09-17 00:30:57 +00001404 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1405 std::pair<SDValue, SDValue> CallResult =
Owen Anderson23b9b192009-08-12 00:36:31 +00001406 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001407 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001408 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001409 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001410 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001411
1412 SDValue Ops[] =
1413 { CallResult.first, CallResult.second };
1414
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001415 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001416}
1417
Dan Gohman475871a2008-07-27 21:46:04 +00001418SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001419 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001420 MachineFunction &MF = DAG.getMachineFunction();
1421 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1422
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001423 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001424
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001425 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001426 // vastart just stores the address of the VarArgsFrameIndex slot into the
1427 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001428 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001429 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001430 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001431 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1432 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001433 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001434 }
1435
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001436 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001437 // We suppose the given va_list is already allocated.
1438 //
1439 // typedef struct {
1440 // char gpr; /* index into the array of 8 GPRs
1441 // * stored in the register save area
1442 // * gpr=0 corresponds to r3,
1443 // * gpr=1 to r4, etc.
1444 // */
1445 // char fpr; /* index into the array of 8 FPRs
1446 // * stored in the register save area
1447 // * fpr=0 corresponds to f1,
1448 // * fpr=1 to f2, etc.
1449 // */
1450 // char *overflow_arg_area;
1451 // /* location on stack that holds
1452 // * the next overflow argument
1453 // */
1454 // char *reg_save_area;
1455 // /* where r3:r10 and f1:f8 (if saved)
1456 // * are stored
1457 // */
1458 // } va_list[1];
1459
1460
Dan Gohman1e93df62010-04-17 14:41:14 +00001461 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1462 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001463
Nicolas Geoffray01119992007-04-03 13:59:52 +00001464
Owen Andersone50ed302009-08-10 22:56:29 +00001465 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001466
Dan Gohman1e93df62010-04-17 14:41:14 +00001467 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1468 PtrVT);
1469 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1470 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001471
Duncan Sands83ec4b62008-06-06 12:08:01 +00001472 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001473 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001474
Duncan Sands83ec4b62008-06-06 12:08:01 +00001475 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001476 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001477
1478 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001479 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001480
Dan Gohman69de1932008-02-06 22:27:42 +00001481 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
Nicolas Geoffray01119992007-04-03 13:59:52 +00001483 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001484 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001485 Op.getOperand(1),
1486 MachinePointerInfo(SV),
1487 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001488 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001489 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001490 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001491
Nicolas Geoffray01119992007-04-03 13:59:52 +00001492 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001493 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001494 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1495 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001496 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001497 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001498 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001499
Nicolas Geoffray01119992007-04-03 13:59:52 +00001500 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001501 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001502 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1503 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001504 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001505 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001506 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001507
1508 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001509 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1510 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001511 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001512
Chris Lattner1a635d62006-04-14 06:01:58 +00001513}
1514
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001515#include "PPCGenCallingConv.inc"
1516
Duncan Sands1e96bab2010-11-04 10:49:57 +00001517static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001518 CCValAssign::LocInfo &LocInfo,
1519 ISD::ArgFlagsTy &ArgFlags,
1520 CCState &State) {
1521 return true;
1522}
1523
Duncan Sands1e96bab2010-11-04 10:49:57 +00001524static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001525 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001526 CCValAssign::LocInfo &LocInfo,
1527 ISD::ArgFlagsTy &ArgFlags,
1528 CCState &State) {
1529 static const unsigned ArgRegs[] = {
1530 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1531 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1532 };
1533 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001534
Tilmann Schellerffd02002009-07-03 06:45:56 +00001535 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1536
1537 // Skip one register if the first unallocated register has an even register
1538 // number and there are still argument registers available which have not been
1539 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1540 // need to skip a register if RegNum is odd.
1541 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1542 State.AllocateReg(ArgRegs[RegNum]);
1543 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001544
Tilmann Schellerffd02002009-07-03 06:45:56 +00001545 // Always return false here, as this function only makes sure that the first
1546 // unallocated register has an odd register number and does not actually
1547 // allocate a register for the current argument.
1548 return false;
1549}
1550
Duncan Sands1e96bab2010-11-04 10:49:57 +00001551static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001552 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001553 CCValAssign::LocInfo &LocInfo,
1554 ISD::ArgFlagsTy &ArgFlags,
1555 CCState &State) {
1556 static const unsigned ArgRegs[] = {
1557 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1558 PPC::F8
1559 };
1560
1561 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001562
Tilmann Schellerffd02002009-07-03 06:45:56 +00001563 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1564
1565 // If there is only one Floating-point register left we need to put both f64
1566 // values of a split ppc_fp128 value on the stack.
1567 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1568 State.AllocateReg(ArgRegs[RegNum]);
1569 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001570
Tilmann Schellerffd02002009-07-03 06:45:56 +00001571 // Always return false here, as this function only makes sure that the two f64
1572 // values a ppc_fp128 value is split into are both passed in registers or both
1573 // passed on the stack and does not actually allocate a register for the
1574 // current argument.
1575 return false;
1576}
1577
Chris Lattner9f0bc652007-02-25 05:34:32 +00001578/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001579/// on Darwin.
1580static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001581 static const unsigned FPR[] = {
1582 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001583 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001584 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001585
Chris Lattner9f0bc652007-02-25 05:34:32 +00001586 return FPR;
1587}
1588
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001589/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1590/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001591static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001592 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001593 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001594 if (Flags.isByVal())
1595 ArgSize = Flags.getByValSize();
1596 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1597
1598 return ArgSize;
1599}
1600
Dan Gohman475871a2008-07-27 21:46:04 +00001601SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001602PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001603 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001604 const SmallVectorImpl<ISD::InputArg>
1605 &Ins,
1606 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001607 SmallVectorImpl<SDValue> &InVals)
1608 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001609 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001610 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1611 dl, DAG, InVals);
1612 } else {
1613 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1614 dl, DAG, InVals);
1615 }
1616}
1617
1618SDValue
1619PPCTargetLowering::LowerFormalArguments_SVR4(
1620 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001621 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001622 const SmallVectorImpl<ISD::InputArg>
1623 &Ins,
1624 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001625 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001626
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001627 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001628 // +-----------------------------------+
1629 // +--> | Back chain |
1630 // | +-----------------------------------+
1631 // | | Floating-point register save area |
1632 // | +-----------------------------------+
1633 // | | General register save area |
1634 // | +-----------------------------------+
1635 // | | CR save word |
1636 // | +-----------------------------------+
1637 // | | VRSAVE save word |
1638 // | +-----------------------------------+
1639 // | | Alignment padding |
1640 // | +-----------------------------------+
1641 // | | Vector register save area |
1642 // | +-----------------------------------+
1643 // | | Local variable space |
1644 // | +-----------------------------------+
1645 // | | Parameter list area |
1646 // | +-----------------------------------+
1647 // | | LR save word |
1648 // | +-----------------------------------+
1649 // SP--> +--- | Back chain |
1650 // +-----------------------------------+
1651 //
1652 // Specifications:
1653 // System V Application Binary Interface PowerPC Processor Supplement
1654 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001655
Tilmann Schellerffd02002009-07-03 06:45:56 +00001656 MachineFunction &MF = DAG.getMachineFunction();
1657 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001658 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001659
Owen Andersone50ed302009-08-10 22:56:29 +00001660 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001661 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001662 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001663 unsigned PtrByteSize = 4;
1664
1665 // Assign locations to all of the incoming arguments.
1666 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001667 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1668 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001669
1670 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001671 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001672
Dan Gohman98ca4f22009-08-05 01:29:28 +00001673 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001674
Tilmann Schellerffd02002009-07-03 06:45:56 +00001675 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1676 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001677
Tilmann Schellerffd02002009-07-03 06:45:56 +00001678 // Arguments stored in registers.
1679 if (VA.isRegLoc()) {
1680 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001681 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001682
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001684 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001685 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001687 RC = PPC::GPRCRegisterClass;
1688 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001690 RC = PPC::F4RCRegisterClass;
1691 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001692 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001693 RC = PPC::F8RCRegisterClass;
1694 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 case MVT::v16i8:
1696 case MVT::v8i16:
1697 case MVT::v4i32:
1698 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001699 RC = PPC::VRRCRegisterClass;
1700 break;
1701 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001702
Tilmann Schellerffd02002009-07-03 06:45:56 +00001703 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001704 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001706
Dan Gohman98ca4f22009-08-05 01:29:28 +00001707 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001708 } else {
1709 // Argument stored in memory.
1710 assert(VA.isMemLoc());
1711
1712 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1713 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001714 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001715
1716 // Create load nodes to retrieve arguments from the stack.
1717 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001718 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1719 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001720 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001721 }
1722 }
1723
1724 // Assign locations to all of the incoming aggregate by value arguments.
1725 // Aggregates passed by value are stored in the local variable space of the
1726 // caller's stack frame, right above the parameter list area.
1727 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001728 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1729 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001730
1731 // Reserve stack space for the allocations in CCInfo.
1732 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1733
Dan Gohman98ca4f22009-08-05 01:29:28 +00001734 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001735
1736 // Area that is at least reserved in the caller of this function.
1737 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001738
Tilmann Schellerffd02002009-07-03 06:45:56 +00001739 // Set the size that is at least reserved in caller of this function. Tail
1740 // call optimized function's reserved stack space needs to be aligned so that
1741 // taking the difference between two stack areas will result in an aligned
1742 // stack.
1743 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1744
1745 MinReservedArea =
1746 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001747 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001748
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001749 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001750 getStackAlignment();
1751 unsigned AlignMask = TargetAlign-1;
1752 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001753
Tilmann Schellerffd02002009-07-03 06:45:56 +00001754 FI->setMinReservedArea(MinReservedArea);
1755
1756 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001757
Tilmann Schellerffd02002009-07-03 06:45:56 +00001758 // If the function takes variable number of arguments, make a frame index for
1759 // the start of the first vararg value... for expansion of llvm.va_start.
1760 if (isVarArg) {
1761 static const unsigned GPArgRegs[] = {
1762 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1763 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1764 };
1765 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1766
1767 static const unsigned FPArgRegs[] = {
1768 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1769 PPC::F8
1770 };
1771 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1772
Dan Gohman1e93df62010-04-17 14:41:14 +00001773 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1774 NumGPArgRegs));
1775 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1776 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001777
1778 // Make room for NumGPArgRegs and NumFPArgRegs.
1779 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001780 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001781
Dan Gohman1e93df62010-04-17 14:41:14 +00001782 FuncInfo->setVarArgsStackOffset(
1783 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001784 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001785
Dan Gohman1e93df62010-04-17 14:41:14 +00001786 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1787 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001788
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001789 // The fixed integer arguments of a variadic function are stored to the
1790 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1791 // the result of va_next.
1792 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1793 // Get an existing live-in vreg, or add a new one.
1794 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1795 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001796 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001797
Dan Gohman98ca4f22009-08-05 01:29:28 +00001798 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001799 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1800 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001801 MemOps.push_back(Store);
1802 // Increment the address by four for the next argument to store
1803 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1804 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1805 }
1806
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001807 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1808 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001809 // The double arguments are stored to the VarArgsFrameIndex
1810 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001811 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1812 // Get an existing live-in vreg, or add a new one.
1813 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1814 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001815 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001816
Owen Anderson825b72b2009-08-11 20:47:22 +00001817 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001818 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1819 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001820 MemOps.push_back(Store);
1821 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001822 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001823 PtrVT);
1824 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1825 }
1826 }
1827
1828 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001829 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001830 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001831
Dan Gohman98ca4f22009-08-05 01:29:28 +00001832 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001833}
1834
1835SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836PPCTargetLowering::LowerFormalArguments_Darwin(
1837 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001838 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001839 const SmallVectorImpl<ISD::InputArg>
1840 &Ins,
1841 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001842 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001843 // TODO: add description of PPC stack frame format, or at least some docs.
1844 //
1845 MachineFunction &MF = DAG.getMachineFunction();
1846 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001847 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001848
Owen Andersone50ed302009-08-10 22:56:29 +00001849 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001851 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001852 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001853 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001854
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001855 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001856 // Area that is at least reserved in caller of this function.
1857 unsigned MinReservedArea = ArgOffset;
1858
Chris Lattnerc91a4752006-06-26 22:48:35 +00001859 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001860 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1861 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1862 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001863 static const unsigned GPR_64[] = { // 64-bit registers.
1864 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1865 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1866 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001867
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001868 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001869
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001870 static const unsigned VR[] = {
1871 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1872 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1873 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001874
Owen Anderson718cb662007-09-07 04:06:50 +00001875 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001876 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001877 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001878
1879 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001880
Chris Lattnerc91a4752006-06-26 22:48:35 +00001881 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001882
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001883 // In 32-bit non-varargs functions, the stack space for vectors is after the
1884 // stack space for non-vectors. We do not use this space unless we have
1885 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001886 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001887 // that out...for the pathological case, compute VecArgOffset as the
1888 // start of the vector parameter area. Computing VecArgOffset is the
1889 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001890 unsigned VecArgOffset = ArgOffset;
1891 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001892 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001893 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001894 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001895 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001897
Duncan Sands276dcbd2008-03-21 09:14:45 +00001898 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001899 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001900 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001901 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001902 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1903 VecArgOffset += ArgSize;
1904 continue;
1905 }
1906
Owen Anderson825b72b2009-08-11 20:47:22 +00001907 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001908 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001909 case MVT::i32:
1910 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001911 VecArgOffset += isPPC64 ? 8 : 4;
1912 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001913 case MVT::i64: // PPC64
1914 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001915 VecArgOffset += 8;
1916 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001917 case MVT::v4f32:
1918 case MVT::v4i32:
1919 case MVT::v8i16:
1920 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001921 // Nothing to do, we're only looking at Nonvector args here.
1922 break;
1923 }
1924 }
1925 }
1926 // We've found where the vector parameter area in memory is. Skip the
1927 // first 12 parameters; these don't use that memory.
1928 VecArgOffset = ((VecArgOffset+15)/16)*16;
1929 VecArgOffset += 12*16;
1930
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001931 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001932 // entry to a function on PPC, the arguments start after the linkage area,
1933 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001934
Dan Gohman475871a2008-07-27 21:46:04 +00001935 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001936 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001937 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001938 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001939 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001940 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001941 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001942 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001943 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001944
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001945 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001946
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001947 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001948 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1949 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001950 if (isVarArg || isPPC64) {
1951 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001952 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001953 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001954 PtrByteSize);
1955 } else nAltivecParamsAtEnd++;
1956 } else
1957 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001958 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001959 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001960 PtrByteSize);
1961
Dale Johannesen8419dd62008-03-07 20:27:40 +00001962 // FIXME the codegen can be much improved in some cases.
1963 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001964 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001965 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001966 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001967 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001968 // Objects of size 1 and 2 are right justified, everything else is
1969 // left justified. This means the memory address is adjusted forwards.
1970 if (ObjSize==1 || ObjSize==2) {
1971 CurArgOffset = CurArgOffset + (4 - ObjSize);
1972 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001973 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001974 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001975 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001976 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001977 if (ObjSize==1 || ObjSize==2) {
1978 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00001979 unsigned VReg;
1980 if (isPPC64)
1981 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
1982 else
1983 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001984 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001985 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001986 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001987 ObjSize==1 ? MVT::i8 : MVT::i16,
1988 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001989 MemOps.push_back(Store);
1990 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001991 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001992
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001993 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001994
Dale Johannesen7f96f392008-03-08 01:41:42 +00001995 continue;
1996 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001997 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1998 // Store whatever pieces of the object are in registers
1999 // to memory. ArgVal will be address of the beginning of
2000 // the object.
2001 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002002 unsigned VReg;
2003 if (isPPC64)
2004 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2005 else
2006 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002007 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002008 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002009 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002010 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2011 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002012 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002013 MemOps.push_back(Store);
2014 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002015 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002016 } else {
2017 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2018 break;
2019 }
2020 }
2021 continue;
2022 }
2023
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002025 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002026 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002027 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002028 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002029 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002030 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002031 ++GPR_idx;
2032 } else {
2033 needsLoad = true;
2034 ArgSize = PtrByteSize;
2035 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002036 // All int arguments reserve stack space in the Darwin ABI.
2037 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002038 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002039 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002040 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002041 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002042 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002043 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002044 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002045
Owen Anderson825b72b2009-08-11 20:47:22 +00002046 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002047 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002048 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002049 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002051 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002052 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002053 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002054 DAG.getValueType(ObjectVT));
2055
Owen Anderson825b72b2009-08-11 20:47:22 +00002056 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002057 }
2058
Chris Lattnerc91a4752006-06-26 22:48:35 +00002059 ++GPR_idx;
2060 } else {
2061 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002062 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002063 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002064 // All int arguments reserve stack space in the Darwin ABI.
2065 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002066 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002067
Owen Anderson825b72b2009-08-11 20:47:22 +00002068 case MVT::f32:
2069 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002070 // Every 4 bytes of argument space consumes one of the GPRs available for
2071 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002072 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002073 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002074 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002075 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002076 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002077 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002078 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002079
Owen Anderson825b72b2009-08-11 20:47:22 +00002080 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002081 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002082 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002083 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002084
Dan Gohman98ca4f22009-08-05 01:29:28 +00002085 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002086 ++FPR_idx;
2087 } else {
2088 needsLoad = true;
2089 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002090
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002091 // All FP arguments reserve stack space in the Darwin ABI.
2092 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002093 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002094 case MVT::v4f32:
2095 case MVT::v4i32:
2096 case MVT::v8i16:
2097 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002098 // Note that vector arguments in registers don't reserve stack space,
2099 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002100 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002101 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002102 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002103 if (isVarArg) {
2104 while ((ArgOffset % 16) != 0) {
2105 ArgOffset += PtrByteSize;
2106 if (GPR_idx != Num_GPR_Regs)
2107 GPR_idx++;
2108 }
2109 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002110 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002111 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002112 ++VR_idx;
2113 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002114 if (!isVarArg && !isPPC64) {
2115 // Vectors go after all the nonvectors.
2116 CurArgOffset = VecArgOffset;
2117 VecArgOffset += 16;
2118 } else {
2119 // Vectors are aligned.
2120 ArgOffset = ((ArgOffset+15)/16)*16;
2121 CurArgOffset = ArgOffset;
2122 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002123 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002124 needsLoad = true;
2125 }
2126 break;
2127 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002128
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002129 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002130 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002131 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002132 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002133 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002134 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002135 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002136 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002137 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002138 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002139
Dan Gohman98ca4f22009-08-05 01:29:28 +00002140 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002141 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002142
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002143 // Set the size that is at least reserved in caller of this function. Tail
2144 // call optimized function's reserved stack space needs to be aligned so that
2145 // taking the difference between two stack areas will result in an aligned
2146 // stack.
2147 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2148 // Add the Altivec parameters at the end, if needed.
2149 if (nAltivecParamsAtEnd) {
2150 MinReservedArea = ((MinReservedArea+15)/16)*16;
2151 MinReservedArea += 16*nAltivecParamsAtEnd;
2152 }
2153 MinReservedArea =
2154 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002155 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2156 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002157 getStackAlignment();
2158 unsigned AlignMask = TargetAlign-1;
2159 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2160 FI->setMinReservedArea(MinReservedArea);
2161
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002162 // If the function takes variable number of arguments, make a frame index for
2163 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002164 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002165 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002166
Dan Gohman1e93df62010-04-17 14:41:14 +00002167 FuncInfo->setVarArgsFrameIndex(
2168 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002169 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002170 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002171
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002172 // If this function is vararg, store any remaining integer argument regs
2173 // to their spots on the stack so that they may be loaded by deferencing the
2174 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002175 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002176 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002177
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002178 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002179 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002180 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002181 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002182
Dan Gohman98ca4f22009-08-05 01:29:28 +00002183 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002184 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2185 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002186 MemOps.push_back(Store);
2187 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002188 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002189 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002190 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002191 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002192
Dale Johannesen8419dd62008-03-07 20:27:40 +00002193 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002194 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002195 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002196
Dan Gohman98ca4f22009-08-05 01:29:28 +00002197 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002198}
2199
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002200/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002201/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002202static unsigned
2203CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2204 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002205 bool isVarArg,
2206 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002207 const SmallVectorImpl<ISD::OutputArg>
2208 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002209 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002210 unsigned &nAltivecParamsAtEnd) {
2211 // Count how many bytes are to be pushed on the stack, including the linkage
2212 // area, and parameter passing area. We start with 24/48 bytes, which is
2213 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002214 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002215 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002216 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2217
2218 // Add up all the space actually used.
2219 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2220 // they all go in registers, but we must reserve stack space for them for
2221 // possible use by the caller. In varargs or 64-bit calls, parameters are
2222 // assigned stack space in order, with padding so Altivec parameters are
2223 // 16-byte aligned.
2224 nAltivecParamsAtEnd = 0;
2225 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002226 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002227 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002228 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002229 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2230 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002231 if (!isVarArg && !isPPC64) {
2232 // Non-varargs Altivec parameters go after all the non-Altivec
2233 // parameters; handle those later so we know how much padding we need.
2234 nAltivecParamsAtEnd++;
2235 continue;
2236 }
2237 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2238 NumBytes = ((NumBytes+15)/16)*16;
2239 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002240 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002241 }
2242
2243 // Allow for Altivec parameters at the end, if needed.
2244 if (nAltivecParamsAtEnd) {
2245 NumBytes = ((NumBytes+15)/16)*16;
2246 NumBytes += 16*nAltivecParamsAtEnd;
2247 }
2248
2249 // The prolog code of the callee may store up to 8 GPR argument registers to
2250 // the stack, allowing va_start to index over them in memory if its varargs.
2251 // Because we cannot tell if this is needed on the caller side, we have to
2252 // conservatively assume that it is needed. As such, make sure we have at
2253 // least enough stack space for the caller to store the 8 GPRs.
2254 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002255 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002256
2257 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002258 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002259 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002260 getStackAlignment();
2261 unsigned AlignMask = TargetAlign-1;
2262 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2263 }
2264
2265 return NumBytes;
2266}
2267
2268/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002269/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002270static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002271 unsigned ParamSize) {
2272
Dale Johannesenb60d5192009-11-24 01:09:07 +00002273 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002274
2275 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2276 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2277 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2278 // Remember only if the new adjustement is bigger.
2279 if (SPDiff < FI->getTailCallSPDelta())
2280 FI->setTailCallSPDelta(SPDiff);
2281
2282 return SPDiff;
2283}
2284
Dan Gohman98ca4f22009-08-05 01:29:28 +00002285/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2286/// for tail call optimization. Targets which want to do tail call
2287/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002288bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002289PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002290 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002291 bool isVarArg,
2292 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002293 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002294 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002295 return false;
2296
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002297 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002298 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002299 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002300
Dan Gohman98ca4f22009-08-05 01:29:28 +00002301 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002302 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002303 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2304 // Functions containing by val parameters are not supported.
2305 for (unsigned i = 0; i != Ins.size(); i++) {
2306 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2307 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002308 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002309
2310 // Non PIC/GOT tail calls are supported.
2311 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2312 return true;
2313
2314 // At the moment we can only do local tail calls (in same module, hidden
2315 // or protected) if we are generating PIC.
2316 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2317 return G->getGlobal()->hasHiddenVisibility()
2318 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002319 }
2320
2321 return false;
2322}
2323
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002324/// isCallCompatibleAddress - Return the immediate to use if the specified
2325/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002326static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002327 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2328 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002329
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002330 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002331 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2332 (Addr << 6 >> 6) != Addr)
2333 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002334
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002335 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002336 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002337}
2338
Dan Gohman844731a2008-05-13 00:00:25 +00002339namespace {
2340
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002341struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002342 SDValue Arg;
2343 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002344 int FrameIdx;
2345
2346 TailCallArgumentInfo() : FrameIdx(0) {}
2347};
2348
Dan Gohman844731a2008-05-13 00:00:25 +00002349}
2350
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002351/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2352static void
2353StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002354 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002355 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002356 SmallVector<SDValue, 8> &MemOpChains,
2357 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002358 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002359 SDValue Arg = TailCallArgs[i].Arg;
2360 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002361 int FI = TailCallArgs[i].FrameIdx;
2362 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002363 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002364 MachinePointerInfo::getFixedStack(FI),
2365 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002366 }
2367}
2368
2369/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2370/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002371static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002372 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002373 SDValue Chain,
2374 SDValue OldRetAddr,
2375 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002376 int SPDiff,
2377 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002378 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002379 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002380 if (SPDiff) {
2381 // Calculate the new stack slot for the return address.
2382 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002383 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002384 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002385 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002386 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002387 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002388 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002389 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002390 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002391 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002392
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002393 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2394 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002395 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002396 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002397 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002398 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002399 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002400 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2401 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002402 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002403 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002404 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002405 }
2406 return Chain;
2407}
2408
2409/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2410/// the position of the argument.
2411static void
2412CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002413 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002414 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2415 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002416 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002417 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002418 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002419 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002420 TailCallArgumentInfo Info;
2421 Info.Arg = Arg;
2422 Info.FrameIdxOp = FIN;
2423 Info.FrameIdx = FI;
2424 TailCallArguments.push_back(Info);
2425}
2426
2427/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2428/// stack slot. Returns the chain as result and the loaded frame pointers in
2429/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002430SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002431 int SPDiff,
2432 SDValue Chain,
2433 SDValue &LROpOut,
2434 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002435 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002436 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002437 if (SPDiff) {
2438 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002439 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002440 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002441 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002442 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002443 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002444
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002445 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2446 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002447 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002448 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002449 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002450 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002451 Chain = SDValue(FPOpOut.getNode(), 1);
2452 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002453 }
2454 return Chain;
2455}
2456
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002457/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002458/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002459/// specified by the specific parameter attribute. The copy will be passed as
2460/// a byval function parameter.
2461/// Sometimes what we are copying is the end of a larger object, the part that
2462/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002463static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002464CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002465 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002466 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002467 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002468 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002469 false, false, MachinePointerInfo(0),
2470 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002471}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002472
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002473/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2474/// tail calls.
2475static void
Dan Gohman475871a2008-07-27 21:46:04 +00002476LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2477 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002478 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002479 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002480 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002481 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002482 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002483 if (!isTailCall) {
2484 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002485 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002486 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002487 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002488 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002489 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002490 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002491 DAG.getConstant(ArgOffset, PtrVT));
2492 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002493 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2494 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002495 // Calculate and remember argument location.
2496 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2497 TailCallArguments);
2498}
2499
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002500static
2501void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2502 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2503 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2504 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2505 MachineFunction &MF = DAG.getMachineFunction();
2506
2507 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2508 // might overwrite each other in case of tail call optimization.
2509 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002510 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002511 InFlag = SDValue();
2512 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2513 MemOpChains2, dl);
2514 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002515 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002516 &MemOpChains2[0], MemOpChains2.size());
2517
2518 // Store the return address to the appropriate stack slot.
2519 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2520 isPPC64, isDarwinABI, dl);
2521
2522 // Emit callseq_end just before tailcall node.
2523 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2524 DAG.getIntPtrConstant(0, true), InFlag);
2525 InFlag = Chain.getValue(1);
2526}
2527
2528static
2529unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2530 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2531 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002532 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002533 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002534
Chris Lattnerb9082582010-11-14 23:42:06 +00002535 bool isPPC64 = PPCSubTarget.isPPC64();
2536 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2537
Owen Andersone50ed302009-08-10 22:56:29 +00002538 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002539 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002540 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002541
2542 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2543
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002544 bool needIndirectCall = true;
2545 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002546 // If this is an absolute destination address, use the munged value.
2547 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002548 needIndirectCall = false;
2549 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002550
Chris Lattnerb9082582010-11-14 23:42:06 +00002551 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2552 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2553 // Use indirect calls for ALL functions calls in JIT mode, since the
2554 // far-call stubs may be outside relocation limits for a BL instruction.
2555 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2556 unsigned OpFlags = 0;
2557 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002558 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002559 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002560 (G->getGlobal()->isDeclaration() ||
2561 G->getGlobal()->isWeakForLinker())) {
2562 // PC-relative references to external symbols should go through $stub,
2563 // unless we're building with the leopard linker or later, which
2564 // automatically synthesizes these stubs.
2565 OpFlags = PPCII::MO_DARWIN_STUB;
2566 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002567
Chris Lattnerb9082582010-11-14 23:42:06 +00002568 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2569 // every direct call is) turn it into a TargetGlobalAddress /
2570 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002571 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002572 Callee.getValueType(),
2573 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002574 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002575 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002576 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002577
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002578 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002579 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002580
Chris Lattnerb9082582010-11-14 23:42:06 +00002581 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002582 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002583 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002584 // PC-relative references to external symbols should go through $stub,
2585 // unless we're building with the leopard linker or later, which
2586 // automatically synthesizes these stubs.
2587 OpFlags = PPCII::MO_DARWIN_STUB;
2588 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002589
Chris Lattnerb9082582010-11-14 23:42:06 +00002590 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2591 OpFlags);
2592 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002593 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002594
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002595 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002596 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2597 // to do the call, we can't use PPCISD::CALL.
2598 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002599
2600 if (isSVR4ABI && isPPC64) {
2601 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2602 // entry point, but to the function descriptor (the function entry point
2603 // address is part of the function descriptor though).
2604 // The function descriptor is a three doubleword structure with the
2605 // following fields: function entry point, TOC base address and
2606 // environment pointer.
2607 // Thus for a call through a function pointer, the following actions need
2608 // to be performed:
2609 // 1. Save the TOC of the caller in the TOC save area of its stack
2610 // frame (this is done in LowerCall_Darwin()).
2611 // 2. Load the address of the function entry point from the function
2612 // descriptor.
2613 // 3. Load the TOC of the callee from the function descriptor into r2.
2614 // 4. Load the environment pointer from the function descriptor into
2615 // r11.
2616 // 5. Branch to the function entry point address.
2617 // 6. On return of the callee, the TOC of the caller needs to be
2618 // restored (this is done in FinishCall()).
2619 //
2620 // All those operations are flagged together to ensure that no other
2621 // operations can be scheduled in between. E.g. without flagging the
2622 // operations together, a TOC access in the caller could be scheduled
2623 // between the load of the callee TOC and the branch to the callee, which
2624 // results in the TOC access going through the TOC of the callee instead
2625 // of going through the TOC of the caller, which leads to incorrect code.
2626
2627 // Load the address of the function entry point from the function
2628 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002629 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002630 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2631 InFlag.getNode() ? 3 : 2);
2632 Chain = LoadFuncPtr.getValue(1);
2633 InFlag = LoadFuncPtr.getValue(2);
2634
2635 // Load environment pointer into r11.
2636 // Offset of the environment pointer within the function descriptor.
2637 SDValue PtrOff = DAG.getIntPtrConstant(16);
2638
2639 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2640 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2641 InFlag);
2642 Chain = LoadEnvPtr.getValue(1);
2643 InFlag = LoadEnvPtr.getValue(2);
2644
2645 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2646 InFlag);
2647 Chain = EnvVal.getValue(0);
2648 InFlag = EnvVal.getValue(1);
2649
2650 // Load TOC of the callee into r2. We are using a target-specific load
2651 // with r2 hard coded, because the result of a target-independent load
2652 // would never go directly into r2, since r2 is a reserved register (which
2653 // prevents the register allocator from allocating it), resulting in an
2654 // additional register being allocated and an unnecessary move instruction
2655 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002656 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002657 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2658 Callee, InFlag);
2659 Chain = LoadTOCPtr.getValue(0);
2660 InFlag = LoadTOCPtr.getValue(1);
2661
2662 MTCTROps[0] = Chain;
2663 MTCTROps[1] = LoadFuncPtr;
2664 MTCTROps[2] = InFlag;
2665 }
2666
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002667 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2668 2 + (InFlag.getNode() != 0));
2669 InFlag = Chain.getValue(1);
2670
2671 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002672 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002673 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002674 Ops.push_back(Chain);
2675 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2676 Callee.setNode(0);
2677 // Add CTR register as callee so a bctr can be emitted later.
2678 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002679 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002680 }
2681
2682 // If this is a direct call, pass the chain and the callee.
2683 if (Callee.getNode()) {
2684 Ops.push_back(Chain);
2685 Ops.push_back(Callee);
2686 }
2687 // If this is a tail call add stack pointer delta.
2688 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002689 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002690
2691 // Add argument registers to the end of the list so that they are known live
2692 // into the call.
2693 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2694 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2695 RegsToPass[i].second.getValueType()));
2696
2697 return CallOpc;
2698}
2699
Dan Gohman98ca4f22009-08-05 01:29:28 +00002700SDValue
2701PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002702 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002703 const SmallVectorImpl<ISD::InputArg> &Ins,
2704 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002705 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002706
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002707 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002708 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2709 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002710 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002711
2712 // Copy all of the result registers out of their specified physreg.
2713 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2714 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002715 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002716 assert(VA.isRegLoc() && "Can only return in registers!");
2717 Chain = DAG.getCopyFromReg(Chain, dl,
2718 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002719 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002720 InFlag = Chain.getValue(2);
2721 }
2722
Dan Gohman98ca4f22009-08-05 01:29:28 +00002723 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002724}
2725
Dan Gohman98ca4f22009-08-05 01:29:28 +00002726SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002727PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2728 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002729 SelectionDAG &DAG,
2730 SmallVector<std::pair<unsigned, SDValue>, 8>
2731 &RegsToPass,
2732 SDValue InFlag, SDValue Chain,
2733 SDValue &Callee,
2734 int SPDiff, unsigned NumBytes,
2735 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002736 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002737 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002738 SmallVector<SDValue, 8> Ops;
2739 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2740 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002741 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002742
2743 // When performing tail call optimization the callee pops its arguments off
2744 // the stack. Account for this here so these bytes can be pushed back on in
2745 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2746 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002747 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002748
2749 if (InFlag.getNode())
2750 Ops.push_back(InFlag);
2751
2752 // Emit tail call.
2753 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002754 // If this is the first return lowered for this function, add the regs
2755 // to the liveout set for the function.
2756 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2757 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002758 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2759 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002760 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2761 for (unsigned i = 0; i != RVLocs.size(); ++i)
2762 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2763 }
2764
2765 assert(((Callee.getOpcode() == ISD::Register &&
2766 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2767 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2768 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2769 isa<ConstantSDNode>(Callee)) &&
2770 "Expecting an global address, external symbol, absolute value or register");
2771
Owen Anderson825b72b2009-08-11 20:47:22 +00002772 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002773 }
2774
2775 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2776 InFlag = Chain.getValue(1);
2777
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002778 // Add a NOP immediately after the branch instruction when using the 64-bit
2779 // SVR4 ABI. At link time, if caller and callee are in a different module and
2780 // thus have a different TOC, the call will be replaced with a call to a stub
2781 // function which saves the current TOC, loads the TOC of the callee and
2782 // branches to the callee. The NOP will be replaced with a load instruction
2783 // which restores the TOC of the caller from the TOC save slot of the current
2784 // stack frame. If caller and callee belong to the same module (and have the
2785 // same TOC), the NOP will remain unchanged.
2786 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002787 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002788 if (CallOpc == PPCISD::BCTRL_SVR4) {
2789 // This is a call through a function pointer.
2790 // Restore the caller TOC from the save area into R2.
2791 // See PrepareCall() for more information about calls through function
2792 // pointers in the 64-bit SVR4 ABI.
2793 // We are using a target-specific load with r2 hard coded, because the
2794 // result of a target-independent load would never go directly into r2,
2795 // since r2 is a reserved register (which prevents the register allocator
2796 // from allocating it), resulting in an additional register being
2797 // allocated and an unnecessary move instruction being generated.
2798 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2799 InFlag = Chain.getValue(1);
2800 } else {
2801 // Otherwise insert NOP.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002802 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Glue, InFlag);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002803 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002804 }
2805
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002806 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2807 DAG.getIntPtrConstant(BytesCalleePops, true),
2808 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002809 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002810 InFlag = Chain.getValue(1);
2811
Dan Gohman98ca4f22009-08-05 01:29:28 +00002812 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2813 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002814}
2815
Dan Gohman98ca4f22009-08-05 01:29:28 +00002816SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002817PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002818 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002819 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002820 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002821 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002822 const SmallVectorImpl<ISD::InputArg> &Ins,
2823 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002824 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002825 if (isTailCall)
2826 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2827 Ins, DAG);
2828
Chris Lattnerb9082582010-11-14 23:42:06 +00002829 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002830 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002831 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002832 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002833
2834 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2835 isTailCall, Outs, OutVals, Ins,
2836 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002837}
2838
2839SDValue
2840PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002841 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002842 bool isTailCall,
2843 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002844 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002845 const SmallVectorImpl<ISD::InputArg> &Ins,
2846 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002847 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002848 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002849 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002850
Dan Gohman98ca4f22009-08-05 01:29:28 +00002851 assert((CallConv == CallingConv::C ||
2852 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002853
Tilmann Schellerffd02002009-07-03 06:45:56 +00002854 unsigned PtrByteSize = 4;
2855
2856 MachineFunction &MF = DAG.getMachineFunction();
2857
2858 // Mark this function as potentially containing a function that contains a
2859 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2860 // and restoring the callers stack pointer in this functions epilog. This is
2861 // done because by tail calling the called function might overwrite the value
2862 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002863 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002864 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002865
Tilmann Schellerffd02002009-07-03 06:45:56 +00002866 // Count how many bytes are to be pushed on the stack, including the linkage
2867 // area, parameter list area and the part of the local variable space which
2868 // contains copies of aggregates which are passed by value.
2869
2870 // Assign locations to all of the outgoing arguments.
2871 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002872 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2873 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002874
2875 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002876 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002877
2878 if (isVarArg) {
2879 // Handle fixed and variable vector arguments differently.
2880 // Fixed vector arguments go into registers as long as registers are
2881 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002882 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002883
Tilmann Schellerffd02002009-07-03 06:45:56 +00002884 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002885 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002886 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002887 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002888
Dan Gohman98ca4f22009-08-05 01:29:28 +00002889 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002890 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2891 CCInfo);
2892 } else {
2893 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2894 ArgFlags, CCInfo);
2895 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002896
Tilmann Schellerffd02002009-07-03 06:45:56 +00002897 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002898#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002899 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002900 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002901#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002902 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002903 }
2904 }
2905 } else {
2906 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002907 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002908 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002909
Tilmann Schellerffd02002009-07-03 06:45:56 +00002910 // Assign locations to all of the outgoing aggregate by value arguments.
2911 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002912 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2913 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002914
2915 // Reserve stack space for the allocations in CCInfo.
2916 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2917
Dan Gohman98ca4f22009-08-05 01:29:28 +00002918 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002919
2920 // Size of the linkage area, parameter list area and the part of the local
2921 // space variable where copies of aggregates which are passed by value are
2922 // stored.
2923 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002924
Tilmann Schellerffd02002009-07-03 06:45:56 +00002925 // Calculate by how many bytes the stack has to be adjusted in case of tail
2926 // call optimization.
2927 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2928
2929 // Adjust the stack pointer for the new arguments...
2930 // These operations are automatically eliminated by the prolog/epilog pass
2931 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2932 SDValue CallSeqStart = Chain;
2933
2934 // Load the return address and frame pointer so it can be moved somewhere else
2935 // later.
2936 SDValue LROp, FPOp;
2937 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2938 dl);
2939
2940 // Set up a copy of the stack pointer for use loading and storing any
2941 // arguments that may not fit in the registers available for argument
2942 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002943 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002944
Tilmann Schellerffd02002009-07-03 06:45:56 +00002945 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2946 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2947 SmallVector<SDValue, 8> MemOpChains;
2948
2949 // Walk the register/memloc assignments, inserting copies/loads.
2950 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2951 i != e;
2952 ++i) {
2953 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002954 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002955 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002956
Tilmann Schellerffd02002009-07-03 06:45:56 +00002957 if (Flags.isByVal()) {
2958 // Argument is an aggregate which is passed by value, thus we need to
2959 // create a copy of it in the local variable space of the current stack
2960 // frame (which is the stack frame of the caller) and pass the address of
2961 // this copy to the callee.
2962 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2963 CCValAssign &ByValVA = ByValArgLocs[j++];
2964 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002965
Tilmann Schellerffd02002009-07-03 06:45:56 +00002966 // Memory reserved in the local variable space of the callers stack frame.
2967 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002968
Tilmann Schellerffd02002009-07-03 06:45:56 +00002969 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2970 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002971
Tilmann Schellerffd02002009-07-03 06:45:56 +00002972 // Create a copy of the argument in the local area of the current
2973 // stack frame.
2974 SDValue MemcpyCall =
2975 CreateCopyOfByValArgument(Arg, PtrOff,
2976 CallSeqStart.getNode()->getOperand(0),
2977 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002978
Tilmann Schellerffd02002009-07-03 06:45:56 +00002979 // This must go outside the CALLSEQ_START..END.
2980 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2981 CallSeqStart.getNode()->getOperand(1));
2982 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2983 NewCallSeqStart.getNode());
2984 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002985
Tilmann Schellerffd02002009-07-03 06:45:56 +00002986 // Pass the address of the aggregate copy on the stack either in a
2987 // physical register or in the parameter list area of the current stack
2988 // frame to the callee.
2989 Arg = PtrOff;
2990 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002991
Tilmann Schellerffd02002009-07-03 06:45:56 +00002992 if (VA.isRegLoc()) {
2993 // Put argument in a physical register.
2994 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2995 } else {
2996 // Put argument in the parameter list area of the current stack frame.
2997 assert(VA.isMemLoc());
2998 unsigned LocMemOffset = VA.getLocMemOffset();
2999
3000 if (!isTailCall) {
3001 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3002 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3003
3004 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003005 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003006 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003007 } else {
3008 // Calculate and remember argument location.
3009 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3010 TailCallArguments);
3011 }
3012 }
3013 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003014
Tilmann Schellerffd02002009-07-03 06:45:56 +00003015 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003016 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003017 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003018
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003019 // Set CR6 to true if this is a vararg call.
3020 if (isVarArg) {
3021 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
3022 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3023 }
3024
Tilmann Schellerffd02002009-07-03 06:45:56 +00003025 // Build a sequence of copy-to-reg nodes chained together with token chain
3026 // and flag operands which copy the outgoing args into the appropriate regs.
3027 SDValue InFlag;
3028 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3029 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3030 RegsToPass[i].second, InFlag);
3031 InFlag = Chain.getValue(1);
3032 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003033
Chris Lattnerb9082582010-11-14 23:42:06 +00003034 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003035 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3036 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003037
Dan Gohman98ca4f22009-08-05 01:29:28 +00003038 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3039 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3040 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003041}
3042
Dan Gohman98ca4f22009-08-05 01:29:28 +00003043SDValue
3044PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003045 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003046 bool isTailCall,
3047 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003048 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003049 const SmallVectorImpl<ISD::InputArg> &Ins,
3050 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003051 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003052
3053 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003054
Owen Andersone50ed302009-08-10 22:56:29 +00003055 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003056 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003057 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003058
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003059 MachineFunction &MF = DAG.getMachineFunction();
3060
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003061 // Mark this function as potentially containing a function that contains a
3062 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3063 // and restoring the callers stack pointer in this functions epilog. This is
3064 // done because by tail calling the called function might overwrite the value
3065 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00003066 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003067 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3068
3069 unsigned nAltivecParamsAtEnd = 0;
3070
Chris Lattnerabde4602006-05-16 22:56:08 +00003071 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003072 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003073 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003074 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003075 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003076 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003077 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003078
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003079 // Calculate by how many bytes the stack has to be adjusted in case of tail
3080 // call optimization.
3081 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003082
Dan Gohman98ca4f22009-08-05 01:29:28 +00003083 // To protect arguments on the stack from being clobbered in a tail call,
3084 // force all the loads to happen before doing any other lowering.
3085 if (isTailCall)
3086 Chain = DAG.getStackArgumentTokenFactor(Chain);
3087
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003088 // Adjust the stack pointer for the new arguments...
3089 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003090 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003091 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003092
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003093 // Load the return address and frame pointer so it can be move somewhere else
3094 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003095 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003096 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3097 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003098
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003099 // Set up a copy of the stack pointer for use loading and storing any
3100 // arguments that may not fit in the registers available for argument
3101 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003102 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003103 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003104 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003105 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003106 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003107
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003108 // Figure out which arguments are going to go in registers, and which in
3109 // memory. Also, if this is a vararg function, floating point operations
3110 // must be stored to our stack, and loaded into integer regs as well, if
3111 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003112 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003113 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003114
Chris Lattnerc91a4752006-06-26 22:48:35 +00003115 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003116 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3117 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3118 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003119 static const unsigned GPR_64[] = { // 64-bit registers.
3120 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3121 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3122 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003123 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003124
Chris Lattner9a2a4972006-05-17 06:01:33 +00003125 static const unsigned VR[] = {
3126 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3127 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3128 };
Owen Anderson718cb662007-09-07 04:06:50 +00003129 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003130 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003131 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003132
Chris Lattnerc91a4752006-06-26 22:48:35 +00003133 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3134
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003135 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003136 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3137
Dan Gohman475871a2008-07-27 21:46:04 +00003138 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003139 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003140 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003141 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003142
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003143 // PtrOff will be used to store the current argument to the stack if a
3144 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003145 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003146
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003147 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003148
Dale Johannesen39355f92009-02-04 02:34:38 +00003149 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003150
3151 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003152 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003153 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3154 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003155 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003156 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003157
Dale Johannesen8419dd62008-03-07 20:27:40 +00003158 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003159 if (Flags.isByVal()) {
3160 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003161 if (Size==1 || Size==2) {
3162 // Very small objects are passed right-justified.
3163 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003165 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003166 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003167 MachinePointerInfo(), VT,
3168 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003169 MemOpChains.push_back(Load.getValue(1));
3170 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003171
3172 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003173 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003174 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003175 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003176 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003177 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003178 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003179 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003180 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003181 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003182 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3183 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003184 Chain = CallSeqStart = NewCallSeqStart;
3185 ArgOffset += PtrByteSize;
3186 }
3187 continue;
3188 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003189 // Copy entire object into memory. There are cases where gcc-generated
3190 // code assumes it is there, even if it could be put entirely into
3191 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003192 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003193 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003194 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003195 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003196 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003197 CallSeqStart.getNode()->getOperand(1));
3198 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003199 Chain = CallSeqStart = NewCallSeqStart;
3200 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003201 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003202 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003203 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003204 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003205 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3206 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003207 false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003208 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003209 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003210 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003211 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003212 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003213 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003214 }
3215 }
3216 continue;
3217 }
3218
Owen Anderson825b72b2009-08-11 20:47:22 +00003219 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003220 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003221 case MVT::i32:
3222 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003223 if (GPR_idx != NumGPRs) {
3224 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003225 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003226 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3227 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003228 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003229 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003230 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003231 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003232 case MVT::f32:
3233 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003234 if (FPR_idx != NumFPRs) {
3235 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3236
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003237 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003238 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3239 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003240 MemOpChains.push_back(Store);
3241
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003242 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003243 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003244 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3245 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003246 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003247 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003248 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003249 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003250 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003251 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003252 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3253 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003254 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003255 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003256 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003257 }
3258 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003259 // If we have any FPRs remaining, we may also have GPRs remaining.
3260 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3261 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003262 if (GPR_idx != NumGPRs)
3263 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003264 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003265 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3266 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003267 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003268 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003269 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3270 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003271 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003272 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003273 if (isPPC64)
3274 ArgOffset += 8;
3275 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003276 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003277 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003278 case MVT::v4f32:
3279 case MVT::v4i32:
3280 case MVT::v8i16:
3281 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003282 if (isVarArg) {
3283 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003284 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003285 // V registers; in fact gcc does this only for arguments that are
3286 // prototyped, not for those that match the ... We do it for all
3287 // arguments, seems to work.
3288 while (ArgOffset % 16 !=0) {
3289 ArgOffset += PtrByteSize;
3290 if (GPR_idx != NumGPRs)
3291 GPR_idx++;
3292 }
3293 // We could elide this store in the case where the object fits
3294 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003295 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003296 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003297 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3298 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003299 MemOpChains.push_back(Store);
3300 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003301 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003302 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003303 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003304 MemOpChains.push_back(Load.getValue(1));
3305 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3306 }
3307 ArgOffset += 16;
3308 for (unsigned i=0; i<16; i+=PtrByteSize) {
3309 if (GPR_idx == NumGPRs)
3310 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003311 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003312 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003313 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003314 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003315 MemOpChains.push_back(Load.getValue(1));
3316 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3317 }
3318 break;
3319 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003320
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003321 // Non-varargs Altivec params generally go in registers, but have
3322 // stack space allocated at the end.
3323 if (VR_idx != NumVRs) {
3324 // Doesn't have GPR space allocated.
3325 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3326 } else if (nAltivecParamsAtEnd==0) {
3327 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003328 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3329 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003330 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003331 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003332 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003333 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003334 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003335 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003336 // If all Altivec parameters fit in registers, as they usually do,
3337 // they get stack space following the non-Altivec parameters. We
3338 // don't track this here because nobody below needs it.
3339 // If there are more Altivec parameters than fit in registers emit
3340 // the stores here.
3341 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3342 unsigned j = 0;
3343 // Offset is aligned; skip 1st 12 params which go in V registers.
3344 ArgOffset = ((ArgOffset+15)/16)*16;
3345 ArgOffset += 12*16;
3346 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003347 SDValue Arg = OutVals[i];
3348 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003349 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3350 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003351 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003352 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003353 // We are emitting Altivec params in order.
3354 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3355 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003356 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003357 ArgOffset += 16;
3358 }
3359 }
3360 }
3361 }
3362
Chris Lattner9a2a4972006-05-17 06:01:33 +00003363 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003364 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003365 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003366
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003367 // Check if this is an indirect call (MTCTR/BCTRL).
3368 // See PrepareCall() for more information about calls through function
3369 // pointers in the 64-bit SVR4 ABI.
3370 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3371 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3372 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3373 !isBLACompatibleAddress(Callee, DAG)) {
3374 // Load r2 into a virtual register and store it to the TOC save area.
3375 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3376 // TOC save area offset.
3377 SDValue PtrOff = DAG.getIntPtrConstant(40);
3378 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003379 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003380 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003381 }
3382
Dale Johannesenf7b73042010-03-09 20:15:42 +00003383 // On Darwin, R12 must contain the address of an indirect callee. This does
3384 // not mean the MTCTR instruction must use R12; it's easier to model this as
3385 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003386 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003387 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3388 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3389 !isBLACompatibleAddress(Callee, DAG))
3390 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3391 PPC::R12), Callee));
3392
Chris Lattner9a2a4972006-05-17 06:01:33 +00003393 // Build a sequence of copy-to-reg nodes chained together with token chain
3394 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003395 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003396 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003397 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003398 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003399 InFlag = Chain.getValue(1);
3400 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003401
Chris Lattnerb9082582010-11-14 23:42:06 +00003402 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003403 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3404 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003405
Dan Gohman98ca4f22009-08-05 01:29:28 +00003406 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3407 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3408 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003409}
3410
Dan Gohman98ca4f22009-08-05 01:29:28 +00003411SDValue
3412PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003413 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003414 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003415 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003416 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003417
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003418 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003419 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3420 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003421 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003422
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003423 // If this is the first return lowered for this function, add the regs to the
3424 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003425 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003426 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003427 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003428 }
3429
Dan Gohman475871a2008-07-27 21:46:04 +00003430 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003431
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003432 // Copy the result values into the output registers.
3433 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3434 CCValAssign &VA = RVLocs[i];
3435 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003436 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003437 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003438 Flag = Chain.getValue(1);
3439 }
3440
Gabor Greifba36cb52008-08-28 21:40:38 +00003441 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003442 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003443 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003444 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003445}
3446
Dan Gohman475871a2008-07-27 21:46:04 +00003447SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003448 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003449 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003450 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003451
Jim Laskeyefc7e522006-12-04 22:04:42 +00003452 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003453 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003454
3455 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003456 bool isPPC64 = Subtarget.isPPC64();
3457 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003458 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003459
3460 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003461 SDValue Chain = Op.getOperand(0);
3462 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003463
Jim Laskeyefc7e522006-12-04 22:04:42 +00003464 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003465 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3466 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003467 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003468
Jim Laskeyefc7e522006-12-04 22:04:42 +00003469 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003470 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003471
Jim Laskeyefc7e522006-12-04 22:04:42 +00003472 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003473 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003474 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003475}
3476
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003477
3478
Dan Gohman475871a2008-07-27 21:46:04 +00003479SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003480PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003481 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003482 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003483 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003484 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003485
3486 // Get current frame pointer save index. The users of this index will be
3487 // primarily DYNALLOC instructions.
3488 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3489 int RASI = FI->getReturnAddrSaveIndex();
3490
3491 // If the frame pointer save index hasn't been defined yet.
3492 if (!RASI) {
3493 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003494 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003495 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003496 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003497 // Save the result.
3498 FI->setReturnAddrSaveIndex(RASI);
3499 }
3500 return DAG.getFrameIndex(RASI, PtrVT);
3501}
3502
Dan Gohman475871a2008-07-27 21:46:04 +00003503SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003504PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3505 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003506 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003507 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003508 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003509
3510 // Get current frame pointer save index. The users of this index will be
3511 // primarily DYNALLOC instructions.
3512 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3513 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003514
Jim Laskey2f616bf2006-11-16 22:43:37 +00003515 // If the frame pointer save index hasn't been defined yet.
3516 if (!FPSI) {
3517 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003518 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003519 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003520
Jim Laskey2f616bf2006-11-16 22:43:37 +00003521 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003522 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003523 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003524 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003525 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003526 return DAG.getFrameIndex(FPSI, PtrVT);
3527}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003528
Dan Gohman475871a2008-07-27 21:46:04 +00003529SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003530 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003531 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003532 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003533 SDValue Chain = Op.getOperand(0);
3534 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003535 DebugLoc dl = Op.getDebugLoc();
3536
Jim Laskey2f616bf2006-11-16 22:43:37 +00003537 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003538 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003539 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003540 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003541 DAG.getConstant(0, PtrVT), Size);
3542 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003543 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003544 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003545 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003546 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003547 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003548}
3549
Chris Lattner1a635d62006-04-14 06:01:58 +00003550/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3551/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003552SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003553 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003554 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3555 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003556 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003557
Chris Lattner1a635d62006-04-14 06:01:58 +00003558 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003559
Chris Lattner1a635d62006-04-14 06:01:58 +00003560 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003561 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003562
Owen Andersone50ed302009-08-10 22:56:29 +00003563 EVT ResVT = Op.getValueType();
3564 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003565 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3566 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003567 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003568
Chris Lattner1a635d62006-04-14 06:01:58 +00003569 // If the RHS of the comparison is a 0.0, we don't need to do the
3570 // subtraction at all.
3571 if (isFloatingPointZero(RHS))
3572 switch (CC) {
3573 default: break; // SETUO etc aren't handled by fsel.
3574 case ISD::SETULT:
3575 case ISD::SETLT:
3576 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003577 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003578 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3580 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003581 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003582 case ISD::SETUGT:
3583 case ISD::SETGT:
3584 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003585 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003586 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3588 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003589 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003591 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003592
Dan Gohman475871a2008-07-27 21:46:04 +00003593 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003594 switch (CC) {
3595 default: break; // SETUO etc aren't handled by fsel.
3596 case ISD::SETULT:
3597 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003598 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3600 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003601 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003602 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003603 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003604 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003605 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3606 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003607 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003608 case ISD::SETUGT:
3609 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003610 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003611 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3612 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003613 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003614 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003615 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003616 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003617 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3618 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003619 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003620 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003621 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003622}
3623
Chris Lattner1f873002007-11-28 18:44:47 +00003624// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003625SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003626 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003627 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003628 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003629 if (Src.getValueType() == MVT::f32)
3630 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003631
Dan Gohman475871a2008-07-27 21:46:04 +00003632 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003633 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003634 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003635 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003636 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003637 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003638 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003639 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 case MVT::i64:
3641 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003642 break;
3643 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003644
Chris Lattner1a635d62006-04-14 06:01:58 +00003645 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003647
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003648 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003649 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3650 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003651
3652 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3653 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003655 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003656 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003657 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003658 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003659}
3660
Dan Gohmand858e902010-04-17 15:26:15 +00003661SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3662 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003663 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003664 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003666 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003667
Owen Anderson825b72b2009-08-11 20:47:22 +00003668 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003669 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3671 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003672 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003674 return FP;
3675 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003676
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003678 "Unhandled SINT_TO_FP type in custom expander!");
3679 // Since we only generate this in 64-bit mode, we can take advantage of
3680 // 64-bit registers. In particular, sign extend the input value into the
3681 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3682 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003683 MachineFunction &MF = DAG.getMachineFunction();
3684 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003685 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003686 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003687 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003688
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003690 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003691
Chris Lattner1a635d62006-04-14 06:01:58 +00003692 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003693 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003694 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003695 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003696 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3697 SDValue Store =
3698 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3699 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003700 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003701 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
3702 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003703
Chris Lattner1a635d62006-04-14 06:01:58 +00003704 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3706 if (Op.getValueType() == MVT::f32)
3707 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003708 return FP;
3709}
3710
Dan Gohmand858e902010-04-17 15:26:15 +00003711SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3712 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003713 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003714 /*
3715 The rounding mode is in bits 30:31 of FPSR, and has the following
3716 settings:
3717 00 Round to nearest
3718 01 Round to 0
3719 10 Round to +inf
3720 11 Round to -inf
3721
3722 FLT_ROUNDS, on the other hand, expects the following:
3723 -1 Undefined
3724 0 Round to 0
3725 1 Round to nearest
3726 2 Round to +inf
3727 3 Round to -inf
3728
3729 To perform the conversion, we do:
3730 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3731 */
3732
3733 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003734 EVT VT = Op.getValueType();
3735 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3736 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003737 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003738
3739 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003741 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003742 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003743
3744 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003745 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003746 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003747 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003748 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003749
3750 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003751 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003752 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003753 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003754 false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003755
3756 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003757 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 DAG.getNode(ISD::AND, dl, MVT::i32,
3759 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003760 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003761 DAG.getNode(ISD::SRL, dl, MVT::i32,
3762 DAG.getNode(ISD::AND, dl, MVT::i32,
3763 DAG.getNode(ISD::XOR, dl, MVT::i32,
3764 CWD, DAG.getConstant(3, MVT::i32)),
3765 DAG.getConstant(3, MVT::i32)),
3766 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003767
Dan Gohman475871a2008-07-27 21:46:04 +00003768 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003769 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003770
Duncan Sands83ec4b62008-06-06 12:08:01 +00003771 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003772 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003773}
3774
Dan Gohmand858e902010-04-17 15:26:15 +00003775SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003776 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003777 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003778 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003779 assert(Op.getNumOperands() == 3 &&
3780 VT == Op.getOperand(1).getValueType() &&
3781 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003782
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003783 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003784 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003785 SDValue Lo = Op.getOperand(0);
3786 SDValue Hi = Op.getOperand(1);
3787 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003788 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003789
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003790 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003791 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003792 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3793 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3794 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3795 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003796 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003797 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3798 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3799 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003800 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003801 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003802}
3803
Dan Gohmand858e902010-04-17 15:26:15 +00003804SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003805 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003806 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003807 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003808 assert(Op.getNumOperands() == 3 &&
3809 VT == Op.getOperand(1).getValueType() &&
3810 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003811
Dan Gohman9ed06db2008-03-07 20:36:53 +00003812 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003813 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003814 SDValue Lo = Op.getOperand(0);
3815 SDValue Hi = Op.getOperand(1);
3816 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003817 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003818
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003819 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003820 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003821 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3822 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3823 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3824 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003825 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003826 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3827 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3828 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003829 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003830 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003831}
3832
Dan Gohmand858e902010-04-17 15:26:15 +00003833SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003834 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003835 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003836 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003837 assert(Op.getNumOperands() == 3 &&
3838 VT == Op.getOperand(1).getValueType() &&
3839 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003840
Dan Gohman9ed06db2008-03-07 20:36:53 +00003841 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003842 SDValue Lo = Op.getOperand(0);
3843 SDValue Hi = Op.getOperand(1);
3844 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003845 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003846
Dale Johannesenf5d97892009-02-04 01:48:28 +00003847 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003848 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003849 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3850 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3851 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3852 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003853 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003854 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3855 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3856 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003857 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003858 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003859 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003860}
3861
3862//===----------------------------------------------------------------------===//
3863// Vector related lowering.
3864//
3865
Chris Lattner4a998b92006-04-17 06:00:21 +00003866/// BuildSplatI - Build a canonical splati of Val with an element size of
3867/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003868static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003869 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003870 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003871
Owen Andersone50ed302009-08-10 22:56:29 +00003872 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003874 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003875
Owen Anderson825b72b2009-08-11 20:47:22 +00003876 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003877
Chris Lattner70fa4932006-12-01 01:45:39 +00003878 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3879 if (Val == -1)
3880 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003881
Owen Andersone50ed302009-08-10 22:56:29 +00003882 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003883
Chris Lattner4a998b92006-04-17 06:00:21 +00003884 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003886 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003887 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003888 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3889 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003890 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003891}
3892
Chris Lattnere7c768e2006-04-18 03:24:30 +00003893/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003894/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003895static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003896 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003897 EVT DestVT = MVT::Other) {
3898 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003899 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003901}
3902
Chris Lattnere7c768e2006-04-18 03:24:30 +00003903/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3904/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003905static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003906 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 DebugLoc dl, EVT DestVT = MVT::Other) {
3908 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003909 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003910 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003911}
3912
3913
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003914/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3915/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003916static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003917 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003918 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003919 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3920 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003921
Nate Begeman9008ca62009-04-27 18:41:29 +00003922 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003923 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003924 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003925 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003926 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003927}
3928
Chris Lattnerf1b47082006-04-14 05:19:18 +00003929// If this is a case we can't handle, return null and let the default
3930// expansion code take care of it. If we CAN select this case, and if it
3931// selects to a single instruction, return Op. Otherwise, if we can codegen
3932// this case more efficiently than a constant pool load, lower it to the
3933// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003934SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3935 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003936 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003937 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3938 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003939
Bob Wilson24e338e2009-03-02 23:24:16 +00003940 // Check if this is a splat of a constant value.
3941 APInt APSplatBits, APSplatUndef;
3942 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003943 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003944 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003945 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003946 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003947
Bob Wilsonf2950b02009-03-03 19:26:27 +00003948 unsigned SplatBits = APSplatBits.getZExtValue();
3949 unsigned SplatUndef = APSplatUndef.getZExtValue();
3950 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003951
Bob Wilsonf2950b02009-03-03 19:26:27 +00003952 // First, handle single instruction cases.
3953
3954 // All zeros?
3955 if (SplatBits == 0) {
3956 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003957 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3958 SDValue Z = DAG.getConstant(0, MVT::i32);
3959 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003960 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003961 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003962 return Op;
3963 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003964
Bob Wilsonf2950b02009-03-03 19:26:27 +00003965 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3966 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3967 (32-SplatBitSize));
3968 if (SextVal >= -16 && SextVal <= 15)
3969 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003970
3971
Bob Wilsonf2950b02009-03-03 19:26:27 +00003972 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003973
Bob Wilsonf2950b02009-03-03 19:26:27 +00003974 // If this value is in the range [-32,30] and is even, use:
3975 // tmp = VSPLTI[bhw], result = add tmp, tmp
3976 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003977 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003978 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003979 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003980 }
3981
3982 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3983 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3984 // for fneg/fabs.
3985 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3986 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003987 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003988
3989 // Make the VSLW intrinsic, computing 0x8000_0000.
3990 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3991 OnesV, DAG, dl);
3992
3993 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003994 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003995 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003996 }
3997
3998 // Check to see if this is a wide variety of vsplti*, binop self cases.
3999 static const signed char SplatCsts[] = {
4000 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4001 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4002 };
4003
4004 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4005 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4006 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4007 int i = SplatCsts[idx];
4008
4009 // Figure out what shift amount will be used by altivec if shifted by i in
4010 // this splat size.
4011 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4012
4013 // vsplti + shl self.
4014 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004016 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4017 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4018 Intrinsic::ppc_altivec_vslw
4019 };
4020 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004021 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004022 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004023
Bob Wilsonf2950b02009-03-03 19:26:27 +00004024 // vsplti + srl self.
4025 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004026 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004027 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4028 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4029 Intrinsic::ppc_altivec_vsrw
4030 };
4031 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004032 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004033 }
4034
Bob Wilsonf2950b02009-03-03 19:26:27 +00004035 // vsplti + sra self.
4036 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004037 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004038 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4039 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4040 Intrinsic::ppc_altivec_vsraw
4041 };
4042 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004043 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004044 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004045
Bob Wilsonf2950b02009-03-03 19:26:27 +00004046 // vsplti + rol self.
4047 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4048 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004049 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004050 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4051 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4052 Intrinsic::ppc_altivec_vrlw
4053 };
4054 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004055 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004056 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004057
Bob Wilsonf2950b02009-03-03 19:26:27 +00004058 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004059 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004060 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004061 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004062 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004063 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004064 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004065 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004066 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004067 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004068 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004069 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004070 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004071 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4072 }
4073 }
4074
4075 // Three instruction sequences.
4076
4077 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4078 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004079 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4080 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004081 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004082 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004083 }
4084 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4085 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004086 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4087 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004088 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004089 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004090 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004091
Dan Gohman475871a2008-07-27 21:46:04 +00004092 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004093}
4094
Chris Lattner59138102006-04-17 05:28:54 +00004095/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4096/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004097static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004098 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004099 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004100 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004101 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004102 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004103
Chris Lattner59138102006-04-17 05:28:54 +00004104 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004105 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004106 OP_VMRGHW,
4107 OP_VMRGLW,
4108 OP_VSPLTISW0,
4109 OP_VSPLTISW1,
4110 OP_VSPLTISW2,
4111 OP_VSPLTISW3,
4112 OP_VSLDOI4,
4113 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004114 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004115 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004116
Chris Lattner59138102006-04-17 05:28:54 +00004117 if (OpNum == OP_COPY) {
4118 if (LHSID == (1*9+2)*9+3) return LHS;
4119 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4120 return RHS;
4121 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004122
Dan Gohman475871a2008-07-27 21:46:04 +00004123 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004124 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4125 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004126
Nate Begeman9008ca62009-04-27 18:41:29 +00004127 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004128 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004129 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004130 case OP_VMRGHW:
4131 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4132 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4133 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4134 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4135 break;
4136 case OP_VMRGLW:
4137 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4138 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4139 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4140 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4141 break;
4142 case OP_VSPLTISW0:
4143 for (unsigned i = 0; i != 16; ++i)
4144 ShufIdxs[i] = (i&3)+0;
4145 break;
4146 case OP_VSPLTISW1:
4147 for (unsigned i = 0; i != 16; ++i)
4148 ShufIdxs[i] = (i&3)+4;
4149 break;
4150 case OP_VSPLTISW2:
4151 for (unsigned i = 0; i != 16; ++i)
4152 ShufIdxs[i] = (i&3)+8;
4153 break;
4154 case OP_VSPLTISW3:
4155 for (unsigned i = 0; i != 16; ++i)
4156 ShufIdxs[i] = (i&3)+12;
4157 break;
4158 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004159 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004160 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004161 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004162 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004163 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004164 }
Owen Andersone50ed302009-08-10 22:56:29 +00004165 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004166 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4167 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004169 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004170}
4171
Chris Lattnerf1b47082006-04-14 05:19:18 +00004172/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4173/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4174/// return the code it can be lowered into. Worst case, it can always be
4175/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004176SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004177 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004178 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004179 SDValue V1 = Op.getOperand(0);
4180 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004181 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004182 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004183
Chris Lattnerf1b47082006-04-14 05:19:18 +00004184 // Cases that are handled by instructions that take permute immediates
4185 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4186 // selected by the instruction selector.
4187 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004188 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4189 PPC::isSplatShuffleMask(SVOp, 2) ||
4190 PPC::isSplatShuffleMask(SVOp, 4) ||
4191 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4192 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4193 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4194 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4195 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4196 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4197 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4198 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4199 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004200 return Op;
4201 }
4202 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004203
Chris Lattnerf1b47082006-04-14 05:19:18 +00004204 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4205 // and produce a fixed permutation. If any of these match, do not lower to
4206 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004207 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4208 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4209 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4210 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4211 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4212 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4213 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4214 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4215 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004216 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004217
Chris Lattner59138102006-04-17 05:28:54 +00004218 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4219 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004220 SmallVector<int, 16> PermMask;
4221 SVOp->getMask(PermMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004222
Chris Lattner59138102006-04-17 05:28:54 +00004223 unsigned PFIndexes[4];
4224 bool isFourElementShuffle = true;
4225 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4226 unsigned EltNo = 8; // Start out undef.
4227 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004229 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004230
Nate Begeman9008ca62009-04-27 18:41:29 +00004231 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004232 if ((ByteSource & 3) != j) {
4233 isFourElementShuffle = false;
4234 break;
4235 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004236
Chris Lattner59138102006-04-17 05:28:54 +00004237 if (EltNo == 8) {
4238 EltNo = ByteSource/4;
4239 } else if (EltNo != ByteSource/4) {
4240 isFourElementShuffle = false;
4241 break;
4242 }
4243 }
4244 PFIndexes[i] = EltNo;
4245 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004246
4247 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004248 // perfect shuffle vector to determine if it is cost effective to do this as
4249 // discrete instructions, or whether we should use a vperm.
4250 if (isFourElementShuffle) {
4251 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004252 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004253 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004254
Chris Lattner59138102006-04-17 05:28:54 +00004255 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4256 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004257
Chris Lattner59138102006-04-17 05:28:54 +00004258 // Determining when to avoid vperm is tricky. Many things affect the cost
4259 // of vperm, particularly how many times the perm mask needs to be computed.
4260 // For example, if the perm mask can be hoisted out of a loop or is already
4261 // used (perhaps because there are multiple permutes with the same shuffle
4262 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4263 // the loop requires an extra register.
4264 //
4265 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004266 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004267 // available, if this block is within a loop, we should avoid using vperm
4268 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004269 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004270 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004271 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004272
Chris Lattnerf1b47082006-04-14 05:19:18 +00004273 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4274 // vector that will get spilled to the constant pool.
4275 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004276
Chris Lattnerf1b47082006-04-14 05:19:18 +00004277 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4278 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004279 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004280 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004281
Dan Gohman475871a2008-07-27 21:46:04 +00004282 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004283 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4284 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004285
Chris Lattnerf1b47082006-04-14 05:19:18 +00004286 for (unsigned j = 0; j != BytesPerElement; ++j)
4287 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004288 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004289 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004290
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004292 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004293 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004294}
4295
Chris Lattner90564f22006-04-18 17:59:36 +00004296/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4297/// altivec comparison. If it is, return true and fill in Opc/isDot with
4298/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004299static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004300 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004301 unsigned IntrinsicID =
4302 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004303 CompareOpc = -1;
4304 isDot = false;
4305 switch (IntrinsicID) {
4306 default: return false;
4307 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004308 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4309 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4310 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4311 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4312 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4313 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4314 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4315 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4316 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4317 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4318 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4319 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4320 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004321
Chris Lattner1a635d62006-04-14 06:01:58 +00004322 // Normal Comparisons.
4323 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4324 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4325 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4326 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4327 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4328 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4329 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4330 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4331 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4332 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4333 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4334 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4335 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4336 }
Chris Lattner90564f22006-04-18 17:59:36 +00004337 return true;
4338}
4339
4340/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4341/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004342SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004343 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004344 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4345 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004346 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004347 int CompareOpc;
4348 bool isDot;
4349 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004350 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004351
Chris Lattner90564f22006-04-18 17:59:36 +00004352 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004353 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004354 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004355 Op.getOperand(1), Op.getOperand(2),
4356 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004357 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004358 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004359
Chris Lattner1a635d62006-04-14 06:01:58 +00004360 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004361 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004362 Op.getOperand(2), // LHS
4363 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004364 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004365 };
Owen Andersone50ed302009-08-10 22:56:29 +00004366 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004367 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004368 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004369 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004370
Chris Lattner1a635d62006-04-14 06:01:58 +00004371 // Now that we have the comparison, emit a copy from the CR to a GPR.
4372 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004373 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4374 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004375 CompNode.getValue(1));
4376
Chris Lattner1a635d62006-04-14 06:01:58 +00004377 // Unpack the result based on how the target uses it.
4378 unsigned BitNo; // Bit # of CR6.
4379 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004380 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004381 default: // Can't happen, don't crash on invalid number though.
4382 case 0: // Return the value of the EQ bit of CR6.
4383 BitNo = 0; InvertBit = false;
4384 break;
4385 case 1: // Return the inverted value of the EQ bit of CR6.
4386 BitNo = 0; InvertBit = true;
4387 break;
4388 case 2: // Return the value of the LT bit of CR6.
4389 BitNo = 2; InvertBit = false;
4390 break;
4391 case 3: // Return the inverted value of the LT bit of CR6.
4392 BitNo = 2; InvertBit = true;
4393 break;
4394 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004395
Chris Lattner1a635d62006-04-14 06:01:58 +00004396 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004397 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4398 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004399 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004400 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4401 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004402
Chris Lattner1a635d62006-04-14 06:01:58 +00004403 // If we are supposed to, toggle the bit.
4404 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004405 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4406 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004407 return Flags;
4408}
4409
Scott Michelfdc40a02009-02-17 22:15:04 +00004410SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004411 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004412 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004413 // Create a stack slot that is 16-byte aligned.
4414 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004415 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004416 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004417 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004418
Chris Lattner1a635d62006-04-14 06:01:58 +00004419 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004420 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004421 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004422 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004423 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004424 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004425 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004426}
4427
Dan Gohmand858e902010-04-17 15:26:15 +00004428SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004429 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004430 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004431 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004432
Owen Anderson825b72b2009-08-11 20:47:22 +00004433 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4434 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004435
Dan Gohman475871a2008-07-27 21:46:04 +00004436 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004437 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004438
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004439 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004440 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4441 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4442 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004443
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004444 // Low parts multiplied together, generating 32-bit results (we ignore the
4445 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004446 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004447 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004448
Dan Gohman475871a2008-07-27 21:46:04 +00004449 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004450 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004451 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004452 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004453 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004454 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4455 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004456 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004457
Owen Anderson825b72b2009-08-11 20:47:22 +00004458 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004459
Chris Lattnercea2aa72006-04-18 04:28:57 +00004460 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004461 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004462 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004463 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004464
Chris Lattner19a81522006-04-18 03:57:35 +00004465 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004466 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004467 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004468 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004469
Chris Lattner19a81522006-04-18 03:57:35 +00004470 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004471 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004472 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004473 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004474
Chris Lattner19a81522006-04-18 03:57:35 +00004475 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004476 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004477 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004478 Ops[i*2 ] = 2*i+1;
4479 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004480 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004481 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004482 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004483 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004484 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004485}
4486
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004487/// LowerOperation - Provide custom lowering hooks for some operations.
4488///
Dan Gohmand858e902010-04-17 15:26:15 +00004489SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004490 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004491 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004492 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004493 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004494 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004495 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004496 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004497 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004498 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004499 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004500 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004501
4502 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004503 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004504
Jim Laskeyefc7e522006-12-04 22:04:42 +00004505 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004506 case ISD::DYNAMIC_STACKALLOC:
4507 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004508
Chris Lattner1a635d62006-04-14 06:01:58 +00004509 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004510 case ISD::FP_TO_UINT:
4511 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004512 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004513 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004514 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004515
Chris Lattner1a635d62006-04-14 06:01:58 +00004516 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004517 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4518 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4519 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004520
Chris Lattner1a635d62006-04-14 06:01:58 +00004521 // Vector-related lowering.
4522 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4523 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4524 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4525 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004526 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004527
Chris Lattner3fc027d2007-12-08 06:59:59 +00004528 // Frame & Return address.
4529 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004530 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004531 }
Dan Gohman475871a2008-07-27 21:46:04 +00004532 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004533}
4534
Duncan Sands1607f052008-12-01 11:39:25 +00004535void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4536 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004537 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004538 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004539 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004540 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004541 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004542 assert(false && "Do not know how to custom type legalize this operation!");
4543 return;
Roman Divackybdb226e2011-06-28 15:30:42 +00004544 case ISD::VAARG: {
4545 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4546 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4547 return;
4548
4549 EVT VT = N->getValueType(0);
4550
4551 if (VT == MVT::i64) {
4552 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4553
4554 Results.push_back(NewNode);
4555 Results.push_back(NewNode.getValue(1));
4556 }
4557 return;
4558 }
Duncan Sands1607f052008-12-01 11:39:25 +00004559 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004560 assert(N->getValueType(0) == MVT::ppcf128);
4561 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004562 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004563 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004564 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004565 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004566 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004567 DAG.getIntPtrConstant(1));
4568
4569 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4570 // of the long double, and puts FPSCR back the way it was. We do not
4571 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004572 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004573 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4574
Owen Anderson825b72b2009-08-11 20:47:22 +00004575 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004576 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004577 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004578 MFFSreg = Result.getValue(0);
4579 InFlag = Result.getValue(1);
4580
4581 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004582 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004583 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004584 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004585 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004586 InFlag = Result.getValue(0);
4587
4588 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004589 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004590 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004591 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004592 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004593 InFlag = Result.getValue(0);
4594
4595 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004596 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004597 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004598 Ops[0] = Lo;
4599 Ops[1] = Hi;
4600 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004601 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004602 FPreg = Result.getValue(0);
4603 InFlag = Result.getValue(1);
4604
4605 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004606 NodeTys.push_back(MVT::f64);
4607 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004608 Ops[1] = MFFSreg;
4609 Ops[2] = FPreg;
4610 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004611 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004612 FPreg = Result.getValue(0);
4613
4614 // We know the low half is about to be thrown away, so just use something
4615 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004616 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004617 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004618 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004619 }
Duncan Sands1607f052008-12-01 11:39:25 +00004620 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004621 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004622 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004623 }
4624}
4625
4626
Chris Lattner1a635d62006-04-14 06:01:58 +00004627//===----------------------------------------------------------------------===//
4628// Other Lowering Code
4629//===----------------------------------------------------------------------===//
4630
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004631MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004632PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004633 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004634 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004635 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4636
4637 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4638 MachineFunction *F = BB->getParent();
4639 MachineFunction::iterator It = BB;
4640 ++It;
4641
4642 unsigned dest = MI->getOperand(0).getReg();
4643 unsigned ptrA = MI->getOperand(1).getReg();
4644 unsigned ptrB = MI->getOperand(2).getReg();
4645 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004646 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004647
4648 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4649 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4650 F->insert(It, loopMBB);
4651 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004652 exitMBB->splice(exitMBB->begin(), BB,
4653 llvm::next(MachineBasicBlock::iterator(MI)),
4654 BB->end());
4655 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004656
4657 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004658 unsigned TmpReg = (!BinOpcode) ? incr :
4659 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004660 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4661 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004662
4663 // thisMBB:
4664 // ...
4665 // fallthrough --> loopMBB
4666 BB->addSuccessor(loopMBB);
4667
4668 // loopMBB:
4669 // l[wd]arx dest, ptr
4670 // add r0, dest, incr
4671 // st[wd]cx. r0, ptr
4672 // bne- loopMBB
4673 // fallthrough --> exitMBB
4674 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004675 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004676 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004677 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004678 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4679 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004680 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004681 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004682 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004683 BB->addSuccessor(loopMBB);
4684 BB->addSuccessor(exitMBB);
4685
4686 // exitMBB:
4687 // ...
4688 BB = exitMBB;
4689 return BB;
4690}
4691
4692MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004693PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004694 MachineBasicBlock *BB,
4695 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004696 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004697 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004698 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4699 // In 64 bit mode we have to use 64 bits for addresses, even though the
4700 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4701 // registers without caring whether they're 32 or 64, but here we're
4702 // doing actual arithmetic on the addresses.
4703 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004704 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004705
4706 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4707 MachineFunction *F = BB->getParent();
4708 MachineFunction::iterator It = BB;
4709 ++It;
4710
4711 unsigned dest = MI->getOperand(0).getReg();
4712 unsigned ptrA = MI->getOperand(1).getReg();
4713 unsigned ptrB = MI->getOperand(2).getReg();
4714 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004715 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004716
4717 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4718 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4719 F->insert(It, loopMBB);
4720 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004721 exitMBB->splice(exitMBB->begin(), BB,
4722 llvm::next(MachineBasicBlock::iterator(MI)),
4723 BB->end());
4724 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004725
4726 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004727 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004728 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4729 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004730 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4731 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4732 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4733 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4734 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4735 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4736 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4737 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4738 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4739 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004740 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004741 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004742 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004743
4744 // thisMBB:
4745 // ...
4746 // fallthrough --> loopMBB
4747 BB->addSuccessor(loopMBB);
4748
4749 // The 4-byte load must be aligned, while a char or short may be
4750 // anywhere in the word. Hence all this nasty bookkeeping code.
4751 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4752 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004753 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004754 // rlwinm ptr, ptr1, 0, 0, 29
4755 // slw incr2, incr, shift
4756 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4757 // slw mask, mask2, shift
4758 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004759 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004760 // add tmp, tmpDest, incr2
4761 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004762 // and tmp3, tmp, mask
4763 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004764 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004765 // bne- loopMBB
4766 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004767 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004768 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004769 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004770 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004771 .addReg(ptrA).addReg(ptrB);
4772 } else {
4773 Ptr1Reg = ptrB;
4774 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004775 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004776 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004777 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004778 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4779 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004780 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004781 .addReg(Ptr1Reg).addImm(0).addImm(61);
4782 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004783 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004784 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004785 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004786 .addReg(incr).addReg(ShiftReg);
4787 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004788 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004789 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004790 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4791 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004792 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004793 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004794 .addReg(Mask2Reg).addReg(ShiftReg);
4795
4796 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004797 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004798 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004799 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004800 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004801 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004802 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004803 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004804 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004805 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004806 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004807 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004808 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004809 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004810 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004811 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004812 BB->addSuccessor(loopMBB);
4813 BB->addSuccessor(exitMBB);
4814
4815 // exitMBB:
4816 // ...
4817 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004818 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4819 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004820 return BB;
4821}
4822
4823MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004824PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004825 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004826 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004827
4828 // To "insert" these instructions we actually have to insert their
4829 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004830 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004831 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004832 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004833
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004834 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004835
4836 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4837 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4838 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4839 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4840 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4841
4842 // The incoming instruction knows the destination vreg to set, the
4843 // condition code register to branch on, the true/false values to
4844 // select between, and a branch opcode to use.
4845
4846 // thisMBB:
4847 // ...
4848 // TrueVal = ...
4849 // cmpTY ccX, r1, r2
4850 // bCC copy1MBB
4851 // fallthrough --> copy0MBB
4852 MachineBasicBlock *thisMBB = BB;
4853 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4854 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4855 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004856 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004857 F->insert(It, copy0MBB);
4858 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004859
4860 // Transfer the remainder of BB and its successor edges to sinkMBB.
4861 sinkMBB->splice(sinkMBB->begin(), BB,
4862 llvm::next(MachineBasicBlock::iterator(MI)),
4863 BB->end());
4864 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4865
Evan Cheng53301922008-07-12 02:23:19 +00004866 // Next, add the true and fallthrough blocks as its successors.
4867 BB->addSuccessor(copy0MBB);
4868 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004869
Dan Gohman14152b42010-07-06 20:24:04 +00004870 BuildMI(BB, dl, TII->get(PPC::BCC))
4871 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4872
Evan Cheng53301922008-07-12 02:23:19 +00004873 // copy0MBB:
4874 // %FalseValue = ...
4875 // # fallthrough to sinkMBB
4876 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004877
Evan Cheng53301922008-07-12 02:23:19 +00004878 // Update machine-CFG edges
4879 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004880
Evan Cheng53301922008-07-12 02:23:19 +00004881 // sinkMBB:
4882 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4883 // ...
4884 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004885 BuildMI(*BB, BB->begin(), dl,
4886 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004887 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4888 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4889 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004890 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4891 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4892 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4893 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004894 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4895 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4896 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4897 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004898
4899 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4900 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4901 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4902 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004903 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4904 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4905 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4906 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004907
4908 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4909 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4910 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4911 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004912 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4913 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4914 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4915 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004916
4917 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4918 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4919 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4920 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004921 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4922 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4923 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4924 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004925
4926 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004927 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004928 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004929 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004930 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004931 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004932 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004933 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004934
4935 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4936 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4937 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4938 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004939 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4940 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4941 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4942 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004943
Dale Johannesen0e55f062008-08-29 18:29:46 +00004944 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4945 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4946 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4947 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4948 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4949 BB = EmitAtomicBinary(MI, BB, false, 0);
4950 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4951 BB = EmitAtomicBinary(MI, BB, true, 0);
4952
Evan Cheng53301922008-07-12 02:23:19 +00004953 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4954 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4955 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4956
4957 unsigned dest = MI->getOperand(0).getReg();
4958 unsigned ptrA = MI->getOperand(1).getReg();
4959 unsigned ptrB = MI->getOperand(2).getReg();
4960 unsigned oldval = MI->getOperand(3).getReg();
4961 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004962 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004963
Dale Johannesen65e39732008-08-25 18:53:26 +00004964 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4965 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4966 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004967 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004968 F->insert(It, loop1MBB);
4969 F->insert(It, loop2MBB);
4970 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004971 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004972 exitMBB->splice(exitMBB->begin(), BB,
4973 llvm::next(MachineBasicBlock::iterator(MI)),
4974 BB->end());
4975 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00004976
4977 // thisMBB:
4978 // ...
4979 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004980 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004981
Dale Johannesen65e39732008-08-25 18:53:26 +00004982 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004983 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004984 // cmp[wd] dest, oldval
4985 // bne- midMBB
4986 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004987 // st[wd]cx. newval, ptr
4988 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004989 // b exitBB
4990 // midMBB:
4991 // st[wd]cx. dest, ptr
4992 // exitBB:
4993 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004994 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004995 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004996 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004997 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004998 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004999 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5000 BB->addSuccessor(loop2MBB);
5001 BB->addSuccessor(midMBB);
5002
5003 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005004 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005005 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005006 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005007 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005008 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005009 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005010 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005011
Dale Johannesen65e39732008-08-25 18:53:26 +00005012 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005013 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005014 .addReg(dest).addReg(ptrA).addReg(ptrB);
5015 BB->addSuccessor(exitMBB);
5016
Evan Cheng53301922008-07-12 02:23:19 +00005017 // exitMBB:
5018 // ...
5019 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005020 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5021 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5022 // We must use 64-bit registers for addresses when targeting 64-bit,
5023 // since we're actually doing arithmetic on them. Other registers
5024 // can be 32-bit.
5025 bool is64bit = PPCSubTarget.isPPC64();
5026 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5027
5028 unsigned dest = MI->getOperand(0).getReg();
5029 unsigned ptrA = MI->getOperand(1).getReg();
5030 unsigned ptrB = MI->getOperand(2).getReg();
5031 unsigned oldval = MI->getOperand(3).getReg();
5032 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005033 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005034
5035 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5036 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5037 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5038 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5039 F->insert(It, loop1MBB);
5040 F->insert(It, loop2MBB);
5041 F->insert(It, midMBB);
5042 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005043 exitMBB->splice(exitMBB->begin(), BB,
5044 llvm::next(MachineBasicBlock::iterator(MI)),
5045 BB->end());
5046 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005047
5048 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005049 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005050 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5051 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005052 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5053 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5054 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5055 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5056 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5057 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5058 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5059 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5060 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5061 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5062 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5063 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5064 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5065 unsigned Ptr1Reg;
5066 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005067 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005068 // thisMBB:
5069 // ...
5070 // fallthrough --> loopMBB
5071 BB->addSuccessor(loop1MBB);
5072
5073 // The 4-byte load must be aligned, while a char or short may be
5074 // anywhere in the word. Hence all this nasty bookkeeping code.
5075 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5076 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005077 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005078 // rlwinm ptr, ptr1, 0, 0, 29
5079 // slw newval2, newval, shift
5080 // slw oldval2, oldval,shift
5081 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5082 // slw mask, mask2, shift
5083 // and newval3, newval2, mask
5084 // and oldval3, oldval2, mask
5085 // loop1MBB:
5086 // lwarx tmpDest, ptr
5087 // and tmp, tmpDest, mask
5088 // cmpw tmp, oldval3
5089 // bne- midMBB
5090 // loop2MBB:
5091 // andc tmp2, tmpDest, mask
5092 // or tmp4, tmp2, newval3
5093 // stwcx. tmp4, ptr
5094 // bne- loop1MBB
5095 // b exitBB
5096 // midMBB:
5097 // stwcx. tmpDest, ptr
5098 // exitBB:
5099 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005100 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005101 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005102 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005103 .addReg(ptrA).addReg(ptrB);
5104 } else {
5105 Ptr1Reg = ptrB;
5106 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005107 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005108 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005109 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005110 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5111 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005112 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005113 .addReg(Ptr1Reg).addImm(0).addImm(61);
5114 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005115 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005116 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005117 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005118 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005119 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005120 .addReg(oldval).addReg(ShiftReg);
5121 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005122 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005123 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005124 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5125 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5126 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005127 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005128 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005129 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005130 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005131 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005132 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005133 .addReg(OldVal2Reg).addReg(MaskReg);
5134
5135 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005136 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005137 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005138 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5139 .addReg(TmpDestReg).addReg(MaskReg);
5140 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005141 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005142 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005143 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5144 BB->addSuccessor(loop2MBB);
5145 BB->addSuccessor(midMBB);
5146
5147 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005148 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5149 .addReg(TmpDestReg).addReg(MaskReg);
5150 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5151 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5152 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005153 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005154 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005155 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005156 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005157 BB->addSuccessor(loop1MBB);
5158 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005159
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005160 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005161 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005162 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005163 BB->addSuccessor(exitMBB);
5164
5165 // exitMBB:
5166 // ...
5167 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005168 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5169 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005170 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005171 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005172 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005173
Dan Gohman14152b42010-07-06 20:24:04 +00005174 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005175 return BB;
5176}
5177
Chris Lattner1a635d62006-04-14 06:01:58 +00005178//===----------------------------------------------------------------------===//
5179// Target Optimization Hooks
5180//===----------------------------------------------------------------------===//
5181
Duncan Sands25cf2272008-11-24 14:53:14 +00005182SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5183 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005184 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005185 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005186 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005187 switch (N->getOpcode()) {
5188 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005189 case PPCISD::SHL:
5190 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005191 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005192 return N->getOperand(0);
5193 }
5194 break;
5195 case PPCISD::SRL:
5196 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005197 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005198 return N->getOperand(0);
5199 }
5200 break;
5201 case PPCISD::SRA:
5202 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005203 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005204 C->isAllOnesValue()) // -1 >>s V -> -1.
5205 return N->getOperand(0);
5206 }
5207 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005208
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005209 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005210 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005211 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5212 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5213 // We allow the src/dst to be either f32/f64, but the intermediate
5214 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005215 if (N->getOperand(0).getValueType() == MVT::i64 &&
5216 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005217 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005218 if (Val.getValueType() == MVT::f32) {
5219 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005220 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005222
Owen Anderson825b72b2009-08-11 20:47:22 +00005223 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005224 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005225 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005226 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005227 if (N->getValueType(0) == MVT::f32) {
5228 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005229 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005230 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005231 }
5232 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005233 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005234 // If the intermediate type is i32, we can avoid the load/store here
5235 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005236 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005237 }
5238 }
5239 break;
Chris Lattner51269842006-03-01 05:50:56 +00005240 case ISD::STORE:
5241 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5242 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005243 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005244 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005245 N->getOperand(1).getValueType() == MVT::i32 &&
5246 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005247 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005248 if (Val.getValueType() == MVT::f32) {
5249 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005250 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005251 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005252 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005253 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005254
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005256 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005257 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005258 return Val;
5259 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005260
Chris Lattnerd9989382006-07-10 20:56:58 +00005261 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005262 if (cast<StoreSDNode>(N)->isUnindexed() &&
5263 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005264 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 (N->getOperand(1).getValueType() == MVT::i32 ||
5266 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005267 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005268 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005269 if (BSwapOp.getValueType() == MVT::i16)
5270 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005271
Dan Gohmanc76909a2009-09-25 20:36:54 +00005272 SDValue Ops[] = {
5273 N->getOperand(0), BSwapOp, N->getOperand(2),
5274 DAG.getValueType(N->getOperand(1).getValueType())
5275 };
5276 return
5277 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5278 Ops, array_lengthof(Ops),
5279 cast<StoreSDNode>(N)->getMemoryVT(),
5280 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005281 }
5282 break;
5283 case ISD::BSWAP:
5284 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005285 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005286 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005287 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005288 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005289 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005290 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005291 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005292 LD->getChain(), // Chain
5293 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005294 DAG.getValueType(N->getValueType(0)) // VT
5295 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005296 SDValue BSLoad =
5297 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5298 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5299 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005300
Scott Michelfdc40a02009-02-17 22:15:04 +00005301 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005302 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005303 if (N->getValueType(0) == MVT::i16)
5304 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005305
Chris Lattnerd9989382006-07-10 20:56:58 +00005306 // First, combine the bswap away. This makes the value produced by the
5307 // load dead.
5308 DCI.CombineTo(N, ResVal);
5309
5310 // Next, combine the load away, we give it a bogus result value but a real
5311 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005312 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005313
Chris Lattnerd9989382006-07-10 20:56:58 +00005314 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005315 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005316 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005317
Chris Lattner51269842006-03-01 05:50:56 +00005318 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005319 case PPCISD::VCMP: {
5320 // If a VCMPo node already exists with exactly the same operands as this
5321 // node, use its result instead of this node (VCMPo computes both a CR6 and
5322 // a normal output).
5323 //
5324 if (!N->getOperand(0).hasOneUse() &&
5325 !N->getOperand(1).hasOneUse() &&
5326 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005327
Chris Lattner4468c222006-03-31 06:02:07 +00005328 // Scan all of the users of the LHS, looking for VCMPo's that match.
5329 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005330
Gabor Greifba36cb52008-08-28 21:40:38 +00005331 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005332 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5333 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005334 if (UI->getOpcode() == PPCISD::VCMPo &&
5335 UI->getOperand(1) == N->getOperand(1) &&
5336 UI->getOperand(2) == N->getOperand(2) &&
5337 UI->getOperand(0) == N->getOperand(0)) {
5338 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005339 break;
5340 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005341
Chris Lattner00901202006-04-18 18:28:22 +00005342 // If there is no VCMPo node, or if the flag value has a single use, don't
5343 // transform this.
5344 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5345 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005346
5347 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005348 // chain, this transformation is more complex. Note that multiple things
5349 // could use the value result, which we should ignore.
5350 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005351 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005352 FlagUser == 0; ++UI) {
5353 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005354 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005355 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005356 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005357 FlagUser = User;
5358 break;
5359 }
5360 }
5361 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005362
Chris Lattner00901202006-04-18 18:28:22 +00005363 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5364 // give up for right now.
5365 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005366 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005367 }
5368 break;
5369 }
Chris Lattner90564f22006-04-18 17:59:36 +00005370 case ISD::BR_CC: {
5371 // If this is a branch on an altivec predicate comparison, lower this so
5372 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5373 // lowering is done pre-legalize, because the legalizer lowers the predicate
5374 // compare down to code that is difficult to reassemble.
5375 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005376 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005377 int CompareOpc;
5378 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005379
Chris Lattner90564f22006-04-18 17:59:36 +00005380 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5381 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5382 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5383 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005384
Chris Lattner90564f22006-04-18 17:59:36 +00005385 // If this is a comparison against something other than 0/1, then we know
5386 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005387 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005388 if (Val != 0 && Val != 1) {
5389 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5390 return N->getOperand(0);
5391 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005392 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005393 N->getOperand(0), N->getOperand(4));
5394 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005395
Chris Lattner90564f22006-04-18 17:59:36 +00005396 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005397
Chris Lattner90564f22006-04-18 17:59:36 +00005398 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005399 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005400 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005401 LHS.getOperand(2), // LHS of compare
5402 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005403 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005404 };
Chris Lattner90564f22006-04-18 17:59:36 +00005405 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005406 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005407 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005408
Chris Lattner90564f22006-04-18 17:59:36 +00005409 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005410 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005411 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005412 default: // Can't happen, don't crash on invalid number though.
5413 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005414 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005415 break;
5416 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005417 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005418 break;
5419 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005420 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005421 break;
5422 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005423 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005424 break;
5425 }
5426
Owen Anderson825b72b2009-08-11 20:47:22 +00005427 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5428 DAG.getConstant(CompOpc, MVT::i32),
5429 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005430 N->getOperand(4), CompNode.getValue(1));
5431 }
5432 break;
5433 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005434 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005435
Dan Gohman475871a2008-07-27 21:46:04 +00005436 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005437}
5438
Chris Lattner1a635d62006-04-14 06:01:58 +00005439//===----------------------------------------------------------------------===//
5440// Inline Assembly Support
5441//===----------------------------------------------------------------------===//
5442
Dan Gohman475871a2008-07-27 21:46:04 +00005443void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005444 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005445 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005446 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005447 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005448 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005449 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005450 switch (Op.getOpcode()) {
5451 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005452 case PPCISD::LBRX: {
5453 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005454 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005455 KnownZero = 0xFFFF0000;
5456 break;
5457 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005458 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005459 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005460 default: break;
5461 case Intrinsic::ppc_altivec_vcmpbfp_p:
5462 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5463 case Intrinsic::ppc_altivec_vcmpequb_p:
5464 case Intrinsic::ppc_altivec_vcmpequh_p:
5465 case Intrinsic::ppc_altivec_vcmpequw_p:
5466 case Intrinsic::ppc_altivec_vcmpgefp_p:
5467 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5468 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5469 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5470 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5471 case Intrinsic::ppc_altivec_vcmpgtub_p:
5472 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5473 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5474 KnownZero = ~1U; // All bits but the low one are known to be zero.
5475 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005476 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005477 }
5478 }
5479}
5480
5481
Chris Lattner4234f572007-03-25 02:14:49 +00005482/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005483/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005484PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005485PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5486 if (Constraint.size() == 1) {
5487 switch (Constraint[0]) {
5488 default: break;
5489 case 'b':
5490 case 'r':
5491 case 'f':
5492 case 'v':
5493 case 'y':
5494 return C_RegisterClass;
5495 }
5496 }
5497 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005498}
5499
John Thompson44ab89e2010-10-29 17:29:13 +00005500/// Examine constraint type and operand type and determine a weight value.
5501/// This object must already have been set up with the operand type
5502/// and the current alternative constraint selected.
5503TargetLowering::ConstraintWeight
5504PPCTargetLowering::getSingleConstraintMatchWeight(
5505 AsmOperandInfo &info, const char *constraint) const {
5506 ConstraintWeight weight = CW_Invalid;
5507 Value *CallOperandVal = info.CallOperandVal;
5508 // If we don't have a value, we can't do a match,
5509 // but allow it at the lowest weight.
5510 if (CallOperandVal == NULL)
5511 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005512 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005513 // Look at the constraint type.
5514 switch (*constraint) {
5515 default:
5516 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5517 break;
5518 case 'b':
5519 if (type->isIntegerTy())
5520 weight = CW_Register;
5521 break;
5522 case 'f':
5523 if (type->isFloatTy())
5524 weight = CW_Register;
5525 break;
5526 case 'd':
5527 if (type->isDoubleTy())
5528 weight = CW_Register;
5529 break;
5530 case 'v':
5531 if (type->isVectorTy())
5532 weight = CW_Register;
5533 break;
5534 case 'y':
5535 weight = CW_Register;
5536 break;
5537 }
5538 return weight;
5539}
5540
Scott Michelfdc40a02009-02-17 22:15:04 +00005541std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005542PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005543 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005544 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005545 // GCC RS6000 Constraint Letters
5546 switch (Constraint[0]) {
5547 case 'b': // R1-R31
5548 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005549 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005550 return std::make_pair(0U, PPC::G8RCRegisterClass);
5551 return std::make_pair(0U, PPC::GPRCRegisterClass);
5552 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005554 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005555 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005556 return std::make_pair(0U, PPC::F8RCRegisterClass);
5557 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005558 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005559 return std::make_pair(0U, PPC::VRRCRegisterClass);
5560 case 'y': // crrc
5561 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005562 }
5563 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005564
Chris Lattner331d1bc2006-11-02 01:44:04 +00005565 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005566}
Chris Lattner763317d2006-02-07 00:47:13 +00005567
Chris Lattner331d1bc2006-11-02 01:44:04 +00005568
Chris Lattner48884cd2007-08-25 00:47:38 +00005569/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005570/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005571void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005572 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005573 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005574 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005575 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005576
Eric Christopher100c8332011-06-02 23:16:42 +00005577 // Only support length 1 constraints.
5578 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005579
Eric Christopher100c8332011-06-02 23:16:42 +00005580 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005581 switch (Letter) {
5582 default: break;
5583 case 'I':
5584 case 'J':
5585 case 'K':
5586 case 'L':
5587 case 'M':
5588 case 'N':
5589 case 'O':
5590 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005591 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005592 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005593 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005594 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005595 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005596 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005597 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005598 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005599 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005600 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5601 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005602 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005603 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005604 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005605 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005606 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005607 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005608 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005609 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005610 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005611 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005612 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005613 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005614 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005615 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005616 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005617 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005618 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005619 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005620 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005621 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005622 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005623 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005624 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005625 }
5626 break;
5627 }
5628 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005629
Gabor Greifba36cb52008-08-28 21:40:38 +00005630 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005631 Ops.push_back(Result);
5632 return;
5633 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005634
Chris Lattner763317d2006-02-07 00:47:13 +00005635 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005636 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005637}
Evan Chengc4c62572006-03-13 23:20:37 +00005638
Chris Lattnerc9addb72007-03-30 23:15:24 +00005639// isLegalAddressingMode - Return true if the addressing mode represented
5640// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005641bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005642 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005643 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005644
Chris Lattnerc9addb72007-03-30 23:15:24 +00005645 // PPC allows a sign-extended 16-bit immediate field.
5646 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5647 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005648
Chris Lattnerc9addb72007-03-30 23:15:24 +00005649 // No global is ever allowed as a base.
5650 if (AM.BaseGV)
5651 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005652
5653 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005654 switch (AM.Scale) {
5655 case 0: // "r+i" or just "i", depending on HasBaseReg.
5656 break;
5657 case 1:
5658 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5659 return false;
5660 // Otherwise we have r+r or r+i.
5661 break;
5662 case 2:
5663 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5664 return false;
5665 // Allow 2*r as r+r.
5666 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005667 default:
5668 // No other scales are supported.
5669 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005670 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005671
Chris Lattnerc9addb72007-03-30 23:15:24 +00005672 return true;
5673}
5674
Evan Chengc4c62572006-03-13 23:20:37 +00005675/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005676/// as the offset of the target addressing mode for load / store of the
5677/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005678bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005679 // PPC allows a sign-extended 16-bit immediate field.
5680 return (V > -(1 << 16) && V < (1 << 16)-1);
5681}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005682
5683bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005684 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005685}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005686
Dan Gohmand858e902010-04-17 15:26:15 +00005687SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5688 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005689 MachineFunction &MF = DAG.getMachineFunction();
5690 MachineFrameInfo *MFI = MF.getFrameInfo();
5691 MFI->setReturnAddressIsTaken(true);
5692
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005693 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005694 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005695
Dale Johannesen08673d22010-05-03 22:59:34 +00005696 // Make sure the function does not optimize away the store of the RA to
5697 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005698 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005699 FuncInfo->setLRStoreRequired();
5700 bool isPPC64 = PPCSubTarget.isPPC64();
5701 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5702
5703 if (Depth > 0) {
5704 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5705 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005706
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005707 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005708 isPPC64? MVT::i64 : MVT::i32);
5709 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5710 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5711 FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005712 MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005713 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005714
Chris Lattner3fc027d2007-12-08 06:59:59 +00005715 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005716 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005717 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005718 RetAddrFI, MachinePointerInfo(), false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005719}
5720
Dan Gohmand858e902010-04-17 15:26:15 +00005721SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5722 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005723 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005724 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005725
Owen Andersone50ed302009-08-10 22:56:29 +00005726 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005727 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005728
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005729 MachineFunction &MF = DAG.getMachineFunction();
5730 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005731 MFI->setFrameAddressIsTaken(true);
5732 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5733 MFI->getStackSize() &&
5734 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5735 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5736 (is31 ? PPC::R31 : PPC::R1);
5737 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5738 PtrVT);
5739 while (Depth--)
5740 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005741 FrameAddr, MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005742 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005743}
Dan Gohman54aeea32008-10-21 03:41:46 +00005744
5745bool
5746PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5747 // The PowerPC target isn't yet aware of offsets.
5748 return false;
5749}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005750
Evan Cheng42642d02010-04-01 20:10:42 +00005751/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005752/// and store operations as a result of memset, memcpy, and memmove
5753/// lowering. If DstAlign is zero that means it's safe to destination
5754/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5755/// means there isn't a need to check it against alignment requirement,
5756/// probably because the source does not need to be loaded. If
5757/// 'NonScalarIntSafe' is true, that means it's safe to return a
5758/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005759/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5760/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005761/// It returns EVT::Other if the type should be determined using generic
5762/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005763EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5764 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00005765 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00005766 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005767 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005768 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005769 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005770 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005771 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005772 }
5773}