Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1 | //===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 10 | #include "MCTargetDesc/ARMBaseInfo.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 11 | #include "MCTargetDesc/ARMAddressingModes.h" |
| 12 | #include "MCTargetDesc/ARMMCExpr.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 13 | #include "llvm/MC/MCParser/MCAsmLexer.h" |
| 14 | #include "llvm/MC/MCParser/MCAsmParser.h" |
| 15 | #include "llvm/MC/MCParser/MCParsedAsmOperand.h" |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 16 | #include "llvm/MC/MCAsmInfo.h" |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCContext.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCStreamer.h" |
| 19 | #include "llvm/MC/MCExpr.h" |
| 20 | #include "llvm/MC/MCInst.h" |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCRegisterInfo.h" |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCSubtargetInfo.h" |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCTargetAsmParser.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 24 | #include "llvm/Target/TargetRegistry.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 25 | #include "llvm/Support/SourceMgr.h" |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 26 | #include "llvm/Support/raw_ostream.h" |
Benjamin Kramer | 75ca4b9 | 2011-07-08 21:06:23 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/OwningPtr.h" |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 28 | #include "llvm/ADT/STLExtras.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 29 | #include "llvm/ADT/SmallVector.h" |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 30 | #include "llvm/ADT/StringExtras.h" |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 31 | #include "llvm/ADT/StringSwitch.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 32 | #include "llvm/ADT/Twine.h" |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 33 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 34 | using namespace llvm; |
| 35 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 36 | namespace { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 37 | |
| 38 | class ARMOperand; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 39 | |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 40 | class ARMAsmParser : public MCTargetAsmParser { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 41 | MCSubtargetInfo &STI; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 42 | MCAsmParser &Parser; |
| 43 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 44 | MCAsmParser &getParser() const { return Parser; } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 45 | MCAsmLexer &getLexer() const { return Parser.getLexer(); } |
| 46 | |
| 47 | void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 48 | bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); } |
| 49 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 50 | int tryParseRegister(); |
| 51 | bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 0d87ec2 | 2011-07-26 20:41:24 +0000 | [diff] [blame] | 52 | int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 53 | bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 54 | bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 55 | bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic); |
| 56 | bool parsePrefix(ARMMCExpr::VariantKind &RefKind); |
| 57 | const MCExpr *applyPrefixToExpr(const MCExpr *E, |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 58 | MCSymbolRefExpr::VariantKind Variant); |
| 59 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 60 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 61 | bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType, |
| 62 | unsigned &ShiftAmount); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 63 | bool parseDirectiveWord(unsigned Size, SMLoc L); |
| 64 | bool parseDirectiveThumb(SMLoc L); |
| 65 | bool parseDirectiveThumbFunc(SMLoc L); |
| 66 | bool parseDirectiveCode(SMLoc L); |
| 67 | bool parseDirectiveSyntax(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 68 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 69 | StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode, |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 70 | bool &CarrySetting, unsigned &ProcessorIMod); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 71 | void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 72 | bool &CanAcceptPredicationCode); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 73 | |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 74 | bool isThumb() const { |
| 75 | // FIXME: Can tablegen auto-generate this? |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 76 | return (STI.getFeatureBits() & ARM::ModeThumb) != 0; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 77 | } |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 78 | bool isThumbOne() const { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 79 | return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 80 | } |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 81 | bool isThumbTwo() const { |
| 82 | return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2); |
| 83 | } |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 84 | bool hasV6Ops() const { |
| 85 | return STI.getFeatureBits() & ARM::HasV6Ops; |
| 86 | } |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 87 | void SwitchMode() { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 88 | unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb)); |
| 89 | setAvailableFeatures(FB); |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 90 | } |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 91 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 92 | /// @name Auto-generated Match Functions |
| 93 | /// { |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 94 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 95 | #define GET_ASSEMBLER_HEADER |
| 96 | #include "ARMGenAsmMatcher.inc" |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 97 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 98 | /// } |
| 99 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 100 | OperandMatchResultTy parseCoprocNumOperand( |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 101 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 102 | OperandMatchResultTy parseCoprocRegOperand( |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 103 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 104 | OperandMatchResultTy parseMemBarrierOptOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 105 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 106 | OperandMatchResultTy parseProcIFlagsOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 107 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 108 | OperandMatchResultTy parseMSRMaskOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 109 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 110 | OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O, |
| 111 | StringRef Op, int Low, int High); |
| 112 | OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) { |
| 113 | return parsePKHImm(O, "lsl", 0, 31); |
| 114 | } |
| 115 | OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) { |
| 116 | return parsePKHImm(O, "asr", 1, 32); |
| 117 | } |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 118 | OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 119 | OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 120 | OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 121 | OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 122 | OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 123 | OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 124 | |
| 125 | // Asm Match Converter Methods |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 126 | bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 127 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 128 | bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode, |
| 129 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 130 | bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 131 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 132 | bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 133 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 134 | bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode, |
| 135 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
| 136 | bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode, |
| 137 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
| 138 | bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode, |
| 139 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
| 140 | bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode, |
| 141 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 142 | bool cvtLdrdPre(MCInst &Inst, unsigned Opcode, |
| 143 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 144 | bool cvtStrdPre(MCInst &Inst, unsigned Opcode, |
| 145 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 146 | bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 147 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 148 | |
| 149 | bool validateInstruction(MCInst &Inst, |
| 150 | const SmallVectorImpl<MCParsedAsmOperand*> &Ops); |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 151 | void processInstruction(MCInst &Inst, |
| 152 | const SmallVectorImpl<MCParsedAsmOperand*> &Ops); |
Jim Grosbach | d54b4e6 | 2011-08-16 21:12:37 +0000 | [diff] [blame] | 153 | bool shouldOmitCCOutOperand(StringRef Mnemonic, |
| 154 | SmallVectorImpl<MCParsedAsmOperand*> &Operands); |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 155 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 156 | public: |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 157 | enum ARMMatchResultTy { |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 158 | Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY, |
| 159 | Match_RequiresV6, |
| 160 | Match_RequiresThumb2 |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 161 | }; |
| 162 | |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 163 | ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser) |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 164 | : MCTargetAsmParser(), STI(_STI), Parser(_Parser) { |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 165 | MCAsmParserExtension::Initialize(_Parser); |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 166 | |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 167 | // Initialize the set of available features. |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 168 | setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits())); |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 169 | } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 170 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 171 | // Implementation of the MCTargetAsmParser interface: |
| 172 | bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc); |
| 173 | bool ParseInstruction(StringRef Name, SMLoc NameLoc, |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 174 | SmallVectorImpl<MCParsedAsmOperand*> &Operands); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 175 | bool ParseDirective(AsmToken DirectiveID); |
| 176 | |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 177 | unsigned checkTargetMatchPredicate(MCInst &Inst); |
| 178 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 179 | bool MatchAndEmitInstruction(SMLoc IDLoc, |
| 180 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 181 | MCStreamer &Out); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 182 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 183 | } // end anonymous namespace |
| 184 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 185 | namespace { |
| 186 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 187 | /// ARMOperand - Instances of this class represent a parsed ARM machine |
| 188 | /// instruction. |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 189 | class ARMOperand : public MCParsedAsmOperand { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 190 | enum KindTy { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 191 | CondCode, |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 192 | CCOut, |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 193 | CoprocNum, |
| 194 | CoprocReg, |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 195 | Immediate, |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 196 | MemBarrierOpt, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 197 | Memory, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 198 | PostIndexRegister, |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 199 | MSRMask, |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 200 | ProcIFlags, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 201 | Register, |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 202 | RegisterList, |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 203 | DPRRegisterList, |
| 204 | SPRRegisterList, |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 205 | ShiftedRegister, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 206 | ShiftedImmediate, |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 207 | ShifterImmediate, |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 208 | RotateImmediate, |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 209 | BitfieldDescriptor, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 210 | Token |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 211 | } Kind; |
| 212 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 213 | SMLoc StartLoc, EndLoc; |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 214 | SmallVector<unsigned, 8> Registers; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 215 | |
| 216 | union { |
| 217 | struct { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 218 | ARMCC::CondCodes Val; |
| 219 | } CC; |
| 220 | |
| 221 | struct { |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 222 | ARM_MB::MemBOpt Val; |
| 223 | } MBOpt; |
| 224 | |
| 225 | struct { |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 226 | unsigned Val; |
| 227 | } Cop; |
| 228 | |
| 229 | struct { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 230 | ARM_PROC::IFlags Val; |
| 231 | } IFlags; |
| 232 | |
| 233 | struct { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 234 | unsigned Val; |
| 235 | } MMask; |
| 236 | |
| 237 | struct { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 238 | const char *Data; |
| 239 | unsigned Length; |
| 240 | } Tok; |
| 241 | |
| 242 | struct { |
| 243 | unsigned RegNum; |
| 244 | } Reg; |
| 245 | |
Bill Wendling | 8155e5b | 2010-11-06 22:19:43 +0000 | [diff] [blame] | 246 | struct { |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 247 | const MCExpr *Val; |
| 248 | } Imm; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 249 | |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 250 | /// Combined record for all forms of ARM address expressions. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 251 | struct { |
| 252 | unsigned BaseRegNum; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 253 | // Offset is in OffsetReg or OffsetImm. If both are zero, no offset |
| 254 | // was specified. |
| 255 | const MCConstantExpr *OffsetImm; // Offset immediate value |
| 256 | unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL |
| 257 | ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 258 | unsigned ShiftImm; // shift for OffsetReg. |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 259 | unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit) |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 260 | } Mem; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 261 | |
| 262 | struct { |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 263 | unsigned RegNum; |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 264 | bool isAdd; |
| 265 | ARM_AM::ShiftOpc ShiftTy; |
| 266 | unsigned ShiftImm; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 267 | } PostIdxReg; |
| 268 | |
| 269 | struct { |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 270 | bool isASR; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 271 | unsigned Imm; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 272 | } ShifterImm; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 273 | struct { |
| 274 | ARM_AM::ShiftOpc ShiftTy; |
| 275 | unsigned SrcReg; |
| 276 | unsigned ShiftReg; |
| 277 | unsigned ShiftImm; |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 278 | } RegShiftedReg; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 279 | struct { |
| 280 | ARM_AM::ShiftOpc ShiftTy; |
| 281 | unsigned SrcReg; |
| 282 | unsigned ShiftImm; |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 283 | } RegShiftedImm; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 284 | struct { |
| 285 | unsigned Imm; |
| 286 | } RotImm; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 287 | struct { |
| 288 | unsigned LSB; |
| 289 | unsigned Width; |
| 290 | } Bitfield; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 291 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 292 | |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 293 | ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {} |
| 294 | public: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 295 | ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() { |
| 296 | Kind = o.Kind; |
| 297 | StartLoc = o.StartLoc; |
| 298 | EndLoc = o.EndLoc; |
| 299 | switch (Kind) { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 300 | case CondCode: |
| 301 | CC = o.CC; |
| 302 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 303 | case Token: |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 304 | Tok = o.Tok; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 305 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 306 | case CCOut: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 307 | case Register: |
| 308 | Reg = o.Reg; |
| 309 | break; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 310 | case RegisterList: |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 311 | case DPRRegisterList: |
| 312 | case SPRRegisterList: |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 313 | Registers = o.Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 314 | break; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 315 | case CoprocNum: |
| 316 | case CoprocReg: |
| 317 | Cop = o.Cop; |
| 318 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 319 | case Immediate: |
| 320 | Imm = o.Imm; |
| 321 | break; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 322 | case MemBarrierOpt: |
| 323 | MBOpt = o.MBOpt; |
| 324 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 325 | case Memory: |
| 326 | Mem = o.Mem; |
| 327 | break; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 328 | case PostIndexRegister: |
| 329 | PostIdxReg = o.PostIdxReg; |
| 330 | break; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 331 | case MSRMask: |
| 332 | MMask = o.MMask; |
| 333 | break; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 334 | case ProcIFlags: |
| 335 | IFlags = o.IFlags; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 336 | break; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 337 | case ShifterImmediate: |
| 338 | ShifterImm = o.ShifterImm; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 339 | break; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 340 | case ShiftedRegister: |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 341 | RegShiftedReg = o.RegShiftedReg; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 342 | break; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 343 | case ShiftedImmediate: |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 344 | RegShiftedImm = o.RegShiftedImm; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 345 | break; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 346 | case RotateImmediate: |
| 347 | RotImm = o.RotImm; |
| 348 | break; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 349 | case BitfieldDescriptor: |
| 350 | Bitfield = o.Bitfield; |
| 351 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 352 | } |
| 353 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 354 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 355 | /// getStartLoc - Get the location of the first token of this operand. |
| 356 | SMLoc getStartLoc() const { return StartLoc; } |
| 357 | /// getEndLoc - Get the location of the last token of this operand. |
| 358 | SMLoc getEndLoc() const { return EndLoc; } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 359 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 360 | ARMCC::CondCodes getCondCode() const { |
| 361 | assert(Kind == CondCode && "Invalid access!"); |
| 362 | return CC.Val; |
| 363 | } |
| 364 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 365 | unsigned getCoproc() const { |
| 366 | assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!"); |
| 367 | return Cop.Val; |
| 368 | } |
| 369 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 370 | StringRef getToken() const { |
| 371 | assert(Kind == Token && "Invalid access!"); |
| 372 | return StringRef(Tok.Data, Tok.Length); |
| 373 | } |
| 374 | |
| 375 | unsigned getReg() const { |
Benjamin Kramer | 6aa4943 | 2010-12-07 15:50:35 +0000 | [diff] [blame] | 376 | assert((Kind == Register || Kind == CCOut) && "Invalid access!"); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 377 | return Reg.RegNum; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 378 | } |
| 379 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 380 | const SmallVectorImpl<unsigned> &getRegList() const { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 381 | assert((Kind == RegisterList || Kind == DPRRegisterList || |
| 382 | Kind == SPRRegisterList) && "Invalid access!"); |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 383 | return Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 384 | } |
| 385 | |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 386 | const MCExpr *getImm() const { |
| 387 | assert(Kind == Immediate && "Invalid access!"); |
| 388 | return Imm.Val; |
| 389 | } |
| 390 | |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 391 | ARM_MB::MemBOpt getMemBarrierOpt() const { |
| 392 | assert(Kind == MemBarrierOpt && "Invalid access!"); |
| 393 | return MBOpt.Val; |
| 394 | } |
| 395 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 396 | ARM_PROC::IFlags getProcIFlags() const { |
| 397 | assert(Kind == ProcIFlags && "Invalid access!"); |
| 398 | return IFlags.Val; |
| 399 | } |
| 400 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 401 | unsigned getMSRMask() const { |
| 402 | assert(Kind == MSRMask && "Invalid access!"); |
| 403 | return MMask.Val; |
| 404 | } |
| 405 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 406 | bool isCoprocNum() const { return Kind == CoprocNum; } |
| 407 | bool isCoprocReg() const { return Kind == CoprocReg; } |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 408 | bool isCondCode() const { return Kind == CondCode; } |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 409 | bool isCCOut() const { return Kind == CCOut; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 410 | bool isImm() const { return Kind == Immediate; } |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 411 | bool isImm0_255() const { |
| 412 | if (Kind != Immediate) |
| 413 | return false; |
| 414 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 415 | if (!CE) return false; |
| 416 | int64_t Value = CE->getValue(); |
| 417 | return Value >= 0 && Value < 256; |
| 418 | } |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 419 | bool isImm0_7() const { |
| 420 | if (Kind != Immediate) |
| 421 | return false; |
| 422 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 423 | if (!CE) return false; |
| 424 | int64_t Value = CE->getValue(); |
| 425 | return Value >= 0 && Value < 8; |
| 426 | } |
| 427 | bool isImm0_15() const { |
| 428 | if (Kind != Immediate) |
| 429 | return false; |
| 430 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 431 | if (!CE) return false; |
| 432 | int64_t Value = CE->getValue(); |
| 433 | return Value >= 0 && Value < 16; |
| 434 | } |
Jim Grosbach | 7c6e42e | 2011-07-21 23:26:25 +0000 | [diff] [blame] | 435 | bool isImm0_31() const { |
| 436 | if (Kind != Immediate) |
| 437 | return false; |
| 438 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 439 | if (!CE) return false; |
| 440 | int64_t Value = CE->getValue(); |
| 441 | return Value >= 0 && Value < 32; |
| 442 | } |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 443 | bool isImm1_16() const { |
| 444 | if (Kind != Immediate) |
| 445 | return false; |
| 446 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 447 | if (!CE) return false; |
| 448 | int64_t Value = CE->getValue(); |
| 449 | return Value > 0 && Value < 17; |
| 450 | } |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 451 | bool isImm1_32() const { |
| 452 | if (Kind != Immediate) |
| 453 | return false; |
| 454 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 455 | if (!CE) return false; |
| 456 | int64_t Value = CE->getValue(); |
| 457 | return Value > 0 && Value < 33; |
| 458 | } |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 459 | bool isImm0_65535() const { |
| 460 | if (Kind != Immediate) |
| 461 | return false; |
| 462 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 463 | if (!CE) return false; |
| 464 | int64_t Value = CE->getValue(); |
| 465 | return Value >= 0 && Value < 65536; |
| 466 | } |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 467 | bool isImm0_65535Expr() const { |
| 468 | if (Kind != Immediate) |
| 469 | return false; |
| 470 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 471 | // If it's not a constant expression, it'll generate a fixup and be |
| 472 | // handled later. |
| 473 | if (!CE) return true; |
| 474 | int64_t Value = CE->getValue(); |
| 475 | return Value >= 0 && Value < 65536; |
| 476 | } |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 477 | bool isImm24bit() const { |
| 478 | if (Kind != Immediate) |
| 479 | return false; |
| 480 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 481 | if (!CE) return false; |
| 482 | int64_t Value = CE->getValue(); |
| 483 | return Value >= 0 && Value <= 0xffffff; |
| 484 | } |
Jim Grosbach | 70939ee | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 485 | bool isImmThumbSR() const { |
| 486 | if (Kind != Immediate) |
| 487 | return false; |
| 488 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 489 | if (!CE) return false; |
| 490 | int64_t Value = CE->getValue(); |
| 491 | return Value > 0 && Value < 33; |
| 492 | } |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 493 | bool isPKHLSLImm() const { |
| 494 | if (Kind != Immediate) |
| 495 | return false; |
| 496 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 497 | if (!CE) return false; |
| 498 | int64_t Value = CE->getValue(); |
| 499 | return Value >= 0 && Value < 32; |
| 500 | } |
| 501 | bool isPKHASRImm() const { |
| 502 | if (Kind != Immediate) |
| 503 | return false; |
| 504 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 505 | if (!CE) return false; |
| 506 | int64_t Value = CE->getValue(); |
| 507 | return Value > 0 && Value <= 32; |
| 508 | } |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 509 | bool isARMSOImm() const { |
| 510 | if (Kind != Immediate) |
| 511 | return false; |
| 512 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 513 | if (!CE) return false; |
| 514 | int64_t Value = CE->getValue(); |
| 515 | return ARM_AM::getSOImmVal(Value) != -1; |
| 516 | } |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 517 | bool isT2SOImm() const { |
| 518 | if (Kind != Immediate) |
| 519 | return false; |
| 520 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 521 | if (!CE) return false; |
| 522 | int64_t Value = CE->getValue(); |
| 523 | return ARM_AM::getT2SOImmVal(Value) != -1; |
| 524 | } |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 525 | bool isSetEndImm() const { |
| 526 | if (Kind != Immediate) |
| 527 | return false; |
| 528 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 529 | if (!CE) return false; |
| 530 | int64_t Value = CE->getValue(); |
| 531 | return Value == 1 || Value == 0; |
| 532 | } |
Bill Wendling | b32e784 | 2010-11-08 00:32:40 +0000 | [diff] [blame] | 533 | bool isReg() const { return Kind == Register; } |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 534 | bool isRegList() const { return Kind == RegisterList; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 535 | bool isDPRRegList() const { return Kind == DPRRegisterList; } |
| 536 | bool isSPRRegList() const { return Kind == SPRRegisterList; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 537 | bool isToken() const { return Kind == Token; } |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 538 | bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 539 | bool isMemory() const { return Kind == Memory; } |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 540 | bool isShifterImm() const { return Kind == ShifterImmediate; } |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 541 | bool isRegShiftedReg() const { return Kind == ShiftedRegister; } |
| 542 | bool isRegShiftedImm() const { return Kind == ShiftedImmediate; } |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 543 | bool isRotImm() const { return Kind == RotateImmediate; } |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 544 | bool isBitfield() const { return Kind == BitfieldDescriptor; } |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 545 | bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; } |
| 546 | bool isPostIdxReg() const { |
| 547 | return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift; |
| 548 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 549 | bool isMemNoOffset() const { |
| 550 | if (Kind != Memory) |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 551 | return false; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 552 | // No offset of any kind. |
| 553 | return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0; |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 554 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 555 | bool isAddrMode2() const { |
| 556 | if (Kind != Memory) |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 557 | return false; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 558 | // Check for register offset. |
| 559 | if (Mem.OffsetRegNum) return true; |
| 560 | // Immediate offset in range [-4095, 4095]. |
| 561 | if (!Mem.OffsetImm) return true; |
| 562 | int64_t Val = Mem.OffsetImm->getValue(); |
| 563 | return Val > -4096 && Val < 4096; |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 564 | } |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 565 | bool isAM2OffsetImm() const { |
| 566 | if (Kind != Immediate) |
| 567 | return false; |
| 568 | // Immediate offset in range [-4095, 4095]. |
| 569 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 570 | if (!CE) return false; |
| 571 | int64_t Val = CE->getValue(); |
| 572 | return Val > -4096 && Val < 4096; |
| 573 | } |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 574 | bool isAddrMode3() const { |
| 575 | if (Kind != Memory) |
| 576 | return false; |
| 577 | // No shifts are legal for AM3. |
| 578 | if (Mem.ShiftType != ARM_AM::no_shift) return false; |
| 579 | // Check for register offset. |
| 580 | if (Mem.OffsetRegNum) return true; |
| 581 | // Immediate offset in range [-255, 255]. |
| 582 | if (!Mem.OffsetImm) return true; |
| 583 | int64_t Val = Mem.OffsetImm->getValue(); |
| 584 | return Val > -256 && Val < 256; |
| 585 | } |
| 586 | bool isAM3Offset() const { |
| 587 | if (Kind != Immediate && Kind != PostIndexRegister) |
| 588 | return false; |
| 589 | if (Kind == PostIndexRegister) |
| 590 | return PostIdxReg.ShiftTy == ARM_AM::no_shift; |
| 591 | // Immediate offset in range [-255, 255]. |
| 592 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 593 | if (!CE) return false; |
| 594 | int64_t Val = CE->getValue(); |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 595 | // Special case, #-0 is INT32_MIN. |
| 596 | return (Val > -256 && Val < 256) || Val == INT32_MIN; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 597 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 598 | bool isAddrMode5() const { |
| 599 | if (Kind != Memory) |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 600 | return false; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 601 | // Check for register offset. |
| 602 | if (Mem.OffsetRegNum) return false; |
| 603 | // Immediate offset in range [-1020, 1020] and a multiple of 4. |
| 604 | if (!Mem.OffsetImm) return true; |
| 605 | int64_t Val = Mem.OffsetImm->getValue(); |
| 606 | return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0); |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 607 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 608 | bool isMemRegOffset() const { |
| 609 | if (Kind != Memory || !Mem.OffsetRegNum) |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 610 | return false; |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 611 | return true; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 612 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 613 | bool isMemThumbRR() const { |
| 614 | // Thumb reg+reg addressing is simple. Just two registers, a base and |
| 615 | // an offset. No shifts, negations or any other complicating factors. |
| 616 | if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative || |
| 617 | Mem.ShiftType != ARM_AM::no_shift) |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 618 | return false; |
Jim Grosbach | 60f91a3 | 2011-08-19 17:55:24 +0000 | [diff] [blame] | 619 | return isARMLowRegister(Mem.BaseRegNum) && |
| 620 | (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum)); |
| 621 | } |
| 622 | bool isMemThumbRIs4() const { |
| 623 | if (Kind != Memory || Mem.OffsetRegNum != 0 || |
| 624 | !isARMLowRegister(Mem.BaseRegNum)) |
| 625 | return false; |
| 626 | // Immediate offset, multiple of 4 in range [0, 124]. |
| 627 | if (!Mem.OffsetImm) return true; |
| 628 | int64_t Val = Mem.OffsetImm->getValue(); |
Jim Grosbach | ecd8589 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 629 | return Val >= 0 && Val <= 124 && (Val % 4) == 0; |
| 630 | } |
Jim Grosbach | 3846630 | 2011-08-19 18:55:51 +0000 | [diff] [blame] | 631 | bool isMemThumbRIs2() const { |
| 632 | if (Kind != Memory || Mem.OffsetRegNum != 0 || |
| 633 | !isARMLowRegister(Mem.BaseRegNum)) |
| 634 | return false; |
| 635 | // Immediate offset, multiple of 4 in range [0, 62]. |
| 636 | if (!Mem.OffsetImm) return true; |
| 637 | int64_t Val = Mem.OffsetImm->getValue(); |
| 638 | return Val >= 0 && Val <= 62 && (Val % 2) == 0; |
| 639 | } |
Jim Grosbach | 48ff5ff | 2011-08-19 18:49:59 +0000 | [diff] [blame] | 640 | bool isMemThumbRIs1() const { |
| 641 | if (Kind != Memory || Mem.OffsetRegNum != 0 || |
| 642 | !isARMLowRegister(Mem.BaseRegNum)) |
| 643 | return false; |
| 644 | // Immediate offset in range [0, 31]. |
| 645 | if (!Mem.OffsetImm) return true; |
| 646 | int64_t Val = Mem.OffsetImm->getValue(); |
| 647 | return Val >= 0 && Val <= 31; |
| 648 | } |
Jim Grosbach | ecd8589 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 649 | bool isMemThumbSPI() const { |
| 650 | if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP) |
| 651 | return false; |
| 652 | // Immediate offset, multiple of 4 in range [0, 1020]. |
| 653 | if (!Mem.OffsetImm) return true; |
| 654 | int64_t Val = Mem.OffsetImm->getValue(); |
| 655 | return Val >= 0 && Val <= 1020 && (Val % 4) == 0; |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 656 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 657 | bool isMemImm8Offset() const { |
| 658 | if (Kind != Memory || Mem.OffsetRegNum != 0) |
| 659 | return false; |
| 660 | // Immediate offset in range [-255, 255]. |
| 661 | if (!Mem.OffsetImm) return true; |
| 662 | int64_t Val = Mem.OffsetImm->getValue(); |
| 663 | return Val > -256 && Val < 256; |
| 664 | } |
| 665 | bool isMemImm12Offset() const { |
Jim Grosbach | 09176e1 | 2011-08-08 20:59:31 +0000 | [diff] [blame] | 666 | // If we have an immediate that's not a constant, treat it as a label |
| 667 | // reference needing a fixup. If it is a constant, it's something else |
| 668 | // and we reject it. |
| 669 | if (Kind == Immediate && !isa<MCConstantExpr>(getImm())) |
| 670 | return true; |
| 671 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 672 | if (Kind != Memory || Mem.OffsetRegNum != 0) |
| 673 | return false; |
| 674 | // Immediate offset in range [-4095, 4095]. |
| 675 | if (!Mem.OffsetImm) return true; |
| 676 | int64_t Val = Mem.OffsetImm->getValue(); |
| 677 | return Val > -4096 && Val < 4096; |
| 678 | } |
| 679 | bool isPostIdxImm8() const { |
| 680 | if (Kind != Immediate) |
| 681 | return false; |
| 682 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 683 | if (!CE) return false; |
| 684 | int64_t Val = CE->getValue(); |
| 685 | return Val > -256 && Val < 256; |
| 686 | } |
| 687 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 688 | bool isMSRMask() const { return Kind == MSRMask; } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 689 | bool isProcIFlags() const { return Kind == ProcIFlags; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 690 | |
| 691 | void addExpr(MCInst &Inst, const MCExpr *Expr) const { |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 692 | // Add as immediates when possible. Null MCExpr = 0. |
| 693 | if (Expr == 0) |
| 694 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 695 | else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 696 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
| 697 | else |
| 698 | Inst.addOperand(MCOperand::CreateExpr(Expr)); |
| 699 | } |
| 700 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 701 | void addCondCodeOperands(MCInst &Inst, unsigned N) const { |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 702 | assert(N == 2 && "Invalid number of operands!"); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 703 | Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode()))); |
Jim Grosbach | 04f7494 | 2010-12-06 18:30:57 +0000 | [diff] [blame] | 704 | unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR; |
| 705 | Inst.addOperand(MCOperand::CreateReg(RegNum)); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 706 | } |
| 707 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 708 | void addCoprocNumOperands(MCInst &Inst, unsigned N) const { |
| 709 | assert(N == 1 && "Invalid number of operands!"); |
| 710 | Inst.addOperand(MCOperand::CreateImm(getCoproc())); |
| 711 | } |
| 712 | |
| 713 | void addCoprocRegOperands(MCInst &Inst, unsigned N) const { |
| 714 | assert(N == 1 && "Invalid number of operands!"); |
| 715 | Inst.addOperand(MCOperand::CreateImm(getCoproc())); |
| 716 | } |
| 717 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 718 | void addCCOutOperands(MCInst &Inst, unsigned N) const { |
| 719 | assert(N == 1 && "Invalid number of operands!"); |
| 720 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 721 | } |
| 722 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 723 | void addRegOperands(MCInst &Inst, unsigned N) const { |
| 724 | assert(N == 1 && "Invalid number of operands!"); |
| 725 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 726 | } |
| 727 | |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 728 | void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const { |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 729 | assert(N == 3 && "Invalid number of operands!"); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 730 | assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!"); |
| 731 | Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg)); |
| 732 | Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg)); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 733 | Inst.addOperand(MCOperand::CreateImm( |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 734 | ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm))); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 735 | } |
| 736 | |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 737 | void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 738 | assert(N == 2 && "Invalid number of operands!"); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 739 | assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!"); |
| 740 | Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg)); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 741 | Inst.addOperand(MCOperand::CreateImm( |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 742 | ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm))); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 743 | } |
| 744 | |
| 745 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 746 | void addShifterImmOperands(MCInst &Inst, unsigned N) const { |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 747 | assert(N == 1 && "Invalid number of operands!"); |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 748 | Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) | |
| 749 | ShifterImm.Imm)); |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 750 | } |
| 751 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 752 | void addRegListOperands(MCInst &Inst, unsigned N) const { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 753 | assert(N == 1 && "Invalid number of operands!"); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 754 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 755 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 756 | I = RegList.begin(), E = RegList.end(); I != E; ++I) |
| 757 | Inst.addOperand(MCOperand::CreateReg(*I)); |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 758 | } |
| 759 | |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 760 | void addDPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 761 | addRegListOperands(Inst, N); |
| 762 | } |
| 763 | |
| 764 | void addSPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 765 | addRegListOperands(Inst, N); |
| 766 | } |
| 767 | |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 768 | void addRotImmOperands(MCInst &Inst, unsigned N) const { |
| 769 | assert(N == 1 && "Invalid number of operands!"); |
| 770 | // Encoded as val>>3. The printer handles display as 8, 16, 24. |
| 771 | Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3)); |
| 772 | } |
| 773 | |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 774 | void addBitfieldOperands(MCInst &Inst, unsigned N) const { |
| 775 | assert(N == 1 && "Invalid number of operands!"); |
| 776 | // Munge the lsb/width into a bitfield mask. |
| 777 | unsigned lsb = Bitfield.LSB; |
| 778 | unsigned width = Bitfield.Width; |
| 779 | // Make a 32-bit mask w/ the referenced bits clear and all other bits set. |
| 780 | uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >> |
| 781 | (32 - (lsb + width))); |
| 782 | Inst.addOperand(MCOperand::CreateImm(Mask)); |
| 783 | } |
| 784 | |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 785 | void addImmOperands(MCInst &Inst, unsigned N) const { |
| 786 | assert(N == 1 && "Invalid number of operands!"); |
| 787 | addExpr(Inst, getImm()); |
| 788 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 789 | |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 790 | void addImm0_255Operands(MCInst &Inst, unsigned N) const { |
| 791 | assert(N == 1 && "Invalid number of operands!"); |
| 792 | addExpr(Inst, getImm()); |
| 793 | } |
| 794 | |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 795 | void addImm0_7Operands(MCInst &Inst, unsigned N) const { |
| 796 | assert(N == 1 && "Invalid number of operands!"); |
| 797 | addExpr(Inst, getImm()); |
| 798 | } |
| 799 | |
| 800 | void addImm0_15Operands(MCInst &Inst, unsigned N) const { |
| 801 | assert(N == 1 && "Invalid number of operands!"); |
| 802 | addExpr(Inst, getImm()); |
| 803 | } |
| 804 | |
Jim Grosbach | 7c6e42e | 2011-07-21 23:26:25 +0000 | [diff] [blame] | 805 | void addImm0_31Operands(MCInst &Inst, unsigned N) const { |
| 806 | assert(N == 1 && "Invalid number of operands!"); |
| 807 | addExpr(Inst, getImm()); |
| 808 | } |
| 809 | |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 810 | void addImm1_16Operands(MCInst &Inst, unsigned N) const { |
| 811 | assert(N == 1 && "Invalid number of operands!"); |
| 812 | // The constant encodes as the immediate-1, and we store in the instruction |
| 813 | // the bits as encoded, so subtract off one here. |
| 814 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 815 | Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1)); |
| 816 | } |
| 817 | |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 818 | void addImm1_32Operands(MCInst &Inst, unsigned N) const { |
| 819 | assert(N == 1 && "Invalid number of operands!"); |
| 820 | // The constant encodes as the immediate-1, and we store in the instruction |
| 821 | // the bits as encoded, so subtract off one here. |
| 822 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 823 | Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1)); |
| 824 | } |
| 825 | |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 826 | void addImm0_65535Operands(MCInst &Inst, unsigned N) const { |
| 827 | assert(N == 1 && "Invalid number of operands!"); |
| 828 | addExpr(Inst, getImm()); |
| 829 | } |
| 830 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 831 | void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const { |
| 832 | assert(N == 1 && "Invalid number of operands!"); |
| 833 | addExpr(Inst, getImm()); |
| 834 | } |
| 835 | |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 836 | void addImm24bitOperands(MCInst &Inst, unsigned N) const { |
| 837 | assert(N == 1 && "Invalid number of operands!"); |
| 838 | addExpr(Inst, getImm()); |
| 839 | } |
| 840 | |
Jim Grosbach | 70939ee | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 841 | void addImmThumbSROperands(MCInst &Inst, unsigned N) const { |
| 842 | assert(N == 1 && "Invalid number of operands!"); |
| 843 | // The constant encodes as the immediate, except for 32, which encodes as |
| 844 | // zero. |
| 845 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 846 | unsigned Imm = CE->getValue(); |
| 847 | Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm))); |
| 848 | } |
| 849 | |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 850 | void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const { |
| 851 | assert(N == 1 && "Invalid number of operands!"); |
| 852 | addExpr(Inst, getImm()); |
| 853 | } |
| 854 | |
| 855 | void addPKHASRImmOperands(MCInst &Inst, unsigned N) const { |
| 856 | assert(N == 1 && "Invalid number of operands!"); |
| 857 | // An ASR value of 32 encodes as 0, so that's how we want to add it to |
| 858 | // the instruction as well. |
| 859 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 860 | int Val = CE->getValue(); |
| 861 | Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val)); |
| 862 | } |
| 863 | |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 864 | void addARMSOImmOperands(MCInst &Inst, unsigned N) const { |
| 865 | assert(N == 1 && "Invalid number of operands!"); |
| 866 | addExpr(Inst, getImm()); |
| 867 | } |
| 868 | |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 869 | void addT2SOImmOperands(MCInst &Inst, unsigned N) const { |
| 870 | assert(N == 1 && "Invalid number of operands!"); |
| 871 | addExpr(Inst, getImm()); |
| 872 | } |
| 873 | |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 874 | void addSetEndImmOperands(MCInst &Inst, unsigned N) const { |
| 875 | assert(N == 1 && "Invalid number of operands!"); |
| 876 | addExpr(Inst, getImm()); |
| 877 | } |
| 878 | |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 879 | void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const { |
| 880 | assert(N == 1 && "Invalid number of operands!"); |
| 881 | Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt()))); |
| 882 | } |
| 883 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 884 | void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const { |
| 885 | assert(N == 1 && "Invalid number of operands!"); |
| 886 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 887 | } |
| 888 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 889 | void addAddrMode2Operands(MCInst &Inst, unsigned N) const { |
| 890 | assert(N == 3 && "Invalid number of operands!"); |
| 891 | int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 892 | if (!Mem.OffsetRegNum) { |
| 893 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 894 | // Special case for #-0 |
| 895 | if (Val == INT32_MIN) Val = 0; |
| 896 | if (Val < 0) Val = -Val; |
| 897 | Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift); |
| 898 | } else { |
| 899 | // For register offset, we encode the shift type and negation flag |
| 900 | // here. |
| 901 | Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, |
Jim Grosbach | dd32ba3 | 2011-08-11 22:05:09 +0000 | [diff] [blame] | 902 | Mem.ShiftImm, Mem.ShiftType); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 903 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 904 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 905 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 906 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 907 | } |
| 908 | |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 909 | void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const { |
| 910 | assert(N == 2 && "Invalid number of operands!"); |
| 911 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 912 | assert(CE && "non-constant AM2OffsetImm operand!"); |
| 913 | int32_t Val = CE->getValue(); |
| 914 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 915 | // Special case for #-0 |
| 916 | if (Val == INT32_MIN) Val = 0; |
| 917 | if (Val < 0) Val = -Val; |
| 918 | Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift); |
| 919 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 920 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 921 | } |
| 922 | |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 923 | void addAddrMode3Operands(MCInst &Inst, unsigned N) const { |
| 924 | assert(N == 3 && "Invalid number of operands!"); |
| 925 | int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 926 | if (!Mem.OffsetRegNum) { |
| 927 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 928 | // Special case for #-0 |
| 929 | if (Val == INT32_MIN) Val = 0; |
| 930 | if (Val < 0) Val = -Val; |
| 931 | Val = ARM_AM::getAM3Opc(AddSub, Val); |
| 932 | } else { |
| 933 | // For register offset, we encode the shift type and negation flag |
| 934 | // here. |
| 935 | Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0); |
| 936 | } |
| 937 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 938 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 939 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 940 | } |
| 941 | |
| 942 | void addAM3OffsetOperands(MCInst &Inst, unsigned N) const { |
| 943 | assert(N == 2 && "Invalid number of operands!"); |
| 944 | if (Kind == PostIndexRegister) { |
| 945 | int32_t Val = |
| 946 | ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0); |
| 947 | Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum)); |
| 948 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 949 | return; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 950 | } |
| 951 | |
| 952 | // Constant offset. |
| 953 | const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm()); |
| 954 | int32_t Val = CE->getValue(); |
| 955 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 956 | // Special case for #-0 |
| 957 | if (Val == INT32_MIN) Val = 0; |
| 958 | if (Val < 0) Val = -Val; |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 959 | Val = ARM_AM::getAM3Opc(AddSub, Val); |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 960 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 961 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 962 | } |
| 963 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 964 | void addAddrMode5Operands(MCInst &Inst, unsigned N) const { |
| 965 | assert(N == 2 && "Invalid number of operands!"); |
| 966 | // The lower two bits are always zero and as such are not encoded. |
| 967 | int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0; |
| 968 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 969 | // Special case for #-0 |
| 970 | if (Val == INT32_MIN) Val = 0; |
| 971 | if (Val < 0) Val = -Val; |
| 972 | Val = ARM_AM::getAM5Opc(AddSub, Val); |
| 973 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 974 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 975 | } |
| 976 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 977 | void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const { |
| 978 | assert(N == 2 && "Invalid number of operands!"); |
| 979 | int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 980 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 981 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 982 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 983 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 984 | void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const { |
| 985 | assert(N == 2 && "Invalid number of operands!"); |
Jim Grosbach | 09176e1 | 2011-08-08 20:59:31 +0000 | [diff] [blame] | 986 | // If this is an immediate, it's a label reference. |
| 987 | if (Kind == Immediate) { |
| 988 | addExpr(Inst, getImm()); |
| 989 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 990 | return; |
| 991 | } |
| 992 | |
| 993 | // Otherwise, it's a normal memory reg+offset. |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 994 | int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 995 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 996 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 997 | } |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 998 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 999 | void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const { |
| 1000 | assert(N == 3 && "Invalid number of operands!"); |
| 1001 | unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 1002 | Mem.ShiftImm, Mem.ShiftType); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1003 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1004 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 1005 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1006 | } |
| 1007 | |
| 1008 | void addMemThumbRROperands(MCInst &Inst, unsigned N) const { |
| 1009 | assert(N == 2 && "Invalid number of operands!"); |
| 1010 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1011 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 1012 | } |
| 1013 | |
Jim Grosbach | 60f91a3 | 2011-08-19 17:55:24 +0000 | [diff] [blame] | 1014 | void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const { |
| 1015 | assert(N == 2 && "Invalid number of operands!"); |
| 1016 | int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0; |
| 1017 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1018 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1019 | } |
| 1020 | |
Jim Grosbach | 3846630 | 2011-08-19 18:55:51 +0000 | [diff] [blame] | 1021 | void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const { |
| 1022 | assert(N == 2 && "Invalid number of operands!"); |
| 1023 | int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0; |
| 1024 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1025 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1026 | } |
| 1027 | |
Jim Grosbach | 48ff5ff | 2011-08-19 18:49:59 +0000 | [diff] [blame] | 1028 | void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const { |
| 1029 | assert(N == 2 && "Invalid number of operands!"); |
| 1030 | int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0; |
| 1031 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1032 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1033 | } |
| 1034 | |
Jim Grosbach | ecd8589 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 1035 | void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const { |
| 1036 | assert(N == 2 && "Invalid number of operands!"); |
| 1037 | int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0; |
| 1038 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1039 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1040 | } |
| 1041 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1042 | void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const { |
| 1043 | assert(N == 1 && "Invalid number of operands!"); |
| 1044 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 1045 | assert(CE && "non-constant post-idx-imm8 operand!"); |
| 1046 | int Imm = CE->getValue(); |
| 1047 | bool isAdd = Imm >= 0; |
| 1048 | Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8; |
| 1049 | Inst.addOperand(MCOperand::CreateImm(Imm)); |
| 1050 | } |
| 1051 | |
| 1052 | void addPostIdxRegOperands(MCInst &Inst, unsigned N) const { |
| 1053 | assert(N == 2 && "Invalid number of operands!"); |
| 1054 | Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum)); |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 1055 | Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd)); |
| 1056 | } |
| 1057 | |
| 1058 | void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const { |
| 1059 | assert(N == 2 && "Invalid number of operands!"); |
| 1060 | Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum)); |
| 1061 | // The sign, shift type, and shift amount are encoded in a single operand |
| 1062 | // using the AM2 encoding helpers. |
| 1063 | ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub; |
| 1064 | unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm, |
| 1065 | PostIdxReg.ShiftTy); |
| 1066 | Inst.addOperand(MCOperand::CreateImm(Imm)); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 1067 | } |
| 1068 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1069 | void addMSRMaskOperands(MCInst &Inst, unsigned N) const { |
| 1070 | assert(N == 1 && "Invalid number of operands!"); |
| 1071 | Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask()))); |
| 1072 | } |
| 1073 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1074 | void addProcIFlagsOperands(MCInst &Inst, unsigned N) const { |
| 1075 | assert(N == 1 && "Invalid number of operands!"); |
| 1076 | Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags()))); |
| 1077 | } |
| 1078 | |
Jim Grosbach | b7f689b | 2011-07-13 15:34:57 +0000 | [diff] [blame] | 1079 | virtual void print(raw_ostream &OS) const; |
Daniel Dunbar | b3cb696 | 2010-08-11 06:37:04 +0000 | [diff] [blame] | 1080 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1081 | static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) { |
| 1082 | ARMOperand *Op = new ARMOperand(CondCode); |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1083 | Op->CC.Val = CC; |
| 1084 | Op->StartLoc = S; |
| 1085 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1086 | return Op; |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1087 | } |
| 1088 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1089 | static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) { |
| 1090 | ARMOperand *Op = new ARMOperand(CoprocNum); |
| 1091 | Op->Cop.Val = CopVal; |
| 1092 | Op->StartLoc = S; |
| 1093 | Op->EndLoc = S; |
| 1094 | return Op; |
| 1095 | } |
| 1096 | |
| 1097 | static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) { |
| 1098 | ARMOperand *Op = new ARMOperand(CoprocReg); |
| 1099 | Op->Cop.Val = CopVal; |
| 1100 | Op->StartLoc = S; |
| 1101 | Op->EndLoc = S; |
| 1102 | return Op; |
| 1103 | } |
| 1104 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 1105 | static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) { |
| 1106 | ARMOperand *Op = new ARMOperand(CCOut); |
| 1107 | Op->Reg.RegNum = RegNum; |
| 1108 | Op->StartLoc = S; |
| 1109 | Op->EndLoc = S; |
| 1110 | return Op; |
| 1111 | } |
| 1112 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1113 | static ARMOperand *CreateToken(StringRef Str, SMLoc S) { |
| 1114 | ARMOperand *Op = new ARMOperand(Token); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1115 | Op->Tok.Data = Str.data(); |
| 1116 | Op->Tok.Length = Str.size(); |
| 1117 | Op->StartLoc = S; |
| 1118 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1119 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1120 | } |
| 1121 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1122 | static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) { |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1123 | ARMOperand *Op = new ARMOperand(Register); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1124 | Op->Reg.RegNum = RegNum; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1125 | Op->StartLoc = S; |
| 1126 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1127 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1128 | } |
| 1129 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1130 | static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy, |
| 1131 | unsigned SrcReg, |
| 1132 | unsigned ShiftReg, |
| 1133 | unsigned ShiftImm, |
| 1134 | SMLoc S, SMLoc E) { |
| 1135 | ARMOperand *Op = new ARMOperand(ShiftedRegister); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1136 | Op->RegShiftedReg.ShiftTy = ShTy; |
| 1137 | Op->RegShiftedReg.SrcReg = SrcReg; |
| 1138 | Op->RegShiftedReg.ShiftReg = ShiftReg; |
| 1139 | Op->RegShiftedReg.ShiftImm = ShiftImm; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1140 | Op->StartLoc = S; |
| 1141 | Op->EndLoc = E; |
| 1142 | return Op; |
| 1143 | } |
| 1144 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1145 | static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy, |
| 1146 | unsigned SrcReg, |
| 1147 | unsigned ShiftImm, |
| 1148 | SMLoc S, SMLoc E) { |
| 1149 | ARMOperand *Op = new ARMOperand(ShiftedImmediate); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1150 | Op->RegShiftedImm.ShiftTy = ShTy; |
| 1151 | Op->RegShiftedImm.SrcReg = SrcReg; |
| 1152 | Op->RegShiftedImm.ShiftImm = ShiftImm; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1153 | Op->StartLoc = S; |
| 1154 | Op->EndLoc = E; |
| 1155 | return Op; |
| 1156 | } |
| 1157 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1158 | static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1159 | SMLoc S, SMLoc E) { |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1160 | ARMOperand *Op = new ARMOperand(ShifterImmediate); |
| 1161 | Op->ShifterImm.isASR = isASR; |
| 1162 | Op->ShifterImm.Imm = Imm; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1163 | Op->StartLoc = S; |
| 1164 | Op->EndLoc = E; |
| 1165 | return Op; |
| 1166 | } |
| 1167 | |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 1168 | static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) { |
| 1169 | ARMOperand *Op = new ARMOperand(RotateImmediate); |
| 1170 | Op->RotImm.Imm = Imm; |
| 1171 | Op->StartLoc = S; |
| 1172 | Op->EndLoc = E; |
| 1173 | return Op; |
| 1174 | } |
| 1175 | |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 1176 | static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width, |
| 1177 | SMLoc S, SMLoc E) { |
| 1178 | ARMOperand *Op = new ARMOperand(BitfieldDescriptor); |
| 1179 | Op->Bitfield.LSB = LSB; |
| 1180 | Op->Bitfield.Width = Width; |
| 1181 | Op->StartLoc = S; |
| 1182 | Op->EndLoc = E; |
| 1183 | return Op; |
| 1184 | } |
| 1185 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1186 | static ARMOperand * |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1187 | CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs, |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 1188 | SMLoc StartLoc, SMLoc EndLoc) { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1189 | KindTy Kind = RegisterList; |
| 1190 | |
Evan Cheng | 275944a | 2011-07-25 21:32:49 +0000 | [diff] [blame] | 1191 | if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID]. |
| 1192 | contains(Regs.front().first)) |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1193 | Kind = DPRRegisterList; |
Evan Cheng | 275944a | 2011-07-25 21:32:49 +0000 | [diff] [blame] | 1194 | else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID]. |
| 1195 | contains(Regs.front().first)) |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1196 | Kind = SPRRegisterList; |
| 1197 | |
| 1198 | ARMOperand *Op = new ARMOperand(Kind); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1199 | for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1200 | I = Regs.begin(), E = Regs.end(); I != E; ++I) |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 1201 | Op->Registers.push_back(I->first); |
Bill Wendling | cb21d1c | 2010-11-19 00:38:19 +0000 | [diff] [blame] | 1202 | array_pod_sort(Op->Registers.begin(), Op->Registers.end()); |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 1203 | Op->StartLoc = StartLoc; |
| 1204 | Op->EndLoc = EndLoc; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1205 | return Op; |
| 1206 | } |
| 1207 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1208 | static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) { |
| 1209 | ARMOperand *Op = new ARMOperand(Immediate); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1210 | Op->Imm.Val = Val; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1211 | Op->StartLoc = S; |
| 1212 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1213 | return Op; |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 1214 | } |
| 1215 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1216 | static ARMOperand *CreateMem(unsigned BaseRegNum, |
| 1217 | const MCConstantExpr *OffsetImm, |
| 1218 | unsigned OffsetRegNum, |
| 1219 | ARM_AM::ShiftOpc ShiftType, |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 1220 | unsigned ShiftImm, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1221 | bool isNegative, |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1222 | SMLoc S, SMLoc E) { |
| 1223 | ARMOperand *Op = new ARMOperand(Memory); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1224 | Op->Mem.BaseRegNum = BaseRegNum; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1225 | Op->Mem.OffsetImm = OffsetImm; |
| 1226 | Op->Mem.OffsetRegNum = OffsetRegNum; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1227 | Op->Mem.ShiftType = ShiftType; |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 1228 | Op->Mem.ShiftImm = ShiftImm; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1229 | Op->Mem.isNegative = isNegative; |
| 1230 | Op->StartLoc = S; |
| 1231 | Op->EndLoc = E; |
| 1232 | return Op; |
| 1233 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1234 | |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 1235 | static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd, |
| 1236 | ARM_AM::ShiftOpc ShiftTy, |
| 1237 | unsigned ShiftImm, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1238 | SMLoc S, SMLoc E) { |
| 1239 | ARMOperand *Op = new ARMOperand(PostIndexRegister); |
| 1240 | Op->PostIdxReg.RegNum = RegNum; |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 1241 | Op->PostIdxReg.isAdd = isAdd; |
| 1242 | Op->PostIdxReg.ShiftTy = ShiftTy; |
| 1243 | Op->PostIdxReg.ShiftImm = ShiftImm; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1244 | Op->StartLoc = S; |
| 1245 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1246 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1247 | } |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1248 | |
| 1249 | static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) { |
| 1250 | ARMOperand *Op = new ARMOperand(MemBarrierOpt); |
| 1251 | Op->MBOpt.Val = Opt; |
| 1252 | Op->StartLoc = S; |
| 1253 | Op->EndLoc = S; |
| 1254 | return Op; |
| 1255 | } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1256 | |
| 1257 | static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) { |
| 1258 | ARMOperand *Op = new ARMOperand(ProcIFlags); |
| 1259 | Op->IFlags.Val = IFlags; |
| 1260 | Op->StartLoc = S; |
| 1261 | Op->EndLoc = S; |
| 1262 | return Op; |
| 1263 | } |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1264 | |
| 1265 | static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) { |
| 1266 | ARMOperand *Op = new ARMOperand(MSRMask); |
| 1267 | Op->MMask.Val = MMask; |
| 1268 | Op->StartLoc = S; |
| 1269 | Op->EndLoc = S; |
| 1270 | return Op; |
| 1271 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1272 | }; |
| 1273 | |
| 1274 | } // end anonymous namespace. |
| 1275 | |
Jim Grosbach | b7f689b | 2011-07-13 15:34:57 +0000 | [diff] [blame] | 1276 | void ARMOperand::print(raw_ostream &OS) const { |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1277 | switch (Kind) { |
| 1278 | case CondCode: |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 1279 | OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1280 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 1281 | case CCOut: |
| 1282 | OS << "<ccout " << getReg() << ">"; |
| 1283 | break; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1284 | case CoprocNum: |
| 1285 | OS << "<coprocessor number: " << getCoproc() << ">"; |
| 1286 | break; |
| 1287 | case CoprocReg: |
| 1288 | OS << "<coprocessor register: " << getCoproc() << ">"; |
| 1289 | break; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1290 | case MSRMask: |
| 1291 | OS << "<mask: " << getMSRMask() << ">"; |
| 1292 | break; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1293 | case Immediate: |
| 1294 | getImm()->print(OS); |
| 1295 | break; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1296 | case MemBarrierOpt: |
| 1297 | OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">"; |
| 1298 | break; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1299 | case Memory: |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 1300 | OS << "<memory " |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1301 | << " base:" << Mem.BaseRegNum; |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 1302 | OS << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1303 | break; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1304 | case PostIndexRegister: |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 1305 | OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-") |
| 1306 | << PostIdxReg.RegNum; |
| 1307 | if (PostIdxReg.ShiftTy != ARM_AM::no_shift) |
| 1308 | OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " " |
| 1309 | << PostIdxReg.ShiftImm; |
| 1310 | OS << ">"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1311 | break; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1312 | case ProcIFlags: { |
| 1313 | OS << "<ARM_PROC::"; |
| 1314 | unsigned IFlags = getProcIFlags(); |
| 1315 | for (int i=2; i >= 0; --i) |
| 1316 | if (IFlags & (1 << i)) |
| 1317 | OS << ARM_PROC::IFlagsToString(1 << i); |
| 1318 | OS << ">"; |
| 1319 | break; |
| 1320 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1321 | case Register: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1322 | OS << "<register " << getReg() << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1323 | break; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1324 | case ShifterImmediate: |
| 1325 | OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl") |
| 1326 | << " #" << ShifterImm.Imm << ">"; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1327 | break; |
| 1328 | case ShiftedRegister: |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1329 | OS << "<so_reg_reg " |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1330 | << RegShiftedReg.SrcReg |
| 1331 | << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm)) |
| 1332 | << ", " << RegShiftedReg.ShiftReg << ", " |
| 1333 | << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm) |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1334 | << ">"; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1335 | break; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1336 | case ShiftedImmediate: |
| 1337 | OS << "<so_reg_imm " |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1338 | << RegShiftedImm.SrcReg |
| 1339 | << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm)) |
| 1340 | << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm) |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1341 | << ">"; |
| 1342 | break; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 1343 | case RotateImmediate: |
| 1344 | OS << "<ror " << " #" << (RotImm.Imm * 8) << ">"; |
| 1345 | break; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 1346 | case BitfieldDescriptor: |
| 1347 | OS << "<bitfield " << "lsb: " << Bitfield.LSB |
| 1348 | << ", width: " << Bitfield.Width << ">"; |
| 1349 | break; |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1350 | case RegisterList: |
| 1351 | case DPRRegisterList: |
| 1352 | case SPRRegisterList: { |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1353 | OS << "<register_list "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1354 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1355 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 1356 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1357 | I = RegList.begin(), E = RegList.end(); I != E; ) { |
| 1358 | OS << *I; |
| 1359 | if (++I < E) OS << ", "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1360 | } |
| 1361 | |
| 1362 | OS << ">"; |
| 1363 | break; |
| 1364 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1365 | case Token: |
| 1366 | OS << "'" << getToken() << "'"; |
| 1367 | break; |
| 1368 | } |
| 1369 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 1370 | |
| 1371 | /// @name Auto-generated Match Functions |
| 1372 | /// { |
| 1373 | |
| 1374 | static unsigned MatchRegisterName(StringRef Name); |
| 1375 | |
| 1376 | /// } |
| 1377 | |
Bob Wilson | 69df723 | 2011-02-03 21:46:10 +0000 | [diff] [blame] | 1378 | bool ARMAsmParser::ParseRegister(unsigned &RegNo, |
| 1379 | SMLoc &StartLoc, SMLoc &EndLoc) { |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1380 | RegNo = tryParseRegister(); |
Roman Divacky | bf75532 | 2011-01-27 17:14:22 +0000 | [diff] [blame] | 1381 | |
| 1382 | return (RegNo == (unsigned)-1); |
| 1383 | } |
| 1384 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1385 | /// Try to parse a register name. The token must be an Identifier when called, |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1386 | /// and if it is a register name the token is eaten and the register number is |
| 1387 | /// returned. Otherwise return -1. |
| 1388 | /// |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1389 | int ARMAsmParser::tryParseRegister() { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1390 | const AsmToken &Tok = Parser.getTok(); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1391 | if (Tok.isNot(AsmToken::Identifier)) return -1; |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 1392 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1393 | // FIXME: Validate register for the current architecture; we have to do |
| 1394 | // validation later, so maybe there is no need for this here. |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 1395 | std::string upperCase = Tok.getString().str(); |
| 1396 | std::string lowerCase = LowercaseString(upperCase); |
| 1397 | unsigned RegNum = MatchRegisterName(lowerCase); |
| 1398 | if (!RegNum) { |
| 1399 | RegNum = StringSwitch<unsigned>(lowerCase) |
| 1400 | .Case("r13", ARM::SP) |
| 1401 | .Case("r14", ARM::LR) |
| 1402 | .Case("r15", ARM::PC) |
| 1403 | .Case("ip", ARM::R12) |
| 1404 | .Default(0); |
| 1405 | } |
| 1406 | if (!RegNum) return -1; |
Bob Wilson | 69df723 | 2011-02-03 21:46:10 +0000 | [diff] [blame] | 1407 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1408 | Parser.Lex(); // Eat identifier token. |
| 1409 | return RegNum; |
| 1410 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 1411 | |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1412 | // Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0. |
| 1413 | // If a recoverable error occurs, return 1. If an irrecoverable error |
| 1414 | // occurs, return -1. An irrecoverable error is one where tokens have been |
| 1415 | // consumed in the process of trying to parse the shifter (i.e., when it is |
| 1416 | // indeed a shifter operand, but malformed). |
Jim Grosbach | 0d87ec2 | 2011-07-26 20:41:24 +0000 | [diff] [blame] | 1417 | int ARMAsmParser::tryParseShiftRegister( |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1418 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1419 | SMLoc S = Parser.getTok().getLoc(); |
| 1420 | const AsmToken &Tok = Parser.getTok(); |
| 1421 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1422 | |
| 1423 | std::string upperCase = Tok.getString().str(); |
| 1424 | std::string lowerCase = LowercaseString(upperCase); |
| 1425 | ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase) |
| 1426 | .Case("lsl", ARM_AM::lsl) |
| 1427 | .Case("lsr", ARM_AM::lsr) |
| 1428 | .Case("asr", ARM_AM::asr) |
| 1429 | .Case("ror", ARM_AM::ror) |
| 1430 | .Case("rrx", ARM_AM::rrx) |
| 1431 | .Default(ARM_AM::no_shift); |
| 1432 | |
| 1433 | if (ShiftTy == ARM_AM::no_shift) |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1434 | return 1; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1435 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1436 | Parser.Lex(); // Eat the operator. |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1437 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1438 | // The source register for the shift has already been added to the |
| 1439 | // operand list, so we need to pop it off and combine it into the shifted |
| 1440 | // register operand instead. |
Benjamin Kramer | eac0796 | 2011-07-14 18:41:22 +0000 | [diff] [blame] | 1441 | OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val()); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1442 | if (!PrevOp->isReg()) |
| 1443 | return Error(PrevOp->getStartLoc(), "shift must be of a register"); |
| 1444 | int SrcReg = PrevOp->getReg(); |
| 1445 | int64_t Imm = 0; |
| 1446 | int ShiftReg = 0; |
| 1447 | if (ShiftTy == ARM_AM::rrx) { |
| 1448 | // RRX Doesn't have an explicit shift amount. The encoder expects |
| 1449 | // the shift register to be the same as the source register. Seems odd, |
| 1450 | // but OK. |
| 1451 | ShiftReg = SrcReg; |
| 1452 | } else { |
| 1453 | // Figure out if this is shifted by a constant or a register (for non-RRX). |
| 1454 | if (Parser.getTok().is(AsmToken::Hash)) { |
| 1455 | Parser.Lex(); // Eat hash. |
| 1456 | SMLoc ImmLoc = Parser.getTok().getLoc(); |
| 1457 | const MCExpr *ShiftExpr = 0; |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1458 | if (getParser().ParseExpression(ShiftExpr)) { |
| 1459 | Error(ImmLoc, "invalid immediate shift value"); |
| 1460 | return -1; |
| 1461 | } |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1462 | // The expression must be evaluatable as an immediate. |
| 1463 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1464 | if (!CE) { |
| 1465 | Error(ImmLoc, "invalid immediate shift value"); |
| 1466 | return -1; |
| 1467 | } |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1468 | // Range check the immediate. |
| 1469 | // lsl, ror: 0 <= imm <= 31 |
| 1470 | // lsr, asr: 0 <= imm <= 32 |
| 1471 | Imm = CE->getValue(); |
| 1472 | if (Imm < 0 || |
| 1473 | ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) || |
| 1474 | ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) { |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1475 | Error(ImmLoc, "immediate shift value out of range"); |
| 1476 | return -1; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1477 | } |
| 1478 | } else if (Parser.getTok().is(AsmToken::Identifier)) { |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1479 | ShiftReg = tryParseRegister(); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1480 | SMLoc L = Parser.getTok().getLoc(); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1481 | if (ShiftReg == -1) { |
| 1482 | Error (L, "expected immediate or register in shift operand"); |
| 1483 | return -1; |
| 1484 | } |
| 1485 | } else { |
| 1486 | Error (Parser.getTok().getLoc(), |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1487 | "expected immediate or register in shift operand"); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1488 | return -1; |
| 1489 | } |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1490 | } |
| 1491 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1492 | if (ShiftReg && ShiftTy != ARM_AM::rrx) |
| 1493 | Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg, |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1494 | ShiftReg, Imm, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1495 | S, Parser.getTok().getLoc())); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1496 | else |
| 1497 | Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm, |
| 1498 | S, Parser.getTok().getLoc())); |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1499 | |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1500 | return 0; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1501 | } |
| 1502 | |
| 1503 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1504 | /// Try to parse a register name. The token must be an Identifier when called. |
| 1505 | /// If it's a register, an AsmOperand is created. Another AsmOperand is created |
| 1506 | /// if there is a "writeback". 'true' if it's not a register. |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1507 | /// |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1508 | /// TODO this is likely to change to allow different register types and or to |
| 1509 | /// parse for a specific register type. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1510 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1511 | tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1512 | SMLoc S = Parser.getTok().getLoc(); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1513 | int RegNo = tryParseRegister(); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1514 | if (RegNo == -1) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1515 | return true; |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 1516 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1517 | Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc())); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1518 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1519 | const AsmToken &ExclaimTok = Parser.getTok(); |
| 1520 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1521 | Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(), |
| 1522 | ExclaimTok.getLoc())); |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1523 | Parser.Lex(); // Eat exclaim token |
Kevin Enderby | 99e6d4e | 2009-10-07 18:01:35 +0000 | [diff] [blame] | 1524 | } |
| 1525 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1526 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1527 | } |
| 1528 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1529 | /// MatchCoprocessorOperandName - Try to parse an coprocessor related |
| 1530 | /// instruction with a symbolic operand name. Example: "p1", "p7", "c3", |
| 1531 | /// "c5", ... |
| 1532 | static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1533 | // Use the same layout as the tablegen'erated register name matcher. Ugly, |
| 1534 | // but efficient. |
| 1535 | switch (Name.size()) { |
| 1536 | default: break; |
| 1537 | case 2: |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1538 | if (Name[0] != CoprocOp) |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1539 | return -1; |
| 1540 | switch (Name[1]) { |
| 1541 | default: return -1; |
| 1542 | case '0': return 0; |
| 1543 | case '1': return 1; |
| 1544 | case '2': return 2; |
| 1545 | case '3': return 3; |
| 1546 | case '4': return 4; |
| 1547 | case '5': return 5; |
| 1548 | case '6': return 6; |
| 1549 | case '7': return 7; |
| 1550 | case '8': return 8; |
| 1551 | case '9': return 9; |
| 1552 | } |
| 1553 | break; |
| 1554 | case 3: |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1555 | if (Name[0] != CoprocOp || Name[1] != '1') |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1556 | return -1; |
| 1557 | switch (Name[2]) { |
| 1558 | default: return -1; |
| 1559 | case '0': return 10; |
| 1560 | case '1': return 11; |
| 1561 | case '2': return 12; |
| 1562 | case '3': return 13; |
| 1563 | case '4': return 14; |
| 1564 | case '5': return 15; |
| 1565 | } |
| 1566 | break; |
| 1567 | } |
| 1568 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1569 | return -1; |
| 1570 | } |
| 1571 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1572 | /// parseCoprocNumOperand - Try to parse an coprocessor number operand. The |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1573 | /// token must be an Identifier when called, and if it is a coprocessor |
| 1574 | /// number, the token is eaten and the operand is added to the operand list. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1575 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1576 | parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1577 | SMLoc S = Parser.getTok().getLoc(); |
| 1578 | const AsmToken &Tok = Parser.getTok(); |
| 1579 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1580 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1581 | int Num = MatchCoprocessorOperandName(Tok.getString(), 'p'); |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1582 | if (Num == -1) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1583 | return MatchOperand_NoMatch; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1584 | |
| 1585 | Parser.Lex(); // Eat identifier token. |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1586 | Operands.push_back(ARMOperand::CreateCoprocNum(Num, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1587 | return MatchOperand_Success; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1588 | } |
| 1589 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1590 | /// parseCoprocRegOperand - Try to parse an coprocessor register operand. The |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1591 | /// token must be an Identifier when called, and if it is a coprocessor |
| 1592 | /// number, the token is eaten and the operand is added to the operand list. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1593 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1594 | parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1595 | SMLoc S = Parser.getTok().getLoc(); |
| 1596 | const AsmToken &Tok = Parser.getTok(); |
| 1597 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1598 | |
| 1599 | int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c'); |
| 1600 | if (Reg == -1) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1601 | return MatchOperand_NoMatch; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1602 | |
| 1603 | Parser.Lex(); // Eat identifier token. |
| 1604 | Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1605 | return MatchOperand_Success; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1606 | } |
| 1607 | |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1608 | /// Parse a register list, return it if successful else return null. The first |
| 1609 | /// token must be a '{' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1610 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1611 | parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1612 | assert(Parser.getTok().is(AsmToken::LCurly) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 1613 | "Token is not a Left Curly Brace"); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1614 | SMLoc S = Parser.getTok().getLoc(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1615 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1616 | // Read the rest of the registers in the list. |
| 1617 | unsigned PrevRegNum = 0; |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1618 | SmallVector<std::pair<unsigned, SMLoc>, 32> Registers; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1619 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1620 | do { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1621 | bool IsRange = Parser.getTok().is(AsmToken::Minus); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1622 | Parser.Lex(); // Eat non-identifier token. |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1623 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1624 | const AsmToken &RegTok = Parser.getTok(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1625 | SMLoc RegLoc = RegTok.getLoc(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1626 | if (RegTok.isNot(AsmToken::Identifier)) { |
| 1627 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1628 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1629 | } |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1630 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1631 | int RegNum = tryParseRegister(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1632 | if (RegNum == -1) { |
| 1633 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1634 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1635 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1636 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1637 | if (IsRange) { |
| 1638 | int Reg = PrevRegNum; |
| 1639 | do { |
| 1640 | ++Reg; |
| 1641 | Registers.push_back(std::make_pair(Reg, RegLoc)); |
| 1642 | } while (Reg != RegNum); |
| 1643 | } else { |
| 1644 | Registers.push_back(std::make_pair(RegNum, RegLoc)); |
| 1645 | } |
| 1646 | |
| 1647 | PrevRegNum = RegNum; |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1648 | } while (Parser.getTok().is(AsmToken::Comma) || |
| 1649 | Parser.getTok().is(AsmToken::Minus)); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1650 | |
| 1651 | // Process the right curly brace of the list. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1652 | const AsmToken &RCurlyTok = Parser.getTok(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1653 | if (RCurlyTok.isNot(AsmToken::RCurly)) { |
| 1654 | Error(RCurlyTok.getLoc(), "'}' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1655 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1656 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1657 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1658 | SMLoc E = RCurlyTok.getLoc(); |
| 1659 | Parser.Lex(); // Eat right curly brace token. |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 1660 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1661 | // Verify the register list. |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1662 | SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1663 | RI = Registers.begin(), RE = Registers.end(); |
| 1664 | |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 1665 | unsigned HighRegNum = getARMRegisterNumbering(RI->first); |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1666 | bool EmittedWarning = false; |
| 1667 | |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 1668 | DenseMap<unsigned, bool> RegMap; |
| 1669 | RegMap[HighRegNum] = true; |
| 1670 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1671 | for (++RI; RI != RE; ++RI) { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1672 | const std::pair<unsigned, SMLoc> &RegInfo = *RI; |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 1673 | unsigned Reg = getARMRegisterNumbering(RegInfo.first); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1674 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1675 | if (RegMap[Reg]) { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1676 | Error(RegInfo.second, "register duplicated in register list"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1677 | return true; |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1678 | } |
| 1679 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1680 | if (!EmittedWarning && Reg < HighRegNum) |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1681 | Warning(RegInfo.second, |
| 1682 | "register not in ascending order in register list"); |
| 1683 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1684 | RegMap[Reg] = true; |
| 1685 | HighRegNum = std::max(Reg, HighRegNum); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1686 | } |
| 1687 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1688 | Operands.push_back(ARMOperand::CreateRegList(Registers, S, E)); |
| 1689 | return false; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1690 | } |
| 1691 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1692 | /// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1693 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1694 | parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1695 | SMLoc S = Parser.getTok().getLoc(); |
| 1696 | const AsmToken &Tok = Parser.getTok(); |
| 1697 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1698 | StringRef OptStr = Tok.getString(); |
| 1699 | |
| 1700 | unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size())) |
| 1701 | .Case("sy", ARM_MB::SY) |
| 1702 | .Case("st", ARM_MB::ST) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 1703 | .Case("sh", ARM_MB::ISH) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1704 | .Case("ish", ARM_MB::ISH) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 1705 | .Case("shst", ARM_MB::ISHST) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1706 | .Case("ishst", ARM_MB::ISHST) |
| 1707 | .Case("nsh", ARM_MB::NSH) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 1708 | .Case("un", ARM_MB::NSH) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1709 | .Case("nshst", ARM_MB::NSHST) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 1710 | .Case("unst", ARM_MB::NSHST) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1711 | .Case("osh", ARM_MB::OSH) |
| 1712 | .Case("oshst", ARM_MB::OSHST) |
| 1713 | .Default(~0U); |
| 1714 | |
| 1715 | if (Opt == ~0U) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1716 | return MatchOperand_NoMatch; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1717 | |
| 1718 | Parser.Lex(); // Eat identifier token. |
| 1719 | Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1720 | return MatchOperand_Success; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1721 | } |
| 1722 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1723 | /// parseProcIFlagsOperand - Try to parse iflags from CPS instruction. |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1724 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1725 | parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1726 | SMLoc S = Parser.getTok().getLoc(); |
| 1727 | const AsmToken &Tok = Parser.getTok(); |
| 1728 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1729 | StringRef IFlagsStr = Tok.getString(); |
| 1730 | |
| 1731 | unsigned IFlags = 0; |
| 1732 | for (int i = 0, e = IFlagsStr.size(); i != e; ++i) { |
| 1733 | unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1)) |
| 1734 | .Case("a", ARM_PROC::A) |
| 1735 | .Case("i", ARM_PROC::I) |
| 1736 | .Case("f", ARM_PROC::F) |
| 1737 | .Default(~0U); |
| 1738 | |
| 1739 | // If some specific iflag is already set, it means that some letter is |
| 1740 | // present more than once, this is not acceptable. |
| 1741 | if (Flag == ~0U || (IFlags & Flag)) |
| 1742 | return MatchOperand_NoMatch; |
| 1743 | |
| 1744 | IFlags |= Flag; |
| 1745 | } |
| 1746 | |
| 1747 | Parser.Lex(); // Eat identifier token. |
| 1748 | Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S)); |
| 1749 | return MatchOperand_Success; |
| 1750 | } |
| 1751 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1752 | /// parseMSRMaskOperand - Try to parse mask flags from MSR instruction. |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1753 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1754 | parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1755 | SMLoc S = Parser.getTok().getLoc(); |
| 1756 | const AsmToken &Tok = Parser.getTok(); |
| 1757 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1758 | StringRef Mask = Tok.getString(); |
| 1759 | |
| 1760 | // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf" |
| 1761 | size_t Start = 0, Next = Mask.find('_'); |
| 1762 | StringRef Flags = ""; |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 1763 | std::string SpecReg = LowercaseString(Mask.slice(Start, Next)); |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1764 | if (Next != StringRef::npos) |
| 1765 | Flags = Mask.slice(Next+1, Mask.size()); |
| 1766 | |
| 1767 | // FlagsVal contains the complete mask: |
| 1768 | // 3-0: Mask |
| 1769 | // 4: Special Reg (cpsr, apsr => 0; spsr => 1) |
| 1770 | unsigned FlagsVal = 0; |
| 1771 | |
| 1772 | if (SpecReg == "apsr") { |
| 1773 | FlagsVal = StringSwitch<unsigned>(Flags) |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 1774 | .Case("nzcvq", 0x8) // same as CPSR_f |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1775 | .Case("g", 0x4) // same as CPSR_s |
| 1776 | .Case("nzcvqg", 0xc) // same as CPSR_fs |
| 1777 | .Default(~0U); |
| 1778 | |
Joerg Sonnenberger | 4b19c98 | 2011-02-19 00:43:45 +0000 | [diff] [blame] | 1779 | if (FlagsVal == ~0U) { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1780 | if (!Flags.empty()) |
| 1781 | return MatchOperand_NoMatch; |
| 1782 | else |
| 1783 | FlagsVal = 0; // No flag |
Joerg Sonnenberger | 4b19c98 | 2011-02-19 00:43:45 +0000 | [diff] [blame] | 1784 | } |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1785 | } else if (SpecReg == "cpsr" || SpecReg == "spsr") { |
Bruno Cardoso Lopes | 56926a3 | 2011-05-25 00:35:03 +0000 | [diff] [blame] | 1786 | if (Flags == "all") // cpsr_all is an alias for cpsr_fc |
| 1787 | Flags = "fc"; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1788 | for (int i = 0, e = Flags.size(); i != e; ++i) { |
| 1789 | unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1)) |
| 1790 | .Case("c", 1) |
| 1791 | .Case("x", 2) |
| 1792 | .Case("s", 4) |
| 1793 | .Case("f", 8) |
| 1794 | .Default(~0U); |
| 1795 | |
| 1796 | // If some specific flag is already set, it means that some letter is |
| 1797 | // present more than once, this is not acceptable. |
| 1798 | if (FlagsVal == ~0U || (FlagsVal & Flag)) |
| 1799 | return MatchOperand_NoMatch; |
| 1800 | FlagsVal |= Flag; |
| 1801 | } |
| 1802 | } else // No match for special register. |
| 1803 | return MatchOperand_NoMatch; |
| 1804 | |
| 1805 | // Special register without flags are equivalent to "fc" flags. |
| 1806 | if (!FlagsVal) |
| 1807 | FlagsVal = 0x9; |
| 1808 | |
| 1809 | // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1) |
| 1810 | if (SpecReg == "spsr") |
| 1811 | FlagsVal |= 16; |
| 1812 | |
| 1813 | Parser.Lex(); // Eat identifier token. |
| 1814 | Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S)); |
| 1815 | return MatchOperand_Success; |
| 1816 | } |
| 1817 | |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 1818 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1819 | parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op, |
| 1820 | int Low, int High) { |
| 1821 | const AsmToken &Tok = Parser.getTok(); |
| 1822 | if (Tok.isNot(AsmToken::Identifier)) { |
| 1823 | Error(Parser.getTok().getLoc(), Op + " operand expected."); |
| 1824 | return MatchOperand_ParseFail; |
| 1825 | } |
| 1826 | StringRef ShiftName = Tok.getString(); |
| 1827 | std::string LowerOp = LowercaseString(Op); |
| 1828 | std::string UpperOp = UppercaseString(Op); |
| 1829 | if (ShiftName != LowerOp && ShiftName != UpperOp) { |
| 1830 | Error(Parser.getTok().getLoc(), Op + " operand expected."); |
| 1831 | return MatchOperand_ParseFail; |
| 1832 | } |
| 1833 | Parser.Lex(); // Eat shift type token. |
| 1834 | |
| 1835 | // There must be a '#' and a shift amount. |
| 1836 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 1837 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 1838 | return MatchOperand_ParseFail; |
| 1839 | } |
| 1840 | Parser.Lex(); // Eat hash token. |
| 1841 | |
| 1842 | const MCExpr *ShiftAmount; |
| 1843 | SMLoc Loc = Parser.getTok().getLoc(); |
| 1844 | if (getParser().ParseExpression(ShiftAmount)) { |
| 1845 | Error(Loc, "illegal expression"); |
| 1846 | return MatchOperand_ParseFail; |
| 1847 | } |
| 1848 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); |
| 1849 | if (!CE) { |
| 1850 | Error(Loc, "constant expression expected"); |
| 1851 | return MatchOperand_ParseFail; |
| 1852 | } |
| 1853 | int Val = CE->getValue(); |
| 1854 | if (Val < Low || Val > High) { |
| 1855 | Error(Loc, "immediate value out of range"); |
| 1856 | return MatchOperand_ParseFail; |
| 1857 | } |
| 1858 | |
| 1859 | Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc())); |
| 1860 | |
| 1861 | return MatchOperand_Success; |
| 1862 | } |
| 1863 | |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 1864 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1865 | parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1866 | const AsmToken &Tok = Parser.getTok(); |
| 1867 | SMLoc S = Tok.getLoc(); |
| 1868 | if (Tok.isNot(AsmToken::Identifier)) { |
| 1869 | Error(Tok.getLoc(), "'be' or 'le' operand expected"); |
| 1870 | return MatchOperand_ParseFail; |
| 1871 | } |
| 1872 | int Val = StringSwitch<int>(Tok.getString()) |
| 1873 | .Case("be", 1) |
| 1874 | .Case("le", 0) |
| 1875 | .Default(-1); |
| 1876 | Parser.Lex(); // Eat the token. |
| 1877 | |
| 1878 | if (Val == -1) { |
| 1879 | Error(Tok.getLoc(), "'be' or 'le' operand expected"); |
| 1880 | return MatchOperand_ParseFail; |
| 1881 | } |
| 1882 | Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val, |
| 1883 | getContext()), |
| 1884 | S, Parser.getTok().getLoc())); |
| 1885 | return MatchOperand_Success; |
| 1886 | } |
| 1887 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1888 | /// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT |
| 1889 | /// instructions. Legal values are: |
| 1890 | /// lsl #n 'n' in [0,31] |
| 1891 | /// asr #n 'n' in [1,32] |
| 1892 | /// n == 32 encoded as n == 0. |
| 1893 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1894 | parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1895 | const AsmToken &Tok = Parser.getTok(); |
| 1896 | SMLoc S = Tok.getLoc(); |
| 1897 | if (Tok.isNot(AsmToken::Identifier)) { |
| 1898 | Error(S, "shift operator 'asr' or 'lsl' expected"); |
| 1899 | return MatchOperand_ParseFail; |
| 1900 | } |
| 1901 | StringRef ShiftName = Tok.getString(); |
| 1902 | bool isASR; |
| 1903 | if (ShiftName == "lsl" || ShiftName == "LSL") |
| 1904 | isASR = false; |
| 1905 | else if (ShiftName == "asr" || ShiftName == "ASR") |
| 1906 | isASR = true; |
| 1907 | else { |
| 1908 | Error(S, "shift operator 'asr' or 'lsl' expected"); |
| 1909 | return MatchOperand_ParseFail; |
| 1910 | } |
| 1911 | Parser.Lex(); // Eat the operator. |
| 1912 | |
| 1913 | // A '#' and a shift amount. |
| 1914 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 1915 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 1916 | return MatchOperand_ParseFail; |
| 1917 | } |
| 1918 | Parser.Lex(); // Eat hash token. |
| 1919 | |
| 1920 | const MCExpr *ShiftAmount; |
| 1921 | SMLoc E = Parser.getTok().getLoc(); |
| 1922 | if (getParser().ParseExpression(ShiftAmount)) { |
| 1923 | Error(E, "malformed shift expression"); |
| 1924 | return MatchOperand_ParseFail; |
| 1925 | } |
| 1926 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); |
| 1927 | if (!CE) { |
| 1928 | Error(E, "shift amount must be an immediate"); |
| 1929 | return MatchOperand_ParseFail; |
| 1930 | } |
| 1931 | |
| 1932 | int64_t Val = CE->getValue(); |
| 1933 | if (isASR) { |
| 1934 | // Shift amount must be in [1,32] |
| 1935 | if (Val < 1 || Val > 32) { |
| 1936 | Error(E, "'asr' shift amount must be in range [1,32]"); |
| 1937 | return MatchOperand_ParseFail; |
| 1938 | } |
| 1939 | // asr #32 encoded as asr #0. |
| 1940 | if (Val == 32) Val = 0; |
| 1941 | } else { |
| 1942 | // Shift amount must be in [1,32] |
| 1943 | if (Val < 0 || Val > 31) { |
| 1944 | Error(E, "'lsr' shift amount must be in range [0,31]"); |
| 1945 | return MatchOperand_ParseFail; |
| 1946 | } |
| 1947 | } |
| 1948 | |
| 1949 | E = Parser.getTok().getLoc(); |
| 1950 | Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E)); |
| 1951 | |
| 1952 | return MatchOperand_Success; |
| 1953 | } |
| 1954 | |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 1955 | /// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family |
| 1956 | /// of instructions. Legal values are: |
| 1957 | /// ror #n 'n' in {0, 8, 16, 24} |
| 1958 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1959 | parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1960 | const AsmToken &Tok = Parser.getTok(); |
| 1961 | SMLoc S = Tok.getLoc(); |
| 1962 | if (Tok.isNot(AsmToken::Identifier)) { |
| 1963 | Error(S, "rotate operator 'ror' expected"); |
| 1964 | return MatchOperand_ParseFail; |
| 1965 | } |
| 1966 | StringRef ShiftName = Tok.getString(); |
| 1967 | if (ShiftName != "ror" && ShiftName != "ROR") { |
| 1968 | Error(S, "rotate operator 'ror' expected"); |
| 1969 | return MatchOperand_ParseFail; |
| 1970 | } |
| 1971 | Parser.Lex(); // Eat the operator. |
| 1972 | |
| 1973 | // A '#' and a rotate amount. |
| 1974 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 1975 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 1976 | return MatchOperand_ParseFail; |
| 1977 | } |
| 1978 | Parser.Lex(); // Eat hash token. |
| 1979 | |
| 1980 | const MCExpr *ShiftAmount; |
| 1981 | SMLoc E = Parser.getTok().getLoc(); |
| 1982 | if (getParser().ParseExpression(ShiftAmount)) { |
| 1983 | Error(E, "malformed rotate expression"); |
| 1984 | return MatchOperand_ParseFail; |
| 1985 | } |
| 1986 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); |
| 1987 | if (!CE) { |
| 1988 | Error(E, "rotate amount must be an immediate"); |
| 1989 | return MatchOperand_ParseFail; |
| 1990 | } |
| 1991 | |
| 1992 | int64_t Val = CE->getValue(); |
| 1993 | // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension) |
| 1994 | // normally, zero is represented in asm by omitting the rotate operand |
| 1995 | // entirely. |
| 1996 | if (Val != 8 && Val != 16 && Val != 24 && Val != 0) { |
| 1997 | Error(E, "'ror' rotate amount must be 8, 16, or 24"); |
| 1998 | return MatchOperand_ParseFail; |
| 1999 | } |
| 2000 | |
| 2001 | E = Parser.getTok().getLoc(); |
| 2002 | Operands.push_back(ARMOperand::CreateRotImm(Val, S, E)); |
| 2003 | |
| 2004 | return MatchOperand_Success; |
| 2005 | } |
| 2006 | |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 2007 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2008 | parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2009 | SMLoc S = Parser.getTok().getLoc(); |
| 2010 | // The bitfield descriptor is really two operands, the LSB and the width. |
| 2011 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 2012 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 2013 | return MatchOperand_ParseFail; |
| 2014 | } |
| 2015 | Parser.Lex(); // Eat hash token. |
| 2016 | |
| 2017 | const MCExpr *LSBExpr; |
| 2018 | SMLoc E = Parser.getTok().getLoc(); |
| 2019 | if (getParser().ParseExpression(LSBExpr)) { |
| 2020 | Error(E, "malformed immediate expression"); |
| 2021 | return MatchOperand_ParseFail; |
| 2022 | } |
| 2023 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr); |
| 2024 | if (!CE) { |
| 2025 | Error(E, "'lsb' operand must be an immediate"); |
| 2026 | return MatchOperand_ParseFail; |
| 2027 | } |
| 2028 | |
| 2029 | int64_t LSB = CE->getValue(); |
| 2030 | // The LSB must be in the range [0,31] |
| 2031 | if (LSB < 0 || LSB > 31) { |
| 2032 | Error(E, "'lsb' operand must be in the range [0,31]"); |
| 2033 | return MatchOperand_ParseFail; |
| 2034 | } |
| 2035 | E = Parser.getTok().getLoc(); |
| 2036 | |
| 2037 | // Expect another immediate operand. |
| 2038 | if (Parser.getTok().isNot(AsmToken::Comma)) { |
| 2039 | Error(Parser.getTok().getLoc(), "too few operands"); |
| 2040 | return MatchOperand_ParseFail; |
| 2041 | } |
| 2042 | Parser.Lex(); // Eat hash token. |
| 2043 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 2044 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 2045 | return MatchOperand_ParseFail; |
| 2046 | } |
| 2047 | Parser.Lex(); // Eat hash token. |
| 2048 | |
| 2049 | const MCExpr *WidthExpr; |
| 2050 | if (getParser().ParseExpression(WidthExpr)) { |
| 2051 | Error(E, "malformed immediate expression"); |
| 2052 | return MatchOperand_ParseFail; |
| 2053 | } |
| 2054 | CE = dyn_cast<MCConstantExpr>(WidthExpr); |
| 2055 | if (!CE) { |
| 2056 | Error(E, "'width' operand must be an immediate"); |
| 2057 | return MatchOperand_ParseFail; |
| 2058 | } |
| 2059 | |
| 2060 | int64_t Width = CE->getValue(); |
| 2061 | // The LSB must be in the range [1,32-lsb] |
| 2062 | if (Width < 1 || Width > 32 - LSB) { |
| 2063 | Error(E, "'width' operand must be in the range [1,32-lsb]"); |
| 2064 | return MatchOperand_ParseFail; |
| 2065 | } |
| 2066 | E = Parser.getTok().getLoc(); |
| 2067 | |
| 2068 | Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E)); |
| 2069 | |
| 2070 | return MatchOperand_Success; |
| 2071 | } |
| 2072 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2073 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2074 | parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2075 | // Check for a post-index addressing register operand. Specifically: |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 2076 | // postidx_reg := '+' register {, shift} |
| 2077 | // | '-' register {, shift} |
| 2078 | // | register {, shift} |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2079 | |
| 2080 | // This method must return MatchOperand_NoMatch without consuming any tokens |
| 2081 | // in the case where there is no match, as other alternatives take other |
| 2082 | // parse methods. |
| 2083 | AsmToken Tok = Parser.getTok(); |
| 2084 | SMLoc S = Tok.getLoc(); |
| 2085 | bool haveEaten = false; |
Jim Grosbach | 16578b5 | 2011-08-05 16:11:38 +0000 | [diff] [blame] | 2086 | bool isAdd = true; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2087 | int Reg = -1; |
| 2088 | if (Tok.is(AsmToken::Plus)) { |
| 2089 | Parser.Lex(); // Eat the '+' token. |
| 2090 | haveEaten = true; |
| 2091 | } else if (Tok.is(AsmToken::Minus)) { |
| 2092 | Parser.Lex(); // Eat the '-' token. |
Jim Grosbach | 16578b5 | 2011-08-05 16:11:38 +0000 | [diff] [blame] | 2093 | isAdd = false; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2094 | haveEaten = true; |
| 2095 | } |
| 2096 | if (Parser.getTok().is(AsmToken::Identifier)) |
| 2097 | Reg = tryParseRegister(); |
| 2098 | if (Reg == -1) { |
| 2099 | if (!haveEaten) |
| 2100 | return MatchOperand_NoMatch; |
| 2101 | Error(Parser.getTok().getLoc(), "register expected"); |
| 2102 | return MatchOperand_ParseFail; |
| 2103 | } |
| 2104 | SMLoc E = Parser.getTok().getLoc(); |
| 2105 | |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 2106 | ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift; |
| 2107 | unsigned ShiftImm = 0; |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 2108 | if (Parser.getTok().is(AsmToken::Comma)) { |
| 2109 | Parser.Lex(); // Eat the ','. |
| 2110 | if (parseMemRegOffsetShift(ShiftTy, ShiftImm)) |
| 2111 | return MatchOperand_ParseFail; |
| 2112 | } |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 2113 | |
| 2114 | Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy, |
| 2115 | ShiftImm, S, E)); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2116 | |
| 2117 | return MatchOperand_Success; |
| 2118 | } |
| 2119 | |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 2120 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2121 | parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2122 | // Check for a post-index addressing register operand. Specifically: |
| 2123 | // am3offset := '+' register |
| 2124 | // | '-' register |
| 2125 | // | register |
| 2126 | // | # imm |
| 2127 | // | # + imm |
| 2128 | // | # - imm |
| 2129 | |
| 2130 | // This method must return MatchOperand_NoMatch without consuming any tokens |
| 2131 | // in the case where there is no match, as other alternatives take other |
| 2132 | // parse methods. |
| 2133 | AsmToken Tok = Parser.getTok(); |
| 2134 | SMLoc S = Tok.getLoc(); |
| 2135 | |
| 2136 | // Do immediates first, as we always parse those if we have a '#'. |
| 2137 | if (Parser.getTok().is(AsmToken::Hash)) { |
| 2138 | Parser.Lex(); // Eat the '#'. |
| 2139 | // Explicitly look for a '-', as we need to encode negative zero |
| 2140 | // differently. |
| 2141 | bool isNegative = Parser.getTok().is(AsmToken::Minus); |
| 2142 | const MCExpr *Offset; |
| 2143 | if (getParser().ParseExpression(Offset)) |
| 2144 | return MatchOperand_ParseFail; |
| 2145 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset); |
| 2146 | if (!CE) { |
| 2147 | Error(S, "constant expression expected"); |
| 2148 | return MatchOperand_ParseFail; |
| 2149 | } |
| 2150 | SMLoc E = Tok.getLoc(); |
| 2151 | // Negative zero is encoded as the flag value INT32_MIN. |
| 2152 | int32_t Val = CE->getValue(); |
| 2153 | if (isNegative && Val == 0) |
| 2154 | Val = INT32_MIN; |
| 2155 | |
| 2156 | Operands.push_back( |
| 2157 | ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E)); |
| 2158 | |
| 2159 | return MatchOperand_Success; |
| 2160 | } |
| 2161 | |
| 2162 | |
| 2163 | bool haveEaten = false; |
| 2164 | bool isAdd = true; |
| 2165 | int Reg = -1; |
| 2166 | if (Tok.is(AsmToken::Plus)) { |
| 2167 | Parser.Lex(); // Eat the '+' token. |
| 2168 | haveEaten = true; |
| 2169 | } else if (Tok.is(AsmToken::Minus)) { |
| 2170 | Parser.Lex(); // Eat the '-' token. |
| 2171 | isAdd = false; |
| 2172 | haveEaten = true; |
| 2173 | } |
| 2174 | if (Parser.getTok().is(AsmToken::Identifier)) |
| 2175 | Reg = tryParseRegister(); |
| 2176 | if (Reg == -1) { |
| 2177 | if (!haveEaten) |
| 2178 | return MatchOperand_NoMatch; |
| 2179 | Error(Parser.getTok().getLoc(), "register expected"); |
| 2180 | return MatchOperand_ParseFail; |
| 2181 | } |
| 2182 | SMLoc E = Parser.getTok().getLoc(); |
| 2183 | |
| 2184 | Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift, |
| 2185 | 0, S, E)); |
| 2186 | |
| 2187 | return MatchOperand_Success; |
| 2188 | } |
| 2189 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2190 | /// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2191 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2192 | /// when they refer multiple MIOperands inside a single one. |
| 2193 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2194 | cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2195 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2196 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2197 | |
| 2198 | // Create a writeback register dummy placeholder. |
| 2199 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2200 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2201 | ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2202 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2203 | return true; |
| 2204 | } |
| 2205 | |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 2206 | /// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst. |
| 2207 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2208 | /// when they refer multiple MIOperands inside a single one. |
| 2209 | bool ARMAsmParser:: |
| 2210 | cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode, |
| 2211 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2212 | // Create a writeback register dummy placeholder. |
| 2213 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2214 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2215 | ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2); |
| 2216 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2217 | return true; |
| 2218 | } |
| 2219 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2220 | /// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2221 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2222 | /// when they refer multiple MIOperands inside a single one. |
| 2223 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2224 | cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2225 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2226 | // Create a writeback register dummy placeholder. |
| 2227 | Inst.addOperand(MCOperand::CreateImm(0)); |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 2228 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2229 | ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3); |
| 2230 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2231 | return true; |
| 2232 | } |
| 2233 | |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 2234 | /// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst. |
| 2235 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2236 | /// when they refer multiple MIOperands inside a single one. |
| 2237 | bool ARMAsmParser:: |
| 2238 | cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 2239 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2240 | // Create a writeback register dummy placeholder. |
| 2241 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2242 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2243 | ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3); |
| 2244 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2245 | return true; |
| 2246 | } |
| 2247 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2248 | /// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst. |
| 2249 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2250 | /// when they refer multiple MIOperands inside a single one. |
| 2251 | bool ARMAsmParser:: |
| 2252 | cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode, |
| 2253 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2254 | // Rt |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2255 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2256 | // Create a writeback register dummy placeholder. |
| 2257 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2258 | // addr |
| 2259 | ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1); |
| 2260 | // offset |
| 2261 | ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1); |
| 2262 | // pred |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2263 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2264 | return true; |
| 2265 | } |
| 2266 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2267 | /// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2268 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2269 | /// when they refer multiple MIOperands inside a single one. |
| 2270 | bool ARMAsmParser:: |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2271 | cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode, |
| 2272 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2273 | // Rt |
Owen Anderson | aa3402e | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 2274 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2275 | // Create a writeback register dummy placeholder. |
| 2276 | Inst.addOperand(MCOperand::CreateImm(0)); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2277 | // addr |
| 2278 | ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1); |
| 2279 | // offset |
| 2280 | ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2); |
| 2281 | // pred |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2282 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2283 | return true; |
| 2284 | } |
| 2285 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2286 | /// cvtStExtTWriteBackImm - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2287 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2288 | /// when they refer multiple MIOperands inside a single one. |
| 2289 | bool ARMAsmParser:: |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2290 | cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode, |
| 2291 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2292 | // Create a writeback register dummy placeholder. |
| 2293 | Inst.addOperand(MCOperand::CreateImm(0)); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2294 | // Rt |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2295 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2296 | // addr |
| 2297 | ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1); |
| 2298 | // offset |
| 2299 | ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1); |
| 2300 | // pred |
| 2301 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2302 | return true; |
| 2303 | } |
| 2304 | |
| 2305 | /// cvtStExtTWriteBackReg - Convert parsed operands to MCInst. |
| 2306 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2307 | /// when they refer multiple MIOperands inside a single one. |
| 2308 | bool ARMAsmParser:: |
| 2309 | cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode, |
| 2310 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2311 | // Create a writeback register dummy placeholder. |
| 2312 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2313 | // Rt |
| 2314 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2315 | // addr |
| 2316 | ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1); |
| 2317 | // offset |
| 2318 | ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2); |
| 2319 | // pred |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2320 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2321 | return true; |
| 2322 | } |
| 2323 | |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2324 | /// cvtLdrdPre - Convert parsed operands to MCInst. |
| 2325 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2326 | /// when they refer multiple MIOperands inside a single one. |
| 2327 | bool ARMAsmParser:: |
| 2328 | cvtLdrdPre(MCInst &Inst, unsigned Opcode, |
| 2329 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2330 | // Rt, Rt2 |
| 2331 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2332 | ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1); |
| 2333 | // Create a writeback register dummy placeholder. |
| 2334 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2335 | // addr |
| 2336 | ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3); |
| 2337 | // pred |
| 2338 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2339 | return true; |
| 2340 | } |
| 2341 | |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 2342 | /// cvtStrdPre - Convert parsed operands to MCInst. |
| 2343 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2344 | /// when they refer multiple MIOperands inside a single one. |
| 2345 | bool ARMAsmParser:: |
| 2346 | cvtStrdPre(MCInst &Inst, unsigned Opcode, |
| 2347 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2348 | // Create a writeback register dummy placeholder. |
| 2349 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2350 | // Rt, Rt2 |
| 2351 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2352 | ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1); |
| 2353 | // addr |
| 2354 | ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3); |
| 2355 | // pred |
| 2356 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2357 | return true; |
| 2358 | } |
| 2359 | |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2360 | /// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst. |
| 2361 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2362 | /// when they refer multiple MIOperands inside a single one. |
| 2363 | bool ARMAsmParser:: |
| 2364 | cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 2365 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2366 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2367 | // Create a writeback register dummy placeholder. |
| 2368 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2369 | ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3); |
| 2370 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2371 | return true; |
| 2372 | } |
| 2373 | |
| 2374 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 2375 | /// Parse an ARM memory expression, return false if successful else return true |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2376 | /// or an error. The first token must be a '[' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2377 | bool ARMAsmParser:: |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2378 | parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2379 | SMLoc S, E; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2380 | assert(Parser.getTok().is(AsmToken::LBrac) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 2381 | "Token is not a Left Bracket"); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2382 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2383 | Parser.Lex(); // Eat left bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2384 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2385 | const AsmToken &BaseRegTok = Parser.getTok(); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2386 | int BaseRegNum = tryParseRegister(); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2387 | if (BaseRegNum == -1) |
| 2388 | return Error(BaseRegTok.getLoc(), "register expected"); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2389 | |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 2390 | // The next token must either be a comma or a closing bracket. |
| 2391 | const AsmToken &Tok = Parser.getTok(); |
| 2392 | if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac)) |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2393 | return Error(Tok.getLoc(), "malformed memory operand"); |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 2394 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2395 | if (Tok.is(AsmToken::RBrac)) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2396 | E = Tok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2397 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2398 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2399 | Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift, |
| 2400 | 0, false, S, E)); |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 2401 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2402 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2403 | } |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2404 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2405 | assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!"); |
| 2406 | Parser.Lex(); // Eat the comma. |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2407 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2408 | // If we have a '#' it's an immediate offset, else assume it's a register |
| 2409 | // offset. |
| 2410 | if (Parser.getTok().is(AsmToken::Hash)) { |
| 2411 | Parser.Lex(); // Eat the '#'. |
| 2412 | E = Parser.getTok().getLoc(); |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2413 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2414 | // FIXME: Special case #-0 so we can correctly set the U bit. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2415 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2416 | const MCExpr *Offset; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2417 | if (getParser().ParseExpression(Offset)) |
| 2418 | return true; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2419 | |
| 2420 | // The expression has to be a constant. Memory references with relocations |
| 2421 | // don't come through here, as they use the <label> forms of the relevant |
| 2422 | // instructions. |
| 2423 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset); |
| 2424 | if (!CE) |
| 2425 | return Error (E, "constant expression expected"); |
| 2426 | |
| 2427 | // Now we should have the closing ']' |
| 2428 | E = Parser.getTok().getLoc(); |
| 2429 | if (Parser.getTok().isNot(AsmToken::RBrac)) |
| 2430 | return Error(E, "']' expected"); |
| 2431 | Parser.Lex(); // Eat right bracket token. |
| 2432 | |
| 2433 | // Don't worry about range checking the value here. That's handled by |
| 2434 | // the is*() predicates. |
| 2435 | Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0, |
| 2436 | ARM_AM::no_shift, 0, false, S,E)); |
| 2437 | |
| 2438 | // If there's a pre-indexing writeback marker, '!', just add it as a token |
| 2439 | // operand. |
| 2440 | if (Parser.getTok().is(AsmToken::Exclaim)) { |
| 2441 | Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc())); |
| 2442 | Parser.Lex(); // Eat the '!'. |
| 2443 | } |
| 2444 | |
| 2445 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2446 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2447 | |
| 2448 | // The register offset is optionally preceded by a '+' or '-' |
| 2449 | bool isNegative = false; |
| 2450 | if (Parser.getTok().is(AsmToken::Minus)) { |
| 2451 | isNegative = true; |
| 2452 | Parser.Lex(); // Eat the '-'. |
| 2453 | } else if (Parser.getTok().is(AsmToken::Plus)) { |
| 2454 | // Nothing to do. |
| 2455 | Parser.Lex(); // Eat the '+'. |
| 2456 | } |
| 2457 | |
| 2458 | E = Parser.getTok().getLoc(); |
| 2459 | int OffsetRegNum = tryParseRegister(); |
| 2460 | if (OffsetRegNum == -1) |
| 2461 | return Error(E, "register expected"); |
| 2462 | |
| 2463 | // If there's a shift operator, handle it. |
| 2464 | ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift; |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 2465 | unsigned ShiftImm = 0; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2466 | if (Parser.getTok().is(AsmToken::Comma)) { |
| 2467 | Parser.Lex(); // Eat the ','. |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 2468 | if (parseMemRegOffsetShift(ShiftType, ShiftImm)) |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2469 | return true; |
| 2470 | } |
| 2471 | |
| 2472 | // Now we should have the closing ']' |
| 2473 | E = Parser.getTok().getLoc(); |
| 2474 | if (Parser.getTok().isNot(AsmToken::RBrac)) |
| 2475 | return Error(E, "']' expected"); |
| 2476 | Parser.Lex(); // Eat right bracket token. |
| 2477 | |
| 2478 | Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum, |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 2479 | ShiftType, ShiftImm, isNegative, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2480 | S, E)); |
| 2481 | |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 2482 | // If there's a pre-indexing writeback marker, '!', just add it as a token |
| 2483 | // operand. |
| 2484 | if (Parser.getTok().is(AsmToken::Exclaim)) { |
| 2485 | Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc())); |
| 2486 | Parser.Lex(); // Eat the '!'. |
| 2487 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2488 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2489 | return false; |
| 2490 | } |
| 2491 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2492 | /// parseMemRegOffsetShift - one of these two: |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2493 | /// ( lsl | lsr | asr | ror ) , # shift_amount |
| 2494 | /// rrx |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2495 | /// return true if it parses a shift otherwise it returns false. |
| 2496 | bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St, |
| 2497 | unsigned &Amount) { |
| 2498 | SMLoc Loc = Parser.getTok().getLoc(); |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2499 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2500 | if (Tok.isNot(AsmToken::Identifier)) |
| 2501 | return true; |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 2502 | StringRef ShiftName = Tok.getString(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2503 | if (ShiftName == "lsl" || ShiftName == "LSL") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2504 | St = ARM_AM::lsl; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2505 | else if (ShiftName == "lsr" || ShiftName == "LSR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2506 | St = ARM_AM::lsr; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2507 | else if (ShiftName == "asr" || ShiftName == "ASR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2508 | St = ARM_AM::asr; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2509 | else if (ShiftName == "ror" || ShiftName == "ROR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2510 | St = ARM_AM::ror; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2511 | else if (ShiftName == "rrx" || ShiftName == "RRX") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2512 | St = ARM_AM::rrx; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2513 | else |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2514 | return Error(Loc, "illegal shift operator"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2515 | Parser.Lex(); // Eat shift type token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2516 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2517 | // rrx stands alone. |
| 2518 | Amount = 0; |
| 2519 | if (St != ARM_AM::rrx) { |
| 2520 | Loc = Parser.getTok().getLoc(); |
| 2521 | // A '#' and a shift amount. |
| 2522 | const AsmToken &HashTok = Parser.getTok(); |
| 2523 | if (HashTok.isNot(AsmToken::Hash)) |
| 2524 | return Error(HashTok.getLoc(), "'#' expected"); |
| 2525 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2526 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2527 | const MCExpr *Expr; |
| 2528 | if (getParser().ParseExpression(Expr)) |
| 2529 | return true; |
| 2530 | // Range check the immediate. |
| 2531 | // lsl, ror: 0 <= imm <= 31 |
| 2532 | // lsr, asr: 0 <= imm <= 32 |
| 2533 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr); |
| 2534 | if (!CE) |
| 2535 | return Error(Loc, "shift amount must be an immediate"); |
| 2536 | int64_t Imm = CE->getValue(); |
| 2537 | if (Imm < 0 || |
| 2538 | ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) || |
| 2539 | ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32)) |
| 2540 | return Error(Loc, "immediate shift value out of range"); |
| 2541 | Amount = Imm; |
| 2542 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2543 | |
| 2544 | return false; |
| 2545 | } |
| 2546 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2547 | /// Parse a arm instruction operand. For now this parses the operand regardless |
| 2548 | /// of the mnemonic. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2549 | bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2550 | StringRef Mnemonic) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2551 | SMLoc S, E; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2552 | |
| 2553 | // Check if the current operand has a custom associated parser, if so, try to |
| 2554 | // custom parse the operand, or fallback to the general approach. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 2555 | OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic); |
| 2556 | if (ResTy == MatchOperand_Success) |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2557 | return false; |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 2558 | // If there wasn't a custom match, try the generic matcher below. Otherwise, |
| 2559 | // there was a match, but an error occurred, in which case, just return that |
| 2560 | // the operand parsing failed. |
| 2561 | if (ResTy == MatchOperand_ParseFail) |
| 2562 | return true; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2563 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2564 | switch (getLexer().getKind()) { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 2565 | default: |
| 2566 | Error(Parser.getTok().getLoc(), "unexpected token in operand"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2567 | return true; |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2568 | case AsmToken::Identifier: { |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2569 | if (!tryParseRegisterWithWriteBack(Operands)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2570 | return false; |
Jim Grosbach | 0d87ec2 | 2011-07-26 20:41:24 +0000 | [diff] [blame] | 2571 | int Res = tryParseShiftRegister(Operands); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2572 | if (Res == 0) // success |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2573 | return false; |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2574 | else if (Res == -1) // irrecoverable error |
| 2575 | return true; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 2576 | |
| 2577 | // Fall though for the Identifier case that is not a register or a |
| 2578 | // special name. |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2579 | } |
Kevin Enderby | 67b212e | 2011-01-13 20:32:36 +0000 | [diff] [blame] | 2580 | case AsmToken::Integer: // things like 1f and 2b as a branch targets |
| 2581 | case AsmToken::Dot: { // . as a branch target |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2582 | // This was not a register so parse other operands that start with an |
| 2583 | // identifier (like labels) as expressions and create them as immediates. |
| 2584 | const MCExpr *IdVal; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2585 | S = Parser.getTok().getLoc(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2586 | if (getParser().ParseExpression(IdVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2587 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2588 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2589 | Operands.push_back(ARMOperand::CreateImm(IdVal, S, E)); |
| 2590 | return false; |
| 2591 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2592 | case AsmToken::LBrac: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2593 | return parseMemory(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 2594 | case AsmToken::LCurly: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2595 | return parseRegisterList(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 2596 | case AsmToken::Hash: |
Kevin Enderby | 079469f | 2009-10-13 23:33:38 +0000 | [diff] [blame] | 2597 | // #42 -> immediate. |
| 2598 | // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2599 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2600 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2601 | const MCExpr *ImmVal; |
| 2602 | if (getParser().ParseExpression(ImmVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2603 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2604 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2605 | Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E)); |
| 2606 | return false; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2607 | case AsmToken::Colon: { |
| 2608 | // ":lower16:" and ":upper16:" expression prefixes |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2609 | // FIXME: Check it's an expression prefix, |
| 2610 | // e.g. (FOO - :lower16:BAR) isn't legal. |
| 2611 | ARMMCExpr::VariantKind RefKind; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2612 | if (parsePrefix(RefKind)) |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2613 | return true; |
| 2614 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2615 | const MCExpr *SubExprVal; |
| 2616 | if (getParser().ParseExpression(SubExprVal)) |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2617 | return true; |
| 2618 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2619 | const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal, |
| 2620 | getContext()); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2621 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2622 | Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E)); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2623 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2624 | } |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2625 | } |
| 2626 | } |
| 2627 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2628 | // parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e. |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2629 | // :lower16: and :upper16:. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2630 | bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2631 | RefKind = ARMMCExpr::VK_ARM_None; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2632 | |
| 2633 | // :lower16: and :upper16: modifiers |
Jason W Kim | 8a8696d | 2011-01-13 00:27:00 +0000 | [diff] [blame] | 2634 | assert(getLexer().is(AsmToken::Colon) && "expected a :"); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2635 | Parser.Lex(); // Eat ':' |
| 2636 | |
| 2637 | if (getLexer().isNot(AsmToken::Identifier)) { |
| 2638 | Error(Parser.getTok().getLoc(), "expected prefix identifier in operand"); |
| 2639 | return true; |
| 2640 | } |
| 2641 | |
| 2642 | StringRef IDVal = Parser.getTok().getIdentifier(); |
| 2643 | if (IDVal == "lower16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2644 | RefKind = ARMMCExpr::VK_ARM_LO16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2645 | } else if (IDVal == "upper16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2646 | RefKind = ARMMCExpr::VK_ARM_HI16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2647 | } else { |
| 2648 | Error(Parser.getTok().getLoc(), "unexpected prefix in operand"); |
| 2649 | return true; |
| 2650 | } |
| 2651 | Parser.Lex(); |
| 2652 | |
| 2653 | if (getLexer().isNot(AsmToken::Colon)) { |
| 2654 | Error(Parser.getTok().getLoc(), "unexpected token after prefix"); |
| 2655 | return true; |
| 2656 | } |
| 2657 | Parser.Lex(); // Eat the last ':' |
| 2658 | return false; |
| 2659 | } |
| 2660 | |
| 2661 | const MCExpr * |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2662 | ARMAsmParser::applyPrefixToExpr(const MCExpr *E, |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2663 | MCSymbolRefExpr::VariantKind Variant) { |
| 2664 | // Recurse over the given expression, rebuilding it to apply the given variant |
| 2665 | // to the leftmost symbol. |
| 2666 | if (Variant == MCSymbolRefExpr::VK_None) |
| 2667 | return E; |
| 2668 | |
| 2669 | switch (E->getKind()) { |
| 2670 | case MCExpr::Target: |
| 2671 | llvm_unreachable("Can't handle target expr yet"); |
| 2672 | case MCExpr::Constant: |
| 2673 | llvm_unreachable("Can't handle lower16/upper16 of constant yet"); |
| 2674 | |
| 2675 | case MCExpr::SymbolRef: { |
| 2676 | const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E); |
| 2677 | |
| 2678 | if (SRE->getKind() != MCSymbolRefExpr::VK_None) |
| 2679 | return 0; |
| 2680 | |
| 2681 | return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext()); |
| 2682 | } |
| 2683 | |
| 2684 | case MCExpr::Unary: |
| 2685 | llvm_unreachable("Can't handle unary expressions yet"); |
| 2686 | |
| 2687 | case MCExpr::Binary: { |
| 2688 | const MCBinaryExpr *BE = cast<MCBinaryExpr>(E); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2689 | const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2690 | const MCExpr *RHS = BE->getRHS(); |
| 2691 | if (!LHS) |
| 2692 | return 0; |
| 2693 | |
| 2694 | return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext()); |
| 2695 | } |
| 2696 | } |
| 2697 | |
| 2698 | assert(0 && "Invalid expression kind!"); |
| 2699 | return 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2700 | } |
| 2701 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2702 | /// \brief Given a mnemonic, split out possible predication code and carry |
| 2703 | /// setting letters to form a canonical mnemonic and flags. |
| 2704 | // |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2705 | // FIXME: Would be nice to autogen this. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2706 | StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic, |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2707 | unsigned &PredicationCode, |
| 2708 | bool &CarrySetting, |
| 2709 | unsigned &ProcessorIMod) { |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2710 | PredicationCode = ARMCC::AL; |
| 2711 | CarrySetting = false; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2712 | ProcessorIMod = 0; |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2713 | |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2714 | // Ignore some mnemonics we know aren't predicated forms. |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2715 | // |
| 2716 | // FIXME: Would be nice to autogen this. |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2717 | if ((Mnemonic == "movs" && isThumb()) || |
| 2718 | Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" || |
| 2719 | Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" || |
| 2720 | Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" || |
| 2721 | Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" || |
| 2722 | Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" || |
| 2723 | Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" || |
| 2724 | Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal") |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2725 | return Mnemonic; |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 2726 | |
Jim Grosbach | 3f00e31 | 2011-07-11 17:09:57 +0000 | [diff] [blame] | 2727 | // First, split out any predication code. Ignore mnemonics we know aren't |
| 2728 | // predicated but do have a carry-set and so weren't caught above. |
Jim Grosbach | ab40f4b | 2011-07-20 18:20:31 +0000 | [diff] [blame] | 2729 | if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" && |
Jim Grosbach | 71725a0 | 2011-07-27 21:58:11 +0000 | [diff] [blame] | 2730 | Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" && |
Jim Grosbach | 1b7b68f | 2011-08-19 19:29:25 +0000 | [diff] [blame] | 2731 | Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls") { |
Jim Grosbach | 3f00e31 | 2011-07-11 17:09:57 +0000 | [diff] [blame] | 2732 | unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2)) |
| 2733 | .Case("eq", ARMCC::EQ) |
| 2734 | .Case("ne", ARMCC::NE) |
| 2735 | .Case("hs", ARMCC::HS) |
| 2736 | .Case("cs", ARMCC::HS) |
| 2737 | .Case("lo", ARMCC::LO) |
| 2738 | .Case("cc", ARMCC::LO) |
| 2739 | .Case("mi", ARMCC::MI) |
| 2740 | .Case("pl", ARMCC::PL) |
| 2741 | .Case("vs", ARMCC::VS) |
| 2742 | .Case("vc", ARMCC::VC) |
| 2743 | .Case("hi", ARMCC::HI) |
| 2744 | .Case("ls", ARMCC::LS) |
| 2745 | .Case("ge", ARMCC::GE) |
| 2746 | .Case("lt", ARMCC::LT) |
| 2747 | .Case("gt", ARMCC::GT) |
| 2748 | .Case("le", ARMCC::LE) |
| 2749 | .Case("al", ARMCC::AL) |
| 2750 | .Default(~0U); |
| 2751 | if (CC != ~0U) { |
| 2752 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2); |
| 2753 | PredicationCode = CC; |
| 2754 | } |
Bill Wendling | 52925b6 | 2010-10-29 23:50:21 +0000 | [diff] [blame] | 2755 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 2756 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2757 | // Next, determine if we have a carry setting bit. We explicitly ignore all |
| 2758 | // the instructions we know end in 's'. |
| 2759 | if (Mnemonic.endswith("s") && |
Jim Grosbach | 00f5d98 | 2011-08-17 22:49:09 +0000 | [diff] [blame] | 2760 | !(Mnemonic == "cps" || Mnemonic == "mls" || |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2761 | Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" || |
| 2762 | Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" || |
| 2763 | Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" || |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 2764 | Mnemonic == "vrsqrts" || Mnemonic == "srs" || |
| 2765 | (Mnemonic == "movs" && isThumb()))) { |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2766 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1); |
| 2767 | CarrySetting = true; |
| 2768 | } |
| 2769 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2770 | // The "cps" instruction can have a interrupt mode operand which is glued into |
| 2771 | // the mnemonic. Check if this is the case, split it and parse the imod op |
| 2772 | if (Mnemonic.startswith("cps")) { |
| 2773 | // Split out any imod code. |
| 2774 | unsigned IMod = |
| 2775 | StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2)) |
| 2776 | .Case("ie", ARM_PROC::IE) |
| 2777 | .Case("id", ARM_PROC::ID) |
| 2778 | .Default(~0U); |
| 2779 | if (IMod != ~0U) { |
| 2780 | Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2); |
| 2781 | ProcessorIMod = IMod; |
| 2782 | } |
| 2783 | } |
| 2784 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2785 | return Mnemonic; |
| 2786 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2787 | |
| 2788 | /// \brief Given a canonical mnemonic, determine if the instruction ever allows |
| 2789 | /// inclusion of carry set or predication code operands. |
| 2790 | // |
| 2791 | // FIXME: It would be nice to autogen this. |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 2792 | void ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2793 | getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 2794 | bool &CanAcceptPredicationCode) { |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 2795 | if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" || |
| 2796 | Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" || |
| 2797 | Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" || |
| 2798 | Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" || |
Bruno Cardoso Lopes | be64b39 | 2011-05-27 23:46:09 +0000 | [diff] [blame] | 2799 | Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" || |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 2800 | Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" || |
| 2801 | Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" || |
Bruno Cardoso Lopes | be64b39 | 2011-05-27 23:46:09 +0000 | [diff] [blame] | 2802 | Mnemonic == "eor" || Mnemonic == "smlal" || |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 2803 | // FIXME: We need a better way. This really confused Thumb2 |
| 2804 | // parsing for 'mov'. |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 2805 | (Mnemonic == "mov" && !isThumbOne())) { |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 2806 | CanAcceptCarrySet = true; |
| 2807 | } else { |
| 2808 | CanAcceptCarrySet = false; |
| 2809 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2810 | |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 2811 | if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" || |
| 2812 | Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" || |
| 2813 | Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" || |
| 2814 | Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" || |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2815 | Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" || |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 2816 | Mnemonic == "setend" || |
Jim Grosbach | 48c693f | 2011-07-28 23:22:41 +0000 | [diff] [blame] | 2817 | ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) || |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 2818 | ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs")) |
| 2819 | && !isThumb()) || |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2820 | Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) { |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2821 | CanAcceptPredicationCode = false; |
| 2822 | } else { |
| 2823 | CanAcceptPredicationCode = true; |
| 2824 | } |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 2825 | |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 2826 | if (isThumb()) |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 2827 | if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" || |
Jim Grosbach | 63b46fa | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 2828 | Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp") |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 2829 | CanAcceptPredicationCode = false; |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2830 | } |
| 2831 | |
Jim Grosbach | d54b4e6 | 2011-08-16 21:12:37 +0000 | [diff] [blame] | 2832 | bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic, |
| 2833 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2834 | |
| 2835 | // The 'mov' mnemonic is special. One variant has a cc_out operand, while |
| 2836 | // another does not. Specifically, the MOVW instruction does not. So we |
| 2837 | // special case it here and remove the defaulted (non-setting) cc_out |
| 2838 | // operand if that's the instruction we're trying to match. |
| 2839 | // |
| 2840 | // We do this as post-processing of the explicit operands rather than just |
| 2841 | // conditionally adding the cc_out in the first place because we need |
| 2842 | // to check the type of the parsed immediate operand. |
| 2843 | if (Mnemonic == "mov" && Operands.size() > 4 && |
| 2844 | !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() && |
| 2845 | static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() && |
| 2846 | static_cast<ARMOperand*>(Operands[1])->getReg() == 0) |
| 2847 | return true; |
Jim Grosbach | 3912b73 | 2011-08-16 21:34:08 +0000 | [diff] [blame] | 2848 | |
| 2849 | // Register-register 'add' for thumb does not have a cc_out operand |
| 2850 | // when there are only two register operands. |
| 2851 | if (isThumb() && Mnemonic == "add" && Operands.size() == 5 && |
| 2852 | static_cast<ARMOperand*>(Operands[3])->isReg() && |
| 2853 | static_cast<ARMOperand*>(Operands[4])->isReg() && |
| 2854 | static_cast<ARMOperand*>(Operands[1])->getReg() == 0) |
| 2855 | return true; |
| 2856 | |
Jim Grosbach | d54b4e6 | 2011-08-16 21:12:37 +0000 | [diff] [blame] | 2857 | return false; |
| 2858 | } |
| 2859 | |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2860 | /// Parse an arm instruction mnemonic followed by its operands. |
| 2861 | bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc, |
| 2862 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2863 | // Create the leading tokens for the mnemonic, split by '.' characters. |
| 2864 | size_t Start = 0, Next = Name.find('.'); |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2865 | StringRef Mnemonic = Name.slice(Start, Next); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2866 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2867 | // Split out the predication code and carry setting flag from the mnemonic. |
| 2868 | unsigned PredicationCode; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2869 | unsigned ProcessorIMod; |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2870 | bool CarrySetting; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2871 | Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting, |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 2872 | ProcessorIMod); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2873 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2874 | Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc)); |
| 2875 | |
| 2876 | // FIXME: This is all a pretty gross hack. We should automatically handle |
| 2877 | // optional operands like this via tblgen. |
Bill Wendling | 9717fa9 | 2010-11-21 10:56:05 +0000 | [diff] [blame] | 2878 | |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2879 | // Next, add the CCOut and ConditionCode operands, if needed. |
| 2880 | // |
| 2881 | // For mnemonics which can ever incorporate a carry setting bit or predication |
| 2882 | // code, our matching model involves us always generating CCOut and |
| 2883 | // ConditionCode operands to match the mnemonic "as written" and then we let |
| 2884 | // the matcher deal with finding the right instruction or generating an |
| 2885 | // appropriate error. |
| 2886 | bool CanAcceptCarrySet, CanAcceptPredicationCode; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2887 | getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode); |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2888 | |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 2889 | // If we had a carry-set on an instruction that can't do that, issue an |
| 2890 | // error. |
| 2891 | if (!CanAcceptCarrySet && CarrySetting) { |
| 2892 | Parser.EatToEndOfStatement(); |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2893 | return Error(NameLoc, "instruction '" + Mnemonic + |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 2894 | "' can not set flags, but 's' suffix specified"); |
| 2895 | } |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 2896 | // If we had a predication code on an instruction that can't do that, issue an |
| 2897 | // error. |
| 2898 | if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) { |
| 2899 | Parser.EatToEndOfStatement(); |
| 2900 | return Error(NameLoc, "instruction '" + Mnemonic + |
| 2901 | "' is not predicable, but condition code specified"); |
| 2902 | } |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 2903 | |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2904 | // Add the carry setting operand, if necessary. |
| 2905 | // |
| 2906 | // FIXME: It would be awesome if we could somehow invent a location such that |
| 2907 | // match errors on this operand would print a nice diagnostic about how the |
| 2908 | // 's' character in the mnemonic resulted in a CCOut operand. |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 2909 | if (CanAcceptCarrySet) |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2910 | Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0, |
| 2911 | NameLoc)); |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2912 | |
| 2913 | // Add the predication code operand, if necessary. |
| 2914 | if (CanAcceptPredicationCode) { |
| 2915 | Operands.push_back(ARMOperand::CreateCondCode( |
| 2916 | ARMCC::CondCodes(PredicationCode), NameLoc)); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2917 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 2918 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2919 | // Add the processor imod operand, if necessary. |
| 2920 | if (ProcessorIMod) { |
| 2921 | Operands.push_back(ARMOperand::CreateImm( |
| 2922 | MCConstantExpr::Create(ProcessorIMod, getContext()), |
| 2923 | NameLoc, NameLoc)); |
| 2924 | } else { |
| 2925 | // This mnemonic can't ever accept a imod, but the user wrote |
| 2926 | // one (or misspelled another mnemonic). |
| 2927 | |
| 2928 | // FIXME: Issue a nice error. |
| 2929 | } |
| 2930 | |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 2931 | // Add the remaining tokens in the mnemonic. |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 2932 | while (Next != StringRef::npos) { |
| 2933 | Start = Next; |
| 2934 | Next = Name.find('.', Start + 1); |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2935 | StringRef ExtraToken = Name.slice(Start, Next); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2936 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2937 | Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc)); |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 2938 | } |
| 2939 | |
| 2940 | // Read the remaining operands. |
| 2941 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2942 | // Read the first operand. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2943 | if (parseOperand(Operands, Mnemonic)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 2944 | Parser.EatToEndOfStatement(); |
| 2945 | return true; |
| 2946 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2947 | |
| 2948 | while (getLexer().is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2949 | Parser.Lex(); // Eat the comma. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2950 | |
| 2951 | // Parse and remember the operand. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2952 | if (parseOperand(Operands, Mnemonic)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 2953 | Parser.EatToEndOfStatement(); |
| 2954 | return true; |
| 2955 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2956 | } |
| 2957 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 2958 | |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 2959 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 2960 | Parser.EatToEndOfStatement(); |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 2961 | return TokError("unexpected token in argument list"); |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 2962 | } |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 2963 | |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 2964 | Parser.Lex(); // Consume the EndOfStatement |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2965 | |
Jim Grosbach | d54b4e6 | 2011-08-16 21:12:37 +0000 | [diff] [blame] | 2966 | // Some instructions, mostly Thumb, have forms for the same mnemonic that |
| 2967 | // do and don't have a cc_out optional-def operand. With some spot-checks |
| 2968 | // of the operand list, we can figure out which variant we're trying to |
| 2969 | // parse and adjust accordingly before actually matching. Reason number |
| 2970 | // #317 the table driven matcher doesn't fit well with the ARM instruction |
| 2971 | // set. |
| 2972 | if (shouldOmitCCOutOperand(Mnemonic, Operands)) { |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2973 | ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]); |
| 2974 | Operands.erase(Operands.begin() + 1); |
| 2975 | delete Op; |
| 2976 | } |
| 2977 | |
Jim Grosbach | cf121c3 | 2011-07-28 21:57:55 +0000 | [diff] [blame] | 2978 | // ARM mode 'blx' need special handling, as the register operand version |
| 2979 | // is predicable, but the label operand version is not. So, we can't rely |
| 2980 | // on the Mnemonic based checking to correctly figure out when to put |
| 2981 | // a CondCode operand in the list. If we're trying to match the label |
| 2982 | // version, remove the CondCode operand here. |
| 2983 | if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 && |
| 2984 | static_cast<ARMOperand*>(Operands[2])->isImm()) { |
| 2985 | ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]); |
| 2986 | Operands.erase(Operands.begin() + 1); |
| 2987 | delete Op; |
| 2988 | } |
Jim Grosbach | 857e1a7 | 2011-08-11 23:51:13 +0000 | [diff] [blame] | 2989 | |
| 2990 | // The vector-compare-to-zero instructions have a literal token "#0" at |
| 2991 | // the end that comes to here as an immediate operand. Convert it to a |
| 2992 | // token to play nicely with the matcher. |
| 2993 | if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" || |
| 2994 | Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 && |
| 2995 | static_cast<ARMOperand*>(Operands[5])->isImm()) { |
| 2996 | ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]); |
| 2997 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm()); |
| 2998 | if (CE && CE->getValue() == 0) { |
| 2999 | Operands.erase(Operands.begin() + 5); |
| 3000 | Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc())); |
| 3001 | delete Op; |
| 3002 | } |
| 3003 | } |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 3004 | return false; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3005 | } |
| 3006 | |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3007 | // Validate context-sensitive operand constraints. |
| 3008 | // FIXME: We would really like to be able to tablegen'erate this. |
| 3009 | bool ARMAsmParser:: |
| 3010 | validateInstruction(MCInst &Inst, |
| 3011 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 3012 | switch (Inst.getOpcode()) { |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 3013 | case ARM::LDRD: |
| 3014 | case ARM::LDRD_PRE: |
| 3015 | case ARM::LDRD_POST: |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3016 | case ARM::LDREXD: { |
| 3017 | // Rt2 must be Rt + 1. |
| 3018 | unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg()); |
| 3019 | unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg()); |
| 3020 | if (Rt2 != Rt + 1) |
| 3021 | return Error(Operands[3]->getStartLoc(), |
| 3022 | "destination operands must be sequential"); |
| 3023 | return false; |
| 3024 | } |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 3025 | case ARM::STRD: { |
| 3026 | // Rt2 must be Rt + 1. |
| 3027 | unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg()); |
| 3028 | unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg()); |
| 3029 | if (Rt2 != Rt + 1) |
| 3030 | return Error(Operands[3]->getStartLoc(), |
| 3031 | "source operands must be sequential"); |
| 3032 | return false; |
| 3033 | } |
Jim Grosbach | 53642c5 | 2011-08-10 20:49:18 +0000 | [diff] [blame] | 3034 | case ARM::STRD_PRE: |
| 3035 | case ARM::STRD_POST: |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3036 | case ARM::STREXD: { |
| 3037 | // Rt2 must be Rt + 1. |
| 3038 | unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg()); |
| 3039 | unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg()); |
| 3040 | if (Rt2 != Rt + 1) |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 3041 | return Error(Operands[3]->getStartLoc(), |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3042 | "source operands must be sequential"); |
| 3043 | return false; |
| 3044 | } |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 3045 | case ARM::SBFX: |
| 3046 | case ARM::UBFX: { |
| 3047 | // width must be in range [1, 32-lsb] |
| 3048 | unsigned lsb = Inst.getOperand(2).getImm(); |
| 3049 | unsigned widthm1 = Inst.getOperand(3).getImm(); |
| 3050 | if (widthm1 >= 32 - lsb) |
| 3051 | return Error(Operands[5]->getStartLoc(), |
| 3052 | "bitfield width must be in range [1,32-lsb]"); |
Jim Grosbach | 00c9a51 | 2011-08-16 21:42:31 +0000 | [diff] [blame] | 3053 | return false; |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 3054 | } |
Jim Grosbach | 93b3eff | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 3055 | case ARM::tLDMIA: { |
| 3056 | // Thumb LDM instructions are writeback iff the base register is not |
| 3057 | // in the register list. |
| 3058 | unsigned Rn = Inst.getOperand(0).getReg(); |
| 3059 | bool doesWriteback = true; |
| 3060 | for (unsigned i = 3; i < Inst.getNumOperands(); ++i) { |
| 3061 | unsigned Reg = Inst.getOperand(i).getReg(); |
| 3062 | if (Reg == Rn) |
| 3063 | doesWriteback = false; |
| 3064 | // Anything other than a low register isn't legal here. |
Jim Grosbach | 2f7232e | 2011-08-19 17:57:22 +0000 | [diff] [blame] | 3065 | if (!isARMLowRegister(Reg)) |
Jim Grosbach | 93b3eff | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 3066 | return Error(Operands[4]->getStartLoc(), |
| 3067 | "registers must be in range r0-r7"); |
| 3068 | } |
| 3069 | // If we should have writeback, then there should be a '!' token. |
| 3070 | if (doesWriteback && |
| 3071 | (!static_cast<ARMOperand*>(Operands[3])->isToken() || |
| 3072 | static_cast<ARMOperand*>(Operands[3])->getToken() != "!")) |
| 3073 | return Error(Operands[2]->getStartLoc(), |
| 3074 | "writeback operator '!' expected"); |
| 3075 | |
| 3076 | break; |
| 3077 | } |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3078 | } |
| 3079 | |
| 3080 | return false; |
| 3081 | } |
| 3082 | |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 3083 | void ARMAsmParser:: |
| 3084 | processInstruction(MCInst &Inst, |
| 3085 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 3086 | switch (Inst.getOpcode()) { |
| 3087 | case ARM::LDMIA_UPD: |
| 3088 | // If this is a load of a single register via a 'pop', then we should use |
| 3089 | // a post-indexed LDR instruction instead, per the ARM ARM. |
| 3090 | if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" && |
| 3091 | Inst.getNumOperands() == 5) { |
| 3092 | MCInst TmpInst; |
| 3093 | TmpInst.setOpcode(ARM::LDR_POST_IMM); |
| 3094 | TmpInst.addOperand(Inst.getOperand(4)); // Rt |
| 3095 | TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb |
| 3096 | TmpInst.addOperand(Inst.getOperand(1)); // Rn |
| 3097 | TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset |
| 3098 | TmpInst.addOperand(MCOperand::CreateImm(4)); |
| 3099 | TmpInst.addOperand(Inst.getOperand(2)); // CondCode |
| 3100 | TmpInst.addOperand(Inst.getOperand(3)); |
| 3101 | Inst = TmpInst; |
| 3102 | } |
| 3103 | break; |
Jim Grosbach | f671391 | 2011-08-11 18:07:11 +0000 | [diff] [blame] | 3104 | case ARM::STMDB_UPD: |
| 3105 | // If this is a store of a single register via a 'push', then we should use |
| 3106 | // a pre-indexed STR instruction instead, per the ARM ARM. |
| 3107 | if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" && |
| 3108 | Inst.getNumOperands() == 5) { |
| 3109 | MCInst TmpInst; |
| 3110 | TmpInst.setOpcode(ARM::STR_PRE_IMM); |
| 3111 | TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb |
| 3112 | TmpInst.addOperand(Inst.getOperand(4)); // Rt |
| 3113 | TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12 |
| 3114 | TmpInst.addOperand(MCOperand::CreateImm(-4)); |
| 3115 | TmpInst.addOperand(Inst.getOperand(2)); // CondCode |
| 3116 | TmpInst.addOperand(Inst.getOperand(3)); |
| 3117 | Inst = TmpInst; |
| 3118 | } |
| 3119 | break; |
Jim Grosbach | 89e2aa6 | 2011-08-16 23:57:34 +0000 | [diff] [blame] | 3120 | case ARM::tADDi8: |
| 3121 | // If the immediate is in the range 0-7, we really wanted tADDi3. |
| 3122 | if (Inst.getOperand(3).getImm() < 8) |
| 3123 | Inst.setOpcode(ARM::tADDi3); |
| 3124 | break; |
Jim Grosbach | 395b453 | 2011-08-17 22:57:40 +0000 | [diff] [blame] | 3125 | case ARM::tBcc: |
| 3126 | // If the conditional is AL, we really want tB. |
| 3127 | if (Inst.getOperand(1).getImm() == ARMCC::AL) |
| 3128 | Inst.setOpcode(ARM::tB); |
Jim Grosbach | 3ce23d3 | 2011-08-18 16:08:39 +0000 | [diff] [blame] | 3129 | break; |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 3130 | } |
| 3131 | } |
| 3132 | |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3133 | // FIXME: We would really prefer to have MCInstrInfo (the wrapper around |
| 3134 | // the ARMInsts array) instead. Getting that here requires awkward |
| 3135 | // API changes, though. Better way? |
| 3136 | namespace llvm { |
| 3137 | extern MCInstrDesc ARMInsts[]; |
| 3138 | } |
| 3139 | static MCInstrDesc &getInstDesc(unsigned Opcode) { |
| 3140 | return ARMInsts[Opcode]; |
| 3141 | } |
| 3142 | |
| 3143 | unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) { |
| 3144 | // 16-bit thumb arithmetic instructions either require or preclude the 'S' |
| 3145 | // suffix depending on whether they're in an IT block or not. |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 3146 | unsigned Opc = Inst.getOpcode(); |
| 3147 | MCInstrDesc &MCID = getInstDesc(Opc); |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3148 | if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) { |
| 3149 | assert(MCID.hasOptionalDef() && |
| 3150 | "optionally flag setting instruction missing optional def operand"); |
| 3151 | assert(MCID.NumOperands == Inst.getNumOperands() && |
| 3152 | "operand count mismatch!"); |
| 3153 | // Find the optional-def operand (cc_out). |
| 3154 | unsigned OpNo; |
| 3155 | for (OpNo = 0; |
| 3156 | !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands; |
| 3157 | ++OpNo) |
| 3158 | ; |
| 3159 | // If we're parsing Thumb1, reject it completely. |
| 3160 | if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR) |
| 3161 | return Match_MnemonicFail; |
| 3162 | // If we're parsing Thumb2, which form is legal depends on whether we're |
| 3163 | // in an IT block. |
| 3164 | // FIXME: We don't yet do IT blocks, so just always consider it to be |
| 3165 | // that we aren't in one until we do. |
| 3166 | if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR) |
| 3167 | return Match_RequiresITBlock; |
| 3168 | } |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 3169 | // Some high-register supporting Thumb1 encodings only allow both registers |
| 3170 | // to be from r0-r7 when in Thumb2. |
| 3171 | else if (Opc == ARM::tADDhirr && isThumbOne() && |
| 3172 | isARMLowRegister(Inst.getOperand(1).getReg()) && |
| 3173 | isARMLowRegister(Inst.getOperand(2).getReg())) |
| 3174 | return Match_RequiresThumb2; |
| 3175 | // Others only require ARMv6 or later. |
Jim Grosbach | 4ec6e88 | 2011-08-19 20:46:54 +0000 | [diff] [blame^] | 3176 | else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() && |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 3177 | isARMLowRegister(Inst.getOperand(0).getReg()) && |
| 3178 | isARMLowRegister(Inst.getOperand(1).getReg())) |
| 3179 | return Match_RequiresV6; |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3180 | return Match_Success; |
| 3181 | } |
| 3182 | |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 3183 | bool ARMAsmParser:: |
| 3184 | MatchAndEmitInstruction(SMLoc IDLoc, |
| 3185 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 3186 | MCStreamer &Out) { |
| 3187 | MCInst Inst; |
| 3188 | unsigned ErrorInfo; |
Jim Grosbach | 19cb7f4 | 2011-08-15 23:03:29 +0000 | [diff] [blame] | 3189 | unsigned MatchResult; |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 3190 | MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 3191 | switch (MatchResult) { |
Jim Grosbach | 19cb7f4 | 2011-08-15 23:03:29 +0000 | [diff] [blame] | 3192 | default: break; |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3193 | case Match_Success: |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3194 | // Context sensitive operand constraints aren't handled by the matcher, |
| 3195 | // so check them here. |
| 3196 | if (validateInstruction(Inst, Operands)) |
| 3197 | return true; |
| 3198 | |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 3199 | // Some instructions need post-processing to, for example, tweak which |
| 3200 | // encoding is selected. |
| 3201 | processInstruction(Inst, Operands); |
| 3202 | |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 3203 | Out.EmitInstruction(Inst); |
| 3204 | return false; |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3205 | case Match_MissingFeature: |
| 3206 | Error(IDLoc, "instruction requires a CPU feature not currently enabled"); |
| 3207 | return true; |
| 3208 | case Match_InvalidOperand: { |
| 3209 | SMLoc ErrorLoc = IDLoc; |
| 3210 | if (ErrorInfo != ~0U) { |
| 3211 | if (ErrorInfo >= Operands.size()) |
| 3212 | return Error(IDLoc, "too few operands for instruction"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 3213 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3214 | ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc(); |
| 3215 | if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc; |
| 3216 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 3217 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3218 | return Error(ErrorLoc, "invalid operand for instruction"); |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 3219 | } |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3220 | case Match_MnemonicFail: |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3221 | return Error(IDLoc, "invalid instruction"); |
Daniel Dunbar | b412915 | 2011-02-04 17:12:23 +0000 | [diff] [blame] | 3222 | case Match_ConversionFail: |
| 3223 | return Error(IDLoc, "unable to convert operands to instruction"); |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3224 | case Match_RequiresITBlock: |
| 3225 | return Error(IDLoc, "instruction only valid inside IT block"); |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 3226 | case Match_RequiresV6: |
| 3227 | return Error(IDLoc, "instruction variant requires ARMv6 or later"); |
| 3228 | case Match_RequiresThumb2: |
| 3229 | return Error(IDLoc, "instruction variant requires Thumb2"); |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3230 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 3231 | |
Eric Christopher | c223e2b | 2010-10-29 09:26:59 +0000 | [diff] [blame] | 3232 | llvm_unreachable("Implement any new match types added!"); |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 3233 | return true; |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 3234 | } |
| 3235 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3236 | /// parseDirective parses the arm specific directives |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3237 | bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) { |
| 3238 | StringRef IDVal = DirectiveID.getIdentifier(); |
| 3239 | if (IDVal == ".word") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3240 | return parseDirectiveWord(4, DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3241 | else if (IDVal == ".thumb") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3242 | return parseDirectiveThumb(DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3243 | else if (IDVal == ".thumb_func") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3244 | return parseDirectiveThumbFunc(DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3245 | else if (IDVal == ".code") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3246 | return parseDirectiveCode(DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3247 | else if (IDVal == ".syntax") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3248 | return parseDirectiveSyntax(DirectiveID.getLoc()); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3249 | return true; |
| 3250 | } |
| 3251 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3252 | /// parseDirectiveWord |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3253 | /// ::= .word [ expression (, expression)* ] |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3254 | bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) { |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3255 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 3256 | for (;;) { |
| 3257 | const MCExpr *Value; |
| 3258 | if (getParser().ParseExpression(Value)) |
| 3259 | return true; |
| 3260 | |
Chris Lattner | aaec205 | 2010-01-19 19:46:13 +0000 | [diff] [blame] | 3261 | getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3262 | |
| 3263 | if (getLexer().is(AsmToken::EndOfStatement)) |
| 3264 | break; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 3265 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3266 | // FIXME: Improve diagnostic. |
| 3267 | if (getLexer().isNot(AsmToken::Comma)) |
| 3268 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3269 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3270 | } |
| 3271 | } |
| 3272 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3273 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3274 | return false; |
| 3275 | } |
| 3276 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3277 | /// parseDirectiveThumb |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3278 | /// ::= .thumb |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3279 | bool ARMAsmParser::parseDirectiveThumb(SMLoc L) { |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3280 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 3281 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3282 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3283 | |
| 3284 | // TODO: set thumb mode |
| 3285 | // TODO: tell the MC streamer the mode |
| 3286 | // getParser().getStreamer().Emit???(); |
| 3287 | return false; |
| 3288 | } |
| 3289 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3290 | /// parseDirectiveThumbFunc |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3291 | /// ::= .thumbfunc symbol_name |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3292 | bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) { |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 3293 | const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo(); |
| 3294 | bool isMachO = MAI.hasSubsectionsViaSymbols(); |
| 3295 | StringRef Name; |
| 3296 | |
| 3297 | // Darwin asm has function name after .thumb_func direction |
| 3298 | // ELF doesn't |
| 3299 | if (isMachO) { |
| 3300 | const AsmToken &Tok = Parser.getTok(); |
| 3301 | if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) |
| 3302 | return Error(L, "unexpected token in .thumb_func directive"); |
| 3303 | Name = Tok.getString(); |
| 3304 | Parser.Lex(); // Consume the identifier token. |
| 3305 | } |
| 3306 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3307 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 3308 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3309 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3310 | |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 3311 | // FIXME: assuming function name will be the line following .thumb_func |
| 3312 | if (!isMachO) { |
| 3313 | Name = Parser.getTok().getString(); |
| 3314 | } |
| 3315 | |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 3316 | // Mark symbol as a thumb symbol. |
| 3317 | MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name); |
| 3318 | getParser().getStreamer().EmitThumbFunc(Func); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3319 | return false; |
| 3320 | } |
| 3321 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3322 | /// parseDirectiveSyntax |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3323 | /// ::= .syntax unified | divided |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3324 | bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 3325 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3326 | if (Tok.isNot(AsmToken::Identifier)) |
| 3327 | return Error(L, "unexpected token in .syntax directive"); |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 3328 | StringRef Mode = Tok.getString(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 3329 | if (Mode == "unified" || Mode == "UNIFIED") |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3330 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 3331 | else if (Mode == "divided" || Mode == "DIVIDED") |
Kevin Enderby | 9e56fb1 | 2011-01-27 23:22:36 +0000 | [diff] [blame] | 3332 | return Error(L, "'.syntax divided' arm asssembly not supported"); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3333 | else |
| 3334 | return Error(L, "unrecognized syntax mode in .syntax directive"); |
| 3335 | |
| 3336 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 3337 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3338 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3339 | |
| 3340 | // TODO tell the MC streamer the mode |
| 3341 | // getParser().getStreamer().Emit???(); |
| 3342 | return false; |
| 3343 | } |
| 3344 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3345 | /// parseDirectiveCode |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3346 | /// ::= .code 16 | 32 |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3347 | bool ARMAsmParser::parseDirectiveCode(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 3348 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3349 | if (Tok.isNot(AsmToken::Integer)) |
| 3350 | return Error(L, "unexpected token in .code directive"); |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 3351 | int64_t Val = Parser.getTok().getIntVal(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 3352 | if (Val == 16) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3353 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 3354 | else if (Val == 32) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3355 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3356 | else |
| 3357 | return Error(L, "invalid operand to .code directive"); |
| 3358 | |
| 3359 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 3360 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3361 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3362 | |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 3363 | if (Val == 16) { |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 3364 | if (!isThumb()) { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 3365 | SwitchMode(); |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 3366 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16); |
| 3367 | } |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 3368 | } else { |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 3369 | if (isThumb()) { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 3370 | SwitchMode(); |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 3371 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32); |
| 3372 | } |
Evan Cheng | eb0caa1 | 2011-07-08 22:49:55 +0000 | [diff] [blame] | 3373 | } |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 3374 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3375 | return false; |
| 3376 | } |
| 3377 | |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 3378 | extern "C" void LLVMInitializeARMAsmLexer(); |
| 3379 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 3380 | /// Force static initialization. |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3381 | extern "C" void LLVMInitializeARMAsmParser() { |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 3382 | RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget); |
| 3383 | RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget); |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 3384 | LLVMInitializeARMAsmLexer(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3385 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 3386 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 3387 | #define GET_REGISTER_MATCHER |
| 3388 | #define GET_MATCHER_IMPLEMENTATION |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 3389 | #include "ARMGenAsmMatcher.inc" |