blob: dd89e3649dbc401085bf0bedc42b1d40a5d90171 [file] [log] [blame]
Chris Lattner035dfbe2002-08-09 20:08:06 +00001//===-- MachineInstr.cpp --------------------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000015#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner10491642002-10-30 00:48:05 +000016#include "llvm/Target/TargetMachine.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000017#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner2a79a092002-10-30 00:58:19 +000018#include "llvm/Target/MRegisterInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000019#include "llvm/Support/LeakDetector.h"
Bill Wendlinga09362e2006-11-28 22:48:48 +000020#include "llvm/Support/Streams.h"
Jeff Cohenc21c5ee2006-12-15 22:57:14 +000021#include <ostream>
Chris Lattner0742b592004-02-23 18:38:20 +000022using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000023
Evan Chengc0f64ff2006-11-27 23:37:22 +000024/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Cheng67f660c2006-11-30 07:08:44 +000025/// TID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +000026MachineInstr::MachineInstr()
Evan Cheng67f660c2006-11-30 07:08:44 +000027 : TID(0), NumImplicitOps(0), parent(0) {
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +000028 // Make sure that we get added to a machine basicblock
29 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +000030}
31
Evan Cheng67f660c2006-11-30 07:08:44 +000032void MachineInstr::addImplicitDefUseOperands() {
33 if (TID->ImplicitDefs)
34 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs) {
Evan Chengd7de4962006-11-13 23:34:06 +000035 MachineOperand Op;
36 Op.opType = MachineOperand::MO_Register;
37 Op.IsDef = true;
38 Op.IsImp = true;
39 Op.IsKill = false;
40 Op.IsDead = false;
41 Op.contents.RegNo = *ImpDefs;
Evan Chengc498b022007-11-14 07:59:08 +000042 Op.auxInfo.subReg = 0;
Evan Chengd7de4962006-11-13 23:34:06 +000043 Operands.push_back(Op);
44 }
Evan Cheng67f660c2006-11-30 07:08:44 +000045 if (TID->ImplicitUses)
46 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses) {
Evan Chengd7de4962006-11-13 23:34:06 +000047 MachineOperand Op;
48 Op.opType = MachineOperand::MO_Register;
49 Op.IsDef = false;
50 Op.IsImp = true;
51 Op.IsKill = false;
52 Op.IsDead = false;
53 Op.contents.RegNo = *ImpUses;
Evan Chengc498b022007-11-14 07:59:08 +000054 Op.auxInfo.subReg = 0;
Evan Chengd7de4962006-11-13 23:34:06 +000055 Operands.push_back(Op);
56 }
57}
58
59/// MachineInstr ctor - This constructor create a MachineInstr and add the
Evan Chengc0f64ff2006-11-27 23:37:22 +000060/// implicit operands. It reserves space for number of operands specified by
61/// TargetInstrDescriptor or the numOperands if it is not zero. (for
62/// instructions with variable number of operands).
Evan Chengfa945722007-10-13 02:23:01 +000063MachineInstr::MachineInstr(const TargetInstrDescriptor &tid, bool NoImp)
Evan Cheng67f660c2006-11-30 07:08:44 +000064 : TID(&tid), NumImplicitOps(0), parent(0) {
Evan Chengfa945722007-10-13 02:23:01 +000065 if (!NoImp && TID->ImplicitDefs)
Evan Cheng67f660c2006-11-30 07:08:44 +000066 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Evan Chengd7de4962006-11-13 23:34:06 +000067 NumImplicitOps++;
Evan Chengfa945722007-10-13 02:23:01 +000068 if (!NoImp && TID->ImplicitUses)
Evan Cheng67f660c2006-11-30 07:08:44 +000069 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses)
Evan Chengd7de4962006-11-13 23:34:06 +000070 NumImplicitOps++;
Evan Cheng67f660c2006-11-30 07:08:44 +000071 Operands.reserve(NumImplicitOps + TID->numOperands);
Evan Chengfa945722007-10-13 02:23:01 +000072 if (!NoImp)
73 addImplicitDefUseOperands();
Evan Chengd7de4962006-11-13 23:34:06 +000074 // Make sure that we get added to a machine basicblock
75 LeakDetector::addGarbageObject(this);
76}
77
Chris Lattnerddd7fcb2002-10-29 23:19:00 +000078/// MachineInstr ctor - Work exactly the same as the ctor above, except that the
79/// MachineInstr is created and added to the end of the specified basic block.
80///
Evan Chengc0f64ff2006-11-27 23:37:22 +000081MachineInstr::MachineInstr(MachineBasicBlock *MBB,
Evan Cheng67f660c2006-11-30 07:08:44 +000082 const TargetInstrDescriptor &tid)
83 : TID(&tid), NumImplicitOps(0), parent(0) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +000084 assert(MBB && "Cannot use inserting ctor with null basic block!");
Evan Cheng67f660c2006-11-30 07:08:44 +000085 if (TID->ImplicitDefs)
86 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Evan Chengd7de4962006-11-13 23:34:06 +000087 NumImplicitOps++;
Evan Cheng67f660c2006-11-30 07:08:44 +000088 if (TID->ImplicitUses)
89 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses)
Evan Chengd7de4962006-11-13 23:34:06 +000090 NumImplicitOps++;
Evan Cheng67f660c2006-11-30 07:08:44 +000091 Operands.reserve(NumImplicitOps + TID->numOperands);
92 addImplicitDefUseOperands();
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +000093 // Make sure that we get added to a machine basicblock
94 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +000095 MBB->push_back(this); // Add instruction to end of basic block!
96}
97
Misha Brukmance22e762004-07-09 14:45:17 +000098/// MachineInstr ctor - Copies MachineInstr arg exactly
99///
Tanya Lattner466b5342004-05-23 19:35:12 +0000100MachineInstr::MachineInstr(const MachineInstr &MI) {
Evan Cheng67f660c2006-11-30 07:08:44 +0000101 TID = MI.getInstrDescriptor();
Evan Cheng6b2c05f2006-11-15 20:54:29 +0000102 NumImplicitOps = MI.NumImplicitOps;
Chris Lattner943b5e12006-05-04 19:14:44 +0000103 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000104
Misha Brukmance22e762004-07-09 14:45:17 +0000105 // Add operands
Chris Lattner943b5e12006-05-04 19:14:44 +0000106 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
107 Operands.push_back(MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000108
Misha Brukmance22e762004-07-09 14:45:17 +0000109 // Set parent, next, and prev to null
Tanya Lattner0c63e032004-05-24 03:14:18 +0000110 parent = 0;
111 prev = 0;
112 next = 0;
Tanya Lattner466b5342004-05-23 19:35:12 +0000113}
114
115
Misha Brukmance22e762004-07-09 14:45:17 +0000116MachineInstr::~MachineInstr() {
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000117 LeakDetector::removeGarbageObject(this);
118}
119
Evan Cheng67f660c2006-11-30 07:08:44 +0000120/// getOpcode - Returns the opcode of this MachineInstr.
121///
Dan Gohmancb648f92007-09-14 20:08:19 +0000122int MachineInstr::getOpcode() const {
Evan Cheng67f660c2006-11-30 07:08:44 +0000123 return TID->Opcode;
124}
125
Chris Lattner48d7c062006-04-17 21:35:41 +0000126/// removeFromParent - This method unlinks 'this' from the containing basic
127/// block, and returns it, but does not delete it.
128MachineInstr *MachineInstr::removeFromParent() {
129 assert(getParent() && "Not embedded in a basic block!");
130 getParent()->remove(this);
131 return this;
132}
133
134
Brian Gaeke21326fc2004-02-13 04:39:32 +0000135/// OperandComplete - Return true if it's illegal to add a new operand
136///
Chris Lattner2a90ba62004-02-12 16:09:53 +0000137bool MachineInstr::OperandsComplete() const {
Evan Cheng67f660c2006-11-30 07:08:44 +0000138 unsigned short NumOperands = TID->numOperands;
139 if ((TID->Flags & M_VARIABLE_OPS) == 0 &&
Evan Cheng8bcb0422006-11-28 02:25:34 +0000140 getNumOperands()-NumImplicitOps >= NumOperands)
Vikram S. Adve34977822003-05-31 07:39:06 +0000141 return true; // Broken: we have all the operands of this instruction!
Chris Lattner413746e2002-10-28 20:48:39 +0000142 return false;
143}
144
Evan Cheng19e3f312007-05-15 01:26:09 +0000145/// getNumExplicitOperands - Returns the number of non-implicit operands.
146///
147unsigned MachineInstr::getNumExplicitOperands() const {
148 unsigned NumOperands = TID->numOperands;
149 if ((TID->Flags & M_VARIABLE_OPS) == 0)
150 return NumOperands;
151
152 for (unsigned e = getNumOperands(); NumOperands != e; ++NumOperands) {
153 const MachineOperand &MO = getOperand(NumOperands);
154 if (!MO.isRegister() || !MO.isImplicit())
155 NumOperands++;
156 }
157 return NumOperands;
158}
159
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000160/// isIdenticalTo - Return true if this operand is identical to the specified
161/// operand.
162bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
163 if (getType() != Other.getType()) return false;
164
165 switch (getType()) {
166 default: assert(0 && "Unrecognized operand type");
167 case MachineOperand::MO_Register:
168 return getReg() == Other.getReg() && isDef() == Other.isDef();
169 case MachineOperand::MO_Immediate:
170 return getImm() == Other.getImm();
171 case MachineOperand::MO_MachineBasicBlock:
172 return getMBB() == Other.getMBB();
173 case MachineOperand::MO_FrameIndex:
174 return getFrameIndex() == Other.getFrameIndex();
175 case MachineOperand::MO_ConstantPoolIndex:
176 return getConstantPoolIndex() == Other.getConstantPoolIndex() &&
177 getOffset() == Other.getOffset();
178 case MachineOperand::MO_JumpTableIndex:
179 return getJumpTableIndex() == Other.getJumpTableIndex();
180 case MachineOperand::MO_GlobalAddress:
181 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
182 case MachineOperand::MO_ExternalSymbol:
Chris Lattner13a04122006-10-25 18:08:14 +0000183 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000184 getOffset() == Other.getOffset();
185 }
186}
187
Evan Chengfaa51072007-04-26 19:00:32 +0000188/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Evan Cheng32eb1f12007-03-26 22:37:45 +0000189/// the specific register or -1 if it is not found. It further tightening
Evan Cheng76d7e762007-02-23 01:04:26 +0000190/// the search criteria to a use that kills the register if isKill is true.
Evan Chengf277ee42007-05-29 18:35:22 +0000191int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000192 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000193 const MachineOperand &MO = getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000194 if (MO.isRegister() && MO.isUse() && MO.getReg() == Reg)
Evan Cheng76d7e762007-02-23 01:04:26 +0000195 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000196 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000197 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000198 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000199}
200
Evan Chengb371f452007-02-19 21:49:54 +0000201/// findRegisterDefOperand() - Returns the MachineOperand that is a def of
202/// the specific register or NULL if it is not found.
203MachineOperand *MachineInstr::findRegisterDefOperand(unsigned Reg) {
204 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
205 MachineOperand &MO = getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000206 if (MO.isRegister() && MO.isDef() && MO.getReg() == Reg)
Evan Chengb371f452007-02-19 21:49:54 +0000207 return &MO;
208 }
209 return NULL;
210}
Evan Cheng19e3f312007-05-15 01:26:09 +0000211
Evan Chengf277ee42007-05-29 18:35:22 +0000212/// findFirstPredOperandIdx() - Find the index of the first operand in the
213/// operand list that is used to represent the predicate. It returns -1 if
214/// none is found.
215int MachineInstr::findFirstPredOperandIdx() const {
Evan Cheng19e3f312007-05-15 01:26:09 +0000216 const TargetInstrDescriptor *TID = getInstrDescriptor();
Evan Chengc3a289c2007-05-16 20:56:08 +0000217 if (TID->Flags & M_PREDICABLE) {
Evan Cheng19e3f312007-05-15 01:26:09 +0000218 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
219 if ((TID->OpInfo[i].Flags & M_PREDICATE_OPERAND))
Evan Chengf277ee42007-05-29 18:35:22 +0000220 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +0000221 }
222
Evan Chengf277ee42007-05-29 18:35:22 +0000223 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +0000224}
Evan Chengb371f452007-02-19 21:49:54 +0000225
Evan Cheng32dfbea2007-10-12 08:50:34 +0000226/// isRegReDefinedByTwoAddr - Returns true if the Reg re-definition is due
227/// to two addr elimination.
228bool MachineInstr::isRegReDefinedByTwoAddr(unsigned Reg) const {
229 const TargetInstrDescriptor *TID = getInstrDescriptor();
230 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
231 const MachineOperand &MO1 = getOperand(i);
232 if (MO1.isRegister() && MO1.isDef() && MO1.getReg() == Reg) {
233 for (unsigned j = i+1; j < e; ++j) {
234 const MachineOperand &MO2 = getOperand(j);
235 if (MO2.isRegister() && MO2.isUse() && MO2.getReg() == Reg &&
236 TID->getOperandConstraint(j, TOI::TIED_TO) == (int)i)
237 return true;
238 }
239 }
240 }
241 return false;
242}
243
Evan Cheng576d1232006-12-06 08:27:42 +0000244/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
245///
246void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
247 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
248 const MachineOperand &MO = MI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000249 if (!MO.isRegister() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +0000250 continue;
251 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
252 MachineOperand &MOp = getOperand(j);
253 if (!MOp.isIdenticalTo(MO))
254 continue;
255 if (MO.isKill())
256 MOp.setIsKill();
257 else
258 MOp.setIsDead();
259 break;
260 }
261 }
262}
263
Evan Cheng19e3f312007-05-15 01:26:09 +0000264/// copyPredicates - Copies predicate operand(s) from MI.
265void MachineInstr::copyPredicates(const MachineInstr *MI) {
266 const TargetInstrDescriptor *TID = MI->getInstrDescriptor();
Evan Chengc3a289c2007-05-16 20:56:08 +0000267 if (TID->Flags & M_PREDICABLE) {
Evan Cheng19e3f312007-05-15 01:26:09 +0000268 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
269 if ((TID->OpInfo[i].Flags & M_PREDICATE_OPERAND)) {
270 const MachineOperand &MO = MI->getOperand(i);
271 // Predicated operands must be last operands.
Dan Gohman92dfe202007-09-14 20:33:02 +0000272 if (MO.isRegister())
Evan Cheng19e3f312007-05-15 01:26:09 +0000273 addRegOperand(MO.getReg(), false);
274 else {
275 addImmOperand(MO.getImm());
276 }
277 }
278 }
279 }
280}
281
Brian Gaeke21326fc2004-02-13 04:39:32 +0000282void MachineInstr::dump() const {
Bill Wendlinge8156192006-12-07 01:30:32 +0000283 cerr << " " << *this;
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000284}
285
Chris Lattner2a79a092002-10-30 00:58:19 +0000286static inline void OutputReg(std::ostream &os, unsigned RegNo,
287 const MRegisterInfo *MRI = 0) {
Alkis Evlogimenosddcfd9e2004-02-27 01:52:34 +0000288 if (!RegNo || MRegisterInfo::isPhysicalRegister(RegNo)) {
Chris Lattner8517e1f2004-02-19 16:17:08 +0000289 if (MRI)
Chris Lattner2a79a092002-10-30 00:58:19 +0000290 os << "%" << MRI->get(RegNo).Name;
291 else
Chris Lattner8517e1f2004-02-19 16:17:08 +0000292 os << "%mreg(" << RegNo << ")";
Chris Lattner2a79a092002-10-30 00:58:19 +0000293 } else
Chris Lattner8517e1f2004-02-19 16:17:08 +0000294 os << "%reg" << RegNo;
Vikram S. Adve8c6936a2002-09-16 15:18:53 +0000295}
296
Chris Lattner10491642002-10-30 00:48:05 +0000297static void print(const MachineOperand &MO, std::ostream &OS,
Tanya Lattnerb1407622004-06-25 00:13:11 +0000298 const TargetMachine *TM) {
Misha Brukmance22e762004-07-09 14:45:17 +0000299 const MRegisterInfo *MRI = 0;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000300
Misha Brukmance22e762004-07-09 14:45:17 +0000301 if (TM) MRI = TM->getRegisterInfo();
Tanya Lattnerb1407622004-06-25 00:13:11 +0000302
Chris Lattner10491642002-10-30 00:48:05 +0000303 switch (MO.getType()) {
Chris Lattner2d90ac72006-05-04 18:05:43 +0000304 case MachineOperand::MO_Register:
Chris Lattner4efeab22006-05-04 01:26:39 +0000305 OutputReg(OS, MO.getReg(), MRI);
Chris Lattner10491642002-10-30 00:48:05 +0000306 break;
Chris Lattner63b3d712006-05-04 17:21:20 +0000307 case MachineOperand::MO_Immediate:
Evan Cheng00aff7d2006-05-26 08:00:14 +0000308 OS << MO.getImmedValue();
Chris Lattner10491642002-10-30 00:48:05 +0000309 break;
Chris Lattner2109f502002-12-15 20:35:25 +0000310 case MachineOperand::MO_MachineBasicBlock:
Brian Gaeke988b7ba2004-06-17 22:26:53 +0000311 OS << "mbb<"
Chris Lattner2109f502002-12-15 20:35:25 +0000312 << ((Value*)MO.getMachineBasicBlock()->getBasicBlock())->getName()
Brian Gaeke988b7ba2004-06-17 22:26:53 +0000313 << "," << (void*)MO.getMachineBasicBlock() << ">";
Chris Lattner2109f502002-12-15 20:35:25 +0000314 break;
Chris Lattner10cb79b2002-12-28 20:37:37 +0000315 case MachineOperand::MO_FrameIndex:
316 OS << "<fi#" << MO.getFrameIndex() << ">";
317 break;
Chris Lattner8d95ef42003-01-13 00:23:24 +0000318 case MachineOperand::MO_ConstantPoolIndex:
319 OS << "<cp#" << MO.getConstantPoolIndex() << ">";
320 break;
Nate Begeman37efe672006-04-22 18:53:45 +0000321 case MachineOperand::MO_JumpTableIndex:
322 OS << "<jt#" << MO.getJumpTableIndex() << ">";
323 break;
Chris Lattner8d95ef42003-01-13 00:23:24 +0000324 case MachineOperand::MO_GlobalAddress:
Chris Lattnerca4f6eb2004-10-15 04:38:41 +0000325 OS << "<ga:" << ((Value*)MO.getGlobal())->getName();
326 if (MO.getOffset()) OS << "+" << MO.getOffset();
327 OS << ">";
Chris Lattner8d95ef42003-01-13 00:23:24 +0000328 break;
329 case MachineOperand::MO_ExternalSymbol:
Chris Lattnerca4f6eb2004-10-15 04:38:41 +0000330 OS << "<es:" << MO.getSymbolName();
331 if (MO.getOffset()) OS << "+" << MO.getOffset();
332 OS << ">";
Chris Lattner8d95ef42003-01-13 00:23:24 +0000333 break;
Chris Lattner10491642002-10-30 00:48:05 +0000334 default:
335 assert(0 && "Unrecognized operand type");
336 }
Chris Lattner10491642002-10-30 00:48:05 +0000337}
338
Tanya Lattnerb1407622004-06-25 00:13:11 +0000339void MachineInstr::print(std::ostream &OS, const TargetMachine *TM) const {
Chris Lattner6a592272002-10-30 01:55:38 +0000340 unsigned StartOp = 0;
Chris Lattner10491642002-10-30 00:48:05 +0000341
Chris Lattner6a592272002-10-30 01:55:38 +0000342 // Specialize printing if op#0 is definition
Dan Gohman92dfe202007-09-14 20:33:02 +0000343 if (getNumOperands() && getOperand(0).isRegister() && getOperand(0).isDef()) {
Chris Lattner0742b592004-02-23 18:38:20 +0000344 ::print(getOperand(0), OS, TM);
Evan Chengbdf44b92007-02-16 09:49:18 +0000345 if (getOperand(0).isDead())
346 OS << "<dead>";
Chris Lattner6a592272002-10-30 01:55:38 +0000347 OS << " = ";
348 ++StartOp; // Don't print this operand again!
349 }
Tanya Lattnerb1407622004-06-25 00:13:11 +0000350
Evan Cheng67f660c2006-11-30 07:08:44 +0000351 if (TID)
352 OS << TID->Name;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000353
Chris Lattner6a592272002-10-30 01:55:38 +0000354 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Vikram S. Adve5f2180c2003-05-27 00:05:23 +0000355 const MachineOperand& mop = getOperand(i);
Chris Lattner6a592272002-10-30 01:55:38 +0000356 if (i != StartOp)
357 OS << ",";
358 OS << " ";
Chris Lattner0742b592004-02-23 18:38:20 +0000359 ::print(mop, OS, TM);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000360
Dan Gohman92dfe202007-09-14 20:33:02 +0000361 if (mop.isRegister()) {
Evan Chengd7de4962006-11-13 23:34:06 +0000362 if (mop.isDef() || mop.isKill() || mop.isDead() || mop.isImplicit()) {
363 OS << "<";
364 bool NeedComma = false;
365 if (mop.isImplicit()) {
366 OS << (mop.isDef() ? "imp-def" : "imp-use");
367 NeedComma = true;
368 } else if (mop.isDef()) {
369 OS << "def";
370 NeedComma = true;
371 }
372 if (mop.isKill() || mop.isDead()) {
373 if (NeedComma)
374 OS << ",";
375 if (mop.isKill())
376 OS << "kill";
377 if (mop.isDead())
378 OS << "dead";
379 }
380 OS << ">";
381 }
Evan Cheng438f7bc2006-11-10 08:43:01 +0000382 }
Chris Lattner10491642002-10-30 00:48:05 +0000383 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000384
Chris Lattner10491642002-10-30 00:48:05 +0000385 OS << "\n";
386}
387
Jeff Cohen4b607742006-12-16 02:15:42 +0000388void MachineInstr::print(std::ostream &os) const {
Chris Lattner8517e1f2004-02-19 16:17:08 +0000389 // If the instruction is embedded into a basic block, we can find the target
390 // info for the instruction.
Jeff Cohen4b607742006-12-16 02:15:42 +0000391 if (const MachineBasicBlock *MBB = getParent()) {
Chris Lattner8517e1f2004-02-19 16:17:08 +0000392 const MachineFunction *MF = MBB->getParent();
Misha Brukmance22e762004-07-09 14:45:17 +0000393 if (MF)
Jeff Cohen4b607742006-12-16 02:15:42 +0000394 print(os, &MF->getTarget());
Tanya Lattnerb1407622004-06-25 00:13:11 +0000395 else
Jeff Cohen4b607742006-12-16 02:15:42 +0000396 print(os, 0);
Chris Lattner8517e1f2004-02-19 16:17:08 +0000397 }
398
399 // Otherwise, print it out in the "raw" format without symbolic register names
400 // and such.
Jeff Cohen4b607742006-12-16 02:15:42 +0000401 os << getInstrDescriptor()->Name;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000402
Jeff Cohen4b607742006-12-16 02:15:42 +0000403 for (unsigned i = 0, N = getNumOperands(); i < N; i++) {
404 os << "\t" << getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000405 if (getOperand(i).isRegister() && getOperand(i).isDef())
Chris Lattnerd8f44e02006-09-05 20:19:27 +0000406 os << "<d>";
Ruchira Sasanka8d243372001-11-14 20:05:23 +0000407 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000408
Jeff Cohen4b607742006-12-16 02:15:42 +0000409 os << "\n";
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000410}
411
Jeff Cohen4b607742006-12-16 02:15:42 +0000412void MachineOperand::print(std::ostream &OS) const {
413 switch (getType()) {
414 case MO_Register:
415 OutputReg(OS, getReg());
Misha Brukmance22e762004-07-09 14:45:17 +0000416 break;
Jeff Cohen4b607742006-12-16 02:15:42 +0000417 case MO_Immediate:
418 OS << (long)getImmedValue();
Misha Brukmance22e762004-07-09 14:45:17 +0000419 break;
Jeff Cohen4b607742006-12-16 02:15:42 +0000420 case MO_MachineBasicBlock:
Misha Brukmance22e762004-07-09 14:45:17 +0000421 OS << "<mbb:"
Jeff Cohen4b607742006-12-16 02:15:42 +0000422 << ((Value*)getMachineBasicBlock()->getBasicBlock())->getName()
423 << "@" << (void*)getMachineBasicBlock() << ">";
Misha Brukmance22e762004-07-09 14:45:17 +0000424 break;
Jeff Cohen4b607742006-12-16 02:15:42 +0000425 case MO_FrameIndex:
426 OS << "<fi#" << getFrameIndex() << ">";
Misha Brukmance22e762004-07-09 14:45:17 +0000427 break;
Jeff Cohen4b607742006-12-16 02:15:42 +0000428 case MO_ConstantPoolIndex:
429 OS << "<cp#" << getConstantPoolIndex() << ">";
Misha Brukmance22e762004-07-09 14:45:17 +0000430 break;
Jeff Cohen4b607742006-12-16 02:15:42 +0000431 case MO_JumpTableIndex:
432 OS << "<jt#" << getJumpTableIndex() << ">";
Nate Begeman37efe672006-04-22 18:53:45 +0000433 break;
Jeff Cohen4b607742006-12-16 02:15:42 +0000434 case MO_GlobalAddress:
435 OS << "<ga:" << ((Value*)getGlobal())->getName() << ">";
Misha Brukmance22e762004-07-09 14:45:17 +0000436 break;
Jeff Cohen4b607742006-12-16 02:15:42 +0000437 case MO_ExternalSymbol:
438 OS << "<es:" << getSymbolName() << ">";
Misha Brukmance22e762004-07-09 14:45:17 +0000439 break;
440 default:
441 assert(0 && "Unrecognized operand type");
442 break;
443 }
Jeff Cohenc21c5ee2006-12-15 22:57:14 +0000444}
445