blob: 92ed20f17ce5da5af8d9d9d5f2f2e3b6e61d5082 [file] [log] [blame]
Jim Laskey076866c2005-10-18 16:23:40 +00001//===- PPCScheduleG4.td - PPC G4 Scheduling Definitions ----*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jim Laskey076866c2005-10-18 16:23:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the itinerary class data for the G4 (7400) processor.
11//
12//===----------------------------------------------------------------------===//
13
Jim Laskey0de87962005-10-19 13:34:52 +000014def G4Itineraries : ProcessorItineraries<[
Jim Laskey076866c2005-10-18 16:23:40 +000015 InstrItinData<IntGeneral , [InstrStage<1, [IU1, IU2]>]>,
16 InstrItinData<IntCompare , [InstrStage<1, [IU1, IU2]>]>,
Jim Laskey076866c2005-10-18 16:23:40 +000017 InstrItinData<IntDivW , [InstrStage<19, [IU1]>]>,
18 InstrItinData<IntMFFS , [InstrStage<3, [FPU1]>]>,
19 InstrItinData<IntMFVSCR , [InstrStage<1, [VIU1]>]>,
20 InstrItinData<IntMTFSB0 , [InstrStage<3, [FPU1]>]>,
Jim Laskey076866c2005-10-18 16:23:40 +000021 InstrItinData<IntMulHW , [InstrStage<5, [IU1]>]>,
22 InstrItinData<IntMulHWU , [InstrStage<6, [IU1]>]>,
23 InstrItinData<IntMulLI , [InstrStage<3, [IU1]>]>,
Jim Laskey076866c2005-10-18 16:23:40 +000024 InstrItinData<IntRotate , [InstrStage<1, [IU1, IU2]>]>,
25 InstrItinData<IntShift , [InstrStage<1, [IU1, IU2]>]>,
Jim Laskey076866c2005-10-18 16:23:40 +000026 InstrItinData<IntTrapW , [InstrStage<2, [IU1, IU2]>]>,
27 InstrItinData<BrB , [InstrStage<1, [BPU]>]>,
28 InstrItinData<BrCR , [InstrStage<1, [SRU]>]>,
29 InstrItinData<BrMCR , [InstrStage<1, [SRU]>]>,
30 InstrItinData<BrMCRX , [InstrStage<1, [SRU]>]>,
Jim Laskey076866c2005-10-18 16:23:40 +000031 InstrItinData<LdStDCBF , [InstrStage<2, [SLU]>]>,
32 InstrItinData<LdStDCBI , [InstrStage<2, [SLU]>]>,
Jim Laskey53842142005-10-19 19:51:16 +000033 InstrItinData<LdStGeneral , [InstrStage<2, [SLU]>]>,
Jim Laskey076866c2005-10-18 16:23:40 +000034 InstrItinData<LdStDSS , [InstrStage<2, [SLU]>]>,
35 InstrItinData<LdStICBI , [InstrStage<2, [SLU]>]>,
Jim Laskey53842142005-10-19 19:51:16 +000036 InstrItinData<LdStUX , [InstrStage<2, [SLU]>]>,
Jim Laskey076866c2005-10-18 16:23:40 +000037 InstrItinData<LdStLFD , [InstrStage<2, [SLU]>]>,
38 InstrItinData<LdStLFDU , [InstrStage<2, [SLU]>]>,
39 InstrItinData<LdStLHA , [InstrStage<2, [SLU]>]>,
40 InstrItinData<LdStLMW , [InstrStage<34, [SLU]>]>,
Jim Laskey53842142005-10-19 19:51:16 +000041 InstrItinData<LdStLVecX , [InstrStage<2, [SLU]>]>,
Jim Laskey076866c2005-10-18 16:23:40 +000042 InstrItinData<LdStLWARX , [InstrStage<3, [SLU]>]>,
Jim Laskey076866c2005-10-18 16:23:40 +000043 InstrItinData<LdStSTVEBX , [InstrStage<2, [SLU]>]>,
44 InstrItinData<LdStSTWCX , [InstrStage<5, [SLU]>]>,
45 InstrItinData<LdStSync , [InstrStage<8, [SLU]>]>,
46 InstrItinData<SprISYNC , [InstrStage<2, [SRU]>]>,
47 InstrItinData<SprMFSR , [InstrStage<3, [SRU]>]>,
48 InstrItinData<SprMTMSR , [InstrStage<1, [SRU]>]>,
49 InstrItinData<SprMTSR , [InstrStage<2, [SRU]>]>,
50 InstrItinData<SprTLBSYNC , [InstrStage<8, [SRU]>]>,
51 InstrItinData<SprMFCR , [InstrStage<1, [SRU]>]>,
52 InstrItinData<SprMFMSR , [InstrStage<1, [SRU]>]>,
53 InstrItinData<SprMFSPR , [InstrStage<3, [SRU]>]>,
54 InstrItinData<SprMFTB , [InstrStage<1, [SRU]>]>,
55 InstrItinData<SprMTSPR , [InstrStage<2, [SRU]>]>,
56 InstrItinData<SprMTSRIN , [InstrStage<2, [SRU]>]>,
57 InstrItinData<SprRFI , [InstrStage<2, [SRU]>]>,
58 InstrItinData<SprSC , [InstrStage<2, [SRU]>]>,
59 InstrItinData<FPGeneral , [InstrStage<1, [FPU1]>]>,
60 InstrItinData<FPCompare , [InstrStage<1, [FPU1]>]>,
61 InstrItinData<FPDivD , [InstrStage<31, [FPU1]>]>,
62 InstrItinData<FPDivS , [InstrStage<17, [FPU1]>]>,
63 InstrItinData<FPFused , [InstrStage<1, [FPU1]>]>,
64 InstrItinData<FPRes , [InstrStage<10, [FPU1]>]>,
Jim Laskey076866c2005-10-18 16:23:40 +000065 InstrItinData<VecGeneral , [InstrStage<1, [VIU1]>]>,
66 InstrItinData<VecFP , [InstrStage<4, [VFPU]>]>,
67 InstrItinData<VecFPCompare, [InstrStage<1, [VIU1]>]>,
68 InstrItinData<VecComplex , [InstrStage<3, [VIU2]>]>,
69 InstrItinData<VecPerm , [InstrStage<1, [VPU]>]>,
70 InstrItinData<VecFPRound , [InstrStage<4, [VFPU]>]>,
71 InstrItinData<VecVSL , [InstrStage<1, [VIU1]>]>,
72 InstrItinData<VecVSR , [InstrStage<1, [VIU1]>]>
73]>;